1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 * Christian König 28 */ 29 #include <linux/seq_file.h> 30 #include <linux/slab.h> 31 #include <linux/uaccess.h> 32 #include <linux/debugfs.h> 33 34 #include <drm/amdgpu_drm.h> 35 #include "amdgpu.h" 36 #include "atom.h" 37 38 /* 39 * Rings 40 * Most engines on the GPU are fed via ring buffers. Ring 41 * buffers are areas of GPU accessible memory that the host 42 * writes commands into and the GPU reads commands out of. 43 * There is a rptr (read pointer) that determines where the 44 * GPU is currently reading, and a wptr (write pointer) 45 * which determines where the host has written. When the 46 * pointers are equal, the ring is idle. When the host 47 * writes commands to the ring buffer, it increments the 48 * wptr. The GPU then starts fetching commands and executes 49 * them until the pointers are equal again. 50 */ 51 52 /** 53 * amdgpu_ring_max_ibs - Return max IBs that fit in a single submission. 54 * 55 * @type: ring type for which to return the limit. 56 */ 57 unsigned int amdgpu_ring_max_ibs(enum amdgpu_ring_type type) 58 { 59 switch (type) { 60 case AMDGPU_RING_TYPE_GFX: 61 /* Need to keep at least 192 on GFX7+ for old radv. */ 62 return 192; 63 case AMDGPU_RING_TYPE_COMPUTE: 64 return 125; 65 case AMDGPU_RING_TYPE_VCN_JPEG: 66 return 16; 67 default: 68 return 49; 69 } 70 } 71 72 /** 73 * amdgpu_ring_alloc - allocate space on the ring buffer 74 * 75 * @ring: amdgpu_ring structure holding ring information 76 * @ndw: number of dwords to allocate in the ring buffer 77 * 78 * Allocate @ndw dwords in the ring buffer (all asics). 79 * Returns 0 on success, error on failure. 80 */ 81 int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw) 82 { 83 /* Align requested size with padding so unlock_commit can 84 * pad safely */ 85 ndw = (ndw + ring->funcs->align_mask) & ~ring->funcs->align_mask; 86 87 /* Make sure we aren't trying to allocate more space 88 * than the maximum for one submission 89 */ 90 if (WARN_ON_ONCE(ndw > ring->max_dw)) 91 return -ENOMEM; 92 93 ring->count_dw = ndw; 94 ring->wptr_old = ring->wptr; 95 96 if (ring->funcs->begin_use) 97 ring->funcs->begin_use(ring); 98 99 return 0; 100 } 101 102 /** amdgpu_ring_insert_nop - insert NOP packets 103 * 104 * @ring: amdgpu_ring structure holding ring information 105 * @count: the number of NOP packets to insert 106 * 107 * This is the generic insert_nop function for rings except SDMA 108 */ 109 void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count) 110 { 111 int i; 112 113 for (i = 0; i < count; i++) 114 amdgpu_ring_write(ring, ring->funcs->nop); 115 } 116 117 /** 118 * amdgpu_ring_generic_pad_ib - pad IB with NOP packets 119 * 120 * @ring: amdgpu_ring structure holding ring information 121 * @ib: IB to add NOP packets to 122 * 123 * This is the generic pad_ib function for rings except SDMA 124 */ 125 void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib) 126 { 127 while (ib->length_dw & ring->funcs->align_mask) 128 ib->ptr[ib->length_dw++] = ring->funcs->nop; 129 } 130 131 /** 132 * amdgpu_ring_commit - tell the GPU to execute the new 133 * commands on the ring buffer 134 * 135 * @ring: amdgpu_ring structure holding ring information 136 * 137 * Update the wptr (write pointer) to tell the GPU to 138 * execute new commands on the ring buffer (all asics). 139 */ 140 void amdgpu_ring_commit(struct amdgpu_ring *ring) 141 { 142 uint32_t count; 143 144 /* We pad to match fetch size */ 145 count = ring->funcs->align_mask + 1 - 146 (ring->wptr & ring->funcs->align_mask); 147 count %= ring->funcs->align_mask + 1; 148 ring->funcs->insert_nop(ring, count); 149 150 mb(); 151 amdgpu_ring_set_wptr(ring); 152 153 if (ring->funcs->end_use) 154 ring->funcs->end_use(ring); 155 } 156 157 /** 158 * amdgpu_ring_undo - reset the wptr 159 * 160 * @ring: amdgpu_ring structure holding ring information 161 * 162 * Reset the driver's copy of the wptr (all asics). 163 */ 164 void amdgpu_ring_undo(struct amdgpu_ring *ring) 165 { 166 ring->wptr = ring->wptr_old; 167 168 if (ring->funcs->end_use) 169 ring->funcs->end_use(ring); 170 } 171 172 #define amdgpu_ring_get_gpu_addr(ring, offset) \ 173 (ring->is_mes_queue ? \ 174 (ring->mes_ctx->meta_data_gpu_addr + offset) : \ 175 (ring->adev->wb.gpu_addr + offset * 4)) 176 177 #define amdgpu_ring_get_cpu_addr(ring, offset) \ 178 (ring->is_mes_queue ? \ 179 (void *)((uint8_t *)(ring->mes_ctx->meta_data_ptr) + offset) : \ 180 (&ring->adev->wb.wb[offset])) 181 182 /** 183 * amdgpu_ring_init - init driver ring struct. 184 * 185 * @adev: amdgpu_device pointer 186 * @ring: amdgpu_ring structure holding ring information 187 * @max_dw: maximum number of dw for ring alloc 188 * @irq_src: interrupt source to use for this ring 189 * @irq_type: interrupt type to use for this ring 190 * @hw_prio: ring priority (NORMAL/HIGH) 191 * @sched_score: optional score atomic shared with other schedulers 192 * 193 * Initialize the driver information for the selected ring (all asics). 194 * Returns 0 on success, error on failure. 195 */ 196 int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring, 197 unsigned int max_dw, struct amdgpu_irq_src *irq_src, 198 unsigned int irq_type, unsigned int hw_prio, 199 atomic_t *sched_score) 200 { 201 int r; 202 int sched_hw_submission = amdgpu_sched_hw_submission; 203 u32 *num_sched; 204 u32 hw_ip; 205 unsigned int max_ibs_dw; 206 207 /* Set the hw submission limit higher for KIQ because 208 * it's used for a number of gfx/compute tasks by both 209 * KFD and KGD which may have outstanding fences and 210 * it doesn't really use the gpu scheduler anyway; 211 * KIQ tasks get submitted directly to the ring. 212 */ 213 if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ) 214 sched_hw_submission = max(sched_hw_submission, 256); 215 else if (ring == &adev->sdma.instance[0].page) 216 sched_hw_submission = 256; 217 218 if (ring->adev == NULL) { 219 if (adev->num_rings >= AMDGPU_MAX_RINGS) 220 return -EINVAL; 221 222 ring->adev = adev; 223 ring->num_hw_submission = sched_hw_submission; 224 ring->sched_score = sched_score; 225 ring->vmid_wait = dma_fence_get_stub(); 226 227 if (!ring->is_mes_queue) { 228 ring->idx = adev->num_rings++; 229 adev->rings[ring->idx] = ring; 230 } 231 232 r = amdgpu_fence_driver_init_ring(ring); 233 if (r) 234 return r; 235 } 236 237 if (ring->is_mes_queue) { 238 ring->rptr_offs = amdgpu_mes_ctx_get_offs(ring, 239 AMDGPU_MES_CTX_RPTR_OFFS); 240 ring->wptr_offs = amdgpu_mes_ctx_get_offs(ring, 241 AMDGPU_MES_CTX_WPTR_OFFS); 242 ring->fence_offs = amdgpu_mes_ctx_get_offs(ring, 243 AMDGPU_MES_CTX_FENCE_OFFS); 244 ring->trail_fence_offs = amdgpu_mes_ctx_get_offs(ring, 245 AMDGPU_MES_CTX_TRAIL_FENCE_OFFS); 246 ring->cond_exe_offs = amdgpu_mes_ctx_get_offs(ring, 247 AMDGPU_MES_CTX_COND_EXE_OFFS); 248 } else { 249 r = amdgpu_device_wb_get(adev, &ring->rptr_offs); 250 if (r) { 251 dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r); 252 return r; 253 } 254 255 r = amdgpu_device_wb_get(adev, &ring->wptr_offs); 256 if (r) { 257 dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r); 258 return r; 259 } 260 261 r = amdgpu_device_wb_get(adev, &ring->fence_offs); 262 if (r) { 263 dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r); 264 return r; 265 } 266 267 r = amdgpu_device_wb_get(adev, &ring->trail_fence_offs); 268 if (r) { 269 dev_err(adev->dev, "(%d) ring trail_fence_offs wb alloc failed\n", r); 270 return r; 271 } 272 273 r = amdgpu_device_wb_get(adev, &ring->cond_exe_offs); 274 if (r) { 275 dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r); 276 return r; 277 } 278 } 279 280 ring->fence_gpu_addr = 281 amdgpu_ring_get_gpu_addr(ring, ring->fence_offs); 282 ring->fence_cpu_addr = 283 amdgpu_ring_get_cpu_addr(ring, ring->fence_offs); 284 285 ring->rptr_gpu_addr = 286 amdgpu_ring_get_gpu_addr(ring, ring->rptr_offs); 287 ring->rptr_cpu_addr = 288 amdgpu_ring_get_cpu_addr(ring, ring->rptr_offs); 289 290 ring->wptr_gpu_addr = 291 amdgpu_ring_get_gpu_addr(ring, ring->wptr_offs); 292 ring->wptr_cpu_addr = 293 amdgpu_ring_get_cpu_addr(ring, ring->wptr_offs); 294 295 ring->trail_fence_gpu_addr = 296 amdgpu_ring_get_gpu_addr(ring, ring->trail_fence_offs); 297 ring->trail_fence_cpu_addr = 298 amdgpu_ring_get_cpu_addr(ring, ring->trail_fence_offs); 299 300 ring->cond_exe_gpu_addr = 301 amdgpu_ring_get_gpu_addr(ring, ring->cond_exe_offs); 302 ring->cond_exe_cpu_addr = 303 amdgpu_ring_get_cpu_addr(ring, ring->cond_exe_offs); 304 305 /* always set cond_exec_polling to CONTINUE */ 306 *ring->cond_exe_cpu_addr = 1; 307 308 r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type); 309 if (r) { 310 dev_err(adev->dev, "failed initializing fences (%d).\n", r); 311 return r; 312 } 313 314 max_ibs_dw = ring->funcs->emit_frame_size + 315 amdgpu_ring_max_ibs(ring->funcs->type) * ring->funcs->emit_ib_size; 316 max_ibs_dw = (max_ibs_dw + ring->funcs->align_mask) & ~ring->funcs->align_mask; 317 318 if (WARN_ON(max_ibs_dw > max_dw)) { 319 max_dw = max_ibs_dw; 320 } 321 322 ring->ring_size = roundup_pow_of_two(max_dw * 4 * sched_hw_submission); 323 324 ring->buf_mask = (ring->ring_size / 4) - 1; 325 ring->ptr_mask = ring->funcs->support_64bit_ptrs ? 326 0xffffffffffffffff : ring->buf_mask; 327 328 /* Allocate ring buffer */ 329 if (ring->is_mes_queue) { 330 int offset = 0; 331 332 BUG_ON(ring->ring_size > PAGE_SIZE*4); 333 334 offset = amdgpu_mes_ctx_get_offs(ring, 335 AMDGPU_MES_CTX_RING_OFFS); 336 ring->gpu_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset); 337 ring->ring = amdgpu_mes_ctx_get_offs_cpu_addr(ring, offset); 338 amdgpu_ring_clear_ring(ring); 339 340 } else if (ring->ring_obj == NULL) { 341 r = amdgpu_bo_create_kernel(adev, ring->ring_size + ring->funcs->extra_dw, PAGE_SIZE, 342 AMDGPU_GEM_DOMAIN_GTT, 343 &ring->ring_obj, 344 &ring->gpu_addr, 345 (void **)&ring->ring); 346 if (r) { 347 dev_err(adev->dev, "(%d) ring create failed\n", r); 348 return r; 349 } 350 amdgpu_ring_clear_ring(ring); 351 } 352 353 ring->max_dw = max_dw; 354 ring->hw_prio = hw_prio; 355 356 if (!ring->no_scheduler) { 357 hw_ip = ring->funcs->type; 358 num_sched = &adev->gpu_sched[hw_ip][hw_prio].num_scheds; 359 adev->gpu_sched[hw_ip][hw_prio].sched[(*num_sched)++] = 360 &ring->sched; 361 } 362 363 return 0; 364 } 365 366 /** 367 * amdgpu_ring_fini - tear down the driver ring struct. 368 * 369 * @ring: amdgpu_ring structure holding ring information 370 * 371 * Tear down the driver information for the selected ring (all asics). 372 */ 373 void amdgpu_ring_fini(struct amdgpu_ring *ring) 374 { 375 376 /* Not to finish a ring which is not initialized */ 377 if (!(ring->adev) || 378 (!ring->is_mes_queue && !(ring->adev->rings[ring->idx]))) 379 return; 380 381 ring->sched.ready = false; 382 383 if (!ring->is_mes_queue) { 384 amdgpu_device_wb_free(ring->adev, ring->rptr_offs); 385 amdgpu_device_wb_free(ring->adev, ring->wptr_offs); 386 387 amdgpu_device_wb_free(ring->adev, ring->cond_exe_offs); 388 amdgpu_device_wb_free(ring->adev, ring->fence_offs); 389 390 amdgpu_bo_free_kernel(&ring->ring_obj, 391 &ring->gpu_addr, 392 (void **)&ring->ring); 393 } 394 395 dma_fence_put(ring->vmid_wait); 396 ring->vmid_wait = NULL; 397 ring->me = 0; 398 399 if (!ring->is_mes_queue) 400 ring->adev->rings[ring->idx] = NULL; 401 } 402 403 /** 404 * amdgpu_ring_emit_reg_write_reg_wait_helper - ring helper 405 * 406 * @ring: ring to write to 407 * @reg0: register to write 408 * @reg1: register to wait on 409 * @ref: reference value to write/wait on 410 * @mask: mask to wait on 411 * 412 * Helper for rings that don't support write and wait in a 413 * single oneshot packet. 414 */ 415 void amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring *ring, 416 uint32_t reg0, uint32_t reg1, 417 uint32_t ref, uint32_t mask) 418 { 419 amdgpu_ring_emit_wreg(ring, reg0, ref); 420 amdgpu_ring_emit_reg_wait(ring, reg1, mask, mask); 421 } 422 423 /** 424 * amdgpu_ring_soft_recovery - try to soft recover a ring lockup 425 * 426 * @ring: ring to try the recovery on 427 * @vmid: VMID we try to get going again 428 * @fence: timedout fence 429 * 430 * Tries to get a ring proceeding again when it is stuck. 431 */ 432 bool amdgpu_ring_soft_recovery(struct amdgpu_ring *ring, unsigned int vmid, 433 struct dma_fence *fence) 434 { 435 ktime_t deadline = ktime_add_us(ktime_get(), 10000); 436 437 if (amdgpu_sriov_vf(ring->adev) || !ring->funcs->soft_recovery || !fence) 438 return false; 439 440 atomic_inc(&ring->adev->gpu_reset_counter); 441 while (!dma_fence_is_signaled(fence) && 442 ktime_to_ns(ktime_sub(deadline, ktime_get())) > 0) 443 ring->funcs->soft_recovery(ring, vmid); 444 445 return dma_fence_is_signaled(fence); 446 } 447 448 /* 449 * Debugfs info 450 */ 451 #if defined(CONFIG_DEBUG_FS) 452 453 /* Layout of file is 12 bytes consisting of 454 * - rptr 455 * - wptr 456 * - driver's copy of wptr 457 * 458 * followed by n-words of ring data 459 */ 460 static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf, 461 size_t size, loff_t *pos) 462 { 463 struct amdgpu_ring *ring = file_inode(f)->i_private; 464 int r, i; 465 uint32_t value, result, early[3]; 466 467 if (*pos & 3 || size & 3) 468 return -EINVAL; 469 470 result = 0; 471 472 if (*pos < 12) { 473 early[0] = amdgpu_ring_get_rptr(ring) & ring->buf_mask; 474 early[1] = amdgpu_ring_get_wptr(ring) & ring->buf_mask; 475 early[2] = ring->wptr & ring->buf_mask; 476 for (i = *pos / 4; i < 3 && size; i++) { 477 r = put_user(early[i], (uint32_t *)buf); 478 if (r) 479 return r; 480 buf += 4; 481 result += 4; 482 size -= 4; 483 *pos += 4; 484 } 485 } 486 487 while (size) { 488 if (*pos >= (ring->ring_size + 12)) 489 return result; 490 491 value = ring->ring[(*pos - 12)/4]; 492 r = put_user(value, (uint32_t *)buf); 493 if (r) 494 return r; 495 buf += 4; 496 result += 4; 497 size -= 4; 498 *pos += 4; 499 } 500 501 return result; 502 } 503 504 static const struct file_operations amdgpu_debugfs_ring_fops = { 505 .owner = THIS_MODULE, 506 .read = amdgpu_debugfs_ring_read, 507 .llseek = default_llseek 508 }; 509 510 #endif 511 512 void amdgpu_debugfs_ring_init(struct amdgpu_device *adev, 513 struct amdgpu_ring *ring) 514 { 515 #if defined(CONFIG_DEBUG_FS) 516 struct drm_minor *minor = adev_to_drm(adev)->primary; 517 struct dentry *root = minor->debugfs_root; 518 char name[32]; 519 520 sprintf(name, "amdgpu_ring_%s", ring->name); 521 debugfs_create_file_size(name, S_IFREG | S_IRUGO, root, ring, 522 &amdgpu_debugfs_ring_fops, 523 ring->ring_size + 12); 524 525 #endif 526 } 527 528 /** 529 * amdgpu_ring_test_helper - tests ring and set sched readiness status 530 * 531 * @ring: ring to try the recovery on 532 * 533 * Tests ring and set sched readiness status 534 * 535 * Returns 0 on success, error on failure. 536 */ 537 int amdgpu_ring_test_helper(struct amdgpu_ring *ring) 538 { 539 struct amdgpu_device *adev = ring->adev; 540 int r; 541 542 r = amdgpu_ring_test_ring(ring); 543 if (r) 544 DRM_DEV_ERROR(adev->dev, "ring %s test failed (%d)\n", 545 ring->name, r); 546 else 547 DRM_DEV_DEBUG(adev->dev, "ring test on %s succeeded\n", 548 ring->name); 549 550 ring->sched.ready = !r; 551 return r; 552 } 553 554 static void amdgpu_ring_to_mqd_prop(struct amdgpu_ring *ring, 555 struct amdgpu_mqd_prop *prop) 556 { 557 struct amdgpu_device *adev = ring->adev; 558 559 memset(prop, 0, sizeof(*prop)); 560 561 prop->mqd_gpu_addr = ring->mqd_gpu_addr; 562 prop->hqd_base_gpu_addr = ring->gpu_addr; 563 prop->rptr_gpu_addr = ring->rptr_gpu_addr; 564 prop->wptr_gpu_addr = ring->wptr_gpu_addr; 565 prop->queue_size = ring->ring_size; 566 prop->eop_gpu_addr = ring->eop_gpu_addr; 567 prop->use_doorbell = ring->use_doorbell; 568 prop->doorbell_index = ring->doorbell_index; 569 570 /* map_queues packet doesn't need activate the queue, 571 * so only kiq need set this field. 572 */ 573 prop->hqd_active = ring->funcs->type == AMDGPU_RING_TYPE_KIQ; 574 575 if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE && 576 amdgpu_gfx_is_high_priority_compute_queue(adev, ring)) || 577 (ring->funcs->type == AMDGPU_RING_TYPE_GFX && 578 amdgpu_gfx_is_high_priority_graphics_queue(adev, ring))) { 579 prop->hqd_pipe_priority = AMDGPU_GFX_PIPE_PRIO_HIGH; 580 prop->hqd_queue_priority = AMDGPU_GFX_QUEUE_PRIORITY_MAXIMUM; 581 } 582 } 583 584 int amdgpu_ring_init_mqd(struct amdgpu_ring *ring) 585 { 586 struct amdgpu_device *adev = ring->adev; 587 struct amdgpu_mqd *mqd_mgr; 588 struct amdgpu_mqd_prop prop; 589 590 amdgpu_ring_to_mqd_prop(ring, &prop); 591 592 ring->wptr = 0; 593 594 if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ) 595 mqd_mgr = &adev->mqds[AMDGPU_HW_IP_COMPUTE]; 596 else 597 mqd_mgr = &adev->mqds[ring->funcs->type]; 598 599 return mqd_mgr->init_mqd(adev, ring->mqd_ptr, &prop); 600 } 601 602 void amdgpu_ring_ib_begin(struct amdgpu_ring *ring) 603 { 604 if (ring->is_sw_ring) 605 amdgpu_sw_ring_ib_begin(ring); 606 } 607 608 void amdgpu_ring_ib_end(struct amdgpu_ring *ring) 609 { 610 if (ring->is_sw_ring) 611 amdgpu_sw_ring_ib_end(ring); 612 } 613