1 /*
2  * Copyright 2018 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  *
23  */
24 #include <linux/debugfs.h>
25 #include <linux/list.h>
26 #include <linux/module.h>
27 #include <linux/uaccess.h>
28 #include <linux/reboot.h>
29 #include <linux/syscalls.h>
30 
31 #include "amdgpu.h"
32 #include "amdgpu_ras.h"
33 #include "amdgpu_atomfirmware.h"
34 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
35 
36 const char *ras_error_string[] = {
37 	"none",
38 	"parity",
39 	"single_correctable",
40 	"multi_uncorrectable",
41 	"poison",
42 };
43 
44 const char *ras_block_string[] = {
45 	"umc",
46 	"sdma",
47 	"gfx",
48 	"mmhub",
49 	"athub",
50 	"pcie_bif",
51 	"hdp",
52 	"xgmi_wafl",
53 	"df",
54 	"smn",
55 	"sem",
56 	"mp0",
57 	"mp1",
58 	"fuse",
59 };
60 
61 #define ras_err_str(i) (ras_error_string[ffs(i)])
62 #define ras_block_str(i) (ras_block_string[i])
63 
64 #define AMDGPU_RAS_FLAG_INIT_BY_VBIOS		1
65 #define AMDGPU_RAS_FLAG_INIT_NEED_RESET		2
66 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)
67 
68 /* inject address is 52 bits */
69 #define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)
70 
71 enum amdgpu_ras_retire_page_reservation {
72 	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
73 	AMDGPU_RAS_RETIRE_PAGE_PENDING,
74 	AMDGPU_RAS_RETIRE_PAGE_FAULT,
75 };
76 
77 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);
78 
79 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
80 				uint64_t addr);
81 
82 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
83 					size_t size, loff_t *pos)
84 {
85 	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
86 	struct ras_query_if info = {
87 		.head = obj->head,
88 	};
89 	ssize_t s;
90 	char val[128];
91 
92 	if (amdgpu_ras_error_query(obj->adev, &info))
93 		return -EINVAL;
94 
95 	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
96 			"ue", info.ue_count,
97 			"ce", info.ce_count);
98 	if (*pos >= s)
99 		return 0;
100 
101 	s -= *pos;
102 	s = min_t(u64, s, size);
103 
104 
105 	if (copy_to_user(buf, &val[*pos], s))
106 		return -EINVAL;
107 
108 	*pos += s;
109 
110 	return s;
111 }
112 
113 static const struct file_operations amdgpu_ras_debugfs_ops = {
114 	.owner = THIS_MODULE,
115 	.read = amdgpu_ras_debugfs_read,
116 	.write = NULL,
117 	.llseek = default_llseek
118 };
119 
120 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
121 {
122 	int i;
123 
124 	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
125 		*block_id = i;
126 		if (strcmp(name, ras_block_str(i)) == 0)
127 			return 0;
128 	}
129 	return -EINVAL;
130 }
131 
132 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
133 		const char __user *buf, size_t size,
134 		loff_t *pos, struct ras_debug_if *data)
135 {
136 	ssize_t s = min_t(u64, 64, size);
137 	char str[65];
138 	char block_name[33];
139 	char err[9] = "ue";
140 	int op = -1;
141 	int block_id;
142 	uint32_t sub_block;
143 	u64 address, value;
144 
145 	if (*pos)
146 		return -EINVAL;
147 	*pos = size;
148 
149 	memset(str, 0, sizeof(str));
150 	memset(data, 0, sizeof(*data));
151 
152 	if (copy_from_user(str, buf, s))
153 		return -EINVAL;
154 
155 	if (sscanf(str, "disable %32s", block_name) == 1)
156 		op = 0;
157 	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
158 		op = 1;
159 	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
160 		op = 2;
161 	else if (str[0] && str[1] && str[2] && str[3])
162 		/* ascii string, but commands are not matched. */
163 		return -EINVAL;
164 
165 	if (op != -1) {
166 		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
167 			return -EINVAL;
168 
169 		data->head.block = block_id;
170 		/* only ue and ce errors are supported */
171 		if (!memcmp("ue", err, 2))
172 			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
173 		else if (!memcmp("ce", err, 2))
174 			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
175 		else
176 			return -EINVAL;
177 
178 		data->op = op;
179 
180 		if (op == 2) {
181 			if (sscanf(str, "%*s %*s %*s %u %llu %llu",
182 						&sub_block, &address, &value) != 3)
183 				if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
184 							&sub_block, &address, &value) != 3)
185 					return -EINVAL;
186 			data->head.sub_block_index = sub_block;
187 			data->inject.address = address;
188 			data->inject.value = value;
189 		}
190 	} else {
191 		if (size < sizeof(*data))
192 			return -EINVAL;
193 
194 		if (copy_from_user(data, buf, sizeof(*data)))
195 			return -EINVAL;
196 	}
197 
198 	return 0;
199 }
200 
201 /**
202  * DOC: AMDGPU RAS debugfs control interface
203  *
204  * It accepts struct ras_debug_if who has two members.
205  *
206  * First member: ras_debug_if::head or ras_debug_if::inject.
207  *
208  * head is used to indicate which IP block will be under control.
209  *
210  * head has four members, they are block, type, sub_block_index, name.
211  * block: which IP will be under control.
212  * type: what kind of error will be enabled/disabled/injected.
213  * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
214  * name: the name of IP.
215  *
216  * inject has two more members than head, they are address, value.
217  * As their names indicate, inject operation will write the
218  * value to the address.
219  *
220  * The second member: struct ras_debug_if::op.
221  * It has three kinds of operations.
222  *
223  * - 0: disable RAS on the block. Take ::head as its data.
224  * - 1: enable RAS on the block. Take ::head as its data.
225  * - 2: inject errors on the block. Take ::inject as its data.
226  *
227  * How to use the interface?
228  *
229  * Programs
230  *
231  * Copy the struct ras_debug_if in your codes and initialize it.
232  * Write the struct to the control node.
233  *
234  * Shells
235  *
236  * .. code-block:: bash
237  *
238  *	echo op block [error [sub_block address value]] > .../ras/ras_ctrl
239  *
240  * Parameters:
241  *
242  * op: disable, enable, inject
243  *	disable: only block is needed
244  *	enable: block and error are needed
245  *	inject: error, address, value are needed
246  * block: umc, sdma, gfx, .........
247  *	see ras_block_string[] for details
248  * error: ue, ce
249  *	ue: multi_uncorrectable
250  *	ce: single_correctable
251  * sub_block:
252  *	sub block index, pass 0 if there is no sub block
253  *
254  * here are some examples for bash commands:
255  *
256  * .. code-block:: bash
257  *
258  *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
259  *	echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
260  *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
261  *
262  * How to check the result?
263  *
264  * For disable/enable, please check ras features at
265  * /sys/class/drm/card[0/1/2...]/device/ras/features
266  *
267  * For inject, please check corresponding err count at
268  * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
269  *
270  * .. note::
271  *	Operations are only allowed on blocks which are supported.
272  *	Please check ras mask at /sys/module/amdgpu/parameters/ras_mask
273  *	to see which blocks support RAS on a particular asic.
274  *
275  */
276 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f, const char __user *buf,
277 		size_t size, loff_t *pos)
278 {
279 	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
280 	struct ras_debug_if data;
281 	int ret = 0;
282 
283 	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
284 	if (ret)
285 		return -EINVAL;
286 
287 	if (!amdgpu_ras_is_supported(adev, data.head.block))
288 		return -EINVAL;
289 
290 	switch (data.op) {
291 	case 0:
292 		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
293 		break;
294 	case 1:
295 		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
296 		break;
297 	case 2:
298 		if ((data.inject.address >= adev->gmc.mc_vram_size) ||
299 		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
300 			ret = -EINVAL;
301 			break;
302 		}
303 
304 		/* umc ce/ue error injection for a bad page is not allowed */
305 		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
306 		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
307 			DRM_WARN("RAS WARN: 0x%llx has been marked as bad before error injection!\n",
308 					data.inject.address);
309 			break;
310 		}
311 
312 		/* data.inject.address is offset instead of absolute gpu address */
313 		ret = amdgpu_ras_error_inject(adev, &data.inject);
314 		break;
315 	default:
316 		ret = -EINVAL;
317 		break;
318 	}
319 
320 	if (ret)
321 		return -EINVAL;
322 
323 	return size;
324 }
325 
326 /**
327  * DOC: AMDGPU RAS debugfs EEPROM table reset interface
328  *
329  * Some boards contain an EEPROM which is used to persistently store a list of
330  * bad pages which experiences ECC errors in vram.  This interface provides
331  * a way to reset the EEPROM, e.g., after testing error injection.
332  *
333  * Usage:
334  *
335  * .. code-block:: bash
336  *
337  *	echo 1 > ../ras/ras_eeprom_reset
338  *
339  * will reset EEPROM table to 0 entries.
340  *
341  */
342 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f, const char __user *buf,
343 		size_t size, loff_t *pos)
344 {
345 	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
346 	int ret;
347 
348 	ret = amdgpu_ras_eeprom_reset_table(&adev->psp.ras.ras->eeprom_control);
349 
350 	return ret == 1 ? size : -EIO;
351 }
352 
353 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
354 	.owner = THIS_MODULE,
355 	.read = NULL,
356 	.write = amdgpu_ras_debugfs_ctrl_write,
357 	.llseek = default_llseek
358 };
359 
360 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
361 	.owner = THIS_MODULE,
362 	.read = NULL,
363 	.write = amdgpu_ras_debugfs_eeprom_write,
364 	.llseek = default_llseek
365 };
366 
367 /**
368  * DOC: AMDGPU RAS sysfs Error Count Interface
369  *
370  * It allows the user to read the error count for each IP block on the gpu through
371  * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
372  *
373  * It outputs the multiple lines which report the uncorrected (ue) and corrected
374  * (ce) error counts.
375  *
376  * The format of one line is below,
377  *
378  * [ce|ue]: count
379  *
380  * Example:
381  *
382  * .. code-block:: bash
383  *
384  *	ue: 0
385  *	ce: 1
386  *
387  */
388 static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
389 		struct device_attribute *attr, char *buf)
390 {
391 	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
392 	struct ras_query_if info = {
393 		.head = obj->head,
394 	};
395 
396 	if (amdgpu_ras_error_query(obj->adev, &info))
397 		return -EINVAL;
398 
399 	return snprintf(buf, PAGE_SIZE, "%s: %lu\n%s: %lu\n",
400 			"ue", info.ue_count,
401 			"ce", info.ce_count);
402 }
403 
404 /* obj begin */
405 
406 #define get_obj(obj) do { (obj)->use++; } while (0)
407 #define alive_obj(obj) ((obj)->use)
408 
409 static inline void put_obj(struct ras_manager *obj)
410 {
411 	if (obj && --obj->use == 0)
412 		list_del(&obj->node);
413 	if (obj && obj->use < 0) {
414 		 DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", obj->head.name);
415 	}
416 }
417 
418 /* make one obj and return it. */
419 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
420 		struct ras_common_if *head)
421 {
422 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
423 	struct ras_manager *obj;
424 
425 	if (!con)
426 		return NULL;
427 
428 	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
429 		return NULL;
430 
431 	obj = &con->objs[head->block];
432 	/* already exist. return obj? */
433 	if (alive_obj(obj))
434 		return NULL;
435 
436 	obj->head = *head;
437 	obj->adev = adev;
438 	list_add(&obj->node, &con->head);
439 	get_obj(obj);
440 
441 	return obj;
442 }
443 
444 /* return an obj equal to head, or the first when head is NULL */
445 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
446 		struct ras_common_if *head)
447 {
448 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
449 	struct ras_manager *obj;
450 	int i;
451 
452 	if (!con)
453 		return NULL;
454 
455 	if (head) {
456 		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
457 			return NULL;
458 
459 		obj = &con->objs[head->block];
460 
461 		if (alive_obj(obj)) {
462 			WARN_ON(head->block != obj->head.block);
463 			return obj;
464 		}
465 	} else {
466 		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
467 			obj = &con->objs[i];
468 			if (alive_obj(obj)) {
469 				WARN_ON(i != obj->head.block);
470 				return obj;
471 			}
472 		}
473 	}
474 
475 	return NULL;
476 }
477 /* obj end */
478 
479 /* feature ctl begin */
480 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
481 		struct ras_common_if *head)
482 {
483 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
484 
485 	return con->hw_supported & BIT(head->block);
486 }
487 
488 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
489 		struct ras_common_if *head)
490 {
491 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
492 
493 	return con->features & BIT(head->block);
494 }
495 
496 /*
497  * if obj is not created, then create one.
498  * set feature enable flag.
499  */
500 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
501 		struct ras_common_if *head, int enable)
502 {
503 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
504 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
505 
506 	/* If hardware does not support ras, then do not create obj.
507 	 * But if hardware support ras, we can create the obj.
508 	 * Ras framework checks con->hw_supported to see if it need do
509 	 * corresponding initialization.
510 	 * IP checks con->support to see if it need disable ras.
511 	 */
512 	if (!amdgpu_ras_is_feature_allowed(adev, head))
513 		return 0;
514 	if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head)))
515 		return 0;
516 
517 	if (enable) {
518 		if (!obj) {
519 			obj = amdgpu_ras_create_obj(adev, head);
520 			if (!obj)
521 				return -EINVAL;
522 		} else {
523 			/* In case we create obj somewhere else */
524 			get_obj(obj);
525 		}
526 		con->features |= BIT(head->block);
527 	} else {
528 		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
529 			con->features &= ~BIT(head->block);
530 			put_obj(obj);
531 		}
532 	}
533 
534 	return 0;
535 }
536 
537 /* wrapper of psp_ras_enable_features */
538 int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
539 		struct ras_common_if *head, bool enable)
540 {
541 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
542 	union ta_ras_cmd_input info;
543 	int ret;
544 
545 	if (!con)
546 		return -EINVAL;
547 
548 	if (!enable) {
549 		info.disable_features = (struct ta_ras_disable_features_input) {
550 			.block_id =  amdgpu_ras_block_to_ta(head->block),
551 			.error_type = amdgpu_ras_error_to_ta(head->type),
552 		};
553 	} else {
554 		info.enable_features = (struct ta_ras_enable_features_input) {
555 			.block_id =  amdgpu_ras_block_to_ta(head->block),
556 			.error_type = amdgpu_ras_error_to_ta(head->type),
557 		};
558 	}
559 
560 	/* Do not enable if it is not allowed. */
561 	WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));
562 	/* Are we alerady in that state we are going to set? */
563 	if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head)))
564 		return 0;
565 
566 	if (!amdgpu_ras_intr_triggered()) {
567 		ret = psp_ras_enable_features(&adev->psp, &info, enable);
568 		if (ret) {
569 			DRM_ERROR("RAS ERROR: %s %s feature failed ret %d\n",
570 					enable ? "enable":"disable",
571 					ras_block_str(head->block),
572 					ret);
573 			if (ret == TA_RAS_STATUS__RESET_NEEDED)
574 				return -EAGAIN;
575 			return -EINVAL;
576 		}
577 	}
578 
579 	/* setup the obj */
580 	__amdgpu_ras_feature_enable(adev, head, enable);
581 
582 	return 0;
583 }
584 
585 /* Only used in device probe stage and called only once. */
586 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
587 		struct ras_common_if *head, bool enable)
588 {
589 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
590 	int ret;
591 
592 	if (!con)
593 		return -EINVAL;
594 
595 	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
596 		if (enable) {
597 			/* There is no harm to issue a ras TA cmd regardless of
598 			 * the currecnt ras state.
599 			 * If current state == target state, it will do nothing
600 			 * But sometimes it requests driver to reset and repost
601 			 * with error code -EAGAIN.
602 			 */
603 			ret = amdgpu_ras_feature_enable(adev, head, 1);
604 			/* With old ras TA, we might fail to enable ras.
605 			 * Log it and just setup the object.
606 			 * TODO need remove this WA in the future.
607 			 */
608 			if (ret == -EINVAL) {
609 				ret = __amdgpu_ras_feature_enable(adev, head, 1);
610 				if (!ret)
611 					DRM_INFO("RAS INFO: %s setup object\n",
612 						ras_block_str(head->block));
613 			}
614 		} else {
615 			/* setup the object then issue a ras TA disable cmd.*/
616 			ret = __amdgpu_ras_feature_enable(adev, head, 1);
617 			if (ret)
618 				return ret;
619 
620 			ret = amdgpu_ras_feature_enable(adev, head, 0);
621 		}
622 	} else
623 		ret = amdgpu_ras_feature_enable(adev, head, enable);
624 
625 	return ret;
626 }
627 
628 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
629 		bool bypass)
630 {
631 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
632 	struct ras_manager *obj, *tmp;
633 
634 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
635 		/* bypass psp.
636 		 * aka just release the obj and corresponding flags
637 		 */
638 		if (bypass) {
639 			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
640 				break;
641 		} else {
642 			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
643 				break;
644 		}
645 	}
646 
647 	return con->features;
648 }
649 
650 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
651 		bool bypass)
652 {
653 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
654 	int ras_block_count = AMDGPU_RAS_BLOCK_COUNT;
655 	int i;
656 	const enum amdgpu_ras_error_type default_ras_type =
657 		AMDGPU_RAS_ERROR__NONE;
658 
659 	for (i = 0; i < ras_block_count; i++) {
660 		struct ras_common_if head = {
661 			.block = i,
662 			.type = default_ras_type,
663 			.sub_block_index = 0,
664 		};
665 		strcpy(head.name, ras_block_str(i));
666 		if (bypass) {
667 			/*
668 			 * bypass psp. vbios enable ras for us.
669 			 * so just create the obj
670 			 */
671 			if (__amdgpu_ras_feature_enable(adev, &head, 1))
672 				break;
673 		} else {
674 			if (amdgpu_ras_feature_enable(adev, &head, 1))
675 				break;
676 		}
677 	}
678 
679 	return con->features;
680 }
681 /* feature ctl end */
682 
683 /* query/inject/cure begin */
684 int amdgpu_ras_error_query(struct amdgpu_device *adev,
685 		struct ras_query_if *info)
686 {
687 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
688 	struct ras_err_data err_data = {0, 0, 0, NULL};
689 	int i;
690 
691 	if (!obj)
692 		return -EINVAL;
693 
694 	switch (info->head.block) {
695 	case AMDGPU_RAS_BLOCK__UMC:
696 		if (adev->umc.funcs->query_ras_error_count)
697 			adev->umc.funcs->query_ras_error_count(adev, &err_data);
698 		/* umc query_ras_error_address is also responsible for clearing
699 		 * error status
700 		 */
701 		if (adev->umc.funcs->query_ras_error_address)
702 			adev->umc.funcs->query_ras_error_address(adev, &err_data);
703 		break;
704 	case AMDGPU_RAS_BLOCK__SDMA:
705 		if (adev->sdma.funcs->query_ras_error_count) {
706 			for (i = 0; i < adev->sdma.num_instances; i++)
707 				adev->sdma.funcs->query_ras_error_count(adev, i,
708 									&err_data);
709 		}
710 		break;
711 	case AMDGPU_RAS_BLOCK__GFX:
712 		if (adev->gfx.funcs->query_ras_error_count)
713 			adev->gfx.funcs->query_ras_error_count(adev, &err_data);
714 		break;
715 	case AMDGPU_RAS_BLOCK__MMHUB:
716 		if (adev->mmhub.funcs->query_ras_error_count)
717 			adev->mmhub.funcs->query_ras_error_count(adev, &err_data);
718 		break;
719 	case AMDGPU_RAS_BLOCK__PCIE_BIF:
720 		if (adev->nbio.funcs->query_ras_error_count)
721 			adev->nbio.funcs->query_ras_error_count(adev, &err_data);
722 		break;
723 	default:
724 		break;
725 	}
726 
727 	obj->err_data.ue_count += err_data.ue_count;
728 	obj->err_data.ce_count += err_data.ce_count;
729 
730 	info->ue_count = obj->err_data.ue_count;
731 	info->ce_count = obj->err_data.ce_count;
732 
733 	if (err_data.ce_count) {
734 		dev_info(adev->dev, "%ld correctable errors detected in %s block\n",
735 			 obj->err_data.ce_count, ras_block_str(info->head.block));
736 	}
737 	if (err_data.ue_count) {
738 		dev_info(adev->dev, "%ld uncorrectable errors detected in %s block\n",
739 			 obj->err_data.ue_count, ras_block_str(info->head.block));
740 	}
741 
742 	return 0;
743 }
744 
745 uint64_t get_xgmi_relative_phy_addr(struct amdgpu_device *adev, uint64_t addr)
746 {
747 	uint32_t df_inst_id;
748 
749 	if ((!adev->df.funcs)                 ||
750 	    (!adev->df.funcs->get_df_inst_id) ||
751 	    (!adev->df.funcs->get_dram_base_addr))
752 		return addr;
753 
754 	df_inst_id = adev->df.funcs->get_df_inst_id(adev);
755 
756 	return addr + adev->df.funcs->get_dram_base_addr(adev, df_inst_id);
757 }
758 
759 /* wrapper of psp_ras_trigger_error */
760 int amdgpu_ras_error_inject(struct amdgpu_device *adev,
761 		struct ras_inject_if *info)
762 {
763 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
764 	struct ta_ras_trigger_error_input block_info = {
765 		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
766 		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
767 		.sub_block_index = info->head.sub_block_index,
768 		.address = info->address,
769 		.value = info->value,
770 	};
771 	int ret = 0;
772 
773 	if (!obj)
774 		return -EINVAL;
775 
776 	/* Calculate XGMI relative offset */
777 	if (adev->gmc.xgmi.num_physical_nodes > 1) {
778 		block_info.address = get_xgmi_relative_phy_addr(adev,
779 								block_info.address);
780 	}
781 
782 	switch (info->head.block) {
783 	case AMDGPU_RAS_BLOCK__GFX:
784 		if (adev->gfx.funcs->ras_error_inject)
785 			ret = adev->gfx.funcs->ras_error_inject(adev, info);
786 		else
787 			ret = -EINVAL;
788 		break;
789 	case AMDGPU_RAS_BLOCK__UMC:
790 	case AMDGPU_RAS_BLOCK__MMHUB:
791 	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
792 	case AMDGPU_RAS_BLOCK__PCIE_BIF:
793 		ret = psp_ras_trigger_error(&adev->psp, &block_info);
794 		break;
795 	default:
796 		DRM_INFO("%s error injection is not supported yet\n",
797 			 ras_block_str(info->head.block));
798 		ret = -EINVAL;
799 	}
800 
801 	if (ret)
802 		DRM_ERROR("RAS ERROR: inject %s error failed ret %d\n",
803 				ras_block_str(info->head.block),
804 				ret);
805 
806 	return ret;
807 }
808 
809 int amdgpu_ras_error_cure(struct amdgpu_device *adev,
810 		struct ras_cure_if *info)
811 {
812 	/* psp fw has no cure interface for now. */
813 	return 0;
814 }
815 
816 /* get the total error counts on all IPs */
817 unsigned long amdgpu_ras_query_error_count(struct amdgpu_device *adev,
818 		bool is_ce)
819 {
820 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
821 	struct ras_manager *obj;
822 	struct ras_err_data data = {0, 0};
823 
824 	if (!con)
825 		return 0;
826 
827 	list_for_each_entry(obj, &con->head, node) {
828 		struct ras_query_if info = {
829 			.head = obj->head,
830 		};
831 
832 		if (amdgpu_ras_error_query(adev, &info))
833 			return 0;
834 
835 		data.ce_count += info.ce_count;
836 		data.ue_count += info.ue_count;
837 	}
838 
839 	return is_ce ? data.ce_count : data.ue_count;
840 }
841 /* query/inject/cure end */
842 
843 
844 /* sysfs begin */
845 
846 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
847 		struct ras_badpage **bps, unsigned int *count);
848 
849 static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
850 {
851 	switch (flags) {
852 	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
853 		return "R";
854 	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
855 		return "P";
856 	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
857 	default:
858 		return "F";
859 	};
860 }
861 
862 /**
863  * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
864  *
865  * It allows user to read the bad pages of vram on the gpu through
866  * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
867  *
868  * It outputs multiple lines, and each line stands for one gpu page.
869  *
870  * The format of one line is below,
871  * gpu pfn : gpu page size : flags
872  *
873  * gpu pfn and gpu page size are printed in hex format.
874  * flags can be one of below character,
875  *
876  * R: reserved, this gpu page is reserved and not able to use.
877  *
878  * P: pending for reserve, this gpu page is marked as bad, will be reserved
879  * in next window of page_reserve.
880  *
881  * F: unable to reserve. this gpu page can't be reserved due to some reasons.
882  *
883  * Examples:
884  *
885  * .. code-block:: bash
886  *
887  *	0x00000001 : 0x00001000 : R
888  *	0x00000002 : 0x00001000 : P
889  *
890  */
891 
892 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
893 		struct kobject *kobj, struct bin_attribute *attr,
894 		char *buf, loff_t ppos, size_t count)
895 {
896 	struct amdgpu_ras *con =
897 		container_of(attr, struct amdgpu_ras, badpages_attr);
898 	struct amdgpu_device *adev = con->adev;
899 	const unsigned int element_size =
900 		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
901 	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
902 	unsigned int end = div64_ul(ppos + count - 1, element_size);
903 	ssize_t s = 0;
904 	struct ras_badpage *bps = NULL;
905 	unsigned int bps_count = 0;
906 
907 	memset(buf, 0, count);
908 
909 	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
910 		return 0;
911 
912 	for (; start < end && start < bps_count; start++)
913 		s += scnprintf(&buf[s], element_size + 1,
914 				"0x%08x : 0x%08x : %1s\n",
915 				bps[start].bp,
916 				bps[start].size,
917 				amdgpu_ras_badpage_flags_str(bps[start].flags));
918 
919 	kfree(bps);
920 
921 	return s;
922 }
923 
924 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
925 		struct device_attribute *attr, char *buf)
926 {
927 	struct amdgpu_ras *con =
928 		container_of(attr, struct amdgpu_ras, features_attr);
929 
930 	return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
931 }
932 
933 static int amdgpu_ras_sysfs_create_feature_node(struct amdgpu_device *adev)
934 {
935 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
936 	struct attribute *attrs[] = {
937 		&con->features_attr.attr,
938 		NULL
939 	};
940 	struct bin_attribute *bin_attrs[] = {
941 		&con->badpages_attr,
942 		NULL
943 	};
944 	struct attribute_group group = {
945 		.name = "ras",
946 		.attrs = attrs,
947 		.bin_attrs = bin_attrs,
948 	};
949 
950 	con->features_attr = (struct device_attribute) {
951 		.attr = {
952 			.name = "features",
953 			.mode = S_IRUGO,
954 		},
955 			.show = amdgpu_ras_sysfs_features_read,
956 	};
957 
958 	con->badpages_attr = (struct bin_attribute) {
959 		.attr = {
960 			.name = "gpu_vram_bad_pages",
961 			.mode = S_IRUGO,
962 		},
963 		.size = 0,
964 		.private = NULL,
965 		.read = amdgpu_ras_sysfs_badpages_read,
966 	};
967 
968 	sysfs_attr_init(attrs[0]);
969 	sysfs_bin_attr_init(bin_attrs[0]);
970 
971 	return sysfs_create_group(&adev->dev->kobj, &group);
972 }
973 
974 static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
975 {
976 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
977 	struct attribute *attrs[] = {
978 		&con->features_attr.attr,
979 		NULL
980 	};
981 	struct bin_attribute *bin_attrs[] = {
982 		&con->badpages_attr,
983 		NULL
984 	};
985 	struct attribute_group group = {
986 		.name = "ras",
987 		.attrs = attrs,
988 		.bin_attrs = bin_attrs,
989 	};
990 
991 	sysfs_remove_group(&adev->dev->kobj, &group);
992 
993 	return 0;
994 }
995 
996 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
997 		struct ras_fs_if *head)
998 {
999 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1000 
1001 	if (!obj || obj->attr_inuse)
1002 		return -EINVAL;
1003 
1004 	get_obj(obj);
1005 
1006 	memcpy(obj->fs_data.sysfs_name,
1007 			head->sysfs_name,
1008 			sizeof(obj->fs_data.sysfs_name));
1009 
1010 	obj->sysfs_attr = (struct device_attribute){
1011 		.attr = {
1012 			.name = obj->fs_data.sysfs_name,
1013 			.mode = S_IRUGO,
1014 		},
1015 			.show = amdgpu_ras_sysfs_read,
1016 	};
1017 	sysfs_attr_init(&obj->sysfs_attr.attr);
1018 
1019 	if (sysfs_add_file_to_group(&adev->dev->kobj,
1020 				&obj->sysfs_attr.attr,
1021 				"ras")) {
1022 		put_obj(obj);
1023 		return -EINVAL;
1024 	}
1025 
1026 	obj->attr_inuse = 1;
1027 
1028 	return 0;
1029 }
1030 
1031 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
1032 		struct ras_common_if *head)
1033 {
1034 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1035 
1036 	if (!obj || !obj->attr_inuse)
1037 		return -EINVAL;
1038 
1039 	sysfs_remove_file_from_group(&adev->dev->kobj,
1040 				&obj->sysfs_attr.attr,
1041 				"ras");
1042 	obj->attr_inuse = 0;
1043 	put_obj(obj);
1044 
1045 	return 0;
1046 }
1047 
1048 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
1049 {
1050 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1051 	struct ras_manager *obj, *tmp;
1052 
1053 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
1054 		amdgpu_ras_sysfs_remove(adev, &obj->head);
1055 	}
1056 
1057 	amdgpu_ras_sysfs_remove_feature_node(adev);
1058 
1059 	return 0;
1060 }
1061 /* sysfs end */
1062 
1063 /**
1064  * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
1065  *
1066  * Normally when there is an uncorrectable error, the driver will reset
1067  * the GPU to recover.  However, in the event of an unrecoverable error,
1068  * the driver provides an interface to reboot the system automatically
1069  * in that event.
1070  *
1071  * The following file in debugfs provides that interface:
1072  * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
1073  *
1074  * Usage:
1075  *
1076  * .. code-block:: bash
1077  *
1078  *	echo true > .../ras/auto_reboot
1079  *
1080  */
1081 /* debugfs begin */
1082 static void amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
1083 {
1084 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1085 	struct drm_minor *minor = adev->ddev->primary;
1086 
1087 	con->dir = debugfs_create_dir("ras", minor->debugfs_root);
1088 	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, con->dir,
1089 				adev, &amdgpu_ras_debugfs_ctrl_ops);
1090 	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, con->dir,
1091 				adev, &amdgpu_ras_debugfs_eeprom_ops);
1092 
1093 	/*
1094 	 * After one uncorrectable error happens, usually GPU recovery will
1095 	 * be scheduled. But due to the known problem in GPU recovery failing
1096 	 * to bring GPU back, below interface provides one direct way to
1097 	 * user to reboot system automatically in such case within
1098 	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
1099 	 * will never be called.
1100 	 */
1101 	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, con->dir,
1102 				&con->reboot);
1103 }
1104 
1105 void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1106 		struct ras_fs_if *head)
1107 {
1108 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1109 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1110 
1111 	if (!obj || obj->ent)
1112 		return;
1113 
1114 	get_obj(obj);
1115 
1116 	memcpy(obj->fs_data.debugfs_name,
1117 			head->debugfs_name,
1118 			sizeof(obj->fs_data.debugfs_name));
1119 
1120 	obj->ent = debugfs_create_file(obj->fs_data.debugfs_name,
1121 				       S_IWUGO | S_IRUGO, con->dir, obj,
1122 				       &amdgpu_ras_debugfs_ops);
1123 }
1124 
1125 void amdgpu_ras_debugfs_remove(struct amdgpu_device *adev,
1126 		struct ras_common_if *head)
1127 {
1128 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1129 
1130 	if (!obj || !obj->ent)
1131 		return;
1132 
1133 	debugfs_remove(obj->ent);
1134 	obj->ent = NULL;
1135 	put_obj(obj);
1136 }
1137 
1138 static void amdgpu_ras_debugfs_remove_all(struct amdgpu_device *adev)
1139 {
1140 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1141 	struct ras_manager *obj, *tmp;
1142 
1143 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
1144 		amdgpu_ras_debugfs_remove(adev, &obj->head);
1145 	}
1146 
1147 	debugfs_remove_recursive(con->dir);
1148 	con->dir = NULL;
1149 }
1150 /* debugfs end */
1151 
1152 /* ras fs */
1153 
1154 static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
1155 {
1156 	amdgpu_ras_sysfs_create_feature_node(adev);
1157 	amdgpu_ras_debugfs_create_ctrl_node(adev);
1158 
1159 	return 0;
1160 }
1161 
1162 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
1163 {
1164 	amdgpu_ras_debugfs_remove_all(adev);
1165 	amdgpu_ras_sysfs_remove_all(adev);
1166 	return 0;
1167 }
1168 /* ras fs end */
1169 
1170 /* ih begin */
1171 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
1172 {
1173 	struct ras_ih_data *data = &obj->ih_data;
1174 	struct amdgpu_iv_entry entry;
1175 	int ret;
1176 	struct ras_err_data err_data = {0, 0, 0, NULL};
1177 
1178 	while (data->rptr != data->wptr) {
1179 		rmb();
1180 		memcpy(&entry, &data->ring[data->rptr],
1181 				data->element_size);
1182 
1183 		wmb();
1184 		data->rptr = (data->aligned_element_size +
1185 				data->rptr) % data->ring_size;
1186 
1187 		/* Let IP handle its data, maybe we need get the output
1188 		 * from the callback to udpate the error type/count, etc
1189 		 */
1190 		if (data->cb) {
1191 			ret = data->cb(obj->adev, &err_data, &entry);
1192 			/* ue will trigger an interrupt, and in that case
1193 			 * we need do a reset to recovery the whole system.
1194 			 * But leave IP do that recovery, here we just dispatch
1195 			 * the error.
1196 			 */
1197 			if (ret == AMDGPU_RAS_SUCCESS) {
1198 				/* these counts could be left as 0 if
1199 				 * some blocks do not count error number
1200 				 */
1201 				obj->err_data.ue_count += err_data.ue_count;
1202 				obj->err_data.ce_count += err_data.ce_count;
1203 			}
1204 		}
1205 	}
1206 }
1207 
1208 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
1209 {
1210 	struct ras_ih_data *data =
1211 		container_of(work, struct ras_ih_data, ih_work);
1212 	struct ras_manager *obj =
1213 		container_of(data, struct ras_manager, ih_data);
1214 
1215 	amdgpu_ras_interrupt_handler(obj);
1216 }
1217 
1218 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
1219 		struct ras_dispatch_if *info)
1220 {
1221 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1222 	struct ras_ih_data *data = &obj->ih_data;
1223 
1224 	if (!obj)
1225 		return -EINVAL;
1226 
1227 	if (data->inuse == 0)
1228 		return 0;
1229 
1230 	/* Might be overflow... */
1231 	memcpy(&data->ring[data->wptr], info->entry,
1232 			data->element_size);
1233 
1234 	wmb();
1235 	data->wptr = (data->aligned_element_size +
1236 			data->wptr) % data->ring_size;
1237 
1238 	schedule_work(&data->ih_work);
1239 
1240 	return 0;
1241 }
1242 
1243 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
1244 		struct ras_ih_if *info)
1245 {
1246 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1247 	struct ras_ih_data *data;
1248 
1249 	if (!obj)
1250 		return -EINVAL;
1251 
1252 	data = &obj->ih_data;
1253 	if (data->inuse == 0)
1254 		return 0;
1255 
1256 	cancel_work_sync(&data->ih_work);
1257 
1258 	kfree(data->ring);
1259 	memset(data, 0, sizeof(*data));
1260 	put_obj(obj);
1261 
1262 	return 0;
1263 }
1264 
1265 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
1266 		struct ras_ih_if *info)
1267 {
1268 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1269 	struct ras_ih_data *data;
1270 
1271 	if (!obj) {
1272 		/* in case we registe the IH before enable ras feature */
1273 		obj = amdgpu_ras_create_obj(adev, &info->head);
1274 		if (!obj)
1275 			return -EINVAL;
1276 	} else
1277 		get_obj(obj);
1278 
1279 	data = &obj->ih_data;
1280 	/* add the callback.etc */
1281 	*data = (struct ras_ih_data) {
1282 		.inuse = 0,
1283 		.cb = info->cb,
1284 		.element_size = sizeof(struct amdgpu_iv_entry),
1285 		.rptr = 0,
1286 		.wptr = 0,
1287 	};
1288 
1289 	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);
1290 
1291 	data->aligned_element_size = ALIGN(data->element_size, 8);
1292 	/* the ring can store 64 iv entries. */
1293 	data->ring_size = 64 * data->aligned_element_size;
1294 	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
1295 	if (!data->ring) {
1296 		put_obj(obj);
1297 		return -ENOMEM;
1298 	}
1299 
1300 	/* IH is ready */
1301 	data->inuse = 1;
1302 
1303 	return 0;
1304 }
1305 
1306 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
1307 {
1308 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1309 	struct ras_manager *obj, *tmp;
1310 
1311 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
1312 		struct ras_ih_if info = {
1313 			.head = obj->head,
1314 		};
1315 		amdgpu_ras_interrupt_remove_handler(adev, &info);
1316 	}
1317 
1318 	return 0;
1319 }
1320 /* ih end */
1321 
1322 /* recovery begin */
1323 
1324 /* return 0 on success.
1325  * caller need free bps.
1326  */
1327 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1328 		struct ras_badpage **bps, unsigned int *count)
1329 {
1330 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1331 	struct ras_err_handler_data *data;
1332 	int i = 0;
1333 	int ret = 0;
1334 
1335 	if (!con || !con->eh_data || !bps || !count)
1336 		return -EINVAL;
1337 
1338 	mutex_lock(&con->recovery_lock);
1339 	data = con->eh_data;
1340 	if (!data || data->count == 0) {
1341 		*bps = NULL;
1342 		ret = -EINVAL;
1343 		goto out;
1344 	}
1345 
1346 	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
1347 	if (!*bps) {
1348 		ret = -ENOMEM;
1349 		goto out;
1350 	}
1351 
1352 	for (; i < data->count; i++) {
1353 		(*bps)[i] = (struct ras_badpage){
1354 			.bp = data->bps[i].retired_page,
1355 			.size = AMDGPU_GPU_PAGE_SIZE,
1356 			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1357 		};
1358 
1359 		if (data->last_reserved <= i)
1360 			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1361 		else if (data->bps_bo[i] == NULL)
1362 			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1363 	}
1364 
1365 	*count = data->count;
1366 out:
1367 	mutex_unlock(&con->recovery_lock);
1368 	return ret;
1369 }
1370 
1371 static void amdgpu_ras_do_recovery(struct work_struct *work)
1372 {
1373 	struct amdgpu_ras *ras =
1374 		container_of(work, struct amdgpu_ras, recovery_work);
1375 
1376 	if (amdgpu_device_should_recover_gpu(ras->adev))
1377 		amdgpu_device_gpu_recover(ras->adev, 0);
1378 	atomic_set(&ras->in_recovery, 0);
1379 }
1380 
1381 /* alloc/realloc bps array */
1382 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
1383 		struct ras_err_handler_data *data, int pages)
1384 {
1385 	unsigned int old_space = data->count + data->space_left;
1386 	unsigned int new_space = old_space + pages;
1387 	unsigned int align_space = ALIGN(new_space, 512);
1388 	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);
1389 	struct amdgpu_bo **bps_bo =
1390 			kmalloc(align_space * sizeof(*data->bps_bo), GFP_KERNEL);
1391 
1392 	if (!bps || !bps_bo) {
1393 		kfree(bps);
1394 		kfree(bps_bo);
1395 		return -ENOMEM;
1396 	}
1397 
1398 	if (data->bps) {
1399 		memcpy(bps, data->bps,
1400 				data->count * sizeof(*data->bps));
1401 		kfree(data->bps);
1402 	}
1403 	if (data->bps_bo) {
1404 		memcpy(bps_bo, data->bps_bo,
1405 				data->count * sizeof(*data->bps_bo));
1406 		kfree(data->bps_bo);
1407 	}
1408 
1409 	data->bps = bps;
1410 	data->bps_bo = bps_bo;
1411 	data->space_left += align_space - old_space;
1412 	return 0;
1413 }
1414 
1415 /* it deal with vram only. */
1416 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1417 		struct eeprom_table_record *bps, int pages)
1418 {
1419 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1420 	struct ras_err_handler_data *data;
1421 	int ret = 0;
1422 
1423 	if (!con || !con->eh_data || !bps || pages <= 0)
1424 		return 0;
1425 
1426 	mutex_lock(&con->recovery_lock);
1427 	data = con->eh_data;
1428 	if (!data)
1429 		goto out;
1430 
1431 	if (data->space_left <= pages)
1432 		if (amdgpu_ras_realloc_eh_data_space(adev, data, pages)) {
1433 			ret = -ENOMEM;
1434 			goto out;
1435 		}
1436 
1437 	memcpy(&data->bps[data->count], bps, pages * sizeof(*data->bps));
1438 	data->count += pages;
1439 	data->space_left -= pages;
1440 
1441 out:
1442 	mutex_unlock(&con->recovery_lock);
1443 
1444 	return ret;
1445 }
1446 
1447 /*
1448  * write error record array to eeprom, the function should be
1449  * protected by recovery_lock
1450  */
1451 static int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
1452 {
1453 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1454 	struct ras_err_handler_data *data;
1455 	struct amdgpu_ras_eeprom_control *control;
1456 	int save_count;
1457 
1458 	if (!con || !con->eh_data)
1459 		return 0;
1460 
1461 	control = &con->eeprom_control;
1462 	data = con->eh_data;
1463 	save_count = data->count - control->num_recs;
1464 	/* only new entries are saved */
1465 	if (save_count > 0)
1466 		if (amdgpu_ras_eeprom_process_recods(control,
1467 							&data->bps[control->num_recs],
1468 							true,
1469 							save_count)) {
1470 			DRM_ERROR("Failed to save EEPROM table data!");
1471 			return -EIO;
1472 		}
1473 
1474 	return 0;
1475 }
1476 
1477 /*
1478  * read error record array in eeprom and reserve enough space for
1479  * storing new bad pages
1480  */
1481 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
1482 {
1483 	struct amdgpu_ras_eeprom_control *control =
1484 					&adev->psp.ras.ras->eeprom_control;
1485 	struct eeprom_table_record *bps = NULL;
1486 	int ret = 0;
1487 
1488 	/* no bad page record, skip eeprom access */
1489 	if (!control->num_recs)
1490 		return ret;
1491 
1492 	bps = kcalloc(control->num_recs, sizeof(*bps), GFP_KERNEL);
1493 	if (!bps)
1494 		return -ENOMEM;
1495 
1496 	if (amdgpu_ras_eeprom_process_recods(control, bps, false,
1497 		control->num_recs)) {
1498 		DRM_ERROR("Failed to load EEPROM table records!");
1499 		ret = -EIO;
1500 		goto out;
1501 	}
1502 
1503 	ret = amdgpu_ras_add_bad_pages(adev, bps, control->num_recs);
1504 
1505 out:
1506 	kfree(bps);
1507 	return ret;
1508 }
1509 
1510 /*
1511  * check if an address belongs to bad page
1512  *
1513  * Note: this check is only for umc block
1514  */
1515 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
1516 				uint64_t addr)
1517 {
1518 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1519 	struct ras_err_handler_data *data;
1520 	int i;
1521 	bool ret = false;
1522 
1523 	if (!con || !con->eh_data)
1524 		return ret;
1525 
1526 	mutex_lock(&con->recovery_lock);
1527 	data = con->eh_data;
1528 	if (!data)
1529 		goto out;
1530 
1531 	addr >>= AMDGPU_GPU_PAGE_SHIFT;
1532 	for (i = 0; i < data->count; i++)
1533 		if (addr == data->bps[i].retired_page) {
1534 			ret = true;
1535 			goto out;
1536 		}
1537 
1538 out:
1539 	mutex_unlock(&con->recovery_lock);
1540 	return ret;
1541 }
1542 
1543 /* called in gpu recovery/init */
1544 int amdgpu_ras_reserve_bad_pages(struct amdgpu_device *adev)
1545 {
1546 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1547 	struct ras_err_handler_data *data;
1548 	uint64_t bp;
1549 	struct amdgpu_bo *bo = NULL;
1550 	int i, ret = 0;
1551 
1552 	if (!con || !con->eh_data)
1553 		return 0;
1554 
1555 	mutex_lock(&con->recovery_lock);
1556 	data = con->eh_data;
1557 	if (!data)
1558 		goto out;
1559 	/* reserve vram at driver post stage. */
1560 	for (i = data->last_reserved; i < data->count; i++) {
1561 		bp = data->bps[i].retired_page;
1562 
1563 		/* There are two cases of reserve error should be ignored:
1564 		 * 1) a ras bad page has been allocated (used by someone);
1565 		 * 2) a ras bad page has been reserved (duplicate error injection
1566 		 *    for one page);
1567 		 */
1568 		if (amdgpu_bo_create_kernel_at(adev, bp << AMDGPU_GPU_PAGE_SHIFT,
1569 					       AMDGPU_GPU_PAGE_SIZE,
1570 					       AMDGPU_GEM_DOMAIN_VRAM,
1571 					       &bo, NULL))
1572 			DRM_WARN("RAS WARN: reserve vram for retired page %llx fail\n", bp);
1573 
1574 		data->bps_bo[i] = bo;
1575 		data->last_reserved = i + 1;
1576 		bo = NULL;
1577 	}
1578 
1579 	/* continue to save bad pages to eeprom even reesrve_vram fails */
1580 	ret = amdgpu_ras_save_bad_pages(adev);
1581 out:
1582 	mutex_unlock(&con->recovery_lock);
1583 	return ret;
1584 }
1585 
1586 /* called when driver unload */
1587 static int amdgpu_ras_release_bad_pages(struct amdgpu_device *adev)
1588 {
1589 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1590 	struct ras_err_handler_data *data;
1591 	struct amdgpu_bo *bo;
1592 	int i;
1593 
1594 	if (!con || !con->eh_data)
1595 		return 0;
1596 
1597 	mutex_lock(&con->recovery_lock);
1598 	data = con->eh_data;
1599 	if (!data)
1600 		goto out;
1601 
1602 	for (i = data->last_reserved - 1; i >= 0; i--) {
1603 		bo = data->bps_bo[i];
1604 
1605 		amdgpu_bo_free_kernel(&bo, NULL, NULL);
1606 
1607 		data->bps_bo[i] = bo;
1608 		data->last_reserved = i;
1609 	}
1610 out:
1611 	mutex_unlock(&con->recovery_lock);
1612 	return 0;
1613 }
1614 
1615 int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
1616 {
1617 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1618 	struct ras_err_handler_data **data;
1619 	int ret;
1620 
1621 	if (con)
1622 		data = &con->eh_data;
1623 	else
1624 		return 0;
1625 
1626 	*data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
1627 	if (!*data) {
1628 		ret = -ENOMEM;
1629 		goto out;
1630 	}
1631 
1632 	mutex_init(&con->recovery_lock);
1633 	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
1634 	atomic_set(&con->in_recovery, 0);
1635 	con->adev = adev;
1636 
1637 	ret = amdgpu_ras_eeprom_init(&con->eeprom_control);
1638 	if (ret)
1639 		goto free;
1640 
1641 	if (con->eeprom_control.num_recs) {
1642 		ret = amdgpu_ras_load_bad_pages(adev);
1643 		if (ret)
1644 			goto free;
1645 		ret = amdgpu_ras_reserve_bad_pages(adev);
1646 		if (ret)
1647 			goto release;
1648 	}
1649 
1650 	return 0;
1651 
1652 release:
1653 	amdgpu_ras_release_bad_pages(adev);
1654 free:
1655 	kfree((*data)->bps);
1656 	kfree((*data)->bps_bo);
1657 	kfree(*data);
1658 	con->eh_data = NULL;
1659 out:
1660 	DRM_WARN("Failed to initialize ras recovery!\n");
1661 
1662 	return ret;
1663 }
1664 
1665 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
1666 {
1667 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1668 	struct ras_err_handler_data *data = con->eh_data;
1669 
1670 	/* recovery_init failed to init it, fini is useless */
1671 	if (!data)
1672 		return 0;
1673 
1674 	cancel_work_sync(&con->recovery_work);
1675 	amdgpu_ras_release_bad_pages(adev);
1676 
1677 	mutex_lock(&con->recovery_lock);
1678 	con->eh_data = NULL;
1679 	kfree(data->bps);
1680 	kfree(data->bps_bo);
1681 	kfree(data);
1682 	mutex_unlock(&con->recovery_lock);
1683 
1684 	return 0;
1685 }
1686 /* recovery end */
1687 
1688 /* return 0 if ras will reset gpu and repost.*/
1689 int amdgpu_ras_request_reset_on_boot(struct amdgpu_device *adev,
1690 		unsigned int block)
1691 {
1692 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
1693 
1694 	if (!ras)
1695 		return -EINVAL;
1696 
1697 	ras->flags |= AMDGPU_RAS_FLAG_INIT_NEED_RESET;
1698 	return 0;
1699 }
1700 
1701 /*
1702  * check hardware's ras ability which will be saved in hw_supported.
1703  * if hardware does not support ras, we can skip some ras initializtion and
1704  * forbid some ras operations from IP.
1705  * if software itself, say boot parameter, limit the ras ability. We still
1706  * need allow IP do some limited operations, like disable. In such case,
1707  * we have to initialize ras as normal. but need check if operation is
1708  * allowed or not in each function.
1709  */
1710 static void amdgpu_ras_check_supported(struct amdgpu_device *adev,
1711 		uint32_t *hw_supported, uint32_t *supported)
1712 {
1713 	*hw_supported = 0;
1714 	*supported = 0;
1715 
1716 	if (amdgpu_sriov_vf(adev) ||
1717 	    (adev->asic_type != CHIP_VEGA20 &&
1718 	     adev->asic_type != CHIP_ARCTURUS))
1719 		return;
1720 
1721 	if (adev->is_atom_fw &&
1722 			(amdgpu_atomfirmware_mem_ecc_supported(adev) ||
1723 			 amdgpu_atomfirmware_sram_ecc_supported(adev)))
1724 		*hw_supported = AMDGPU_RAS_BLOCK_MASK;
1725 
1726 	*supported = amdgpu_ras_enable == 0 ?
1727 				0 : *hw_supported & amdgpu_ras_mask;
1728 }
1729 
1730 int amdgpu_ras_init(struct amdgpu_device *adev)
1731 {
1732 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1733 	int r;
1734 
1735 	if (con)
1736 		return 0;
1737 
1738 	con = kmalloc(sizeof(struct amdgpu_ras) +
1739 			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT,
1740 			GFP_KERNEL|__GFP_ZERO);
1741 	if (!con)
1742 		return -ENOMEM;
1743 
1744 	con->objs = (struct ras_manager *)(con + 1);
1745 
1746 	amdgpu_ras_set_context(adev, con);
1747 
1748 	amdgpu_ras_check_supported(adev, &con->hw_supported,
1749 			&con->supported);
1750 	if (!con->hw_supported) {
1751 		amdgpu_ras_set_context(adev, NULL);
1752 		kfree(con);
1753 		return 0;
1754 	}
1755 
1756 	con->features = 0;
1757 	INIT_LIST_HEAD(&con->head);
1758 	/* Might need get this flag from vbios. */
1759 	con->flags = RAS_DEFAULT_FLAGS;
1760 
1761 	if (adev->nbio.funcs->init_ras_controller_interrupt) {
1762 		r = adev->nbio.funcs->init_ras_controller_interrupt(adev);
1763 		if (r)
1764 			return r;
1765 	}
1766 
1767 	if (adev->nbio.funcs->init_ras_err_event_athub_interrupt) {
1768 		r = adev->nbio.funcs->init_ras_err_event_athub_interrupt(adev);
1769 		if (r)
1770 			return r;
1771 	}
1772 
1773 	amdgpu_ras_mask &= AMDGPU_RAS_BLOCK_MASK;
1774 
1775 	if (amdgpu_ras_fs_init(adev))
1776 		goto fs_out;
1777 
1778 	DRM_INFO("RAS INFO: ras initialized successfully, "
1779 			"hardware ability[%x] ras_mask[%x]\n",
1780 			con->hw_supported, con->supported);
1781 	return 0;
1782 fs_out:
1783 	amdgpu_ras_set_context(adev, NULL);
1784 	kfree(con);
1785 
1786 	return -EINVAL;
1787 }
1788 
1789 /* helper function to handle common stuff in ip late init phase */
1790 int amdgpu_ras_late_init(struct amdgpu_device *adev,
1791 			 struct ras_common_if *ras_block,
1792 			 struct ras_fs_if *fs_info,
1793 			 struct ras_ih_if *ih_info)
1794 {
1795 	int r;
1796 
1797 	/* disable RAS feature per IP block if it is not supported */
1798 	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
1799 		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
1800 		return 0;
1801 	}
1802 
1803 	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
1804 	if (r) {
1805 		if (r == -EAGAIN) {
1806 			/* request gpu reset. will run again */
1807 			amdgpu_ras_request_reset_on_boot(adev,
1808 					ras_block->block);
1809 			return 0;
1810 		} else if (adev->in_suspend || adev->in_gpu_reset) {
1811 			/* in resume phase, if fail to enable ras,
1812 			 * clean up all ras fs nodes, and disable ras */
1813 			goto cleanup;
1814 		} else
1815 			return r;
1816 	}
1817 
1818 	/* in resume phase, no need to create ras fs node */
1819 	if (adev->in_suspend || adev->in_gpu_reset)
1820 		return 0;
1821 
1822 	if (ih_info->cb) {
1823 		r = amdgpu_ras_interrupt_add_handler(adev, ih_info);
1824 		if (r)
1825 			goto interrupt;
1826 	}
1827 
1828 	amdgpu_ras_debugfs_create(adev, fs_info);
1829 
1830 	r = amdgpu_ras_sysfs_create(adev, fs_info);
1831 	if (r)
1832 		goto sysfs;
1833 
1834 	return 0;
1835 cleanup:
1836 	amdgpu_ras_sysfs_remove(adev, ras_block);
1837 sysfs:
1838 	amdgpu_ras_debugfs_remove(adev, ras_block);
1839 	if (ih_info->cb)
1840 		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
1841 interrupt:
1842 	amdgpu_ras_feature_enable(adev, ras_block, 0);
1843 	return r;
1844 }
1845 
1846 /* helper function to remove ras fs node and interrupt handler */
1847 void amdgpu_ras_late_fini(struct amdgpu_device *adev,
1848 			  struct ras_common_if *ras_block,
1849 			  struct ras_ih_if *ih_info)
1850 {
1851 	if (!ras_block || !ih_info)
1852 		return;
1853 
1854 	amdgpu_ras_sysfs_remove(adev, ras_block);
1855 	amdgpu_ras_debugfs_remove(adev, ras_block);
1856 	if (ih_info->cb)
1857                 amdgpu_ras_interrupt_remove_handler(adev, ih_info);
1858 	amdgpu_ras_feature_enable(adev, ras_block, 0);
1859 }
1860 
1861 /* do some init work after IP late init as dependence.
1862  * and it runs in resume/gpu reset/booting up cases.
1863  */
1864 void amdgpu_ras_resume(struct amdgpu_device *adev)
1865 {
1866 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1867 	struct ras_manager *obj, *tmp;
1868 
1869 	if (!con)
1870 		return;
1871 
1872 	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
1873 		/* Set up all other IPs which are not implemented. There is a
1874 		 * tricky thing that IP's actual ras error type should be
1875 		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
1876 		 * ERROR_NONE make sense anyway.
1877 		 */
1878 		amdgpu_ras_enable_all_features(adev, 1);
1879 
1880 		/* We enable ras on all hw_supported block, but as boot
1881 		 * parameter might disable some of them and one or more IP has
1882 		 * not implemented yet. So we disable them on behalf.
1883 		 */
1884 		list_for_each_entry_safe(obj, tmp, &con->head, node) {
1885 			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
1886 				amdgpu_ras_feature_enable(adev, &obj->head, 0);
1887 				/* there should be no any reference. */
1888 				WARN_ON(alive_obj(obj));
1889 			}
1890 		}
1891 	}
1892 
1893 	if (con->flags & AMDGPU_RAS_FLAG_INIT_NEED_RESET) {
1894 		con->flags &= ~AMDGPU_RAS_FLAG_INIT_NEED_RESET;
1895 		/* setup ras obj state as disabled.
1896 		 * for init_by_vbios case.
1897 		 * if we want to enable ras, just enable it in a normal way.
1898 		 * If we want do disable it, need setup ras obj as enabled,
1899 		 * then issue another TA disable cmd.
1900 		 * See feature_enable_on_boot
1901 		 */
1902 		amdgpu_ras_disable_all_features(adev, 1);
1903 		amdgpu_ras_reset_gpu(adev);
1904 	}
1905 }
1906 
1907 void amdgpu_ras_suspend(struct amdgpu_device *adev)
1908 {
1909 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1910 
1911 	if (!con)
1912 		return;
1913 
1914 	amdgpu_ras_disable_all_features(adev, 0);
1915 	/* Make sure all ras objects are disabled. */
1916 	if (con->features)
1917 		amdgpu_ras_disable_all_features(adev, 1);
1918 }
1919 
1920 /* do some fini work before IP fini as dependence */
1921 int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
1922 {
1923 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1924 
1925 	if (!con)
1926 		return 0;
1927 
1928 	/* Need disable ras on all IPs here before ip [hw/sw]fini */
1929 	amdgpu_ras_disable_all_features(adev, 0);
1930 	amdgpu_ras_recovery_fini(adev);
1931 	return 0;
1932 }
1933 
1934 int amdgpu_ras_fini(struct amdgpu_device *adev)
1935 {
1936 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1937 
1938 	if (!con)
1939 		return 0;
1940 
1941 	amdgpu_ras_fs_fini(adev);
1942 	amdgpu_ras_interrupt_remove_all(adev);
1943 
1944 	WARN(con->features, "Feature mask is not cleared");
1945 
1946 	if (con->features)
1947 		amdgpu_ras_disable_all_features(adev, 1);
1948 
1949 	amdgpu_ras_set_context(adev, NULL);
1950 	kfree(con);
1951 
1952 	return 0;
1953 }
1954 
1955 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
1956 {
1957 	uint32_t hw_supported, supported;
1958 
1959 	amdgpu_ras_check_supported(adev, &hw_supported, &supported);
1960 	if (!hw_supported)
1961 		return;
1962 
1963 	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
1964 		DRM_WARN("RAS event of type ERREVENT_ATHUB_INTERRUPT detected!\n");
1965 
1966 		amdgpu_ras_reset_gpu(adev);
1967 	}
1968 }
1969