xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/amdgpu_ras.c (revision c11ffa54be78c7bfa46eaa71cc697084b14a0d10)
1 /*
2  * Copyright 2018 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  *
23  */
24 #include <linux/debugfs.h>
25 #include <linux/list.h>
26 #include <linux/module.h>
27 #include <linux/uaccess.h>
28 #include <linux/reboot.h>
29 #include <linux/syscalls.h>
30 #include <linux/pm_runtime.h>
31 
32 #include "amdgpu.h"
33 #include "amdgpu_ras.h"
34 #include "amdgpu_atomfirmware.h"
35 #include "amdgpu_xgmi.h"
36 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
37 #include "atom.h"
38 
39 static const char *RAS_FS_NAME = "ras";
40 
41 const char *ras_error_string[] = {
42 	"none",
43 	"parity",
44 	"single_correctable",
45 	"multi_uncorrectable",
46 	"poison",
47 };
48 
49 const char *ras_block_string[] = {
50 	"umc",
51 	"sdma",
52 	"gfx",
53 	"mmhub",
54 	"athub",
55 	"pcie_bif",
56 	"hdp",
57 	"xgmi_wafl",
58 	"df",
59 	"smn",
60 	"sem",
61 	"mp0",
62 	"mp1",
63 	"fuse",
64 };
65 
66 #define ras_err_str(i) (ras_error_string[ffs(i)])
67 #define ras_block_str(i) (ras_block_string[i])
68 
69 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)
70 
71 /* inject address is 52 bits */
72 #define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)
73 
74 /* typical ECC bad page rate is 1 bad page per 100MB VRAM */
75 #define RAS_BAD_PAGE_COVER              (100 * 1024 * 1024ULL)
76 
77 enum amdgpu_ras_retire_page_reservation {
78 	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
79 	AMDGPU_RAS_RETIRE_PAGE_PENDING,
80 	AMDGPU_RAS_RETIRE_PAGE_FAULT,
81 };
82 
83 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);
84 
85 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
86 				uint64_t addr);
87 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
88 				uint64_t addr);
89 
90 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
91 {
92 	if (adev && amdgpu_ras_get_context(adev))
93 		amdgpu_ras_get_context(adev)->error_query_ready = ready;
94 }
95 
96 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
97 {
98 	if (adev && amdgpu_ras_get_context(adev))
99 		return amdgpu_ras_get_context(adev)->error_query_ready;
100 
101 	return false;
102 }
103 
104 static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
105 {
106 	struct ras_err_data err_data = {0, 0, 0, NULL};
107 	struct eeprom_table_record err_rec;
108 
109 	if ((address >= adev->gmc.mc_vram_size) ||
110 	    (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
111 		dev_warn(adev->dev,
112 		         "RAS WARN: input address 0x%llx is invalid.\n",
113 		         address);
114 		return -EINVAL;
115 	}
116 
117 	if (amdgpu_ras_check_bad_page(adev, address)) {
118 		dev_warn(adev->dev,
119 			 "RAS WARN: 0x%llx has already been marked as bad page!\n",
120 			 address);
121 		return 0;
122 	}
123 
124 	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
125 
126 	err_rec.address = address;
127 	err_rec.retired_page = address >> AMDGPU_GPU_PAGE_SHIFT;
128 	err_rec.ts = (uint64_t)ktime_get_real_seconds();
129 	err_rec.err_type = AMDGPU_RAS_EEPROM_ERR_NON_RECOVERABLE;
130 
131 	err_data.err_addr = &err_rec;
132 	err_data.err_addr_cnt = 1;
133 
134 	if (amdgpu_bad_page_threshold != 0) {
135 		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
136 					 err_data.err_addr_cnt);
137 		amdgpu_ras_save_bad_pages(adev);
138 	}
139 
140 	dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
141 	dev_warn(adev->dev, "Clear EEPROM:\n");
142 	dev_warn(adev->dev, "    echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");
143 
144 	return 0;
145 }
146 
147 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
148 					size_t size, loff_t *pos)
149 {
150 	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
151 	struct ras_query_if info = {
152 		.head = obj->head,
153 	};
154 	ssize_t s;
155 	char val[128];
156 
157 	if (amdgpu_ras_query_error_status(obj->adev, &info))
158 		return -EINVAL;
159 
160 	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
161 			"ue", info.ue_count,
162 			"ce", info.ce_count);
163 	if (*pos >= s)
164 		return 0;
165 
166 	s -= *pos;
167 	s = min_t(u64, s, size);
168 
169 
170 	if (copy_to_user(buf, &val[*pos], s))
171 		return -EINVAL;
172 
173 	*pos += s;
174 
175 	return s;
176 }
177 
178 static const struct file_operations amdgpu_ras_debugfs_ops = {
179 	.owner = THIS_MODULE,
180 	.read = amdgpu_ras_debugfs_read,
181 	.write = NULL,
182 	.llseek = default_llseek
183 };
184 
185 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
186 {
187 	int i;
188 
189 	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
190 		*block_id = i;
191 		if (strcmp(name, ras_block_str(i)) == 0)
192 			return 0;
193 	}
194 	return -EINVAL;
195 }
196 
197 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
198 		const char __user *buf, size_t size,
199 		loff_t *pos, struct ras_debug_if *data)
200 {
201 	ssize_t s = min_t(u64, 64, size);
202 	char str[65];
203 	char block_name[33];
204 	char err[9] = "ue";
205 	int op = -1;
206 	int block_id;
207 	uint32_t sub_block;
208 	u64 address, value;
209 
210 	if (*pos)
211 		return -EINVAL;
212 	*pos = size;
213 
214 	memset(str, 0, sizeof(str));
215 	memset(data, 0, sizeof(*data));
216 
217 	if (copy_from_user(str, buf, s))
218 		return -EINVAL;
219 
220 	if (sscanf(str, "disable %32s", block_name) == 1)
221 		op = 0;
222 	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
223 		op = 1;
224 	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
225 		op = 2;
226 	else if (strstr(str, "retire_page") != NULL)
227 		op = 3;
228 	else if (str[0] && str[1] && str[2] && str[3])
229 		/* ascii string, but commands are not matched. */
230 		return -EINVAL;
231 
232 	if (op != -1) {
233 		if (op == 3) {
234 			if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
235 			    sscanf(str, "%*s %llu", &address) != 1)
236 				return -EINVAL;
237 
238 			data->op = op;
239 			data->inject.address = address;
240 
241 			return 0;
242 		}
243 
244 		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
245 			return -EINVAL;
246 
247 		data->head.block = block_id;
248 		/* only ue and ce errors are supported */
249 		if (!memcmp("ue", err, 2))
250 			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
251 		else if (!memcmp("ce", err, 2))
252 			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
253 		else
254 			return -EINVAL;
255 
256 		data->op = op;
257 
258 		if (op == 2) {
259 			if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
260 				   &sub_block, &address, &value) != 3 &&
261 			    sscanf(str, "%*s %*s %*s %u %llu %llu",
262 				   &sub_block, &address, &value) != 3)
263 				return -EINVAL;
264 			data->head.sub_block_index = sub_block;
265 			data->inject.address = address;
266 			data->inject.value = value;
267 		}
268 	} else {
269 		if (size < sizeof(*data))
270 			return -EINVAL;
271 
272 		if (copy_from_user(data, buf, sizeof(*data)))
273 			return -EINVAL;
274 	}
275 
276 	return 0;
277 }
278 
279 /**
280  * DOC: AMDGPU RAS debugfs control interface
281  *
282  * The control interface accepts struct ras_debug_if which has two members.
283  *
284  * First member: ras_debug_if::head or ras_debug_if::inject.
285  *
286  * head is used to indicate which IP block will be under control.
287  *
288  * head has four members, they are block, type, sub_block_index, name.
289  * block: which IP will be under control.
290  * type: what kind of error will be enabled/disabled/injected.
291  * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
292  * name: the name of IP.
293  *
294  * inject has two more members than head, they are address, value.
295  * As their names indicate, inject operation will write the
296  * value to the address.
297  *
298  * The second member: struct ras_debug_if::op.
299  * It has three kinds of operations.
300  *
301  * - 0: disable RAS on the block. Take ::head as its data.
302  * - 1: enable RAS on the block. Take ::head as its data.
303  * - 2: inject errors on the block. Take ::inject as its data.
304  *
305  * How to use the interface?
306  *
307  * In a program
308  *
309  * Copy the struct ras_debug_if in your code and initialize it.
310  * Write the struct to the control interface.
311  *
312  * From shell
313  *
314  * .. code-block:: bash
315  *
316  *	echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
317  *	echo "enable  <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
318  *	echo "inject  <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
319  *
320  * Where N, is the card which you want to affect.
321  *
322  * "disable" requires only the block.
323  * "enable" requires the block and error type.
324  * "inject" requires the block, error type, address, and value.
325  *
326  * The block is one of: umc, sdma, gfx, etc.
327  *	see ras_block_string[] for details
328  *
329  * The error type is one of: ue, ce, where,
330  *	ue is multi-uncorrectable
331  *	ce is single-correctable
332  *
333  * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
334  * The address and value are hexadecimal numbers, leading 0x is optional.
335  *
336  * For instance,
337  *
338  * .. code-block:: bash
339  *
340  *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
341  *	echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
342  *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
343  *
344  * How to check the result of the operation?
345  *
346  * To check disable/enable, see "ras" features at,
347  * /sys/class/drm/card[0/1/2...]/device/ras/features
348  *
349  * To check inject, see the corresponding error count at,
350  * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
351  *
352  * .. note::
353  *	Operations are only allowed on blocks which are supported.
354  *	Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
355  *	to see which blocks support RAS on a particular asic.
356  *
357  */
358 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
359 					     const char __user *buf,
360 					     size_t size, loff_t *pos)
361 {
362 	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
363 	struct ras_debug_if data;
364 	int ret = 0;
365 
366 	if (!amdgpu_ras_get_error_query_ready(adev)) {
367 		dev_warn(adev->dev, "RAS WARN: error injection "
368 				"currently inaccessible\n");
369 		return size;
370 	}
371 
372 	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
373 	if (ret)
374 		return ret;
375 
376 	if (data.op == 3) {
377 		ret = amdgpu_reserve_page_direct(adev, data.inject.address);
378 		if (!ret)
379 			return size;
380 		else
381 			return ret;
382 	}
383 
384 	if (!amdgpu_ras_is_supported(adev, data.head.block))
385 		return -EINVAL;
386 
387 	switch (data.op) {
388 	case 0:
389 		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
390 		break;
391 	case 1:
392 		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
393 		break;
394 	case 2:
395 		if ((data.inject.address >= adev->gmc.mc_vram_size) ||
396 		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
397 			dev_warn(adev->dev, "RAS WARN: input address "
398 					"0x%llx is invalid.",
399 					data.inject.address);
400 			ret = -EINVAL;
401 			break;
402 		}
403 
404 		/* umc ce/ue error injection for a bad page is not allowed */
405 		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
406 		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
407 			dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
408 				 "already been marked as bad!\n",
409 				 data.inject.address);
410 			break;
411 		}
412 
413 		/* data.inject.address is offset instead of absolute gpu address */
414 		ret = amdgpu_ras_error_inject(adev, &data.inject);
415 		break;
416 	default:
417 		ret = -EINVAL;
418 		break;
419 	}
420 
421 	if (ret)
422 		return -EINVAL;
423 
424 	return size;
425 }
426 
427 /**
428  * DOC: AMDGPU RAS debugfs EEPROM table reset interface
429  *
430  * Some boards contain an EEPROM which is used to persistently store a list of
431  * bad pages which experiences ECC errors in vram.  This interface provides
432  * a way to reset the EEPROM, e.g., after testing error injection.
433  *
434  * Usage:
435  *
436  * .. code-block:: bash
437  *
438  *	echo 1 > ../ras/ras_eeprom_reset
439  *
440  * will reset EEPROM table to 0 entries.
441  *
442  */
443 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
444 					       const char __user *buf,
445 					       size_t size, loff_t *pos)
446 {
447 	struct amdgpu_device *adev =
448 		(struct amdgpu_device *)file_inode(f)->i_private;
449 	int ret;
450 
451 	ret = amdgpu_ras_eeprom_reset_table(
452 		&(amdgpu_ras_get_context(adev)->eeprom_control));
453 
454 	if (!ret) {
455 		/* Something was written to EEPROM.
456 		 */
457 		amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
458 		return size;
459 	} else {
460 		return ret;
461 	}
462 }
463 
464 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
465 	.owner = THIS_MODULE,
466 	.read = NULL,
467 	.write = amdgpu_ras_debugfs_ctrl_write,
468 	.llseek = default_llseek
469 };
470 
471 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
472 	.owner = THIS_MODULE,
473 	.read = NULL,
474 	.write = amdgpu_ras_debugfs_eeprom_write,
475 	.llseek = default_llseek
476 };
477 
478 /**
479  * DOC: AMDGPU RAS sysfs Error Count Interface
480  *
481  * It allows the user to read the error count for each IP block on the gpu through
482  * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
483  *
484  * It outputs the multiple lines which report the uncorrected (ue) and corrected
485  * (ce) error counts.
486  *
487  * The format of one line is below,
488  *
489  * [ce|ue]: count
490  *
491  * Example:
492  *
493  * .. code-block:: bash
494  *
495  *	ue: 0
496  *	ce: 1
497  *
498  */
499 static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
500 		struct device_attribute *attr, char *buf)
501 {
502 	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
503 	struct ras_query_if info = {
504 		.head = obj->head,
505 	};
506 
507 	if (!amdgpu_ras_get_error_query_ready(obj->adev))
508 		return sysfs_emit(buf, "Query currently inaccessible\n");
509 
510 	if (amdgpu_ras_query_error_status(obj->adev, &info))
511 		return -EINVAL;
512 
513 
514 	if (obj->adev->asic_type == CHIP_ALDEBARAN) {
515 		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
516 			DRM_WARN("Failed to reset error counter and error status");
517 	}
518 
519 	return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
520 			  "ce", info.ce_count);
521 }
522 
523 /* obj begin */
524 
525 #define get_obj(obj) do { (obj)->use++; } while (0)
526 #define alive_obj(obj) ((obj)->use)
527 
528 static inline void put_obj(struct ras_manager *obj)
529 {
530 	if (obj && (--obj->use == 0))
531 		list_del(&obj->node);
532 	if (obj && (obj->use < 0))
533 		DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", obj->head.name);
534 }
535 
536 /* make one obj and return it. */
537 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
538 		struct ras_common_if *head)
539 {
540 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
541 	struct ras_manager *obj;
542 
543 	if (!adev->ras_enabled || !con)
544 		return NULL;
545 
546 	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
547 		return NULL;
548 
549 	obj = &con->objs[head->block];
550 	/* already exist. return obj? */
551 	if (alive_obj(obj))
552 		return NULL;
553 
554 	obj->head = *head;
555 	obj->adev = adev;
556 	list_add(&obj->node, &con->head);
557 	get_obj(obj);
558 
559 	return obj;
560 }
561 
562 /* return an obj equal to head, or the first when head is NULL */
563 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
564 		struct ras_common_if *head)
565 {
566 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
567 	struct ras_manager *obj;
568 	int i;
569 
570 	if (!adev->ras_enabled || !con)
571 		return NULL;
572 
573 	if (head) {
574 		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
575 			return NULL;
576 
577 		obj = &con->objs[head->block];
578 
579 		if (alive_obj(obj)) {
580 			WARN_ON(head->block != obj->head.block);
581 			return obj;
582 		}
583 	} else {
584 		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
585 			obj = &con->objs[i];
586 			if (alive_obj(obj)) {
587 				WARN_ON(i != obj->head.block);
588 				return obj;
589 			}
590 		}
591 	}
592 
593 	return NULL;
594 }
595 /* obj end */
596 
597 /* feature ctl begin */
598 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
599 					 struct ras_common_if *head)
600 {
601 	return adev->ras_hw_enabled & BIT(head->block);
602 }
603 
604 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
605 		struct ras_common_if *head)
606 {
607 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
608 
609 	return con->features & BIT(head->block);
610 }
611 
612 /*
613  * if obj is not created, then create one.
614  * set feature enable flag.
615  */
616 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
617 		struct ras_common_if *head, int enable)
618 {
619 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
620 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
621 
622 	/* If hardware does not support ras, then do not create obj.
623 	 * But if hardware support ras, we can create the obj.
624 	 * Ras framework checks con->hw_supported to see if it need do
625 	 * corresponding initialization.
626 	 * IP checks con->support to see if it need disable ras.
627 	 */
628 	if (!amdgpu_ras_is_feature_allowed(adev, head))
629 		return 0;
630 	if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head)))
631 		return 0;
632 
633 	if (enable) {
634 		if (!obj) {
635 			obj = amdgpu_ras_create_obj(adev, head);
636 			if (!obj)
637 				return -EINVAL;
638 		} else {
639 			/* In case we create obj somewhere else */
640 			get_obj(obj);
641 		}
642 		con->features |= BIT(head->block);
643 	} else {
644 		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
645 			con->features &= ~BIT(head->block);
646 			put_obj(obj);
647 		}
648 	}
649 
650 	return 0;
651 }
652 
653 /* wrapper of psp_ras_enable_features */
654 int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
655 		struct ras_common_if *head, bool enable)
656 {
657 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
658 	union ta_ras_cmd_input *info;
659 	int ret;
660 
661 	if (!con)
662 		return -EINVAL;
663 
664 	info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
665 	if (!info)
666 		return -ENOMEM;
667 
668 	if (!enable) {
669 		info->disable_features = (struct ta_ras_disable_features_input) {
670 			.block_id =  amdgpu_ras_block_to_ta(head->block),
671 			.error_type = amdgpu_ras_error_to_ta(head->type),
672 		};
673 	} else {
674 		info->enable_features = (struct ta_ras_enable_features_input) {
675 			.block_id =  amdgpu_ras_block_to_ta(head->block),
676 			.error_type = amdgpu_ras_error_to_ta(head->type),
677 		};
678 	}
679 
680 	/* Do not enable if it is not allowed. */
681 	WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));
682 	/* Are we alerady in that state we are going to set? */
683 	if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head))) {
684 		ret = 0;
685 		goto out;
686 	}
687 
688 	if (!amdgpu_ras_intr_triggered()) {
689 		ret = psp_ras_enable_features(&adev->psp, info, enable);
690 		if (ret) {
691 			dev_err(adev->dev, "ras %s %s failed %d\n",
692 				enable ? "enable":"disable",
693 				ras_block_str(head->block),
694 				ret);
695 			goto out;
696 		}
697 	}
698 
699 	/* setup the obj */
700 	__amdgpu_ras_feature_enable(adev, head, enable);
701 	ret = 0;
702 out:
703 	kfree(info);
704 	return ret;
705 }
706 
707 /* Only used in device probe stage and called only once. */
708 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
709 		struct ras_common_if *head, bool enable)
710 {
711 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
712 	int ret;
713 
714 	if (!con)
715 		return -EINVAL;
716 
717 	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
718 		if (enable) {
719 			/* There is no harm to issue a ras TA cmd regardless of
720 			 * the currecnt ras state.
721 			 * If current state == target state, it will do nothing
722 			 * But sometimes it requests driver to reset and repost
723 			 * with error code -EAGAIN.
724 			 */
725 			ret = amdgpu_ras_feature_enable(adev, head, 1);
726 			/* With old ras TA, we might fail to enable ras.
727 			 * Log it and just setup the object.
728 			 * TODO need remove this WA in the future.
729 			 */
730 			if (ret == -EINVAL) {
731 				ret = __amdgpu_ras_feature_enable(adev, head, 1);
732 				if (!ret)
733 					dev_info(adev->dev,
734 						"RAS INFO: %s setup object\n",
735 						ras_block_str(head->block));
736 			}
737 		} else {
738 			/* setup the object then issue a ras TA disable cmd.*/
739 			ret = __amdgpu_ras_feature_enable(adev, head, 1);
740 			if (ret)
741 				return ret;
742 
743 			/* gfx block ras dsiable cmd must send to ras-ta */
744 			if (head->block == AMDGPU_RAS_BLOCK__GFX)
745 				con->features |= BIT(head->block);
746 
747 			ret = amdgpu_ras_feature_enable(adev, head, 0);
748 
749 			/* clean gfx block ras features flag */
750 			if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
751 				con->features &= ~BIT(head->block);
752 		}
753 	} else
754 		ret = amdgpu_ras_feature_enable(adev, head, enable);
755 
756 	return ret;
757 }
758 
759 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
760 		bool bypass)
761 {
762 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
763 	struct ras_manager *obj, *tmp;
764 
765 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
766 		/* bypass psp.
767 		 * aka just release the obj and corresponding flags
768 		 */
769 		if (bypass) {
770 			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
771 				break;
772 		} else {
773 			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
774 				break;
775 		}
776 	}
777 
778 	return con->features;
779 }
780 
781 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
782 		bool bypass)
783 {
784 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
785 	int ras_block_count = AMDGPU_RAS_BLOCK_COUNT;
786 	int i;
787 	const enum amdgpu_ras_error_type default_ras_type =
788 		AMDGPU_RAS_ERROR__NONE;
789 
790 	for (i = 0; i < ras_block_count; i++) {
791 		struct ras_common_if head = {
792 			.block = i,
793 			.type = default_ras_type,
794 			.sub_block_index = 0,
795 		};
796 		strcpy(head.name, ras_block_str(i));
797 		if (bypass) {
798 			/*
799 			 * bypass psp. vbios enable ras for us.
800 			 * so just create the obj
801 			 */
802 			if (__amdgpu_ras_feature_enable(adev, &head, 1))
803 				break;
804 		} else {
805 			if (amdgpu_ras_feature_enable(adev, &head, 1))
806 				break;
807 		}
808 	}
809 
810 	return con->features;
811 }
812 /* feature ctl end */
813 
814 /* query/inject/cure begin */
815 int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
816 	struct ras_query_if *info)
817 {
818 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
819 	struct ras_err_data err_data = {0, 0, 0, NULL};
820 	int i;
821 
822 	if (!obj)
823 		return -EINVAL;
824 
825 	switch (info->head.block) {
826 	case AMDGPU_RAS_BLOCK__UMC:
827 		if (adev->umc.ras_funcs &&
828 		    adev->umc.ras_funcs->query_ras_error_count)
829 			adev->umc.ras_funcs->query_ras_error_count(adev, &err_data);
830 		/* umc query_ras_error_address is also responsible for clearing
831 		 * error status
832 		 */
833 		if (adev->umc.ras_funcs &&
834 		    adev->umc.ras_funcs->query_ras_error_address)
835 			adev->umc.ras_funcs->query_ras_error_address(adev, &err_data);
836 		break;
837 	case AMDGPU_RAS_BLOCK__SDMA:
838 		if (adev->sdma.funcs->query_ras_error_count) {
839 			for (i = 0; i < adev->sdma.num_instances; i++)
840 				adev->sdma.funcs->query_ras_error_count(adev, i,
841 									&err_data);
842 		}
843 		break;
844 	case AMDGPU_RAS_BLOCK__GFX:
845 		if (adev->gfx.ras_funcs &&
846 		    adev->gfx.ras_funcs->query_ras_error_count)
847 			adev->gfx.ras_funcs->query_ras_error_count(adev, &err_data);
848 
849 		if (adev->gfx.ras_funcs &&
850 		    adev->gfx.ras_funcs->query_ras_error_status)
851 			adev->gfx.ras_funcs->query_ras_error_status(adev);
852 		break;
853 	case AMDGPU_RAS_BLOCK__MMHUB:
854 		if (adev->mmhub.ras_funcs &&
855 		    adev->mmhub.ras_funcs->query_ras_error_count)
856 			adev->mmhub.ras_funcs->query_ras_error_count(adev, &err_data);
857 
858 		if (adev->mmhub.ras_funcs &&
859 		    adev->mmhub.ras_funcs->query_ras_error_status)
860 			adev->mmhub.ras_funcs->query_ras_error_status(adev);
861 		break;
862 	case AMDGPU_RAS_BLOCK__PCIE_BIF:
863 		if (adev->nbio.ras_funcs &&
864 		    adev->nbio.ras_funcs->query_ras_error_count)
865 			adev->nbio.ras_funcs->query_ras_error_count(adev, &err_data);
866 		break;
867 	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
868 		if (adev->gmc.xgmi.ras_funcs &&
869 		    adev->gmc.xgmi.ras_funcs->query_ras_error_count)
870 			adev->gmc.xgmi.ras_funcs->query_ras_error_count(adev, &err_data);
871 		break;
872 	case AMDGPU_RAS_BLOCK__HDP:
873 		if (adev->hdp.ras_funcs &&
874 		    adev->hdp.ras_funcs->query_ras_error_count)
875 			adev->hdp.ras_funcs->query_ras_error_count(adev, &err_data);
876 		break;
877 	default:
878 		break;
879 	}
880 
881 	obj->err_data.ue_count += err_data.ue_count;
882 	obj->err_data.ce_count += err_data.ce_count;
883 
884 	info->ue_count = obj->err_data.ue_count;
885 	info->ce_count = obj->err_data.ce_count;
886 
887 	if (err_data.ce_count) {
888 		if (adev->smuio.funcs &&
889 		    adev->smuio.funcs->get_socket_id &&
890 		    adev->smuio.funcs->get_die_id) {
891 			dev_info(adev->dev, "socket: %d, die: %d "
892 					"%ld correctable hardware errors "
893 					"detected in %s block, no user "
894 					"action is needed.\n",
895 					adev->smuio.funcs->get_socket_id(adev),
896 					adev->smuio.funcs->get_die_id(adev),
897 					obj->err_data.ce_count,
898 					ras_block_str(info->head.block));
899 		} else {
900 			dev_info(adev->dev, "%ld correctable hardware errors "
901 					"detected in %s block, no user "
902 					"action is needed.\n",
903 					obj->err_data.ce_count,
904 					ras_block_str(info->head.block));
905 		}
906 	}
907 	if (err_data.ue_count) {
908 		if (adev->smuio.funcs &&
909 		    adev->smuio.funcs->get_socket_id &&
910 		    adev->smuio.funcs->get_die_id) {
911 			dev_info(adev->dev, "socket: %d, die: %d "
912 					"%ld uncorrectable hardware errors "
913 					"detected in %s block\n",
914 					adev->smuio.funcs->get_socket_id(adev),
915 					adev->smuio.funcs->get_die_id(adev),
916 					obj->err_data.ue_count,
917 					ras_block_str(info->head.block));
918 		} else {
919 			dev_info(adev->dev, "%ld uncorrectable hardware errors "
920 					"detected in %s block\n",
921 					obj->err_data.ue_count,
922 					ras_block_str(info->head.block));
923 		}
924 	}
925 
926 	return 0;
927 }
928 
929 int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
930 		enum amdgpu_ras_block block)
931 {
932 	if (!amdgpu_ras_is_supported(adev, block))
933 		return -EINVAL;
934 
935 	switch (block) {
936 	case AMDGPU_RAS_BLOCK__GFX:
937 		if (adev->gfx.ras_funcs &&
938 		    adev->gfx.ras_funcs->reset_ras_error_count)
939 			adev->gfx.ras_funcs->reset_ras_error_count(adev);
940 
941 		if (adev->gfx.ras_funcs &&
942 		    adev->gfx.ras_funcs->reset_ras_error_status)
943 			adev->gfx.ras_funcs->reset_ras_error_status(adev);
944 		break;
945 	case AMDGPU_RAS_BLOCK__MMHUB:
946 		if (adev->mmhub.ras_funcs &&
947 		    adev->mmhub.ras_funcs->reset_ras_error_count)
948 			adev->mmhub.ras_funcs->reset_ras_error_count(adev);
949 
950 		if (adev->mmhub.ras_funcs &&
951 		    adev->mmhub.ras_funcs->reset_ras_error_status)
952 			adev->mmhub.ras_funcs->reset_ras_error_status(adev);
953 		break;
954 	case AMDGPU_RAS_BLOCK__SDMA:
955 		if (adev->sdma.funcs->reset_ras_error_count)
956 			adev->sdma.funcs->reset_ras_error_count(adev);
957 		break;
958 	case AMDGPU_RAS_BLOCK__HDP:
959 		if (adev->hdp.ras_funcs &&
960 		    adev->hdp.ras_funcs->reset_ras_error_count)
961 			adev->hdp.ras_funcs->reset_ras_error_count(adev);
962 		break;
963 	default:
964 		break;
965 	}
966 
967 	return 0;
968 }
969 
970 /* Trigger XGMI/WAFL error */
971 static int amdgpu_ras_error_inject_xgmi(struct amdgpu_device *adev,
972 				 struct ta_ras_trigger_error_input *block_info)
973 {
974 	int ret;
975 
976 	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
977 		dev_warn(adev->dev, "Failed to disallow df cstate");
978 
979 	if (amdgpu_dpm_allow_xgmi_power_down(adev, false))
980 		dev_warn(adev->dev, "Failed to disallow XGMI power down");
981 
982 	ret = psp_ras_trigger_error(&adev->psp, block_info);
983 
984 	if (amdgpu_ras_intr_triggered())
985 		return ret;
986 
987 	if (amdgpu_dpm_allow_xgmi_power_down(adev, true))
988 		dev_warn(adev->dev, "Failed to allow XGMI power down");
989 
990 	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_ALLOW))
991 		dev_warn(adev->dev, "Failed to allow df cstate");
992 
993 	return ret;
994 }
995 
996 /* wrapper of psp_ras_trigger_error */
997 int amdgpu_ras_error_inject(struct amdgpu_device *adev,
998 		struct ras_inject_if *info)
999 {
1000 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1001 	struct ta_ras_trigger_error_input block_info = {
1002 		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
1003 		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
1004 		.sub_block_index = info->head.sub_block_index,
1005 		.address = info->address,
1006 		.value = info->value,
1007 	};
1008 	int ret = 0;
1009 
1010 	if (!obj)
1011 		return -EINVAL;
1012 
1013 	/* Calculate XGMI relative offset */
1014 	if (adev->gmc.xgmi.num_physical_nodes > 1) {
1015 		block_info.address =
1016 			amdgpu_xgmi_get_relative_phy_addr(adev,
1017 							  block_info.address);
1018 	}
1019 
1020 	switch (info->head.block) {
1021 	case AMDGPU_RAS_BLOCK__GFX:
1022 		if (adev->gfx.ras_funcs &&
1023 		    adev->gfx.ras_funcs->ras_error_inject)
1024 			ret = adev->gfx.ras_funcs->ras_error_inject(adev, info);
1025 		else
1026 			ret = -EINVAL;
1027 		break;
1028 	case AMDGPU_RAS_BLOCK__UMC:
1029 	case AMDGPU_RAS_BLOCK__SDMA:
1030 	case AMDGPU_RAS_BLOCK__MMHUB:
1031 	case AMDGPU_RAS_BLOCK__PCIE_BIF:
1032 		ret = psp_ras_trigger_error(&adev->psp, &block_info);
1033 		break;
1034 	case AMDGPU_RAS_BLOCK__XGMI_WAFL:
1035 		ret = amdgpu_ras_error_inject_xgmi(adev, &block_info);
1036 		break;
1037 	default:
1038 		dev_info(adev->dev, "%s error injection is not supported yet\n",
1039 			 ras_block_str(info->head.block));
1040 		ret = -EINVAL;
1041 	}
1042 
1043 	if (ret)
1044 		dev_err(adev->dev, "ras inject %s failed %d\n",
1045 			ras_block_str(info->head.block), ret);
1046 
1047 	return ret;
1048 }
1049 
1050 /* get the total error counts on all IPs */
1051 void amdgpu_ras_query_error_count(struct amdgpu_device *adev,
1052 				  unsigned long *ce_count,
1053 				  unsigned long *ue_count)
1054 {
1055 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1056 	struct ras_manager *obj;
1057 	unsigned long ce, ue;
1058 
1059 	if (!adev->ras_enabled || !con)
1060 		return;
1061 
1062 	ce = 0;
1063 	ue = 0;
1064 	list_for_each_entry(obj, &con->head, node) {
1065 		struct ras_query_if info = {
1066 			.head = obj->head,
1067 		};
1068 
1069 		if (amdgpu_ras_query_error_status(adev, &info))
1070 			return;
1071 
1072 		ce += info.ce_count;
1073 		ue += info.ue_count;
1074 	}
1075 
1076 	if (ce_count)
1077 		*ce_count = ce;
1078 
1079 	if (ue_count)
1080 		*ue_count = ue;
1081 }
1082 /* query/inject/cure end */
1083 
1084 
1085 /* sysfs begin */
1086 
1087 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1088 		struct ras_badpage **bps, unsigned int *count);
1089 
1090 static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
1091 {
1092 	switch (flags) {
1093 	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1094 		return "R";
1095 	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1096 		return "P";
1097 	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1098 	default:
1099 		return "F";
1100 	}
1101 }
1102 
1103 /**
1104  * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1105  *
1106  * It allows user to read the bad pages of vram on the gpu through
1107  * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
1108  *
1109  * It outputs multiple lines, and each line stands for one gpu page.
1110  *
1111  * The format of one line is below,
1112  * gpu pfn : gpu page size : flags
1113  *
1114  * gpu pfn and gpu page size are printed in hex format.
1115  * flags can be one of below character,
1116  *
1117  * R: reserved, this gpu page is reserved and not able to use.
1118  *
1119  * P: pending for reserve, this gpu page is marked as bad, will be reserved
1120  * in next window of page_reserve.
1121  *
1122  * F: unable to reserve. this gpu page can't be reserved due to some reasons.
1123  *
1124  * Examples:
1125  *
1126  * .. code-block:: bash
1127  *
1128  *	0x00000001 : 0x00001000 : R
1129  *	0x00000002 : 0x00001000 : P
1130  *
1131  */
1132 
1133 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
1134 		struct kobject *kobj, struct bin_attribute *attr,
1135 		char *buf, loff_t ppos, size_t count)
1136 {
1137 	struct amdgpu_ras *con =
1138 		container_of(attr, struct amdgpu_ras, badpages_attr);
1139 	struct amdgpu_device *adev = con->adev;
1140 	const unsigned int element_size =
1141 		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1142 	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
1143 	unsigned int end = div64_ul(ppos + count - 1, element_size);
1144 	ssize_t s = 0;
1145 	struct ras_badpage *bps = NULL;
1146 	unsigned int bps_count = 0;
1147 
1148 	memset(buf, 0, count);
1149 
1150 	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
1151 		return 0;
1152 
1153 	for (; start < end && start < bps_count; start++)
1154 		s += scnprintf(&buf[s], element_size + 1,
1155 				"0x%08x : 0x%08x : %1s\n",
1156 				bps[start].bp,
1157 				bps[start].size,
1158 				amdgpu_ras_badpage_flags_str(bps[start].flags));
1159 
1160 	kfree(bps);
1161 
1162 	return s;
1163 }
1164 
1165 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
1166 		struct device_attribute *attr, char *buf)
1167 {
1168 	struct amdgpu_ras *con =
1169 		container_of(attr, struct amdgpu_ras, features_attr);
1170 
1171 	return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
1172 }
1173 
1174 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
1175 {
1176 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1177 
1178 	sysfs_remove_file_from_group(&adev->dev->kobj,
1179 				&con->badpages_attr.attr,
1180 				RAS_FS_NAME);
1181 }
1182 
1183 static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
1184 {
1185 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1186 	struct attribute *attrs[] = {
1187 		&con->features_attr.attr,
1188 		NULL
1189 	};
1190 	struct attribute_group group = {
1191 		.name = RAS_FS_NAME,
1192 		.attrs = attrs,
1193 	};
1194 
1195 	sysfs_remove_group(&adev->dev->kobj, &group);
1196 
1197 	return 0;
1198 }
1199 
1200 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1201 		struct ras_fs_if *head)
1202 {
1203 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1204 
1205 	if (!obj || obj->attr_inuse)
1206 		return -EINVAL;
1207 
1208 	get_obj(obj);
1209 
1210 	memcpy(obj->fs_data.sysfs_name,
1211 			head->sysfs_name,
1212 			sizeof(obj->fs_data.sysfs_name));
1213 
1214 	obj->sysfs_attr = (struct device_attribute){
1215 		.attr = {
1216 			.name = obj->fs_data.sysfs_name,
1217 			.mode = S_IRUGO,
1218 		},
1219 			.show = amdgpu_ras_sysfs_read,
1220 	};
1221 	sysfs_attr_init(&obj->sysfs_attr.attr);
1222 
1223 	if (sysfs_add_file_to_group(&adev->dev->kobj,
1224 				&obj->sysfs_attr.attr,
1225 				RAS_FS_NAME)) {
1226 		put_obj(obj);
1227 		return -EINVAL;
1228 	}
1229 
1230 	obj->attr_inuse = 1;
1231 
1232 	return 0;
1233 }
1234 
1235 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
1236 		struct ras_common_if *head)
1237 {
1238 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1239 
1240 	if (!obj || !obj->attr_inuse)
1241 		return -EINVAL;
1242 
1243 	sysfs_remove_file_from_group(&adev->dev->kobj,
1244 				&obj->sysfs_attr.attr,
1245 				RAS_FS_NAME);
1246 	obj->attr_inuse = 0;
1247 	put_obj(obj);
1248 
1249 	return 0;
1250 }
1251 
1252 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
1253 {
1254 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1255 	struct ras_manager *obj, *tmp;
1256 
1257 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
1258 		amdgpu_ras_sysfs_remove(adev, &obj->head);
1259 	}
1260 
1261 	if (amdgpu_bad_page_threshold != 0)
1262 		amdgpu_ras_sysfs_remove_bad_page_node(adev);
1263 
1264 	amdgpu_ras_sysfs_remove_feature_node(adev);
1265 
1266 	return 0;
1267 }
1268 /* sysfs end */
1269 
1270 /**
1271  * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
1272  *
1273  * Normally when there is an uncorrectable error, the driver will reset
1274  * the GPU to recover.  However, in the event of an unrecoverable error,
1275  * the driver provides an interface to reboot the system automatically
1276  * in that event.
1277  *
1278  * The following file in debugfs provides that interface:
1279  * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
1280  *
1281  * Usage:
1282  *
1283  * .. code-block:: bash
1284  *
1285  *	echo true > .../ras/auto_reboot
1286  *
1287  */
1288 /* debugfs begin */
1289 static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
1290 {
1291 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1292 	struct drm_minor  *minor = adev_to_drm(adev)->primary;
1293 	struct dentry     *dir;
1294 
1295 	dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
1296 	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
1297 			    &amdgpu_ras_debugfs_ctrl_ops);
1298 	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
1299 			    &amdgpu_ras_debugfs_eeprom_ops);
1300 	debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
1301 			   &con->bad_page_cnt_threshold);
1302 	debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
1303 	debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1304 	debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
1305 			    &amdgpu_ras_debugfs_eeprom_size_ops);
1306 	con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
1307 						       S_IRUGO, dir, adev,
1308 						       &amdgpu_ras_debugfs_eeprom_table_ops);
1309 	amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
1310 
1311 	/*
1312 	 * After one uncorrectable error happens, usually GPU recovery will
1313 	 * be scheduled. But due to the known problem in GPU recovery failing
1314 	 * to bring GPU back, below interface provides one direct way to
1315 	 * user to reboot system automatically in such case within
1316 	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
1317 	 * will never be called.
1318 	 */
1319 	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1320 
1321 	/*
1322 	 * User could set this not to clean up hardware's error count register
1323 	 * of RAS IPs during ras recovery.
1324 	 */
1325 	debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
1326 			    &con->disable_ras_err_cnt_harvest);
1327 	return dir;
1328 }
1329 
1330 static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1331 				      struct ras_fs_if *head,
1332 				      struct dentry *dir)
1333 {
1334 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1335 
1336 	if (!obj || !dir)
1337 		return;
1338 
1339 	get_obj(obj);
1340 
1341 	memcpy(obj->fs_data.debugfs_name,
1342 			head->debugfs_name,
1343 			sizeof(obj->fs_data.debugfs_name));
1344 
1345 	debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
1346 			    obj, &amdgpu_ras_debugfs_ops);
1347 }
1348 
1349 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
1350 {
1351 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1352 	struct dentry *dir;
1353 	struct ras_manager *obj;
1354 	struct ras_fs_if fs_info;
1355 
1356 	/*
1357 	 * it won't be called in resume path, no need to check
1358 	 * suspend and gpu reset status
1359 	 */
1360 	if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1361 		return;
1362 
1363 	dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1364 
1365 	list_for_each_entry(obj, &con->head, node) {
1366 		if (amdgpu_ras_is_supported(adev, obj->head.block) &&
1367 			(obj->attr_inuse == 1)) {
1368 			sprintf(fs_info.debugfs_name, "%s_err_inject",
1369 					ras_block_str(obj->head.block));
1370 			fs_info.head = obj->head;
1371 			amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1372 		}
1373 	}
1374 }
1375 
1376 /* debugfs end */
1377 
1378 /* ras fs */
1379 static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
1380 		amdgpu_ras_sysfs_badpages_read, NULL, 0);
1381 static DEVICE_ATTR(features, S_IRUGO,
1382 		amdgpu_ras_sysfs_features_read, NULL);
1383 static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
1384 {
1385 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1386 	struct attribute_group group = {
1387 		.name = RAS_FS_NAME,
1388 	};
1389 	struct attribute *attrs[] = {
1390 		&con->features_attr.attr,
1391 		NULL
1392 	};
1393 	struct bin_attribute *bin_attrs[] = {
1394 		NULL,
1395 		NULL,
1396 	};
1397 	int r;
1398 
1399 	/* add features entry */
1400 	con->features_attr = dev_attr_features;
1401 	group.attrs = attrs;
1402 	sysfs_attr_init(attrs[0]);
1403 
1404 	if (amdgpu_bad_page_threshold != 0) {
1405 		/* add bad_page_features entry */
1406 		bin_attr_gpu_vram_bad_pages.private = NULL;
1407 		con->badpages_attr = bin_attr_gpu_vram_bad_pages;
1408 		bin_attrs[0] = &con->badpages_attr;
1409 		group.bin_attrs = bin_attrs;
1410 		sysfs_bin_attr_init(bin_attrs[0]);
1411 	}
1412 
1413 	r = sysfs_create_group(&adev->dev->kobj, &group);
1414 	if (r)
1415 		dev_err(adev->dev, "Failed to create RAS sysfs group!");
1416 
1417 	return 0;
1418 }
1419 
1420 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
1421 {
1422 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1423 	struct ras_manager *con_obj, *ip_obj, *tmp;
1424 
1425 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1426 		list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
1427 			ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
1428 			if (ip_obj)
1429 				put_obj(ip_obj);
1430 		}
1431 	}
1432 
1433 	amdgpu_ras_sysfs_remove_all(adev);
1434 	return 0;
1435 }
1436 /* ras fs end */
1437 
1438 /* ih begin */
1439 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
1440 {
1441 	struct ras_ih_data *data = &obj->ih_data;
1442 	struct amdgpu_iv_entry entry;
1443 	int ret;
1444 	struct ras_err_data err_data = {0, 0, 0, NULL};
1445 
1446 	while (data->rptr != data->wptr) {
1447 		rmb();
1448 		memcpy(&entry, &data->ring[data->rptr],
1449 				data->element_size);
1450 
1451 		wmb();
1452 		data->rptr = (data->aligned_element_size +
1453 				data->rptr) % data->ring_size;
1454 
1455 		/* Let IP handle its data, maybe we need get the output
1456 		 * from the callback to udpate the error type/count, etc
1457 		 */
1458 		if (data->cb) {
1459 			ret = data->cb(obj->adev, &err_data, &entry);
1460 			/* ue will trigger an interrupt, and in that case
1461 			 * we need do a reset to recovery the whole system.
1462 			 * But leave IP do that recovery, here we just dispatch
1463 			 * the error.
1464 			 */
1465 			if (ret == AMDGPU_RAS_SUCCESS) {
1466 				/* these counts could be left as 0 if
1467 				 * some blocks do not count error number
1468 				 */
1469 				obj->err_data.ue_count += err_data.ue_count;
1470 				obj->err_data.ce_count += err_data.ce_count;
1471 			}
1472 		}
1473 	}
1474 }
1475 
1476 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
1477 {
1478 	struct ras_ih_data *data =
1479 		container_of(work, struct ras_ih_data, ih_work);
1480 	struct ras_manager *obj =
1481 		container_of(data, struct ras_manager, ih_data);
1482 
1483 	amdgpu_ras_interrupt_handler(obj);
1484 }
1485 
1486 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
1487 		struct ras_dispatch_if *info)
1488 {
1489 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1490 	struct ras_ih_data *data = &obj->ih_data;
1491 
1492 	if (!obj)
1493 		return -EINVAL;
1494 
1495 	if (data->inuse == 0)
1496 		return 0;
1497 
1498 	/* Might be overflow... */
1499 	memcpy(&data->ring[data->wptr], info->entry,
1500 			data->element_size);
1501 
1502 	wmb();
1503 	data->wptr = (data->aligned_element_size +
1504 			data->wptr) % data->ring_size;
1505 
1506 	schedule_work(&data->ih_work);
1507 
1508 	return 0;
1509 }
1510 
1511 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
1512 		struct ras_ih_if *info)
1513 {
1514 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1515 	struct ras_ih_data *data;
1516 
1517 	if (!obj)
1518 		return -EINVAL;
1519 
1520 	data = &obj->ih_data;
1521 	if (data->inuse == 0)
1522 		return 0;
1523 
1524 	cancel_work_sync(&data->ih_work);
1525 
1526 	kfree(data->ring);
1527 	memset(data, 0, sizeof(*data));
1528 	put_obj(obj);
1529 
1530 	return 0;
1531 }
1532 
1533 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
1534 		struct ras_ih_if *info)
1535 {
1536 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1537 	struct ras_ih_data *data;
1538 
1539 	if (!obj) {
1540 		/* in case we registe the IH before enable ras feature */
1541 		obj = amdgpu_ras_create_obj(adev, &info->head);
1542 		if (!obj)
1543 			return -EINVAL;
1544 	} else
1545 		get_obj(obj);
1546 
1547 	data = &obj->ih_data;
1548 	/* add the callback.etc */
1549 	*data = (struct ras_ih_data) {
1550 		.inuse = 0,
1551 		.cb = info->cb,
1552 		.element_size = sizeof(struct amdgpu_iv_entry),
1553 		.rptr = 0,
1554 		.wptr = 0,
1555 	};
1556 
1557 	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);
1558 
1559 	data->aligned_element_size = ALIGN(data->element_size, 8);
1560 	/* the ring can store 64 iv entries. */
1561 	data->ring_size = 64 * data->aligned_element_size;
1562 	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
1563 	if (!data->ring) {
1564 		put_obj(obj);
1565 		return -ENOMEM;
1566 	}
1567 
1568 	/* IH is ready */
1569 	data->inuse = 1;
1570 
1571 	return 0;
1572 }
1573 
1574 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
1575 {
1576 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1577 	struct ras_manager *obj, *tmp;
1578 
1579 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
1580 		struct ras_ih_if info = {
1581 			.head = obj->head,
1582 		};
1583 		amdgpu_ras_interrupt_remove_handler(adev, &info);
1584 	}
1585 
1586 	return 0;
1587 }
1588 /* ih end */
1589 
1590 /* traversal all IPs except NBIO to query error counter */
1591 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
1592 {
1593 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1594 	struct ras_manager *obj;
1595 
1596 	if (!adev->ras_enabled || !con)
1597 		return;
1598 
1599 	list_for_each_entry(obj, &con->head, node) {
1600 		struct ras_query_if info = {
1601 			.head = obj->head,
1602 		};
1603 
1604 		/*
1605 		 * PCIE_BIF IP has one different isr by ras controller
1606 		 * interrupt, the specific ras counter query will be
1607 		 * done in that isr. So skip such block from common
1608 		 * sync flood interrupt isr calling.
1609 		 */
1610 		if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
1611 			continue;
1612 
1613 		amdgpu_ras_query_error_status(adev, &info);
1614 	}
1615 }
1616 
1617 /* Parse RdRspStatus and WrRspStatus */
1618 static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
1619 					  struct ras_query_if *info)
1620 {
1621 	/*
1622 	 * Only two block need to query read/write
1623 	 * RspStatus at current state
1624 	 */
1625 	switch (info->head.block) {
1626 	case AMDGPU_RAS_BLOCK__GFX:
1627 		if (adev->gfx.ras_funcs &&
1628 		    adev->gfx.ras_funcs->query_ras_error_status)
1629 			adev->gfx.ras_funcs->query_ras_error_status(adev);
1630 		break;
1631 	case AMDGPU_RAS_BLOCK__MMHUB:
1632 		if (adev->mmhub.ras_funcs &&
1633 		    adev->mmhub.ras_funcs->query_ras_error_status)
1634 			adev->mmhub.ras_funcs->query_ras_error_status(adev);
1635 		break;
1636 	default:
1637 		break;
1638 	}
1639 }
1640 
1641 static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
1642 {
1643 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1644 	struct ras_manager *obj;
1645 
1646 	if (!adev->ras_enabled || !con)
1647 		return;
1648 
1649 	list_for_each_entry(obj, &con->head, node) {
1650 		struct ras_query_if info = {
1651 			.head = obj->head,
1652 		};
1653 
1654 		amdgpu_ras_error_status_query(adev, &info);
1655 	}
1656 }
1657 
1658 /* recovery begin */
1659 
1660 /* return 0 on success.
1661  * caller need free bps.
1662  */
1663 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1664 		struct ras_badpage **bps, unsigned int *count)
1665 {
1666 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1667 	struct ras_err_handler_data *data;
1668 	int i = 0;
1669 	int ret = 0, status;
1670 
1671 	if (!con || !con->eh_data || !bps || !count)
1672 		return -EINVAL;
1673 
1674 	mutex_lock(&con->recovery_lock);
1675 	data = con->eh_data;
1676 	if (!data || data->count == 0) {
1677 		*bps = NULL;
1678 		ret = -EINVAL;
1679 		goto out;
1680 	}
1681 
1682 	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
1683 	if (!*bps) {
1684 		ret = -ENOMEM;
1685 		goto out;
1686 	}
1687 
1688 	for (; i < data->count; i++) {
1689 		(*bps)[i] = (struct ras_badpage){
1690 			.bp = data->bps[i].retired_page,
1691 			.size = AMDGPU_GPU_PAGE_SIZE,
1692 			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1693 		};
1694 		status = amdgpu_vram_mgr_query_page_status(
1695 				ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM),
1696 				data->bps[i].retired_page);
1697 		if (status == -EBUSY)
1698 			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1699 		else if (status == -ENOENT)
1700 			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1701 	}
1702 
1703 	*count = data->count;
1704 out:
1705 	mutex_unlock(&con->recovery_lock);
1706 	return ret;
1707 }
1708 
1709 static void amdgpu_ras_do_recovery(struct work_struct *work)
1710 {
1711 	struct amdgpu_ras *ras =
1712 		container_of(work, struct amdgpu_ras, recovery_work);
1713 	struct amdgpu_device *remote_adev = NULL;
1714 	struct amdgpu_device *adev = ras->adev;
1715 	struct list_head device_list, *device_list_handle =  NULL;
1716 
1717 	if (!ras->disable_ras_err_cnt_harvest) {
1718 		struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
1719 
1720 		/* Build list of devices to query RAS related errors */
1721 		if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
1722 			device_list_handle = &hive->device_list;
1723 		} else {
1724 			INIT_LIST_HEAD(&device_list);
1725 			list_add_tail(&adev->gmc.xgmi.head, &device_list);
1726 			device_list_handle = &device_list;
1727 		}
1728 
1729 		list_for_each_entry(remote_adev,
1730 				device_list_handle, gmc.xgmi.head) {
1731 			amdgpu_ras_query_err_status(remote_adev);
1732 			amdgpu_ras_log_on_err_counter(remote_adev);
1733 		}
1734 
1735 		amdgpu_put_xgmi_hive(hive);
1736 	}
1737 
1738 	if (amdgpu_device_should_recover_gpu(ras->adev))
1739 		amdgpu_device_gpu_recover(ras->adev, NULL);
1740 	atomic_set(&ras->in_recovery, 0);
1741 }
1742 
1743 /* alloc/realloc bps array */
1744 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
1745 		struct ras_err_handler_data *data, int pages)
1746 {
1747 	unsigned int old_space = data->count + data->space_left;
1748 	unsigned int new_space = old_space + pages;
1749 	unsigned int align_space = ALIGN(new_space, 512);
1750 	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);
1751 
1752 	if (!bps) {
1753 		kfree(bps);
1754 		return -ENOMEM;
1755 	}
1756 
1757 	if (data->bps) {
1758 		memcpy(bps, data->bps,
1759 				data->count * sizeof(*data->bps));
1760 		kfree(data->bps);
1761 	}
1762 
1763 	data->bps = bps;
1764 	data->space_left += align_space - old_space;
1765 	return 0;
1766 }
1767 
1768 /* it deal with vram only. */
1769 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1770 		struct eeprom_table_record *bps, int pages)
1771 {
1772 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1773 	struct ras_err_handler_data *data;
1774 	int ret = 0;
1775 	uint32_t i;
1776 
1777 	if (!con || !con->eh_data || !bps || pages <= 0)
1778 		return 0;
1779 
1780 	mutex_lock(&con->recovery_lock);
1781 	data = con->eh_data;
1782 	if (!data)
1783 		goto out;
1784 
1785 	for (i = 0; i < pages; i++) {
1786 		if (amdgpu_ras_check_bad_page_unlock(con,
1787 			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
1788 			continue;
1789 
1790 		if (!data->space_left &&
1791 			amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
1792 			ret = -ENOMEM;
1793 			goto out;
1794 		}
1795 
1796 		amdgpu_vram_mgr_reserve_range(
1797 			ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM),
1798 			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
1799 			AMDGPU_GPU_PAGE_SIZE);
1800 
1801 		memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
1802 		data->count++;
1803 		data->space_left--;
1804 	}
1805 out:
1806 	mutex_unlock(&con->recovery_lock);
1807 
1808 	return ret;
1809 }
1810 
1811 /*
1812  * write error record array to eeprom, the function should be
1813  * protected by recovery_lock
1814  */
1815 int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
1816 {
1817 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1818 	struct ras_err_handler_data *data;
1819 	struct amdgpu_ras_eeprom_control *control;
1820 	int save_count;
1821 
1822 	if (!con || !con->eh_data)
1823 		return 0;
1824 
1825 	control = &con->eeprom_control;
1826 	data = con->eh_data;
1827 	save_count = data->count - control->ras_num_recs;
1828 	/* only new entries are saved */
1829 	if (save_count > 0) {
1830 		if (amdgpu_ras_eeprom_append(control,
1831 					     &data->bps[control->ras_num_recs],
1832 					     save_count)) {
1833 			dev_err(adev->dev, "Failed to save EEPROM table data!");
1834 			return -EIO;
1835 		}
1836 
1837 		dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
1838 	}
1839 
1840 	return 0;
1841 }
1842 
1843 /*
1844  * read error record array in eeprom and reserve enough space for
1845  * storing new bad pages
1846  */
1847 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
1848 {
1849 	struct amdgpu_ras_eeprom_control *control =
1850 		&adev->psp.ras.ras->eeprom_control;
1851 	struct eeprom_table_record *bps;
1852 	int ret;
1853 
1854 	/* no bad page record, skip eeprom access */
1855 	if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
1856 		return 0;
1857 
1858 	bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
1859 	if (!bps)
1860 		return -ENOMEM;
1861 
1862 	ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
1863 	if (ret)
1864 		dev_err(adev->dev, "Failed to load EEPROM table records!");
1865 	else
1866 		ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs);
1867 
1868 	kfree(bps);
1869 	return ret;
1870 }
1871 
1872 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
1873 				uint64_t addr)
1874 {
1875 	struct ras_err_handler_data *data = con->eh_data;
1876 	int i;
1877 
1878 	addr >>= AMDGPU_GPU_PAGE_SHIFT;
1879 	for (i = 0; i < data->count; i++)
1880 		if (addr == data->bps[i].retired_page)
1881 			return true;
1882 
1883 	return false;
1884 }
1885 
1886 /*
1887  * check if an address belongs to bad page
1888  *
1889  * Note: this check is only for umc block
1890  */
1891 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
1892 				uint64_t addr)
1893 {
1894 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1895 	bool ret = false;
1896 
1897 	if (!con || !con->eh_data)
1898 		return ret;
1899 
1900 	mutex_lock(&con->recovery_lock);
1901 	ret = amdgpu_ras_check_bad_page_unlock(con, addr);
1902 	mutex_unlock(&con->recovery_lock);
1903 	return ret;
1904 }
1905 
1906 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
1907 					  uint32_t max_count)
1908 {
1909 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1910 
1911 	/*
1912 	 * Justification of value bad_page_cnt_threshold in ras structure
1913 	 *
1914 	 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
1915 	 * in eeprom, and introduce two scenarios accordingly.
1916 	 *
1917 	 * Bad page retirement enablement:
1918 	 *    - If amdgpu_bad_page_threshold = -1,
1919 	 *      bad_page_cnt_threshold = typical value by formula.
1920 	 *
1921 	 *    - When the value from user is 0 < amdgpu_bad_page_threshold <
1922 	 *      max record length in eeprom, use it directly.
1923 	 *
1924 	 * Bad page retirement disablement:
1925 	 *    - If amdgpu_bad_page_threshold = 0, bad page retirement
1926 	 *      functionality is disabled, and bad_page_cnt_threshold will
1927 	 *      take no effect.
1928 	 */
1929 
1930 	if (amdgpu_bad_page_threshold < 0) {
1931 		u64 val = adev->gmc.mc_vram_size;
1932 
1933 		do_div(val, RAS_BAD_PAGE_COVER);
1934 		con->bad_page_cnt_threshold = min(lower_32_bits(val),
1935 						  max_count);
1936 	} else {
1937 		con->bad_page_cnt_threshold = min_t(int, max_count,
1938 						    amdgpu_bad_page_threshold);
1939 	}
1940 }
1941 
1942 int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
1943 {
1944 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1945 	struct ras_err_handler_data **data;
1946 	u32  max_eeprom_records_count = 0;
1947 	bool exc_err_limit = false;
1948 	int ret;
1949 
1950 	if (!con)
1951 		return 0;
1952 
1953 	/* Allow access to RAS EEPROM via debugfs, when the ASIC
1954 	 * supports RAS and debugfs is enabled, but when
1955 	 * adev->ras_enabled is unset, i.e. when "ras_enable"
1956 	 * module parameter is set to 0.
1957 	 */
1958 	con->adev = adev;
1959 
1960 	if (!adev->ras_enabled)
1961 		return 0;
1962 
1963 	data = &con->eh_data;
1964 	*data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
1965 	if (!*data) {
1966 		ret = -ENOMEM;
1967 		goto out;
1968 	}
1969 
1970 	mutex_init(&con->recovery_lock);
1971 	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
1972 	atomic_set(&con->in_recovery, 0);
1973 
1974 	max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count();
1975 	amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
1976 
1977 	/* Todo: During test the SMU might fail to read the eeprom through I2C
1978 	 * when the GPU is pending on XGMI reset during probe time
1979 	 * (Mostly after second bus reset), skip it now
1980 	 */
1981 	if (adev->gmc.xgmi.pending_reset)
1982 		return 0;
1983 	ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
1984 	/*
1985 	 * This calling fails when exc_err_limit is true or
1986 	 * ret != 0.
1987 	 */
1988 	if (exc_err_limit || ret)
1989 		goto free;
1990 
1991 	if (con->eeprom_control.ras_num_recs) {
1992 		ret = amdgpu_ras_load_bad_pages(adev);
1993 		if (ret)
1994 			goto free;
1995 
1996 		if (adev->smu.ppt_funcs && adev->smu.ppt_funcs->send_hbm_bad_pages_num)
1997 			adev->smu.ppt_funcs->send_hbm_bad_pages_num(&adev->smu, con->eeprom_control.ras_num_recs);
1998 	}
1999 
2000 	return 0;
2001 
2002 free:
2003 	kfree((*data)->bps);
2004 	kfree(*data);
2005 	con->eh_data = NULL;
2006 out:
2007 	dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
2008 
2009 	/*
2010 	 * Except error threshold exceeding case, other failure cases in this
2011 	 * function would not fail amdgpu driver init.
2012 	 */
2013 	if (!exc_err_limit)
2014 		ret = 0;
2015 	else
2016 		ret = -EINVAL;
2017 
2018 	return ret;
2019 }
2020 
2021 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
2022 {
2023 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2024 	struct ras_err_handler_data *data = con->eh_data;
2025 
2026 	/* recovery_init failed to init it, fini is useless */
2027 	if (!data)
2028 		return 0;
2029 
2030 	cancel_work_sync(&con->recovery_work);
2031 
2032 	mutex_lock(&con->recovery_lock);
2033 	con->eh_data = NULL;
2034 	kfree(data->bps);
2035 	kfree(data);
2036 	mutex_unlock(&con->recovery_lock);
2037 
2038 	return 0;
2039 }
2040 /* recovery end */
2041 
2042 /* return 0 if ras will reset gpu and repost.*/
2043 int amdgpu_ras_request_reset_on_boot(struct amdgpu_device *adev,
2044 		unsigned int block)
2045 {
2046 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
2047 
2048 	if (!ras)
2049 		return -EINVAL;
2050 
2051 	ras->flags |= AMDGPU_RAS_FLAG_INIT_NEED_RESET;
2052 	return 0;
2053 }
2054 
2055 static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2056 {
2057 	return adev->asic_type == CHIP_VEGA10 ||
2058 		adev->asic_type == CHIP_VEGA20 ||
2059 		adev->asic_type == CHIP_ARCTURUS ||
2060 		adev->asic_type == CHIP_ALDEBARAN ||
2061 		adev->asic_type == CHIP_SIENNA_CICHLID;
2062 }
2063 
2064 /*
2065  * this is workaround for vega20 workstation sku,
2066  * force enable gfx ras, ignore vbios gfx ras flag
2067  * due to GC EDC can not write
2068  */
2069 static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2070 {
2071 	struct atom_context *ctx = adev->mode_info.atom_context;
2072 
2073 	if (!ctx)
2074 		return;
2075 
2076 	if (strnstr(ctx->vbios_version, "D16406",
2077 		    sizeof(ctx->vbios_version)) ||
2078 		strnstr(ctx->vbios_version, "D36002",
2079 			sizeof(ctx->vbios_version)))
2080 		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2081 }
2082 
2083 /*
2084  * check hardware's ras ability which will be saved in hw_supported.
2085  * if hardware does not support ras, we can skip some ras initializtion and
2086  * forbid some ras operations from IP.
2087  * if software itself, say boot parameter, limit the ras ability. We still
2088  * need allow IP do some limited operations, like disable. In such case,
2089  * we have to initialize ras as normal. but need check if operation is
2090  * allowed or not in each function.
2091  */
2092 static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2093 {
2094 	adev->ras_hw_enabled = adev->ras_enabled = 0;
2095 
2096 	if (amdgpu_sriov_vf(adev) || !adev->is_atom_fw ||
2097 	    !amdgpu_ras_asic_supported(adev))
2098 		return;
2099 
2100 	if (!adev->gmc.xgmi.connected_to_cpu) {
2101 		if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
2102 			dev_info(adev->dev, "MEM ECC is active.\n");
2103 			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2104 						   1 << AMDGPU_RAS_BLOCK__DF);
2105 		} else {
2106 			dev_info(adev->dev, "MEM ECC is not presented.\n");
2107 		}
2108 
2109 		if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
2110 			dev_info(adev->dev, "SRAM ECC is active.\n");
2111 			adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2112 						    1 << AMDGPU_RAS_BLOCK__DF);
2113 		} else {
2114 			dev_info(adev->dev, "SRAM ECC is not presented.\n");
2115 		}
2116 	} else {
2117 		/* driver only manages a few IP blocks RAS feature
2118 		 * when GPU is connected cpu through XGMI */
2119 		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
2120 					   1 << AMDGPU_RAS_BLOCK__SDMA |
2121 					   1 << AMDGPU_RAS_BLOCK__MMHUB);
2122 	}
2123 
2124 	amdgpu_ras_get_quirks(adev);
2125 
2126 	/* hw_supported needs to be aligned with RAS block mask. */
2127 	adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
2128 
2129 	adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
2130 		adev->ras_hw_enabled & amdgpu_ras_mask;
2131 }
2132 
2133 static void amdgpu_ras_counte_dw(struct work_struct *work)
2134 {
2135 	struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
2136 					      ras_counte_delay_work.work);
2137 	struct amdgpu_device *adev = con->adev;
2138 	struct drm_device *dev = adev_to_drm(adev);
2139 	unsigned long ce_count, ue_count;
2140 	int res;
2141 
2142 	res = pm_runtime_get_sync(dev->dev);
2143 	if (res < 0)
2144 		goto Out;
2145 
2146 	/* Cache new values.
2147 	 */
2148 	amdgpu_ras_query_error_count(adev, &ce_count, &ue_count);
2149 	atomic_set(&con->ras_ce_count, ce_count);
2150 	atomic_set(&con->ras_ue_count, ue_count);
2151 
2152 	pm_runtime_mark_last_busy(dev->dev);
2153 Out:
2154 	pm_runtime_put_autosuspend(dev->dev);
2155 }
2156 
2157 int amdgpu_ras_init(struct amdgpu_device *adev)
2158 {
2159 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2160 	int r;
2161 
2162 	if (con)
2163 		return 0;
2164 
2165 	con = kmalloc(sizeof(struct amdgpu_ras) +
2166 			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT,
2167 			GFP_KERNEL|__GFP_ZERO);
2168 	if (!con)
2169 		return -ENOMEM;
2170 
2171 	con->adev = adev;
2172 	INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
2173 	atomic_set(&con->ras_ce_count, 0);
2174 	atomic_set(&con->ras_ue_count, 0);
2175 
2176 	con->objs = (struct ras_manager *)(con + 1);
2177 
2178 	amdgpu_ras_set_context(adev, con);
2179 
2180 	amdgpu_ras_check_supported(adev);
2181 
2182 	if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
2183 		/* set gfx block ras context feature for VEGA20 Gaming
2184 		 * send ras disable cmd to ras ta during ras late init.
2185 		 */
2186 		if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
2187 			con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);
2188 
2189 			return 0;
2190 		}
2191 
2192 		r = 0;
2193 		goto release_con;
2194 	}
2195 
2196 	con->features = 0;
2197 	INIT_LIST_HEAD(&con->head);
2198 	/* Might need get this flag from vbios. */
2199 	con->flags = RAS_DEFAULT_FLAGS;
2200 
2201 	/* initialize nbio ras function ahead of any other
2202 	 * ras functions so hardware fatal error interrupt
2203 	 * can be enabled as early as possible */
2204 	switch (adev->asic_type) {
2205 	case CHIP_VEGA20:
2206 	case CHIP_ARCTURUS:
2207 	case CHIP_ALDEBARAN:
2208 		if (!adev->gmc.xgmi.connected_to_cpu)
2209 			adev->nbio.ras_funcs = &nbio_v7_4_ras_funcs;
2210 		break;
2211 	default:
2212 		/* nbio ras is not available */
2213 		break;
2214 	}
2215 
2216 	if (adev->nbio.ras_funcs &&
2217 	    adev->nbio.ras_funcs->init_ras_controller_interrupt) {
2218 		r = adev->nbio.ras_funcs->init_ras_controller_interrupt(adev);
2219 		if (r)
2220 			goto release_con;
2221 	}
2222 
2223 	if (adev->nbio.ras_funcs &&
2224 	    adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt) {
2225 		r = adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt(adev);
2226 		if (r)
2227 			goto release_con;
2228 	}
2229 
2230 	if (amdgpu_ras_fs_init(adev)) {
2231 		r = -EINVAL;
2232 		goto release_con;
2233 	}
2234 
2235 	dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2236 		 "hardware ability[%x] ras_mask[%x]\n",
2237 		 adev->ras_hw_enabled, adev->ras_enabled);
2238 
2239 	return 0;
2240 release_con:
2241 	amdgpu_ras_set_context(adev, NULL);
2242 	kfree(con);
2243 
2244 	return r;
2245 }
2246 
2247 int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
2248 {
2249 	if (adev->gmc.xgmi.connected_to_cpu)
2250 		return 1;
2251 	return 0;
2252 }
2253 
2254 static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
2255 					struct ras_common_if *ras_block)
2256 {
2257 	struct ras_query_if info = {
2258 		.head = *ras_block,
2259 	};
2260 
2261 	if (!amdgpu_persistent_edc_harvesting_supported(adev))
2262 		return 0;
2263 
2264 	if (amdgpu_ras_query_error_status(adev, &info) != 0)
2265 		DRM_WARN("RAS init harvest failure");
2266 
2267 	if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
2268 		DRM_WARN("RAS init harvest reset failure");
2269 
2270 	return 0;
2271 }
2272 
2273 /* helper function to handle common stuff in ip late init phase */
2274 int amdgpu_ras_late_init(struct amdgpu_device *adev,
2275 			 struct ras_common_if *ras_block,
2276 			 struct ras_fs_if *fs_info,
2277 			 struct ras_ih_if *ih_info)
2278 {
2279 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2280 	unsigned long ue_count, ce_count;
2281 	int r;
2282 
2283 	/* disable RAS feature per IP block if it is not supported */
2284 	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
2285 		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
2286 		return 0;
2287 	}
2288 
2289 	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
2290 	if (r) {
2291 		if (r == -EAGAIN) {
2292 			/* request gpu reset. will run again */
2293 			amdgpu_ras_request_reset_on_boot(adev,
2294 					ras_block->block);
2295 			return 0;
2296 		} else if (adev->in_suspend || amdgpu_in_reset(adev)) {
2297 			/* in resume phase, if fail to enable ras,
2298 			 * clean up all ras fs nodes, and disable ras */
2299 			goto cleanup;
2300 		} else
2301 			return r;
2302 	}
2303 
2304 	/* check for errors on warm reset edc persisant supported ASIC */
2305 	amdgpu_persistent_edc_harvesting(adev, ras_block);
2306 
2307 	/* in resume phase, no need to create ras fs node */
2308 	if (adev->in_suspend || amdgpu_in_reset(adev))
2309 		return 0;
2310 
2311 	if (ih_info->cb) {
2312 		r = amdgpu_ras_interrupt_add_handler(adev, ih_info);
2313 		if (r)
2314 			goto interrupt;
2315 	}
2316 
2317 	r = amdgpu_ras_sysfs_create(adev, fs_info);
2318 	if (r)
2319 		goto sysfs;
2320 
2321 	/* Those are the cached values at init.
2322 	 */
2323 	amdgpu_ras_query_error_count(adev, &ce_count, &ue_count);
2324 	atomic_set(&con->ras_ce_count, ce_count);
2325 	atomic_set(&con->ras_ue_count, ue_count);
2326 
2327 	return 0;
2328 cleanup:
2329 	amdgpu_ras_sysfs_remove(adev, ras_block);
2330 sysfs:
2331 	if (ih_info->cb)
2332 		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
2333 interrupt:
2334 	amdgpu_ras_feature_enable(adev, ras_block, 0);
2335 	return r;
2336 }
2337 
2338 /* helper function to remove ras fs node and interrupt handler */
2339 void amdgpu_ras_late_fini(struct amdgpu_device *adev,
2340 			  struct ras_common_if *ras_block,
2341 			  struct ras_ih_if *ih_info)
2342 {
2343 	if (!ras_block || !ih_info)
2344 		return;
2345 
2346 	amdgpu_ras_sysfs_remove(adev, ras_block);
2347 	if (ih_info->cb)
2348 		amdgpu_ras_interrupt_remove_handler(adev, ih_info);
2349 	amdgpu_ras_feature_enable(adev, ras_block, 0);
2350 }
2351 
2352 /* do some init work after IP late init as dependence.
2353  * and it runs in resume/gpu reset/booting up cases.
2354  */
2355 void amdgpu_ras_resume(struct amdgpu_device *adev)
2356 {
2357 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2358 	struct ras_manager *obj, *tmp;
2359 
2360 	if (!adev->ras_enabled || !con) {
2361 		/* clean ras context for VEGA20 Gaming after send ras disable cmd */
2362 		amdgpu_release_ras_context(adev);
2363 
2364 		return;
2365 	}
2366 
2367 	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2368 		/* Set up all other IPs which are not implemented. There is a
2369 		 * tricky thing that IP's actual ras error type should be
2370 		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
2371 		 * ERROR_NONE make sense anyway.
2372 		 */
2373 		amdgpu_ras_enable_all_features(adev, 1);
2374 
2375 		/* We enable ras on all hw_supported block, but as boot
2376 		 * parameter might disable some of them and one or more IP has
2377 		 * not implemented yet. So we disable them on behalf.
2378 		 */
2379 		list_for_each_entry_safe(obj, tmp, &con->head, node) {
2380 			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
2381 				amdgpu_ras_feature_enable(adev, &obj->head, 0);
2382 				/* there should be no any reference. */
2383 				WARN_ON(alive_obj(obj));
2384 			}
2385 		}
2386 	}
2387 
2388 	if (con->flags & AMDGPU_RAS_FLAG_INIT_NEED_RESET) {
2389 		con->flags &= ~AMDGPU_RAS_FLAG_INIT_NEED_RESET;
2390 		/* setup ras obj state as disabled.
2391 		 * for init_by_vbios case.
2392 		 * if we want to enable ras, just enable it in a normal way.
2393 		 * If we want do disable it, need setup ras obj as enabled,
2394 		 * then issue another TA disable cmd.
2395 		 * See feature_enable_on_boot
2396 		 */
2397 		amdgpu_ras_disable_all_features(adev, 1);
2398 		amdgpu_ras_reset_gpu(adev);
2399 	}
2400 }
2401 
2402 void amdgpu_ras_suspend(struct amdgpu_device *adev)
2403 {
2404 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2405 
2406 	if (!adev->ras_enabled || !con)
2407 		return;
2408 
2409 	amdgpu_ras_disable_all_features(adev, 0);
2410 	/* Make sure all ras objects are disabled. */
2411 	if (con->features)
2412 		amdgpu_ras_disable_all_features(adev, 1);
2413 }
2414 
2415 /* do some fini work before IP fini as dependence */
2416 int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
2417 {
2418 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2419 
2420 	if (!adev->ras_enabled || !con)
2421 		return 0;
2422 
2423 
2424 	/* Need disable ras on all IPs here before ip [hw/sw]fini */
2425 	amdgpu_ras_disable_all_features(adev, 0);
2426 	amdgpu_ras_recovery_fini(adev);
2427 	return 0;
2428 }
2429 
2430 int amdgpu_ras_fini(struct amdgpu_device *adev)
2431 {
2432 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2433 
2434 	if (!adev->ras_enabled || !con)
2435 		return 0;
2436 
2437 	amdgpu_ras_fs_fini(adev);
2438 	amdgpu_ras_interrupt_remove_all(adev);
2439 
2440 	WARN(con->features, "Feature mask is not cleared");
2441 
2442 	if (con->features)
2443 		amdgpu_ras_disable_all_features(adev, 1);
2444 
2445 	cancel_delayed_work_sync(&con->ras_counte_delay_work);
2446 
2447 	amdgpu_ras_set_context(adev, NULL);
2448 	kfree(con);
2449 
2450 	return 0;
2451 }
2452 
2453 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
2454 {
2455 	amdgpu_ras_check_supported(adev);
2456 	if (!adev->ras_hw_enabled)
2457 		return;
2458 
2459 	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2460 		dev_info(adev->dev, "uncorrectable hardware error"
2461 			"(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2462 
2463 		amdgpu_ras_reset_gpu(adev);
2464 	}
2465 }
2466 
2467 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
2468 {
2469 	if (adev->asic_type == CHIP_VEGA20 &&
2470 	    adev->pm.fw_version <= 0x283400) {
2471 		return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
2472 				amdgpu_ras_intr_triggered();
2473 	}
2474 
2475 	return false;
2476 }
2477 
2478 void amdgpu_release_ras_context(struct amdgpu_device *adev)
2479 {
2480 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2481 
2482 	if (!con)
2483 		return;
2484 
2485 	if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
2486 		con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
2487 		amdgpu_ras_set_context(adev, NULL);
2488 		kfree(con);
2489 	}
2490 }
2491