1 /* 2 * Copyright 2018 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * 23 */ 24 #include <linux/debugfs.h> 25 #include <linux/list.h> 26 #include <linux/module.h> 27 #include <linux/uaccess.h> 28 #include <linux/reboot.h> 29 #include <linux/syscalls.h> 30 31 #include "amdgpu.h" 32 #include "amdgpu_ras.h" 33 #include "amdgpu_atomfirmware.h" 34 #include "amdgpu_xgmi.h" 35 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h" 36 37 static const char *RAS_FS_NAME = "ras"; 38 39 const char *ras_error_string[] = { 40 "none", 41 "parity", 42 "single_correctable", 43 "multi_uncorrectable", 44 "poison", 45 }; 46 47 const char *ras_block_string[] = { 48 "umc", 49 "sdma", 50 "gfx", 51 "mmhub", 52 "athub", 53 "pcie_bif", 54 "hdp", 55 "xgmi_wafl", 56 "df", 57 "smn", 58 "sem", 59 "mp0", 60 "mp1", 61 "fuse", 62 }; 63 64 #define ras_err_str(i) (ras_error_string[ffs(i)]) 65 #define ras_block_str(i) (ras_block_string[i]) 66 67 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS) 68 69 /* inject address is 52 bits */ 70 #define RAS_UMC_INJECT_ADDR_LIMIT (0x1ULL << 52) 71 72 /* typical ECC bad page rate(1 bad page per 100MB VRAM) */ 73 #define RAS_BAD_PAGE_RATE (100 * 1024 * 1024ULL) 74 75 enum amdgpu_ras_retire_page_reservation { 76 AMDGPU_RAS_RETIRE_PAGE_RESERVED, 77 AMDGPU_RAS_RETIRE_PAGE_PENDING, 78 AMDGPU_RAS_RETIRE_PAGE_FAULT, 79 }; 80 81 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0); 82 83 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev, 84 uint64_t addr); 85 86 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready) 87 { 88 if (adev && amdgpu_ras_get_context(adev)) 89 amdgpu_ras_get_context(adev)->error_query_ready = ready; 90 } 91 92 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev) 93 { 94 if (adev && amdgpu_ras_get_context(adev)) 95 return amdgpu_ras_get_context(adev)->error_query_ready; 96 97 return false; 98 } 99 100 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf, 101 size_t size, loff_t *pos) 102 { 103 struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private; 104 struct ras_query_if info = { 105 .head = obj->head, 106 }; 107 ssize_t s; 108 char val[128]; 109 110 if (amdgpu_ras_error_query(obj->adev, &info)) 111 return -EINVAL; 112 113 s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n", 114 "ue", info.ue_count, 115 "ce", info.ce_count); 116 if (*pos >= s) 117 return 0; 118 119 s -= *pos; 120 s = min_t(u64, s, size); 121 122 123 if (copy_to_user(buf, &val[*pos], s)) 124 return -EINVAL; 125 126 *pos += s; 127 128 return s; 129 } 130 131 static const struct file_operations amdgpu_ras_debugfs_ops = { 132 .owner = THIS_MODULE, 133 .read = amdgpu_ras_debugfs_read, 134 .write = NULL, 135 .llseek = default_llseek 136 }; 137 138 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id) 139 { 140 int i; 141 142 for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) { 143 *block_id = i; 144 if (strcmp(name, ras_block_str(i)) == 0) 145 return 0; 146 } 147 return -EINVAL; 148 } 149 150 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f, 151 const char __user *buf, size_t size, 152 loff_t *pos, struct ras_debug_if *data) 153 { 154 ssize_t s = min_t(u64, 64, size); 155 char str[65]; 156 char block_name[33]; 157 char err[9] = "ue"; 158 int op = -1; 159 int block_id; 160 uint32_t sub_block; 161 u64 address, value; 162 163 if (*pos) 164 return -EINVAL; 165 *pos = size; 166 167 memset(str, 0, sizeof(str)); 168 memset(data, 0, sizeof(*data)); 169 170 if (copy_from_user(str, buf, s)) 171 return -EINVAL; 172 173 if (sscanf(str, "disable %32s", block_name) == 1) 174 op = 0; 175 else if (sscanf(str, "enable %32s %8s", block_name, err) == 2) 176 op = 1; 177 else if (sscanf(str, "inject %32s %8s", block_name, err) == 2) 178 op = 2; 179 else if (str[0] && str[1] && str[2] && str[3]) 180 /* ascii string, but commands are not matched. */ 181 return -EINVAL; 182 183 if (op != -1) { 184 if (amdgpu_ras_find_block_id_by_name(block_name, &block_id)) 185 return -EINVAL; 186 187 data->head.block = block_id; 188 /* only ue and ce errors are supported */ 189 if (!memcmp("ue", err, 2)) 190 data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE; 191 else if (!memcmp("ce", err, 2)) 192 data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE; 193 else 194 return -EINVAL; 195 196 data->op = op; 197 198 if (op == 2) { 199 if (sscanf(str, "%*s %*s %*s %u %llu %llu", 200 &sub_block, &address, &value) != 3) 201 if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx", 202 &sub_block, &address, &value) != 3) 203 return -EINVAL; 204 data->head.sub_block_index = sub_block; 205 data->inject.address = address; 206 data->inject.value = value; 207 } 208 } else { 209 if (size < sizeof(*data)) 210 return -EINVAL; 211 212 if (copy_from_user(data, buf, sizeof(*data))) 213 return -EINVAL; 214 } 215 216 return 0; 217 } 218 219 /** 220 * DOC: AMDGPU RAS debugfs control interface 221 * 222 * It accepts struct ras_debug_if who has two members. 223 * 224 * First member: ras_debug_if::head or ras_debug_if::inject. 225 * 226 * head is used to indicate which IP block will be under control. 227 * 228 * head has four members, they are block, type, sub_block_index, name. 229 * block: which IP will be under control. 230 * type: what kind of error will be enabled/disabled/injected. 231 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA. 232 * name: the name of IP. 233 * 234 * inject has two more members than head, they are address, value. 235 * As their names indicate, inject operation will write the 236 * value to the address. 237 * 238 * The second member: struct ras_debug_if::op. 239 * It has three kinds of operations. 240 * 241 * - 0: disable RAS on the block. Take ::head as its data. 242 * - 1: enable RAS on the block. Take ::head as its data. 243 * - 2: inject errors on the block. Take ::inject as its data. 244 * 245 * How to use the interface? 246 * 247 * Programs 248 * 249 * Copy the struct ras_debug_if in your codes and initialize it. 250 * Write the struct to the control node. 251 * 252 * Shells 253 * 254 * .. code-block:: bash 255 * 256 * echo op block [error [sub_block address value]] > .../ras/ras_ctrl 257 * 258 * Parameters: 259 * 260 * op: disable, enable, inject 261 * disable: only block is needed 262 * enable: block and error are needed 263 * inject: error, address, value are needed 264 * block: umc, sdma, gfx, ......... 265 * see ras_block_string[] for details 266 * error: ue, ce 267 * ue: multi_uncorrectable 268 * ce: single_correctable 269 * sub_block: 270 * sub block index, pass 0 if there is no sub block 271 * 272 * here are some examples for bash commands: 273 * 274 * .. code-block:: bash 275 * 276 * echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl 277 * echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl 278 * echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl 279 * 280 * How to check the result? 281 * 282 * For disable/enable, please check ras features at 283 * /sys/class/drm/card[0/1/2...]/device/ras/features 284 * 285 * For inject, please check corresponding err count at 286 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count 287 * 288 * .. note:: 289 * Operations are only allowed on blocks which are supported. 290 * Please check ras mask at /sys/module/amdgpu/parameters/ras_mask 291 * to see which blocks support RAS on a particular asic. 292 * 293 */ 294 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f, const char __user *buf, 295 size_t size, loff_t *pos) 296 { 297 struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private; 298 struct ras_debug_if data; 299 int ret = 0; 300 301 if (!amdgpu_ras_get_error_query_ready(adev)) { 302 dev_warn(adev->dev, "RAS WARN: error injection " 303 "currently inaccessible\n"); 304 return size; 305 } 306 307 ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data); 308 if (ret) 309 return -EINVAL; 310 311 if (!amdgpu_ras_is_supported(adev, data.head.block)) 312 return -EINVAL; 313 314 switch (data.op) { 315 case 0: 316 ret = amdgpu_ras_feature_enable(adev, &data.head, 0); 317 break; 318 case 1: 319 ret = amdgpu_ras_feature_enable(adev, &data.head, 1); 320 break; 321 case 2: 322 if ((data.inject.address >= adev->gmc.mc_vram_size) || 323 (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) { 324 dev_warn(adev->dev, "RAS WARN: input address " 325 "0x%llx is invalid.", 326 data.inject.address); 327 ret = -EINVAL; 328 break; 329 } 330 331 /* umc ce/ue error injection for a bad page is not allowed */ 332 if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) && 333 amdgpu_ras_check_bad_page(adev, data.inject.address)) { 334 dev_warn(adev->dev, "RAS WARN: 0x%llx has been marked " 335 "as bad before error injection!\n", 336 data.inject.address); 337 break; 338 } 339 340 /* data.inject.address is offset instead of absolute gpu address */ 341 ret = amdgpu_ras_error_inject(adev, &data.inject); 342 break; 343 default: 344 ret = -EINVAL; 345 break; 346 } 347 348 if (ret) 349 return -EINVAL; 350 351 return size; 352 } 353 354 /** 355 * DOC: AMDGPU RAS debugfs EEPROM table reset interface 356 * 357 * Some boards contain an EEPROM which is used to persistently store a list of 358 * bad pages which experiences ECC errors in vram. This interface provides 359 * a way to reset the EEPROM, e.g., after testing error injection. 360 * 361 * Usage: 362 * 363 * .. code-block:: bash 364 * 365 * echo 1 > ../ras/ras_eeprom_reset 366 * 367 * will reset EEPROM table to 0 entries. 368 * 369 */ 370 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f, const char __user *buf, 371 size_t size, loff_t *pos) 372 { 373 struct amdgpu_device *adev = 374 (struct amdgpu_device *)file_inode(f)->i_private; 375 int ret; 376 377 ret = amdgpu_ras_eeprom_reset_table( 378 &(amdgpu_ras_get_context(adev)->eeprom_control)); 379 380 if (ret == 1) { 381 amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS; 382 return size; 383 } else { 384 return -EIO; 385 } 386 } 387 388 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = { 389 .owner = THIS_MODULE, 390 .read = NULL, 391 .write = amdgpu_ras_debugfs_ctrl_write, 392 .llseek = default_llseek 393 }; 394 395 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = { 396 .owner = THIS_MODULE, 397 .read = NULL, 398 .write = amdgpu_ras_debugfs_eeprom_write, 399 .llseek = default_llseek 400 }; 401 402 /** 403 * DOC: AMDGPU RAS sysfs Error Count Interface 404 * 405 * It allows the user to read the error count for each IP block on the gpu through 406 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count 407 * 408 * It outputs the multiple lines which report the uncorrected (ue) and corrected 409 * (ce) error counts. 410 * 411 * The format of one line is below, 412 * 413 * [ce|ue]: count 414 * 415 * Example: 416 * 417 * .. code-block:: bash 418 * 419 * ue: 0 420 * ce: 1 421 * 422 */ 423 static ssize_t amdgpu_ras_sysfs_read(struct device *dev, 424 struct device_attribute *attr, char *buf) 425 { 426 struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr); 427 struct ras_query_if info = { 428 .head = obj->head, 429 }; 430 431 if (!amdgpu_ras_get_error_query_ready(obj->adev)) 432 return snprintf(buf, PAGE_SIZE, 433 "Query currently inaccessible\n"); 434 435 if (amdgpu_ras_error_query(obj->adev, &info)) 436 return -EINVAL; 437 438 return snprintf(buf, PAGE_SIZE, "%s: %lu\n%s: %lu\n", 439 "ue", info.ue_count, 440 "ce", info.ce_count); 441 } 442 443 /* obj begin */ 444 445 #define get_obj(obj) do { (obj)->use++; } while (0) 446 #define alive_obj(obj) ((obj)->use) 447 448 static inline void put_obj(struct ras_manager *obj) 449 { 450 if (obj && --obj->use == 0) 451 list_del(&obj->node); 452 if (obj && obj->use < 0) { 453 DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", obj->head.name); 454 } 455 } 456 457 /* make one obj and return it. */ 458 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev, 459 struct ras_common_if *head) 460 { 461 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 462 struct ras_manager *obj; 463 464 if (!con) 465 return NULL; 466 467 if (head->block >= AMDGPU_RAS_BLOCK_COUNT) 468 return NULL; 469 470 obj = &con->objs[head->block]; 471 /* already exist. return obj? */ 472 if (alive_obj(obj)) 473 return NULL; 474 475 obj->head = *head; 476 obj->adev = adev; 477 list_add(&obj->node, &con->head); 478 get_obj(obj); 479 480 return obj; 481 } 482 483 /* return an obj equal to head, or the first when head is NULL */ 484 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev, 485 struct ras_common_if *head) 486 { 487 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 488 struct ras_manager *obj; 489 int i; 490 491 if (!con) 492 return NULL; 493 494 if (head) { 495 if (head->block >= AMDGPU_RAS_BLOCK_COUNT) 496 return NULL; 497 498 obj = &con->objs[head->block]; 499 500 if (alive_obj(obj)) { 501 WARN_ON(head->block != obj->head.block); 502 return obj; 503 } 504 } else { 505 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) { 506 obj = &con->objs[i]; 507 if (alive_obj(obj)) { 508 WARN_ON(i != obj->head.block); 509 return obj; 510 } 511 } 512 } 513 514 return NULL; 515 } 516 /* obj end */ 517 518 static void amdgpu_ras_parse_status_code(struct amdgpu_device *adev, 519 const char* invoke_type, 520 const char* block_name, 521 enum ta_ras_status ret) 522 { 523 switch (ret) { 524 case TA_RAS_STATUS__SUCCESS: 525 return; 526 case TA_RAS_STATUS__ERROR_RAS_NOT_AVAILABLE: 527 dev_warn(adev->dev, 528 "RAS WARN: %s %s currently unavailable\n", 529 invoke_type, 530 block_name); 531 break; 532 default: 533 dev_err(adev->dev, 534 "RAS ERROR: %s %s error failed ret 0x%X\n", 535 invoke_type, 536 block_name, 537 ret); 538 } 539 } 540 541 /* feature ctl begin */ 542 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev, 543 struct ras_common_if *head) 544 { 545 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 546 547 return con->hw_supported & BIT(head->block); 548 } 549 550 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev, 551 struct ras_common_if *head) 552 { 553 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 554 555 return con->features & BIT(head->block); 556 } 557 558 /* 559 * if obj is not created, then create one. 560 * set feature enable flag. 561 */ 562 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev, 563 struct ras_common_if *head, int enable) 564 { 565 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 566 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 567 568 /* If hardware does not support ras, then do not create obj. 569 * But if hardware support ras, we can create the obj. 570 * Ras framework checks con->hw_supported to see if it need do 571 * corresponding initialization. 572 * IP checks con->support to see if it need disable ras. 573 */ 574 if (!amdgpu_ras_is_feature_allowed(adev, head)) 575 return 0; 576 if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head))) 577 return 0; 578 579 if (enable) { 580 if (!obj) { 581 obj = amdgpu_ras_create_obj(adev, head); 582 if (!obj) 583 return -EINVAL; 584 } else { 585 /* In case we create obj somewhere else */ 586 get_obj(obj); 587 } 588 con->features |= BIT(head->block); 589 } else { 590 if (obj && amdgpu_ras_is_feature_enabled(adev, head)) { 591 con->features &= ~BIT(head->block); 592 put_obj(obj); 593 } 594 } 595 596 return 0; 597 } 598 599 /* wrapper of psp_ras_enable_features */ 600 int amdgpu_ras_feature_enable(struct amdgpu_device *adev, 601 struct ras_common_if *head, bool enable) 602 { 603 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 604 union ta_ras_cmd_input *info; 605 int ret; 606 607 if (!con) 608 return -EINVAL; 609 610 info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL); 611 if (!info) 612 return -ENOMEM; 613 614 if (!enable) { 615 info->disable_features = (struct ta_ras_disable_features_input) { 616 .block_id = amdgpu_ras_block_to_ta(head->block), 617 .error_type = amdgpu_ras_error_to_ta(head->type), 618 }; 619 } else { 620 info->enable_features = (struct ta_ras_enable_features_input) { 621 .block_id = amdgpu_ras_block_to_ta(head->block), 622 .error_type = amdgpu_ras_error_to_ta(head->type), 623 }; 624 } 625 626 /* Do not enable if it is not allowed. */ 627 WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head)); 628 /* Are we alerady in that state we are going to set? */ 629 if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head))) { 630 ret = 0; 631 goto out; 632 } 633 634 if (!amdgpu_ras_intr_triggered()) { 635 ret = psp_ras_enable_features(&adev->psp, info, enable); 636 if (ret) { 637 amdgpu_ras_parse_status_code(adev, 638 enable ? "enable":"disable", 639 ras_block_str(head->block), 640 (enum ta_ras_status)ret); 641 if (ret == TA_RAS_STATUS__RESET_NEEDED) 642 ret = -EAGAIN; 643 else 644 ret = -EINVAL; 645 646 goto out; 647 } 648 } 649 650 /* setup the obj */ 651 __amdgpu_ras_feature_enable(adev, head, enable); 652 ret = 0; 653 out: 654 kfree(info); 655 return ret; 656 } 657 658 /* Only used in device probe stage and called only once. */ 659 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev, 660 struct ras_common_if *head, bool enable) 661 { 662 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 663 int ret; 664 665 if (!con) 666 return -EINVAL; 667 668 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) { 669 if (enable) { 670 /* There is no harm to issue a ras TA cmd regardless of 671 * the currecnt ras state. 672 * If current state == target state, it will do nothing 673 * But sometimes it requests driver to reset and repost 674 * with error code -EAGAIN. 675 */ 676 ret = amdgpu_ras_feature_enable(adev, head, 1); 677 /* With old ras TA, we might fail to enable ras. 678 * Log it and just setup the object. 679 * TODO need remove this WA in the future. 680 */ 681 if (ret == -EINVAL) { 682 ret = __amdgpu_ras_feature_enable(adev, head, 1); 683 if (!ret) 684 dev_info(adev->dev, 685 "RAS INFO: %s setup object\n", 686 ras_block_str(head->block)); 687 } 688 } else { 689 /* setup the object then issue a ras TA disable cmd.*/ 690 ret = __amdgpu_ras_feature_enable(adev, head, 1); 691 if (ret) 692 return ret; 693 694 ret = amdgpu_ras_feature_enable(adev, head, 0); 695 } 696 } else 697 ret = amdgpu_ras_feature_enable(adev, head, enable); 698 699 return ret; 700 } 701 702 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev, 703 bool bypass) 704 { 705 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 706 struct ras_manager *obj, *tmp; 707 708 list_for_each_entry_safe(obj, tmp, &con->head, node) { 709 /* bypass psp. 710 * aka just release the obj and corresponding flags 711 */ 712 if (bypass) { 713 if (__amdgpu_ras_feature_enable(adev, &obj->head, 0)) 714 break; 715 } else { 716 if (amdgpu_ras_feature_enable(adev, &obj->head, 0)) 717 break; 718 } 719 } 720 721 return con->features; 722 } 723 724 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev, 725 bool bypass) 726 { 727 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 728 int ras_block_count = AMDGPU_RAS_BLOCK_COUNT; 729 int i; 730 const enum amdgpu_ras_error_type default_ras_type = 731 AMDGPU_RAS_ERROR__NONE; 732 733 for (i = 0; i < ras_block_count; i++) { 734 struct ras_common_if head = { 735 .block = i, 736 .type = default_ras_type, 737 .sub_block_index = 0, 738 }; 739 strcpy(head.name, ras_block_str(i)); 740 if (bypass) { 741 /* 742 * bypass psp. vbios enable ras for us. 743 * so just create the obj 744 */ 745 if (__amdgpu_ras_feature_enable(adev, &head, 1)) 746 break; 747 } else { 748 if (amdgpu_ras_feature_enable(adev, &head, 1)) 749 break; 750 } 751 } 752 753 return con->features; 754 } 755 /* feature ctl end */ 756 757 /* query/inject/cure begin */ 758 int amdgpu_ras_error_query(struct amdgpu_device *adev, 759 struct ras_query_if *info) 760 { 761 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 762 struct ras_err_data err_data = {0, 0, 0, NULL}; 763 int i; 764 765 if (!obj) 766 return -EINVAL; 767 768 switch (info->head.block) { 769 case AMDGPU_RAS_BLOCK__UMC: 770 if (adev->umc.funcs->query_ras_error_count) 771 adev->umc.funcs->query_ras_error_count(adev, &err_data); 772 /* umc query_ras_error_address is also responsible for clearing 773 * error status 774 */ 775 if (adev->umc.funcs->query_ras_error_address) 776 adev->umc.funcs->query_ras_error_address(adev, &err_data); 777 break; 778 case AMDGPU_RAS_BLOCK__SDMA: 779 if (adev->sdma.funcs->query_ras_error_count) { 780 for (i = 0; i < adev->sdma.num_instances; i++) 781 adev->sdma.funcs->query_ras_error_count(adev, i, 782 &err_data); 783 } 784 break; 785 case AMDGPU_RAS_BLOCK__GFX: 786 if (adev->gfx.funcs->query_ras_error_count) 787 adev->gfx.funcs->query_ras_error_count(adev, &err_data); 788 break; 789 case AMDGPU_RAS_BLOCK__MMHUB: 790 if (adev->mmhub.funcs->query_ras_error_count) 791 adev->mmhub.funcs->query_ras_error_count(adev, &err_data); 792 break; 793 case AMDGPU_RAS_BLOCK__PCIE_BIF: 794 if (adev->nbio.funcs->query_ras_error_count) 795 adev->nbio.funcs->query_ras_error_count(adev, &err_data); 796 break; 797 case AMDGPU_RAS_BLOCK__XGMI_WAFL: 798 amdgpu_xgmi_query_ras_error_count(adev, &err_data); 799 break; 800 default: 801 break; 802 } 803 804 obj->err_data.ue_count += err_data.ue_count; 805 obj->err_data.ce_count += err_data.ce_count; 806 807 info->ue_count = obj->err_data.ue_count; 808 info->ce_count = obj->err_data.ce_count; 809 810 if (err_data.ce_count) { 811 dev_info(adev->dev, "%ld correctable hardware errors " 812 "detected in %s block, no user " 813 "action is needed.\n", 814 obj->err_data.ce_count, 815 ras_block_str(info->head.block)); 816 } 817 if (err_data.ue_count) { 818 dev_info(adev->dev, "%ld uncorrectable hardware errors " 819 "detected in %s block\n", 820 obj->err_data.ue_count, 821 ras_block_str(info->head.block)); 822 } 823 824 return 0; 825 } 826 827 /* Trigger XGMI/WAFL error */ 828 static int amdgpu_ras_error_inject_xgmi(struct amdgpu_device *adev, 829 struct ta_ras_trigger_error_input *block_info) 830 { 831 int ret; 832 833 if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW)) 834 dev_warn(adev->dev, "Failed to disallow df cstate"); 835 836 if (amdgpu_dpm_allow_xgmi_power_down(adev, false)) 837 dev_warn(adev->dev, "Failed to disallow XGMI power down"); 838 839 ret = psp_ras_trigger_error(&adev->psp, block_info); 840 841 if (amdgpu_ras_intr_triggered()) 842 return ret; 843 844 if (amdgpu_dpm_allow_xgmi_power_down(adev, true)) 845 dev_warn(adev->dev, "Failed to allow XGMI power down"); 846 847 if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW)) 848 dev_warn(adev->dev, "Failed to allow df cstate"); 849 850 return ret; 851 } 852 853 /* wrapper of psp_ras_trigger_error */ 854 int amdgpu_ras_error_inject(struct amdgpu_device *adev, 855 struct ras_inject_if *info) 856 { 857 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 858 struct ta_ras_trigger_error_input block_info = { 859 .block_id = amdgpu_ras_block_to_ta(info->head.block), 860 .inject_error_type = amdgpu_ras_error_to_ta(info->head.type), 861 .sub_block_index = info->head.sub_block_index, 862 .address = info->address, 863 .value = info->value, 864 }; 865 int ret = 0; 866 867 if (!obj) 868 return -EINVAL; 869 870 /* Calculate XGMI relative offset */ 871 if (adev->gmc.xgmi.num_physical_nodes > 1) { 872 block_info.address = 873 amdgpu_xgmi_get_relative_phy_addr(adev, 874 block_info.address); 875 } 876 877 switch (info->head.block) { 878 case AMDGPU_RAS_BLOCK__GFX: 879 if (adev->gfx.funcs->ras_error_inject) 880 ret = adev->gfx.funcs->ras_error_inject(adev, info); 881 else 882 ret = -EINVAL; 883 break; 884 case AMDGPU_RAS_BLOCK__UMC: 885 case AMDGPU_RAS_BLOCK__MMHUB: 886 case AMDGPU_RAS_BLOCK__PCIE_BIF: 887 ret = psp_ras_trigger_error(&adev->psp, &block_info); 888 break; 889 case AMDGPU_RAS_BLOCK__XGMI_WAFL: 890 ret = amdgpu_ras_error_inject_xgmi(adev, &block_info); 891 break; 892 default: 893 dev_info(adev->dev, "%s error injection is not supported yet\n", 894 ras_block_str(info->head.block)); 895 ret = -EINVAL; 896 } 897 898 amdgpu_ras_parse_status_code(adev, 899 "inject", 900 ras_block_str(info->head.block), 901 (enum ta_ras_status)ret); 902 903 return ret; 904 } 905 906 int amdgpu_ras_error_cure(struct amdgpu_device *adev, 907 struct ras_cure_if *info) 908 { 909 /* psp fw has no cure interface for now. */ 910 return 0; 911 } 912 913 /* get the total error counts on all IPs */ 914 unsigned long amdgpu_ras_query_error_count(struct amdgpu_device *adev, 915 bool is_ce) 916 { 917 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 918 struct ras_manager *obj; 919 struct ras_err_data data = {0, 0}; 920 921 if (!con) 922 return 0; 923 924 list_for_each_entry(obj, &con->head, node) { 925 struct ras_query_if info = { 926 .head = obj->head, 927 }; 928 929 if (amdgpu_ras_error_query(adev, &info)) 930 return 0; 931 932 data.ce_count += info.ce_count; 933 data.ue_count += info.ue_count; 934 } 935 936 return is_ce ? data.ce_count : data.ue_count; 937 } 938 /* query/inject/cure end */ 939 940 941 /* sysfs begin */ 942 943 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev, 944 struct ras_badpage **bps, unsigned int *count); 945 946 static char *amdgpu_ras_badpage_flags_str(unsigned int flags) 947 { 948 switch (flags) { 949 case AMDGPU_RAS_RETIRE_PAGE_RESERVED: 950 return "R"; 951 case AMDGPU_RAS_RETIRE_PAGE_PENDING: 952 return "P"; 953 case AMDGPU_RAS_RETIRE_PAGE_FAULT: 954 default: 955 return "F"; 956 }; 957 } 958 959 /** 960 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface 961 * 962 * It allows user to read the bad pages of vram on the gpu through 963 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages 964 * 965 * It outputs multiple lines, and each line stands for one gpu page. 966 * 967 * The format of one line is below, 968 * gpu pfn : gpu page size : flags 969 * 970 * gpu pfn and gpu page size are printed in hex format. 971 * flags can be one of below character, 972 * 973 * R: reserved, this gpu page is reserved and not able to use. 974 * 975 * P: pending for reserve, this gpu page is marked as bad, will be reserved 976 * in next window of page_reserve. 977 * 978 * F: unable to reserve. this gpu page can't be reserved due to some reasons. 979 * 980 * Examples: 981 * 982 * .. code-block:: bash 983 * 984 * 0x00000001 : 0x00001000 : R 985 * 0x00000002 : 0x00001000 : P 986 * 987 */ 988 989 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f, 990 struct kobject *kobj, struct bin_attribute *attr, 991 char *buf, loff_t ppos, size_t count) 992 { 993 struct amdgpu_ras *con = 994 container_of(attr, struct amdgpu_ras, badpages_attr); 995 struct amdgpu_device *adev = con->adev; 996 const unsigned int element_size = 997 sizeof("0xabcdabcd : 0x12345678 : R\n") - 1; 998 unsigned int start = div64_ul(ppos + element_size - 1, element_size); 999 unsigned int end = div64_ul(ppos + count - 1, element_size); 1000 ssize_t s = 0; 1001 struct ras_badpage *bps = NULL; 1002 unsigned int bps_count = 0; 1003 1004 memset(buf, 0, count); 1005 1006 if (amdgpu_ras_badpages_read(adev, &bps, &bps_count)) 1007 return 0; 1008 1009 for (; start < end && start < bps_count; start++) 1010 s += scnprintf(&buf[s], element_size + 1, 1011 "0x%08x : 0x%08x : %1s\n", 1012 bps[start].bp, 1013 bps[start].size, 1014 amdgpu_ras_badpage_flags_str(bps[start].flags)); 1015 1016 kfree(bps); 1017 1018 return s; 1019 } 1020 1021 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev, 1022 struct device_attribute *attr, char *buf) 1023 { 1024 struct amdgpu_ras *con = 1025 container_of(attr, struct amdgpu_ras, features_attr); 1026 1027 return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features); 1028 } 1029 1030 static void amdgpu_ras_sysfs_add_bad_page_node(struct amdgpu_device *adev) 1031 { 1032 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1033 struct attribute_group group; 1034 struct bin_attribute *bin_attrs[] = { 1035 &con->badpages_attr, 1036 NULL, 1037 }; 1038 1039 con->badpages_attr = (struct bin_attribute) { 1040 .attr = { 1041 .name = "gpu_vram_bad_pages", 1042 .mode = S_IRUGO, 1043 }, 1044 .size = 0, 1045 .private = NULL, 1046 .read = amdgpu_ras_sysfs_badpages_read, 1047 }; 1048 1049 group.name = RAS_FS_NAME; 1050 group.bin_attrs = bin_attrs; 1051 1052 sysfs_bin_attr_init(bin_attrs[0]); 1053 1054 sysfs_update_group(&adev->dev->kobj, &group); 1055 } 1056 1057 static int amdgpu_ras_sysfs_create_feature_node(struct amdgpu_device *adev) 1058 { 1059 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1060 struct attribute *attrs[] = { 1061 &con->features_attr.attr, 1062 NULL 1063 }; 1064 struct attribute_group group = { 1065 .name = RAS_FS_NAME, 1066 .attrs = attrs, 1067 }; 1068 1069 con->features_attr = (struct device_attribute) { 1070 .attr = { 1071 .name = "features", 1072 .mode = S_IRUGO, 1073 }, 1074 .show = amdgpu_ras_sysfs_features_read, 1075 }; 1076 1077 sysfs_attr_init(attrs[0]); 1078 1079 return sysfs_create_group(&adev->dev->kobj, &group); 1080 } 1081 1082 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev) 1083 { 1084 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1085 1086 sysfs_remove_file_from_group(&adev->dev->kobj, 1087 &con->badpages_attr.attr, 1088 RAS_FS_NAME); 1089 } 1090 1091 static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev) 1092 { 1093 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1094 struct attribute *attrs[] = { 1095 &con->features_attr.attr, 1096 NULL 1097 }; 1098 struct attribute_group group = { 1099 .name = RAS_FS_NAME, 1100 .attrs = attrs, 1101 }; 1102 1103 sysfs_remove_group(&adev->dev->kobj, &group); 1104 1105 return 0; 1106 } 1107 1108 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev, 1109 struct ras_fs_if *head) 1110 { 1111 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head); 1112 1113 if (!obj || obj->attr_inuse) 1114 return -EINVAL; 1115 1116 get_obj(obj); 1117 1118 memcpy(obj->fs_data.sysfs_name, 1119 head->sysfs_name, 1120 sizeof(obj->fs_data.sysfs_name)); 1121 1122 obj->sysfs_attr = (struct device_attribute){ 1123 .attr = { 1124 .name = obj->fs_data.sysfs_name, 1125 .mode = S_IRUGO, 1126 }, 1127 .show = amdgpu_ras_sysfs_read, 1128 }; 1129 sysfs_attr_init(&obj->sysfs_attr.attr); 1130 1131 if (sysfs_add_file_to_group(&adev->dev->kobj, 1132 &obj->sysfs_attr.attr, 1133 RAS_FS_NAME)) { 1134 put_obj(obj); 1135 return -EINVAL; 1136 } 1137 1138 obj->attr_inuse = 1; 1139 1140 return 0; 1141 } 1142 1143 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev, 1144 struct ras_common_if *head) 1145 { 1146 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 1147 1148 if (!obj || !obj->attr_inuse) 1149 return -EINVAL; 1150 1151 sysfs_remove_file_from_group(&adev->dev->kobj, 1152 &obj->sysfs_attr.attr, 1153 RAS_FS_NAME); 1154 obj->attr_inuse = 0; 1155 put_obj(obj); 1156 1157 return 0; 1158 } 1159 1160 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev) 1161 { 1162 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1163 struct ras_manager *obj, *tmp; 1164 1165 list_for_each_entry_safe(obj, tmp, &con->head, node) { 1166 amdgpu_ras_sysfs_remove(adev, &obj->head); 1167 } 1168 1169 if (amdgpu_bad_page_threshold != 0) 1170 amdgpu_ras_sysfs_remove_bad_page_node(adev); 1171 1172 amdgpu_ras_sysfs_remove_feature_node(adev); 1173 1174 return 0; 1175 } 1176 /* sysfs end */ 1177 1178 /** 1179 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors 1180 * 1181 * Normally when there is an uncorrectable error, the driver will reset 1182 * the GPU to recover. However, in the event of an unrecoverable error, 1183 * the driver provides an interface to reboot the system automatically 1184 * in that event. 1185 * 1186 * The following file in debugfs provides that interface: 1187 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot 1188 * 1189 * Usage: 1190 * 1191 * .. code-block:: bash 1192 * 1193 * echo true > .../ras/auto_reboot 1194 * 1195 */ 1196 /* debugfs begin */ 1197 static void amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev) 1198 { 1199 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1200 struct drm_minor *minor = adev_to_drm(adev)->primary; 1201 1202 con->dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root); 1203 debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, con->dir, 1204 adev, &amdgpu_ras_debugfs_ctrl_ops); 1205 debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, con->dir, 1206 adev, &amdgpu_ras_debugfs_eeprom_ops); 1207 1208 /* 1209 * After one uncorrectable error happens, usually GPU recovery will 1210 * be scheduled. But due to the known problem in GPU recovery failing 1211 * to bring GPU back, below interface provides one direct way to 1212 * user to reboot system automatically in such case within 1213 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine 1214 * will never be called. 1215 */ 1216 debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, con->dir, 1217 &con->reboot); 1218 1219 /* 1220 * User could set this not to clean up hardware's error count register 1221 * of RAS IPs during ras recovery. 1222 */ 1223 debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, 1224 con->dir, &con->disable_ras_err_cnt_harvest); 1225 } 1226 1227 void amdgpu_ras_debugfs_create(struct amdgpu_device *adev, 1228 struct ras_fs_if *head) 1229 { 1230 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1231 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head); 1232 1233 if (!obj || obj->ent) 1234 return; 1235 1236 get_obj(obj); 1237 1238 memcpy(obj->fs_data.debugfs_name, 1239 head->debugfs_name, 1240 sizeof(obj->fs_data.debugfs_name)); 1241 1242 obj->ent = debugfs_create_file(obj->fs_data.debugfs_name, 1243 S_IWUGO | S_IRUGO, con->dir, obj, 1244 &amdgpu_ras_debugfs_ops); 1245 } 1246 1247 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev) 1248 { 1249 #if defined(CONFIG_DEBUG_FS) 1250 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1251 struct ras_manager *obj; 1252 struct ras_fs_if fs_info; 1253 1254 /* 1255 * it won't be called in resume path, no need to check 1256 * suspend and gpu reset status 1257 */ 1258 if (!con) 1259 return; 1260 1261 amdgpu_ras_debugfs_create_ctrl_node(adev); 1262 1263 list_for_each_entry(obj, &con->head, node) { 1264 if (amdgpu_ras_is_supported(adev, obj->head.block) && 1265 (obj->attr_inuse == 1)) { 1266 sprintf(fs_info.debugfs_name, "%s_err_inject", 1267 ras_block_str(obj->head.block)); 1268 fs_info.head = obj->head; 1269 amdgpu_ras_debugfs_create(adev, &fs_info); 1270 } 1271 } 1272 #endif 1273 } 1274 1275 void amdgpu_ras_debugfs_remove(struct amdgpu_device *adev, 1276 struct ras_common_if *head) 1277 { 1278 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 1279 1280 if (!obj || !obj->ent) 1281 return; 1282 1283 obj->ent = NULL; 1284 put_obj(obj); 1285 } 1286 1287 static void amdgpu_ras_debugfs_remove_all(struct amdgpu_device *adev) 1288 { 1289 #if defined(CONFIG_DEBUG_FS) 1290 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1291 struct ras_manager *obj, *tmp; 1292 1293 list_for_each_entry_safe(obj, tmp, &con->head, node) { 1294 amdgpu_ras_debugfs_remove(adev, &obj->head); 1295 } 1296 1297 con->dir = NULL; 1298 #endif 1299 } 1300 /* debugfs end */ 1301 1302 /* ras fs */ 1303 1304 static int amdgpu_ras_fs_init(struct amdgpu_device *adev) 1305 { 1306 amdgpu_ras_sysfs_create_feature_node(adev); 1307 1308 if (amdgpu_bad_page_threshold != 0) 1309 amdgpu_ras_sysfs_add_bad_page_node(adev); 1310 1311 return 0; 1312 } 1313 1314 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev) 1315 { 1316 amdgpu_ras_debugfs_remove_all(adev); 1317 amdgpu_ras_sysfs_remove_all(adev); 1318 return 0; 1319 } 1320 /* ras fs end */ 1321 1322 /* ih begin */ 1323 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj) 1324 { 1325 struct ras_ih_data *data = &obj->ih_data; 1326 struct amdgpu_iv_entry entry; 1327 int ret; 1328 struct ras_err_data err_data = {0, 0, 0, NULL}; 1329 1330 while (data->rptr != data->wptr) { 1331 rmb(); 1332 memcpy(&entry, &data->ring[data->rptr], 1333 data->element_size); 1334 1335 wmb(); 1336 data->rptr = (data->aligned_element_size + 1337 data->rptr) % data->ring_size; 1338 1339 /* Let IP handle its data, maybe we need get the output 1340 * from the callback to udpate the error type/count, etc 1341 */ 1342 if (data->cb) { 1343 ret = data->cb(obj->adev, &err_data, &entry); 1344 /* ue will trigger an interrupt, and in that case 1345 * we need do a reset to recovery the whole system. 1346 * But leave IP do that recovery, here we just dispatch 1347 * the error. 1348 */ 1349 if (ret == AMDGPU_RAS_SUCCESS) { 1350 /* these counts could be left as 0 if 1351 * some blocks do not count error number 1352 */ 1353 obj->err_data.ue_count += err_data.ue_count; 1354 obj->err_data.ce_count += err_data.ce_count; 1355 } 1356 } 1357 } 1358 } 1359 1360 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work) 1361 { 1362 struct ras_ih_data *data = 1363 container_of(work, struct ras_ih_data, ih_work); 1364 struct ras_manager *obj = 1365 container_of(data, struct ras_manager, ih_data); 1366 1367 amdgpu_ras_interrupt_handler(obj); 1368 } 1369 1370 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev, 1371 struct ras_dispatch_if *info) 1372 { 1373 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 1374 struct ras_ih_data *data = &obj->ih_data; 1375 1376 if (!obj) 1377 return -EINVAL; 1378 1379 if (data->inuse == 0) 1380 return 0; 1381 1382 /* Might be overflow... */ 1383 memcpy(&data->ring[data->wptr], info->entry, 1384 data->element_size); 1385 1386 wmb(); 1387 data->wptr = (data->aligned_element_size + 1388 data->wptr) % data->ring_size; 1389 1390 schedule_work(&data->ih_work); 1391 1392 return 0; 1393 } 1394 1395 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev, 1396 struct ras_ih_if *info) 1397 { 1398 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 1399 struct ras_ih_data *data; 1400 1401 if (!obj) 1402 return -EINVAL; 1403 1404 data = &obj->ih_data; 1405 if (data->inuse == 0) 1406 return 0; 1407 1408 cancel_work_sync(&data->ih_work); 1409 1410 kfree(data->ring); 1411 memset(data, 0, sizeof(*data)); 1412 put_obj(obj); 1413 1414 return 0; 1415 } 1416 1417 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev, 1418 struct ras_ih_if *info) 1419 { 1420 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 1421 struct ras_ih_data *data; 1422 1423 if (!obj) { 1424 /* in case we registe the IH before enable ras feature */ 1425 obj = amdgpu_ras_create_obj(adev, &info->head); 1426 if (!obj) 1427 return -EINVAL; 1428 } else 1429 get_obj(obj); 1430 1431 data = &obj->ih_data; 1432 /* add the callback.etc */ 1433 *data = (struct ras_ih_data) { 1434 .inuse = 0, 1435 .cb = info->cb, 1436 .element_size = sizeof(struct amdgpu_iv_entry), 1437 .rptr = 0, 1438 .wptr = 0, 1439 }; 1440 1441 INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler); 1442 1443 data->aligned_element_size = ALIGN(data->element_size, 8); 1444 /* the ring can store 64 iv entries. */ 1445 data->ring_size = 64 * data->aligned_element_size; 1446 data->ring = kmalloc(data->ring_size, GFP_KERNEL); 1447 if (!data->ring) { 1448 put_obj(obj); 1449 return -ENOMEM; 1450 } 1451 1452 /* IH is ready */ 1453 data->inuse = 1; 1454 1455 return 0; 1456 } 1457 1458 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev) 1459 { 1460 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1461 struct ras_manager *obj, *tmp; 1462 1463 list_for_each_entry_safe(obj, tmp, &con->head, node) { 1464 struct ras_ih_if info = { 1465 .head = obj->head, 1466 }; 1467 amdgpu_ras_interrupt_remove_handler(adev, &info); 1468 } 1469 1470 return 0; 1471 } 1472 /* ih end */ 1473 1474 /* traversal all IPs except NBIO to query error counter */ 1475 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev) 1476 { 1477 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1478 struct ras_manager *obj; 1479 1480 if (!con) 1481 return; 1482 1483 list_for_each_entry(obj, &con->head, node) { 1484 struct ras_query_if info = { 1485 .head = obj->head, 1486 }; 1487 1488 /* 1489 * PCIE_BIF IP has one different isr by ras controller 1490 * interrupt, the specific ras counter query will be 1491 * done in that isr. So skip such block from common 1492 * sync flood interrupt isr calling. 1493 */ 1494 if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF) 1495 continue; 1496 1497 amdgpu_ras_error_query(adev, &info); 1498 } 1499 } 1500 1501 /* recovery begin */ 1502 1503 /* return 0 on success. 1504 * caller need free bps. 1505 */ 1506 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev, 1507 struct ras_badpage **bps, unsigned int *count) 1508 { 1509 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1510 struct ras_err_handler_data *data; 1511 int i = 0; 1512 int ret = 0; 1513 1514 if (!con || !con->eh_data || !bps || !count) 1515 return -EINVAL; 1516 1517 mutex_lock(&con->recovery_lock); 1518 data = con->eh_data; 1519 if (!data || data->count == 0) { 1520 *bps = NULL; 1521 ret = -EINVAL; 1522 goto out; 1523 } 1524 1525 *bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL); 1526 if (!*bps) { 1527 ret = -ENOMEM; 1528 goto out; 1529 } 1530 1531 for (; i < data->count; i++) { 1532 (*bps)[i] = (struct ras_badpage){ 1533 .bp = data->bps[i].retired_page, 1534 .size = AMDGPU_GPU_PAGE_SIZE, 1535 .flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED, 1536 }; 1537 1538 if (data->last_reserved <= i) 1539 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING; 1540 else if (data->bps_bo[i] == NULL) 1541 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT; 1542 } 1543 1544 *count = data->count; 1545 out: 1546 mutex_unlock(&con->recovery_lock); 1547 return ret; 1548 } 1549 1550 static void amdgpu_ras_do_recovery(struct work_struct *work) 1551 { 1552 struct amdgpu_ras *ras = 1553 container_of(work, struct amdgpu_ras, recovery_work); 1554 struct amdgpu_device *remote_adev = NULL; 1555 struct amdgpu_device *adev = ras->adev; 1556 struct list_head device_list, *device_list_handle = NULL; 1557 1558 if (!ras->disable_ras_err_cnt_harvest) { 1559 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev); 1560 1561 /* Build list of devices to query RAS related errors */ 1562 if (hive && adev->gmc.xgmi.num_physical_nodes > 1) { 1563 device_list_handle = &hive->device_list; 1564 } else { 1565 INIT_LIST_HEAD(&device_list); 1566 list_add_tail(&adev->gmc.xgmi.head, &device_list); 1567 device_list_handle = &device_list; 1568 } 1569 1570 list_for_each_entry(remote_adev, 1571 device_list_handle, gmc.xgmi.head) 1572 amdgpu_ras_log_on_err_counter(remote_adev); 1573 1574 amdgpu_put_xgmi_hive(hive); 1575 } 1576 1577 if (amdgpu_device_should_recover_gpu(ras->adev)) 1578 amdgpu_device_gpu_recover(ras->adev, NULL); 1579 atomic_set(&ras->in_recovery, 0); 1580 } 1581 1582 /* alloc/realloc bps array */ 1583 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev, 1584 struct ras_err_handler_data *data, int pages) 1585 { 1586 unsigned int old_space = data->count + data->space_left; 1587 unsigned int new_space = old_space + pages; 1588 unsigned int align_space = ALIGN(new_space, 512); 1589 void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL); 1590 struct amdgpu_bo **bps_bo = 1591 kmalloc(align_space * sizeof(*data->bps_bo), GFP_KERNEL); 1592 1593 if (!bps || !bps_bo) { 1594 kfree(bps); 1595 kfree(bps_bo); 1596 return -ENOMEM; 1597 } 1598 1599 if (data->bps) { 1600 memcpy(bps, data->bps, 1601 data->count * sizeof(*data->bps)); 1602 kfree(data->bps); 1603 } 1604 if (data->bps_bo) { 1605 memcpy(bps_bo, data->bps_bo, 1606 data->count * sizeof(*data->bps_bo)); 1607 kfree(data->bps_bo); 1608 } 1609 1610 data->bps = bps; 1611 data->bps_bo = bps_bo; 1612 data->space_left += align_space - old_space; 1613 return 0; 1614 } 1615 1616 /* it deal with vram only. */ 1617 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev, 1618 struct eeprom_table_record *bps, int pages) 1619 { 1620 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1621 struct ras_err_handler_data *data; 1622 int ret = 0; 1623 1624 if (!con || !con->eh_data || !bps || pages <= 0) 1625 return 0; 1626 1627 mutex_lock(&con->recovery_lock); 1628 data = con->eh_data; 1629 if (!data) 1630 goto out; 1631 1632 if (data->space_left <= pages) 1633 if (amdgpu_ras_realloc_eh_data_space(adev, data, pages)) { 1634 ret = -ENOMEM; 1635 goto out; 1636 } 1637 1638 memcpy(&data->bps[data->count], bps, pages * sizeof(*data->bps)); 1639 data->count += pages; 1640 data->space_left -= pages; 1641 1642 out: 1643 mutex_unlock(&con->recovery_lock); 1644 1645 return ret; 1646 } 1647 1648 /* 1649 * write error record array to eeprom, the function should be 1650 * protected by recovery_lock 1651 */ 1652 static int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev) 1653 { 1654 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1655 struct ras_err_handler_data *data; 1656 struct amdgpu_ras_eeprom_control *control; 1657 int save_count; 1658 1659 if (!con || !con->eh_data) 1660 return 0; 1661 1662 control = &con->eeprom_control; 1663 data = con->eh_data; 1664 save_count = data->count - control->num_recs; 1665 /* only new entries are saved */ 1666 if (save_count > 0) { 1667 if (amdgpu_ras_eeprom_process_recods(control, 1668 &data->bps[control->num_recs], 1669 true, 1670 save_count)) { 1671 dev_err(adev->dev, "Failed to save EEPROM table data!"); 1672 return -EIO; 1673 } 1674 1675 dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count); 1676 } 1677 1678 return 0; 1679 } 1680 1681 /* 1682 * read error record array in eeprom and reserve enough space for 1683 * storing new bad pages 1684 */ 1685 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev) 1686 { 1687 struct amdgpu_ras_eeprom_control *control = 1688 &adev->psp.ras.ras->eeprom_control; 1689 struct eeprom_table_record *bps = NULL; 1690 int ret = 0; 1691 1692 /* no bad page record, skip eeprom access */ 1693 if (!control->num_recs || (amdgpu_bad_page_threshold == 0)) 1694 return ret; 1695 1696 bps = kcalloc(control->num_recs, sizeof(*bps), GFP_KERNEL); 1697 if (!bps) 1698 return -ENOMEM; 1699 1700 if (amdgpu_ras_eeprom_process_recods(control, bps, false, 1701 control->num_recs)) { 1702 dev_err(adev->dev, "Failed to load EEPROM table records!"); 1703 ret = -EIO; 1704 goto out; 1705 } 1706 1707 ret = amdgpu_ras_add_bad_pages(adev, bps, control->num_recs); 1708 1709 out: 1710 kfree(bps); 1711 return ret; 1712 } 1713 1714 /* 1715 * check if an address belongs to bad page 1716 * 1717 * Note: this check is only for umc block 1718 */ 1719 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev, 1720 uint64_t addr) 1721 { 1722 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1723 struct ras_err_handler_data *data; 1724 int i; 1725 bool ret = false; 1726 1727 if (!con || !con->eh_data) 1728 return ret; 1729 1730 mutex_lock(&con->recovery_lock); 1731 data = con->eh_data; 1732 if (!data) 1733 goto out; 1734 1735 addr >>= AMDGPU_GPU_PAGE_SHIFT; 1736 for (i = 0; i < data->count; i++) 1737 if (addr == data->bps[i].retired_page) { 1738 ret = true; 1739 goto out; 1740 } 1741 1742 out: 1743 mutex_unlock(&con->recovery_lock); 1744 return ret; 1745 } 1746 1747 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev, 1748 uint32_t max_length) 1749 { 1750 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1751 int tmp_threshold = amdgpu_bad_page_threshold; 1752 u64 val; 1753 1754 /* 1755 * Justification of value bad_page_cnt_threshold in ras structure 1756 * 1757 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length 1758 * in eeprom, and introduce two scenarios accordingly. 1759 * 1760 * Bad page retirement enablement: 1761 * - If amdgpu_bad_page_threshold = -1, 1762 * bad_page_cnt_threshold = typical value by formula. 1763 * 1764 * - When the value from user is 0 < amdgpu_bad_page_threshold < 1765 * max record length in eeprom, use it directly. 1766 * 1767 * Bad page retirement disablement: 1768 * - If amdgpu_bad_page_threshold = 0, bad page retirement 1769 * functionality is disabled, and bad_page_cnt_threshold will 1770 * take no effect. 1771 */ 1772 1773 if (tmp_threshold < -1) 1774 tmp_threshold = -1; 1775 else if (tmp_threshold > max_length) 1776 tmp_threshold = max_length; 1777 1778 if (tmp_threshold == -1) { 1779 val = adev->gmc.mc_vram_size; 1780 do_div(val, RAS_BAD_PAGE_RATE); 1781 con->bad_page_cnt_threshold = min(lower_32_bits(val), 1782 max_length); 1783 } else { 1784 con->bad_page_cnt_threshold = tmp_threshold; 1785 } 1786 } 1787 1788 /* called in gpu recovery/init */ 1789 int amdgpu_ras_reserve_bad_pages(struct amdgpu_device *adev) 1790 { 1791 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1792 struct ras_err_handler_data *data; 1793 uint64_t bp; 1794 struct amdgpu_bo *bo = NULL; 1795 int i, ret = 0; 1796 1797 /* Not reserve bad page when amdgpu_bad_page_threshold == 0. */ 1798 if (!con || !con->eh_data || (amdgpu_bad_page_threshold == 0)) 1799 return 0; 1800 1801 mutex_lock(&con->recovery_lock); 1802 data = con->eh_data; 1803 if (!data) 1804 goto out; 1805 /* reserve vram at driver post stage. */ 1806 for (i = data->last_reserved; i < data->count; i++) { 1807 bp = data->bps[i].retired_page; 1808 1809 /* There are two cases of reserve error should be ignored: 1810 * 1) a ras bad page has been allocated (used by someone); 1811 * 2) a ras bad page has been reserved (duplicate error injection 1812 * for one page); 1813 */ 1814 if (amdgpu_bo_create_kernel_at(adev, bp << AMDGPU_GPU_PAGE_SHIFT, 1815 AMDGPU_GPU_PAGE_SIZE, 1816 AMDGPU_GEM_DOMAIN_VRAM, 1817 &bo, NULL)) 1818 dev_warn(adev->dev, "RAS WARN: reserve vram for " 1819 "retired page %llx fail\n", bp); 1820 1821 data->bps_bo[i] = bo; 1822 data->last_reserved = i + 1; 1823 bo = NULL; 1824 } 1825 1826 /* continue to save bad pages to eeprom even reesrve_vram fails */ 1827 ret = amdgpu_ras_save_bad_pages(adev); 1828 out: 1829 mutex_unlock(&con->recovery_lock); 1830 return ret; 1831 } 1832 1833 /* called when driver unload */ 1834 static int amdgpu_ras_release_bad_pages(struct amdgpu_device *adev) 1835 { 1836 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1837 struct ras_err_handler_data *data; 1838 struct amdgpu_bo *bo; 1839 int i; 1840 1841 if (!con || !con->eh_data) 1842 return 0; 1843 1844 mutex_lock(&con->recovery_lock); 1845 data = con->eh_data; 1846 if (!data) 1847 goto out; 1848 1849 for (i = data->last_reserved - 1; i >= 0; i--) { 1850 bo = data->bps_bo[i]; 1851 1852 amdgpu_bo_free_kernel(&bo, NULL, NULL); 1853 1854 data->bps_bo[i] = bo; 1855 data->last_reserved = i; 1856 } 1857 out: 1858 mutex_unlock(&con->recovery_lock); 1859 return 0; 1860 } 1861 1862 int amdgpu_ras_recovery_init(struct amdgpu_device *adev) 1863 { 1864 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1865 struct ras_err_handler_data **data; 1866 uint32_t max_eeprom_records_len = 0; 1867 bool exc_err_limit = false; 1868 int ret; 1869 1870 if (con) 1871 data = &con->eh_data; 1872 else 1873 return 0; 1874 1875 *data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO); 1876 if (!*data) { 1877 ret = -ENOMEM; 1878 goto out; 1879 } 1880 1881 mutex_init(&con->recovery_lock); 1882 INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery); 1883 atomic_set(&con->in_recovery, 0); 1884 con->adev = adev; 1885 1886 max_eeprom_records_len = amdgpu_ras_eeprom_get_record_max_length(); 1887 amdgpu_ras_validate_threshold(adev, max_eeprom_records_len); 1888 1889 ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit); 1890 /* 1891 * This calling fails when exc_err_limit is true or 1892 * ret != 0. 1893 */ 1894 if (exc_err_limit || ret) 1895 goto free; 1896 1897 if (con->eeprom_control.num_recs) { 1898 ret = amdgpu_ras_load_bad_pages(adev); 1899 if (ret) 1900 goto free; 1901 ret = amdgpu_ras_reserve_bad_pages(adev); 1902 if (ret) 1903 goto release; 1904 } 1905 1906 return 0; 1907 1908 release: 1909 amdgpu_ras_release_bad_pages(adev); 1910 free: 1911 kfree((*data)->bps); 1912 kfree((*data)->bps_bo); 1913 kfree(*data); 1914 con->eh_data = NULL; 1915 out: 1916 dev_warn(adev->dev, "Failed to initialize ras recovery!\n"); 1917 1918 /* 1919 * Except error threshold exceeding case, other failure cases in this 1920 * function would not fail amdgpu driver init. 1921 */ 1922 if (!exc_err_limit) 1923 ret = 0; 1924 else 1925 ret = -EINVAL; 1926 1927 return ret; 1928 } 1929 1930 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev) 1931 { 1932 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1933 struct ras_err_handler_data *data = con->eh_data; 1934 1935 /* recovery_init failed to init it, fini is useless */ 1936 if (!data) 1937 return 0; 1938 1939 cancel_work_sync(&con->recovery_work); 1940 amdgpu_ras_release_bad_pages(adev); 1941 1942 mutex_lock(&con->recovery_lock); 1943 con->eh_data = NULL; 1944 kfree(data->bps); 1945 kfree(data->bps_bo); 1946 kfree(data); 1947 mutex_unlock(&con->recovery_lock); 1948 1949 return 0; 1950 } 1951 /* recovery end */ 1952 1953 /* return 0 if ras will reset gpu and repost.*/ 1954 int amdgpu_ras_request_reset_on_boot(struct amdgpu_device *adev, 1955 unsigned int block) 1956 { 1957 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 1958 1959 if (!ras) 1960 return -EINVAL; 1961 1962 ras->flags |= AMDGPU_RAS_FLAG_INIT_NEED_RESET; 1963 return 0; 1964 } 1965 1966 static int amdgpu_ras_check_asic_type(struct amdgpu_device *adev) 1967 { 1968 if (adev->asic_type != CHIP_VEGA10 && 1969 adev->asic_type != CHIP_VEGA20 && 1970 adev->asic_type != CHIP_ARCTURUS && 1971 adev->asic_type != CHIP_SIENNA_CICHLID) 1972 return 1; 1973 else 1974 return 0; 1975 } 1976 1977 /* 1978 * check hardware's ras ability which will be saved in hw_supported. 1979 * if hardware does not support ras, we can skip some ras initializtion and 1980 * forbid some ras operations from IP. 1981 * if software itself, say boot parameter, limit the ras ability. We still 1982 * need allow IP do some limited operations, like disable. In such case, 1983 * we have to initialize ras as normal. but need check if operation is 1984 * allowed or not in each function. 1985 */ 1986 static void amdgpu_ras_check_supported(struct amdgpu_device *adev, 1987 uint32_t *hw_supported, uint32_t *supported) 1988 { 1989 *hw_supported = 0; 1990 *supported = 0; 1991 1992 if (amdgpu_sriov_vf(adev) || !adev->is_atom_fw || 1993 amdgpu_ras_check_asic_type(adev)) 1994 return; 1995 1996 if (amdgpu_atomfirmware_mem_ecc_supported(adev)) { 1997 dev_info(adev->dev, "HBM ECC is active.\n"); 1998 *hw_supported |= (1 << AMDGPU_RAS_BLOCK__UMC | 1999 1 << AMDGPU_RAS_BLOCK__DF); 2000 } else 2001 dev_info(adev->dev, "HBM ECC is not presented.\n"); 2002 2003 if (amdgpu_atomfirmware_sram_ecc_supported(adev)) { 2004 dev_info(adev->dev, "SRAM ECC is active.\n"); 2005 *hw_supported |= ~(1 << AMDGPU_RAS_BLOCK__UMC | 2006 1 << AMDGPU_RAS_BLOCK__DF); 2007 } else 2008 dev_info(adev->dev, "SRAM ECC is not presented.\n"); 2009 2010 /* hw_supported needs to be aligned with RAS block mask. */ 2011 *hw_supported &= AMDGPU_RAS_BLOCK_MASK; 2012 2013 *supported = amdgpu_ras_enable == 0 ? 2014 0 : *hw_supported & amdgpu_ras_mask; 2015 adev->ras_features = *supported; 2016 } 2017 2018 int amdgpu_ras_init(struct amdgpu_device *adev) 2019 { 2020 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2021 int r; 2022 2023 if (con) 2024 return 0; 2025 2026 con = kmalloc(sizeof(struct amdgpu_ras) + 2027 sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT, 2028 GFP_KERNEL|__GFP_ZERO); 2029 if (!con) 2030 return -ENOMEM; 2031 2032 con->objs = (struct ras_manager *)(con + 1); 2033 2034 amdgpu_ras_set_context(adev, con); 2035 2036 amdgpu_ras_check_supported(adev, &con->hw_supported, 2037 &con->supported); 2038 if (!con->hw_supported || (adev->asic_type == CHIP_VEGA10)) { 2039 r = 0; 2040 goto release_con; 2041 } 2042 2043 con->features = 0; 2044 INIT_LIST_HEAD(&con->head); 2045 /* Might need get this flag from vbios. */ 2046 con->flags = RAS_DEFAULT_FLAGS; 2047 2048 if (adev->nbio.funcs->init_ras_controller_interrupt) { 2049 r = adev->nbio.funcs->init_ras_controller_interrupt(adev); 2050 if (r) 2051 goto release_con; 2052 } 2053 2054 if (adev->nbio.funcs->init_ras_err_event_athub_interrupt) { 2055 r = adev->nbio.funcs->init_ras_err_event_athub_interrupt(adev); 2056 if (r) 2057 goto release_con; 2058 } 2059 2060 if (amdgpu_ras_fs_init(adev)) { 2061 r = -EINVAL; 2062 goto release_con; 2063 } 2064 2065 dev_info(adev->dev, "RAS INFO: ras initialized successfully, " 2066 "hardware ability[%x] ras_mask[%x]\n", 2067 con->hw_supported, con->supported); 2068 return 0; 2069 release_con: 2070 amdgpu_ras_set_context(adev, NULL); 2071 kfree(con); 2072 2073 return r; 2074 } 2075 2076 /* helper function to handle common stuff in ip late init phase */ 2077 int amdgpu_ras_late_init(struct amdgpu_device *adev, 2078 struct ras_common_if *ras_block, 2079 struct ras_fs_if *fs_info, 2080 struct ras_ih_if *ih_info) 2081 { 2082 int r; 2083 2084 /* disable RAS feature per IP block if it is not supported */ 2085 if (!amdgpu_ras_is_supported(adev, ras_block->block)) { 2086 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0); 2087 return 0; 2088 } 2089 2090 r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1); 2091 if (r) { 2092 if (r == -EAGAIN) { 2093 /* request gpu reset. will run again */ 2094 amdgpu_ras_request_reset_on_boot(adev, 2095 ras_block->block); 2096 return 0; 2097 } else if (adev->in_suspend || amdgpu_in_reset(adev)) { 2098 /* in resume phase, if fail to enable ras, 2099 * clean up all ras fs nodes, and disable ras */ 2100 goto cleanup; 2101 } else 2102 return r; 2103 } 2104 2105 /* in resume phase, no need to create ras fs node */ 2106 if (adev->in_suspend || amdgpu_in_reset(adev)) 2107 return 0; 2108 2109 if (ih_info->cb) { 2110 r = amdgpu_ras_interrupt_add_handler(adev, ih_info); 2111 if (r) 2112 goto interrupt; 2113 } 2114 2115 r = amdgpu_ras_sysfs_create(adev, fs_info); 2116 if (r) 2117 goto sysfs; 2118 2119 return 0; 2120 cleanup: 2121 amdgpu_ras_sysfs_remove(adev, ras_block); 2122 sysfs: 2123 if (ih_info->cb) 2124 amdgpu_ras_interrupt_remove_handler(adev, ih_info); 2125 interrupt: 2126 amdgpu_ras_feature_enable(adev, ras_block, 0); 2127 return r; 2128 } 2129 2130 /* helper function to remove ras fs node and interrupt handler */ 2131 void amdgpu_ras_late_fini(struct amdgpu_device *adev, 2132 struct ras_common_if *ras_block, 2133 struct ras_ih_if *ih_info) 2134 { 2135 if (!ras_block || !ih_info) 2136 return; 2137 2138 amdgpu_ras_sysfs_remove(adev, ras_block); 2139 if (ih_info->cb) 2140 amdgpu_ras_interrupt_remove_handler(adev, ih_info); 2141 amdgpu_ras_feature_enable(adev, ras_block, 0); 2142 } 2143 2144 /* do some init work after IP late init as dependence. 2145 * and it runs in resume/gpu reset/booting up cases. 2146 */ 2147 void amdgpu_ras_resume(struct amdgpu_device *adev) 2148 { 2149 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2150 struct ras_manager *obj, *tmp; 2151 2152 if (!con) 2153 return; 2154 2155 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) { 2156 /* Set up all other IPs which are not implemented. There is a 2157 * tricky thing that IP's actual ras error type should be 2158 * MULTI_UNCORRECTABLE, but as driver does not handle it, so 2159 * ERROR_NONE make sense anyway. 2160 */ 2161 amdgpu_ras_enable_all_features(adev, 1); 2162 2163 /* We enable ras on all hw_supported block, but as boot 2164 * parameter might disable some of them and one or more IP has 2165 * not implemented yet. So we disable them on behalf. 2166 */ 2167 list_for_each_entry_safe(obj, tmp, &con->head, node) { 2168 if (!amdgpu_ras_is_supported(adev, obj->head.block)) { 2169 amdgpu_ras_feature_enable(adev, &obj->head, 0); 2170 /* there should be no any reference. */ 2171 WARN_ON(alive_obj(obj)); 2172 } 2173 } 2174 } 2175 2176 if (con->flags & AMDGPU_RAS_FLAG_INIT_NEED_RESET) { 2177 con->flags &= ~AMDGPU_RAS_FLAG_INIT_NEED_RESET; 2178 /* setup ras obj state as disabled. 2179 * for init_by_vbios case. 2180 * if we want to enable ras, just enable it in a normal way. 2181 * If we want do disable it, need setup ras obj as enabled, 2182 * then issue another TA disable cmd. 2183 * See feature_enable_on_boot 2184 */ 2185 amdgpu_ras_disable_all_features(adev, 1); 2186 amdgpu_ras_reset_gpu(adev); 2187 } 2188 } 2189 2190 void amdgpu_ras_suspend(struct amdgpu_device *adev) 2191 { 2192 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2193 2194 if (!con) 2195 return; 2196 2197 amdgpu_ras_disable_all_features(adev, 0); 2198 /* Make sure all ras objects are disabled. */ 2199 if (con->features) 2200 amdgpu_ras_disable_all_features(adev, 1); 2201 } 2202 2203 /* do some fini work before IP fini as dependence */ 2204 int amdgpu_ras_pre_fini(struct amdgpu_device *adev) 2205 { 2206 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2207 2208 if (!con) 2209 return 0; 2210 2211 /* Need disable ras on all IPs here before ip [hw/sw]fini */ 2212 amdgpu_ras_disable_all_features(adev, 0); 2213 amdgpu_ras_recovery_fini(adev); 2214 return 0; 2215 } 2216 2217 int amdgpu_ras_fini(struct amdgpu_device *adev) 2218 { 2219 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2220 2221 if (!con) 2222 return 0; 2223 2224 amdgpu_ras_fs_fini(adev); 2225 amdgpu_ras_interrupt_remove_all(adev); 2226 2227 WARN(con->features, "Feature mask is not cleared"); 2228 2229 if (con->features) 2230 amdgpu_ras_disable_all_features(adev, 1); 2231 2232 amdgpu_ras_set_context(adev, NULL); 2233 kfree(con); 2234 2235 return 0; 2236 } 2237 2238 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev) 2239 { 2240 uint32_t hw_supported, supported; 2241 2242 amdgpu_ras_check_supported(adev, &hw_supported, &supported); 2243 if (!hw_supported) 2244 return; 2245 2246 if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) { 2247 dev_info(adev->dev, "uncorrectable hardware error" 2248 "(ERREVENT_ATHUB_INTERRUPT) detected!\n"); 2249 2250 amdgpu_ras_reset_gpu(adev); 2251 } 2252 } 2253 2254 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev) 2255 { 2256 if (adev->asic_type == CHIP_VEGA20 && 2257 adev->pm.fw_version <= 0x283400) { 2258 return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) && 2259 amdgpu_ras_intr_triggered(); 2260 } 2261 2262 return false; 2263 } 2264 2265 bool amdgpu_ras_check_err_threshold(struct amdgpu_device *adev) 2266 { 2267 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2268 bool exc_err_limit = false; 2269 2270 if (con && (amdgpu_bad_page_threshold != 0)) 2271 amdgpu_ras_eeprom_check_err_threshold(&con->eeprom_control, 2272 &exc_err_limit); 2273 2274 /* 2275 * We are only interested in variable exc_err_limit, 2276 * as it says if GPU is in bad state or not. 2277 */ 2278 return exc_err_limit; 2279 } 2280