1 /* 2 * Copyright 2016 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Author: Huang Rui 23 * 24 */ 25 #ifndef __AMDGPU_PSP_H__ 26 #define __AMDGPU_PSP_H__ 27 28 #include "amdgpu.h" 29 #include "psp_gfx_if.h" 30 #include "ta_xgmi_if.h" 31 #include "ta_ras_if.h" 32 #include "ta_rap_if.h" 33 #include "ta_secureDisplay_if.h" 34 35 #define PSP_FENCE_BUFFER_SIZE 0x1000 36 #define PSP_CMD_BUFFER_SIZE 0x1000 37 #define PSP_1_MEG 0x100000 38 #define PSP_TMR_SIZE(adev) ((adev)->asic_type == CHIP_ALDEBARAN ? 0x800000 : 0x400000) 39 #define PSP_TMR_ALIGNMENT 0x100000 40 #define PSP_FW_NAME_LEN 0x24 41 42 extern const struct attribute_group amdgpu_flash_attr_group; 43 44 enum psp_shared_mem_size { 45 PSP_ASD_SHARED_MEM_SIZE = 0x0, 46 PSP_XGMI_SHARED_MEM_SIZE = 0x4000, 47 PSP_RAS_SHARED_MEM_SIZE = 0x4000, 48 PSP_HDCP_SHARED_MEM_SIZE = 0x4000, 49 PSP_DTM_SHARED_MEM_SIZE = 0x4000, 50 PSP_RAP_SHARED_MEM_SIZE = 0x4000, 51 PSP_SECUREDISPLAY_SHARED_MEM_SIZE = 0x4000, 52 }; 53 54 enum ta_type_id { 55 TA_TYPE_XGMI = 1, 56 TA_TYPE_RAS, 57 TA_TYPE_HDCP, 58 TA_TYPE_DTM, 59 TA_TYPE_RAP, 60 TA_TYPE_SECUREDISPLAY, 61 62 TA_TYPE_MAX_INDEX, 63 }; 64 65 struct psp_context; 66 struct psp_xgmi_node_info; 67 struct psp_xgmi_topology_info; 68 struct psp_bin_desc; 69 70 enum psp_bootloader_cmd { 71 PSP_BL__LOAD_SYSDRV = 0x10000, 72 PSP_BL__LOAD_SOSDRV = 0x20000, 73 PSP_BL__LOAD_KEY_DATABASE = 0x80000, 74 PSP_BL__LOAD_SOCDRV = 0xB0000, 75 PSP_BL__LOAD_DBGDRV = 0xC0000, 76 PSP_BL__LOAD_INTFDRV = 0xD0000, 77 PSP_BL__LOAD_RASDRV = 0xE0000, 78 PSP_BL__DRAM_LONG_TRAIN = 0x100000, 79 PSP_BL__DRAM_SHORT_TRAIN = 0x200000, 80 PSP_BL__LOAD_TOS_SPL_TABLE = 0x10000000, 81 }; 82 83 enum psp_ring_type { 84 PSP_RING_TYPE__INVALID = 0, 85 /* 86 * These values map to the way the PSP kernel identifies the 87 * rings. 88 */ 89 PSP_RING_TYPE__UM = 1, /* User mode ring (formerly called RBI) */ 90 PSP_RING_TYPE__KM = 2 /* Kernel mode ring (formerly called GPCOM) */ 91 }; 92 93 struct psp_ring { 94 enum psp_ring_type ring_type; 95 struct psp_gfx_rb_frame *ring_mem; 96 uint64_t ring_mem_mc_addr; 97 void *ring_mem_handle; 98 uint32_t ring_size; 99 uint32_t ring_wptr; 100 }; 101 102 /* More registers may will be supported */ 103 enum psp_reg_prog_id { 104 PSP_REG_IH_RB_CNTL = 0, /* register IH_RB_CNTL */ 105 PSP_REG_IH_RB_CNTL_RING1 = 1, /* register IH_RB_CNTL_RING1 */ 106 PSP_REG_IH_RB_CNTL_RING2 = 2, /* register IH_RB_CNTL_RING2 */ 107 PSP_REG_LAST 108 }; 109 110 struct psp_funcs { 111 int (*init_microcode)(struct psp_context *psp); 112 int (*bootloader_load_kdb)(struct psp_context *psp); 113 int (*bootloader_load_spl)(struct psp_context *psp); 114 int (*bootloader_load_sysdrv)(struct psp_context *psp); 115 int (*bootloader_load_soc_drv)(struct psp_context *psp); 116 int (*bootloader_load_intf_drv)(struct psp_context *psp); 117 int (*bootloader_load_dbg_drv)(struct psp_context *psp); 118 int (*bootloader_load_ras_drv)(struct psp_context *psp); 119 int (*bootloader_load_sos)(struct psp_context *psp); 120 int (*ring_create)(struct psp_context *psp, 121 enum psp_ring_type ring_type); 122 int (*ring_stop)(struct psp_context *psp, 123 enum psp_ring_type ring_type); 124 int (*ring_destroy)(struct psp_context *psp, 125 enum psp_ring_type ring_type); 126 bool (*smu_reload_quirk)(struct psp_context *psp); 127 int (*mode1_reset)(struct psp_context *psp); 128 int (*mem_training)(struct psp_context *psp, uint32_t ops); 129 uint32_t (*ring_get_wptr)(struct psp_context *psp); 130 void (*ring_set_wptr)(struct psp_context *psp, uint32_t value); 131 int (*load_usbc_pd_fw)(struct psp_context *psp, uint64_t fw_pri_mc_addr); 132 int (*read_usbc_pd_fw)(struct psp_context *psp, uint32_t *fw_ver); 133 int (*update_spirom)(struct psp_context *psp, uint64_t fw_pri_mc_addr); 134 int (*vbflash_stat)(struct psp_context *psp); 135 int (*fatal_error_recovery_quirk)(struct psp_context *psp); 136 }; 137 138 struct ta_funcs { 139 int (*fn_ta_initialize)(struct psp_context *psp); 140 int (*fn_ta_invoke)(struct psp_context *psp, uint32_t ta_cmd_id); 141 int (*fn_ta_terminate)(struct psp_context *psp); 142 }; 143 144 #define AMDGPU_XGMI_MAX_CONNECTED_NODES 64 145 struct psp_xgmi_node_info { 146 uint64_t node_id; 147 uint8_t num_hops; 148 uint8_t is_sharing_enabled; 149 enum ta_xgmi_assigned_sdma_engine sdma_engine; 150 uint8_t num_links; 151 }; 152 153 struct psp_xgmi_topology_info { 154 uint32_t num_nodes; 155 struct psp_xgmi_node_info nodes[AMDGPU_XGMI_MAX_CONNECTED_NODES]; 156 }; 157 158 struct psp_bin_desc { 159 uint32_t fw_version; 160 uint32_t feature_version; 161 uint32_t size_bytes; 162 uint8_t *start_addr; 163 }; 164 165 struct ta_mem_context { 166 struct amdgpu_bo *shared_bo; 167 uint64_t shared_mc_addr; 168 void *shared_buf; 169 enum psp_shared_mem_size shared_mem_size; 170 }; 171 172 struct ta_context { 173 bool initialized; 174 uint32_t session_id; 175 uint32_t resp_status; 176 struct ta_mem_context mem_context; 177 struct psp_bin_desc bin_desc; 178 enum psp_gfx_cmd_id ta_load_type; 179 enum ta_type_id ta_type; 180 }; 181 182 struct ta_cp_context { 183 struct ta_context context; 184 struct mutex mutex; 185 }; 186 187 struct psp_xgmi_context { 188 struct ta_context context; 189 struct psp_xgmi_topology_info top_info; 190 bool supports_extended_data; 191 }; 192 193 struct psp_ras_context { 194 struct ta_context context; 195 struct amdgpu_ras *ras; 196 }; 197 198 #define MEM_TRAIN_SYSTEM_SIGNATURE 0x54534942 199 #define GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES 0x1000 200 #define GDDR6_MEM_TRAINING_OFFSET 0x8000 201 /*Define the VRAM size that will be encroached by BIST training.*/ 202 #define GDDR6_MEM_TRAINING_ENCROACHED_SIZE 0x2000000 203 204 enum psp_memory_training_init_flag { 205 PSP_MEM_TRAIN_NOT_SUPPORT = 0x0, 206 PSP_MEM_TRAIN_SUPPORT = 0x1, 207 PSP_MEM_TRAIN_INIT_FAILED = 0x2, 208 PSP_MEM_TRAIN_RESERVE_SUCCESS = 0x4, 209 PSP_MEM_TRAIN_INIT_SUCCESS = 0x8, 210 }; 211 212 enum psp_memory_training_ops { 213 PSP_MEM_TRAIN_SEND_LONG_MSG = 0x1, 214 PSP_MEM_TRAIN_SAVE = 0x2, 215 PSP_MEM_TRAIN_RESTORE = 0x4, 216 PSP_MEM_TRAIN_SEND_SHORT_MSG = 0x8, 217 PSP_MEM_TRAIN_COLD_BOOT = PSP_MEM_TRAIN_SEND_LONG_MSG, 218 PSP_MEM_TRAIN_RESUME = PSP_MEM_TRAIN_SEND_SHORT_MSG, 219 }; 220 221 struct psp_memory_training_context { 222 /*training data size*/ 223 u64 train_data_size; 224 /* 225 * sys_cache 226 * cpu virtual address 227 * system memory buffer that used to store the training data. 228 */ 229 void *sys_cache; 230 231 /*vram offset of the p2c training data*/ 232 u64 p2c_train_data_offset; 233 234 /*vram offset of the c2p training data*/ 235 u64 c2p_train_data_offset; 236 struct amdgpu_bo *c2p_bo; 237 238 enum psp_memory_training_init_flag init; 239 u32 training_cnt; 240 bool enable_mem_training; 241 }; 242 243 /** PSP runtime DB **/ 244 #define PSP_RUNTIME_DB_SIZE_IN_BYTES 0x10000 245 #define PSP_RUNTIME_DB_OFFSET 0x100000 246 #define PSP_RUNTIME_DB_COOKIE_ID 0x0ed5 247 #define PSP_RUNTIME_DB_VER_1 0x0100 248 #define PSP_RUNTIME_DB_DIAG_ENTRY_MAX_COUNT 0x40 249 250 enum psp_runtime_entry_type { 251 PSP_RUNTIME_ENTRY_TYPE_INVALID = 0x0, 252 PSP_RUNTIME_ENTRY_TYPE_TEST = 0x1, 253 PSP_RUNTIME_ENTRY_TYPE_MGPU_COMMON = 0x2, /* Common mGPU runtime data */ 254 PSP_RUNTIME_ENTRY_TYPE_MGPU_WAFL = 0x3, /* WAFL runtime data */ 255 PSP_RUNTIME_ENTRY_TYPE_MGPU_XGMI = 0x4, /* XGMI runtime data */ 256 PSP_RUNTIME_ENTRY_TYPE_BOOT_CONFIG = 0x5, /* Boot Config runtime data */ 257 PSP_RUNTIME_ENTRY_TYPE_PPTABLE_ERR_STATUS = 0x6, /* SCPM validation data */ 258 }; 259 260 /* PSP runtime DB header */ 261 struct psp_runtime_data_header { 262 /* determine the existence of runtime db */ 263 uint16_t cookie; 264 /* version of runtime db */ 265 uint16_t version; 266 }; 267 268 /* PSP runtime DB entry */ 269 struct psp_runtime_entry { 270 /* type of runtime db entry */ 271 uint32_t entry_type; 272 /* offset of entry in bytes */ 273 uint16_t offset; 274 /* size of entry in bytes */ 275 uint16_t size; 276 }; 277 278 /* PSP runtime DB directory */ 279 struct psp_runtime_data_directory { 280 /* number of valid entries */ 281 uint16_t entry_count; 282 /* db entries*/ 283 struct psp_runtime_entry entry_list[PSP_RUNTIME_DB_DIAG_ENTRY_MAX_COUNT]; 284 }; 285 286 /* PSP runtime DB boot config feature bitmask */ 287 enum psp_runtime_boot_cfg_feature { 288 BOOT_CFG_FEATURE_GECC = 0x1, 289 BOOT_CFG_FEATURE_TWO_STAGE_DRAM_TRAINING = 0x2, 290 }; 291 292 /* PSP run time DB SCPM authentication defines */ 293 enum psp_runtime_scpm_authentication { 294 SCPM_DISABLE = 0x0, 295 SCPM_ENABLE = 0x1, 296 SCPM_ENABLE_WITH_SCPM_ERR = 0x2, 297 }; 298 299 /* PSP runtime DB boot config entry */ 300 struct psp_runtime_boot_cfg_entry { 301 uint32_t boot_cfg_bitmask; 302 uint32_t reserved; 303 }; 304 305 /* PSP runtime DB SCPM entry */ 306 struct psp_runtime_scpm_entry { 307 enum psp_runtime_scpm_authentication scpm_status; 308 }; 309 310 struct psp_context { 311 struct amdgpu_device *adev; 312 struct psp_ring km_ring; 313 struct psp_gfx_cmd_resp *cmd; 314 315 const struct psp_funcs *funcs; 316 const struct ta_funcs *ta_funcs; 317 318 /* firmware buffer */ 319 struct amdgpu_bo *fw_pri_bo; 320 uint64_t fw_pri_mc_addr; 321 void *fw_pri_buf; 322 323 /* sos firmware */ 324 const struct firmware *sos_fw; 325 struct psp_bin_desc sys; 326 struct psp_bin_desc sos; 327 struct psp_bin_desc toc; 328 struct psp_bin_desc kdb; 329 struct psp_bin_desc spl; 330 struct psp_bin_desc rl; 331 struct psp_bin_desc soc_drv; 332 struct psp_bin_desc intf_drv; 333 struct psp_bin_desc dbg_drv; 334 struct psp_bin_desc ras_drv; 335 336 /* tmr buffer */ 337 struct amdgpu_bo *tmr_bo; 338 uint64_t tmr_mc_addr; 339 340 /* asd firmware */ 341 const struct firmware *asd_fw; 342 343 /* toc firmware */ 344 const struct firmware *toc_fw; 345 346 /* cap firmware */ 347 const struct firmware *cap_fw; 348 349 /* fence buffer */ 350 struct amdgpu_bo *fence_buf_bo; 351 uint64_t fence_buf_mc_addr; 352 void *fence_buf; 353 354 /* cmd buffer */ 355 struct amdgpu_bo *cmd_buf_bo; 356 uint64_t cmd_buf_mc_addr; 357 struct psp_gfx_cmd_resp *cmd_buf_mem; 358 359 /* fence value associated with cmd buffer */ 360 atomic_t fence_value; 361 /* flag to mark whether gfx fw autoload is supported or not */ 362 bool autoload_supported; 363 /* flag to mark whether df cstate management centralized to PMFW */ 364 bool pmfw_centralized_cstate_management; 365 366 /* xgmi ta firmware and buffer */ 367 const struct firmware *ta_fw; 368 uint32_t ta_fw_version; 369 370 uint32_t cap_fw_version; 371 uint32_t cap_feature_version; 372 uint32_t cap_ucode_size; 373 374 struct ta_context asd_context; 375 struct psp_xgmi_context xgmi_context; 376 struct psp_ras_context ras_context; 377 struct ta_cp_context hdcp_context; 378 struct ta_cp_context dtm_context; 379 struct ta_cp_context rap_context; 380 struct ta_cp_context securedisplay_context; 381 struct mutex mutex; 382 struct psp_memory_training_context mem_train_ctx; 383 384 uint32_t boot_cfg_bitmask; 385 386 /* firmware upgrades supported */ 387 bool sup_pd_fw_up; 388 bool sup_ifwi_up; 389 390 char *vbflash_tmp_buf; 391 size_t vbflash_image_size; 392 bool vbflash_done; 393 }; 394 395 struct amdgpu_psp_funcs { 396 bool (*check_fw_loading_status)(struct amdgpu_device *adev, 397 enum AMDGPU_UCODE_ID); 398 }; 399 400 401 #define psp_ring_create(psp, type) (psp)->funcs->ring_create((psp), (type)) 402 #define psp_ring_stop(psp, type) (psp)->funcs->ring_stop((psp), (type)) 403 #define psp_ring_destroy(psp, type) ((psp)->funcs->ring_destroy((psp), (type))) 404 #define psp_init_microcode(psp) \ 405 ((psp)->funcs->init_microcode ? (psp)->funcs->init_microcode((psp)) : 0) 406 #define psp_bootloader_load_kdb(psp) \ 407 ((psp)->funcs->bootloader_load_kdb ? (psp)->funcs->bootloader_load_kdb((psp)) : 0) 408 #define psp_bootloader_load_spl(psp) \ 409 ((psp)->funcs->bootloader_load_spl ? (psp)->funcs->bootloader_load_spl((psp)) : 0) 410 #define psp_bootloader_load_sysdrv(psp) \ 411 ((psp)->funcs->bootloader_load_sysdrv ? (psp)->funcs->bootloader_load_sysdrv((psp)) : 0) 412 #define psp_bootloader_load_soc_drv(psp) \ 413 ((psp)->funcs->bootloader_load_soc_drv ? (psp)->funcs->bootloader_load_soc_drv((psp)) : 0) 414 #define psp_bootloader_load_intf_drv(psp) \ 415 ((psp)->funcs->bootloader_load_intf_drv ? (psp)->funcs->bootloader_load_intf_drv((psp)) : 0) 416 #define psp_bootloader_load_dbg_drv(psp) \ 417 ((psp)->funcs->bootloader_load_dbg_drv ? (psp)->funcs->bootloader_load_dbg_drv((psp)) : 0) 418 #define psp_bootloader_load_ras_drv(psp) \ 419 ((psp)->funcs->bootloader_load_ras_drv ? \ 420 (psp)->funcs->bootloader_load_ras_drv((psp)) : 0) 421 #define psp_bootloader_load_sos(psp) \ 422 ((psp)->funcs->bootloader_load_sos ? (psp)->funcs->bootloader_load_sos((psp)) : 0) 423 #define psp_smu_reload_quirk(psp) \ 424 ((psp)->funcs->smu_reload_quirk ? (psp)->funcs->smu_reload_quirk((psp)) : false) 425 #define psp_mode1_reset(psp) \ 426 ((psp)->funcs->mode1_reset ? (psp)->funcs->mode1_reset((psp)) : false) 427 #define psp_mem_training(psp, ops) \ 428 ((psp)->funcs->mem_training ? (psp)->funcs->mem_training((psp), (ops)) : 0) 429 430 #define psp_ring_get_wptr(psp) (psp)->funcs->ring_get_wptr((psp)) 431 #define psp_ring_set_wptr(psp, value) (psp)->funcs->ring_set_wptr((psp), (value)) 432 433 #define psp_load_usbc_pd_fw(psp, fw_pri_mc_addr) \ 434 ((psp)->funcs->load_usbc_pd_fw ? \ 435 (psp)->funcs->load_usbc_pd_fw((psp), (fw_pri_mc_addr)) : -EINVAL) 436 437 #define psp_read_usbc_pd_fw(psp, fw_ver) \ 438 ((psp)->funcs->read_usbc_pd_fw ? \ 439 (psp)->funcs->read_usbc_pd_fw((psp), fw_ver) : -EINVAL) 440 441 #define psp_update_spirom(psp, fw_pri_mc_addr) \ 442 ((psp)->funcs->update_spirom ? \ 443 (psp)->funcs->update_spirom((psp), fw_pri_mc_addr) : -EINVAL) 444 445 #define psp_vbflash_status(psp) \ 446 ((psp)->funcs->vbflash_stat ? \ 447 (psp)->funcs->vbflash_stat((psp)) : -EINVAL) 448 449 #define psp_fatal_error_recovery_quirk(psp) \ 450 ((psp)->funcs->fatal_error_recovery_quirk ? \ 451 (psp)->funcs->fatal_error_recovery_quirk((psp)) : 0) 452 453 extern const struct amd_ip_funcs psp_ip_funcs; 454 455 extern const struct amdgpu_ip_block_version psp_v3_1_ip_block; 456 extern const struct amdgpu_ip_block_version psp_v10_0_ip_block; 457 extern const struct amdgpu_ip_block_version psp_v11_0_ip_block; 458 extern const struct amdgpu_ip_block_version psp_v11_0_8_ip_block; 459 extern const struct amdgpu_ip_block_version psp_v12_0_ip_block; 460 extern const struct amdgpu_ip_block_version psp_v13_0_ip_block; 461 extern const struct amdgpu_ip_block_version psp_v13_0_4_ip_block; 462 463 extern int psp_wait_for(struct psp_context *psp, uint32_t reg_index, 464 uint32_t field_val, uint32_t mask, bool check_changed); 465 extern int psp_wait_for_spirom_update(struct psp_context *psp, uint32_t reg_index, 466 uint32_t field_val, uint32_t mask, uint32_t msec_timeout); 467 468 int psp_execute_ip_fw_load(struct psp_context *psp, 469 struct amdgpu_firmware_info *ucode); 470 471 int psp_gpu_reset(struct amdgpu_device *adev); 472 473 int psp_ta_init_shared_buf(struct psp_context *psp, 474 struct ta_mem_context *mem_ctx); 475 void psp_ta_free_shared_buf(struct ta_mem_context *mem_ctx); 476 int psp_ta_unload(struct psp_context *psp, struct ta_context *context); 477 int psp_ta_load(struct psp_context *psp, struct ta_context *context); 478 int psp_ta_invoke(struct psp_context *psp, 479 uint32_t ta_cmd_id, 480 struct ta_context *context); 481 482 int psp_xgmi_initialize(struct psp_context *psp, bool set_extended_data, bool load_ta); 483 int psp_xgmi_terminate(struct psp_context *psp); 484 int psp_xgmi_invoke(struct psp_context *psp, uint32_t ta_cmd_id); 485 int psp_xgmi_get_hive_id(struct psp_context *psp, uint64_t *hive_id); 486 int psp_xgmi_get_node_id(struct psp_context *psp, uint64_t *node_id); 487 int psp_xgmi_get_topology_info(struct psp_context *psp, 488 int number_devices, 489 struct psp_xgmi_topology_info *topology, 490 bool get_extended_data); 491 int psp_xgmi_set_topology_info(struct psp_context *psp, 492 int number_devices, 493 struct psp_xgmi_topology_info *topology); 494 int psp_ras_initialize(struct psp_context *psp); 495 int psp_ras_invoke(struct psp_context *psp, uint32_t ta_cmd_id); 496 int psp_ras_enable_features(struct psp_context *psp, 497 union ta_ras_cmd_input *info, bool enable); 498 int psp_ras_trigger_error(struct psp_context *psp, 499 struct ta_ras_trigger_error_input *info, uint32_t instance_mask); 500 int psp_ras_terminate(struct psp_context *psp); 501 502 int psp_hdcp_invoke(struct psp_context *psp, uint32_t ta_cmd_id); 503 int psp_dtm_invoke(struct psp_context *psp, uint32_t ta_cmd_id); 504 int psp_rap_invoke(struct psp_context *psp, uint32_t ta_cmd_id, enum ta_rap_status *status); 505 int psp_securedisplay_invoke(struct psp_context *psp, uint32_t ta_cmd_id); 506 507 int psp_rlc_autoload_start(struct psp_context *psp); 508 509 int psp_reg_program(struct psp_context *psp, enum psp_reg_prog_id reg, 510 uint32_t value); 511 int psp_ring_cmd_submit(struct psp_context *psp, 512 uint64_t cmd_buf_mc_addr, 513 uint64_t fence_mc_addr, 514 int index); 515 int psp_init_asd_microcode(struct psp_context *psp, 516 const char *chip_name); 517 int psp_init_toc_microcode(struct psp_context *psp, 518 const char *chip_name); 519 int psp_init_sos_microcode(struct psp_context *psp, 520 const char *chip_name); 521 int psp_init_ta_microcode(struct psp_context *psp, 522 const char *chip_name); 523 int psp_init_cap_microcode(struct psp_context *psp, 524 const char *chip_name); 525 int psp_get_fw_attestation_records_addr(struct psp_context *psp, 526 uint64_t *output_ptr); 527 528 int psp_load_fw_list(struct psp_context *psp, 529 struct amdgpu_firmware_info **ucode_list, int ucode_count); 530 void psp_copy_fw(struct psp_context *psp, uint8_t *start_addr, uint32_t bin_size); 531 532 int psp_spatial_partition(struct psp_context *psp, int mode); 533 534 int is_psp_fw_valid(struct psp_bin_desc bin); 535 536 #endif 537