1 /* 2 * Copyright 2016 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Author: Huang Rui 23 * 24 */ 25 #ifndef __AMDGPU_PSP_H__ 26 #define __AMDGPU_PSP_H__ 27 28 #include "amdgpu.h" 29 #include "psp_gfx_if.h" 30 #include "ta_xgmi_if.h" 31 #include "ta_ras_if.h" 32 #include "ta_rap_if.h" 33 #include "ta_secureDisplay_if.h" 34 35 #define PSP_FENCE_BUFFER_SIZE 0x1000 36 #define PSP_CMD_BUFFER_SIZE 0x1000 37 #define PSP_1_MEG 0x100000 38 #define PSP_TMR_SIZE(adev) ((adev)->asic_type == CHIP_ALDEBARAN ? 0x800000 : 0x400000) 39 #define PSP_FW_NAME_LEN 0x24 40 41 enum psp_shared_mem_size { 42 PSP_ASD_SHARED_MEM_SIZE = 0x0, 43 PSP_XGMI_SHARED_MEM_SIZE = 0x4000, 44 PSP_RAS_SHARED_MEM_SIZE = 0x4000, 45 PSP_HDCP_SHARED_MEM_SIZE = 0x4000, 46 PSP_DTM_SHARED_MEM_SIZE = 0x4000, 47 PSP_RAP_SHARED_MEM_SIZE = 0x4000, 48 PSP_SECUREDISPLAY_SHARED_MEM_SIZE = 0x4000, 49 }; 50 51 enum ta_type_id { 52 TA_TYPE_XGMI = 1, 53 TA_TYPE_RAS, 54 TA_TYPE_HDCP, 55 TA_TYPE_DTM, 56 TA_TYPE_RAP, 57 TA_TYPE_SECUREDISPLAY, 58 59 TA_TYPE_MAX_INDEX, 60 }; 61 62 struct psp_context; 63 struct psp_xgmi_node_info; 64 struct psp_xgmi_topology_info; 65 struct psp_bin_desc; 66 67 enum psp_bootloader_cmd { 68 PSP_BL__LOAD_SYSDRV = 0x10000, 69 PSP_BL__LOAD_SOSDRV = 0x20000, 70 PSP_BL__LOAD_KEY_DATABASE = 0x80000, 71 PSP_BL__LOAD_SOCDRV = 0xB0000, 72 PSP_BL__LOAD_INTFDRV = 0xC0000, 73 PSP_BL__LOAD_DBGDRV = 0xD0000, 74 PSP_BL__DRAM_LONG_TRAIN = 0x100000, 75 PSP_BL__DRAM_SHORT_TRAIN = 0x200000, 76 PSP_BL__LOAD_TOS_SPL_TABLE = 0x10000000, 77 }; 78 79 enum psp_ring_type 80 { 81 PSP_RING_TYPE__INVALID = 0, 82 /* 83 * These values map to the way the PSP kernel identifies the 84 * rings. 85 */ 86 PSP_RING_TYPE__UM = 1, /* User mode ring (formerly called RBI) */ 87 PSP_RING_TYPE__KM = 2 /* Kernel mode ring (formerly called GPCOM) */ 88 }; 89 90 struct psp_ring 91 { 92 enum psp_ring_type ring_type; 93 struct psp_gfx_rb_frame *ring_mem; 94 uint64_t ring_mem_mc_addr; 95 void *ring_mem_handle; 96 uint32_t ring_size; 97 uint32_t ring_wptr; 98 }; 99 100 /* More registers may will be supported */ 101 enum psp_reg_prog_id { 102 PSP_REG_IH_RB_CNTL = 0, /* register IH_RB_CNTL */ 103 PSP_REG_IH_RB_CNTL_RING1 = 1, /* register IH_RB_CNTL_RING1 */ 104 PSP_REG_IH_RB_CNTL_RING2 = 2, /* register IH_RB_CNTL_RING2 */ 105 PSP_REG_LAST 106 }; 107 108 struct psp_funcs 109 { 110 int (*init_microcode)(struct psp_context *psp); 111 int (*bootloader_load_kdb)(struct psp_context *psp); 112 int (*bootloader_load_spl)(struct psp_context *psp); 113 int (*bootloader_load_sysdrv)(struct psp_context *psp); 114 int (*bootloader_load_soc_drv)(struct psp_context *psp); 115 int (*bootloader_load_intf_drv)(struct psp_context *psp); 116 int (*bootloader_load_dbg_drv)(struct psp_context *psp); 117 int (*bootloader_load_sos)(struct psp_context *psp); 118 int (*ring_init)(struct psp_context *psp, enum psp_ring_type ring_type); 119 int (*ring_create)(struct psp_context *psp, 120 enum psp_ring_type ring_type); 121 int (*ring_stop)(struct psp_context *psp, 122 enum psp_ring_type ring_type); 123 int (*ring_destroy)(struct psp_context *psp, 124 enum psp_ring_type ring_type); 125 bool (*smu_reload_quirk)(struct psp_context *psp); 126 int (*mode1_reset)(struct psp_context *psp); 127 int (*mem_training)(struct psp_context *psp, uint32_t ops); 128 uint32_t (*ring_get_wptr)(struct psp_context *psp); 129 void (*ring_set_wptr)(struct psp_context *psp, uint32_t value); 130 int (*load_usbc_pd_fw)(struct psp_context *psp, uint64_t fw_pri_mc_addr); 131 int (*read_usbc_pd_fw)(struct psp_context *psp, uint32_t *fw_ver); 132 }; 133 134 #define AMDGPU_XGMI_MAX_CONNECTED_NODES 64 135 struct psp_xgmi_node_info { 136 uint64_t node_id; 137 uint8_t num_hops; 138 uint8_t is_sharing_enabled; 139 enum ta_xgmi_assigned_sdma_engine sdma_engine; 140 uint8_t num_links; 141 }; 142 143 struct psp_xgmi_topology_info { 144 uint32_t num_nodes; 145 struct psp_xgmi_node_info nodes[AMDGPU_XGMI_MAX_CONNECTED_NODES]; 146 }; 147 148 struct psp_bin_desc { 149 uint32_t fw_version; 150 uint32_t feature_version; 151 uint32_t size_bytes; 152 uint8_t *start_addr; 153 }; 154 155 struct ta_mem_context { 156 struct amdgpu_bo *shared_bo; 157 uint64_t shared_mc_addr; 158 void *shared_buf; 159 enum psp_shared_mem_size shared_mem_size; 160 }; 161 162 struct ta_context { 163 bool initialized; 164 uint32_t session_id; 165 uint32_t resp_status; 166 struct ta_mem_context mem_context; 167 struct psp_bin_desc bin_desc; 168 enum psp_gfx_cmd_id ta_load_type; 169 enum ta_type_id ta_type; 170 }; 171 172 struct ta_cp_context { 173 struct ta_context context; 174 struct mutex mutex; 175 }; 176 177 struct psp_xgmi_context { 178 struct ta_context context; 179 struct psp_xgmi_topology_info top_info; 180 bool supports_extended_data; 181 }; 182 183 struct psp_ras_context { 184 struct ta_context context; 185 struct amdgpu_ras *ras; 186 }; 187 188 #define MEM_TRAIN_SYSTEM_SIGNATURE 0x54534942 189 #define GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES 0x1000 190 #define GDDR6_MEM_TRAINING_OFFSET 0x8000 191 /*Define the VRAM size that will be encroached by BIST training.*/ 192 #define GDDR6_MEM_TRAINING_ENCROACHED_SIZE 0x2000000 193 194 enum psp_memory_training_init_flag { 195 PSP_MEM_TRAIN_NOT_SUPPORT = 0x0, 196 PSP_MEM_TRAIN_SUPPORT = 0x1, 197 PSP_MEM_TRAIN_INIT_FAILED = 0x2, 198 PSP_MEM_TRAIN_RESERVE_SUCCESS = 0x4, 199 PSP_MEM_TRAIN_INIT_SUCCESS = 0x8, 200 }; 201 202 enum psp_memory_training_ops { 203 PSP_MEM_TRAIN_SEND_LONG_MSG = 0x1, 204 PSP_MEM_TRAIN_SAVE = 0x2, 205 PSP_MEM_TRAIN_RESTORE = 0x4, 206 PSP_MEM_TRAIN_SEND_SHORT_MSG = 0x8, 207 PSP_MEM_TRAIN_COLD_BOOT = PSP_MEM_TRAIN_SEND_LONG_MSG, 208 PSP_MEM_TRAIN_RESUME = PSP_MEM_TRAIN_SEND_SHORT_MSG, 209 }; 210 211 struct psp_memory_training_context { 212 /*training data size*/ 213 u64 train_data_size; 214 /* 215 * sys_cache 216 * cpu virtual address 217 * system memory buffer that used to store the training data. 218 */ 219 void *sys_cache; 220 221 /*vram offset of the p2c training data*/ 222 u64 p2c_train_data_offset; 223 224 /*vram offset of the c2p training data*/ 225 u64 c2p_train_data_offset; 226 struct amdgpu_bo *c2p_bo; 227 228 enum psp_memory_training_init_flag init; 229 u32 training_cnt; 230 bool enable_mem_training; 231 }; 232 233 /** PSP runtime DB **/ 234 #define PSP_RUNTIME_DB_SIZE_IN_BYTES 0x10000 235 #define PSP_RUNTIME_DB_OFFSET 0x100000 236 #define PSP_RUNTIME_DB_COOKIE_ID 0x0ed5 237 #define PSP_RUNTIME_DB_VER_1 0x0100 238 #define PSP_RUNTIME_DB_DIAG_ENTRY_MAX_COUNT 0x40 239 240 enum psp_runtime_entry_type { 241 PSP_RUNTIME_ENTRY_TYPE_INVALID = 0x0, 242 PSP_RUNTIME_ENTRY_TYPE_TEST = 0x1, 243 PSP_RUNTIME_ENTRY_TYPE_MGPU_COMMON = 0x2, /* Common mGPU runtime data */ 244 PSP_RUNTIME_ENTRY_TYPE_MGPU_WAFL = 0x3, /* WAFL runtime data */ 245 PSP_RUNTIME_ENTRY_TYPE_MGPU_XGMI = 0x4, /* XGMI runtime data */ 246 PSP_RUNTIME_ENTRY_TYPE_BOOT_CONFIG = 0x5, /* Boot Config runtime data */ 247 PSP_RUNTIME_ENTRY_TYPE_PPTABLE_ERR_STATUS = 0x6, /* SCPM validation data */ 248 }; 249 250 /* PSP runtime DB header */ 251 struct psp_runtime_data_header { 252 /* determine the existence of runtime db */ 253 uint16_t cookie; 254 /* version of runtime db */ 255 uint16_t version; 256 }; 257 258 /* PSP runtime DB entry */ 259 struct psp_runtime_entry { 260 /* type of runtime db entry */ 261 uint32_t entry_type; 262 /* offset of entry in bytes */ 263 uint16_t offset; 264 /* size of entry in bytes */ 265 uint16_t size; 266 }; 267 268 /* PSP runtime DB directory */ 269 struct psp_runtime_data_directory { 270 /* number of valid entries */ 271 uint16_t entry_count; 272 /* db entries*/ 273 struct psp_runtime_entry entry_list[PSP_RUNTIME_DB_DIAG_ENTRY_MAX_COUNT]; 274 }; 275 276 /* PSP runtime DB boot config feature bitmask */ 277 enum psp_runtime_boot_cfg_feature { 278 BOOT_CFG_FEATURE_GECC = 0x1, 279 BOOT_CFG_FEATURE_TWO_STAGE_DRAM_TRAINING = 0x2, 280 }; 281 282 /* PSP run time DB SCPM authentication defines */ 283 enum psp_runtime_scpm_authentication { 284 SCPM_DISABLE = 0x0, 285 SCPM_ENABLE = 0x1, 286 SCPM_ENABLE_WITH_SCPM_ERR = 0x2, 287 }; 288 289 /* PSP runtime DB boot config entry */ 290 struct psp_runtime_boot_cfg_entry { 291 uint32_t boot_cfg_bitmask; 292 uint32_t reserved; 293 }; 294 295 /* PSP runtime DB SCPM entry */ 296 struct psp_runtime_scpm_entry { 297 enum psp_runtime_scpm_authentication scpm_status; 298 }; 299 300 struct psp_context 301 { 302 struct amdgpu_device *adev; 303 struct psp_ring km_ring; 304 struct psp_gfx_cmd_resp *cmd; 305 306 const struct psp_funcs *funcs; 307 308 /* firmware buffer */ 309 struct amdgpu_bo *fw_pri_bo; 310 uint64_t fw_pri_mc_addr; 311 void *fw_pri_buf; 312 313 /* sos firmware */ 314 const struct firmware *sos_fw; 315 struct psp_bin_desc sys; 316 struct psp_bin_desc sos; 317 struct psp_bin_desc toc; 318 struct psp_bin_desc kdb; 319 struct psp_bin_desc spl; 320 struct psp_bin_desc rl; 321 struct psp_bin_desc soc_drv; 322 struct psp_bin_desc intf_drv; 323 struct psp_bin_desc dbg_drv; 324 325 /* tmr buffer */ 326 struct amdgpu_bo *tmr_bo; 327 uint64_t tmr_mc_addr; 328 329 /* asd firmware */ 330 const struct firmware *asd_fw; 331 332 /* toc firmware */ 333 const struct firmware *toc_fw; 334 335 /* cap firmware */ 336 const struct firmware *cap_fw; 337 338 /* fence buffer */ 339 struct amdgpu_bo *fence_buf_bo; 340 uint64_t fence_buf_mc_addr; 341 void *fence_buf; 342 343 /* cmd buffer */ 344 struct amdgpu_bo *cmd_buf_bo; 345 uint64_t cmd_buf_mc_addr; 346 struct psp_gfx_cmd_resp *cmd_buf_mem; 347 348 /* fence value associated with cmd buffer */ 349 atomic_t fence_value; 350 /* flag to mark whether gfx fw autoload is supported or not */ 351 bool autoload_supported; 352 /* flag to mark whether df cstate management centralized to PMFW */ 353 bool pmfw_centralized_cstate_management; 354 355 /* xgmi ta firmware and buffer */ 356 const struct firmware *ta_fw; 357 uint32_t ta_fw_version; 358 359 uint32_t cap_fw_version; 360 uint32_t cap_feature_version; 361 uint32_t cap_ucode_size; 362 363 struct ta_context asd_context; 364 struct psp_xgmi_context xgmi_context; 365 struct psp_ras_context ras_context; 366 struct ta_cp_context hdcp_context; 367 struct ta_cp_context dtm_context; 368 struct ta_cp_context rap_context; 369 struct ta_cp_context securedisplay_context; 370 struct mutex mutex; 371 struct psp_memory_training_context mem_train_ctx; 372 373 uint32_t boot_cfg_bitmask; 374 }; 375 376 struct amdgpu_psp_funcs { 377 bool (*check_fw_loading_status)(struct amdgpu_device *adev, 378 enum AMDGPU_UCODE_ID); 379 }; 380 381 382 #define psp_ring_init(psp, type) (psp)->funcs->ring_init((psp), (type)) 383 #define psp_ring_create(psp, type) (psp)->funcs->ring_create((psp), (type)) 384 #define psp_ring_stop(psp, type) (psp)->funcs->ring_stop((psp), (type)) 385 #define psp_ring_destroy(psp, type) ((psp)->funcs->ring_destroy((psp), (type))) 386 #define psp_init_microcode(psp) \ 387 ((psp)->funcs->init_microcode ? (psp)->funcs->init_microcode((psp)) : 0) 388 #define psp_bootloader_load_kdb(psp) \ 389 ((psp)->funcs->bootloader_load_kdb ? (psp)->funcs->bootloader_load_kdb((psp)) : 0) 390 #define psp_bootloader_load_spl(psp) \ 391 ((psp)->funcs->bootloader_load_spl ? (psp)->funcs->bootloader_load_spl((psp)) : 0) 392 #define psp_bootloader_load_sysdrv(psp) \ 393 ((psp)->funcs->bootloader_load_sysdrv ? (psp)->funcs->bootloader_load_sysdrv((psp)) : 0) 394 #define psp_bootloader_load_soc_drv(psp) \ 395 ((psp)->funcs->bootloader_load_soc_drv ? (psp)->funcs->bootloader_load_soc_drv((psp)) : 0) 396 #define psp_bootloader_load_intf_drv(psp) \ 397 ((psp)->funcs->bootloader_load_intf_drv ? (psp)->funcs->bootloader_load_intf_drv((psp)) : 0) 398 #define psp_bootloader_load_dbg_drv(psp) \ 399 ((psp)->funcs->bootloader_load_dbg_drv ? (psp)->funcs->bootloader_load_dbg_drv((psp)) : 0) 400 #define psp_bootloader_load_sos(psp) \ 401 ((psp)->funcs->bootloader_load_sos ? (psp)->funcs->bootloader_load_sos((psp)) : 0) 402 #define psp_smu_reload_quirk(psp) \ 403 ((psp)->funcs->smu_reload_quirk ? (psp)->funcs->smu_reload_quirk((psp)) : false) 404 #define psp_mode1_reset(psp) \ 405 ((psp)->funcs->mode1_reset ? (psp)->funcs->mode1_reset((psp)) : false) 406 #define psp_mem_training(psp, ops) \ 407 ((psp)->funcs->mem_training ? (psp)->funcs->mem_training((psp), (ops)) : 0) 408 409 #define psp_ring_get_wptr(psp) (psp)->funcs->ring_get_wptr((psp)) 410 #define psp_ring_set_wptr(psp, value) (psp)->funcs->ring_set_wptr((psp), (value)) 411 412 #define psp_load_usbc_pd_fw(psp, fw_pri_mc_addr) \ 413 ((psp)->funcs->load_usbc_pd_fw ? \ 414 (psp)->funcs->load_usbc_pd_fw((psp), (fw_pri_mc_addr)) : -EINVAL) 415 416 #define psp_read_usbc_pd_fw(psp, fw_ver) \ 417 ((psp)->funcs->read_usbc_pd_fw ? \ 418 (psp)->funcs->read_usbc_pd_fw((psp), fw_ver) : -EINVAL) 419 420 extern const struct amd_ip_funcs psp_ip_funcs; 421 422 extern const struct amdgpu_ip_block_version psp_v3_1_ip_block; 423 extern const struct amdgpu_ip_block_version psp_v10_0_ip_block; 424 extern const struct amdgpu_ip_block_version psp_v11_0_ip_block; 425 extern const struct amdgpu_ip_block_version psp_v11_0_8_ip_block; 426 extern const struct amdgpu_ip_block_version psp_v12_0_ip_block; 427 extern const struct amdgpu_ip_block_version psp_v13_0_ip_block; 428 429 extern int psp_wait_for(struct psp_context *psp, uint32_t reg_index, 430 uint32_t field_val, uint32_t mask, bool check_changed); 431 432 int psp_gpu_reset(struct amdgpu_device *adev); 433 int psp_update_vcn_sram(struct amdgpu_device *adev, int inst_idx, 434 uint64_t cmd_gpu_addr, int cmd_size); 435 436 int psp_ta_init_shared_buf(struct psp_context *psp, 437 struct ta_mem_context *mem_ctx); 438 void psp_ta_free_shared_buf(struct ta_mem_context *mem_ctx); 439 int psp_ta_unload(struct psp_context *psp, struct ta_context *context); 440 int psp_ta_load(struct psp_context *psp, struct ta_context *context); 441 int psp_ta_invoke(struct psp_context *psp, 442 uint32_t ta_cmd_id, 443 struct ta_context *context); 444 int psp_ta_invoke_indirect(struct psp_context *psp, 445 uint32_t ta_cmd_id, 446 struct ta_context *context); 447 448 int psp_xgmi_initialize(struct psp_context *psp, bool set_extended_data, bool load_ta); 449 int psp_xgmi_terminate(struct psp_context *psp); 450 int psp_xgmi_invoke(struct psp_context *psp, uint32_t ta_cmd_id); 451 int psp_xgmi_get_hive_id(struct psp_context *psp, uint64_t *hive_id); 452 int psp_xgmi_get_node_id(struct psp_context *psp, uint64_t *node_id); 453 int psp_xgmi_get_topology_info(struct psp_context *psp, 454 int number_devices, 455 struct psp_xgmi_topology_info *topology, 456 bool get_extended_data); 457 int psp_xgmi_set_topology_info(struct psp_context *psp, 458 int number_devices, 459 struct psp_xgmi_topology_info *topology); 460 461 int psp_ras_invoke(struct psp_context *psp, uint32_t ta_cmd_id); 462 int psp_ras_enable_features(struct psp_context *psp, 463 union ta_ras_cmd_input *info, bool enable); 464 int psp_ras_trigger_error(struct psp_context *psp, 465 struct ta_ras_trigger_error_input *info); 466 int psp_ras_terminate(struct psp_context *psp); 467 468 int psp_hdcp_invoke(struct psp_context *psp, uint32_t ta_cmd_id); 469 int psp_dtm_invoke(struct psp_context *psp, uint32_t ta_cmd_id); 470 int psp_rap_invoke(struct psp_context *psp, uint32_t ta_cmd_id, enum ta_rap_status *status); 471 int psp_securedisplay_invoke(struct psp_context *psp, uint32_t ta_cmd_id); 472 473 int psp_rlc_autoload_start(struct psp_context *psp); 474 475 int psp_reg_program(struct psp_context *psp, enum psp_reg_prog_id reg, 476 uint32_t value); 477 int psp_ring_cmd_submit(struct psp_context *psp, 478 uint64_t cmd_buf_mc_addr, 479 uint64_t fence_mc_addr, 480 int index); 481 int psp_init_asd_microcode(struct psp_context *psp, 482 const char *chip_name); 483 int psp_init_toc_microcode(struct psp_context *psp, 484 const char *chip_name); 485 int psp_init_sos_microcode(struct psp_context *psp, 486 const char *chip_name); 487 int psp_init_ta_microcode(struct psp_context *psp, 488 const char *chip_name); 489 int psp_init_cap_microcode(struct psp_context *psp, 490 const char *chip_name); 491 int psp_get_fw_attestation_records_addr(struct psp_context *psp, 492 uint64_t *output_ptr); 493 494 int psp_load_fw_list(struct psp_context *psp, 495 struct amdgpu_firmware_info **ucode_list, int ucode_count); 496 void psp_copy_fw(struct psp_context *psp, uint8_t *start_addr, uint32_t bin_size); 497 498 int is_psp_fw_valid(struct psp_bin_desc bin); 499 #endif 500