1 /* 2 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and 3 * VA Linux Systems Inc., Fremont, California. 4 * Copyright 2008 Red Hat Inc. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Original Authors: 25 * Kevin E. Martin, Rickard E. Faith, Alan Hourihane 26 * 27 * Kernel port Author: Dave Airlie 28 */ 29 30 #ifndef AMDGPU_MODE_H 31 #define AMDGPU_MODE_H 32 33 #include <drm/display/drm_dp_helper.h> 34 #include <drm/drm_crtc.h> 35 #include <drm/drm_edid.h> 36 #include <drm/drm_encoder.h> 37 #include <drm/drm_fixed.h> 38 #include <drm/drm_crtc_helper.h> 39 #include <drm/drm_fb_helper.h> 40 #include <drm/drm_plane_helper.h> 41 #include <drm/drm_probe_helper.h> 42 #include <linux/i2c.h> 43 #include <linux/i2c-algo-bit.h> 44 #include <linux/hrtimer.h> 45 #include "amdgpu_irq.h" 46 47 #include <drm/display/drm_dp_mst_helper.h> 48 #include "modules/inc/mod_freesync.h" 49 #include "amdgpu_dm_irq_params.h" 50 51 struct amdgpu_bo; 52 struct amdgpu_device; 53 struct amdgpu_encoder; 54 struct amdgpu_router; 55 struct amdgpu_hpd; 56 57 #define to_amdgpu_crtc(x) container_of(x, struct amdgpu_crtc, base) 58 #define to_amdgpu_connector(x) container_of(x, struct amdgpu_connector, base) 59 #define to_amdgpu_encoder(x) container_of(x, struct amdgpu_encoder, base) 60 #define to_amdgpu_framebuffer(x) container_of(x, struct amdgpu_framebuffer, base) 61 62 #define to_dm_plane_state(x) container_of(x, struct dm_plane_state, base) 63 64 #define AMDGPU_MAX_HPD_PINS 6 65 #define AMDGPU_MAX_CRTCS 6 66 #define AMDGPU_MAX_PLANES 6 67 #define AMDGPU_MAX_AFMT_BLOCKS 9 68 69 enum amdgpu_rmx_type { 70 RMX_OFF, 71 RMX_FULL, 72 RMX_CENTER, 73 RMX_ASPECT 74 }; 75 76 enum amdgpu_underscan_type { 77 UNDERSCAN_OFF, 78 UNDERSCAN_ON, 79 UNDERSCAN_AUTO, 80 }; 81 82 #define AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS 50 83 #define AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS 10 84 85 enum amdgpu_hpd_id { 86 AMDGPU_HPD_1 = 0, 87 AMDGPU_HPD_2, 88 AMDGPU_HPD_3, 89 AMDGPU_HPD_4, 90 AMDGPU_HPD_5, 91 AMDGPU_HPD_6, 92 AMDGPU_HPD_NONE = 0xff, 93 }; 94 95 enum amdgpu_crtc_irq { 96 AMDGPU_CRTC_IRQ_VBLANK1 = 0, 97 AMDGPU_CRTC_IRQ_VBLANK2, 98 AMDGPU_CRTC_IRQ_VBLANK3, 99 AMDGPU_CRTC_IRQ_VBLANK4, 100 AMDGPU_CRTC_IRQ_VBLANK5, 101 AMDGPU_CRTC_IRQ_VBLANK6, 102 AMDGPU_CRTC_IRQ_VLINE1, 103 AMDGPU_CRTC_IRQ_VLINE2, 104 AMDGPU_CRTC_IRQ_VLINE3, 105 AMDGPU_CRTC_IRQ_VLINE4, 106 AMDGPU_CRTC_IRQ_VLINE5, 107 AMDGPU_CRTC_IRQ_VLINE6, 108 AMDGPU_CRTC_IRQ_NONE = 0xff 109 }; 110 111 enum amdgpu_pageflip_irq { 112 AMDGPU_PAGEFLIP_IRQ_D1 = 0, 113 AMDGPU_PAGEFLIP_IRQ_D2, 114 AMDGPU_PAGEFLIP_IRQ_D3, 115 AMDGPU_PAGEFLIP_IRQ_D4, 116 AMDGPU_PAGEFLIP_IRQ_D5, 117 AMDGPU_PAGEFLIP_IRQ_D6, 118 AMDGPU_PAGEFLIP_IRQ_NONE = 0xff 119 }; 120 121 enum amdgpu_flip_status { 122 AMDGPU_FLIP_NONE, 123 AMDGPU_FLIP_PENDING, 124 AMDGPU_FLIP_SUBMITTED 125 }; 126 127 #define AMDGPU_MAX_I2C_BUS 16 128 129 /* amdgpu gpio-based i2c 130 * 1. "mask" reg and bits 131 * grabs the gpio pins for software use 132 * 0=not held 1=held 133 * 2. "a" reg and bits 134 * output pin value 135 * 0=low 1=high 136 * 3. "en" reg and bits 137 * sets the pin direction 138 * 0=input 1=output 139 * 4. "y" reg and bits 140 * input pin value 141 * 0=low 1=high 142 */ 143 struct amdgpu_i2c_bus_rec { 144 bool valid; 145 /* id used by atom */ 146 uint8_t i2c_id; 147 /* id used by atom */ 148 enum amdgpu_hpd_id hpd; 149 /* can be used with hw i2c engine */ 150 bool hw_capable; 151 /* uses multi-media i2c engine */ 152 bool mm_i2c; 153 /* regs and bits */ 154 uint32_t mask_clk_reg; 155 uint32_t mask_data_reg; 156 uint32_t a_clk_reg; 157 uint32_t a_data_reg; 158 uint32_t en_clk_reg; 159 uint32_t en_data_reg; 160 uint32_t y_clk_reg; 161 uint32_t y_data_reg; 162 uint32_t mask_clk_mask; 163 uint32_t mask_data_mask; 164 uint32_t a_clk_mask; 165 uint32_t a_data_mask; 166 uint32_t en_clk_mask; 167 uint32_t en_data_mask; 168 uint32_t y_clk_mask; 169 uint32_t y_data_mask; 170 }; 171 172 #define AMDGPU_MAX_BIOS_CONNECTOR 16 173 174 /* pll flags */ 175 #define AMDGPU_PLL_USE_BIOS_DIVS (1 << 0) 176 #define AMDGPU_PLL_NO_ODD_POST_DIV (1 << 1) 177 #define AMDGPU_PLL_USE_REF_DIV (1 << 2) 178 #define AMDGPU_PLL_LEGACY (1 << 3) 179 #define AMDGPU_PLL_PREFER_LOW_REF_DIV (1 << 4) 180 #define AMDGPU_PLL_PREFER_HIGH_REF_DIV (1 << 5) 181 #define AMDGPU_PLL_PREFER_LOW_FB_DIV (1 << 6) 182 #define AMDGPU_PLL_PREFER_HIGH_FB_DIV (1 << 7) 183 #define AMDGPU_PLL_PREFER_LOW_POST_DIV (1 << 8) 184 #define AMDGPU_PLL_PREFER_HIGH_POST_DIV (1 << 9) 185 #define AMDGPU_PLL_USE_FRAC_FB_DIV (1 << 10) 186 #define AMDGPU_PLL_PREFER_CLOSEST_LOWER (1 << 11) 187 #define AMDGPU_PLL_USE_POST_DIV (1 << 12) 188 #define AMDGPU_PLL_IS_LCD (1 << 13) 189 #define AMDGPU_PLL_PREFER_MINM_OVER_MAXP (1 << 14) 190 191 struct amdgpu_pll { 192 /* reference frequency */ 193 uint32_t reference_freq; 194 195 /* fixed dividers */ 196 uint32_t reference_div; 197 uint32_t post_div; 198 199 /* pll in/out limits */ 200 uint32_t pll_in_min; 201 uint32_t pll_in_max; 202 uint32_t pll_out_min; 203 uint32_t pll_out_max; 204 uint32_t lcd_pll_out_min; 205 uint32_t lcd_pll_out_max; 206 uint32_t best_vco; 207 208 /* divider limits */ 209 uint32_t min_ref_div; 210 uint32_t max_ref_div; 211 uint32_t min_post_div; 212 uint32_t max_post_div; 213 uint32_t min_feedback_div; 214 uint32_t max_feedback_div; 215 uint32_t min_frac_feedback_div; 216 uint32_t max_frac_feedback_div; 217 218 /* flags for the current clock */ 219 uint32_t flags; 220 221 /* pll id */ 222 uint32_t id; 223 }; 224 225 struct amdgpu_i2c_chan { 226 struct i2c_adapter adapter; 227 struct drm_device *dev; 228 struct i2c_algo_bit_data bit; 229 struct amdgpu_i2c_bus_rec rec; 230 struct drm_dp_aux aux; 231 bool has_aux; 232 struct mutex mutex; 233 }; 234 235 struct amdgpu_afmt { 236 bool enabled; 237 int offset; 238 bool last_buffer_filled_status; 239 int id; 240 struct amdgpu_audio_pin *pin; 241 }; 242 243 /* 244 * Audio 245 */ 246 struct amdgpu_audio_pin { 247 int channels; 248 int rate; 249 int bits_per_sample; 250 u8 status_bits; 251 u8 category_code; 252 u32 offset; 253 bool connected; 254 u32 id; 255 }; 256 257 struct amdgpu_audio { 258 bool enabled; 259 struct amdgpu_audio_pin pin[AMDGPU_MAX_AFMT_BLOCKS]; 260 int num_pins; 261 }; 262 263 struct amdgpu_display_funcs { 264 /* display watermarks */ 265 void (*bandwidth_update)(struct amdgpu_device *adev); 266 /* get frame count */ 267 u32 (*vblank_get_counter)(struct amdgpu_device *adev, int crtc); 268 /* set backlight level */ 269 void (*backlight_set_level)(struct amdgpu_encoder *amdgpu_encoder, 270 u8 level); 271 /* get backlight level */ 272 u8 (*backlight_get_level)(struct amdgpu_encoder *amdgpu_encoder); 273 /* hotplug detect */ 274 bool (*hpd_sense)(struct amdgpu_device *adev, enum amdgpu_hpd_id hpd); 275 void (*hpd_set_polarity)(struct amdgpu_device *adev, 276 enum amdgpu_hpd_id hpd); 277 u32 (*hpd_get_gpio_reg)(struct amdgpu_device *adev); 278 /* pageflipping */ 279 void (*page_flip)(struct amdgpu_device *adev, 280 int crtc_id, u64 crtc_base, bool async); 281 int (*page_flip_get_scanoutpos)(struct amdgpu_device *adev, int crtc, 282 u32 *vbl, u32 *position); 283 /* display topology setup */ 284 void (*add_encoder)(struct amdgpu_device *adev, 285 uint32_t encoder_enum, 286 uint32_t supported_device, 287 u16 caps); 288 void (*add_connector)(struct amdgpu_device *adev, 289 uint32_t connector_id, 290 uint32_t supported_device, 291 int connector_type, 292 struct amdgpu_i2c_bus_rec *i2c_bus, 293 uint16_t connector_object_id, 294 struct amdgpu_hpd *hpd, 295 struct amdgpu_router *router); 296 297 298 }; 299 300 struct amdgpu_framebuffer { 301 struct drm_framebuffer base; 302 303 uint64_t tiling_flags; 304 bool tmz_surface; 305 306 /* caching for later use */ 307 uint64_t address; 308 }; 309 310 struct amdgpu_mode_info { 311 struct atom_context *atom_context; 312 struct card_info *atom_card_info; 313 bool mode_config_initialized; 314 struct amdgpu_crtc *crtcs[AMDGPU_MAX_CRTCS]; 315 struct drm_plane *planes[AMDGPU_MAX_PLANES]; 316 struct amdgpu_afmt *afmt[AMDGPU_MAX_AFMT_BLOCKS]; 317 /* DVI-I properties */ 318 struct drm_property *coherent_mode_property; 319 /* DAC enable load detect */ 320 struct drm_property *load_detect_property; 321 /* underscan */ 322 struct drm_property *underscan_property; 323 struct drm_property *underscan_hborder_property; 324 struct drm_property *underscan_vborder_property; 325 /* audio */ 326 struct drm_property *audio_property; 327 /* FMT dithering */ 328 struct drm_property *dither_property; 329 /* Adaptive Backlight Modulation (power feature) */ 330 struct drm_property *abm_level_property; 331 /* hardcoded DFP edid from BIOS */ 332 struct edid *bios_hardcoded_edid; 333 int bios_hardcoded_edid_size; 334 335 /* firmware flags */ 336 u32 firmware_flags; 337 /* pointer to backlight encoder */ 338 struct amdgpu_encoder *bl_encoder; 339 u8 bl_level; /* saved backlight level */ 340 struct amdgpu_audio audio; /* audio stuff */ 341 int num_crtc; /* number of crtcs */ 342 int num_hpd; /* number of hpd pins */ 343 int num_dig; /* number of dig blocks */ 344 bool gpu_vm_support; /* supports display from GTT */ 345 int disp_priority; 346 const struct amdgpu_display_funcs *funcs; 347 const enum drm_plane_type *plane_type; 348 }; 349 350 #define AMDGPU_MAX_BL_LEVEL 0xFF 351 352 #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE) 353 354 struct amdgpu_backlight_privdata { 355 struct amdgpu_encoder *encoder; 356 uint8_t negative; 357 }; 358 359 #endif 360 361 struct amdgpu_atom_ss { 362 uint16_t percentage; 363 uint16_t percentage_divider; 364 uint8_t type; 365 uint16_t step; 366 uint8_t delay; 367 uint8_t range; 368 uint8_t refdiv; 369 /* asic_ss */ 370 uint16_t rate; 371 uint16_t amount; 372 }; 373 374 struct amdgpu_crtc { 375 struct drm_crtc base; 376 int crtc_id; 377 bool enabled; 378 bool can_tile; 379 uint32_t crtc_offset; 380 struct drm_gem_object *cursor_bo; 381 uint64_t cursor_addr; 382 int cursor_x; 383 int cursor_y; 384 int cursor_hot_x; 385 int cursor_hot_y; 386 int cursor_width; 387 int cursor_height; 388 int max_cursor_width; 389 int max_cursor_height; 390 enum amdgpu_rmx_type rmx_type; 391 u8 h_border; 392 u8 v_border; 393 fixed20_12 vsc; 394 fixed20_12 hsc; 395 struct drm_display_mode native_mode; 396 u32 pll_id; 397 /* page flipping */ 398 struct amdgpu_flip_work *pflip_works; 399 enum amdgpu_flip_status pflip_status; 400 int deferred_flip_completion; 401 /* parameters access from DM IRQ handler */ 402 struct dm_irq_params dm_irq_params; 403 /* pll sharing */ 404 struct amdgpu_atom_ss ss; 405 bool ss_enabled; 406 u32 adjusted_clock; 407 int bpc; 408 u32 pll_reference_div; 409 u32 pll_post_div; 410 u32 pll_flags; 411 struct drm_encoder *encoder; 412 struct drm_connector *connector; 413 /* for dpm */ 414 u32 line_time; 415 u32 wm_low; 416 u32 wm_high; 417 u32 lb_vblank_lead_lines; 418 struct drm_display_mode hw_mode; 419 /* for virtual dce */ 420 struct hrtimer vblank_timer; 421 enum amdgpu_interrupt_state vsync_timer_enabled; 422 423 int otg_inst; 424 struct drm_pending_vblank_event *event; 425 }; 426 427 struct amdgpu_encoder_atom_dig { 428 bool linkb; 429 /* atom dig */ 430 bool coherent_mode; 431 int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */ 432 /* atom lvds/edp */ 433 uint32_t lcd_misc; 434 uint16_t panel_pwr_delay; 435 uint32_t lcd_ss_id; 436 /* panel mode */ 437 struct drm_display_mode native_mode; 438 struct backlight_device *bl_dev; 439 int dpms_mode; 440 uint8_t backlight_level; 441 int panel_mode; 442 struct amdgpu_afmt *afmt; 443 }; 444 445 struct amdgpu_encoder { 446 struct drm_encoder base; 447 uint32_t encoder_enum; 448 uint32_t encoder_id; 449 uint32_t devices; 450 uint32_t active_device; 451 uint32_t flags; 452 uint32_t pixel_clock; 453 enum amdgpu_rmx_type rmx_type; 454 enum amdgpu_underscan_type underscan_type; 455 uint32_t underscan_hborder; 456 uint32_t underscan_vborder; 457 struct drm_display_mode native_mode; 458 void *enc_priv; 459 int audio_polling_active; 460 bool is_ext_encoder; 461 u16 caps; 462 }; 463 464 struct amdgpu_connector_atom_dig { 465 /* displayport */ 466 u8 dpcd[DP_RECEIVER_CAP_SIZE]; 467 u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS]; 468 u8 dp_sink_type; 469 int dp_clock; 470 int dp_lane_count; 471 bool edp_on; 472 }; 473 474 struct amdgpu_gpio_rec { 475 bool valid; 476 u8 id; 477 u32 reg; 478 u32 mask; 479 u32 shift; 480 }; 481 482 struct amdgpu_hpd { 483 enum amdgpu_hpd_id hpd; 484 u8 plugged_state; 485 struct amdgpu_gpio_rec gpio; 486 }; 487 488 struct amdgpu_router { 489 u32 router_id; 490 struct amdgpu_i2c_bus_rec i2c_info; 491 u8 i2c_addr; 492 /* i2c mux */ 493 bool ddc_valid; 494 u8 ddc_mux_type; 495 u8 ddc_mux_control_pin; 496 u8 ddc_mux_state; 497 /* clock/data mux */ 498 bool cd_valid; 499 u8 cd_mux_type; 500 u8 cd_mux_control_pin; 501 u8 cd_mux_state; 502 }; 503 504 enum amdgpu_connector_audio { 505 AMDGPU_AUDIO_DISABLE = 0, 506 AMDGPU_AUDIO_ENABLE = 1, 507 AMDGPU_AUDIO_AUTO = 2 508 }; 509 510 enum amdgpu_connector_dither { 511 AMDGPU_FMT_DITHER_DISABLE = 0, 512 AMDGPU_FMT_DITHER_ENABLE = 1, 513 }; 514 515 struct amdgpu_dm_dp_aux { 516 struct drm_dp_aux aux; 517 struct ddc_service *ddc_service; 518 }; 519 520 struct amdgpu_i2c_adapter { 521 struct i2c_adapter base; 522 523 struct ddc_service *ddc_service; 524 }; 525 526 #define TO_DM_AUX(x) container_of((x), struct amdgpu_dm_dp_aux, aux) 527 528 struct amdgpu_connector { 529 struct drm_connector base; 530 uint32_t connector_id; 531 uint32_t devices; 532 struct amdgpu_i2c_chan *ddc_bus; 533 /* some systems have an hdmi and vga port with a shared ddc line */ 534 bool shared_ddc; 535 bool use_digital; 536 /* we need to mind the EDID between detect 537 and get modes due to analog/digital/tvencoder */ 538 struct edid *edid; 539 void *con_priv; 540 bool dac_load_detect; 541 bool detected_by_load; /* if the connection status was determined by load */ 542 uint16_t connector_object_id; 543 struct amdgpu_hpd hpd; 544 struct amdgpu_router router; 545 struct amdgpu_i2c_chan *router_bus; 546 enum amdgpu_connector_audio audio; 547 enum amdgpu_connector_dither dither; 548 unsigned pixelclock_for_modeset; 549 }; 550 551 /* TODO: start to use this struct and remove same field from base one */ 552 struct amdgpu_mst_connector { 553 struct amdgpu_connector base; 554 555 struct drm_dp_mst_topology_mgr mst_mgr; 556 struct amdgpu_dm_dp_aux dm_dp_aux; 557 struct drm_dp_mst_port *port; 558 struct amdgpu_connector *mst_port; 559 bool is_mst_connector; 560 struct amdgpu_encoder *mst_encoder; 561 }; 562 563 #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \ 564 ((em) == ATOM_ENCODER_MODE_DP_MST)) 565 566 /* Driver internal use only flags of amdgpu_display_get_crtc_scanoutpos() */ 567 #define DRM_SCANOUTPOS_VALID (1 << 0) 568 #define DRM_SCANOUTPOS_IN_VBLANK (1 << 1) 569 #define DRM_SCANOUTPOS_ACCURATE (1 << 2) 570 #define USE_REAL_VBLANKSTART (1 << 30) 571 #define GET_DISTANCE_TO_VBLANKSTART (1 << 31) 572 573 void amdgpu_link_encoder_connector(struct drm_device *dev); 574 575 struct drm_connector * 576 amdgpu_get_connector_for_encoder(struct drm_encoder *encoder); 577 struct drm_connector * 578 amdgpu_get_connector_for_encoder_init(struct drm_encoder *encoder); 579 bool amdgpu_dig_monitor_is_duallink(struct drm_encoder *encoder, 580 u32 pixel_clock); 581 582 u16 amdgpu_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder); 583 struct drm_encoder *amdgpu_get_external_encoder(struct drm_encoder *encoder); 584 585 bool amdgpu_display_ddc_probe(struct amdgpu_connector *amdgpu_connector, 586 bool use_aux); 587 588 void amdgpu_encoder_set_active_device(struct drm_encoder *encoder); 589 590 int amdgpu_display_get_crtc_scanoutpos(struct drm_device *dev, 591 unsigned int pipe, unsigned int flags, int *vpos, 592 int *hpos, ktime_t *stime, ktime_t *etime, 593 const struct drm_display_mode *mode); 594 595 int amdgpufb_remove(struct drm_device *dev, struct drm_framebuffer *fb); 596 597 void amdgpu_enc_destroy(struct drm_encoder *encoder); 598 void amdgpu_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj); 599 bool amdgpu_display_crtc_scaling_mode_fixup(struct drm_crtc *crtc, 600 const struct drm_display_mode *mode, 601 struct drm_display_mode *adjusted_mode); 602 void amdgpu_panel_mode_fixup(struct drm_encoder *encoder, 603 struct drm_display_mode *adjusted_mode); 604 int amdgpu_display_crtc_idx_to_irq_type(struct amdgpu_device *adev, int crtc); 605 606 bool amdgpu_crtc_get_scanout_position(struct drm_crtc *crtc, 607 bool in_vblank_irq, int *vpos, 608 int *hpos, ktime_t *stime, ktime_t *etime, 609 const struct drm_display_mode *mode); 610 611 /* amdgpu_display.c */ 612 void amdgpu_display_print_display_setup(struct drm_device *dev); 613 int amdgpu_display_modeset_create_props(struct amdgpu_device *adev); 614 int amdgpu_display_crtc_set_config(struct drm_mode_set *set, 615 struct drm_modeset_acquire_ctx *ctx); 616 int amdgpu_display_crtc_page_flip_target(struct drm_crtc *crtc, 617 struct drm_framebuffer *fb, 618 struct drm_pending_vblank_event *event, 619 uint32_t page_flip_flags, uint32_t target, 620 struct drm_modeset_acquire_ctx *ctx); 621 extern const struct drm_mode_config_funcs amdgpu_mode_funcs; 622 623 #endif 624