1d38ceaf9SAlex Deucher /*
2d38ceaf9SAlex Deucher  * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3d38ceaf9SAlex Deucher  *                VA Linux Systems Inc., Fremont, California.
4d38ceaf9SAlex Deucher  * Copyright 2008 Red Hat Inc.
5d38ceaf9SAlex Deucher  *
6d38ceaf9SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
7d38ceaf9SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
8d38ceaf9SAlex Deucher  * to deal in the Software without restriction, including without limitation
9d38ceaf9SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10d38ceaf9SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
11d38ceaf9SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
12d38ceaf9SAlex Deucher  *
13d38ceaf9SAlex Deucher  * The above copyright notice and this permission notice shall be included in
14d38ceaf9SAlex Deucher  * all copies or substantial portions of the Software.
15d38ceaf9SAlex Deucher  *
16d38ceaf9SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17d38ceaf9SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18d38ceaf9SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19d38ceaf9SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20d38ceaf9SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21d38ceaf9SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22d38ceaf9SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
23d38ceaf9SAlex Deucher  *
24d38ceaf9SAlex Deucher  * Original Authors:
25d38ceaf9SAlex Deucher  *   Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26d38ceaf9SAlex Deucher  *
27d38ceaf9SAlex Deucher  * Kernel port Author: Dave Airlie
28d38ceaf9SAlex Deucher  */
29d38ceaf9SAlex Deucher 
30d38ceaf9SAlex Deucher #ifndef AMDGPU_MODE_H
31d38ceaf9SAlex Deucher #define AMDGPU_MODE_H
32d38ceaf9SAlex Deucher 
33d38ceaf9SAlex Deucher #include <drm/drm_crtc.h>
34d38ceaf9SAlex Deucher #include <drm/drm_edid.h>
359338203cSLaurent Pinchart #include <drm/drm_encoder.h>
36d38ceaf9SAlex Deucher #include <drm/drm_dp_helper.h>
37d38ceaf9SAlex Deucher #include <drm/drm_fixed.h>
38d38ceaf9SAlex Deucher #include <drm/drm_crtc_helper.h>
39b516a9efSDaniel Vetter #include <drm/drm_fb_helper.h>
40d38ceaf9SAlex Deucher #include <drm/drm_plane_helper.h>
414562236bSHarry Wentland #include <drm/drm_fb_helper.h>
42d38ceaf9SAlex Deucher #include <linux/i2c.h>
43d38ceaf9SAlex Deucher #include <linux/i2c-algo-bit.h>
4446ac3622SEmily Deng #include <linux/hrtimer.h>
4546ac3622SEmily Deng #include "amdgpu_irq.h"
46d38ceaf9SAlex Deucher 
474562236bSHarry Wentland #include <drm/drm_dp_mst_helper.h>
484562236bSHarry Wentland #include "modules/inc/mod_freesync.h"
494562236bSHarry Wentland 
50d38ceaf9SAlex Deucher struct amdgpu_bo;
51d38ceaf9SAlex Deucher struct amdgpu_device;
52d38ceaf9SAlex Deucher struct amdgpu_encoder;
53d38ceaf9SAlex Deucher struct amdgpu_router;
54d38ceaf9SAlex Deucher struct amdgpu_hpd;
55d38ceaf9SAlex Deucher 
56d38ceaf9SAlex Deucher #define to_amdgpu_crtc(x) container_of(x, struct amdgpu_crtc, base)
57d38ceaf9SAlex Deucher #define to_amdgpu_connector(x) container_of(x, struct amdgpu_connector, base)
58d38ceaf9SAlex Deucher #define to_amdgpu_encoder(x) container_of(x, struct amdgpu_encoder, base)
59d38ceaf9SAlex Deucher #define to_amdgpu_framebuffer(x) container_of(x, struct amdgpu_framebuffer, base)
60d38ceaf9SAlex Deucher 
610604b36cSAndrey Grodzovsky #define to_dm_plane_state(x)	container_of(x, struct dm_plane_state, base);
620604b36cSAndrey Grodzovsky 
63d38ceaf9SAlex Deucher #define AMDGPU_MAX_HPD_PINS 6
64d38ceaf9SAlex Deucher #define AMDGPU_MAX_CRTCS 6
65d4e13b0dSAlex Deucher #define AMDGPU_MAX_PLANES 6
6622384459SAlex Deucher #define AMDGPU_MAX_AFMT_BLOCKS 9
67d38ceaf9SAlex Deucher 
68d38ceaf9SAlex Deucher enum amdgpu_rmx_type {
69d38ceaf9SAlex Deucher 	RMX_OFF,
70d38ceaf9SAlex Deucher 	RMX_FULL,
71d38ceaf9SAlex Deucher 	RMX_CENTER,
72d38ceaf9SAlex Deucher 	RMX_ASPECT
73d38ceaf9SAlex Deucher };
74d38ceaf9SAlex Deucher 
75d38ceaf9SAlex Deucher enum amdgpu_underscan_type {
76d38ceaf9SAlex Deucher 	UNDERSCAN_OFF,
77d38ceaf9SAlex Deucher 	UNDERSCAN_ON,
78d38ceaf9SAlex Deucher 	UNDERSCAN_AUTO,
79d38ceaf9SAlex Deucher };
80d38ceaf9SAlex Deucher 
81d38ceaf9SAlex Deucher #define AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS 50
82d38ceaf9SAlex Deucher #define AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS 10
83d38ceaf9SAlex Deucher 
84d38ceaf9SAlex Deucher enum amdgpu_hpd_id {
85d38ceaf9SAlex Deucher 	AMDGPU_HPD_1 = 0,
86d38ceaf9SAlex Deucher 	AMDGPU_HPD_2,
87d38ceaf9SAlex Deucher 	AMDGPU_HPD_3,
88d38ceaf9SAlex Deucher 	AMDGPU_HPD_4,
89d38ceaf9SAlex Deucher 	AMDGPU_HPD_5,
90d38ceaf9SAlex Deucher 	AMDGPU_HPD_6,
91d38ceaf9SAlex Deucher 	AMDGPU_HPD_NONE = 0xff,
92d38ceaf9SAlex Deucher };
93d38ceaf9SAlex Deucher 
94d38ceaf9SAlex Deucher enum amdgpu_crtc_irq {
95d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK1 = 0,
96d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK2,
97d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK3,
98d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK4,
99d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK5,
100d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK6,
101d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE1,
102d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE2,
103d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE3,
104d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE4,
105d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE5,
106d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE6,
107d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_NONE = 0xff
108d38ceaf9SAlex Deucher };
109d38ceaf9SAlex Deucher 
110d38ceaf9SAlex Deucher enum amdgpu_pageflip_irq {
111d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D1 = 0,
112d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D2,
113d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D3,
114d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D4,
115d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D5,
116d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D6,
117d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_NONE = 0xff
118d38ceaf9SAlex Deucher };
119d38ceaf9SAlex Deucher 
120d38ceaf9SAlex Deucher enum amdgpu_flip_status {
121d38ceaf9SAlex Deucher 	AMDGPU_FLIP_NONE,
122d38ceaf9SAlex Deucher 	AMDGPU_FLIP_PENDING,
123d38ceaf9SAlex Deucher 	AMDGPU_FLIP_SUBMITTED
124d38ceaf9SAlex Deucher };
125d38ceaf9SAlex Deucher 
126d38ceaf9SAlex Deucher #define AMDGPU_MAX_I2C_BUS 16
127d38ceaf9SAlex Deucher 
128d38ceaf9SAlex Deucher /* amdgpu gpio-based i2c
129d38ceaf9SAlex Deucher  * 1. "mask" reg and bits
130d38ceaf9SAlex Deucher  *    grabs the gpio pins for software use
131d38ceaf9SAlex Deucher  *    0=not held  1=held
132d38ceaf9SAlex Deucher  * 2. "a" reg and bits
133d38ceaf9SAlex Deucher  *    output pin value
134d38ceaf9SAlex Deucher  *    0=low 1=high
135d38ceaf9SAlex Deucher  * 3. "en" reg and bits
136d38ceaf9SAlex Deucher  *    sets the pin direction
137d38ceaf9SAlex Deucher  *    0=input 1=output
138d38ceaf9SAlex Deucher  * 4. "y" reg and bits
139d38ceaf9SAlex Deucher  *    input pin value
140d38ceaf9SAlex Deucher  *    0=low 1=high
141d38ceaf9SAlex Deucher  */
142d38ceaf9SAlex Deucher struct amdgpu_i2c_bus_rec {
143d38ceaf9SAlex Deucher 	bool valid;
144d38ceaf9SAlex Deucher 	/* id used by atom */
145d38ceaf9SAlex Deucher 	uint8_t i2c_id;
146d38ceaf9SAlex Deucher 	/* id used by atom */
147d38ceaf9SAlex Deucher 	enum amdgpu_hpd_id hpd;
148d38ceaf9SAlex Deucher 	/* can be used with hw i2c engine */
149d38ceaf9SAlex Deucher 	bool hw_capable;
150d38ceaf9SAlex Deucher 	/* uses multi-media i2c engine */
151d38ceaf9SAlex Deucher 	bool mm_i2c;
152d38ceaf9SAlex Deucher 	/* regs and bits */
153d38ceaf9SAlex Deucher 	uint32_t mask_clk_reg;
154d38ceaf9SAlex Deucher 	uint32_t mask_data_reg;
155d38ceaf9SAlex Deucher 	uint32_t a_clk_reg;
156d38ceaf9SAlex Deucher 	uint32_t a_data_reg;
157d38ceaf9SAlex Deucher 	uint32_t en_clk_reg;
158d38ceaf9SAlex Deucher 	uint32_t en_data_reg;
159d38ceaf9SAlex Deucher 	uint32_t y_clk_reg;
160d38ceaf9SAlex Deucher 	uint32_t y_data_reg;
161d38ceaf9SAlex Deucher 	uint32_t mask_clk_mask;
162d38ceaf9SAlex Deucher 	uint32_t mask_data_mask;
163d38ceaf9SAlex Deucher 	uint32_t a_clk_mask;
164d38ceaf9SAlex Deucher 	uint32_t a_data_mask;
165d38ceaf9SAlex Deucher 	uint32_t en_clk_mask;
166d38ceaf9SAlex Deucher 	uint32_t en_data_mask;
167d38ceaf9SAlex Deucher 	uint32_t y_clk_mask;
168d38ceaf9SAlex Deucher 	uint32_t y_data_mask;
169d38ceaf9SAlex Deucher };
170d38ceaf9SAlex Deucher 
171d38ceaf9SAlex Deucher #define AMDGPU_MAX_BIOS_CONNECTOR 16
172d38ceaf9SAlex Deucher 
173d38ceaf9SAlex Deucher /* pll flags */
174d38ceaf9SAlex Deucher #define AMDGPU_PLL_USE_BIOS_DIVS        (1 << 0)
175d38ceaf9SAlex Deucher #define AMDGPU_PLL_NO_ODD_POST_DIV      (1 << 1)
176d38ceaf9SAlex Deucher #define AMDGPU_PLL_USE_REF_DIV          (1 << 2)
177d38ceaf9SAlex Deucher #define AMDGPU_PLL_LEGACY               (1 << 3)
178d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_LOW_REF_DIV   (1 << 4)
179d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
180d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_LOW_FB_DIV    (1 << 6)
181d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
182d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_LOW_POST_DIV  (1 << 8)
183d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_HIGH_POST_DIV (1 << 9)
184d38ceaf9SAlex Deucher #define AMDGPU_PLL_USE_FRAC_FB_DIV      (1 << 10)
185d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_CLOSEST_LOWER (1 << 11)
186d38ceaf9SAlex Deucher #define AMDGPU_PLL_USE_POST_DIV         (1 << 12)
187d38ceaf9SAlex Deucher #define AMDGPU_PLL_IS_LCD               (1 << 13)
188d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
189d38ceaf9SAlex Deucher 
190d38ceaf9SAlex Deucher struct amdgpu_pll {
191d38ceaf9SAlex Deucher 	/* reference frequency */
192d38ceaf9SAlex Deucher 	uint32_t reference_freq;
193d38ceaf9SAlex Deucher 
194d38ceaf9SAlex Deucher 	/* fixed dividers */
195d38ceaf9SAlex Deucher 	uint32_t reference_div;
196d38ceaf9SAlex Deucher 	uint32_t post_div;
197d38ceaf9SAlex Deucher 
198d38ceaf9SAlex Deucher 	/* pll in/out limits */
199d38ceaf9SAlex Deucher 	uint32_t pll_in_min;
200d38ceaf9SAlex Deucher 	uint32_t pll_in_max;
201d38ceaf9SAlex Deucher 	uint32_t pll_out_min;
202d38ceaf9SAlex Deucher 	uint32_t pll_out_max;
203d38ceaf9SAlex Deucher 	uint32_t lcd_pll_out_min;
204d38ceaf9SAlex Deucher 	uint32_t lcd_pll_out_max;
205d38ceaf9SAlex Deucher 	uint32_t best_vco;
206d38ceaf9SAlex Deucher 
207d38ceaf9SAlex Deucher 	/* divider limits */
208d38ceaf9SAlex Deucher 	uint32_t min_ref_div;
209d38ceaf9SAlex Deucher 	uint32_t max_ref_div;
210d38ceaf9SAlex Deucher 	uint32_t min_post_div;
211d38ceaf9SAlex Deucher 	uint32_t max_post_div;
212d38ceaf9SAlex Deucher 	uint32_t min_feedback_div;
213d38ceaf9SAlex Deucher 	uint32_t max_feedback_div;
214d38ceaf9SAlex Deucher 	uint32_t min_frac_feedback_div;
215d38ceaf9SAlex Deucher 	uint32_t max_frac_feedback_div;
216d38ceaf9SAlex Deucher 
217d38ceaf9SAlex Deucher 	/* flags for the current clock */
218d38ceaf9SAlex Deucher 	uint32_t flags;
219d38ceaf9SAlex Deucher 
220d38ceaf9SAlex Deucher 	/* pll id */
221d38ceaf9SAlex Deucher 	uint32_t id;
222d38ceaf9SAlex Deucher };
223d38ceaf9SAlex Deucher 
224d38ceaf9SAlex Deucher struct amdgpu_i2c_chan {
225d38ceaf9SAlex Deucher 	struct i2c_adapter adapter;
226d38ceaf9SAlex Deucher 	struct drm_device *dev;
227d38ceaf9SAlex Deucher 	struct i2c_algo_bit_data bit;
228d38ceaf9SAlex Deucher 	struct amdgpu_i2c_bus_rec rec;
229d38ceaf9SAlex Deucher 	struct drm_dp_aux aux;
230d38ceaf9SAlex Deucher 	bool has_aux;
231d38ceaf9SAlex Deucher 	struct mutex mutex;
232d38ceaf9SAlex Deucher };
233d38ceaf9SAlex Deucher 
234d38ceaf9SAlex Deucher struct amdgpu_fbdev;
235d38ceaf9SAlex Deucher 
236d38ceaf9SAlex Deucher struct amdgpu_afmt {
237d38ceaf9SAlex Deucher 	bool enabled;
238d38ceaf9SAlex Deucher 	int offset;
239d38ceaf9SAlex Deucher 	bool last_buffer_filled_status;
240d38ceaf9SAlex Deucher 	int id;
241d38ceaf9SAlex Deucher 	struct amdgpu_audio_pin *pin;
242d38ceaf9SAlex Deucher };
243d38ceaf9SAlex Deucher 
244d38ceaf9SAlex Deucher /*
245d38ceaf9SAlex Deucher  * Audio
246d38ceaf9SAlex Deucher  */
247d38ceaf9SAlex Deucher struct amdgpu_audio_pin {
248d38ceaf9SAlex Deucher 	int			channels;
249d38ceaf9SAlex Deucher 	int			rate;
250d38ceaf9SAlex Deucher 	int			bits_per_sample;
251d38ceaf9SAlex Deucher 	u8			status_bits;
252d38ceaf9SAlex Deucher 	u8			category_code;
253d38ceaf9SAlex Deucher 	u32			offset;
254d38ceaf9SAlex Deucher 	bool			connected;
255d38ceaf9SAlex Deucher 	u32			id;
256d38ceaf9SAlex Deucher };
257d38ceaf9SAlex Deucher 
258d38ceaf9SAlex Deucher struct amdgpu_audio {
259d38ceaf9SAlex Deucher 	bool enabled;
260d38ceaf9SAlex Deucher 	struct amdgpu_audio_pin pin[AMDGPU_MAX_AFMT_BLOCKS];
261d38ceaf9SAlex Deucher 	int num_pins;
262d38ceaf9SAlex Deucher };
263d38ceaf9SAlex Deucher 
264d38ceaf9SAlex Deucher struct amdgpu_display_funcs {
265d38ceaf9SAlex Deucher 	/* display watermarks */
266d38ceaf9SAlex Deucher 	void (*bandwidth_update)(struct amdgpu_device *adev);
267d38ceaf9SAlex Deucher 	/* get frame count */
268d38ceaf9SAlex Deucher 	u32 (*vblank_get_counter)(struct amdgpu_device *adev, int crtc);
269d38ceaf9SAlex Deucher 	/* set backlight level */
270d38ceaf9SAlex Deucher 	void (*backlight_set_level)(struct amdgpu_encoder *amdgpu_encoder,
271d38ceaf9SAlex Deucher 				    u8 level);
272d38ceaf9SAlex Deucher 	/* get backlight level */
273d38ceaf9SAlex Deucher 	u8 (*backlight_get_level)(struct amdgpu_encoder *amdgpu_encoder);
274d38ceaf9SAlex Deucher 	/* hotplug detect */
275d38ceaf9SAlex Deucher 	bool (*hpd_sense)(struct amdgpu_device *adev, enum amdgpu_hpd_id hpd);
276d38ceaf9SAlex Deucher 	void (*hpd_set_polarity)(struct amdgpu_device *adev,
277d38ceaf9SAlex Deucher 				 enum amdgpu_hpd_id hpd);
278d38ceaf9SAlex Deucher 	u32 (*hpd_get_gpio_reg)(struct amdgpu_device *adev);
279d38ceaf9SAlex Deucher 	/* pageflipping */
280d38ceaf9SAlex Deucher 	void (*page_flip)(struct amdgpu_device *adev,
281cb9e59d7SAlex Deucher 			  int crtc_id, u64 crtc_base, bool async);
282d38ceaf9SAlex Deucher 	int (*page_flip_get_scanoutpos)(struct amdgpu_device *adev, int crtc,
283d38ceaf9SAlex Deucher 					u32 *vbl, u32 *position);
284d38ceaf9SAlex Deucher 	/* display topology setup */
285d38ceaf9SAlex Deucher 	void (*add_encoder)(struct amdgpu_device *adev,
286d38ceaf9SAlex Deucher 			    uint32_t encoder_enum,
287d38ceaf9SAlex Deucher 			    uint32_t supported_device,
288d38ceaf9SAlex Deucher 			    u16 caps);
289d38ceaf9SAlex Deucher 	void (*add_connector)(struct amdgpu_device *adev,
290d38ceaf9SAlex Deucher 			      uint32_t connector_id,
291d38ceaf9SAlex Deucher 			      uint32_t supported_device,
292d38ceaf9SAlex Deucher 			      int connector_type,
293d38ceaf9SAlex Deucher 			      struct amdgpu_i2c_bus_rec *i2c_bus,
294d38ceaf9SAlex Deucher 			      uint16_t connector_object_id,
295d38ceaf9SAlex Deucher 			      struct amdgpu_hpd *hpd,
296d38ceaf9SAlex Deucher 			      struct amdgpu_router *router);
2974562236bSHarry Wentland 	/* it is used to enter or exit into free sync mode */
2984562236bSHarry Wentland 	int (*notify_freesync)(struct drm_device *dev, void *data,
2994562236bSHarry Wentland 			       struct drm_file *filp);
3004562236bSHarry Wentland 	/* it is used to allow enablement of freesync mode */
3014562236bSHarry Wentland 	int (*set_freesync_property)(struct drm_connector *connector,
3024562236bSHarry Wentland 				     struct drm_property *property,
3034562236bSHarry Wentland 				     uint64_t val);
3044562236bSHarry Wentland 
3054562236bSHarry Wentland 
3064562236bSHarry Wentland };
3074562236bSHarry Wentland 
3084562236bSHarry Wentland struct amdgpu_framebuffer {
3094562236bSHarry Wentland 	struct drm_framebuffer base;
310dd55d12cSAndrey Grodzovsky 
311dd55d12cSAndrey Grodzovsky 	/* caching for later use */
312dd55d12cSAndrey Grodzovsky 	uint64_t address;
3134562236bSHarry Wentland };
3144562236bSHarry Wentland 
3154562236bSHarry Wentland struct amdgpu_fbdev {
3164562236bSHarry Wentland 	struct drm_fb_helper helper;
3174562236bSHarry Wentland 	struct amdgpu_framebuffer rfb;
3184562236bSHarry Wentland 	struct list_head fbdev_list;
3194562236bSHarry Wentland 	struct amdgpu_device *adev;
320d38ceaf9SAlex Deucher };
321d38ceaf9SAlex Deucher 
322d38ceaf9SAlex Deucher struct amdgpu_mode_info {
323d38ceaf9SAlex Deucher 	struct atom_context *atom_context;
324d38ceaf9SAlex Deucher 	struct card_info *atom_card_info;
325d38ceaf9SAlex Deucher 	bool mode_config_initialized;
326f195038cSAlex Deucher 	struct amdgpu_crtc *crtcs[AMDGPU_MAX_CRTCS];
327f180b4bcSHarry Wentland 	struct drm_plane *planes[AMDGPU_MAX_PLANES];
328f195038cSAlex Deucher 	struct amdgpu_afmt *afmt[AMDGPU_MAX_AFMT_BLOCKS];
329d38ceaf9SAlex Deucher 	/* DVI-I properties */
330d38ceaf9SAlex Deucher 	struct drm_property *coherent_mode_property;
331d38ceaf9SAlex Deucher 	/* DAC enable load detect */
332d38ceaf9SAlex Deucher 	struct drm_property *load_detect_property;
333d38ceaf9SAlex Deucher 	/* underscan */
334d38ceaf9SAlex Deucher 	struct drm_property *underscan_property;
335d38ceaf9SAlex Deucher 	struct drm_property *underscan_hborder_property;
336d38ceaf9SAlex Deucher 	struct drm_property *underscan_vborder_property;
337d38ceaf9SAlex Deucher 	/* audio */
338d38ceaf9SAlex Deucher 	struct drm_property *audio_property;
339d38ceaf9SAlex Deucher 	/* FMT dithering */
340d38ceaf9SAlex Deucher 	struct drm_property *dither_property;
341d38ceaf9SAlex Deucher 	/* hardcoded DFP edid from BIOS */
342d38ceaf9SAlex Deucher 	struct edid *bios_hardcoded_edid;
343d38ceaf9SAlex Deucher 	int bios_hardcoded_edid_size;
344d38ceaf9SAlex Deucher 
345d38ceaf9SAlex Deucher 	/* pointer to fbdev info structure */
346d38ceaf9SAlex Deucher 	struct amdgpu_fbdev *rfbdev;
347d38ceaf9SAlex Deucher 	/* firmware flags */
348d38ceaf9SAlex Deucher 	u16 firmware_flags;
349d38ceaf9SAlex Deucher 	/* pointer to backlight encoder */
350d38ceaf9SAlex Deucher 	struct amdgpu_encoder *bl_encoder;
351a59b3c80SAlex Deucher 	u8 bl_level; /* saved backlight level */
352d38ceaf9SAlex Deucher 	struct amdgpu_audio	audio; /* audio stuff */
353d38ceaf9SAlex Deucher 	int			num_crtc; /* number of crtcs */
354d38ceaf9SAlex Deucher 	int			num_hpd; /* number of hpd pins */
355d38ceaf9SAlex Deucher 	int			num_dig; /* number of dig blocks */
356d38ceaf9SAlex Deucher 	int			disp_priority;
357d38ceaf9SAlex Deucher 	const struct amdgpu_display_funcs *funcs;
358e04a6123SDave Airlie 	const enum drm_plane_type *plane_type;
359d38ceaf9SAlex Deucher };
360d38ceaf9SAlex Deucher 
361d38ceaf9SAlex Deucher #define AMDGPU_MAX_BL_LEVEL 0xFF
362d38ceaf9SAlex Deucher 
363d38ceaf9SAlex Deucher #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
364d38ceaf9SAlex Deucher 
365d38ceaf9SAlex Deucher struct amdgpu_backlight_privdata {
366d38ceaf9SAlex Deucher 	struct amdgpu_encoder *encoder;
367d38ceaf9SAlex Deucher 	uint8_t negative;
368d38ceaf9SAlex Deucher };
369d38ceaf9SAlex Deucher 
370d38ceaf9SAlex Deucher #endif
371d38ceaf9SAlex Deucher 
372d38ceaf9SAlex Deucher struct amdgpu_atom_ss {
373d38ceaf9SAlex Deucher 	uint16_t percentage;
374d38ceaf9SAlex Deucher 	uint16_t percentage_divider;
375d38ceaf9SAlex Deucher 	uint8_t type;
376d38ceaf9SAlex Deucher 	uint16_t step;
377d38ceaf9SAlex Deucher 	uint8_t delay;
378d38ceaf9SAlex Deucher 	uint8_t range;
379d38ceaf9SAlex Deucher 	uint8_t refdiv;
380d38ceaf9SAlex Deucher 	/* asic_ss */
381d38ceaf9SAlex Deucher 	uint16_t rate;
382d38ceaf9SAlex Deucher 	uint16_t amount;
383d38ceaf9SAlex Deucher };
384d38ceaf9SAlex Deucher 
385d38ceaf9SAlex Deucher struct amdgpu_crtc {
386d38ceaf9SAlex Deucher 	struct drm_crtc base;
387d38ceaf9SAlex Deucher 	int crtc_id;
388d38ceaf9SAlex Deucher 	bool enabled;
389d38ceaf9SAlex Deucher 	bool can_tile;
390d38ceaf9SAlex Deucher 	uint32_t crtc_offset;
391d38ceaf9SAlex Deucher 	struct drm_gem_object *cursor_bo;
392d38ceaf9SAlex Deucher 	uint64_t cursor_addr;
39329275a9bSAlex Deucher 	int cursor_x;
39429275a9bSAlex Deucher 	int cursor_y;
39529275a9bSAlex Deucher 	int cursor_hot_x;
39629275a9bSAlex Deucher 	int cursor_hot_y;
397d38ceaf9SAlex Deucher 	int cursor_width;
398d38ceaf9SAlex Deucher 	int cursor_height;
399d38ceaf9SAlex Deucher 	int max_cursor_width;
400d38ceaf9SAlex Deucher 	int max_cursor_height;
401d38ceaf9SAlex Deucher 	enum amdgpu_rmx_type rmx_type;
402d38ceaf9SAlex Deucher 	u8 h_border;
403d38ceaf9SAlex Deucher 	u8 v_border;
404d38ceaf9SAlex Deucher 	fixed20_12 vsc;
405d38ceaf9SAlex Deucher 	fixed20_12 hsc;
406d38ceaf9SAlex Deucher 	struct drm_display_mode native_mode;
407d38ceaf9SAlex Deucher 	u32 pll_id;
408d38ceaf9SAlex Deucher 	/* page flipping */
409d38ceaf9SAlex Deucher 	struct amdgpu_flip_work *pflip_works;
410d38ceaf9SAlex Deucher 	enum amdgpu_flip_status pflip_status;
411d38ceaf9SAlex Deucher 	int deferred_flip_completion;
412d38ceaf9SAlex Deucher 	/* pll sharing */
413d38ceaf9SAlex Deucher 	struct amdgpu_atom_ss ss;
414d38ceaf9SAlex Deucher 	bool ss_enabled;
415d38ceaf9SAlex Deucher 	u32 adjusted_clock;
416d38ceaf9SAlex Deucher 	int bpc;
417d38ceaf9SAlex Deucher 	u32 pll_reference_div;
418d38ceaf9SAlex Deucher 	u32 pll_post_div;
419d38ceaf9SAlex Deucher 	u32 pll_flags;
420d38ceaf9SAlex Deucher 	struct drm_encoder *encoder;
421d38ceaf9SAlex Deucher 	struct drm_connector *connector;
422d38ceaf9SAlex Deucher 	/* for dpm */
423d38ceaf9SAlex Deucher 	u32 line_time;
424d38ceaf9SAlex Deucher 	u32 wm_low;
425d38ceaf9SAlex Deucher 	u32 wm_high;
4268e36f9d3SAlex Deucher 	u32 lb_vblank_lead_lines;
427d38ceaf9SAlex Deucher 	struct drm_display_mode hw_mode;
4280f66356dSEmily Deng 	/* for virtual dce */
4290f66356dSEmily Deng 	struct hrtimer vblank_timer;
4300f66356dSEmily Deng 	enum amdgpu_interrupt_state vsync_timer_enabled;
4314562236bSHarry Wentland 
4324562236bSHarry Wentland 	int otg_inst;
433dd55d12cSAndrey Grodzovsky 	struct drm_pending_vblank_event *event;
434d38ceaf9SAlex Deucher };
435d38ceaf9SAlex Deucher 
436d38ceaf9SAlex Deucher struct amdgpu_encoder_atom_dig {
437d38ceaf9SAlex Deucher 	bool linkb;
438d38ceaf9SAlex Deucher 	/* atom dig */
439d38ceaf9SAlex Deucher 	bool coherent_mode;
440d38ceaf9SAlex Deucher 	int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
441d38ceaf9SAlex Deucher 	/* atom lvds/edp */
442d38ceaf9SAlex Deucher 	uint32_t lcd_misc;
443d38ceaf9SAlex Deucher 	uint16_t panel_pwr_delay;
444d38ceaf9SAlex Deucher 	uint32_t lcd_ss_id;
445d38ceaf9SAlex Deucher 	/* panel mode */
446d38ceaf9SAlex Deucher 	struct drm_display_mode native_mode;
447d38ceaf9SAlex Deucher 	struct backlight_device *bl_dev;
448d38ceaf9SAlex Deucher 	int dpms_mode;
449d38ceaf9SAlex Deucher 	uint8_t backlight_level;
450d38ceaf9SAlex Deucher 	int panel_mode;
451d38ceaf9SAlex Deucher 	struct amdgpu_afmt *afmt;
452d38ceaf9SAlex Deucher };
453d38ceaf9SAlex Deucher 
454d38ceaf9SAlex Deucher struct amdgpu_encoder {
455d38ceaf9SAlex Deucher 	struct drm_encoder base;
456d38ceaf9SAlex Deucher 	uint32_t encoder_enum;
457d38ceaf9SAlex Deucher 	uint32_t encoder_id;
458d38ceaf9SAlex Deucher 	uint32_t devices;
459d38ceaf9SAlex Deucher 	uint32_t active_device;
460d38ceaf9SAlex Deucher 	uint32_t flags;
461d38ceaf9SAlex Deucher 	uint32_t pixel_clock;
462d38ceaf9SAlex Deucher 	enum amdgpu_rmx_type rmx_type;
463d38ceaf9SAlex Deucher 	enum amdgpu_underscan_type underscan_type;
464d38ceaf9SAlex Deucher 	uint32_t underscan_hborder;
465d38ceaf9SAlex Deucher 	uint32_t underscan_vborder;
466d38ceaf9SAlex Deucher 	struct drm_display_mode native_mode;
467d38ceaf9SAlex Deucher 	void *enc_priv;
468d38ceaf9SAlex Deucher 	int audio_polling_active;
469d38ceaf9SAlex Deucher 	bool is_ext_encoder;
470d38ceaf9SAlex Deucher 	u16 caps;
471d38ceaf9SAlex Deucher };
472d38ceaf9SAlex Deucher 
473d38ceaf9SAlex Deucher struct amdgpu_connector_atom_dig {
474d38ceaf9SAlex Deucher 	/* displayport */
475d38ceaf9SAlex Deucher 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
476d38ceaf9SAlex Deucher 	u8 dp_sink_type;
477d38ceaf9SAlex Deucher 	int dp_clock;
478d38ceaf9SAlex Deucher 	int dp_lane_count;
479d38ceaf9SAlex Deucher 	bool edp_on;
480d38ceaf9SAlex Deucher };
481d38ceaf9SAlex Deucher 
482d38ceaf9SAlex Deucher struct amdgpu_gpio_rec {
483d38ceaf9SAlex Deucher 	bool valid;
484d38ceaf9SAlex Deucher 	u8 id;
485d38ceaf9SAlex Deucher 	u32 reg;
486d38ceaf9SAlex Deucher 	u32 mask;
487d38ceaf9SAlex Deucher 	u32 shift;
488d38ceaf9SAlex Deucher };
489d38ceaf9SAlex Deucher 
490d38ceaf9SAlex Deucher struct amdgpu_hpd {
491d38ceaf9SAlex Deucher 	enum amdgpu_hpd_id hpd;
492d38ceaf9SAlex Deucher 	u8 plugged_state;
493d38ceaf9SAlex Deucher 	struct amdgpu_gpio_rec gpio;
494d38ceaf9SAlex Deucher };
495d38ceaf9SAlex Deucher 
496d38ceaf9SAlex Deucher struct amdgpu_router {
497d38ceaf9SAlex Deucher 	u32 router_id;
498d38ceaf9SAlex Deucher 	struct amdgpu_i2c_bus_rec i2c_info;
499d38ceaf9SAlex Deucher 	u8 i2c_addr;
500d38ceaf9SAlex Deucher 	/* i2c mux */
501d38ceaf9SAlex Deucher 	bool ddc_valid;
502d38ceaf9SAlex Deucher 	u8 ddc_mux_type;
503d38ceaf9SAlex Deucher 	u8 ddc_mux_control_pin;
504d38ceaf9SAlex Deucher 	u8 ddc_mux_state;
505d38ceaf9SAlex Deucher 	/* clock/data mux */
506d38ceaf9SAlex Deucher 	bool cd_valid;
507d38ceaf9SAlex Deucher 	u8 cd_mux_type;
508d38ceaf9SAlex Deucher 	u8 cd_mux_control_pin;
509d38ceaf9SAlex Deucher 	u8 cd_mux_state;
510d38ceaf9SAlex Deucher };
511d38ceaf9SAlex Deucher 
512d38ceaf9SAlex Deucher enum amdgpu_connector_audio {
513d38ceaf9SAlex Deucher 	AMDGPU_AUDIO_DISABLE = 0,
514d38ceaf9SAlex Deucher 	AMDGPU_AUDIO_ENABLE = 1,
515d38ceaf9SAlex Deucher 	AMDGPU_AUDIO_AUTO = 2
516d38ceaf9SAlex Deucher };
517d38ceaf9SAlex Deucher 
518d38ceaf9SAlex Deucher enum amdgpu_connector_dither {
519d38ceaf9SAlex Deucher 	AMDGPU_FMT_DITHER_DISABLE = 0,
520d38ceaf9SAlex Deucher 	AMDGPU_FMT_DITHER_ENABLE = 1,
521d38ceaf9SAlex Deucher };
522d38ceaf9SAlex Deucher 
5234562236bSHarry Wentland struct amdgpu_dm_dp_aux {
5244562236bSHarry Wentland 	struct drm_dp_aux aux;
52546df790cSAndrey Grodzovsky 	struct ddc_service *ddc_service;
5264562236bSHarry Wentland };
5274562236bSHarry Wentland 
5284562236bSHarry Wentland struct amdgpu_i2c_adapter {
5294562236bSHarry Wentland 	struct i2c_adapter base;
53046df790cSAndrey Grodzovsky 
53146df790cSAndrey Grodzovsky 	struct ddc_service *ddc_service;
5324562236bSHarry Wentland };
5334562236bSHarry Wentland 
5344562236bSHarry Wentland #define TO_DM_AUX(x) container_of((x), struct amdgpu_dm_dp_aux, aux)
5354562236bSHarry Wentland 
536d38ceaf9SAlex Deucher struct amdgpu_connector {
537d38ceaf9SAlex Deucher 	struct drm_connector base;
538d38ceaf9SAlex Deucher 	uint32_t connector_id;
539d38ceaf9SAlex Deucher 	uint32_t devices;
540d38ceaf9SAlex Deucher 	struct amdgpu_i2c_chan *ddc_bus;
541d38ceaf9SAlex Deucher 	/* some systems have an hdmi and vga port with a shared ddc line */
542d38ceaf9SAlex Deucher 	bool shared_ddc;
543d38ceaf9SAlex Deucher 	bool use_digital;
544d38ceaf9SAlex Deucher 	/* we need to mind the EDID between detect
545d38ceaf9SAlex Deucher 	   and get modes due to analog/digital/tvencoder */
546d38ceaf9SAlex Deucher 	struct edid *edid;
547d38ceaf9SAlex Deucher 	void *con_priv;
548d38ceaf9SAlex Deucher 	bool dac_load_detect;
549d38ceaf9SAlex Deucher 	bool detected_by_load; /* if the connection status was determined by load */
550d38ceaf9SAlex Deucher 	uint16_t connector_object_id;
551d38ceaf9SAlex Deucher 	struct amdgpu_hpd hpd;
552d38ceaf9SAlex Deucher 	struct amdgpu_router router;
553d38ceaf9SAlex Deucher 	struct amdgpu_i2c_chan *router_bus;
554d38ceaf9SAlex Deucher 	enum amdgpu_connector_audio audio;
555d38ceaf9SAlex Deucher 	enum amdgpu_connector_dither dither;
556d38ceaf9SAlex Deucher 	unsigned pixelclock_for_modeset;
557d38ceaf9SAlex Deucher };
558d38ceaf9SAlex Deucher 
5594562236bSHarry Wentland /* TODO: start to use this struct and remove same field from base one */
5604562236bSHarry Wentland struct amdgpu_mst_connector {
5614562236bSHarry Wentland 	struct amdgpu_connector base;
5624562236bSHarry Wentland 
5634562236bSHarry Wentland 	struct drm_dp_mst_topology_mgr mst_mgr;
5644562236bSHarry Wentland 	struct amdgpu_dm_dp_aux dm_dp_aux;
5654562236bSHarry Wentland 	struct drm_dp_mst_port *port;
5664562236bSHarry Wentland 	struct amdgpu_connector *mst_port;
5674562236bSHarry Wentland 	bool is_mst_connector;
5684562236bSHarry Wentland 	struct amdgpu_encoder *mst_encoder;
569d38ceaf9SAlex Deucher };
570d38ceaf9SAlex Deucher 
571d38ceaf9SAlex Deucher #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
572d38ceaf9SAlex Deucher 				((em) == ATOM_ENCODER_MODE_DP_MST))
573d38ceaf9SAlex Deucher 
574aa8e286aSSamuel Li /* Driver internal use only flags of amdgpu_display_get_crtc_scanoutpos() */
5751bf6ad62SDaniel Vetter #define DRM_SCANOUTPOS_VALID        (1 << 0)
5761bf6ad62SDaniel Vetter #define DRM_SCANOUTPOS_IN_VBLANK    (1 << 1)
5771bf6ad62SDaniel Vetter #define DRM_SCANOUTPOS_ACCURATE     (1 << 2)
5788e36f9d3SAlex Deucher #define USE_REAL_VBLANKSTART		(1 << 30)
5798e36f9d3SAlex Deucher #define GET_DISTANCE_TO_VBLANKSTART	(1 << 31)
5808e36f9d3SAlex Deucher 
581d38ceaf9SAlex Deucher void amdgpu_link_encoder_connector(struct drm_device *dev);
582d38ceaf9SAlex Deucher 
583d38ceaf9SAlex Deucher struct drm_connector *
584d38ceaf9SAlex Deucher amdgpu_get_connector_for_encoder(struct drm_encoder *encoder);
585d38ceaf9SAlex Deucher struct drm_connector *
586d38ceaf9SAlex Deucher amdgpu_get_connector_for_encoder_init(struct drm_encoder *encoder);
587d38ceaf9SAlex Deucher bool amdgpu_dig_monitor_is_duallink(struct drm_encoder *encoder,
588d38ceaf9SAlex Deucher 				    u32 pixel_clock);
589d38ceaf9SAlex Deucher 
590d38ceaf9SAlex Deucher u16 amdgpu_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
591d38ceaf9SAlex Deucher struct drm_encoder *amdgpu_get_external_encoder(struct drm_encoder *encoder);
592d38ceaf9SAlex Deucher 
593e0b5b5ecSSamuel Li bool amdgpu_display_ddc_probe(struct amdgpu_connector *amdgpu_connector,
594e0b5b5ecSSamuel Li 			      bool use_aux);
595d38ceaf9SAlex Deucher 
596d38ceaf9SAlex Deucher void amdgpu_encoder_set_active_device(struct drm_encoder *encoder);
597d38ceaf9SAlex Deucher 
598aa8e286aSSamuel Li int amdgpu_display_get_crtc_scanoutpos(struct drm_device *dev,
599aa8e286aSSamuel Li 			unsigned int pipe, unsigned int flags, int *vpos,
600aa8e286aSSamuel Li 			int *hpos, ktime_t *stime, ktime_t *etime,
6013bb403bfSVille Syrjälä 			const struct drm_display_mode *mode);
602d38ceaf9SAlex Deucher 
6039da3f2d9SSamuel Li int amdgpu_display_framebuffer_init(struct drm_device *dev,
604d38ceaf9SAlex Deucher 				    struct amdgpu_framebuffer *rfb,
6051eb83451SVille Syrjälä 				    const struct drm_mode_fb_cmd2 *mode_cmd,
606d38ceaf9SAlex Deucher 				    struct drm_gem_object *obj);
607d38ceaf9SAlex Deucher 
608d38ceaf9SAlex Deucher int amdgpufb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
609d38ceaf9SAlex Deucher 
610d38ceaf9SAlex Deucher void amdgpu_enc_destroy(struct drm_encoder *encoder);
611d38ceaf9SAlex Deucher void amdgpu_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
6120c16443aSSamuel Li bool amdgpu_display_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
613d38ceaf9SAlex Deucher 				const struct drm_display_mode *mode,
614d38ceaf9SAlex Deucher 				struct drm_display_mode *adjusted_mode);
615d38ceaf9SAlex Deucher void amdgpu_panel_mode_fixup(struct drm_encoder *encoder,
616d38ceaf9SAlex Deucher 			     struct drm_display_mode *adjusted_mode);
617734dd01dSSamuel Li int amdgpu_display_crtc_idx_to_irq_type(struct amdgpu_device *adev, int crtc);
618d38ceaf9SAlex Deucher 
619d38ceaf9SAlex Deucher /* fbdev layer */
620d38ceaf9SAlex Deucher int amdgpu_fbdev_init(struct amdgpu_device *adev);
621d38ceaf9SAlex Deucher void amdgpu_fbdev_fini(struct amdgpu_device *adev);
622d38ceaf9SAlex Deucher void amdgpu_fbdev_set_suspend(struct amdgpu_device *adev, int state);
623d38ceaf9SAlex Deucher int amdgpu_fbdev_total_size(struct amdgpu_device *adev);
624d38ceaf9SAlex Deucher bool amdgpu_fbdev_robj_is_fb(struct amdgpu_device *adev, struct amdgpu_bo *robj);
625d38ceaf9SAlex Deucher 
626d38ceaf9SAlex Deucher int amdgpu_align_pitch(struct amdgpu_device *adev, int width, int bpp, bool tiled);
627d38ceaf9SAlex Deucher 
628d38ceaf9SAlex Deucher /* amdgpu_display.c */
62950af9193SSamuel Li void amdgpu_display_print_display_setup(struct drm_device *dev);
6303dc9b1ceSSamuel Li int amdgpu_display_modeset_create_props(struct amdgpu_device *adev);
631775a8364SSamuel Li int amdgpu_display_crtc_set_config(struct drm_mode_set *set,
632a4eff9aaSDaniel Vetter 				   struct drm_modeset_acquire_ctx *ctx);
6330cd11932SSamuel Li int amdgpu_display_crtc_page_flip_target(struct drm_crtc *crtc,
634d38ceaf9SAlex Deucher 				struct drm_framebuffer *fb,
635d38ceaf9SAlex Deucher 				struct drm_pending_vblank_event *event,
63641292b1fSDaniel Vetter 				uint32_t page_flip_flags, uint32_t target,
63741292b1fSDaniel Vetter 				struct drm_modeset_acquire_ctx *ctx);
638d38ceaf9SAlex Deucher extern const struct drm_mode_config_funcs amdgpu_mode_funcs;
639d38ceaf9SAlex Deucher 
640d38ceaf9SAlex Deucher #endif
641