1d38ceaf9SAlex Deucher /*
2d38ceaf9SAlex Deucher  * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3d38ceaf9SAlex Deucher  *                VA Linux Systems Inc., Fremont, California.
4d38ceaf9SAlex Deucher  * Copyright 2008 Red Hat Inc.
5d38ceaf9SAlex Deucher  *
6d38ceaf9SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
7d38ceaf9SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
8d38ceaf9SAlex Deucher  * to deal in the Software without restriction, including without limitation
9d38ceaf9SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10d38ceaf9SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
11d38ceaf9SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
12d38ceaf9SAlex Deucher  *
13d38ceaf9SAlex Deucher  * The above copyright notice and this permission notice shall be included in
14d38ceaf9SAlex Deucher  * all copies or substantial portions of the Software.
15d38ceaf9SAlex Deucher  *
16d38ceaf9SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17d38ceaf9SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18d38ceaf9SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19d38ceaf9SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20d38ceaf9SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21d38ceaf9SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22d38ceaf9SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
23d38ceaf9SAlex Deucher  *
24d38ceaf9SAlex Deucher  * Original Authors:
25d38ceaf9SAlex Deucher  *   Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26d38ceaf9SAlex Deucher  *
27d38ceaf9SAlex Deucher  * Kernel port Author: Dave Airlie
28d38ceaf9SAlex Deucher  */
29d38ceaf9SAlex Deucher 
30d38ceaf9SAlex Deucher #ifndef AMDGPU_MODE_H
31d38ceaf9SAlex Deucher #define AMDGPU_MODE_H
32d38ceaf9SAlex Deucher 
33d38ceaf9SAlex Deucher #include <drm/drm_crtc.h>
34d38ceaf9SAlex Deucher #include <drm/drm_edid.h>
35d38ceaf9SAlex Deucher #include <drm/drm_dp_helper.h>
36d38ceaf9SAlex Deucher #include <drm/drm_fixed.h>
37d38ceaf9SAlex Deucher #include <drm/drm_crtc_helper.h>
38d38ceaf9SAlex Deucher #include <drm/drm_plane_helper.h>
39d38ceaf9SAlex Deucher #include <linux/i2c.h>
40d38ceaf9SAlex Deucher #include <linux/i2c-algo-bit.h>
41d38ceaf9SAlex Deucher 
42d38ceaf9SAlex Deucher struct amdgpu_bo;
43d38ceaf9SAlex Deucher struct amdgpu_device;
44d38ceaf9SAlex Deucher struct amdgpu_encoder;
45d38ceaf9SAlex Deucher struct amdgpu_router;
46d38ceaf9SAlex Deucher struct amdgpu_hpd;
47d38ceaf9SAlex Deucher 
48d38ceaf9SAlex Deucher #define to_amdgpu_crtc(x) container_of(x, struct amdgpu_crtc, base)
49d38ceaf9SAlex Deucher #define to_amdgpu_connector(x) container_of(x, struct amdgpu_connector, base)
50d38ceaf9SAlex Deucher #define to_amdgpu_encoder(x) container_of(x, struct amdgpu_encoder, base)
51d38ceaf9SAlex Deucher #define to_amdgpu_framebuffer(x) container_of(x, struct amdgpu_framebuffer, base)
52d38ceaf9SAlex Deucher 
53d38ceaf9SAlex Deucher #define AMDGPU_MAX_HPD_PINS 6
54d38ceaf9SAlex Deucher #define AMDGPU_MAX_CRTCS 6
55d38ceaf9SAlex Deucher #define AMDGPU_MAX_AFMT_BLOCKS 7
56d38ceaf9SAlex Deucher 
57d38ceaf9SAlex Deucher enum amdgpu_rmx_type {
58d38ceaf9SAlex Deucher 	RMX_OFF,
59d38ceaf9SAlex Deucher 	RMX_FULL,
60d38ceaf9SAlex Deucher 	RMX_CENTER,
61d38ceaf9SAlex Deucher 	RMX_ASPECT
62d38ceaf9SAlex Deucher };
63d38ceaf9SAlex Deucher 
64d38ceaf9SAlex Deucher enum amdgpu_underscan_type {
65d38ceaf9SAlex Deucher 	UNDERSCAN_OFF,
66d38ceaf9SAlex Deucher 	UNDERSCAN_ON,
67d38ceaf9SAlex Deucher 	UNDERSCAN_AUTO,
68d38ceaf9SAlex Deucher };
69d38ceaf9SAlex Deucher 
70d38ceaf9SAlex Deucher #define AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS 50
71d38ceaf9SAlex Deucher #define AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS 10
72d38ceaf9SAlex Deucher 
73d38ceaf9SAlex Deucher enum amdgpu_hpd_id {
74d38ceaf9SAlex Deucher 	AMDGPU_HPD_1 = 0,
75d38ceaf9SAlex Deucher 	AMDGPU_HPD_2,
76d38ceaf9SAlex Deucher 	AMDGPU_HPD_3,
77d38ceaf9SAlex Deucher 	AMDGPU_HPD_4,
78d38ceaf9SAlex Deucher 	AMDGPU_HPD_5,
79d38ceaf9SAlex Deucher 	AMDGPU_HPD_6,
80d38ceaf9SAlex Deucher 	AMDGPU_HPD_LAST,
81d38ceaf9SAlex Deucher 	AMDGPU_HPD_NONE = 0xff,
82d38ceaf9SAlex Deucher };
83d38ceaf9SAlex Deucher 
84d38ceaf9SAlex Deucher enum amdgpu_crtc_irq {
85d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK1 = 0,
86d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK2,
87d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK3,
88d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK4,
89d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK5,
90d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK6,
91d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE1,
92d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE2,
93d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE3,
94d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE4,
95d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE5,
96d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE6,
97d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_LAST,
98d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_NONE = 0xff
99d38ceaf9SAlex Deucher };
100d38ceaf9SAlex Deucher 
101d38ceaf9SAlex Deucher enum amdgpu_pageflip_irq {
102d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D1 = 0,
103d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D2,
104d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D3,
105d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D4,
106d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D5,
107d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D6,
108d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_LAST,
109d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_NONE = 0xff
110d38ceaf9SAlex Deucher };
111d38ceaf9SAlex Deucher 
112d38ceaf9SAlex Deucher enum amdgpu_flip_status {
113d38ceaf9SAlex Deucher 	AMDGPU_FLIP_NONE,
114d38ceaf9SAlex Deucher 	AMDGPU_FLIP_PENDING,
115d38ceaf9SAlex Deucher 	AMDGPU_FLIP_SUBMITTED
116d38ceaf9SAlex Deucher };
117d38ceaf9SAlex Deucher 
118d38ceaf9SAlex Deucher #define AMDGPU_MAX_I2C_BUS 16
119d38ceaf9SAlex Deucher 
120d38ceaf9SAlex Deucher /* amdgpu gpio-based i2c
121d38ceaf9SAlex Deucher  * 1. "mask" reg and bits
122d38ceaf9SAlex Deucher  *    grabs the gpio pins for software use
123d38ceaf9SAlex Deucher  *    0=not held  1=held
124d38ceaf9SAlex Deucher  * 2. "a" reg and bits
125d38ceaf9SAlex Deucher  *    output pin value
126d38ceaf9SAlex Deucher  *    0=low 1=high
127d38ceaf9SAlex Deucher  * 3. "en" reg and bits
128d38ceaf9SAlex Deucher  *    sets the pin direction
129d38ceaf9SAlex Deucher  *    0=input 1=output
130d38ceaf9SAlex Deucher  * 4. "y" reg and bits
131d38ceaf9SAlex Deucher  *    input pin value
132d38ceaf9SAlex Deucher  *    0=low 1=high
133d38ceaf9SAlex Deucher  */
134d38ceaf9SAlex Deucher struct amdgpu_i2c_bus_rec {
135d38ceaf9SAlex Deucher 	bool valid;
136d38ceaf9SAlex Deucher 	/* id used by atom */
137d38ceaf9SAlex Deucher 	uint8_t i2c_id;
138d38ceaf9SAlex Deucher 	/* id used by atom */
139d38ceaf9SAlex Deucher 	enum amdgpu_hpd_id hpd;
140d38ceaf9SAlex Deucher 	/* can be used with hw i2c engine */
141d38ceaf9SAlex Deucher 	bool hw_capable;
142d38ceaf9SAlex Deucher 	/* uses multi-media i2c engine */
143d38ceaf9SAlex Deucher 	bool mm_i2c;
144d38ceaf9SAlex Deucher 	/* regs and bits */
145d38ceaf9SAlex Deucher 	uint32_t mask_clk_reg;
146d38ceaf9SAlex Deucher 	uint32_t mask_data_reg;
147d38ceaf9SAlex Deucher 	uint32_t a_clk_reg;
148d38ceaf9SAlex Deucher 	uint32_t a_data_reg;
149d38ceaf9SAlex Deucher 	uint32_t en_clk_reg;
150d38ceaf9SAlex Deucher 	uint32_t en_data_reg;
151d38ceaf9SAlex Deucher 	uint32_t y_clk_reg;
152d38ceaf9SAlex Deucher 	uint32_t y_data_reg;
153d38ceaf9SAlex Deucher 	uint32_t mask_clk_mask;
154d38ceaf9SAlex Deucher 	uint32_t mask_data_mask;
155d38ceaf9SAlex Deucher 	uint32_t a_clk_mask;
156d38ceaf9SAlex Deucher 	uint32_t a_data_mask;
157d38ceaf9SAlex Deucher 	uint32_t en_clk_mask;
158d38ceaf9SAlex Deucher 	uint32_t en_data_mask;
159d38ceaf9SAlex Deucher 	uint32_t y_clk_mask;
160d38ceaf9SAlex Deucher 	uint32_t y_data_mask;
161d38ceaf9SAlex Deucher };
162d38ceaf9SAlex Deucher 
163d38ceaf9SAlex Deucher #define AMDGPU_MAX_BIOS_CONNECTOR 16
164d38ceaf9SAlex Deucher 
165d38ceaf9SAlex Deucher /* pll flags */
166d38ceaf9SAlex Deucher #define AMDGPU_PLL_USE_BIOS_DIVS        (1 << 0)
167d38ceaf9SAlex Deucher #define AMDGPU_PLL_NO_ODD_POST_DIV      (1 << 1)
168d38ceaf9SAlex Deucher #define AMDGPU_PLL_USE_REF_DIV          (1 << 2)
169d38ceaf9SAlex Deucher #define AMDGPU_PLL_LEGACY               (1 << 3)
170d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_LOW_REF_DIV   (1 << 4)
171d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
172d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_LOW_FB_DIV    (1 << 6)
173d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
174d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_LOW_POST_DIV  (1 << 8)
175d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_HIGH_POST_DIV (1 << 9)
176d38ceaf9SAlex Deucher #define AMDGPU_PLL_USE_FRAC_FB_DIV      (1 << 10)
177d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_CLOSEST_LOWER (1 << 11)
178d38ceaf9SAlex Deucher #define AMDGPU_PLL_USE_POST_DIV         (1 << 12)
179d38ceaf9SAlex Deucher #define AMDGPU_PLL_IS_LCD               (1 << 13)
180d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
181d38ceaf9SAlex Deucher 
182d38ceaf9SAlex Deucher struct amdgpu_pll {
183d38ceaf9SAlex Deucher 	/* reference frequency */
184d38ceaf9SAlex Deucher 	uint32_t reference_freq;
185d38ceaf9SAlex Deucher 
186d38ceaf9SAlex Deucher 	/* fixed dividers */
187d38ceaf9SAlex Deucher 	uint32_t reference_div;
188d38ceaf9SAlex Deucher 	uint32_t post_div;
189d38ceaf9SAlex Deucher 
190d38ceaf9SAlex Deucher 	/* pll in/out limits */
191d38ceaf9SAlex Deucher 	uint32_t pll_in_min;
192d38ceaf9SAlex Deucher 	uint32_t pll_in_max;
193d38ceaf9SAlex Deucher 	uint32_t pll_out_min;
194d38ceaf9SAlex Deucher 	uint32_t pll_out_max;
195d38ceaf9SAlex Deucher 	uint32_t lcd_pll_out_min;
196d38ceaf9SAlex Deucher 	uint32_t lcd_pll_out_max;
197d38ceaf9SAlex Deucher 	uint32_t best_vco;
198d38ceaf9SAlex Deucher 
199d38ceaf9SAlex Deucher 	/* divider limits */
200d38ceaf9SAlex Deucher 	uint32_t min_ref_div;
201d38ceaf9SAlex Deucher 	uint32_t max_ref_div;
202d38ceaf9SAlex Deucher 	uint32_t min_post_div;
203d38ceaf9SAlex Deucher 	uint32_t max_post_div;
204d38ceaf9SAlex Deucher 	uint32_t min_feedback_div;
205d38ceaf9SAlex Deucher 	uint32_t max_feedback_div;
206d38ceaf9SAlex Deucher 	uint32_t min_frac_feedback_div;
207d38ceaf9SAlex Deucher 	uint32_t max_frac_feedback_div;
208d38ceaf9SAlex Deucher 
209d38ceaf9SAlex Deucher 	/* flags for the current clock */
210d38ceaf9SAlex Deucher 	uint32_t flags;
211d38ceaf9SAlex Deucher 
212d38ceaf9SAlex Deucher 	/* pll id */
213d38ceaf9SAlex Deucher 	uint32_t id;
214d38ceaf9SAlex Deucher };
215d38ceaf9SAlex Deucher 
216d38ceaf9SAlex Deucher struct amdgpu_i2c_chan {
217d38ceaf9SAlex Deucher 	struct i2c_adapter adapter;
218d38ceaf9SAlex Deucher 	struct drm_device *dev;
219d38ceaf9SAlex Deucher 	struct i2c_algo_bit_data bit;
220d38ceaf9SAlex Deucher 	struct amdgpu_i2c_bus_rec rec;
221d38ceaf9SAlex Deucher 	struct drm_dp_aux aux;
222d38ceaf9SAlex Deucher 	bool has_aux;
223d38ceaf9SAlex Deucher 	struct mutex mutex;
224d38ceaf9SAlex Deucher };
225d38ceaf9SAlex Deucher 
226d38ceaf9SAlex Deucher struct amdgpu_fbdev;
227d38ceaf9SAlex Deucher 
228d38ceaf9SAlex Deucher struct amdgpu_afmt {
229d38ceaf9SAlex Deucher 	bool enabled;
230d38ceaf9SAlex Deucher 	int offset;
231d38ceaf9SAlex Deucher 	bool last_buffer_filled_status;
232d38ceaf9SAlex Deucher 	int id;
233d38ceaf9SAlex Deucher 	struct amdgpu_audio_pin *pin;
234d38ceaf9SAlex Deucher };
235d38ceaf9SAlex Deucher 
236d38ceaf9SAlex Deucher /*
237d38ceaf9SAlex Deucher  * Audio
238d38ceaf9SAlex Deucher  */
239d38ceaf9SAlex Deucher struct amdgpu_audio_pin {
240d38ceaf9SAlex Deucher 	int			channels;
241d38ceaf9SAlex Deucher 	int			rate;
242d38ceaf9SAlex Deucher 	int			bits_per_sample;
243d38ceaf9SAlex Deucher 	u8			status_bits;
244d38ceaf9SAlex Deucher 	u8			category_code;
245d38ceaf9SAlex Deucher 	u32			offset;
246d38ceaf9SAlex Deucher 	bool			connected;
247d38ceaf9SAlex Deucher 	u32			id;
248d38ceaf9SAlex Deucher };
249d38ceaf9SAlex Deucher 
250d38ceaf9SAlex Deucher struct amdgpu_audio {
251d38ceaf9SAlex Deucher 	bool enabled;
252d38ceaf9SAlex Deucher 	struct amdgpu_audio_pin pin[AMDGPU_MAX_AFMT_BLOCKS];
253d38ceaf9SAlex Deucher 	int num_pins;
254d38ceaf9SAlex Deucher };
255d38ceaf9SAlex Deucher 
256d38ceaf9SAlex Deucher struct amdgpu_mode_mc_save {
257d38ceaf9SAlex Deucher 	u32 vga_render_control;
258d38ceaf9SAlex Deucher 	u32 vga_hdp_control;
259d38ceaf9SAlex Deucher 	bool crtc_enabled[AMDGPU_MAX_CRTCS];
260d38ceaf9SAlex Deucher };
261d38ceaf9SAlex Deucher 
262d38ceaf9SAlex Deucher struct amdgpu_display_funcs {
263d38ceaf9SAlex Deucher 	/* vga render */
264d38ceaf9SAlex Deucher 	void (*set_vga_render_state)(struct amdgpu_device *adev, bool render);
265d38ceaf9SAlex Deucher 	/* display watermarks */
266d38ceaf9SAlex Deucher 	void (*bandwidth_update)(struct amdgpu_device *adev);
267d38ceaf9SAlex Deucher 	/* get frame count */
268d38ceaf9SAlex Deucher 	u32 (*vblank_get_counter)(struct amdgpu_device *adev, int crtc);
269d38ceaf9SAlex Deucher 	/* wait for vblank */
270d38ceaf9SAlex Deucher 	void (*vblank_wait)(struct amdgpu_device *adev, int crtc);
271d38ceaf9SAlex Deucher 	/* is dce hung */
272d38ceaf9SAlex Deucher 	bool (*is_display_hung)(struct amdgpu_device *adev);
273d38ceaf9SAlex Deucher 	/* set backlight level */
274d38ceaf9SAlex Deucher 	void (*backlight_set_level)(struct amdgpu_encoder *amdgpu_encoder,
275d38ceaf9SAlex Deucher 				    u8 level);
276d38ceaf9SAlex Deucher 	/* get backlight level */
277d38ceaf9SAlex Deucher 	u8 (*backlight_get_level)(struct amdgpu_encoder *amdgpu_encoder);
278d38ceaf9SAlex Deucher 	/* hotplug detect */
279d38ceaf9SAlex Deucher 	bool (*hpd_sense)(struct amdgpu_device *adev, enum amdgpu_hpd_id hpd);
280d38ceaf9SAlex Deucher 	void (*hpd_set_polarity)(struct amdgpu_device *adev,
281d38ceaf9SAlex Deucher 				 enum amdgpu_hpd_id hpd);
282d38ceaf9SAlex Deucher 	u32 (*hpd_get_gpio_reg)(struct amdgpu_device *adev);
283d38ceaf9SAlex Deucher 	/* pageflipping */
284d38ceaf9SAlex Deucher 	void (*page_flip)(struct amdgpu_device *adev,
285d38ceaf9SAlex Deucher 			 int crtc_id, u64 crtc_base);
286d38ceaf9SAlex Deucher 	int (*page_flip_get_scanoutpos)(struct amdgpu_device *adev, int crtc,
287d38ceaf9SAlex Deucher 					u32 *vbl, u32 *position);
288d38ceaf9SAlex Deucher 	/* display topology setup */
289d38ceaf9SAlex Deucher 	void (*add_encoder)(struct amdgpu_device *adev,
290d38ceaf9SAlex Deucher 			    uint32_t encoder_enum,
291d38ceaf9SAlex Deucher 			    uint32_t supported_device,
292d38ceaf9SAlex Deucher 			    u16 caps);
293d38ceaf9SAlex Deucher 	void (*add_connector)(struct amdgpu_device *adev,
294d38ceaf9SAlex Deucher 			      uint32_t connector_id,
295d38ceaf9SAlex Deucher 			      uint32_t supported_device,
296d38ceaf9SAlex Deucher 			      int connector_type,
297d38ceaf9SAlex Deucher 			      struct amdgpu_i2c_bus_rec *i2c_bus,
298d38ceaf9SAlex Deucher 			      uint16_t connector_object_id,
299d38ceaf9SAlex Deucher 			      struct amdgpu_hpd *hpd,
300d38ceaf9SAlex Deucher 			      struct amdgpu_router *router);
301d38ceaf9SAlex Deucher 	void (*stop_mc_access)(struct amdgpu_device *adev,
302d38ceaf9SAlex Deucher 			       struct amdgpu_mode_mc_save *save);
303d38ceaf9SAlex Deucher 	void (*resume_mc_access)(struct amdgpu_device *adev,
304d38ceaf9SAlex Deucher 				 struct amdgpu_mode_mc_save *save);
305d38ceaf9SAlex Deucher };
306d38ceaf9SAlex Deucher 
307d38ceaf9SAlex Deucher struct amdgpu_mode_info {
308d38ceaf9SAlex Deucher 	struct atom_context *atom_context;
309d38ceaf9SAlex Deucher 	struct card_info *atom_card_info;
310d38ceaf9SAlex Deucher 	bool mode_config_initialized;
311d38ceaf9SAlex Deucher 	struct amdgpu_crtc *crtcs[6];
312d38ceaf9SAlex Deucher 	struct amdgpu_afmt *afmt[7];
313d38ceaf9SAlex Deucher 	/* DVI-I properties */
314d38ceaf9SAlex Deucher 	struct drm_property *coherent_mode_property;
315d38ceaf9SAlex Deucher 	/* DAC enable load detect */
316d38ceaf9SAlex Deucher 	struct drm_property *load_detect_property;
317d38ceaf9SAlex Deucher 	/* underscan */
318d38ceaf9SAlex Deucher 	struct drm_property *underscan_property;
319d38ceaf9SAlex Deucher 	struct drm_property *underscan_hborder_property;
320d38ceaf9SAlex Deucher 	struct drm_property *underscan_vborder_property;
321d38ceaf9SAlex Deucher 	/* audio */
322d38ceaf9SAlex Deucher 	struct drm_property *audio_property;
323d38ceaf9SAlex Deucher 	/* FMT dithering */
324d38ceaf9SAlex Deucher 	struct drm_property *dither_property;
325d38ceaf9SAlex Deucher 	/* hardcoded DFP edid from BIOS */
326d38ceaf9SAlex Deucher 	struct edid *bios_hardcoded_edid;
327d38ceaf9SAlex Deucher 	int bios_hardcoded_edid_size;
328d38ceaf9SAlex Deucher 
329d38ceaf9SAlex Deucher 	/* pointer to fbdev info structure */
330d38ceaf9SAlex Deucher 	struct amdgpu_fbdev *rfbdev;
331d38ceaf9SAlex Deucher 	/* firmware flags */
332d38ceaf9SAlex Deucher 	u16 firmware_flags;
333d38ceaf9SAlex Deucher 	/* pointer to backlight encoder */
334d38ceaf9SAlex Deucher 	struct amdgpu_encoder *bl_encoder;
335d38ceaf9SAlex Deucher 	struct amdgpu_audio	audio; /* audio stuff */
336d38ceaf9SAlex Deucher 	int			num_crtc; /* number of crtcs */
337d38ceaf9SAlex Deucher 	int			num_hpd; /* number of hpd pins */
338d38ceaf9SAlex Deucher 	int			num_dig; /* number of dig blocks */
339d38ceaf9SAlex Deucher 	int			disp_priority;
340d38ceaf9SAlex Deucher 	const struct amdgpu_display_funcs *funcs;
341d38ceaf9SAlex Deucher };
342d38ceaf9SAlex Deucher 
343d38ceaf9SAlex Deucher #define AMDGPU_MAX_BL_LEVEL 0xFF
344d38ceaf9SAlex Deucher 
345d38ceaf9SAlex Deucher #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
346d38ceaf9SAlex Deucher 
347d38ceaf9SAlex Deucher struct amdgpu_backlight_privdata {
348d38ceaf9SAlex Deucher 	struct amdgpu_encoder *encoder;
349d38ceaf9SAlex Deucher 	uint8_t negative;
350d38ceaf9SAlex Deucher };
351d38ceaf9SAlex Deucher 
352d38ceaf9SAlex Deucher #endif
353d38ceaf9SAlex Deucher 
354d38ceaf9SAlex Deucher struct amdgpu_atom_ss {
355d38ceaf9SAlex Deucher 	uint16_t percentage;
356d38ceaf9SAlex Deucher 	uint16_t percentage_divider;
357d38ceaf9SAlex Deucher 	uint8_t type;
358d38ceaf9SAlex Deucher 	uint16_t step;
359d38ceaf9SAlex Deucher 	uint8_t delay;
360d38ceaf9SAlex Deucher 	uint8_t range;
361d38ceaf9SAlex Deucher 	uint8_t refdiv;
362d38ceaf9SAlex Deucher 	/* asic_ss */
363d38ceaf9SAlex Deucher 	uint16_t rate;
364d38ceaf9SAlex Deucher 	uint16_t amount;
365d38ceaf9SAlex Deucher };
366d38ceaf9SAlex Deucher 
367d38ceaf9SAlex Deucher struct amdgpu_crtc {
368d38ceaf9SAlex Deucher 	struct drm_crtc base;
369d38ceaf9SAlex Deucher 	int crtc_id;
370d38ceaf9SAlex Deucher 	u16 lut_r[256], lut_g[256], lut_b[256];
371d38ceaf9SAlex Deucher 	bool enabled;
372d38ceaf9SAlex Deucher 	bool can_tile;
373d38ceaf9SAlex Deucher 	uint32_t crtc_offset;
374d38ceaf9SAlex Deucher 	struct drm_gem_object *cursor_bo;
375d38ceaf9SAlex Deucher 	uint64_t cursor_addr;
376d38ceaf9SAlex Deucher 	int cursor_width;
377d38ceaf9SAlex Deucher 	int cursor_height;
378d38ceaf9SAlex Deucher 	int max_cursor_width;
379d38ceaf9SAlex Deucher 	int max_cursor_height;
380d38ceaf9SAlex Deucher 	enum amdgpu_rmx_type rmx_type;
381d38ceaf9SAlex Deucher 	u8 h_border;
382d38ceaf9SAlex Deucher 	u8 v_border;
383d38ceaf9SAlex Deucher 	fixed20_12 vsc;
384d38ceaf9SAlex Deucher 	fixed20_12 hsc;
385d38ceaf9SAlex Deucher 	struct drm_display_mode native_mode;
386d38ceaf9SAlex Deucher 	u32 pll_id;
387d38ceaf9SAlex Deucher 	/* page flipping */
388d38ceaf9SAlex Deucher 	struct workqueue_struct *pflip_queue;
389d38ceaf9SAlex Deucher 	struct amdgpu_flip_work *pflip_works;
390d38ceaf9SAlex Deucher 	enum amdgpu_flip_status pflip_status;
391d38ceaf9SAlex Deucher 	int deferred_flip_completion;
392d38ceaf9SAlex Deucher 	/* pll sharing */
393d38ceaf9SAlex Deucher 	struct amdgpu_atom_ss ss;
394d38ceaf9SAlex Deucher 	bool ss_enabled;
395d38ceaf9SAlex Deucher 	u32 adjusted_clock;
396d38ceaf9SAlex Deucher 	int bpc;
397d38ceaf9SAlex Deucher 	u32 pll_reference_div;
398d38ceaf9SAlex Deucher 	u32 pll_post_div;
399d38ceaf9SAlex Deucher 	u32 pll_flags;
400d38ceaf9SAlex Deucher 	struct drm_encoder *encoder;
401d38ceaf9SAlex Deucher 	struct drm_connector *connector;
402d38ceaf9SAlex Deucher 	/* for dpm */
403d38ceaf9SAlex Deucher 	u32 line_time;
404d38ceaf9SAlex Deucher 	u32 wm_low;
405d38ceaf9SAlex Deucher 	u32 wm_high;
406d38ceaf9SAlex Deucher 	struct drm_display_mode hw_mode;
407d38ceaf9SAlex Deucher };
408d38ceaf9SAlex Deucher 
409d38ceaf9SAlex Deucher struct amdgpu_encoder_atom_dig {
410d38ceaf9SAlex Deucher 	bool linkb;
411d38ceaf9SAlex Deucher 	/* atom dig */
412d38ceaf9SAlex Deucher 	bool coherent_mode;
413d38ceaf9SAlex Deucher 	int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
414d38ceaf9SAlex Deucher 	/* atom lvds/edp */
415d38ceaf9SAlex Deucher 	uint32_t lcd_misc;
416d38ceaf9SAlex Deucher 	uint16_t panel_pwr_delay;
417d38ceaf9SAlex Deucher 	uint32_t lcd_ss_id;
418d38ceaf9SAlex Deucher 	/* panel mode */
419d38ceaf9SAlex Deucher 	struct drm_display_mode native_mode;
420d38ceaf9SAlex Deucher 	struct backlight_device *bl_dev;
421d38ceaf9SAlex Deucher 	int dpms_mode;
422d38ceaf9SAlex Deucher 	uint8_t backlight_level;
423d38ceaf9SAlex Deucher 	int panel_mode;
424d38ceaf9SAlex Deucher 	struct amdgpu_afmt *afmt;
425d38ceaf9SAlex Deucher };
426d38ceaf9SAlex Deucher 
427d38ceaf9SAlex Deucher struct amdgpu_encoder {
428d38ceaf9SAlex Deucher 	struct drm_encoder base;
429d38ceaf9SAlex Deucher 	uint32_t encoder_enum;
430d38ceaf9SAlex Deucher 	uint32_t encoder_id;
431d38ceaf9SAlex Deucher 	uint32_t devices;
432d38ceaf9SAlex Deucher 	uint32_t active_device;
433d38ceaf9SAlex Deucher 	uint32_t flags;
434d38ceaf9SAlex Deucher 	uint32_t pixel_clock;
435d38ceaf9SAlex Deucher 	enum amdgpu_rmx_type rmx_type;
436d38ceaf9SAlex Deucher 	enum amdgpu_underscan_type underscan_type;
437d38ceaf9SAlex Deucher 	uint32_t underscan_hborder;
438d38ceaf9SAlex Deucher 	uint32_t underscan_vborder;
439d38ceaf9SAlex Deucher 	struct drm_display_mode native_mode;
440d38ceaf9SAlex Deucher 	void *enc_priv;
441d38ceaf9SAlex Deucher 	int audio_polling_active;
442d38ceaf9SAlex Deucher 	bool is_ext_encoder;
443d38ceaf9SAlex Deucher 	u16 caps;
444d38ceaf9SAlex Deucher };
445d38ceaf9SAlex Deucher 
446d38ceaf9SAlex Deucher struct amdgpu_connector_atom_dig {
447d38ceaf9SAlex Deucher 	/* displayport */
448d38ceaf9SAlex Deucher 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
449d38ceaf9SAlex Deucher 	u8 dp_sink_type;
450d38ceaf9SAlex Deucher 	int dp_clock;
451d38ceaf9SAlex Deucher 	int dp_lane_count;
452d38ceaf9SAlex Deucher 	bool edp_on;
453d38ceaf9SAlex Deucher };
454d38ceaf9SAlex Deucher 
455d38ceaf9SAlex Deucher struct amdgpu_gpio_rec {
456d38ceaf9SAlex Deucher 	bool valid;
457d38ceaf9SAlex Deucher 	u8 id;
458d38ceaf9SAlex Deucher 	u32 reg;
459d38ceaf9SAlex Deucher 	u32 mask;
460d38ceaf9SAlex Deucher 	u32 shift;
461d38ceaf9SAlex Deucher };
462d38ceaf9SAlex Deucher 
463d38ceaf9SAlex Deucher struct amdgpu_hpd {
464d38ceaf9SAlex Deucher 	enum amdgpu_hpd_id hpd;
465d38ceaf9SAlex Deucher 	u8 plugged_state;
466d38ceaf9SAlex Deucher 	struct amdgpu_gpio_rec gpio;
467d38ceaf9SAlex Deucher };
468d38ceaf9SAlex Deucher 
469d38ceaf9SAlex Deucher struct amdgpu_router {
470d38ceaf9SAlex Deucher 	u32 router_id;
471d38ceaf9SAlex Deucher 	struct amdgpu_i2c_bus_rec i2c_info;
472d38ceaf9SAlex Deucher 	u8 i2c_addr;
473d38ceaf9SAlex Deucher 	/* i2c mux */
474d38ceaf9SAlex Deucher 	bool ddc_valid;
475d38ceaf9SAlex Deucher 	u8 ddc_mux_type;
476d38ceaf9SAlex Deucher 	u8 ddc_mux_control_pin;
477d38ceaf9SAlex Deucher 	u8 ddc_mux_state;
478d38ceaf9SAlex Deucher 	/* clock/data mux */
479d38ceaf9SAlex Deucher 	bool cd_valid;
480d38ceaf9SAlex Deucher 	u8 cd_mux_type;
481d38ceaf9SAlex Deucher 	u8 cd_mux_control_pin;
482d38ceaf9SAlex Deucher 	u8 cd_mux_state;
483d38ceaf9SAlex Deucher };
484d38ceaf9SAlex Deucher 
485d38ceaf9SAlex Deucher enum amdgpu_connector_audio {
486d38ceaf9SAlex Deucher 	AMDGPU_AUDIO_DISABLE = 0,
487d38ceaf9SAlex Deucher 	AMDGPU_AUDIO_ENABLE = 1,
488d38ceaf9SAlex Deucher 	AMDGPU_AUDIO_AUTO = 2
489d38ceaf9SAlex Deucher };
490d38ceaf9SAlex Deucher 
491d38ceaf9SAlex Deucher enum amdgpu_connector_dither {
492d38ceaf9SAlex Deucher 	AMDGPU_FMT_DITHER_DISABLE = 0,
493d38ceaf9SAlex Deucher 	AMDGPU_FMT_DITHER_ENABLE = 1,
494d38ceaf9SAlex Deucher };
495d38ceaf9SAlex Deucher 
496d38ceaf9SAlex Deucher struct amdgpu_connector {
497d38ceaf9SAlex Deucher 	struct drm_connector base;
498d38ceaf9SAlex Deucher 	uint32_t connector_id;
499d38ceaf9SAlex Deucher 	uint32_t devices;
500d38ceaf9SAlex Deucher 	struct amdgpu_i2c_chan *ddc_bus;
501d38ceaf9SAlex Deucher 	/* some systems have an hdmi and vga port with a shared ddc line */
502d38ceaf9SAlex Deucher 	bool shared_ddc;
503d38ceaf9SAlex Deucher 	bool use_digital;
504d38ceaf9SAlex Deucher 	/* we need to mind the EDID between detect
505d38ceaf9SAlex Deucher 	   and get modes due to analog/digital/tvencoder */
506d38ceaf9SAlex Deucher 	struct edid *edid;
507d38ceaf9SAlex Deucher 	void *con_priv;
508d38ceaf9SAlex Deucher 	bool dac_load_detect;
509d38ceaf9SAlex Deucher 	bool detected_by_load; /* if the connection status was determined by load */
510d38ceaf9SAlex Deucher 	uint16_t connector_object_id;
511d38ceaf9SAlex Deucher 	struct amdgpu_hpd hpd;
512d38ceaf9SAlex Deucher 	struct amdgpu_router router;
513d38ceaf9SAlex Deucher 	struct amdgpu_i2c_chan *router_bus;
514d38ceaf9SAlex Deucher 	enum amdgpu_connector_audio audio;
515d38ceaf9SAlex Deucher 	enum amdgpu_connector_dither dither;
516d38ceaf9SAlex Deucher 	unsigned pixelclock_for_modeset;
517d38ceaf9SAlex Deucher };
518d38ceaf9SAlex Deucher 
519d38ceaf9SAlex Deucher struct amdgpu_framebuffer {
520d38ceaf9SAlex Deucher 	struct drm_framebuffer base;
521d38ceaf9SAlex Deucher 	struct drm_gem_object *obj;
522d38ceaf9SAlex Deucher };
523d38ceaf9SAlex Deucher 
524d38ceaf9SAlex Deucher #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
525d38ceaf9SAlex Deucher 				((em) == ATOM_ENCODER_MODE_DP_MST))
526d38ceaf9SAlex Deucher 
527d38ceaf9SAlex Deucher void amdgpu_link_encoder_connector(struct drm_device *dev);
528d38ceaf9SAlex Deucher 
529d38ceaf9SAlex Deucher struct drm_connector *
530d38ceaf9SAlex Deucher amdgpu_get_connector_for_encoder(struct drm_encoder *encoder);
531d38ceaf9SAlex Deucher struct drm_connector *
532d38ceaf9SAlex Deucher amdgpu_get_connector_for_encoder_init(struct drm_encoder *encoder);
533d38ceaf9SAlex Deucher bool amdgpu_dig_monitor_is_duallink(struct drm_encoder *encoder,
534d38ceaf9SAlex Deucher 				    u32 pixel_clock);
535d38ceaf9SAlex Deucher 
536d38ceaf9SAlex Deucher u16 amdgpu_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
537d38ceaf9SAlex Deucher struct drm_encoder *amdgpu_get_external_encoder(struct drm_encoder *encoder);
538d38ceaf9SAlex Deucher 
539d38ceaf9SAlex Deucher bool amdgpu_ddc_probe(struct amdgpu_connector *amdgpu_connector, bool use_aux);
540d38ceaf9SAlex Deucher 
541d38ceaf9SAlex Deucher void amdgpu_encoder_set_active_device(struct drm_encoder *encoder);
542d38ceaf9SAlex Deucher 
543d38ceaf9SAlex Deucher int amdgpu_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
544d38ceaf9SAlex Deucher 				      unsigned int flags,
545d38ceaf9SAlex Deucher 				      int *vpos, int *hpos, ktime_t *stime,
546d38ceaf9SAlex Deucher 				      ktime_t *etime);
547d38ceaf9SAlex Deucher 
548d38ceaf9SAlex Deucher int amdgpu_framebuffer_init(struct drm_device *dev,
549d38ceaf9SAlex Deucher 			     struct amdgpu_framebuffer *rfb,
550d38ceaf9SAlex Deucher 			     struct drm_mode_fb_cmd2 *mode_cmd,
551d38ceaf9SAlex Deucher 			     struct drm_gem_object *obj);
552d38ceaf9SAlex Deucher 
553d38ceaf9SAlex Deucher int amdgpufb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
554d38ceaf9SAlex Deucher 
555d38ceaf9SAlex Deucher void amdgpu_enc_destroy(struct drm_encoder *encoder);
556d38ceaf9SAlex Deucher void amdgpu_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
557d38ceaf9SAlex Deucher bool amdgpu_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
558d38ceaf9SAlex Deucher 					const struct drm_display_mode *mode,
559d38ceaf9SAlex Deucher 					struct drm_display_mode *adjusted_mode);
560d38ceaf9SAlex Deucher void amdgpu_panel_mode_fixup(struct drm_encoder *encoder,
561d38ceaf9SAlex Deucher 			     struct drm_display_mode *adjusted_mode);
562d38ceaf9SAlex Deucher int amdgpu_crtc_idx_to_irq_type(struct amdgpu_device *adev, int crtc);
563d38ceaf9SAlex Deucher 
564d38ceaf9SAlex Deucher /* fbdev layer */
565d38ceaf9SAlex Deucher int amdgpu_fbdev_init(struct amdgpu_device *adev);
566d38ceaf9SAlex Deucher void amdgpu_fbdev_fini(struct amdgpu_device *adev);
567d38ceaf9SAlex Deucher void amdgpu_fbdev_set_suspend(struct amdgpu_device *adev, int state);
568d38ceaf9SAlex Deucher int amdgpu_fbdev_total_size(struct amdgpu_device *adev);
569d38ceaf9SAlex Deucher bool amdgpu_fbdev_robj_is_fb(struct amdgpu_device *adev, struct amdgpu_bo *robj);
570d38ceaf9SAlex Deucher 
571d38ceaf9SAlex Deucher void amdgpu_fb_output_poll_changed(struct amdgpu_device *adev);
572d38ceaf9SAlex Deucher 
573d38ceaf9SAlex Deucher 
574d38ceaf9SAlex Deucher int amdgpu_align_pitch(struct amdgpu_device *adev, int width, int bpp, bool tiled);
575d38ceaf9SAlex Deucher 
576d38ceaf9SAlex Deucher /* amdgpu_display.c */
577d38ceaf9SAlex Deucher void amdgpu_print_display_setup(struct drm_device *dev);
578d38ceaf9SAlex Deucher int amdgpu_modeset_create_props(struct amdgpu_device *adev);
579d38ceaf9SAlex Deucher int amdgpu_crtc_set_config(struct drm_mode_set *set);
580d38ceaf9SAlex Deucher int amdgpu_crtc_page_flip(struct drm_crtc *crtc,
581d38ceaf9SAlex Deucher 			  struct drm_framebuffer *fb,
582d38ceaf9SAlex Deucher 			  struct drm_pending_vblank_event *event,
583d38ceaf9SAlex Deucher 			  uint32_t page_flip_flags);
584d38ceaf9SAlex Deucher extern const struct drm_mode_config_funcs amdgpu_mode_funcs;
585d38ceaf9SAlex Deucher 
586d38ceaf9SAlex Deucher #endif
587