1d38ceaf9SAlex Deucher /*
2d38ceaf9SAlex Deucher  * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3d38ceaf9SAlex Deucher  *                VA Linux Systems Inc., Fremont, California.
4d38ceaf9SAlex Deucher  * Copyright 2008 Red Hat Inc.
5d38ceaf9SAlex Deucher  *
6d38ceaf9SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
7d38ceaf9SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
8d38ceaf9SAlex Deucher  * to deal in the Software without restriction, including without limitation
9d38ceaf9SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10d38ceaf9SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
11d38ceaf9SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
12d38ceaf9SAlex Deucher  *
13d38ceaf9SAlex Deucher  * The above copyright notice and this permission notice shall be included in
14d38ceaf9SAlex Deucher  * all copies or substantial portions of the Software.
15d38ceaf9SAlex Deucher  *
16d38ceaf9SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17d38ceaf9SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18d38ceaf9SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19d38ceaf9SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20d38ceaf9SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21d38ceaf9SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22d38ceaf9SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
23d38ceaf9SAlex Deucher  *
24d38ceaf9SAlex Deucher  * Original Authors:
25d38ceaf9SAlex Deucher  *   Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26d38ceaf9SAlex Deucher  *
27d38ceaf9SAlex Deucher  * Kernel port Author: Dave Airlie
28d38ceaf9SAlex Deucher  */
29d38ceaf9SAlex Deucher 
30d38ceaf9SAlex Deucher #ifndef AMDGPU_MODE_H
31d38ceaf9SAlex Deucher #define AMDGPU_MODE_H
32d38ceaf9SAlex Deucher 
33d38ceaf9SAlex Deucher #include <drm/drm_crtc.h>
34d38ceaf9SAlex Deucher #include <drm/drm_edid.h>
35d38ceaf9SAlex Deucher #include <drm/drm_dp_helper.h>
36d38ceaf9SAlex Deucher #include <drm/drm_fixed.h>
37d38ceaf9SAlex Deucher #include <drm/drm_crtc_helper.h>
38b516a9efSDaniel Vetter #include <drm/drm_fb_helper.h>
39d38ceaf9SAlex Deucher #include <drm/drm_plane_helper.h>
40d38ceaf9SAlex Deucher #include <linux/i2c.h>
41d38ceaf9SAlex Deucher #include <linux/i2c-algo-bit.h>
4246ac3622SEmily Deng #include <linux/hrtimer.h>
4346ac3622SEmily Deng #include "amdgpu_irq.h"
44d38ceaf9SAlex Deucher 
45d38ceaf9SAlex Deucher struct amdgpu_bo;
46d38ceaf9SAlex Deucher struct amdgpu_device;
47d38ceaf9SAlex Deucher struct amdgpu_encoder;
48d38ceaf9SAlex Deucher struct amdgpu_router;
49d38ceaf9SAlex Deucher struct amdgpu_hpd;
50d38ceaf9SAlex Deucher 
51d38ceaf9SAlex Deucher #define to_amdgpu_crtc(x) container_of(x, struct amdgpu_crtc, base)
52d38ceaf9SAlex Deucher #define to_amdgpu_connector(x) container_of(x, struct amdgpu_connector, base)
53d38ceaf9SAlex Deucher #define to_amdgpu_encoder(x) container_of(x, struct amdgpu_encoder, base)
54d38ceaf9SAlex Deucher #define to_amdgpu_framebuffer(x) container_of(x, struct amdgpu_framebuffer, base)
55d38ceaf9SAlex Deucher 
56d38ceaf9SAlex Deucher #define AMDGPU_MAX_HPD_PINS 6
57d38ceaf9SAlex Deucher #define AMDGPU_MAX_CRTCS 6
5822384459SAlex Deucher #define AMDGPU_MAX_AFMT_BLOCKS 9
59d38ceaf9SAlex Deucher 
60d38ceaf9SAlex Deucher enum amdgpu_rmx_type {
61d38ceaf9SAlex Deucher 	RMX_OFF,
62d38ceaf9SAlex Deucher 	RMX_FULL,
63d38ceaf9SAlex Deucher 	RMX_CENTER,
64d38ceaf9SAlex Deucher 	RMX_ASPECT
65d38ceaf9SAlex Deucher };
66d38ceaf9SAlex Deucher 
67d38ceaf9SAlex Deucher enum amdgpu_underscan_type {
68d38ceaf9SAlex Deucher 	UNDERSCAN_OFF,
69d38ceaf9SAlex Deucher 	UNDERSCAN_ON,
70d38ceaf9SAlex Deucher 	UNDERSCAN_AUTO,
71d38ceaf9SAlex Deucher };
72d38ceaf9SAlex Deucher 
73d38ceaf9SAlex Deucher #define AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS 50
74d38ceaf9SAlex Deucher #define AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS 10
75d38ceaf9SAlex Deucher 
76d38ceaf9SAlex Deucher enum amdgpu_hpd_id {
77d38ceaf9SAlex Deucher 	AMDGPU_HPD_1 = 0,
78d38ceaf9SAlex Deucher 	AMDGPU_HPD_2,
79d38ceaf9SAlex Deucher 	AMDGPU_HPD_3,
80d38ceaf9SAlex Deucher 	AMDGPU_HPD_4,
81d38ceaf9SAlex Deucher 	AMDGPU_HPD_5,
82d38ceaf9SAlex Deucher 	AMDGPU_HPD_6,
83d38ceaf9SAlex Deucher 	AMDGPU_HPD_LAST,
84d38ceaf9SAlex Deucher 	AMDGPU_HPD_NONE = 0xff,
85d38ceaf9SAlex Deucher };
86d38ceaf9SAlex Deucher 
87d38ceaf9SAlex Deucher enum amdgpu_crtc_irq {
88d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK1 = 0,
89d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK2,
90d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK3,
91d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK4,
92d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK5,
93d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VBLANK6,
94d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE1,
95d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE2,
96d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE3,
97d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE4,
98d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE5,
99d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_VLINE6,
100d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_LAST,
101d38ceaf9SAlex Deucher 	AMDGPU_CRTC_IRQ_NONE = 0xff
102d38ceaf9SAlex Deucher };
103d38ceaf9SAlex Deucher 
104d38ceaf9SAlex Deucher enum amdgpu_pageflip_irq {
105d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D1 = 0,
106d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D2,
107d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D3,
108d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D4,
109d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D5,
110d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_D6,
111d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_LAST,
112d38ceaf9SAlex Deucher 	AMDGPU_PAGEFLIP_IRQ_NONE = 0xff
113d38ceaf9SAlex Deucher };
114d38ceaf9SAlex Deucher 
115d38ceaf9SAlex Deucher enum amdgpu_flip_status {
116d38ceaf9SAlex Deucher 	AMDGPU_FLIP_NONE,
117d38ceaf9SAlex Deucher 	AMDGPU_FLIP_PENDING,
118d38ceaf9SAlex Deucher 	AMDGPU_FLIP_SUBMITTED
119d38ceaf9SAlex Deucher };
120d38ceaf9SAlex Deucher 
121d38ceaf9SAlex Deucher #define AMDGPU_MAX_I2C_BUS 16
122d38ceaf9SAlex Deucher 
123d38ceaf9SAlex Deucher /* amdgpu gpio-based i2c
124d38ceaf9SAlex Deucher  * 1. "mask" reg and bits
125d38ceaf9SAlex Deucher  *    grabs the gpio pins for software use
126d38ceaf9SAlex Deucher  *    0=not held  1=held
127d38ceaf9SAlex Deucher  * 2. "a" reg and bits
128d38ceaf9SAlex Deucher  *    output pin value
129d38ceaf9SAlex Deucher  *    0=low 1=high
130d38ceaf9SAlex Deucher  * 3. "en" reg and bits
131d38ceaf9SAlex Deucher  *    sets the pin direction
132d38ceaf9SAlex Deucher  *    0=input 1=output
133d38ceaf9SAlex Deucher  * 4. "y" reg and bits
134d38ceaf9SAlex Deucher  *    input pin value
135d38ceaf9SAlex Deucher  *    0=low 1=high
136d38ceaf9SAlex Deucher  */
137d38ceaf9SAlex Deucher struct amdgpu_i2c_bus_rec {
138d38ceaf9SAlex Deucher 	bool valid;
139d38ceaf9SAlex Deucher 	/* id used by atom */
140d38ceaf9SAlex Deucher 	uint8_t i2c_id;
141d38ceaf9SAlex Deucher 	/* id used by atom */
142d38ceaf9SAlex Deucher 	enum amdgpu_hpd_id hpd;
143d38ceaf9SAlex Deucher 	/* can be used with hw i2c engine */
144d38ceaf9SAlex Deucher 	bool hw_capable;
145d38ceaf9SAlex Deucher 	/* uses multi-media i2c engine */
146d38ceaf9SAlex Deucher 	bool mm_i2c;
147d38ceaf9SAlex Deucher 	/* regs and bits */
148d38ceaf9SAlex Deucher 	uint32_t mask_clk_reg;
149d38ceaf9SAlex Deucher 	uint32_t mask_data_reg;
150d38ceaf9SAlex Deucher 	uint32_t a_clk_reg;
151d38ceaf9SAlex Deucher 	uint32_t a_data_reg;
152d38ceaf9SAlex Deucher 	uint32_t en_clk_reg;
153d38ceaf9SAlex Deucher 	uint32_t en_data_reg;
154d38ceaf9SAlex Deucher 	uint32_t y_clk_reg;
155d38ceaf9SAlex Deucher 	uint32_t y_data_reg;
156d38ceaf9SAlex Deucher 	uint32_t mask_clk_mask;
157d38ceaf9SAlex Deucher 	uint32_t mask_data_mask;
158d38ceaf9SAlex Deucher 	uint32_t a_clk_mask;
159d38ceaf9SAlex Deucher 	uint32_t a_data_mask;
160d38ceaf9SAlex Deucher 	uint32_t en_clk_mask;
161d38ceaf9SAlex Deucher 	uint32_t en_data_mask;
162d38ceaf9SAlex Deucher 	uint32_t y_clk_mask;
163d38ceaf9SAlex Deucher 	uint32_t y_data_mask;
164d38ceaf9SAlex Deucher };
165d38ceaf9SAlex Deucher 
166d38ceaf9SAlex Deucher #define AMDGPU_MAX_BIOS_CONNECTOR 16
167d38ceaf9SAlex Deucher 
168d38ceaf9SAlex Deucher /* pll flags */
169d38ceaf9SAlex Deucher #define AMDGPU_PLL_USE_BIOS_DIVS        (1 << 0)
170d38ceaf9SAlex Deucher #define AMDGPU_PLL_NO_ODD_POST_DIV      (1 << 1)
171d38ceaf9SAlex Deucher #define AMDGPU_PLL_USE_REF_DIV          (1 << 2)
172d38ceaf9SAlex Deucher #define AMDGPU_PLL_LEGACY               (1 << 3)
173d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_LOW_REF_DIV   (1 << 4)
174d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
175d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_LOW_FB_DIV    (1 << 6)
176d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
177d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_LOW_POST_DIV  (1 << 8)
178d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_HIGH_POST_DIV (1 << 9)
179d38ceaf9SAlex Deucher #define AMDGPU_PLL_USE_FRAC_FB_DIV      (1 << 10)
180d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_CLOSEST_LOWER (1 << 11)
181d38ceaf9SAlex Deucher #define AMDGPU_PLL_USE_POST_DIV         (1 << 12)
182d38ceaf9SAlex Deucher #define AMDGPU_PLL_IS_LCD               (1 << 13)
183d38ceaf9SAlex Deucher #define AMDGPU_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
184d38ceaf9SAlex Deucher 
185d38ceaf9SAlex Deucher struct amdgpu_pll {
186d38ceaf9SAlex Deucher 	/* reference frequency */
187d38ceaf9SAlex Deucher 	uint32_t reference_freq;
188d38ceaf9SAlex Deucher 
189d38ceaf9SAlex Deucher 	/* fixed dividers */
190d38ceaf9SAlex Deucher 	uint32_t reference_div;
191d38ceaf9SAlex Deucher 	uint32_t post_div;
192d38ceaf9SAlex Deucher 
193d38ceaf9SAlex Deucher 	/* pll in/out limits */
194d38ceaf9SAlex Deucher 	uint32_t pll_in_min;
195d38ceaf9SAlex Deucher 	uint32_t pll_in_max;
196d38ceaf9SAlex Deucher 	uint32_t pll_out_min;
197d38ceaf9SAlex Deucher 	uint32_t pll_out_max;
198d38ceaf9SAlex Deucher 	uint32_t lcd_pll_out_min;
199d38ceaf9SAlex Deucher 	uint32_t lcd_pll_out_max;
200d38ceaf9SAlex Deucher 	uint32_t best_vco;
201d38ceaf9SAlex Deucher 
202d38ceaf9SAlex Deucher 	/* divider limits */
203d38ceaf9SAlex Deucher 	uint32_t min_ref_div;
204d38ceaf9SAlex Deucher 	uint32_t max_ref_div;
205d38ceaf9SAlex Deucher 	uint32_t min_post_div;
206d38ceaf9SAlex Deucher 	uint32_t max_post_div;
207d38ceaf9SAlex Deucher 	uint32_t min_feedback_div;
208d38ceaf9SAlex Deucher 	uint32_t max_feedback_div;
209d38ceaf9SAlex Deucher 	uint32_t min_frac_feedback_div;
210d38ceaf9SAlex Deucher 	uint32_t max_frac_feedback_div;
211d38ceaf9SAlex Deucher 
212d38ceaf9SAlex Deucher 	/* flags for the current clock */
213d38ceaf9SAlex Deucher 	uint32_t flags;
214d38ceaf9SAlex Deucher 
215d38ceaf9SAlex Deucher 	/* pll id */
216d38ceaf9SAlex Deucher 	uint32_t id;
217d38ceaf9SAlex Deucher };
218d38ceaf9SAlex Deucher 
219d38ceaf9SAlex Deucher struct amdgpu_i2c_chan {
220d38ceaf9SAlex Deucher 	struct i2c_adapter adapter;
221d38ceaf9SAlex Deucher 	struct drm_device *dev;
222d38ceaf9SAlex Deucher 	struct i2c_algo_bit_data bit;
223d38ceaf9SAlex Deucher 	struct amdgpu_i2c_bus_rec rec;
224d38ceaf9SAlex Deucher 	struct drm_dp_aux aux;
225d38ceaf9SAlex Deucher 	bool has_aux;
226d38ceaf9SAlex Deucher 	struct mutex mutex;
227d38ceaf9SAlex Deucher };
228d38ceaf9SAlex Deucher 
229d38ceaf9SAlex Deucher struct amdgpu_fbdev;
230d38ceaf9SAlex Deucher 
231d38ceaf9SAlex Deucher struct amdgpu_afmt {
232d38ceaf9SAlex Deucher 	bool enabled;
233d38ceaf9SAlex Deucher 	int offset;
234d38ceaf9SAlex Deucher 	bool last_buffer_filled_status;
235d38ceaf9SAlex Deucher 	int id;
236d38ceaf9SAlex Deucher 	struct amdgpu_audio_pin *pin;
237d38ceaf9SAlex Deucher };
238d38ceaf9SAlex Deucher 
239d38ceaf9SAlex Deucher /*
240d38ceaf9SAlex Deucher  * Audio
241d38ceaf9SAlex Deucher  */
242d38ceaf9SAlex Deucher struct amdgpu_audio_pin {
243d38ceaf9SAlex Deucher 	int			channels;
244d38ceaf9SAlex Deucher 	int			rate;
245d38ceaf9SAlex Deucher 	int			bits_per_sample;
246d38ceaf9SAlex Deucher 	u8			status_bits;
247d38ceaf9SAlex Deucher 	u8			category_code;
248d38ceaf9SAlex Deucher 	u32			offset;
249d38ceaf9SAlex Deucher 	bool			connected;
250d38ceaf9SAlex Deucher 	u32			id;
251d38ceaf9SAlex Deucher };
252d38ceaf9SAlex Deucher 
253d38ceaf9SAlex Deucher struct amdgpu_audio {
254d38ceaf9SAlex Deucher 	bool enabled;
255d38ceaf9SAlex Deucher 	struct amdgpu_audio_pin pin[AMDGPU_MAX_AFMT_BLOCKS];
256d38ceaf9SAlex Deucher 	int num_pins;
257d38ceaf9SAlex Deucher };
258d38ceaf9SAlex Deucher 
259d38ceaf9SAlex Deucher struct amdgpu_mode_mc_save {
260d38ceaf9SAlex Deucher 	u32 vga_render_control;
261d38ceaf9SAlex Deucher 	u32 vga_hdp_control;
262d38ceaf9SAlex Deucher 	bool crtc_enabled[AMDGPU_MAX_CRTCS];
263d38ceaf9SAlex Deucher };
264d38ceaf9SAlex Deucher 
265d38ceaf9SAlex Deucher struct amdgpu_display_funcs {
266d38ceaf9SAlex Deucher 	/* vga render */
267d38ceaf9SAlex Deucher 	void (*set_vga_render_state)(struct amdgpu_device *adev, bool render);
268d38ceaf9SAlex Deucher 	/* display watermarks */
269d38ceaf9SAlex Deucher 	void (*bandwidth_update)(struct amdgpu_device *adev);
270d38ceaf9SAlex Deucher 	/* get frame count */
271d38ceaf9SAlex Deucher 	u32 (*vblank_get_counter)(struct amdgpu_device *adev, int crtc);
272d38ceaf9SAlex Deucher 	/* wait for vblank */
273d38ceaf9SAlex Deucher 	void (*vblank_wait)(struct amdgpu_device *adev, int crtc);
274d38ceaf9SAlex Deucher 	/* is dce hung */
275d38ceaf9SAlex Deucher 	bool (*is_display_hung)(struct amdgpu_device *adev);
276d38ceaf9SAlex Deucher 	/* set backlight level */
277d38ceaf9SAlex Deucher 	void (*backlight_set_level)(struct amdgpu_encoder *amdgpu_encoder,
278d38ceaf9SAlex Deucher 				    u8 level);
279d38ceaf9SAlex Deucher 	/* get backlight level */
280d38ceaf9SAlex Deucher 	u8 (*backlight_get_level)(struct amdgpu_encoder *amdgpu_encoder);
281d38ceaf9SAlex Deucher 	/* hotplug detect */
282d38ceaf9SAlex Deucher 	bool (*hpd_sense)(struct amdgpu_device *adev, enum amdgpu_hpd_id hpd);
283d38ceaf9SAlex Deucher 	void (*hpd_set_polarity)(struct amdgpu_device *adev,
284d38ceaf9SAlex Deucher 				 enum amdgpu_hpd_id hpd);
285d38ceaf9SAlex Deucher 	u32 (*hpd_get_gpio_reg)(struct amdgpu_device *adev);
286d38ceaf9SAlex Deucher 	/* pageflipping */
287d38ceaf9SAlex Deucher 	void (*page_flip)(struct amdgpu_device *adev,
288cb9e59d7SAlex Deucher 			  int crtc_id, u64 crtc_base, bool async);
289d38ceaf9SAlex Deucher 	int (*page_flip_get_scanoutpos)(struct amdgpu_device *adev, int crtc,
290d38ceaf9SAlex Deucher 					u32 *vbl, u32 *position);
291d38ceaf9SAlex Deucher 	/* display topology setup */
292d38ceaf9SAlex Deucher 	void (*add_encoder)(struct amdgpu_device *adev,
293d38ceaf9SAlex Deucher 			    uint32_t encoder_enum,
294d38ceaf9SAlex Deucher 			    uint32_t supported_device,
295d38ceaf9SAlex Deucher 			    u16 caps);
296d38ceaf9SAlex Deucher 	void (*add_connector)(struct amdgpu_device *adev,
297d38ceaf9SAlex Deucher 			      uint32_t connector_id,
298d38ceaf9SAlex Deucher 			      uint32_t supported_device,
299d38ceaf9SAlex Deucher 			      int connector_type,
300d38ceaf9SAlex Deucher 			      struct amdgpu_i2c_bus_rec *i2c_bus,
301d38ceaf9SAlex Deucher 			      uint16_t connector_object_id,
302d38ceaf9SAlex Deucher 			      struct amdgpu_hpd *hpd,
303d38ceaf9SAlex Deucher 			      struct amdgpu_router *router);
304d38ceaf9SAlex Deucher 	void (*stop_mc_access)(struct amdgpu_device *adev,
305d38ceaf9SAlex Deucher 			       struct amdgpu_mode_mc_save *save);
306d38ceaf9SAlex Deucher 	void (*resume_mc_access)(struct amdgpu_device *adev,
307d38ceaf9SAlex Deucher 				 struct amdgpu_mode_mc_save *save);
308d38ceaf9SAlex Deucher };
309d38ceaf9SAlex Deucher 
310d38ceaf9SAlex Deucher struct amdgpu_mode_info {
311d38ceaf9SAlex Deucher 	struct atom_context *atom_context;
312d38ceaf9SAlex Deucher 	struct card_info *atom_card_info;
313d38ceaf9SAlex Deucher 	bool mode_config_initialized;
314f195038cSAlex Deucher 	struct amdgpu_crtc *crtcs[AMDGPU_MAX_CRTCS];
315f195038cSAlex Deucher 	struct amdgpu_afmt *afmt[AMDGPU_MAX_AFMT_BLOCKS];
316d38ceaf9SAlex Deucher 	/* DVI-I properties */
317d38ceaf9SAlex Deucher 	struct drm_property *coherent_mode_property;
318d38ceaf9SAlex Deucher 	/* DAC enable load detect */
319d38ceaf9SAlex Deucher 	struct drm_property *load_detect_property;
320d38ceaf9SAlex Deucher 	/* underscan */
321d38ceaf9SAlex Deucher 	struct drm_property *underscan_property;
322d38ceaf9SAlex Deucher 	struct drm_property *underscan_hborder_property;
323d38ceaf9SAlex Deucher 	struct drm_property *underscan_vborder_property;
324d38ceaf9SAlex Deucher 	/* audio */
325d38ceaf9SAlex Deucher 	struct drm_property *audio_property;
326d38ceaf9SAlex Deucher 	/* FMT dithering */
327d38ceaf9SAlex Deucher 	struct drm_property *dither_property;
328d38ceaf9SAlex Deucher 	/* hardcoded DFP edid from BIOS */
329d38ceaf9SAlex Deucher 	struct edid *bios_hardcoded_edid;
330d38ceaf9SAlex Deucher 	int bios_hardcoded_edid_size;
331d38ceaf9SAlex Deucher 
332d38ceaf9SAlex Deucher 	/* pointer to fbdev info structure */
333d38ceaf9SAlex Deucher 	struct amdgpu_fbdev *rfbdev;
334d38ceaf9SAlex Deucher 	/* firmware flags */
335d38ceaf9SAlex Deucher 	u16 firmware_flags;
336d38ceaf9SAlex Deucher 	/* pointer to backlight encoder */
337d38ceaf9SAlex Deucher 	struct amdgpu_encoder *bl_encoder;
338d38ceaf9SAlex Deucher 	struct amdgpu_audio	audio; /* audio stuff */
339d38ceaf9SAlex Deucher 	int			num_crtc; /* number of crtcs */
340d38ceaf9SAlex Deucher 	int			num_hpd; /* number of hpd pins */
341d38ceaf9SAlex Deucher 	int			num_dig; /* number of dig blocks */
342d38ceaf9SAlex Deucher 	int			disp_priority;
343d38ceaf9SAlex Deucher 	const struct amdgpu_display_funcs *funcs;
34446ac3622SEmily Deng 	struct hrtimer vblank_timer;
34546ac3622SEmily Deng 	enum amdgpu_interrupt_state vsync_timer_enabled;
346d38ceaf9SAlex Deucher };
347d38ceaf9SAlex Deucher 
348d38ceaf9SAlex Deucher #define AMDGPU_MAX_BL_LEVEL 0xFF
349d38ceaf9SAlex Deucher 
350d38ceaf9SAlex Deucher #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
351d38ceaf9SAlex Deucher 
352d38ceaf9SAlex Deucher struct amdgpu_backlight_privdata {
353d38ceaf9SAlex Deucher 	struct amdgpu_encoder *encoder;
354d38ceaf9SAlex Deucher 	uint8_t negative;
355d38ceaf9SAlex Deucher };
356d38ceaf9SAlex Deucher 
357d38ceaf9SAlex Deucher #endif
358d38ceaf9SAlex Deucher 
359d38ceaf9SAlex Deucher struct amdgpu_atom_ss {
360d38ceaf9SAlex Deucher 	uint16_t percentage;
361d38ceaf9SAlex Deucher 	uint16_t percentage_divider;
362d38ceaf9SAlex Deucher 	uint8_t type;
363d38ceaf9SAlex Deucher 	uint16_t step;
364d38ceaf9SAlex Deucher 	uint8_t delay;
365d38ceaf9SAlex Deucher 	uint8_t range;
366d38ceaf9SAlex Deucher 	uint8_t refdiv;
367d38ceaf9SAlex Deucher 	/* asic_ss */
368d38ceaf9SAlex Deucher 	uint16_t rate;
369d38ceaf9SAlex Deucher 	uint16_t amount;
370d38ceaf9SAlex Deucher };
371d38ceaf9SAlex Deucher 
372d38ceaf9SAlex Deucher struct amdgpu_crtc {
373d38ceaf9SAlex Deucher 	struct drm_crtc base;
374d38ceaf9SAlex Deucher 	int crtc_id;
375d38ceaf9SAlex Deucher 	u16 lut_r[256], lut_g[256], lut_b[256];
376d38ceaf9SAlex Deucher 	bool enabled;
377d38ceaf9SAlex Deucher 	bool can_tile;
378d38ceaf9SAlex Deucher 	uint32_t crtc_offset;
379d38ceaf9SAlex Deucher 	struct drm_gem_object *cursor_bo;
380d38ceaf9SAlex Deucher 	uint64_t cursor_addr;
38129275a9bSAlex Deucher 	int cursor_x;
38229275a9bSAlex Deucher 	int cursor_y;
38329275a9bSAlex Deucher 	int cursor_hot_x;
38429275a9bSAlex Deucher 	int cursor_hot_y;
385d38ceaf9SAlex Deucher 	int cursor_width;
386d38ceaf9SAlex Deucher 	int cursor_height;
387d38ceaf9SAlex Deucher 	int max_cursor_width;
388d38ceaf9SAlex Deucher 	int max_cursor_height;
389d38ceaf9SAlex Deucher 	enum amdgpu_rmx_type rmx_type;
390d38ceaf9SAlex Deucher 	u8 h_border;
391d38ceaf9SAlex Deucher 	u8 v_border;
392d38ceaf9SAlex Deucher 	fixed20_12 vsc;
393d38ceaf9SAlex Deucher 	fixed20_12 hsc;
394d38ceaf9SAlex Deucher 	struct drm_display_mode native_mode;
395d38ceaf9SAlex Deucher 	u32 pll_id;
396d38ceaf9SAlex Deucher 	/* page flipping */
397d38ceaf9SAlex Deucher 	struct amdgpu_flip_work *pflip_works;
398d38ceaf9SAlex Deucher 	enum amdgpu_flip_status pflip_status;
399d38ceaf9SAlex Deucher 	int deferred_flip_completion;
400d38ceaf9SAlex Deucher 	/* pll sharing */
401d38ceaf9SAlex Deucher 	struct amdgpu_atom_ss ss;
402d38ceaf9SAlex Deucher 	bool ss_enabled;
403d38ceaf9SAlex Deucher 	u32 adjusted_clock;
404d38ceaf9SAlex Deucher 	int bpc;
405d38ceaf9SAlex Deucher 	u32 pll_reference_div;
406d38ceaf9SAlex Deucher 	u32 pll_post_div;
407d38ceaf9SAlex Deucher 	u32 pll_flags;
408d38ceaf9SAlex Deucher 	struct drm_encoder *encoder;
409d38ceaf9SAlex Deucher 	struct drm_connector *connector;
410d38ceaf9SAlex Deucher 	/* for dpm */
411d38ceaf9SAlex Deucher 	u32 line_time;
412d38ceaf9SAlex Deucher 	u32 wm_low;
413d38ceaf9SAlex Deucher 	u32 wm_high;
4148e36f9d3SAlex Deucher 	u32 lb_vblank_lead_lines;
415d38ceaf9SAlex Deucher 	struct drm_display_mode hw_mode;
416d38ceaf9SAlex Deucher };
417d38ceaf9SAlex Deucher 
418d38ceaf9SAlex Deucher struct amdgpu_encoder_atom_dig {
419d38ceaf9SAlex Deucher 	bool linkb;
420d38ceaf9SAlex Deucher 	/* atom dig */
421d38ceaf9SAlex Deucher 	bool coherent_mode;
422d38ceaf9SAlex Deucher 	int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
423d38ceaf9SAlex Deucher 	/* atom lvds/edp */
424d38ceaf9SAlex Deucher 	uint32_t lcd_misc;
425d38ceaf9SAlex Deucher 	uint16_t panel_pwr_delay;
426d38ceaf9SAlex Deucher 	uint32_t lcd_ss_id;
427d38ceaf9SAlex Deucher 	/* panel mode */
428d38ceaf9SAlex Deucher 	struct drm_display_mode native_mode;
429d38ceaf9SAlex Deucher 	struct backlight_device *bl_dev;
430d38ceaf9SAlex Deucher 	int dpms_mode;
431d38ceaf9SAlex Deucher 	uint8_t backlight_level;
432d38ceaf9SAlex Deucher 	int panel_mode;
433d38ceaf9SAlex Deucher 	struct amdgpu_afmt *afmt;
434d38ceaf9SAlex Deucher };
435d38ceaf9SAlex Deucher 
436d38ceaf9SAlex Deucher struct amdgpu_encoder {
437d38ceaf9SAlex Deucher 	struct drm_encoder base;
438d38ceaf9SAlex Deucher 	uint32_t encoder_enum;
439d38ceaf9SAlex Deucher 	uint32_t encoder_id;
440d38ceaf9SAlex Deucher 	uint32_t devices;
441d38ceaf9SAlex Deucher 	uint32_t active_device;
442d38ceaf9SAlex Deucher 	uint32_t flags;
443d38ceaf9SAlex Deucher 	uint32_t pixel_clock;
444d38ceaf9SAlex Deucher 	enum amdgpu_rmx_type rmx_type;
445d38ceaf9SAlex Deucher 	enum amdgpu_underscan_type underscan_type;
446d38ceaf9SAlex Deucher 	uint32_t underscan_hborder;
447d38ceaf9SAlex Deucher 	uint32_t underscan_vborder;
448d38ceaf9SAlex Deucher 	struct drm_display_mode native_mode;
449d38ceaf9SAlex Deucher 	void *enc_priv;
450d38ceaf9SAlex Deucher 	int audio_polling_active;
451d38ceaf9SAlex Deucher 	bool is_ext_encoder;
452d38ceaf9SAlex Deucher 	u16 caps;
453d38ceaf9SAlex Deucher };
454d38ceaf9SAlex Deucher 
455d38ceaf9SAlex Deucher struct amdgpu_connector_atom_dig {
456d38ceaf9SAlex Deucher 	/* displayport */
457d38ceaf9SAlex Deucher 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
458d38ceaf9SAlex Deucher 	u8 dp_sink_type;
459d38ceaf9SAlex Deucher 	int dp_clock;
460d38ceaf9SAlex Deucher 	int dp_lane_count;
461d38ceaf9SAlex Deucher 	bool edp_on;
462d38ceaf9SAlex Deucher };
463d38ceaf9SAlex Deucher 
464d38ceaf9SAlex Deucher struct amdgpu_gpio_rec {
465d38ceaf9SAlex Deucher 	bool valid;
466d38ceaf9SAlex Deucher 	u8 id;
467d38ceaf9SAlex Deucher 	u32 reg;
468d38ceaf9SAlex Deucher 	u32 mask;
469d38ceaf9SAlex Deucher 	u32 shift;
470d38ceaf9SAlex Deucher };
471d38ceaf9SAlex Deucher 
472d38ceaf9SAlex Deucher struct amdgpu_hpd {
473d38ceaf9SAlex Deucher 	enum amdgpu_hpd_id hpd;
474d38ceaf9SAlex Deucher 	u8 plugged_state;
475d38ceaf9SAlex Deucher 	struct amdgpu_gpio_rec gpio;
476d38ceaf9SAlex Deucher };
477d38ceaf9SAlex Deucher 
478d38ceaf9SAlex Deucher struct amdgpu_router {
479d38ceaf9SAlex Deucher 	u32 router_id;
480d38ceaf9SAlex Deucher 	struct amdgpu_i2c_bus_rec i2c_info;
481d38ceaf9SAlex Deucher 	u8 i2c_addr;
482d38ceaf9SAlex Deucher 	/* i2c mux */
483d38ceaf9SAlex Deucher 	bool ddc_valid;
484d38ceaf9SAlex Deucher 	u8 ddc_mux_type;
485d38ceaf9SAlex Deucher 	u8 ddc_mux_control_pin;
486d38ceaf9SAlex Deucher 	u8 ddc_mux_state;
487d38ceaf9SAlex Deucher 	/* clock/data mux */
488d38ceaf9SAlex Deucher 	bool cd_valid;
489d38ceaf9SAlex Deucher 	u8 cd_mux_type;
490d38ceaf9SAlex Deucher 	u8 cd_mux_control_pin;
491d38ceaf9SAlex Deucher 	u8 cd_mux_state;
492d38ceaf9SAlex Deucher };
493d38ceaf9SAlex Deucher 
494d38ceaf9SAlex Deucher enum amdgpu_connector_audio {
495d38ceaf9SAlex Deucher 	AMDGPU_AUDIO_DISABLE = 0,
496d38ceaf9SAlex Deucher 	AMDGPU_AUDIO_ENABLE = 1,
497d38ceaf9SAlex Deucher 	AMDGPU_AUDIO_AUTO = 2
498d38ceaf9SAlex Deucher };
499d38ceaf9SAlex Deucher 
500d38ceaf9SAlex Deucher enum amdgpu_connector_dither {
501d38ceaf9SAlex Deucher 	AMDGPU_FMT_DITHER_DISABLE = 0,
502d38ceaf9SAlex Deucher 	AMDGPU_FMT_DITHER_ENABLE = 1,
503d38ceaf9SAlex Deucher };
504d38ceaf9SAlex Deucher 
505d38ceaf9SAlex Deucher struct amdgpu_connector {
506d38ceaf9SAlex Deucher 	struct drm_connector base;
507d38ceaf9SAlex Deucher 	uint32_t connector_id;
508d38ceaf9SAlex Deucher 	uint32_t devices;
509d38ceaf9SAlex Deucher 	struct amdgpu_i2c_chan *ddc_bus;
510d38ceaf9SAlex Deucher 	/* some systems have an hdmi and vga port with a shared ddc line */
511d38ceaf9SAlex Deucher 	bool shared_ddc;
512d38ceaf9SAlex Deucher 	bool use_digital;
513d38ceaf9SAlex Deucher 	/* we need to mind the EDID between detect
514d38ceaf9SAlex Deucher 	   and get modes due to analog/digital/tvencoder */
515d38ceaf9SAlex Deucher 	struct edid *edid;
516d38ceaf9SAlex Deucher 	void *con_priv;
517d38ceaf9SAlex Deucher 	bool dac_load_detect;
518d38ceaf9SAlex Deucher 	bool detected_by_load; /* if the connection status was determined by load */
519d38ceaf9SAlex Deucher 	uint16_t connector_object_id;
520d38ceaf9SAlex Deucher 	struct amdgpu_hpd hpd;
521d38ceaf9SAlex Deucher 	struct amdgpu_router router;
522d38ceaf9SAlex Deucher 	struct amdgpu_i2c_chan *router_bus;
523d38ceaf9SAlex Deucher 	enum amdgpu_connector_audio audio;
524d38ceaf9SAlex Deucher 	enum amdgpu_connector_dither dither;
525d38ceaf9SAlex Deucher 	unsigned pixelclock_for_modeset;
526d38ceaf9SAlex Deucher };
527d38ceaf9SAlex Deucher 
528d38ceaf9SAlex Deucher struct amdgpu_framebuffer {
529d38ceaf9SAlex Deucher 	struct drm_framebuffer base;
530d38ceaf9SAlex Deucher 	struct drm_gem_object *obj;
531d38ceaf9SAlex Deucher };
532d38ceaf9SAlex Deucher 
533d38ceaf9SAlex Deucher #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
534d38ceaf9SAlex Deucher 				((em) == ATOM_ENCODER_MODE_DP_MST))
535d38ceaf9SAlex Deucher 
5368e36f9d3SAlex Deucher /* Driver internal use only flags of amdgpu_get_crtc_scanoutpos() */
5378e36f9d3SAlex Deucher #define USE_REAL_VBLANKSTART		(1 << 30)
5388e36f9d3SAlex Deucher #define GET_DISTANCE_TO_VBLANKSTART	(1 << 31)
5398e36f9d3SAlex Deucher 
540d38ceaf9SAlex Deucher void amdgpu_link_encoder_connector(struct drm_device *dev);
541d38ceaf9SAlex Deucher 
542d38ceaf9SAlex Deucher struct drm_connector *
543d38ceaf9SAlex Deucher amdgpu_get_connector_for_encoder(struct drm_encoder *encoder);
544d38ceaf9SAlex Deucher struct drm_connector *
545d38ceaf9SAlex Deucher amdgpu_get_connector_for_encoder_init(struct drm_encoder *encoder);
546d38ceaf9SAlex Deucher bool amdgpu_dig_monitor_is_duallink(struct drm_encoder *encoder,
547d38ceaf9SAlex Deucher 				    u32 pixel_clock);
548d38ceaf9SAlex Deucher 
549d38ceaf9SAlex Deucher u16 amdgpu_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
550d38ceaf9SAlex Deucher struct drm_encoder *amdgpu_get_external_encoder(struct drm_encoder *encoder);
551d38ceaf9SAlex Deucher 
552d38ceaf9SAlex Deucher bool amdgpu_ddc_probe(struct amdgpu_connector *amdgpu_connector, bool use_aux);
553d38ceaf9SAlex Deucher 
554d38ceaf9SAlex Deucher void amdgpu_encoder_set_active_device(struct drm_encoder *encoder);
555d38ceaf9SAlex Deucher 
55688e72717SThierry Reding int amdgpu_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
55788e72717SThierry Reding 			       unsigned int flags, int *vpos, int *hpos,
55888e72717SThierry Reding 			       ktime_t *stime, ktime_t *etime,
5593bb403bfSVille Syrjälä 			       const struct drm_display_mode *mode);
560d38ceaf9SAlex Deucher 
561d38ceaf9SAlex Deucher int amdgpu_framebuffer_init(struct drm_device *dev,
562d38ceaf9SAlex Deucher 			     struct amdgpu_framebuffer *rfb,
5631eb83451SVille Syrjälä 			     const struct drm_mode_fb_cmd2 *mode_cmd,
564d38ceaf9SAlex Deucher 			     struct drm_gem_object *obj);
565d38ceaf9SAlex Deucher 
566d38ceaf9SAlex Deucher int amdgpufb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
567d38ceaf9SAlex Deucher 
568d38ceaf9SAlex Deucher void amdgpu_enc_destroy(struct drm_encoder *encoder);
569d38ceaf9SAlex Deucher void amdgpu_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
570d38ceaf9SAlex Deucher bool amdgpu_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
571d38ceaf9SAlex Deucher 					const struct drm_display_mode *mode,
572d38ceaf9SAlex Deucher 					struct drm_display_mode *adjusted_mode);
573d38ceaf9SAlex Deucher void amdgpu_panel_mode_fixup(struct drm_encoder *encoder,
574d38ceaf9SAlex Deucher 			     struct drm_display_mode *adjusted_mode);
575d38ceaf9SAlex Deucher int amdgpu_crtc_idx_to_irq_type(struct amdgpu_device *adev, int crtc);
576d38ceaf9SAlex Deucher 
577d38ceaf9SAlex Deucher /* fbdev layer */
578d38ceaf9SAlex Deucher int amdgpu_fbdev_init(struct amdgpu_device *adev);
579d38ceaf9SAlex Deucher void amdgpu_fbdev_fini(struct amdgpu_device *adev);
580d38ceaf9SAlex Deucher void amdgpu_fbdev_set_suspend(struct amdgpu_device *adev, int state);
581d38ceaf9SAlex Deucher int amdgpu_fbdev_total_size(struct amdgpu_device *adev);
582d38ceaf9SAlex Deucher bool amdgpu_fbdev_robj_is_fb(struct amdgpu_device *adev, struct amdgpu_bo *robj);
5838b7530b1SAlex Deucher void amdgpu_fbdev_restore_mode(struct amdgpu_device *adev);
584d38ceaf9SAlex Deucher 
585d38ceaf9SAlex Deucher void amdgpu_fb_output_poll_changed(struct amdgpu_device *adev);
586d38ceaf9SAlex Deucher 
587d38ceaf9SAlex Deucher 
588d38ceaf9SAlex Deucher int amdgpu_align_pitch(struct amdgpu_device *adev, int width, int bpp, bool tiled);
589d38ceaf9SAlex Deucher 
590d38ceaf9SAlex Deucher /* amdgpu_display.c */
591d38ceaf9SAlex Deucher void amdgpu_print_display_setup(struct drm_device *dev);
592d38ceaf9SAlex Deucher int amdgpu_modeset_create_props(struct amdgpu_device *adev);
593d38ceaf9SAlex Deucher int amdgpu_crtc_set_config(struct drm_mode_set *set);
594325cbba1SMichel Dänzer int amdgpu_crtc_page_flip_target(struct drm_crtc *crtc,
595d38ceaf9SAlex Deucher 				 struct drm_framebuffer *fb,
596d38ceaf9SAlex Deucher 				 struct drm_pending_vblank_event *event,
597325cbba1SMichel Dänzer 				 uint32_t page_flip_flags, uint32_t target);
598d38ceaf9SAlex Deucher extern const struct drm_mode_config_funcs amdgpu_mode_funcs;
599d38ceaf9SAlex Deucher 
600d38ceaf9SAlex Deucher #endif
601