1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/irq.h>
29 #include <drm/drmP.h>
30 #include <drm/drm_crtc_helper.h>
31 #include <drm/amdgpu_drm.h>
32 #include "amdgpu.h"
33 #include "amdgpu_ih.h"
34 #include "atom.h"
35 #include "amdgpu_connectors.h"
36 #include "amdgpu_trace.h"
37 
38 #include <linux/pm_runtime.h>
39 
40 #define AMDGPU_WAIT_IDLE_TIMEOUT 200
41 
42 /*
43  * Handle hotplug events outside the interrupt handler proper.
44  */
45 /**
46  * amdgpu_hotplug_work_func - display hotplug work handler
47  *
48  * @work: work struct
49  *
50  * This is the hot plug event work handler (all asics).
51  * The work gets scheduled from the irq handler if there
52  * was a hot plug interrupt.  It walks the connector table
53  * and calls the hotplug handler for each one, then sends
54  * a drm hotplug event to alert userspace.
55  */
56 static void amdgpu_hotplug_work_func(struct work_struct *work)
57 {
58 	struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
59 						  hotplug_work);
60 	struct drm_device *dev = adev->ddev;
61 	struct drm_mode_config *mode_config = &dev->mode_config;
62 	struct drm_connector *connector;
63 
64 	mutex_lock(&mode_config->mutex);
65 	list_for_each_entry(connector, &mode_config->connector_list, head)
66 		amdgpu_connector_hotplug(connector);
67 	mutex_unlock(&mode_config->mutex);
68 	/* Just fire off a uevent and let userspace tell us what to do */
69 	drm_helper_hpd_irq_event(dev);
70 }
71 
72 /**
73  * amdgpu_irq_reset_work_func - execute gpu reset
74  *
75  * @work: work struct
76  *
77  * Execute scheduled gpu reset (cayman+).
78  * This function is called when the irq handler
79  * thinks we need a gpu reset.
80  */
81 static void amdgpu_irq_reset_work_func(struct work_struct *work)
82 {
83 	struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
84 						  reset_work);
85 
86 	if (!amdgpu_sriov_vf(adev))
87 		amdgpu_gpu_reset(adev);
88 }
89 
90 /* Disable *all* interrupts */
91 static void amdgpu_irq_disable_all(struct amdgpu_device *adev)
92 {
93 	unsigned long irqflags;
94 	unsigned i, j, k;
95 	int r;
96 
97 	spin_lock_irqsave(&adev->irq.lock, irqflags);
98 	for (i = 0; i < AMDGPU_IH_CLIENTID_MAX; ++i) {
99 		if (!adev->irq.client[i].sources)
100 			continue;
101 
102 		for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
103 			struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
104 
105 			if (!src || !src->funcs->set || !src->num_types)
106 				continue;
107 
108 			for (k = 0; k < src->num_types; ++k) {
109 				atomic_set(&src->enabled_types[k], 0);
110 				r = src->funcs->set(adev, src, k,
111 						    AMDGPU_IRQ_STATE_DISABLE);
112 				if (r)
113 					DRM_ERROR("error disabling interrupt (%d)\n",
114 						  r);
115 			}
116 		}
117 	}
118 	spin_unlock_irqrestore(&adev->irq.lock, irqflags);
119 }
120 
121 /**
122  * amdgpu_irq_preinstall - drm irq preinstall callback
123  *
124  * @dev: drm dev pointer
125  *
126  * Gets the hw ready to enable irqs (all asics).
127  * This function disables all interrupt sources on the GPU.
128  */
129 void amdgpu_irq_preinstall(struct drm_device *dev)
130 {
131 	struct amdgpu_device *adev = dev->dev_private;
132 
133 	/* Disable *all* interrupts */
134 	amdgpu_irq_disable_all(adev);
135 	/* Clear bits */
136 	amdgpu_ih_process(adev);
137 }
138 
139 /**
140  * amdgpu_irq_postinstall - drm irq preinstall callback
141  *
142  * @dev: drm dev pointer
143  *
144  * Handles stuff to be done after enabling irqs (all asics).
145  * Returns 0 on success.
146  */
147 int amdgpu_irq_postinstall(struct drm_device *dev)
148 {
149 	dev->max_vblank_count = 0x00ffffff;
150 	return 0;
151 }
152 
153 /**
154  * amdgpu_irq_uninstall - drm irq uninstall callback
155  *
156  * @dev: drm dev pointer
157  *
158  * This function disables all interrupt sources on the GPU (all asics).
159  */
160 void amdgpu_irq_uninstall(struct drm_device *dev)
161 {
162 	struct amdgpu_device *adev = dev->dev_private;
163 
164 	if (adev == NULL) {
165 		return;
166 	}
167 	amdgpu_irq_disable_all(adev);
168 }
169 
170 /**
171  * amdgpu_irq_handler - irq handler
172  *
173  * @int irq, void *arg: args
174  *
175  * This is the irq handler for the amdgpu driver (all asics).
176  */
177 irqreturn_t amdgpu_irq_handler(int irq, void *arg)
178 {
179 	struct drm_device *dev = (struct drm_device *) arg;
180 	struct amdgpu_device *adev = dev->dev_private;
181 	irqreturn_t ret;
182 
183 	ret = amdgpu_ih_process(adev);
184 	if (ret == IRQ_HANDLED)
185 		pm_runtime_mark_last_busy(dev->dev);
186 	return ret;
187 }
188 
189 /**
190  * amdgpu_msi_ok - asic specific msi checks
191  *
192  * @adev: amdgpu device pointer
193  *
194  * Handles asic specific MSI checks to determine if
195  * MSIs should be enabled on a particular chip (all asics).
196  * Returns true if MSIs should be enabled, false if MSIs
197  * should not be enabled.
198  */
199 static bool amdgpu_msi_ok(struct amdgpu_device *adev)
200 {
201 	/* force MSI on */
202 	if (amdgpu_msi == 1)
203 		return true;
204 	else if (amdgpu_msi == 0)
205 		return false;
206 
207 	return true;
208 }
209 
210 /**
211  * amdgpu_irq_init - init driver interrupt info
212  *
213  * @adev: amdgpu device pointer
214  *
215  * Sets up the work irq handlers, vblank init, MSIs, etc. (all asics).
216  * Returns 0 for success, error for failure.
217  */
218 int amdgpu_irq_init(struct amdgpu_device *adev)
219 {
220 	int r = 0;
221 
222 	spin_lock_init(&adev->irq.lock);
223 
224 	/* Disable vblank irqs aggressively for power-saving */
225 	adev->ddev->vblank_disable_immediate = true;
226 
227 	r = drm_vblank_init(adev->ddev, adev->mode_info.num_crtc);
228 	if (r) {
229 		return r;
230 	}
231 
232 	/* enable msi */
233 	adev->irq.msi_enabled = false;
234 
235 	if (amdgpu_msi_ok(adev)) {
236 		int ret = pci_enable_msi(adev->pdev);
237 		if (!ret) {
238 			adev->irq.msi_enabled = true;
239 			dev_info(adev->dev, "amdgpu: using MSI.\n");
240 		}
241 	}
242 
243 	INIT_WORK(&adev->hotplug_work, amdgpu_hotplug_work_func);
244 	INIT_WORK(&adev->reset_work, amdgpu_irq_reset_work_func);
245 
246 	adev->irq.installed = true;
247 	r = drm_irq_install(adev->ddev, adev->ddev->pdev->irq);
248 	if (r) {
249 		adev->irq.installed = false;
250 		flush_work(&adev->hotplug_work);
251 		cancel_work_sync(&adev->reset_work);
252 		return r;
253 	}
254 
255 	DRM_INFO("amdgpu: irq initialized.\n");
256 	return 0;
257 }
258 
259 /**
260  * amdgpu_irq_fini - tear down driver interrupt info
261  *
262  * @adev: amdgpu device pointer
263  *
264  * Tears down the work irq handlers, vblank handlers, MSIs, etc. (all asics).
265  */
266 void amdgpu_irq_fini(struct amdgpu_device *adev)
267 {
268 	unsigned i, j;
269 
270 	if (adev->irq.installed) {
271 		drm_irq_uninstall(adev->ddev);
272 		adev->irq.installed = false;
273 		if (adev->irq.msi_enabled)
274 			pci_disable_msi(adev->pdev);
275 		flush_work(&adev->hotplug_work);
276 		cancel_work_sync(&adev->reset_work);
277 	}
278 
279 	for (i = 0; i < AMDGPU_IH_CLIENTID_MAX; ++i) {
280 		if (!adev->irq.client[i].sources)
281 			continue;
282 
283 		for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
284 			struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
285 
286 			if (!src)
287 				continue;
288 
289 			kfree(src->enabled_types);
290 			src->enabled_types = NULL;
291 			if (src->data) {
292 				kfree(src->data);
293 				kfree(src);
294 				adev->irq.client[i].sources[j] = NULL;
295 			}
296 		}
297 		kfree(adev->irq.client[i].sources);
298 	}
299 }
300 
301 /**
302  * amdgpu_irq_add_id - register irq source
303  *
304  * @adev: amdgpu device pointer
305  * @src_id: source id for this source
306  * @source: irq source
307  *
308  */
309 int amdgpu_irq_add_id(struct amdgpu_device *adev,
310 		      unsigned client_id, unsigned src_id,
311 		      struct amdgpu_irq_src *source)
312 {
313 	if (client_id >= AMDGPU_IH_CLIENTID_MAX)
314 		return -EINVAL;
315 
316 	if (src_id >= AMDGPU_MAX_IRQ_SRC_ID)
317 		return -EINVAL;
318 
319 	if (!source->funcs)
320 		return -EINVAL;
321 
322 	if (!adev->irq.client[client_id].sources) {
323 		adev->irq.client[client_id].sources =
324 			kcalloc(AMDGPU_MAX_IRQ_SRC_ID,
325 				sizeof(struct amdgpu_irq_src *),
326 				GFP_KERNEL);
327 		if (!adev->irq.client[client_id].sources)
328 			return -ENOMEM;
329 	}
330 
331 	if (adev->irq.client[client_id].sources[src_id] != NULL)
332 		return -EINVAL;
333 
334 	if (source->num_types && !source->enabled_types) {
335 		atomic_t *types;
336 
337 		types = kcalloc(source->num_types, sizeof(atomic_t),
338 				GFP_KERNEL);
339 		if (!types)
340 			return -ENOMEM;
341 
342 		source->enabled_types = types;
343 	}
344 
345 	adev->irq.client[client_id].sources[src_id] = source;
346 	return 0;
347 }
348 
349 /**
350  * amdgpu_irq_dispatch - dispatch irq to IP blocks
351  *
352  * @adev: amdgpu device pointer
353  * @entry: interrupt vector
354  *
355  * Dispatches the irq to the different IP blocks
356  */
357 void amdgpu_irq_dispatch(struct amdgpu_device *adev,
358 			 struct amdgpu_iv_entry *entry)
359 {
360 	unsigned client_id = entry->client_id;
361 	unsigned src_id = entry->src_id;
362 	struct amdgpu_irq_src *src;
363 	int r;
364 
365 	trace_amdgpu_iv(entry);
366 
367 	if (client_id >= AMDGPU_IH_CLIENTID_MAX) {
368 		DRM_DEBUG("Invalid client_id in IV: %d\n", client_id);
369 		return;
370 	}
371 
372 	if (src_id >= AMDGPU_MAX_IRQ_SRC_ID) {
373 		DRM_DEBUG("Invalid src_id in IV: %d\n", src_id);
374 		return;
375 	}
376 
377 	if (adev->irq.virq[src_id]) {
378 		generic_handle_irq(irq_find_mapping(adev->irq.domain, src_id));
379 	} else {
380 		if (!adev->irq.client[client_id].sources) {
381 			DRM_DEBUG("Unregistered interrupt client_id: %d src_id: %d\n",
382 				  client_id, src_id);
383 			return;
384 		}
385 
386 		src = adev->irq.client[client_id].sources[src_id];
387 		if (!src) {
388 			DRM_DEBUG("Unhandled interrupt src_id: %d\n", src_id);
389 			return;
390 		}
391 
392 		r = src->funcs->process(adev, src, entry);
393 		if (r)
394 			DRM_ERROR("error processing interrupt (%d)\n", r);
395 	}
396 }
397 
398 /**
399  * amdgpu_irq_update - update hw interrupt state
400  *
401  * @adev: amdgpu device pointer
402  * @src: interrupt src you want to enable
403  * @type: type of interrupt you want to update
404  *
405  * Updates the interrupt state for a specific src (all asics).
406  */
407 int amdgpu_irq_update(struct amdgpu_device *adev,
408 			     struct amdgpu_irq_src *src, unsigned type)
409 {
410 	unsigned long irqflags;
411 	enum amdgpu_interrupt_state state;
412 	int r;
413 
414 	spin_lock_irqsave(&adev->irq.lock, irqflags);
415 
416 	/* we need to determine after taking the lock, otherwise
417 	   we might disable just enabled interrupts again */
418 	if (amdgpu_irq_enabled(adev, src, type))
419 		state = AMDGPU_IRQ_STATE_ENABLE;
420 	else
421 		state = AMDGPU_IRQ_STATE_DISABLE;
422 
423 	r = src->funcs->set(adev, src, type, state);
424 	spin_unlock_irqrestore(&adev->irq.lock, irqflags);
425 	return r;
426 }
427 
428 void amdgpu_irq_gpu_reset_resume_helper(struct amdgpu_device *adev)
429 {
430 	int i, j, k;
431 
432 	for (i = 0; i < AMDGPU_IH_CLIENTID_MAX; ++i) {
433 		if (!adev->irq.client[i].sources)
434 			continue;
435 
436 		for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
437 			struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
438 
439 			if (!src)
440 				continue;
441 			for (k = 0; k < src->num_types; k++)
442 				amdgpu_irq_update(adev, src, k);
443 		}
444 	}
445 }
446 
447 /**
448  * amdgpu_irq_get - enable interrupt
449  *
450  * @adev: amdgpu device pointer
451  * @src: interrupt src you want to enable
452  * @type: type of interrupt you want to enable
453  *
454  * Enables the interrupt type for a specific src (all asics).
455  */
456 int amdgpu_irq_get(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
457 		   unsigned type)
458 {
459 	if (!adev->ddev->irq_enabled)
460 		return -ENOENT;
461 
462 	if (type >= src->num_types)
463 		return -EINVAL;
464 
465 	if (!src->enabled_types || !src->funcs->set)
466 		return -EINVAL;
467 
468 	if (atomic_inc_return(&src->enabled_types[type]) == 1)
469 		return amdgpu_irq_update(adev, src, type);
470 
471 	return 0;
472 }
473 
474 /**
475  * amdgpu_irq_put - disable interrupt
476  *
477  * @adev: amdgpu device pointer
478  * @src: interrupt src you want to disable
479  * @type: type of interrupt you want to disable
480  *
481  * Disables the interrupt type for a specific src (all asics).
482  */
483 int amdgpu_irq_put(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
484 		   unsigned type)
485 {
486 	if (!adev->ddev->irq_enabled)
487 		return -ENOENT;
488 
489 	if (type >= src->num_types)
490 		return -EINVAL;
491 
492 	if (!src->enabled_types || !src->funcs->set)
493 		return -EINVAL;
494 
495 	if (atomic_dec_and_test(&src->enabled_types[type]))
496 		return amdgpu_irq_update(adev, src, type);
497 
498 	return 0;
499 }
500 
501 /**
502  * amdgpu_irq_enabled - test if irq is enabled or not
503  *
504  * @adev: amdgpu device pointer
505  * @idx: interrupt src you want to test
506  *
507  * Tests if the given interrupt source is enabled or not
508  */
509 bool amdgpu_irq_enabled(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
510 			unsigned type)
511 {
512 	if (!adev->ddev->irq_enabled)
513 		return false;
514 
515 	if (type >= src->num_types)
516 		return false;
517 
518 	if (!src->enabled_types || !src->funcs->set)
519 		return false;
520 
521 	return !!atomic_read(&src->enabled_types[type]);
522 }
523 
524 /* gen irq */
525 static void amdgpu_irq_mask(struct irq_data *irqd)
526 {
527 	/* XXX */
528 }
529 
530 static void amdgpu_irq_unmask(struct irq_data *irqd)
531 {
532 	/* XXX */
533 }
534 
535 static struct irq_chip amdgpu_irq_chip = {
536 	.name = "amdgpu-ih",
537 	.irq_mask = amdgpu_irq_mask,
538 	.irq_unmask = amdgpu_irq_unmask,
539 };
540 
541 static int amdgpu_irqdomain_map(struct irq_domain *d,
542 				unsigned int irq, irq_hw_number_t hwirq)
543 {
544 	if (hwirq >= AMDGPU_MAX_IRQ_SRC_ID)
545 		return -EPERM;
546 
547 	irq_set_chip_and_handler(irq,
548 				 &amdgpu_irq_chip, handle_simple_irq);
549 	return 0;
550 }
551 
552 static const struct irq_domain_ops amdgpu_hw_irqdomain_ops = {
553 	.map = amdgpu_irqdomain_map,
554 };
555 
556 /**
557  * amdgpu_irq_add_domain - create a linear irq domain
558  *
559  * @adev: amdgpu device pointer
560  *
561  * Create an irq domain for GPU interrupt sources
562  * that may be driven by another driver (e.g., ACP).
563  */
564 int amdgpu_irq_add_domain(struct amdgpu_device *adev)
565 {
566 	adev->irq.domain = irq_domain_add_linear(NULL, AMDGPU_MAX_IRQ_SRC_ID,
567 						 &amdgpu_hw_irqdomain_ops, adev);
568 	if (!adev->irq.domain) {
569 		DRM_ERROR("GPU irq add domain failed\n");
570 		return -ENODEV;
571 	}
572 
573 	return 0;
574 }
575 
576 /**
577  * amdgpu_irq_remove_domain - remove the irq domain
578  *
579  * @adev: amdgpu device pointer
580  *
581  * Remove the irq domain for GPU interrupt sources
582  * that may be driven by another driver (e.g., ACP).
583  */
584 void amdgpu_irq_remove_domain(struct amdgpu_device *adev)
585 {
586 	if (adev->irq.domain) {
587 		irq_domain_remove(adev->irq.domain);
588 		adev->irq.domain = NULL;
589 	}
590 }
591 
592 /**
593  * amdgpu_irq_create_mapping - create a mapping between a domain irq and a
594  *                             Linux irq
595  *
596  * @adev: amdgpu device pointer
597  * @src_id: IH source id
598  *
599  * Create a mapping between a domain irq (GPU IH src id) and a Linux irq
600  * Use this for components that generate a GPU interrupt, but are driven
601  * by a different driver (e.g., ACP).
602  * Returns the Linux irq.
603  */
604 unsigned amdgpu_irq_create_mapping(struct amdgpu_device *adev, unsigned src_id)
605 {
606 	adev->irq.virq[src_id] = irq_create_mapping(adev->irq.domain, src_id);
607 
608 	return adev->irq.virq[src_id];
609 }
610