1 /** 2 * \file amdgpu_drv.c 3 * AMD Amdgpu driver 4 * 5 * \author Gareth Hughes <gareth@valinux.com> 6 */ 7 8 /* 9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California. 10 * All Rights Reserved. 11 * 12 * Permission is hereby granted, free of charge, to any person obtaining a 13 * copy of this software and associated documentation files (the "Software"), 14 * to deal in the Software without restriction, including without limitation 15 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 16 * and/or sell copies of the Software, and to permit persons to whom the 17 * Software is furnished to do so, subject to the following conditions: 18 * 19 * The above copyright notice and this permission notice (including the next 20 * paragraph) shall be included in all copies or substantial portions of the 21 * Software. 22 * 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR 27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 29 * OTHER DEALINGS IN THE SOFTWARE. 30 */ 31 32 #include <drm/drmP.h> 33 #include <drm/amdgpu_drm.h> 34 #include <drm/drm_gem.h> 35 #include "amdgpu_drv.h" 36 37 #include <drm/drm_pciids.h> 38 #include <linux/console.h> 39 #include <linux/module.h> 40 #include <linux/pm_runtime.h> 41 #include <linux/vga_switcheroo.h> 42 #include "drm_crtc_helper.h" 43 44 #include "amdgpu.h" 45 #include "amdgpu_irq.h" 46 47 #include "amdgpu_amdkfd.h" 48 49 /* 50 * KMS wrapper. 51 * - 3.0.0 - initial driver 52 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP) 53 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same 54 * at the end of IBs. 55 * - 3.3.0 - Add VM support for UVD on supported hardware. 56 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS. 57 * - 3.5.0 - Add support for new UVD_NO_OP register. 58 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer. 59 * - 3.7.0 - Add support for VCE clock list packet 60 * - 3.8.0 - Add support raster config init in the kernel 61 * - 3.9.0 - Add support for memory query info about VRAM and GTT. 62 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags 63 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc). 64 * - 3.12.0 - Add query for double offchip LDS buffers 65 * - 3.13.0 - Add PRT support 66 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality 67 * - 3.15.0 - Export more gpu info for gfx9 68 * - 3.16.0 - Add reserved vmid support 69 */ 70 #define KMS_DRIVER_MAJOR 3 71 #define KMS_DRIVER_MINOR 16 72 #define KMS_DRIVER_PATCHLEVEL 0 73 74 int amdgpu_vram_limit = 0; 75 int amdgpu_gart_size = -1; /* auto */ 76 int amdgpu_moverate = -1; /* auto */ 77 int amdgpu_benchmarking = 0; 78 int amdgpu_testing = 0; 79 int amdgpu_audio = -1; 80 int amdgpu_disp_priority = 0; 81 int amdgpu_hw_i2c = 0; 82 int amdgpu_pcie_gen2 = -1; 83 int amdgpu_msi = -1; 84 int amdgpu_lockup_timeout = 0; 85 int amdgpu_dpm = -1; 86 int amdgpu_fw_load_type = -1; 87 int amdgpu_aspm = -1; 88 int amdgpu_runtime_pm = -1; 89 unsigned amdgpu_ip_block_mask = 0xffffffff; 90 int amdgpu_bapm = -1; 91 int amdgpu_deep_color = 0; 92 int amdgpu_vm_size = -1; 93 int amdgpu_vm_block_size = -1; 94 int amdgpu_vm_fault_stop = 0; 95 int amdgpu_vm_debug = 0; 96 int amdgpu_vram_page_split = 1024; 97 int amdgpu_exp_hw_support = 0; 98 int amdgpu_sched_jobs = 32; 99 int amdgpu_sched_hw_submission = 2; 100 int amdgpu_no_evict = 0; 101 int amdgpu_direct_gma_size = 0; 102 unsigned amdgpu_pcie_gen_cap = 0; 103 unsigned amdgpu_pcie_lane_cap = 0; 104 unsigned amdgpu_cg_mask = 0xffffffff; 105 unsigned amdgpu_pg_mask = 0xffffffff; 106 char *amdgpu_disable_cu = NULL; 107 char *amdgpu_virtual_display = NULL; 108 unsigned amdgpu_pp_feature_mask = 0xffffffff; 109 int amdgpu_ngg = 0; 110 int amdgpu_prim_buf_per_se = 0; 111 int amdgpu_pos_buf_per_se = 0; 112 int amdgpu_cntl_sb_buf_per_se = 0; 113 int amdgpu_param_buf_per_se = 0; 114 int amdgpu_job_hang_limit = 0; 115 116 MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes"); 117 module_param_named(vramlimit, amdgpu_vram_limit, int, 0600); 118 119 MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)"); 120 module_param_named(gartsize, amdgpu_gart_size, int, 0600); 121 122 MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)"); 123 module_param_named(moverate, amdgpu_moverate, int, 0600); 124 125 MODULE_PARM_DESC(benchmark, "Run benchmark"); 126 module_param_named(benchmark, amdgpu_benchmarking, int, 0444); 127 128 MODULE_PARM_DESC(test, "Run tests"); 129 module_param_named(test, amdgpu_testing, int, 0444); 130 131 MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)"); 132 module_param_named(audio, amdgpu_audio, int, 0444); 133 134 MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)"); 135 module_param_named(disp_priority, amdgpu_disp_priority, int, 0444); 136 137 MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)"); 138 module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444); 139 140 MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)"); 141 module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444); 142 143 MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)"); 144 module_param_named(msi, amdgpu_msi, int, 0444); 145 146 MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)"); 147 module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444); 148 149 MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)"); 150 module_param_named(dpm, amdgpu_dpm, int, 0444); 151 152 MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)"); 153 module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444); 154 155 MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)"); 156 module_param_named(aspm, amdgpu_aspm, int, 0444); 157 158 MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)"); 159 module_param_named(runpm, amdgpu_runtime_pm, int, 0444); 160 161 MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))"); 162 module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444); 163 164 MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)"); 165 module_param_named(bapm, amdgpu_bapm, int, 0444); 166 167 MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))"); 168 module_param_named(deep_color, amdgpu_deep_color, int, 0444); 169 170 MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)"); 171 module_param_named(vm_size, amdgpu_vm_size, int, 0444); 172 173 MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)"); 174 module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444); 175 176 MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)"); 177 module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444); 178 179 MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)"); 180 module_param_named(vm_debug, amdgpu_vm_debug, int, 0644); 181 182 MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 1024, -1 = disable)"); 183 module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444); 184 185 MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))"); 186 module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444); 187 188 MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)"); 189 module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444); 190 191 MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)"); 192 module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444); 193 194 MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))"); 195 module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, int, 0444); 196 197 MODULE_PARM_DESC(no_evict, "Support pinning request from user space (1 = enable, 0 = disable (default))"); 198 module_param_named(no_evict, amdgpu_no_evict, int, 0444); 199 200 MODULE_PARM_DESC(direct_gma_size, "Direct GMA size in megabytes (max 96MB)"); 201 module_param_named(direct_gma_size, amdgpu_direct_gma_size, int, 0444); 202 203 MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))"); 204 module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444); 205 206 MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))"); 207 module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444); 208 209 MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)"); 210 module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444); 211 212 MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)"); 213 module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444); 214 215 MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)"); 216 module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444); 217 218 MODULE_PARM_DESC(virtual_display, 219 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)"); 220 module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444); 221 222 MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))"); 223 module_param_named(ngg, amdgpu_ngg, int, 0444); 224 225 MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)"); 226 module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444); 227 228 MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)"); 229 module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444); 230 231 MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)"); 232 module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444); 233 234 MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)"); 235 module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444); 236 237 MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)"); 238 module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444); 239 240 241 static const struct pci_device_id pciidlist[] = { 242 #ifdef CONFIG_DRM_AMDGPU_SI 243 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 244 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 245 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 246 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 247 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 248 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 249 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 250 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 251 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 252 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 253 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 254 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 255 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 256 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY}, 257 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY}, 258 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY}, 259 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 260 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 261 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 262 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 263 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 264 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 265 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 266 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 267 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 268 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 269 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 270 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 271 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 272 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 273 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 274 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 275 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 276 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND}, 277 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND}, 278 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND}, 279 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND}, 280 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 281 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 282 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 283 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 284 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND}, 285 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 286 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 287 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 288 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 289 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 290 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 291 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 292 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 293 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 294 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 295 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 296 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 297 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 298 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 299 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 300 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 301 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 302 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 303 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 304 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 305 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 306 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 307 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 308 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 309 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY}, 310 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY}, 311 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY}, 312 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY}, 313 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY}, 314 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY}, 315 #endif 316 #ifdef CONFIG_DRM_AMDGPU_CIK 317 /* Kaveri */ 318 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 319 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 320 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 321 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 322 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 323 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 324 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 325 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 326 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 327 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 328 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 329 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 330 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 331 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 332 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 333 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 334 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 335 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 336 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 337 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 338 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 339 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 340 /* Bonaire */ 341 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY}, 342 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY}, 343 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY}, 344 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY}, 345 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 346 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 347 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 348 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 349 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 350 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 351 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 352 /* Hawaii */ 353 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 354 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 355 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 356 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 357 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 358 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 359 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 360 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 361 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 362 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 363 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 364 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 365 /* Kabini */ 366 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 367 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 368 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 369 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 370 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 371 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 372 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 373 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 374 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 375 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 376 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 377 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 378 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 379 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 380 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 381 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 382 /* mullins */ 383 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 384 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 385 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 386 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 387 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 388 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 389 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 390 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 391 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 392 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 393 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 394 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 395 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 396 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 397 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 398 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 399 #endif 400 /* topaz */ 401 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ}, 402 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ}, 403 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ}, 404 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ}, 405 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ}, 406 /* tonga */ 407 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 408 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 409 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 410 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 411 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 412 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 413 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 414 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 415 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 416 /* fiji */ 417 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI}, 418 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI}, 419 /* carrizo */ 420 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, 421 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, 422 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, 423 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, 424 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, 425 /* stoney */ 426 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU}, 427 /* Polaris11 */ 428 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 429 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 430 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 431 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 432 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 433 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 434 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 435 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 436 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 437 /* Polaris10 */ 438 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 439 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 440 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 441 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 442 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 443 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 444 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 445 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 446 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 447 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 448 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 449 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 450 /* Polaris12 */ 451 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 452 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 453 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 454 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 455 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 456 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 457 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 458 /* Vega 10 */ 459 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT}, 460 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT}, 461 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT}, 462 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT}, 463 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT}, 464 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT}, 465 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT}, 466 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT}, 467 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT}, 468 {0, 0, 0} 469 }; 470 471 MODULE_DEVICE_TABLE(pci, pciidlist); 472 473 static struct drm_driver kms_driver; 474 475 static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev) 476 { 477 struct apertures_struct *ap; 478 bool primary = false; 479 480 ap = alloc_apertures(1); 481 if (!ap) 482 return -ENOMEM; 483 484 ap->ranges[0].base = pci_resource_start(pdev, 0); 485 ap->ranges[0].size = pci_resource_len(pdev, 0); 486 487 #ifdef CONFIG_X86 488 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW; 489 #endif 490 drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary); 491 kfree(ap); 492 493 return 0; 494 } 495 496 static int amdgpu_pci_probe(struct pci_dev *pdev, 497 const struct pci_device_id *ent) 498 { 499 unsigned long flags = ent->driver_data; 500 int ret; 501 502 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) { 503 DRM_INFO("This hardware requires experimental hardware support.\n" 504 "See modparam exp_hw_support\n"); 505 return -ENODEV; 506 } 507 508 /* 509 * Initialize amdkfd before starting radeon. If it was not loaded yet, 510 * defer radeon probing 511 */ 512 ret = amdgpu_amdkfd_init(); 513 if (ret == -EPROBE_DEFER) 514 return ret; 515 516 /* Get rid of things like offb */ 517 ret = amdgpu_kick_out_firmware_fb(pdev); 518 if (ret) 519 return ret; 520 521 return drm_get_pci_dev(pdev, ent, &kms_driver); 522 } 523 524 static void 525 amdgpu_pci_remove(struct pci_dev *pdev) 526 { 527 struct drm_device *dev = pci_get_drvdata(pdev); 528 529 drm_put_dev(dev); 530 } 531 532 static void 533 amdgpu_pci_shutdown(struct pci_dev *pdev) 534 { 535 struct drm_device *dev = pci_get_drvdata(pdev); 536 struct amdgpu_device *adev = dev->dev_private; 537 538 /* if we are running in a VM, make sure the device 539 * torn down properly on reboot/shutdown. 540 * unfortunately we can't detect certain 541 * hypervisors so just do this all the time. 542 */ 543 amdgpu_suspend(adev); 544 } 545 546 static int amdgpu_pmops_suspend(struct device *dev) 547 { 548 struct pci_dev *pdev = to_pci_dev(dev); 549 550 struct drm_device *drm_dev = pci_get_drvdata(pdev); 551 return amdgpu_device_suspend(drm_dev, true, true); 552 } 553 554 static int amdgpu_pmops_resume(struct device *dev) 555 { 556 struct pci_dev *pdev = to_pci_dev(dev); 557 struct drm_device *drm_dev = pci_get_drvdata(pdev); 558 559 /* GPU comes up enabled by the bios on resume */ 560 if (amdgpu_device_is_px(drm_dev)) { 561 pm_runtime_disable(dev); 562 pm_runtime_set_active(dev); 563 pm_runtime_enable(dev); 564 } 565 566 return amdgpu_device_resume(drm_dev, true, true); 567 } 568 569 static int amdgpu_pmops_freeze(struct device *dev) 570 { 571 struct pci_dev *pdev = to_pci_dev(dev); 572 573 struct drm_device *drm_dev = pci_get_drvdata(pdev); 574 return amdgpu_device_suspend(drm_dev, false, true); 575 } 576 577 static int amdgpu_pmops_thaw(struct device *dev) 578 { 579 struct pci_dev *pdev = to_pci_dev(dev); 580 581 struct drm_device *drm_dev = pci_get_drvdata(pdev); 582 return amdgpu_device_resume(drm_dev, false, true); 583 } 584 585 static int amdgpu_pmops_poweroff(struct device *dev) 586 { 587 struct pci_dev *pdev = to_pci_dev(dev); 588 589 struct drm_device *drm_dev = pci_get_drvdata(pdev); 590 return amdgpu_device_suspend(drm_dev, true, true); 591 } 592 593 static int amdgpu_pmops_restore(struct device *dev) 594 { 595 struct pci_dev *pdev = to_pci_dev(dev); 596 597 struct drm_device *drm_dev = pci_get_drvdata(pdev); 598 return amdgpu_device_resume(drm_dev, false, true); 599 } 600 601 static int amdgpu_pmops_runtime_suspend(struct device *dev) 602 { 603 struct pci_dev *pdev = to_pci_dev(dev); 604 struct drm_device *drm_dev = pci_get_drvdata(pdev); 605 int ret; 606 607 if (!amdgpu_device_is_px(drm_dev)) { 608 pm_runtime_forbid(dev); 609 return -EBUSY; 610 } 611 612 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 613 drm_kms_helper_poll_disable(drm_dev); 614 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF); 615 616 ret = amdgpu_device_suspend(drm_dev, false, false); 617 pci_save_state(pdev); 618 pci_disable_device(pdev); 619 pci_ignore_hotplug(pdev); 620 if (amdgpu_is_atpx_hybrid()) 621 pci_set_power_state(pdev, PCI_D3cold); 622 else if (!amdgpu_has_atpx_dgpu_power_cntl()) 623 pci_set_power_state(pdev, PCI_D3hot); 624 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF; 625 626 return 0; 627 } 628 629 static int amdgpu_pmops_runtime_resume(struct device *dev) 630 { 631 struct pci_dev *pdev = to_pci_dev(dev); 632 struct drm_device *drm_dev = pci_get_drvdata(pdev); 633 int ret; 634 635 if (!amdgpu_device_is_px(drm_dev)) 636 return -EINVAL; 637 638 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 639 640 if (amdgpu_is_atpx_hybrid() || 641 !amdgpu_has_atpx_dgpu_power_cntl()) 642 pci_set_power_state(pdev, PCI_D0); 643 pci_restore_state(pdev); 644 ret = pci_enable_device(pdev); 645 if (ret) 646 return ret; 647 pci_set_master(pdev); 648 649 ret = amdgpu_device_resume(drm_dev, false, false); 650 drm_kms_helper_poll_enable(drm_dev); 651 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON); 652 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON; 653 return 0; 654 } 655 656 static int amdgpu_pmops_runtime_idle(struct device *dev) 657 { 658 struct pci_dev *pdev = to_pci_dev(dev); 659 struct drm_device *drm_dev = pci_get_drvdata(pdev); 660 struct drm_crtc *crtc; 661 662 if (!amdgpu_device_is_px(drm_dev)) { 663 pm_runtime_forbid(dev); 664 return -EBUSY; 665 } 666 667 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) { 668 if (crtc->enabled) { 669 DRM_DEBUG_DRIVER("failing to power off - crtc active\n"); 670 return -EBUSY; 671 } 672 } 673 674 pm_runtime_mark_last_busy(dev); 675 pm_runtime_autosuspend(dev); 676 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */ 677 return 1; 678 } 679 680 long amdgpu_drm_ioctl(struct file *filp, 681 unsigned int cmd, unsigned long arg) 682 { 683 struct drm_file *file_priv = filp->private_data; 684 struct drm_device *dev; 685 long ret; 686 dev = file_priv->minor->dev; 687 ret = pm_runtime_get_sync(dev->dev); 688 if (ret < 0) 689 return ret; 690 691 ret = drm_ioctl(filp, cmd, arg); 692 693 pm_runtime_mark_last_busy(dev->dev); 694 pm_runtime_put_autosuspend(dev->dev); 695 return ret; 696 } 697 698 static const struct dev_pm_ops amdgpu_pm_ops = { 699 .suspend = amdgpu_pmops_suspend, 700 .resume = amdgpu_pmops_resume, 701 .freeze = amdgpu_pmops_freeze, 702 .thaw = amdgpu_pmops_thaw, 703 .poweroff = amdgpu_pmops_poweroff, 704 .restore = amdgpu_pmops_restore, 705 .runtime_suspend = amdgpu_pmops_runtime_suspend, 706 .runtime_resume = amdgpu_pmops_runtime_resume, 707 .runtime_idle = amdgpu_pmops_runtime_idle, 708 }; 709 710 static const struct file_operations amdgpu_driver_kms_fops = { 711 .owner = THIS_MODULE, 712 .open = drm_open, 713 .release = drm_release, 714 .unlocked_ioctl = amdgpu_drm_ioctl, 715 .mmap = amdgpu_mmap, 716 .poll = drm_poll, 717 .read = drm_read, 718 #ifdef CONFIG_COMPAT 719 .compat_ioctl = amdgpu_kms_compat_ioctl, 720 #endif 721 }; 722 723 static bool 724 amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe, 725 bool in_vblank_irq, int *vpos, int *hpos, 726 ktime_t *stime, ktime_t *etime, 727 const struct drm_display_mode *mode) 728 { 729 return amdgpu_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos, 730 stime, etime, mode); 731 } 732 733 static struct drm_driver kms_driver = { 734 .driver_features = 735 DRIVER_USE_AGP | 736 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | 737 DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET, 738 .load = amdgpu_driver_load_kms, 739 .open = amdgpu_driver_open_kms, 740 .postclose = amdgpu_driver_postclose_kms, 741 .lastclose = amdgpu_driver_lastclose_kms, 742 .set_busid = drm_pci_set_busid, 743 .unload = amdgpu_driver_unload_kms, 744 .get_vblank_counter = amdgpu_get_vblank_counter_kms, 745 .enable_vblank = amdgpu_enable_vblank_kms, 746 .disable_vblank = amdgpu_disable_vblank_kms, 747 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos, 748 .get_scanout_position = amdgpu_get_crtc_scanout_position, 749 #if defined(CONFIG_DEBUG_FS) 750 .debugfs_init = amdgpu_debugfs_init, 751 #endif 752 .irq_preinstall = amdgpu_irq_preinstall, 753 .irq_postinstall = amdgpu_irq_postinstall, 754 .irq_uninstall = amdgpu_irq_uninstall, 755 .irq_handler = amdgpu_irq_handler, 756 .ioctls = amdgpu_ioctls_kms, 757 .gem_free_object_unlocked = amdgpu_gem_object_free, 758 .gem_open_object = amdgpu_gem_object_open, 759 .gem_close_object = amdgpu_gem_object_close, 760 .dumb_create = amdgpu_mode_dumb_create, 761 .dumb_map_offset = amdgpu_mode_dumb_mmap, 762 .dumb_destroy = drm_gem_dumb_destroy, 763 .fops = &amdgpu_driver_kms_fops, 764 765 .prime_handle_to_fd = drm_gem_prime_handle_to_fd, 766 .prime_fd_to_handle = drm_gem_prime_fd_to_handle, 767 .gem_prime_export = amdgpu_gem_prime_export, 768 .gem_prime_import = drm_gem_prime_import, 769 .gem_prime_pin = amdgpu_gem_prime_pin, 770 .gem_prime_unpin = amdgpu_gem_prime_unpin, 771 .gem_prime_res_obj = amdgpu_gem_prime_res_obj, 772 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table, 773 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table, 774 .gem_prime_vmap = amdgpu_gem_prime_vmap, 775 .gem_prime_vunmap = amdgpu_gem_prime_vunmap, 776 777 .name = DRIVER_NAME, 778 .desc = DRIVER_DESC, 779 .date = DRIVER_DATE, 780 .major = KMS_DRIVER_MAJOR, 781 .minor = KMS_DRIVER_MINOR, 782 .patchlevel = KMS_DRIVER_PATCHLEVEL, 783 }; 784 785 static struct drm_driver *driver; 786 static struct pci_driver *pdriver; 787 788 static struct pci_driver amdgpu_kms_pci_driver = { 789 .name = DRIVER_NAME, 790 .id_table = pciidlist, 791 .probe = amdgpu_pci_probe, 792 .remove = amdgpu_pci_remove, 793 .shutdown = amdgpu_pci_shutdown, 794 .driver.pm = &amdgpu_pm_ops, 795 }; 796 797 798 799 static int __init amdgpu_init(void) 800 { 801 int r; 802 803 r = amdgpu_sync_init(); 804 if (r) 805 goto error_sync; 806 807 r = amdgpu_fence_slab_init(); 808 if (r) 809 goto error_fence; 810 811 r = amd_sched_fence_slab_init(); 812 if (r) 813 goto error_sched; 814 815 if (vgacon_text_force()) { 816 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n"); 817 return -EINVAL; 818 } 819 DRM_INFO("amdgpu kernel modesetting enabled.\n"); 820 driver = &kms_driver; 821 pdriver = &amdgpu_kms_pci_driver; 822 driver->num_ioctls = amdgpu_max_kms_ioctl; 823 amdgpu_register_atpx_handler(); 824 /* let modprobe override vga console setting */ 825 return drm_pci_init(driver, pdriver); 826 827 error_sched: 828 amdgpu_fence_slab_fini(); 829 830 error_fence: 831 amdgpu_sync_fini(); 832 833 error_sync: 834 return r; 835 } 836 837 static void __exit amdgpu_exit(void) 838 { 839 amdgpu_amdkfd_fini(); 840 drm_pci_exit(driver, pdriver); 841 amdgpu_unregister_atpx_handler(); 842 amdgpu_sync_fini(); 843 amd_sched_fence_slab_fini(); 844 amdgpu_fence_slab_fini(); 845 } 846 847 module_init(amdgpu_init); 848 module_exit(amdgpu_exit); 849 850 MODULE_AUTHOR(DRIVER_AUTHOR); 851 MODULE_DESCRIPTION(DRIVER_DESC); 852 MODULE_LICENSE("GPL and additional rights"); 853