xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c (revision e5f586c763a079349398e2b0c7c271386193ac34)
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/kthread.h>
29 #include <linux/console.h>
30 #include <linux/slab.h>
31 #include <linux/debugfs.h>
32 #include <drm/drmP.h>
33 #include <drm/drm_crtc_helper.h>
34 #include <drm/amdgpu_drm.h>
35 #include <linux/vgaarb.h>
36 #include <linux/vga_switcheroo.h>
37 #include <linux/efi.h>
38 #include "amdgpu.h"
39 #include "amdgpu_trace.h"
40 #include "amdgpu_i2c.h"
41 #include "atom.h"
42 #include "amdgpu_atombios.h"
43 #include "amdgpu_atomfirmware.h"
44 #include "amd_pcie.h"
45 #ifdef CONFIG_DRM_AMDGPU_SI
46 #include "si.h"
47 #endif
48 #ifdef CONFIG_DRM_AMDGPU_CIK
49 #include "cik.h"
50 #endif
51 #include "vi.h"
52 #include "soc15.h"
53 #include "bif/bif_4_1_d.h"
54 #include <linux/pci.h>
55 #include <linux/firmware.h>
56 #include "amdgpu_pm.h"
57 
58 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
59 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
60 
61 static const char *amdgpu_asic_name[] = {
62 	"TAHITI",
63 	"PITCAIRN",
64 	"VERDE",
65 	"OLAND",
66 	"HAINAN",
67 	"BONAIRE",
68 	"KAVERI",
69 	"KABINI",
70 	"HAWAII",
71 	"MULLINS",
72 	"TOPAZ",
73 	"TONGA",
74 	"FIJI",
75 	"CARRIZO",
76 	"STONEY",
77 	"POLARIS10",
78 	"POLARIS11",
79 	"POLARIS12",
80 	"VEGA10",
81 	"LAST",
82 };
83 
84 bool amdgpu_device_is_px(struct drm_device *dev)
85 {
86 	struct amdgpu_device *adev = dev->dev_private;
87 
88 	if (adev->flags & AMD_IS_PX)
89 		return true;
90 	return false;
91 }
92 
93 /*
94  * MMIO register access helper functions.
95  */
96 uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
97 			uint32_t acc_flags)
98 {
99 	uint32_t ret;
100 
101 	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
102 		BUG_ON(in_interrupt());
103 		return amdgpu_virt_kiq_rreg(adev, reg);
104 	}
105 
106 	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
107 		ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
108 	else {
109 		unsigned long flags;
110 
111 		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
112 		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
113 		ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
114 		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
115 	}
116 	trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
117 	return ret;
118 }
119 
120 void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
121 		    uint32_t acc_flags)
122 {
123 	trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
124 
125 	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
126 		BUG_ON(in_interrupt());
127 		return amdgpu_virt_kiq_wreg(adev, reg, v);
128 	}
129 
130 	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
131 		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
132 	else {
133 		unsigned long flags;
134 
135 		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
136 		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
137 		writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
138 		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
139 	}
140 }
141 
142 u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
143 {
144 	if ((reg * 4) < adev->rio_mem_size)
145 		return ioread32(adev->rio_mem + (reg * 4));
146 	else {
147 		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
148 		return ioread32(adev->rio_mem + (mmMM_DATA * 4));
149 	}
150 }
151 
152 void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
153 {
154 
155 	if ((reg * 4) < adev->rio_mem_size)
156 		iowrite32(v, adev->rio_mem + (reg * 4));
157 	else {
158 		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
159 		iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
160 	}
161 }
162 
163 /**
164  * amdgpu_mm_rdoorbell - read a doorbell dword
165  *
166  * @adev: amdgpu_device pointer
167  * @index: doorbell index
168  *
169  * Returns the value in the doorbell aperture at the
170  * requested doorbell index (CIK).
171  */
172 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
173 {
174 	if (index < adev->doorbell.num_doorbells) {
175 		return readl(adev->doorbell.ptr + index);
176 	} else {
177 		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
178 		return 0;
179 	}
180 }
181 
182 /**
183  * amdgpu_mm_wdoorbell - write a doorbell dword
184  *
185  * @adev: amdgpu_device pointer
186  * @index: doorbell index
187  * @v: value to write
188  *
189  * Writes @v to the doorbell aperture at the
190  * requested doorbell index (CIK).
191  */
192 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
193 {
194 	if (index < adev->doorbell.num_doorbells) {
195 		writel(v, adev->doorbell.ptr + index);
196 	} else {
197 		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
198 	}
199 }
200 
201 /**
202  * amdgpu_mm_rdoorbell64 - read a doorbell Qword
203  *
204  * @adev: amdgpu_device pointer
205  * @index: doorbell index
206  *
207  * Returns the value in the doorbell aperture at the
208  * requested doorbell index (VEGA10+).
209  */
210 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
211 {
212 	if (index < adev->doorbell.num_doorbells) {
213 		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
214 	} else {
215 		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
216 		return 0;
217 	}
218 }
219 
220 /**
221  * amdgpu_mm_wdoorbell64 - write a doorbell Qword
222  *
223  * @adev: amdgpu_device pointer
224  * @index: doorbell index
225  * @v: value to write
226  *
227  * Writes @v to the doorbell aperture at the
228  * requested doorbell index (VEGA10+).
229  */
230 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
231 {
232 	if (index < adev->doorbell.num_doorbells) {
233 		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
234 	} else {
235 		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
236 	}
237 }
238 
239 /**
240  * amdgpu_invalid_rreg - dummy reg read function
241  *
242  * @adev: amdgpu device pointer
243  * @reg: offset of register
244  *
245  * Dummy register read function.  Used for register blocks
246  * that certain asics don't have (all asics).
247  * Returns the value in the register.
248  */
249 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
250 {
251 	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
252 	BUG();
253 	return 0;
254 }
255 
256 /**
257  * amdgpu_invalid_wreg - dummy reg write function
258  *
259  * @adev: amdgpu device pointer
260  * @reg: offset of register
261  * @v: value to write to the register
262  *
263  * Dummy register read function.  Used for register blocks
264  * that certain asics don't have (all asics).
265  */
266 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
267 {
268 	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
269 		  reg, v);
270 	BUG();
271 }
272 
273 /**
274  * amdgpu_block_invalid_rreg - dummy reg read function
275  *
276  * @adev: amdgpu device pointer
277  * @block: offset of instance
278  * @reg: offset of register
279  *
280  * Dummy register read function.  Used for register blocks
281  * that certain asics don't have (all asics).
282  * Returns the value in the register.
283  */
284 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
285 					  uint32_t block, uint32_t reg)
286 {
287 	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
288 		  reg, block);
289 	BUG();
290 	return 0;
291 }
292 
293 /**
294  * amdgpu_block_invalid_wreg - dummy reg write function
295  *
296  * @adev: amdgpu device pointer
297  * @block: offset of instance
298  * @reg: offset of register
299  * @v: value to write to the register
300  *
301  * Dummy register read function.  Used for register blocks
302  * that certain asics don't have (all asics).
303  */
304 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
305 				      uint32_t block,
306 				      uint32_t reg, uint32_t v)
307 {
308 	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
309 		  reg, block, v);
310 	BUG();
311 }
312 
313 static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
314 {
315 	int r;
316 
317 	if (adev->vram_scratch.robj == NULL) {
318 		r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
319 				     PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
320 				     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
321 				     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
322 				     NULL, NULL, &adev->vram_scratch.robj);
323 		if (r) {
324 			return r;
325 		}
326 	}
327 
328 	r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
329 	if (unlikely(r != 0))
330 		return r;
331 	r = amdgpu_bo_pin(adev->vram_scratch.robj,
332 			  AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
333 	if (r) {
334 		amdgpu_bo_unreserve(adev->vram_scratch.robj);
335 		return r;
336 	}
337 	r = amdgpu_bo_kmap(adev->vram_scratch.robj,
338 				(void **)&adev->vram_scratch.ptr);
339 	if (r)
340 		amdgpu_bo_unpin(adev->vram_scratch.robj);
341 	amdgpu_bo_unreserve(adev->vram_scratch.robj);
342 
343 	return r;
344 }
345 
346 static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
347 {
348 	int r;
349 
350 	if (adev->vram_scratch.robj == NULL) {
351 		return;
352 	}
353 	r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
354 	if (likely(r == 0)) {
355 		amdgpu_bo_kunmap(adev->vram_scratch.robj);
356 		amdgpu_bo_unpin(adev->vram_scratch.robj);
357 		amdgpu_bo_unreserve(adev->vram_scratch.robj);
358 	}
359 	amdgpu_bo_unref(&adev->vram_scratch.robj);
360 }
361 
362 /**
363  * amdgpu_program_register_sequence - program an array of registers.
364  *
365  * @adev: amdgpu_device pointer
366  * @registers: pointer to the register array
367  * @array_size: size of the register array
368  *
369  * Programs an array or registers with and and or masks.
370  * This is a helper for setting golden registers.
371  */
372 void amdgpu_program_register_sequence(struct amdgpu_device *adev,
373 				      const u32 *registers,
374 				      const u32 array_size)
375 {
376 	u32 tmp, reg, and_mask, or_mask;
377 	int i;
378 
379 	if (array_size % 3)
380 		return;
381 
382 	for (i = 0; i < array_size; i +=3) {
383 		reg = registers[i + 0];
384 		and_mask = registers[i + 1];
385 		or_mask = registers[i + 2];
386 
387 		if (and_mask == 0xffffffff) {
388 			tmp = or_mask;
389 		} else {
390 			tmp = RREG32(reg);
391 			tmp &= ~and_mask;
392 			tmp |= or_mask;
393 		}
394 		WREG32(reg, tmp);
395 	}
396 }
397 
398 void amdgpu_pci_config_reset(struct amdgpu_device *adev)
399 {
400 	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
401 }
402 
403 /*
404  * GPU doorbell aperture helpers function.
405  */
406 /**
407  * amdgpu_doorbell_init - Init doorbell driver information.
408  *
409  * @adev: amdgpu_device pointer
410  *
411  * Init doorbell driver information (CIK)
412  * Returns 0 on success, error on failure.
413  */
414 static int amdgpu_doorbell_init(struct amdgpu_device *adev)
415 {
416 	/* doorbell bar mapping */
417 	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
418 	adev->doorbell.size = pci_resource_len(adev->pdev, 2);
419 
420 	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
421 					     AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
422 	if (adev->doorbell.num_doorbells == 0)
423 		return -EINVAL;
424 
425 	adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
426 	if (adev->doorbell.ptr == NULL) {
427 		return -ENOMEM;
428 	}
429 	DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
430 	DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
431 
432 	return 0;
433 }
434 
435 /**
436  * amdgpu_doorbell_fini - Tear down doorbell driver information.
437  *
438  * @adev: amdgpu_device pointer
439  *
440  * Tear down doorbell driver information (CIK)
441  */
442 static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
443 {
444 	iounmap(adev->doorbell.ptr);
445 	adev->doorbell.ptr = NULL;
446 }
447 
448 /**
449  * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
450  *                                setup amdkfd
451  *
452  * @adev: amdgpu_device pointer
453  * @aperture_base: output returning doorbell aperture base physical address
454  * @aperture_size: output returning doorbell aperture size in bytes
455  * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
456  *
457  * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
458  * takes doorbells required for its own rings and reports the setup to amdkfd.
459  * amdgpu reserved doorbells are at the start of the doorbell aperture.
460  */
461 void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
462 				phys_addr_t *aperture_base,
463 				size_t *aperture_size,
464 				size_t *start_offset)
465 {
466 	/*
467 	 * The first num_doorbells are used by amdgpu.
468 	 * amdkfd takes whatever's left in the aperture.
469 	 */
470 	if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
471 		*aperture_base = adev->doorbell.base;
472 		*aperture_size = adev->doorbell.size;
473 		*start_offset = adev->doorbell.num_doorbells * sizeof(u32);
474 	} else {
475 		*aperture_base = 0;
476 		*aperture_size = 0;
477 		*start_offset = 0;
478 	}
479 }
480 
481 /*
482  * amdgpu_wb_*()
483  * Writeback is the the method by which the the GPU updates special pages
484  * in memory with the status of certain GPU events (fences, ring pointers,
485  * etc.).
486  */
487 
488 /**
489  * amdgpu_wb_fini - Disable Writeback and free memory
490  *
491  * @adev: amdgpu_device pointer
492  *
493  * Disables Writeback and frees the Writeback memory (all asics).
494  * Used at driver shutdown.
495  */
496 static void amdgpu_wb_fini(struct amdgpu_device *adev)
497 {
498 	if (adev->wb.wb_obj) {
499 		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
500 				      &adev->wb.gpu_addr,
501 				      (void **)&adev->wb.wb);
502 		adev->wb.wb_obj = NULL;
503 	}
504 }
505 
506 /**
507  * amdgpu_wb_init- Init Writeback driver info and allocate memory
508  *
509  * @adev: amdgpu_device pointer
510  *
511  * Disables Writeback and frees the Writeback memory (all asics).
512  * Used at driver startup.
513  * Returns 0 on success or an -error on failure.
514  */
515 static int amdgpu_wb_init(struct amdgpu_device *adev)
516 {
517 	int r;
518 
519 	if (adev->wb.wb_obj == NULL) {
520 		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
521 					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
522 					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
523 					    (void **)&adev->wb.wb);
524 		if (r) {
525 			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
526 			return r;
527 		}
528 
529 		adev->wb.num_wb = AMDGPU_MAX_WB;
530 		memset(&adev->wb.used, 0, sizeof(adev->wb.used));
531 
532 		/* clear wb memory */
533 		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
534 	}
535 
536 	return 0;
537 }
538 
539 /**
540  * amdgpu_wb_get - Allocate a wb entry
541  *
542  * @adev: amdgpu_device pointer
543  * @wb: wb index
544  *
545  * Allocate a wb slot for use by the driver (all asics).
546  * Returns 0 on success or -EINVAL on failure.
547  */
548 int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
549 {
550 	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
551 	if (offset < adev->wb.num_wb) {
552 		__set_bit(offset, adev->wb.used);
553 		*wb = offset;
554 		return 0;
555 	} else {
556 		return -EINVAL;
557 	}
558 }
559 
560 /**
561  * amdgpu_wb_get_64bit - Allocate a wb entry
562  *
563  * @adev: amdgpu_device pointer
564  * @wb: wb index
565  *
566  * Allocate a wb slot for use by the driver (all asics).
567  * Returns 0 on success or -EINVAL on failure.
568  */
569 int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
570 {
571 	unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
572 				adev->wb.num_wb, 0, 2, 7, 0);
573 	if ((offset + 1) < adev->wb.num_wb) {
574 		__set_bit(offset, adev->wb.used);
575 		__set_bit(offset + 1, adev->wb.used);
576 		*wb = offset;
577 		return 0;
578 	} else {
579 		return -EINVAL;
580 	}
581 }
582 
583 /**
584  * amdgpu_wb_free - Free a wb entry
585  *
586  * @adev: amdgpu_device pointer
587  * @wb: wb index
588  *
589  * Free a wb slot allocated for use by the driver (all asics)
590  */
591 void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
592 {
593 	if (wb < adev->wb.num_wb)
594 		__clear_bit(wb, adev->wb.used);
595 }
596 
597 /**
598  * amdgpu_wb_free_64bit - Free a wb entry
599  *
600  * @adev: amdgpu_device pointer
601  * @wb: wb index
602  *
603  * Free a wb slot allocated for use by the driver (all asics)
604  */
605 void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
606 {
607 	if ((wb + 1) < adev->wb.num_wb) {
608 		__clear_bit(wb, adev->wb.used);
609 		__clear_bit(wb + 1, adev->wb.used);
610 	}
611 }
612 
613 /**
614  * amdgpu_vram_location - try to find VRAM location
615  * @adev: amdgpu device structure holding all necessary informations
616  * @mc: memory controller structure holding memory informations
617  * @base: base address at which to put VRAM
618  *
619  * Function will place try to place VRAM at base address provided
620  * as parameter (which is so far either PCI aperture address or
621  * for IGP TOM base address).
622  *
623  * If there is not enough space to fit the unvisible VRAM in the 32bits
624  * address space then we limit the VRAM size to the aperture.
625  *
626  * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
627  * this shouldn't be a problem as we are using the PCI aperture as a reference.
628  * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
629  * not IGP.
630  *
631  * Note: we use mc_vram_size as on some board we need to program the mc to
632  * cover the whole aperture even if VRAM size is inferior to aperture size
633  * Novell bug 204882 + along with lots of ubuntu ones
634  *
635  * Note: when limiting vram it's safe to overwritte real_vram_size because
636  * we are not in case where real_vram_size is inferior to mc_vram_size (ie
637  * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
638  * ones)
639  *
640  * Note: IGP TOM addr should be the same as the aperture addr, we don't
641  * explicitly check for that thought.
642  *
643  * FIXME: when reducing VRAM size align new size on power of 2.
644  */
645 void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
646 {
647 	uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
648 
649 	mc->vram_start = base;
650 	if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
651 		dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
652 		mc->real_vram_size = mc->aper_size;
653 		mc->mc_vram_size = mc->aper_size;
654 	}
655 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
656 	if (limit && limit < mc->real_vram_size)
657 		mc->real_vram_size = limit;
658 	dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
659 			mc->mc_vram_size >> 20, mc->vram_start,
660 			mc->vram_end, mc->real_vram_size >> 20);
661 }
662 
663 /**
664  * amdgpu_gtt_location - try to find GTT location
665  * @adev: amdgpu device structure holding all necessary informations
666  * @mc: memory controller structure holding memory informations
667  *
668  * Function will place try to place GTT before or after VRAM.
669  *
670  * If GTT size is bigger than space left then we ajust GTT size.
671  * Thus function will never fails.
672  *
673  * FIXME: when reducing GTT size align new size on power of 2.
674  */
675 void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
676 {
677 	u64 size_af, size_bf;
678 
679 	size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
680 	size_bf = mc->vram_start & ~mc->gtt_base_align;
681 	if (size_bf > size_af) {
682 		if (mc->gtt_size > size_bf) {
683 			dev_warn(adev->dev, "limiting GTT\n");
684 			mc->gtt_size = size_bf;
685 		}
686 		mc->gtt_start = 0;
687 	} else {
688 		if (mc->gtt_size > size_af) {
689 			dev_warn(adev->dev, "limiting GTT\n");
690 			mc->gtt_size = size_af;
691 		}
692 		mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
693 	}
694 	mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
695 	dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
696 			mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
697 }
698 
699 /*
700  * GPU helpers function.
701  */
702 /**
703  * amdgpu_need_post - check if the hw need post or not
704  *
705  * @adev: amdgpu_device pointer
706  *
707  * Check if the asic has been initialized (all asics) at driver startup
708  * or post is needed if  hw reset is performed.
709  * Returns true if need or false if not.
710  */
711 bool amdgpu_need_post(struct amdgpu_device *adev)
712 {
713 	uint32_t reg;
714 
715 	if (adev->has_hw_reset) {
716 		adev->has_hw_reset = false;
717 		return true;
718 	}
719 	/* then check MEM_SIZE, in case the crtcs are off */
720 	reg = amdgpu_asic_get_config_memsize(adev);
721 
722 	if (reg)
723 		return false;
724 
725 	return true;
726 
727 }
728 
729 static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
730 {
731 	if (amdgpu_sriov_vf(adev))
732 		return false;
733 
734 	if (amdgpu_passthrough(adev)) {
735 		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
736 		 * some old smc fw still need driver do vPost otherwise gpu hang, while
737 		 * those smc fw version above 22.15 doesn't have this flaw, so we force
738 		 * vpost executed for smc version below 22.15
739 		 */
740 		if (adev->asic_type == CHIP_FIJI) {
741 			int err;
742 			uint32_t fw_ver;
743 			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
744 			/* force vPost if error occured */
745 			if (err)
746 				return true;
747 
748 			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
749 			if (fw_ver < 0x00160e00)
750 				return true;
751 		}
752 	}
753 	return amdgpu_need_post(adev);
754 }
755 
756 /**
757  * amdgpu_dummy_page_init - init dummy page used by the driver
758  *
759  * @adev: amdgpu_device pointer
760  *
761  * Allocate the dummy page used by the driver (all asics).
762  * This dummy page is used by the driver as a filler for gart entries
763  * when pages are taken out of the GART
764  * Returns 0 on sucess, -ENOMEM on failure.
765  */
766 int amdgpu_dummy_page_init(struct amdgpu_device *adev)
767 {
768 	if (adev->dummy_page.page)
769 		return 0;
770 	adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
771 	if (adev->dummy_page.page == NULL)
772 		return -ENOMEM;
773 	adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
774 					0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
775 	if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
776 		dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
777 		__free_page(adev->dummy_page.page);
778 		adev->dummy_page.page = NULL;
779 		return -ENOMEM;
780 	}
781 	return 0;
782 }
783 
784 /**
785  * amdgpu_dummy_page_fini - free dummy page used by the driver
786  *
787  * @adev: amdgpu_device pointer
788  *
789  * Frees the dummy page used by the driver (all asics).
790  */
791 void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
792 {
793 	if (adev->dummy_page.page == NULL)
794 		return;
795 	pci_unmap_page(adev->pdev, adev->dummy_page.addr,
796 			PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
797 	__free_page(adev->dummy_page.page);
798 	adev->dummy_page.page = NULL;
799 }
800 
801 
802 /* ATOM accessor methods */
803 /*
804  * ATOM is an interpreted byte code stored in tables in the vbios.  The
805  * driver registers callbacks to access registers and the interpreter
806  * in the driver parses the tables and executes then to program specific
807  * actions (set display modes, asic init, etc.).  See amdgpu_atombios.c,
808  * atombios.h, and atom.c
809  */
810 
811 /**
812  * cail_pll_read - read PLL register
813  *
814  * @info: atom card_info pointer
815  * @reg: PLL register offset
816  *
817  * Provides a PLL register accessor for the atom interpreter (r4xx+).
818  * Returns the value of the PLL register.
819  */
820 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
821 {
822 	return 0;
823 }
824 
825 /**
826  * cail_pll_write - write PLL register
827  *
828  * @info: atom card_info pointer
829  * @reg: PLL register offset
830  * @val: value to write to the pll register
831  *
832  * Provides a PLL register accessor for the atom interpreter (r4xx+).
833  */
834 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
835 {
836 
837 }
838 
839 /**
840  * cail_mc_read - read MC (Memory Controller) register
841  *
842  * @info: atom card_info pointer
843  * @reg: MC register offset
844  *
845  * Provides an MC register accessor for the atom interpreter (r4xx+).
846  * Returns the value of the MC register.
847  */
848 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
849 {
850 	return 0;
851 }
852 
853 /**
854  * cail_mc_write - write MC (Memory Controller) register
855  *
856  * @info: atom card_info pointer
857  * @reg: MC register offset
858  * @val: value to write to the pll register
859  *
860  * Provides a MC register accessor for the atom interpreter (r4xx+).
861  */
862 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
863 {
864 
865 }
866 
867 /**
868  * cail_reg_write - write MMIO register
869  *
870  * @info: atom card_info pointer
871  * @reg: MMIO register offset
872  * @val: value to write to the pll register
873  *
874  * Provides a MMIO register accessor for the atom interpreter (r4xx+).
875  */
876 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
877 {
878 	struct amdgpu_device *adev = info->dev->dev_private;
879 
880 	WREG32(reg, val);
881 }
882 
883 /**
884  * cail_reg_read - read MMIO register
885  *
886  * @info: atom card_info pointer
887  * @reg: MMIO register offset
888  *
889  * Provides an MMIO register accessor for the atom interpreter (r4xx+).
890  * Returns the value of the MMIO register.
891  */
892 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
893 {
894 	struct amdgpu_device *adev = info->dev->dev_private;
895 	uint32_t r;
896 
897 	r = RREG32(reg);
898 	return r;
899 }
900 
901 /**
902  * cail_ioreg_write - write IO register
903  *
904  * @info: atom card_info pointer
905  * @reg: IO register offset
906  * @val: value to write to the pll register
907  *
908  * Provides a IO register accessor for the atom interpreter (r4xx+).
909  */
910 static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
911 {
912 	struct amdgpu_device *adev = info->dev->dev_private;
913 
914 	WREG32_IO(reg, val);
915 }
916 
917 /**
918  * cail_ioreg_read - read IO register
919  *
920  * @info: atom card_info pointer
921  * @reg: IO register offset
922  *
923  * Provides an IO register accessor for the atom interpreter (r4xx+).
924  * Returns the value of the IO register.
925  */
926 static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
927 {
928 	struct amdgpu_device *adev = info->dev->dev_private;
929 	uint32_t r;
930 
931 	r = RREG32_IO(reg);
932 	return r;
933 }
934 
935 /**
936  * amdgpu_atombios_fini - free the driver info and callbacks for atombios
937  *
938  * @adev: amdgpu_device pointer
939  *
940  * Frees the driver info and register access callbacks for the ATOM
941  * interpreter (r4xx+).
942  * Called at driver shutdown.
943  */
944 static void amdgpu_atombios_fini(struct amdgpu_device *adev)
945 {
946 	if (adev->mode_info.atom_context) {
947 		kfree(adev->mode_info.atom_context->scratch);
948 		kfree(adev->mode_info.atom_context->iio);
949 	}
950 	kfree(adev->mode_info.atom_context);
951 	adev->mode_info.atom_context = NULL;
952 	kfree(adev->mode_info.atom_card_info);
953 	adev->mode_info.atom_card_info = NULL;
954 }
955 
956 /**
957  * amdgpu_atombios_init - init the driver info and callbacks for atombios
958  *
959  * @adev: amdgpu_device pointer
960  *
961  * Initializes the driver info and register access callbacks for the
962  * ATOM interpreter (r4xx+).
963  * Returns 0 on sucess, -ENOMEM on failure.
964  * Called at driver startup.
965  */
966 static int amdgpu_atombios_init(struct amdgpu_device *adev)
967 {
968 	struct card_info *atom_card_info =
969 	    kzalloc(sizeof(struct card_info), GFP_KERNEL);
970 
971 	if (!atom_card_info)
972 		return -ENOMEM;
973 
974 	adev->mode_info.atom_card_info = atom_card_info;
975 	atom_card_info->dev = adev->ddev;
976 	atom_card_info->reg_read = cail_reg_read;
977 	atom_card_info->reg_write = cail_reg_write;
978 	/* needed for iio ops */
979 	if (adev->rio_mem) {
980 		atom_card_info->ioreg_read = cail_ioreg_read;
981 		atom_card_info->ioreg_write = cail_ioreg_write;
982 	} else {
983 		DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
984 		atom_card_info->ioreg_read = cail_reg_read;
985 		atom_card_info->ioreg_write = cail_reg_write;
986 	}
987 	atom_card_info->mc_read = cail_mc_read;
988 	atom_card_info->mc_write = cail_mc_write;
989 	atom_card_info->pll_read = cail_pll_read;
990 	atom_card_info->pll_write = cail_pll_write;
991 
992 	adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
993 	if (!adev->mode_info.atom_context) {
994 		amdgpu_atombios_fini(adev);
995 		return -ENOMEM;
996 	}
997 
998 	mutex_init(&adev->mode_info.atom_context->mutex);
999 	if (adev->is_atom_fw) {
1000 		amdgpu_atomfirmware_scratch_regs_init(adev);
1001 		amdgpu_atomfirmware_allocate_fb_scratch(adev);
1002 	} else {
1003 		amdgpu_atombios_scratch_regs_init(adev);
1004 		amdgpu_atombios_allocate_fb_scratch(adev);
1005 	}
1006 	return 0;
1007 }
1008 
1009 /* if we get transitioned to only one device, take VGA back */
1010 /**
1011  * amdgpu_vga_set_decode - enable/disable vga decode
1012  *
1013  * @cookie: amdgpu_device pointer
1014  * @state: enable/disable vga decode
1015  *
1016  * Enable/disable vga decode (all asics).
1017  * Returns VGA resource flags.
1018  */
1019 static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
1020 {
1021 	struct amdgpu_device *adev = cookie;
1022 	amdgpu_asic_set_vga_state(adev, state);
1023 	if (state)
1024 		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1025 		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1026 	else
1027 		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1028 }
1029 
1030 /**
1031  * amdgpu_check_pot_argument - check that argument is a power of two
1032  *
1033  * @arg: value to check
1034  *
1035  * Validates that a certain argument is a power of two (all asics).
1036  * Returns true if argument is valid.
1037  */
1038 static bool amdgpu_check_pot_argument(int arg)
1039 {
1040 	return (arg & (arg - 1)) == 0;
1041 }
1042 
1043 static void amdgpu_get_block_size(struct amdgpu_device *adev)
1044 {
1045 	/* from AI, asic starts to support multiple level VMPT */
1046 	if (adev->family >= AMDGPU_FAMILY_AI) {
1047 		if (amdgpu_vm_block_size != 9)
1048 			dev_warn(adev->dev, "Multi-VMPT limits block size to"
1049 				 "one page!\n");
1050 		amdgpu_vm_block_size = 9;
1051 		return;
1052 	}
1053 	/* defines number of bits in page table versus page directory,
1054 	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1055 	 * page table and the remaining bits are in the page directory */
1056 	if (amdgpu_vm_block_size == -1) {
1057 
1058 		/* Total bits covered by PD + PTs */
1059 		unsigned bits = ilog2(amdgpu_vm_size) + 18;
1060 
1061 		/* Make sure the PD is 4K in size up to 8GB address space.
1062 		   Above that split equal between PD and PTs */
1063 		if (amdgpu_vm_size <= 8)
1064 			amdgpu_vm_block_size = bits - 9;
1065 		else
1066 			amdgpu_vm_block_size = (bits + 3) / 2;
1067 
1068 	} else if (amdgpu_vm_block_size < 9) {
1069 		dev_warn(adev->dev, "VM page table size (%d) too small\n",
1070 			 amdgpu_vm_block_size);
1071 		amdgpu_vm_block_size = 9;
1072 	}
1073 
1074 	if (amdgpu_vm_block_size > 24 ||
1075 	    (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
1076 		dev_warn(adev->dev, "VM page table size (%d) too large\n",
1077 			 amdgpu_vm_block_size);
1078 		amdgpu_vm_block_size = 9;
1079 	}
1080 }
1081 
1082 /**
1083  * amdgpu_check_arguments - validate module params
1084  *
1085  * @adev: amdgpu_device pointer
1086  *
1087  * Validates certain module parameters and updates
1088  * the associated values used by the driver (all asics).
1089  */
1090 static void amdgpu_check_arguments(struct amdgpu_device *adev)
1091 {
1092 	if (amdgpu_sched_jobs < 4) {
1093 		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1094 			 amdgpu_sched_jobs);
1095 		amdgpu_sched_jobs = 4;
1096 	} else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
1097 		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1098 			 amdgpu_sched_jobs);
1099 		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1100 	}
1101 
1102 	if (amdgpu_gart_size != -1) {
1103 		/* gtt size must be greater or equal to 32M */
1104 		if (amdgpu_gart_size < 32) {
1105 			dev_warn(adev->dev, "gart size (%d) too small\n",
1106 				 amdgpu_gart_size);
1107 			amdgpu_gart_size = -1;
1108 		}
1109 	}
1110 
1111 	if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
1112 		dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
1113 			 amdgpu_vm_size);
1114 		amdgpu_vm_size = 8;
1115 	}
1116 
1117 	if (amdgpu_vm_size < 1) {
1118 		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1119 			 amdgpu_vm_size);
1120 		amdgpu_vm_size = 8;
1121 	}
1122 
1123 	/*
1124 	 * Max GPUVM size for Cayman, SI and CI are 40 bits.
1125 	 */
1126 	if (amdgpu_vm_size > 1024) {
1127 		dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
1128 			 amdgpu_vm_size);
1129 		amdgpu_vm_size = 8;
1130 	}
1131 
1132 	amdgpu_get_block_size(adev);
1133 
1134 	if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
1135 	    !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
1136 		dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
1137 			 amdgpu_vram_page_split);
1138 		amdgpu_vram_page_split = 1024;
1139 	}
1140 }
1141 
1142 /**
1143  * amdgpu_switcheroo_set_state - set switcheroo state
1144  *
1145  * @pdev: pci dev pointer
1146  * @state: vga_switcheroo state
1147  *
1148  * Callback for the switcheroo driver.  Suspends or resumes the
1149  * the asics before or after it is powered up using ACPI methods.
1150  */
1151 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1152 {
1153 	struct drm_device *dev = pci_get_drvdata(pdev);
1154 
1155 	if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1156 		return;
1157 
1158 	if (state == VGA_SWITCHEROO_ON) {
1159 		unsigned d3_delay = dev->pdev->d3_delay;
1160 
1161 		pr_info("amdgpu: switched on\n");
1162 		/* don't suspend or resume card normally */
1163 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1164 
1165 		amdgpu_device_resume(dev, true, true);
1166 
1167 		dev->pdev->d3_delay = d3_delay;
1168 
1169 		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1170 		drm_kms_helper_poll_enable(dev);
1171 	} else {
1172 		pr_info("amdgpu: switched off\n");
1173 		drm_kms_helper_poll_disable(dev);
1174 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1175 		amdgpu_device_suspend(dev, true, true);
1176 		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1177 	}
1178 }
1179 
1180 /**
1181  * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1182  *
1183  * @pdev: pci dev pointer
1184  *
1185  * Callback for the switcheroo driver.  Check of the switcheroo
1186  * state can be changed.
1187  * Returns true if the state can be changed, false if not.
1188  */
1189 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1190 {
1191 	struct drm_device *dev = pci_get_drvdata(pdev);
1192 
1193 	/*
1194 	* FIXME: open_count is protected by drm_global_mutex but that would lead to
1195 	* locking inversion with the driver load path. And the access here is
1196 	* completely racy anyway. So don't bother with locking for now.
1197 	*/
1198 	return dev->open_count == 0;
1199 }
1200 
1201 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1202 	.set_gpu_state = amdgpu_switcheroo_set_state,
1203 	.reprobe = NULL,
1204 	.can_switch = amdgpu_switcheroo_can_switch,
1205 };
1206 
1207 int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
1208 				  enum amd_ip_block_type block_type,
1209 				  enum amd_clockgating_state state)
1210 {
1211 	int i, r = 0;
1212 
1213 	for (i = 0; i < adev->num_ip_blocks; i++) {
1214 		if (!adev->ip_blocks[i].status.valid)
1215 			continue;
1216 		if (adev->ip_blocks[i].version->type != block_type)
1217 			continue;
1218 		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1219 			continue;
1220 		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1221 			(void *)adev, state);
1222 		if (r)
1223 			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1224 				  adev->ip_blocks[i].version->funcs->name, r);
1225 	}
1226 	return r;
1227 }
1228 
1229 int amdgpu_set_powergating_state(struct amdgpu_device *adev,
1230 				  enum amd_ip_block_type block_type,
1231 				  enum amd_powergating_state state)
1232 {
1233 	int i, r = 0;
1234 
1235 	for (i = 0; i < adev->num_ip_blocks; i++) {
1236 		if (!adev->ip_blocks[i].status.valid)
1237 			continue;
1238 		if (adev->ip_blocks[i].version->type != block_type)
1239 			continue;
1240 		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1241 			continue;
1242 		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1243 			(void *)adev, state);
1244 		if (r)
1245 			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1246 				  adev->ip_blocks[i].version->funcs->name, r);
1247 	}
1248 	return r;
1249 }
1250 
1251 void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
1252 {
1253 	int i;
1254 
1255 	for (i = 0; i < adev->num_ip_blocks; i++) {
1256 		if (!adev->ip_blocks[i].status.valid)
1257 			continue;
1258 		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1259 			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1260 	}
1261 }
1262 
1263 int amdgpu_wait_for_idle(struct amdgpu_device *adev,
1264 			 enum amd_ip_block_type block_type)
1265 {
1266 	int i, r;
1267 
1268 	for (i = 0; i < adev->num_ip_blocks; i++) {
1269 		if (!adev->ip_blocks[i].status.valid)
1270 			continue;
1271 		if (adev->ip_blocks[i].version->type == block_type) {
1272 			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1273 			if (r)
1274 				return r;
1275 			break;
1276 		}
1277 	}
1278 	return 0;
1279 
1280 }
1281 
1282 bool amdgpu_is_idle(struct amdgpu_device *adev,
1283 		    enum amd_ip_block_type block_type)
1284 {
1285 	int i;
1286 
1287 	for (i = 0; i < adev->num_ip_blocks; i++) {
1288 		if (!adev->ip_blocks[i].status.valid)
1289 			continue;
1290 		if (adev->ip_blocks[i].version->type == block_type)
1291 			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1292 	}
1293 	return true;
1294 
1295 }
1296 
1297 struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
1298 					     enum amd_ip_block_type type)
1299 {
1300 	int i;
1301 
1302 	for (i = 0; i < adev->num_ip_blocks; i++)
1303 		if (adev->ip_blocks[i].version->type == type)
1304 			return &adev->ip_blocks[i];
1305 
1306 	return NULL;
1307 }
1308 
1309 /**
1310  * amdgpu_ip_block_version_cmp
1311  *
1312  * @adev: amdgpu_device pointer
1313  * @type: enum amd_ip_block_type
1314  * @major: major version
1315  * @minor: minor version
1316  *
1317  * return 0 if equal or greater
1318  * return 1 if smaller or the ip_block doesn't exist
1319  */
1320 int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
1321 				enum amd_ip_block_type type,
1322 				u32 major, u32 minor)
1323 {
1324 	struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
1325 
1326 	if (ip_block && ((ip_block->version->major > major) ||
1327 			((ip_block->version->major == major) &&
1328 			(ip_block->version->minor >= minor))))
1329 		return 0;
1330 
1331 	return 1;
1332 }
1333 
1334 /**
1335  * amdgpu_ip_block_add
1336  *
1337  * @adev: amdgpu_device pointer
1338  * @ip_block_version: pointer to the IP to add
1339  *
1340  * Adds the IP block driver information to the collection of IPs
1341  * on the asic.
1342  */
1343 int amdgpu_ip_block_add(struct amdgpu_device *adev,
1344 			const struct amdgpu_ip_block_version *ip_block_version)
1345 {
1346 	if (!ip_block_version)
1347 		return -EINVAL;
1348 
1349 	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1350 
1351 	return 0;
1352 }
1353 
1354 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1355 {
1356 	adev->enable_virtual_display = false;
1357 
1358 	if (amdgpu_virtual_display) {
1359 		struct drm_device *ddev = adev->ddev;
1360 		const char *pci_address_name = pci_name(ddev->pdev);
1361 		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1362 
1363 		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1364 		pciaddstr_tmp = pciaddstr;
1365 		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1366 			pciaddname = strsep(&pciaddname_tmp, ",");
1367 			if (!strcmp("all", pciaddname)
1368 			    || !strcmp(pci_address_name, pciaddname)) {
1369 				long num_crtc;
1370 				int res = -1;
1371 
1372 				adev->enable_virtual_display = true;
1373 
1374 				if (pciaddname_tmp)
1375 					res = kstrtol(pciaddname_tmp, 10,
1376 						      &num_crtc);
1377 
1378 				if (!res) {
1379 					if (num_crtc < 1)
1380 						num_crtc = 1;
1381 					if (num_crtc > 6)
1382 						num_crtc = 6;
1383 					adev->mode_info.num_crtc = num_crtc;
1384 				} else {
1385 					adev->mode_info.num_crtc = 1;
1386 				}
1387 				break;
1388 			}
1389 		}
1390 
1391 		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1392 			 amdgpu_virtual_display, pci_address_name,
1393 			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1394 
1395 		kfree(pciaddstr);
1396 	}
1397 }
1398 
1399 static int amdgpu_early_init(struct amdgpu_device *adev)
1400 {
1401 	int i, r;
1402 
1403 	amdgpu_device_enable_virtual_display(adev);
1404 
1405 	switch (adev->asic_type) {
1406 	case CHIP_TOPAZ:
1407 	case CHIP_TONGA:
1408 	case CHIP_FIJI:
1409 	case CHIP_POLARIS11:
1410 	case CHIP_POLARIS10:
1411 	case CHIP_POLARIS12:
1412 	case CHIP_CARRIZO:
1413 	case CHIP_STONEY:
1414 		if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1415 			adev->family = AMDGPU_FAMILY_CZ;
1416 		else
1417 			adev->family = AMDGPU_FAMILY_VI;
1418 
1419 		r = vi_set_ip_blocks(adev);
1420 		if (r)
1421 			return r;
1422 		break;
1423 #ifdef CONFIG_DRM_AMDGPU_SI
1424 	case CHIP_VERDE:
1425 	case CHIP_TAHITI:
1426 	case CHIP_PITCAIRN:
1427 	case CHIP_OLAND:
1428 	case CHIP_HAINAN:
1429 		adev->family = AMDGPU_FAMILY_SI;
1430 		r = si_set_ip_blocks(adev);
1431 		if (r)
1432 			return r;
1433 		break;
1434 #endif
1435 #ifdef CONFIG_DRM_AMDGPU_CIK
1436 	case CHIP_BONAIRE:
1437 	case CHIP_HAWAII:
1438 	case CHIP_KAVERI:
1439 	case CHIP_KABINI:
1440 	case CHIP_MULLINS:
1441 		if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1442 			adev->family = AMDGPU_FAMILY_CI;
1443 		else
1444 			adev->family = AMDGPU_FAMILY_KV;
1445 
1446 		r = cik_set_ip_blocks(adev);
1447 		if (r)
1448 			return r;
1449 		break;
1450 #endif
1451 	case CHIP_VEGA10:
1452 		adev->family = AMDGPU_FAMILY_AI;
1453 
1454 		r = soc15_set_ip_blocks(adev);
1455 		if (r)
1456 			return r;
1457 		break;
1458 	default:
1459 		/* FIXME: not supported yet */
1460 		return -EINVAL;
1461 	}
1462 
1463 	if (amdgpu_sriov_vf(adev)) {
1464 		r = amdgpu_virt_request_full_gpu(adev, true);
1465 		if (r)
1466 			return r;
1467 	}
1468 
1469 	for (i = 0; i < adev->num_ip_blocks; i++) {
1470 		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1471 			DRM_ERROR("disabled ip block: %d\n", i);
1472 			adev->ip_blocks[i].status.valid = false;
1473 		} else {
1474 			if (adev->ip_blocks[i].version->funcs->early_init) {
1475 				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1476 				if (r == -ENOENT) {
1477 					adev->ip_blocks[i].status.valid = false;
1478 				} else if (r) {
1479 					DRM_ERROR("early_init of IP block <%s> failed %d\n",
1480 						  adev->ip_blocks[i].version->funcs->name, r);
1481 					return r;
1482 				} else {
1483 					adev->ip_blocks[i].status.valid = true;
1484 				}
1485 			} else {
1486 				adev->ip_blocks[i].status.valid = true;
1487 			}
1488 		}
1489 	}
1490 
1491 	adev->cg_flags &= amdgpu_cg_mask;
1492 	adev->pg_flags &= amdgpu_pg_mask;
1493 
1494 	return 0;
1495 }
1496 
1497 static int amdgpu_init(struct amdgpu_device *adev)
1498 {
1499 	int i, r;
1500 
1501 	for (i = 0; i < adev->num_ip_blocks; i++) {
1502 		if (!adev->ip_blocks[i].status.valid)
1503 			continue;
1504 		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1505 		if (r) {
1506 			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1507 				  adev->ip_blocks[i].version->funcs->name, r);
1508 			return r;
1509 		}
1510 		adev->ip_blocks[i].status.sw = true;
1511 		/* need to do gmc hw init early so we can allocate gpu mem */
1512 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1513 			r = amdgpu_vram_scratch_init(adev);
1514 			if (r) {
1515 				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
1516 				return r;
1517 			}
1518 			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1519 			if (r) {
1520 				DRM_ERROR("hw_init %d failed %d\n", i, r);
1521 				return r;
1522 			}
1523 			r = amdgpu_wb_init(adev);
1524 			if (r) {
1525 				DRM_ERROR("amdgpu_wb_init failed %d\n", r);
1526 				return r;
1527 			}
1528 			adev->ip_blocks[i].status.hw = true;
1529 
1530 			/* right after GMC hw init, we create CSA */
1531 			if (amdgpu_sriov_vf(adev)) {
1532 				r = amdgpu_allocate_static_csa(adev);
1533 				if (r) {
1534 					DRM_ERROR("allocate CSA failed %d\n", r);
1535 					return r;
1536 				}
1537 			}
1538 		}
1539 	}
1540 
1541 	for (i = 0; i < adev->num_ip_blocks; i++) {
1542 		if (!adev->ip_blocks[i].status.sw)
1543 			continue;
1544 		/* gmc hw init is done early */
1545 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
1546 			continue;
1547 		r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1548 		if (r) {
1549 			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1550 				  adev->ip_blocks[i].version->funcs->name, r);
1551 			return r;
1552 		}
1553 		adev->ip_blocks[i].status.hw = true;
1554 	}
1555 
1556 	return 0;
1557 }
1558 
1559 static int amdgpu_late_init(struct amdgpu_device *adev)
1560 {
1561 	int i = 0, r;
1562 
1563 	for (i = 0; i < adev->num_ip_blocks; i++) {
1564 		if (!adev->ip_blocks[i].status.valid)
1565 			continue;
1566 		if (adev->ip_blocks[i].version->funcs->late_init) {
1567 			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
1568 			if (r) {
1569 				DRM_ERROR("late_init of IP block <%s> failed %d\n",
1570 					  adev->ip_blocks[i].version->funcs->name, r);
1571 				return r;
1572 			}
1573 			adev->ip_blocks[i].status.late_initialized = true;
1574 		}
1575 		/* skip CG for VCE/UVD, it's handled specially */
1576 		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1577 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1578 			/* enable clockgating to save power */
1579 			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1580 										     AMD_CG_STATE_GATE);
1581 			if (r) {
1582 				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1583 					  adev->ip_blocks[i].version->funcs->name, r);
1584 				return r;
1585 			}
1586 		}
1587 	}
1588 
1589 	amdgpu_dpm_enable_uvd(adev, false);
1590 	amdgpu_dpm_enable_vce(adev, false);
1591 
1592 	return 0;
1593 }
1594 
1595 static int amdgpu_fini(struct amdgpu_device *adev)
1596 {
1597 	int i, r;
1598 
1599 	/* need to disable SMC first */
1600 	for (i = 0; i < adev->num_ip_blocks; i++) {
1601 		if (!adev->ip_blocks[i].status.hw)
1602 			continue;
1603 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
1604 			/* ungate blocks before hw fini so that we can shutdown the blocks safely */
1605 			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1606 										     AMD_CG_STATE_UNGATE);
1607 			if (r) {
1608 				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1609 					  adev->ip_blocks[i].version->funcs->name, r);
1610 				return r;
1611 			}
1612 			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1613 			/* XXX handle errors */
1614 			if (r) {
1615 				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1616 					  adev->ip_blocks[i].version->funcs->name, r);
1617 			}
1618 			adev->ip_blocks[i].status.hw = false;
1619 			break;
1620 		}
1621 	}
1622 
1623 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1624 		if (!adev->ip_blocks[i].status.hw)
1625 			continue;
1626 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1627 			amdgpu_wb_fini(adev);
1628 			amdgpu_vram_scratch_fini(adev);
1629 		}
1630 
1631 		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1632 			adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1633 			/* ungate blocks before hw fini so that we can shutdown the blocks safely */
1634 			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1635 										     AMD_CG_STATE_UNGATE);
1636 			if (r) {
1637 				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1638 					  adev->ip_blocks[i].version->funcs->name, r);
1639 				return r;
1640 			}
1641 		}
1642 
1643 		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1644 		/* XXX handle errors */
1645 		if (r) {
1646 			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1647 				  adev->ip_blocks[i].version->funcs->name, r);
1648 		}
1649 
1650 		adev->ip_blocks[i].status.hw = false;
1651 	}
1652 
1653 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1654 		if (!adev->ip_blocks[i].status.sw)
1655 			continue;
1656 		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
1657 		/* XXX handle errors */
1658 		if (r) {
1659 			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1660 				  adev->ip_blocks[i].version->funcs->name, r);
1661 		}
1662 		adev->ip_blocks[i].status.sw = false;
1663 		adev->ip_blocks[i].status.valid = false;
1664 	}
1665 
1666 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1667 		if (!adev->ip_blocks[i].status.late_initialized)
1668 			continue;
1669 		if (adev->ip_blocks[i].version->funcs->late_fini)
1670 			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1671 		adev->ip_blocks[i].status.late_initialized = false;
1672 	}
1673 
1674 	if (amdgpu_sriov_vf(adev)) {
1675 		amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
1676 		amdgpu_virt_release_full_gpu(adev, false);
1677 	}
1678 
1679 	return 0;
1680 }
1681 
1682 int amdgpu_suspend(struct amdgpu_device *adev)
1683 {
1684 	int i, r;
1685 
1686 	if (amdgpu_sriov_vf(adev))
1687 		amdgpu_virt_request_full_gpu(adev, false);
1688 
1689 	/* ungate SMC block first */
1690 	r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1691 					 AMD_CG_STATE_UNGATE);
1692 	if (r) {
1693 		DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1694 	}
1695 
1696 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1697 		if (!adev->ip_blocks[i].status.valid)
1698 			continue;
1699 		/* ungate blocks so that suspend can properly shut them down */
1700 		if (i != AMD_IP_BLOCK_TYPE_SMC) {
1701 			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1702 										     AMD_CG_STATE_UNGATE);
1703 			if (r) {
1704 				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1705 					  adev->ip_blocks[i].version->funcs->name, r);
1706 			}
1707 		}
1708 		/* XXX handle errors */
1709 		r = adev->ip_blocks[i].version->funcs->suspend(adev);
1710 		/* XXX handle errors */
1711 		if (r) {
1712 			DRM_ERROR("suspend of IP block <%s> failed %d\n",
1713 				  adev->ip_blocks[i].version->funcs->name, r);
1714 		}
1715 	}
1716 
1717 	if (amdgpu_sriov_vf(adev))
1718 		amdgpu_virt_release_full_gpu(adev, false);
1719 
1720 	return 0;
1721 }
1722 
1723 static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
1724 {
1725 	int i, r;
1726 
1727 	for (i = 0; i < adev->num_ip_blocks; i++) {
1728 		if (!adev->ip_blocks[i].status.valid)
1729 			continue;
1730 
1731 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1732 				adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1733 				adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)
1734 			r = adev->ip_blocks[i].version->funcs->hw_init(adev);
1735 
1736 		if (r) {
1737 			DRM_ERROR("resume of IP block <%s> failed %d\n",
1738 				  adev->ip_blocks[i].version->funcs->name, r);
1739 			return r;
1740 		}
1741 	}
1742 
1743 	return 0;
1744 }
1745 
1746 static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
1747 {
1748 	int i, r;
1749 
1750 	for (i = 0; i < adev->num_ip_blocks; i++) {
1751 		if (!adev->ip_blocks[i].status.valid)
1752 			continue;
1753 
1754 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1755 				adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1756 				adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
1757 			continue;
1758 
1759 		r = adev->ip_blocks[i].version->funcs->hw_init(adev);
1760 		if (r) {
1761 			DRM_ERROR("resume of IP block <%s> failed %d\n",
1762 				  adev->ip_blocks[i].version->funcs->name, r);
1763 			return r;
1764 		}
1765 	}
1766 
1767 	return 0;
1768 }
1769 
1770 static int amdgpu_resume(struct amdgpu_device *adev)
1771 {
1772 	int i, r;
1773 
1774 	for (i = 0; i < adev->num_ip_blocks; i++) {
1775 		if (!adev->ip_blocks[i].status.valid)
1776 			continue;
1777 		r = adev->ip_blocks[i].version->funcs->resume(adev);
1778 		if (r) {
1779 			DRM_ERROR("resume of IP block <%s> failed %d\n",
1780 				  adev->ip_blocks[i].version->funcs->name, r);
1781 			return r;
1782 		}
1783 	}
1784 
1785 	return 0;
1786 }
1787 
1788 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
1789 {
1790 	if (adev->is_atom_fw) {
1791 		if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
1792 			adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1793 	} else {
1794 		if (amdgpu_atombios_has_gpu_virtualization_table(adev))
1795 			adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
1796 	}
1797 }
1798 
1799 /**
1800  * amdgpu_device_init - initialize the driver
1801  *
1802  * @adev: amdgpu_device pointer
1803  * @pdev: drm dev pointer
1804  * @pdev: pci dev pointer
1805  * @flags: driver flags
1806  *
1807  * Initializes the driver info and hw (all asics).
1808  * Returns 0 for success or an error on failure.
1809  * Called at driver startup.
1810  */
1811 int amdgpu_device_init(struct amdgpu_device *adev,
1812 		       struct drm_device *ddev,
1813 		       struct pci_dev *pdev,
1814 		       uint32_t flags)
1815 {
1816 	int r, i;
1817 	bool runtime = false;
1818 	u32 max_MBps;
1819 
1820 	adev->shutdown = false;
1821 	adev->dev = &pdev->dev;
1822 	adev->ddev = ddev;
1823 	adev->pdev = pdev;
1824 	adev->flags = flags;
1825 	adev->asic_type = flags & AMD_ASIC_MASK;
1826 	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1827 	adev->mc.gtt_size = 512 * 1024 * 1024;
1828 	adev->accel_working = false;
1829 	adev->num_rings = 0;
1830 	adev->mman.buffer_funcs = NULL;
1831 	adev->mman.buffer_funcs_ring = NULL;
1832 	adev->vm_manager.vm_pte_funcs = NULL;
1833 	adev->vm_manager.vm_pte_num_rings = 0;
1834 	adev->gart.gart_funcs = NULL;
1835 	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
1836 
1837 	adev->smc_rreg = &amdgpu_invalid_rreg;
1838 	adev->smc_wreg = &amdgpu_invalid_wreg;
1839 	adev->pcie_rreg = &amdgpu_invalid_rreg;
1840 	adev->pcie_wreg = &amdgpu_invalid_wreg;
1841 	adev->pciep_rreg = &amdgpu_invalid_rreg;
1842 	adev->pciep_wreg = &amdgpu_invalid_wreg;
1843 	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1844 	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1845 	adev->didt_rreg = &amdgpu_invalid_rreg;
1846 	adev->didt_wreg = &amdgpu_invalid_wreg;
1847 	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
1848 	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
1849 	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1850 	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1851 
1852 
1853 	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1854 		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
1855 		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
1856 
1857 	/* mutex initialization are all done here so we
1858 	 * can recall function without having locking issues */
1859 	mutex_init(&adev->vm_manager.lock);
1860 	atomic_set(&adev->irq.ih.lock, 0);
1861 	mutex_init(&adev->firmware.mutex);
1862 	mutex_init(&adev->pm.mutex);
1863 	mutex_init(&adev->gfx.gpu_clock_mutex);
1864 	mutex_init(&adev->srbm_mutex);
1865 	mutex_init(&adev->grbm_idx_mutex);
1866 	mutex_init(&adev->mn_lock);
1867 	hash_init(adev->mn_hash);
1868 
1869 	amdgpu_check_arguments(adev);
1870 
1871 	/* Registers mapping */
1872 	/* TODO: block userspace mapping of io register */
1873 	spin_lock_init(&adev->mmio_idx_lock);
1874 	spin_lock_init(&adev->smc_idx_lock);
1875 	spin_lock_init(&adev->pcie_idx_lock);
1876 	spin_lock_init(&adev->uvd_ctx_idx_lock);
1877 	spin_lock_init(&adev->didt_idx_lock);
1878 	spin_lock_init(&adev->gc_cac_idx_lock);
1879 	spin_lock_init(&adev->audio_endpt_idx_lock);
1880 	spin_lock_init(&adev->mm_stats.lock);
1881 
1882 	INIT_LIST_HEAD(&adev->shadow_list);
1883 	mutex_init(&adev->shadow_list_lock);
1884 
1885 	INIT_LIST_HEAD(&adev->gtt_list);
1886 	spin_lock_init(&adev->gtt_list_lock);
1887 
1888 	if (adev->asic_type >= CHIP_BONAIRE) {
1889 		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
1890 		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
1891 	} else {
1892 		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
1893 		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
1894 	}
1895 
1896 	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
1897 	if (adev->rmmio == NULL) {
1898 		return -ENOMEM;
1899 	}
1900 	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
1901 	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
1902 
1903 	if (adev->asic_type >= CHIP_BONAIRE)
1904 		/* doorbell bar mapping */
1905 		amdgpu_doorbell_init(adev);
1906 
1907 	/* io port mapping */
1908 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1909 		if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
1910 			adev->rio_mem_size = pci_resource_len(adev->pdev, i);
1911 			adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
1912 			break;
1913 		}
1914 	}
1915 	if (adev->rio_mem == NULL)
1916 		DRM_INFO("PCI I/O BAR is not found.\n");
1917 
1918 	/* early init functions */
1919 	r = amdgpu_early_init(adev);
1920 	if (r)
1921 		return r;
1922 
1923 	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
1924 	/* this will fail for cards that aren't VGA class devices, just
1925 	 * ignore it */
1926 	vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
1927 
1928 	if (amdgpu_runtime_pm == 1)
1929 		runtime = true;
1930 	if (amdgpu_device_is_px(ddev))
1931 		runtime = true;
1932 	vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
1933 	if (runtime)
1934 		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
1935 
1936 	/* Read BIOS */
1937 	if (!amdgpu_get_bios(adev)) {
1938 		r = -EINVAL;
1939 		goto failed;
1940 	}
1941 
1942 	r = amdgpu_atombios_init(adev);
1943 	if (r) {
1944 		dev_err(adev->dev, "amdgpu_atombios_init failed\n");
1945 		goto failed;
1946 	}
1947 
1948 	/* detect if we are with an SRIOV vbios */
1949 	amdgpu_device_detect_sriov_bios(adev);
1950 
1951 	/* Post card if necessary */
1952 	if (amdgpu_vpost_needed(adev)) {
1953 		if (!adev->bios) {
1954 			dev_err(adev->dev, "no vBIOS found\n");
1955 			r = -EINVAL;
1956 			goto failed;
1957 		}
1958 		DRM_INFO("GPU posting now...\n");
1959 		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
1960 		if (r) {
1961 			dev_err(adev->dev, "gpu post error!\n");
1962 			goto failed;
1963 		}
1964 	} else {
1965 		DRM_INFO("GPU post is not needed\n");
1966 	}
1967 
1968 	if (!adev->is_atom_fw) {
1969 		/* Initialize clocks */
1970 		r = amdgpu_atombios_get_clock_info(adev);
1971 		if (r) {
1972 			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
1973 			return r;
1974 		}
1975 		/* init i2c buses */
1976 		amdgpu_atombios_i2c_init(adev);
1977 	}
1978 
1979 	/* Fence driver */
1980 	r = amdgpu_fence_driver_init(adev);
1981 	if (r) {
1982 		dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
1983 		goto failed;
1984 	}
1985 
1986 	/* init the mode config */
1987 	drm_mode_config_init(adev->ddev);
1988 
1989 	r = amdgpu_init(adev);
1990 	if (r) {
1991 		dev_err(adev->dev, "amdgpu_init failed\n");
1992 		amdgpu_fini(adev);
1993 		goto failed;
1994 	}
1995 
1996 	adev->accel_working = true;
1997 
1998 	/* Initialize the buffer migration limit. */
1999 	if (amdgpu_moverate >= 0)
2000 		max_MBps = amdgpu_moverate;
2001 	else
2002 		max_MBps = 8; /* Allow 8 MB/s. */
2003 	/* Get a log2 for easy divisions. */
2004 	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
2005 
2006 	r = amdgpu_ib_pool_init(adev);
2007 	if (r) {
2008 		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2009 		goto failed;
2010 	}
2011 
2012 	r = amdgpu_ib_ring_tests(adev);
2013 	if (r)
2014 		DRM_ERROR("ib ring test failed (%d).\n", r);
2015 
2016 	amdgpu_fbdev_init(adev);
2017 
2018 	r = amdgpu_gem_debugfs_init(adev);
2019 	if (r)
2020 		DRM_ERROR("registering gem debugfs failed (%d).\n", r);
2021 
2022 	r = amdgpu_debugfs_regs_init(adev);
2023 	if (r)
2024 		DRM_ERROR("registering register debugfs failed (%d).\n", r);
2025 
2026 	r = amdgpu_debugfs_firmware_init(adev);
2027 	if (r)
2028 		DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
2029 
2030 	if ((amdgpu_testing & 1)) {
2031 		if (adev->accel_working)
2032 			amdgpu_test_moves(adev);
2033 		else
2034 			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
2035 	}
2036 	if (amdgpu_benchmarking) {
2037 		if (adev->accel_working)
2038 			amdgpu_benchmark(adev, amdgpu_benchmarking);
2039 		else
2040 			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
2041 	}
2042 
2043 	/* enable clockgating, etc. after ib tests, etc. since some blocks require
2044 	 * explicit gating rather than handling it automatically.
2045 	 */
2046 	r = amdgpu_late_init(adev);
2047 	if (r) {
2048 		dev_err(adev->dev, "amdgpu_late_init failed\n");
2049 		goto failed;
2050 	}
2051 
2052 	return 0;
2053 
2054 failed:
2055 	if (runtime)
2056 		vga_switcheroo_fini_domain_pm_ops(adev->dev);
2057 	return r;
2058 }
2059 
2060 /**
2061  * amdgpu_device_fini - tear down the driver
2062  *
2063  * @adev: amdgpu_device pointer
2064  *
2065  * Tear down the driver info (all asics).
2066  * Called at driver shutdown.
2067  */
2068 void amdgpu_device_fini(struct amdgpu_device *adev)
2069 {
2070 	int r;
2071 
2072 	DRM_INFO("amdgpu: finishing device.\n");
2073 	adev->shutdown = true;
2074 	drm_crtc_force_disable_all(adev->ddev);
2075 	/* evict vram memory */
2076 	amdgpu_bo_evict_vram(adev);
2077 	amdgpu_ib_pool_fini(adev);
2078 	amdgpu_fence_driver_fini(adev);
2079 	amdgpu_fbdev_fini(adev);
2080 	r = amdgpu_fini(adev);
2081 	adev->accel_working = false;
2082 	/* free i2c buses */
2083 	amdgpu_i2c_fini(adev);
2084 	amdgpu_atombios_fini(adev);
2085 	kfree(adev->bios);
2086 	adev->bios = NULL;
2087 	vga_switcheroo_unregister_client(adev->pdev);
2088 	if (adev->flags & AMD_IS_PX)
2089 		vga_switcheroo_fini_domain_pm_ops(adev->dev);
2090 	vga_client_register(adev->pdev, NULL, NULL, NULL);
2091 	if (adev->rio_mem)
2092 		pci_iounmap(adev->pdev, adev->rio_mem);
2093 	adev->rio_mem = NULL;
2094 	iounmap(adev->rmmio);
2095 	adev->rmmio = NULL;
2096 	if (adev->asic_type >= CHIP_BONAIRE)
2097 		amdgpu_doorbell_fini(adev);
2098 	amdgpu_debugfs_regs_cleanup(adev);
2099 }
2100 
2101 
2102 /*
2103  * Suspend & resume.
2104  */
2105 /**
2106  * amdgpu_device_suspend - initiate device suspend
2107  *
2108  * @pdev: drm dev pointer
2109  * @state: suspend state
2110  *
2111  * Puts the hw in the suspend state (all asics).
2112  * Returns 0 for success or an error on failure.
2113  * Called at driver suspend.
2114  */
2115 int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
2116 {
2117 	struct amdgpu_device *adev;
2118 	struct drm_crtc *crtc;
2119 	struct drm_connector *connector;
2120 	int r;
2121 
2122 	if (dev == NULL || dev->dev_private == NULL) {
2123 		return -ENODEV;
2124 	}
2125 
2126 	adev = dev->dev_private;
2127 
2128 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2129 		return 0;
2130 
2131 	drm_kms_helper_poll_disable(dev);
2132 
2133 	/* turn off display hw */
2134 	drm_modeset_lock_all(dev);
2135 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2136 		drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
2137 	}
2138 	drm_modeset_unlock_all(dev);
2139 
2140 	/* unpin the front buffers and cursors */
2141 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2142 		struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2143 		struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
2144 		struct amdgpu_bo *robj;
2145 
2146 		if (amdgpu_crtc->cursor_bo) {
2147 			struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2148 			r = amdgpu_bo_reserve(aobj, false);
2149 			if (r == 0) {
2150 				amdgpu_bo_unpin(aobj);
2151 				amdgpu_bo_unreserve(aobj);
2152 			}
2153 		}
2154 
2155 		if (rfb == NULL || rfb->obj == NULL) {
2156 			continue;
2157 		}
2158 		robj = gem_to_amdgpu_bo(rfb->obj);
2159 		/* don't unpin kernel fb objects */
2160 		if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2161 			r = amdgpu_bo_reserve(robj, false);
2162 			if (r == 0) {
2163 				amdgpu_bo_unpin(robj);
2164 				amdgpu_bo_unreserve(robj);
2165 			}
2166 		}
2167 	}
2168 	/* evict vram memory */
2169 	amdgpu_bo_evict_vram(adev);
2170 
2171 	amdgpu_fence_driver_suspend(adev);
2172 
2173 	r = amdgpu_suspend(adev);
2174 
2175 	/* evict remaining vram memory
2176 	 * This second call to evict vram is to evict the gart page table
2177 	 * using the CPU.
2178 	 */
2179 	amdgpu_bo_evict_vram(adev);
2180 
2181 	if (adev->is_atom_fw)
2182 		amdgpu_atomfirmware_scratch_regs_save(adev);
2183 	else
2184 		amdgpu_atombios_scratch_regs_save(adev);
2185 	pci_save_state(dev->pdev);
2186 	if (suspend) {
2187 		/* Shut down the device */
2188 		pci_disable_device(dev->pdev);
2189 		pci_set_power_state(dev->pdev, PCI_D3hot);
2190 	} else {
2191 		r = amdgpu_asic_reset(adev);
2192 		if (r)
2193 			DRM_ERROR("amdgpu asic reset failed\n");
2194 	}
2195 
2196 	if (fbcon) {
2197 		console_lock();
2198 		amdgpu_fbdev_set_suspend(adev, 1);
2199 		console_unlock();
2200 	}
2201 	return 0;
2202 }
2203 
2204 /**
2205  * amdgpu_device_resume - initiate device resume
2206  *
2207  * @pdev: drm dev pointer
2208  *
2209  * Bring the hw back to operating state (all asics).
2210  * Returns 0 for success or an error on failure.
2211  * Called at driver resume.
2212  */
2213 int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
2214 {
2215 	struct drm_connector *connector;
2216 	struct amdgpu_device *adev = dev->dev_private;
2217 	struct drm_crtc *crtc;
2218 	int r;
2219 
2220 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2221 		return 0;
2222 
2223 	if (fbcon)
2224 		console_lock();
2225 
2226 	if (resume) {
2227 		pci_set_power_state(dev->pdev, PCI_D0);
2228 		pci_restore_state(dev->pdev);
2229 		r = pci_enable_device(dev->pdev);
2230 		if (r) {
2231 			if (fbcon)
2232 				console_unlock();
2233 			return r;
2234 		}
2235 	}
2236 	if (adev->is_atom_fw)
2237 		amdgpu_atomfirmware_scratch_regs_restore(adev);
2238 	else
2239 		amdgpu_atombios_scratch_regs_restore(adev);
2240 
2241 	/* post card */
2242 	if (amdgpu_need_post(adev)) {
2243 		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2244 		if (r)
2245 			DRM_ERROR("amdgpu asic init failed\n");
2246 	}
2247 
2248 	r = amdgpu_resume(adev);
2249 	if (r)
2250 		DRM_ERROR("amdgpu_resume failed (%d).\n", r);
2251 
2252 	amdgpu_fence_driver_resume(adev);
2253 
2254 	if (resume) {
2255 		r = amdgpu_ib_ring_tests(adev);
2256 		if (r)
2257 			DRM_ERROR("ib ring test failed (%d).\n", r);
2258 	}
2259 
2260 	r = amdgpu_late_init(adev);
2261 	if (r) {
2262 		if (fbcon)
2263 			console_unlock();
2264 		return r;
2265 	}
2266 
2267 	/* pin cursors */
2268 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2269 		struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2270 
2271 		if (amdgpu_crtc->cursor_bo) {
2272 			struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2273 			r = amdgpu_bo_reserve(aobj, false);
2274 			if (r == 0) {
2275 				r = amdgpu_bo_pin(aobj,
2276 						  AMDGPU_GEM_DOMAIN_VRAM,
2277 						  &amdgpu_crtc->cursor_addr);
2278 				if (r != 0)
2279 					DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2280 				amdgpu_bo_unreserve(aobj);
2281 			}
2282 		}
2283 	}
2284 
2285 	/* blat the mode back in */
2286 	if (fbcon) {
2287 		drm_helper_resume_force_mode(dev);
2288 		/* turn on display hw */
2289 		drm_modeset_lock_all(dev);
2290 		list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2291 			drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2292 		}
2293 		drm_modeset_unlock_all(dev);
2294 	}
2295 
2296 	drm_kms_helper_poll_enable(dev);
2297 
2298 	/*
2299 	 * Most of the connector probing functions try to acquire runtime pm
2300 	 * refs to ensure that the GPU is powered on when connector polling is
2301 	 * performed. Since we're calling this from a runtime PM callback,
2302 	 * trying to acquire rpm refs will cause us to deadlock.
2303 	 *
2304 	 * Since we're guaranteed to be holding the rpm lock, it's safe to
2305 	 * temporarily disable the rpm helpers so this doesn't deadlock us.
2306 	 */
2307 #ifdef CONFIG_PM
2308 	dev->dev->power.disable_depth++;
2309 #endif
2310 	drm_helper_hpd_irq_event(dev);
2311 #ifdef CONFIG_PM
2312 	dev->dev->power.disable_depth--;
2313 #endif
2314 
2315 	if (fbcon) {
2316 		amdgpu_fbdev_set_suspend(adev, 0);
2317 		console_unlock();
2318 	}
2319 
2320 	return 0;
2321 }
2322 
2323 static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
2324 {
2325 	int i;
2326 	bool asic_hang = false;
2327 
2328 	for (i = 0; i < adev->num_ip_blocks; i++) {
2329 		if (!adev->ip_blocks[i].status.valid)
2330 			continue;
2331 		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2332 			adev->ip_blocks[i].status.hang =
2333 				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2334 		if (adev->ip_blocks[i].status.hang) {
2335 			DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
2336 			asic_hang = true;
2337 		}
2338 	}
2339 	return asic_hang;
2340 }
2341 
2342 static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
2343 {
2344 	int i, r = 0;
2345 
2346 	for (i = 0; i < adev->num_ip_blocks; i++) {
2347 		if (!adev->ip_blocks[i].status.valid)
2348 			continue;
2349 		if (adev->ip_blocks[i].status.hang &&
2350 		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2351 			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
2352 			if (r)
2353 				return r;
2354 		}
2355 	}
2356 
2357 	return 0;
2358 }
2359 
2360 static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
2361 {
2362 	int i;
2363 
2364 	for (i = 0; i < adev->num_ip_blocks; i++) {
2365 		if (!adev->ip_blocks[i].status.valid)
2366 			continue;
2367 		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2368 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2369 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2370 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
2371 			if (adev->ip_blocks[i].status.hang) {
2372 				DRM_INFO("Some block need full reset!\n");
2373 				return true;
2374 			}
2375 		}
2376 	}
2377 	return false;
2378 }
2379 
2380 static int amdgpu_soft_reset(struct amdgpu_device *adev)
2381 {
2382 	int i, r = 0;
2383 
2384 	for (i = 0; i < adev->num_ip_blocks; i++) {
2385 		if (!adev->ip_blocks[i].status.valid)
2386 			continue;
2387 		if (adev->ip_blocks[i].status.hang &&
2388 		    adev->ip_blocks[i].version->funcs->soft_reset) {
2389 			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
2390 			if (r)
2391 				return r;
2392 		}
2393 	}
2394 
2395 	return 0;
2396 }
2397 
2398 static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
2399 {
2400 	int i, r = 0;
2401 
2402 	for (i = 0; i < adev->num_ip_blocks; i++) {
2403 		if (!adev->ip_blocks[i].status.valid)
2404 			continue;
2405 		if (adev->ip_blocks[i].status.hang &&
2406 		    adev->ip_blocks[i].version->funcs->post_soft_reset)
2407 			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
2408 		if (r)
2409 			return r;
2410 	}
2411 
2412 	return 0;
2413 }
2414 
2415 bool amdgpu_need_backup(struct amdgpu_device *adev)
2416 {
2417 	if (adev->flags & AMD_IS_APU)
2418 		return false;
2419 
2420 	return amdgpu_lockup_timeout > 0 ? true : false;
2421 }
2422 
2423 static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
2424 					   struct amdgpu_ring *ring,
2425 					   struct amdgpu_bo *bo,
2426 					   struct dma_fence **fence)
2427 {
2428 	uint32_t domain;
2429 	int r;
2430 
2431        if (!bo->shadow)
2432                return 0;
2433 
2434        r = amdgpu_bo_reserve(bo, false);
2435        if (r)
2436                return r;
2437        domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2438        /* if bo has been evicted, then no need to recover */
2439        if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2440                r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2441 						 NULL, fence, true);
2442                if (r) {
2443                        DRM_ERROR("recover page table failed!\n");
2444                        goto err;
2445                }
2446        }
2447 err:
2448        amdgpu_bo_unreserve(bo);
2449        return r;
2450 }
2451 
2452 /**
2453  * amdgpu_sriov_gpu_reset - reset the asic
2454  *
2455  * @adev: amdgpu device pointer
2456  * @voluntary: if this reset is requested by guest.
2457  *             (true means by guest and false means by HYPERVISOR )
2458  *
2459  * Attempt the reset the GPU if it has hung (all asics).
2460  * for SRIOV case.
2461  * Returns 0 for success or an error on failure.
2462  */
2463 int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, bool voluntary)
2464 {
2465 	int i, r = 0;
2466 	int resched;
2467 	struct amdgpu_bo *bo, *tmp;
2468 	struct amdgpu_ring *ring;
2469 	struct dma_fence *fence = NULL, *next = NULL;
2470 
2471 	mutex_lock(&adev->virt.lock_reset);
2472 	atomic_inc(&adev->gpu_reset_counter);
2473 	adev->gfx.in_reset = true;
2474 
2475 	/* block TTM */
2476 	resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2477 
2478 	/* block scheduler */
2479 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2480 		ring = adev->rings[i];
2481 
2482 		if (!ring || !ring->sched.thread)
2483 			continue;
2484 
2485 		kthread_park(ring->sched.thread);
2486 		amd_sched_hw_job_reset(&ring->sched);
2487 	}
2488 
2489 	/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2490 	amdgpu_fence_driver_force_completion(adev);
2491 
2492 	/* request to take full control of GPU before re-initialization  */
2493 	if (voluntary)
2494 		amdgpu_virt_reset_gpu(adev);
2495 	else
2496 		amdgpu_virt_request_full_gpu(adev, true);
2497 
2498 
2499 	/* Resume IP prior to SMC */
2500 	amdgpu_sriov_reinit_early(adev);
2501 
2502 	/* we need recover gart prior to run SMC/CP/SDMA resume */
2503 	amdgpu_ttm_recover_gart(adev);
2504 
2505 	/* now we are okay to resume SMC/CP/SDMA */
2506 	amdgpu_sriov_reinit_late(adev);
2507 
2508 	amdgpu_irq_gpu_reset_resume_helper(adev);
2509 
2510 	if (amdgpu_ib_ring_tests(adev))
2511 		dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
2512 
2513 	/* release full control of GPU after ib test */
2514 	amdgpu_virt_release_full_gpu(adev, true);
2515 
2516 	DRM_INFO("recover vram bo from shadow\n");
2517 
2518 	ring = adev->mman.buffer_funcs_ring;
2519 	mutex_lock(&adev->shadow_list_lock);
2520 	list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2521 		amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2522 		if (fence) {
2523 			r = dma_fence_wait(fence, false);
2524 			if (r) {
2525 				WARN(r, "recovery from shadow isn't completed\n");
2526 				break;
2527 			}
2528 		}
2529 
2530 		dma_fence_put(fence);
2531 		fence = next;
2532 	}
2533 	mutex_unlock(&adev->shadow_list_lock);
2534 
2535 	if (fence) {
2536 		r = dma_fence_wait(fence, false);
2537 		if (r)
2538 			WARN(r, "recovery from shadow isn't completed\n");
2539 	}
2540 	dma_fence_put(fence);
2541 
2542 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2543 		struct amdgpu_ring *ring = adev->rings[i];
2544 		if (!ring || !ring->sched.thread)
2545 			continue;
2546 
2547 		amd_sched_job_recovery(&ring->sched);
2548 		kthread_unpark(ring->sched.thread);
2549 	}
2550 
2551 	drm_helper_resume_force_mode(adev->ddev);
2552 	ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2553 	if (r) {
2554 		/* bad news, how to tell it to userspace ? */
2555 		dev_info(adev->dev, "GPU reset failed\n");
2556 	}
2557 
2558 	adev->gfx.in_reset = false;
2559 	mutex_unlock(&adev->virt.lock_reset);
2560 	return r;
2561 }
2562 
2563 /**
2564  * amdgpu_gpu_reset - reset the asic
2565  *
2566  * @adev: amdgpu device pointer
2567  *
2568  * Attempt the reset the GPU if it has hung (all asics).
2569  * Returns 0 for success or an error on failure.
2570  */
2571 int amdgpu_gpu_reset(struct amdgpu_device *adev)
2572 {
2573 	int i, r;
2574 	int resched;
2575 	bool need_full_reset;
2576 
2577 	if (amdgpu_sriov_vf(adev))
2578 		return amdgpu_sriov_gpu_reset(adev, true);
2579 
2580 	if (!amdgpu_check_soft_reset(adev)) {
2581 		DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
2582 		return 0;
2583 	}
2584 
2585 	atomic_inc(&adev->gpu_reset_counter);
2586 
2587 	/* block TTM */
2588 	resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2589 
2590 	/* block scheduler */
2591 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2592 		struct amdgpu_ring *ring = adev->rings[i];
2593 
2594 		if (!ring)
2595 			continue;
2596 		kthread_park(ring->sched.thread);
2597 		amd_sched_hw_job_reset(&ring->sched);
2598 	}
2599 	/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2600 	amdgpu_fence_driver_force_completion(adev);
2601 
2602 	need_full_reset = amdgpu_need_full_reset(adev);
2603 
2604 	if (!need_full_reset) {
2605 		amdgpu_pre_soft_reset(adev);
2606 		r = amdgpu_soft_reset(adev);
2607 		amdgpu_post_soft_reset(adev);
2608 		if (r || amdgpu_check_soft_reset(adev)) {
2609 			DRM_INFO("soft reset failed, will fallback to full reset!\n");
2610 			need_full_reset = true;
2611 		}
2612 	}
2613 
2614 	if (need_full_reset) {
2615 		r = amdgpu_suspend(adev);
2616 
2617 retry:
2618 		/* Disable fb access */
2619 		if (adev->mode_info.num_crtc) {
2620 			struct amdgpu_mode_mc_save save;
2621 			amdgpu_display_stop_mc_access(adev, &save);
2622 			amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
2623 		}
2624 		if (adev->is_atom_fw)
2625 			amdgpu_atomfirmware_scratch_regs_save(adev);
2626 		else
2627 			amdgpu_atombios_scratch_regs_save(adev);
2628 		r = amdgpu_asic_reset(adev);
2629 		if (adev->is_atom_fw)
2630 			amdgpu_atomfirmware_scratch_regs_restore(adev);
2631 		else
2632 			amdgpu_atombios_scratch_regs_restore(adev);
2633 		/* post card */
2634 		amdgpu_atom_asic_init(adev->mode_info.atom_context);
2635 
2636 		if (!r) {
2637 			dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
2638 			r = amdgpu_resume(adev);
2639 		}
2640 	}
2641 	if (!r) {
2642 		amdgpu_irq_gpu_reset_resume_helper(adev);
2643 		if (need_full_reset && amdgpu_need_backup(adev)) {
2644 			r = amdgpu_ttm_recover_gart(adev);
2645 			if (r)
2646 				DRM_ERROR("gart recovery failed!!!\n");
2647 		}
2648 		r = amdgpu_ib_ring_tests(adev);
2649 		if (r) {
2650 			dev_err(adev->dev, "ib ring test failed (%d).\n", r);
2651 			r = amdgpu_suspend(adev);
2652 			need_full_reset = true;
2653 			goto retry;
2654 		}
2655 		/**
2656 		 * recovery vm page tables, since we cannot depend on VRAM is
2657 		 * consistent after gpu full reset.
2658 		 */
2659 		if (need_full_reset && amdgpu_need_backup(adev)) {
2660 			struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2661 			struct amdgpu_bo *bo, *tmp;
2662 			struct dma_fence *fence = NULL, *next = NULL;
2663 
2664 			DRM_INFO("recover vram bo from shadow\n");
2665 			mutex_lock(&adev->shadow_list_lock);
2666 			list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
2667 				amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2668 				if (fence) {
2669 					r = dma_fence_wait(fence, false);
2670 					if (r) {
2671 						WARN(r, "recovery from shadow isn't completed\n");
2672 						break;
2673 					}
2674 				}
2675 
2676 				dma_fence_put(fence);
2677 				fence = next;
2678 			}
2679 			mutex_unlock(&adev->shadow_list_lock);
2680 			if (fence) {
2681 				r = dma_fence_wait(fence, false);
2682 				if (r)
2683 					WARN(r, "recovery from shadow isn't completed\n");
2684 			}
2685 			dma_fence_put(fence);
2686 		}
2687 		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2688 			struct amdgpu_ring *ring = adev->rings[i];
2689 			if (!ring)
2690 				continue;
2691 
2692 			amd_sched_job_recovery(&ring->sched);
2693 			kthread_unpark(ring->sched.thread);
2694 		}
2695 	} else {
2696 		dev_err(adev->dev, "asic resume failed (%d).\n", r);
2697 		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2698 			if (adev->rings[i]) {
2699 				kthread_unpark(adev->rings[i]->sched.thread);
2700 			}
2701 		}
2702 	}
2703 
2704 	drm_helper_resume_force_mode(adev->ddev);
2705 
2706 	ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2707 	if (r) {
2708 		/* bad news, how to tell it to userspace ? */
2709 		dev_info(adev->dev, "GPU reset failed\n");
2710 	}
2711 
2712 	return r;
2713 }
2714 
2715 void amdgpu_get_pcie_info(struct amdgpu_device *adev)
2716 {
2717 	u32 mask;
2718 	int ret;
2719 
2720 	if (amdgpu_pcie_gen_cap)
2721 		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
2722 
2723 	if (amdgpu_pcie_lane_cap)
2724 		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
2725 
2726 	/* covers APUs as well */
2727 	if (pci_is_root_bus(adev->pdev->bus)) {
2728 		if (adev->pm.pcie_gen_mask == 0)
2729 			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2730 		if (adev->pm.pcie_mlw_mask == 0)
2731 			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
2732 		return;
2733 	}
2734 
2735 	if (adev->pm.pcie_gen_mask == 0) {
2736 		ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
2737 		if (!ret) {
2738 			adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
2739 						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
2740 						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
2741 
2742 			if (mask & DRM_PCIE_SPEED_25)
2743 				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
2744 			if (mask & DRM_PCIE_SPEED_50)
2745 				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
2746 			if (mask & DRM_PCIE_SPEED_80)
2747 				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
2748 		} else {
2749 			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
2750 		}
2751 	}
2752 	if (adev->pm.pcie_mlw_mask == 0) {
2753 		ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
2754 		if (!ret) {
2755 			switch (mask) {
2756 			case 32:
2757 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
2758 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2759 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2760 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2761 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2762 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2763 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2764 				break;
2765 			case 16:
2766 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
2767 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2768 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2769 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2770 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2771 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2772 				break;
2773 			case 12:
2774 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
2775 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2776 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2777 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2778 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2779 				break;
2780 			case 8:
2781 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
2782 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2783 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2784 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2785 				break;
2786 			case 4:
2787 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2788 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2789 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2790 				break;
2791 			case 2:
2792 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2793 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2794 				break;
2795 			case 1:
2796 				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
2797 				break;
2798 			default:
2799 				break;
2800 			}
2801 		} else {
2802 			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
2803 		}
2804 	}
2805 }
2806 
2807 /*
2808  * Debugfs
2809  */
2810 int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
2811 			     const struct drm_info_list *files,
2812 			     unsigned nfiles)
2813 {
2814 	unsigned i;
2815 
2816 	for (i = 0; i < adev->debugfs_count; i++) {
2817 		if (adev->debugfs[i].files == files) {
2818 			/* Already registered */
2819 			return 0;
2820 		}
2821 	}
2822 
2823 	i = adev->debugfs_count + 1;
2824 	if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
2825 		DRM_ERROR("Reached maximum number of debugfs components.\n");
2826 		DRM_ERROR("Report so we increase "
2827 			  "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
2828 		return -EINVAL;
2829 	}
2830 	adev->debugfs[adev->debugfs_count].files = files;
2831 	adev->debugfs[adev->debugfs_count].num_files = nfiles;
2832 	adev->debugfs_count = i;
2833 #if defined(CONFIG_DEBUG_FS)
2834 	drm_debugfs_create_files(files, nfiles,
2835 				 adev->ddev->primary->debugfs_root,
2836 				 adev->ddev->primary);
2837 #endif
2838 	return 0;
2839 }
2840 
2841 #if defined(CONFIG_DEBUG_FS)
2842 
2843 static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
2844 					size_t size, loff_t *pos)
2845 {
2846 	struct amdgpu_device *adev = file_inode(f)->i_private;
2847 	ssize_t result = 0;
2848 	int r;
2849 	bool pm_pg_lock, use_bank;
2850 	unsigned instance_bank, sh_bank, se_bank;
2851 
2852 	if (size & 0x3 || *pos & 0x3)
2853 		return -EINVAL;
2854 
2855 	/* are we reading registers for which a PG lock is necessary? */
2856 	pm_pg_lock = (*pos >> 23) & 1;
2857 
2858 	if (*pos & (1ULL << 62)) {
2859 		se_bank = (*pos >> 24) & 0x3FF;
2860 		sh_bank = (*pos >> 34) & 0x3FF;
2861 		instance_bank = (*pos >> 44) & 0x3FF;
2862 
2863 		if (se_bank == 0x3FF)
2864 			se_bank = 0xFFFFFFFF;
2865 		if (sh_bank == 0x3FF)
2866 			sh_bank = 0xFFFFFFFF;
2867 		if (instance_bank == 0x3FF)
2868 			instance_bank = 0xFFFFFFFF;
2869 		use_bank = 1;
2870 	} else {
2871 		use_bank = 0;
2872 	}
2873 
2874 	*pos &= (1UL << 22) - 1;
2875 
2876 	if (use_bank) {
2877 		if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
2878 		    (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
2879 			return -EINVAL;
2880 		mutex_lock(&adev->grbm_idx_mutex);
2881 		amdgpu_gfx_select_se_sh(adev, se_bank,
2882 					sh_bank, instance_bank);
2883 	}
2884 
2885 	if (pm_pg_lock)
2886 		mutex_lock(&adev->pm.mutex);
2887 
2888 	while (size) {
2889 		uint32_t value;
2890 
2891 		if (*pos > adev->rmmio_size)
2892 			goto end;
2893 
2894 		value = RREG32(*pos >> 2);
2895 		r = put_user(value, (uint32_t *)buf);
2896 		if (r) {
2897 			result = r;
2898 			goto end;
2899 		}
2900 
2901 		result += 4;
2902 		buf += 4;
2903 		*pos += 4;
2904 		size -= 4;
2905 	}
2906 
2907 end:
2908 	if (use_bank) {
2909 		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
2910 		mutex_unlock(&adev->grbm_idx_mutex);
2911 	}
2912 
2913 	if (pm_pg_lock)
2914 		mutex_unlock(&adev->pm.mutex);
2915 
2916 	return result;
2917 }
2918 
2919 static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
2920 					 size_t size, loff_t *pos)
2921 {
2922 	struct amdgpu_device *adev = file_inode(f)->i_private;
2923 	ssize_t result = 0;
2924 	int r;
2925 	bool pm_pg_lock, use_bank;
2926 	unsigned instance_bank, sh_bank, se_bank;
2927 
2928 	if (size & 0x3 || *pos & 0x3)
2929 		return -EINVAL;
2930 
2931 	/* are we reading registers for which a PG lock is necessary? */
2932 	pm_pg_lock = (*pos >> 23) & 1;
2933 
2934 	if (*pos & (1ULL << 62)) {
2935 		se_bank = (*pos >> 24) & 0x3FF;
2936 		sh_bank = (*pos >> 34) & 0x3FF;
2937 		instance_bank = (*pos >> 44) & 0x3FF;
2938 
2939 		if (se_bank == 0x3FF)
2940 			se_bank = 0xFFFFFFFF;
2941 		if (sh_bank == 0x3FF)
2942 			sh_bank = 0xFFFFFFFF;
2943 		if (instance_bank == 0x3FF)
2944 			instance_bank = 0xFFFFFFFF;
2945 		use_bank = 1;
2946 	} else {
2947 		use_bank = 0;
2948 	}
2949 
2950 	*pos &= (1UL << 22) - 1;
2951 
2952 	if (use_bank) {
2953 		if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
2954 		    (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
2955 			return -EINVAL;
2956 		mutex_lock(&adev->grbm_idx_mutex);
2957 		amdgpu_gfx_select_se_sh(adev, se_bank,
2958 					sh_bank, instance_bank);
2959 	}
2960 
2961 	if (pm_pg_lock)
2962 		mutex_lock(&adev->pm.mutex);
2963 
2964 	while (size) {
2965 		uint32_t value;
2966 
2967 		if (*pos > adev->rmmio_size)
2968 			return result;
2969 
2970 		r = get_user(value, (uint32_t *)buf);
2971 		if (r)
2972 			return r;
2973 
2974 		WREG32(*pos >> 2, value);
2975 
2976 		result += 4;
2977 		buf += 4;
2978 		*pos += 4;
2979 		size -= 4;
2980 	}
2981 
2982 	if (use_bank) {
2983 		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
2984 		mutex_unlock(&adev->grbm_idx_mutex);
2985 	}
2986 
2987 	if (pm_pg_lock)
2988 		mutex_unlock(&adev->pm.mutex);
2989 
2990 	return result;
2991 }
2992 
2993 static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
2994 					size_t size, loff_t *pos)
2995 {
2996 	struct amdgpu_device *adev = file_inode(f)->i_private;
2997 	ssize_t result = 0;
2998 	int r;
2999 
3000 	if (size & 0x3 || *pos & 0x3)
3001 		return -EINVAL;
3002 
3003 	while (size) {
3004 		uint32_t value;
3005 
3006 		value = RREG32_PCIE(*pos >> 2);
3007 		r = put_user(value, (uint32_t *)buf);
3008 		if (r)
3009 			return r;
3010 
3011 		result += 4;
3012 		buf += 4;
3013 		*pos += 4;
3014 		size -= 4;
3015 	}
3016 
3017 	return result;
3018 }
3019 
3020 static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
3021 					 size_t size, loff_t *pos)
3022 {
3023 	struct amdgpu_device *adev = file_inode(f)->i_private;
3024 	ssize_t result = 0;
3025 	int r;
3026 
3027 	if (size & 0x3 || *pos & 0x3)
3028 		return -EINVAL;
3029 
3030 	while (size) {
3031 		uint32_t value;
3032 
3033 		r = get_user(value, (uint32_t *)buf);
3034 		if (r)
3035 			return r;
3036 
3037 		WREG32_PCIE(*pos >> 2, value);
3038 
3039 		result += 4;
3040 		buf += 4;
3041 		*pos += 4;
3042 		size -= 4;
3043 	}
3044 
3045 	return result;
3046 }
3047 
3048 static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
3049 					size_t size, loff_t *pos)
3050 {
3051 	struct amdgpu_device *adev = file_inode(f)->i_private;
3052 	ssize_t result = 0;
3053 	int r;
3054 
3055 	if (size & 0x3 || *pos & 0x3)
3056 		return -EINVAL;
3057 
3058 	while (size) {
3059 		uint32_t value;
3060 
3061 		value = RREG32_DIDT(*pos >> 2);
3062 		r = put_user(value, (uint32_t *)buf);
3063 		if (r)
3064 			return r;
3065 
3066 		result += 4;
3067 		buf += 4;
3068 		*pos += 4;
3069 		size -= 4;
3070 	}
3071 
3072 	return result;
3073 }
3074 
3075 static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
3076 					 size_t size, loff_t *pos)
3077 {
3078 	struct amdgpu_device *adev = file_inode(f)->i_private;
3079 	ssize_t result = 0;
3080 	int r;
3081 
3082 	if (size & 0x3 || *pos & 0x3)
3083 		return -EINVAL;
3084 
3085 	while (size) {
3086 		uint32_t value;
3087 
3088 		r = get_user(value, (uint32_t *)buf);
3089 		if (r)
3090 			return r;
3091 
3092 		WREG32_DIDT(*pos >> 2, value);
3093 
3094 		result += 4;
3095 		buf += 4;
3096 		*pos += 4;
3097 		size -= 4;
3098 	}
3099 
3100 	return result;
3101 }
3102 
3103 static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
3104 					size_t size, loff_t *pos)
3105 {
3106 	struct amdgpu_device *adev = file_inode(f)->i_private;
3107 	ssize_t result = 0;
3108 	int r;
3109 
3110 	if (size & 0x3 || *pos & 0x3)
3111 		return -EINVAL;
3112 
3113 	while (size) {
3114 		uint32_t value;
3115 
3116 		value = RREG32_SMC(*pos);
3117 		r = put_user(value, (uint32_t *)buf);
3118 		if (r)
3119 			return r;
3120 
3121 		result += 4;
3122 		buf += 4;
3123 		*pos += 4;
3124 		size -= 4;
3125 	}
3126 
3127 	return result;
3128 }
3129 
3130 static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
3131 					 size_t size, loff_t *pos)
3132 {
3133 	struct amdgpu_device *adev = file_inode(f)->i_private;
3134 	ssize_t result = 0;
3135 	int r;
3136 
3137 	if (size & 0x3 || *pos & 0x3)
3138 		return -EINVAL;
3139 
3140 	while (size) {
3141 		uint32_t value;
3142 
3143 		r = get_user(value, (uint32_t *)buf);
3144 		if (r)
3145 			return r;
3146 
3147 		WREG32_SMC(*pos, value);
3148 
3149 		result += 4;
3150 		buf += 4;
3151 		*pos += 4;
3152 		size -= 4;
3153 	}
3154 
3155 	return result;
3156 }
3157 
3158 static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
3159 					size_t size, loff_t *pos)
3160 {
3161 	struct amdgpu_device *adev = file_inode(f)->i_private;
3162 	ssize_t result = 0;
3163 	int r;
3164 	uint32_t *config, no_regs = 0;
3165 
3166 	if (size & 0x3 || *pos & 0x3)
3167 		return -EINVAL;
3168 
3169 	config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
3170 	if (!config)
3171 		return -ENOMEM;
3172 
3173 	/* version, increment each time something is added */
3174 	config[no_regs++] = 3;
3175 	config[no_regs++] = adev->gfx.config.max_shader_engines;
3176 	config[no_regs++] = adev->gfx.config.max_tile_pipes;
3177 	config[no_regs++] = adev->gfx.config.max_cu_per_sh;
3178 	config[no_regs++] = adev->gfx.config.max_sh_per_se;
3179 	config[no_regs++] = adev->gfx.config.max_backends_per_se;
3180 	config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
3181 	config[no_regs++] = adev->gfx.config.max_gprs;
3182 	config[no_regs++] = adev->gfx.config.max_gs_threads;
3183 	config[no_regs++] = adev->gfx.config.max_hw_contexts;
3184 	config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
3185 	config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
3186 	config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
3187 	config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
3188 	config[no_regs++] = adev->gfx.config.num_tile_pipes;
3189 	config[no_regs++] = adev->gfx.config.backend_enable_mask;
3190 	config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
3191 	config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
3192 	config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
3193 	config[no_regs++] = adev->gfx.config.num_gpus;
3194 	config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
3195 	config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
3196 	config[no_regs++] = adev->gfx.config.gb_addr_config;
3197 	config[no_regs++] = adev->gfx.config.num_rbs;
3198 
3199 	/* rev==1 */
3200 	config[no_regs++] = adev->rev_id;
3201 	config[no_regs++] = adev->pg_flags;
3202 	config[no_regs++] = adev->cg_flags;
3203 
3204 	/* rev==2 */
3205 	config[no_regs++] = adev->family;
3206 	config[no_regs++] = adev->external_rev_id;
3207 
3208 	/* rev==3 */
3209 	config[no_regs++] = adev->pdev->device;
3210 	config[no_regs++] = adev->pdev->revision;
3211 	config[no_regs++] = adev->pdev->subsystem_device;
3212 	config[no_regs++] = adev->pdev->subsystem_vendor;
3213 
3214 	while (size && (*pos < no_regs * 4)) {
3215 		uint32_t value;
3216 
3217 		value = config[*pos >> 2];
3218 		r = put_user(value, (uint32_t *)buf);
3219 		if (r) {
3220 			kfree(config);
3221 			return r;
3222 		}
3223 
3224 		result += 4;
3225 		buf += 4;
3226 		*pos += 4;
3227 		size -= 4;
3228 	}
3229 
3230 	kfree(config);
3231 	return result;
3232 }
3233 
3234 static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
3235 					size_t size, loff_t *pos)
3236 {
3237 	struct amdgpu_device *adev = file_inode(f)->i_private;
3238 	int idx, x, outsize, r, valuesize;
3239 	uint32_t values[16];
3240 
3241 	if (size & 3 || *pos & 0x3)
3242 		return -EINVAL;
3243 
3244 	if (amdgpu_dpm == 0)
3245 		return -EINVAL;
3246 
3247 	/* convert offset to sensor number */
3248 	idx = *pos >> 2;
3249 
3250 	valuesize = sizeof(values);
3251 	if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
3252 		r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
3253 	else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
3254 		r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
3255 						&valuesize);
3256 	else
3257 		return -EINVAL;
3258 
3259 	if (size > valuesize)
3260 		return -EINVAL;
3261 
3262 	outsize = 0;
3263 	x = 0;
3264 	if (!r) {
3265 		while (size) {
3266 			r = put_user(values[x++], (int32_t *)buf);
3267 			buf += 4;
3268 			size -= 4;
3269 			outsize += 4;
3270 		}
3271 	}
3272 
3273 	return !r ? outsize : r;
3274 }
3275 
3276 static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
3277 					size_t size, loff_t *pos)
3278 {
3279 	struct amdgpu_device *adev = f->f_inode->i_private;
3280 	int r, x;
3281 	ssize_t result=0;
3282 	uint32_t offset, se, sh, cu, wave, simd, data[32];
3283 
3284 	if (size & 3 || *pos & 3)
3285 		return -EINVAL;
3286 
3287 	/* decode offset */
3288 	offset = (*pos & 0x7F);
3289 	se = ((*pos >> 7) & 0xFF);
3290 	sh = ((*pos >> 15) & 0xFF);
3291 	cu = ((*pos >> 23) & 0xFF);
3292 	wave = ((*pos >> 31) & 0xFF);
3293 	simd = ((*pos >> 37) & 0xFF);
3294 
3295 	/* switch to the specific se/sh/cu */
3296 	mutex_lock(&adev->grbm_idx_mutex);
3297 	amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3298 
3299 	x = 0;
3300 	if (adev->gfx.funcs->read_wave_data)
3301 		adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
3302 
3303 	amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3304 	mutex_unlock(&adev->grbm_idx_mutex);
3305 
3306 	if (!x)
3307 		return -EINVAL;
3308 
3309 	while (size && (offset < x * 4)) {
3310 		uint32_t value;
3311 
3312 		value = data[offset >> 2];
3313 		r = put_user(value, (uint32_t *)buf);
3314 		if (r)
3315 			return r;
3316 
3317 		result += 4;
3318 		buf += 4;
3319 		offset += 4;
3320 		size -= 4;
3321 	}
3322 
3323 	return result;
3324 }
3325 
3326 static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
3327 					size_t size, loff_t *pos)
3328 {
3329 	struct amdgpu_device *adev = f->f_inode->i_private;
3330 	int r;
3331 	ssize_t result = 0;
3332 	uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
3333 
3334 	if (size & 3 || *pos & 3)
3335 		return -EINVAL;
3336 
3337 	/* decode offset */
3338 	offset = (*pos & 0xFFF);       /* in dwords */
3339 	se = ((*pos >> 12) & 0xFF);
3340 	sh = ((*pos >> 20) & 0xFF);
3341 	cu = ((*pos >> 28) & 0xFF);
3342 	wave = ((*pos >> 36) & 0xFF);
3343 	simd = ((*pos >> 44) & 0xFF);
3344 	thread = ((*pos >> 52) & 0xFF);
3345 	bank = ((*pos >> 60) & 1);
3346 
3347 	data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
3348 	if (!data)
3349 		return -ENOMEM;
3350 
3351 	/* switch to the specific se/sh/cu */
3352 	mutex_lock(&adev->grbm_idx_mutex);
3353 	amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3354 
3355 	if (bank == 0) {
3356 		if (adev->gfx.funcs->read_wave_vgprs)
3357 			adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
3358 	} else {
3359 		if (adev->gfx.funcs->read_wave_sgprs)
3360 			adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
3361 	}
3362 
3363 	amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3364 	mutex_unlock(&adev->grbm_idx_mutex);
3365 
3366 	while (size) {
3367 		uint32_t value;
3368 
3369 		value = data[offset++];
3370 		r = put_user(value, (uint32_t *)buf);
3371 		if (r) {
3372 			result = r;
3373 			goto err;
3374 		}
3375 
3376 		result += 4;
3377 		buf += 4;
3378 		size -= 4;
3379 	}
3380 
3381 err:
3382 	kfree(data);
3383 	return result;
3384 }
3385 
3386 static const struct file_operations amdgpu_debugfs_regs_fops = {
3387 	.owner = THIS_MODULE,
3388 	.read = amdgpu_debugfs_regs_read,
3389 	.write = amdgpu_debugfs_regs_write,
3390 	.llseek = default_llseek
3391 };
3392 static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
3393 	.owner = THIS_MODULE,
3394 	.read = amdgpu_debugfs_regs_didt_read,
3395 	.write = amdgpu_debugfs_regs_didt_write,
3396 	.llseek = default_llseek
3397 };
3398 static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
3399 	.owner = THIS_MODULE,
3400 	.read = amdgpu_debugfs_regs_pcie_read,
3401 	.write = amdgpu_debugfs_regs_pcie_write,
3402 	.llseek = default_llseek
3403 };
3404 static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
3405 	.owner = THIS_MODULE,
3406 	.read = amdgpu_debugfs_regs_smc_read,
3407 	.write = amdgpu_debugfs_regs_smc_write,
3408 	.llseek = default_llseek
3409 };
3410 
3411 static const struct file_operations amdgpu_debugfs_gca_config_fops = {
3412 	.owner = THIS_MODULE,
3413 	.read = amdgpu_debugfs_gca_config_read,
3414 	.llseek = default_llseek
3415 };
3416 
3417 static const struct file_operations amdgpu_debugfs_sensors_fops = {
3418 	.owner = THIS_MODULE,
3419 	.read = amdgpu_debugfs_sensor_read,
3420 	.llseek = default_llseek
3421 };
3422 
3423 static const struct file_operations amdgpu_debugfs_wave_fops = {
3424 	.owner = THIS_MODULE,
3425 	.read = amdgpu_debugfs_wave_read,
3426 	.llseek = default_llseek
3427 };
3428 static const struct file_operations amdgpu_debugfs_gpr_fops = {
3429 	.owner = THIS_MODULE,
3430 	.read = amdgpu_debugfs_gpr_read,
3431 	.llseek = default_llseek
3432 };
3433 
3434 static const struct file_operations *debugfs_regs[] = {
3435 	&amdgpu_debugfs_regs_fops,
3436 	&amdgpu_debugfs_regs_didt_fops,
3437 	&amdgpu_debugfs_regs_pcie_fops,
3438 	&amdgpu_debugfs_regs_smc_fops,
3439 	&amdgpu_debugfs_gca_config_fops,
3440 	&amdgpu_debugfs_sensors_fops,
3441 	&amdgpu_debugfs_wave_fops,
3442 	&amdgpu_debugfs_gpr_fops,
3443 };
3444 
3445 static const char *debugfs_regs_names[] = {
3446 	"amdgpu_regs",
3447 	"amdgpu_regs_didt",
3448 	"amdgpu_regs_pcie",
3449 	"amdgpu_regs_smc",
3450 	"amdgpu_gca_config",
3451 	"amdgpu_sensors",
3452 	"amdgpu_wave",
3453 	"amdgpu_gpr",
3454 };
3455 
3456 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3457 {
3458 	struct drm_minor *minor = adev->ddev->primary;
3459 	struct dentry *ent, *root = minor->debugfs_root;
3460 	unsigned i, j;
3461 
3462 	for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3463 		ent = debugfs_create_file(debugfs_regs_names[i],
3464 					  S_IFREG | S_IRUGO, root,
3465 					  adev, debugfs_regs[i]);
3466 		if (IS_ERR(ent)) {
3467 			for (j = 0; j < i; j++) {
3468 				debugfs_remove(adev->debugfs_regs[i]);
3469 				adev->debugfs_regs[i] = NULL;
3470 			}
3471 			return PTR_ERR(ent);
3472 		}
3473 
3474 		if (!i)
3475 			i_size_write(ent->d_inode, adev->rmmio_size);
3476 		adev->debugfs_regs[i] = ent;
3477 	}
3478 
3479 	return 0;
3480 }
3481 
3482 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
3483 {
3484 	unsigned i;
3485 
3486 	for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3487 		if (adev->debugfs_regs[i]) {
3488 			debugfs_remove(adev->debugfs_regs[i]);
3489 			adev->debugfs_regs[i] = NULL;
3490 		}
3491 	}
3492 }
3493 
3494 int amdgpu_debugfs_init(struct drm_minor *minor)
3495 {
3496 	return 0;
3497 }
3498 #else
3499 static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3500 {
3501 	return 0;
3502 }
3503 static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
3504 #endif
3505