1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/power_supply.h>
29 #include <linux/kthread.h>
30 #include <linux/module.h>
31 #include <linux/console.h>
32 #include <linux/slab.h>
33 #include <linux/iommu.h>
34 #include <linux/pci.h>
35 #include <linux/devcoredump.h>
36 #include <generated/utsrelease.h>
37 #include <linux/pci-p2pdma.h>
38 #include <linux/apple-gmux.h>
39 
40 #include <drm/drm_aperture.h>
41 #include <drm/drm_atomic_helper.h>
42 #include <drm/drm_crtc_helper.h>
43 #include <drm/drm_fb_helper.h>
44 #include <drm/drm_probe_helper.h>
45 #include <drm/amdgpu_drm.h>
46 #include <linux/vgaarb.h>
47 #include <linux/vga_switcheroo.h>
48 #include <linux/efi.h>
49 #include "amdgpu.h"
50 #include "amdgpu_trace.h"
51 #include "amdgpu_i2c.h"
52 #include "atom.h"
53 #include "amdgpu_atombios.h"
54 #include "amdgpu_atomfirmware.h"
55 #include "amd_pcie.h"
56 #ifdef CONFIG_DRM_AMDGPU_SI
57 #include "si.h"
58 #endif
59 #ifdef CONFIG_DRM_AMDGPU_CIK
60 #include "cik.h"
61 #endif
62 #include "vi.h"
63 #include "soc15.h"
64 #include "nv.h"
65 #include "bif/bif_4_1_d.h"
66 #include <linux/firmware.h>
67 #include "amdgpu_vf_error.h"
68 
69 #include "amdgpu_amdkfd.h"
70 #include "amdgpu_pm.h"
71 
72 #include "amdgpu_xgmi.h"
73 #include "amdgpu_ras.h"
74 #include "amdgpu_pmu.h"
75 #include "amdgpu_fru_eeprom.h"
76 #include "amdgpu_reset.h"
77 
78 #include <linux/suspend.h>
79 #include <drm/task_barrier.h>
80 #include <linux/pm_runtime.h>
81 
82 #include <drm/drm_drv.h>
83 
84 #if IS_ENABLED(CONFIG_X86)
85 #include <asm/intel-family.h>
86 #endif
87 
88 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
89 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
90 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
91 MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
92 MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
93 MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
94 MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
95 
96 #define AMDGPU_RESUME_MS		2000
97 #define AMDGPU_MAX_RETRY_LIMIT		2
98 #define AMDGPU_RETRY_SRIOV_RESET(r) ((r) == -EBUSY || (r) == -ETIMEDOUT || (r) == -EINVAL)
99 
100 static const struct drm_driver amdgpu_kms_driver;
101 
102 const char *amdgpu_asic_name[] = {
103 	"TAHITI",
104 	"PITCAIRN",
105 	"VERDE",
106 	"OLAND",
107 	"HAINAN",
108 	"BONAIRE",
109 	"KAVERI",
110 	"KABINI",
111 	"HAWAII",
112 	"MULLINS",
113 	"TOPAZ",
114 	"TONGA",
115 	"FIJI",
116 	"CARRIZO",
117 	"STONEY",
118 	"POLARIS10",
119 	"POLARIS11",
120 	"POLARIS12",
121 	"VEGAM",
122 	"VEGA10",
123 	"VEGA12",
124 	"VEGA20",
125 	"RAVEN",
126 	"ARCTURUS",
127 	"RENOIR",
128 	"ALDEBARAN",
129 	"NAVI10",
130 	"CYAN_SKILLFISH",
131 	"NAVI14",
132 	"NAVI12",
133 	"SIENNA_CICHLID",
134 	"NAVY_FLOUNDER",
135 	"VANGOGH",
136 	"DIMGREY_CAVEFISH",
137 	"BEIGE_GOBY",
138 	"YELLOW_CARP",
139 	"IP DISCOVERY",
140 	"LAST",
141 };
142 
143 /**
144  * DOC: pcie_replay_count
145  *
146  * The amdgpu driver provides a sysfs API for reporting the total number
147  * of PCIe replays (NAKs)
148  * The file pcie_replay_count is used for this and returns the total
149  * number of replays as a sum of the NAKs generated and NAKs received
150  */
151 
152 static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
153 		struct device_attribute *attr, char *buf)
154 {
155 	struct drm_device *ddev = dev_get_drvdata(dev);
156 	struct amdgpu_device *adev = drm_to_adev(ddev);
157 	uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
158 
159 	return sysfs_emit(buf, "%llu\n", cnt);
160 }
161 
162 static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
163 		amdgpu_device_get_pcie_replay_count, NULL);
164 
165 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
166 
167 /**
168  * DOC: product_name
169  *
170  * The amdgpu driver provides a sysfs API for reporting the product name
171  * for the device
172  * The file product_name is used for this and returns the product name
173  * as returned from the FRU.
174  * NOTE: This is only available for certain server cards
175  */
176 
177 static ssize_t amdgpu_device_get_product_name(struct device *dev,
178 		struct device_attribute *attr, char *buf)
179 {
180 	struct drm_device *ddev = dev_get_drvdata(dev);
181 	struct amdgpu_device *adev = drm_to_adev(ddev);
182 
183 	return sysfs_emit(buf, "%s\n", adev->product_name);
184 }
185 
186 static DEVICE_ATTR(product_name, S_IRUGO,
187 		amdgpu_device_get_product_name, NULL);
188 
189 /**
190  * DOC: product_number
191  *
192  * The amdgpu driver provides a sysfs API for reporting the part number
193  * for the device
194  * The file product_number is used for this and returns the part number
195  * as returned from the FRU.
196  * NOTE: This is only available for certain server cards
197  */
198 
199 static ssize_t amdgpu_device_get_product_number(struct device *dev,
200 		struct device_attribute *attr, char *buf)
201 {
202 	struct drm_device *ddev = dev_get_drvdata(dev);
203 	struct amdgpu_device *adev = drm_to_adev(ddev);
204 
205 	return sysfs_emit(buf, "%s\n", adev->product_number);
206 }
207 
208 static DEVICE_ATTR(product_number, S_IRUGO,
209 		amdgpu_device_get_product_number, NULL);
210 
211 /**
212  * DOC: serial_number
213  *
214  * The amdgpu driver provides a sysfs API for reporting the serial number
215  * for the device
216  * The file serial_number is used for this and returns the serial number
217  * as returned from the FRU.
218  * NOTE: This is only available for certain server cards
219  */
220 
221 static ssize_t amdgpu_device_get_serial_number(struct device *dev,
222 		struct device_attribute *attr, char *buf)
223 {
224 	struct drm_device *ddev = dev_get_drvdata(dev);
225 	struct amdgpu_device *adev = drm_to_adev(ddev);
226 
227 	return sysfs_emit(buf, "%s\n", adev->serial);
228 }
229 
230 static DEVICE_ATTR(serial_number, S_IRUGO,
231 		amdgpu_device_get_serial_number, NULL);
232 
233 /**
234  * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
235  *
236  * @dev: drm_device pointer
237  *
238  * Returns true if the device is a dGPU with ATPX power control,
239  * otherwise return false.
240  */
241 bool amdgpu_device_supports_px(struct drm_device *dev)
242 {
243 	struct amdgpu_device *adev = drm_to_adev(dev);
244 
245 	if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
246 		return true;
247 	return false;
248 }
249 
250 /**
251  * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
252  *
253  * @dev: drm_device pointer
254  *
255  * Returns true if the device is a dGPU with ACPI power control,
256  * otherwise return false.
257  */
258 bool amdgpu_device_supports_boco(struct drm_device *dev)
259 {
260 	struct amdgpu_device *adev = drm_to_adev(dev);
261 
262 	if (adev->has_pr3 ||
263 	    ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
264 		return true;
265 	return false;
266 }
267 
268 /**
269  * amdgpu_device_supports_baco - Does the device support BACO
270  *
271  * @dev: drm_device pointer
272  *
273  * Returns true if the device supporte BACO,
274  * otherwise return false.
275  */
276 bool amdgpu_device_supports_baco(struct drm_device *dev)
277 {
278 	struct amdgpu_device *adev = drm_to_adev(dev);
279 
280 	return amdgpu_asic_supports_baco(adev);
281 }
282 
283 /**
284  * amdgpu_device_supports_smart_shift - Is the device dGPU with
285  * smart shift support
286  *
287  * @dev: drm_device pointer
288  *
289  * Returns true if the device is a dGPU with Smart Shift support,
290  * otherwise returns false.
291  */
292 bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
293 {
294 	return (amdgpu_device_supports_boco(dev) &&
295 		amdgpu_acpi_is_power_shift_control_supported());
296 }
297 
298 /*
299  * VRAM access helper functions
300  */
301 
302 /**
303  * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
304  *
305  * @adev: amdgpu_device pointer
306  * @pos: offset of the buffer in vram
307  * @buf: virtual address of the buffer in system memory
308  * @size: read/write size, sizeof(@buf) must > @size
309  * @write: true - write to vram, otherwise - read from vram
310  */
311 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
312 			     void *buf, size_t size, bool write)
313 {
314 	unsigned long flags;
315 	uint32_t hi = ~0, tmp = 0;
316 	uint32_t *data = buf;
317 	uint64_t last;
318 	int idx;
319 
320 	if (!drm_dev_enter(adev_to_drm(adev), &idx))
321 		return;
322 
323 	BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
324 
325 	spin_lock_irqsave(&adev->mmio_idx_lock, flags);
326 	for (last = pos + size; pos < last; pos += 4) {
327 		tmp = pos >> 31;
328 
329 		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
330 		if (tmp != hi) {
331 			WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
332 			hi = tmp;
333 		}
334 		if (write)
335 			WREG32_NO_KIQ(mmMM_DATA, *data++);
336 		else
337 			*data++ = RREG32_NO_KIQ(mmMM_DATA);
338 	}
339 
340 	spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
341 	drm_dev_exit(idx);
342 }
343 
344 /**
345  * amdgpu_device_aper_access - access vram by vram aperature
346  *
347  * @adev: amdgpu_device pointer
348  * @pos: offset of the buffer in vram
349  * @buf: virtual address of the buffer in system memory
350  * @size: read/write size, sizeof(@buf) must > @size
351  * @write: true - write to vram, otherwise - read from vram
352  *
353  * The return value means how many bytes have been transferred.
354  */
355 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
356 				 void *buf, size_t size, bool write)
357 {
358 #ifdef CONFIG_64BIT
359 	void __iomem *addr;
360 	size_t count = 0;
361 	uint64_t last;
362 
363 	if (!adev->mman.aper_base_kaddr)
364 		return 0;
365 
366 	last = min(pos + size, adev->gmc.visible_vram_size);
367 	if (last > pos) {
368 		addr = adev->mman.aper_base_kaddr + pos;
369 		count = last - pos;
370 
371 		if (write) {
372 			memcpy_toio(addr, buf, count);
373 			mb();
374 			amdgpu_device_flush_hdp(adev, NULL);
375 		} else {
376 			amdgpu_device_invalidate_hdp(adev, NULL);
377 			mb();
378 			memcpy_fromio(buf, addr, count);
379 		}
380 
381 	}
382 
383 	return count;
384 #else
385 	return 0;
386 #endif
387 }
388 
389 /**
390  * amdgpu_device_vram_access - read/write a buffer in vram
391  *
392  * @adev: amdgpu_device pointer
393  * @pos: offset of the buffer in vram
394  * @buf: virtual address of the buffer in system memory
395  * @size: read/write size, sizeof(@buf) must > @size
396  * @write: true - write to vram, otherwise - read from vram
397  */
398 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
399 			       void *buf, size_t size, bool write)
400 {
401 	size_t count;
402 
403 	/* try to using vram apreature to access vram first */
404 	count = amdgpu_device_aper_access(adev, pos, buf, size, write);
405 	size -= count;
406 	if (size) {
407 		/* using MM to access rest vram */
408 		pos += count;
409 		buf += count;
410 		amdgpu_device_mm_access(adev, pos, buf, size, write);
411 	}
412 }
413 
414 /*
415  * register access helper functions.
416  */
417 
418 /* Check if hw access should be skipped because of hotplug or device error */
419 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
420 {
421 	if (adev->no_hw_access)
422 		return true;
423 
424 #ifdef CONFIG_LOCKDEP
425 	/*
426 	 * This is a bit complicated to understand, so worth a comment. What we assert
427 	 * here is that the GPU reset is not running on another thread in parallel.
428 	 *
429 	 * For this we trylock the read side of the reset semaphore, if that succeeds
430 	 * we know that the reset is not running in paralell.
431 	 *
432 	 * If the trylock fails we assert that we are either already holding the read
433 	 * side of the lock or are the reset thread itself and hold the write side of
434 	 * the lock.
435 	 */
436 	if (in_task()) {
437 		if (down_read_trylock(&adev->reset_domain->sem))
438 			up_read(&adev->reset_domain->sem);
439 		else
440 			lockdep_assert_held(&adev->reset_domain->sem);
441 	}
442 #endif
443 	return false;
444 }
445 
446 /**
447  * amdgpu_device_rreg - read a memory mapped IO or indirect register
448  *
449  * @adev: amdgpu_device pointer
450  * @reg: dword aligned register offset
451  * @acc_flags: access flags which require special behavior
452  *
453  * Returns the 32 bit value from the offset specified.
454  */
455 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
456 			    uint32_t reg, uint32_t acc_flags)
457 {
458 	uint32_t ret;
459 
460 	if (amdgpu_device_skip_hw_access(adev))
461 		return 0;
462 
463 	if ((reg * 4) < adev->rmmio_size) {
464 		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
465 		    amdgpu_sriov_runtime(adev) &&
466 		    down_read_trylock(&adev->reset_domain->sem)) {
467 			ret = amdgpu_kiq_rreg(adev, reg);
468 			up_read(&adev->reset_domain->sem);
469 		} else {
470 			ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
471 		}
472 	} else {
473 		ret = adev->pcie_rreg(adev, reg * 4);
474 	}
475 
476 	trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
477 
478 	return ret;
479 }
480 
481 /*
482  * MMIO register read with bytes helper functions
483  * @offset:bytes offset from MMIO start
484  *
485 */
486 
487 /**
488  * amdgpu_mm_rreg8 - read a memory mapped IO register
489  *
490  * @adev: amdgpu_device pointer
491  * @offset: byte aligned register offset
492  *
493  * Returns the 8 bit value from the offset specified.
494  */
495 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
496 {
497 	if (amdgpu_device_skip_hw_access(adev))
498 		return 0;
499 
500 	if (offset < adev->rmmio_size)
501 		return (readb(adev->rmmio + offset));
502 	BUG();
503 }
504 
505 /*
506  * MMIO register write with bytes helper functions
507  * @offset:bytes offset from MMIO start
508  * @value: the value want to be written to the register
509  *
510 */
511 /**
512  * amdgpu_mm_wreg8 - read a memory mapped IO register
513  *
514  * @adev: amdgpu_device pointer
515  * @offset: byte aligned register offset
516  * @value: 8 bit value to write
517  *
518  * Writes the value specified to the offset specified.
519  */
520 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
521 {
522 	if (amdgpu_device_skip_hw_access(adev))
523 		return;
524 
525 	if (offset < adev->rmmio_size)
526 		writeb(value, adev->rmmio + offset);
527 	else
528 		BUG();
529 }
530 
531 /**
532  * amdgpu_device_wreg - write to a memory mapped IO or indirect register
533  *
534  * @adev: amdgpu_device pointer
535  * @reg: dword aligned register offset
536  * @v: 32 bit value to write to the register
537  * @acc_flags: access flags which require special behavior
538  *
539  * Writes the value specified to the offset specified.
540  */
541 void amdgpu_device_wreg(struct amdgpu_device *adev,
542 			uint32_t reg, uint32_t v,
543 			uint32_t acc_flags)
544 {
545 	if (amdgpu_device_skip_hw_access(adev))
546 		return;
547 
548 	if ((reg * 4) < adev->rmmio_size) {
549 		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
550 		    amdgpu_sriov_runtime(adev) &&
551 		    down_read_trylock(&adev->reset_domain->sem)) {
552 			amdgpu_kiq_wreg(adev, reg, v);
553 			up_read(&adev->reset_domain->sem);
554 		} else {
555 			writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
556 		}
557 	} else {
558 		adev->pcie_wreg(adev, reg * 4, v);
559 	}
560 
561 	trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
562 }
563 
564 /**
565  * amdgpu_mm_wreg_mmio_rlc -  write register either with direct/indirect mmio or with RLC path if in range
566  *
567  * @adev: amdgpu_device pointer
568  * @reg: mmio/rlc register
569  * @v: value to write
570  *
571  * this function is invoked only for the debugfs register access
572  */
573 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
574 			     uint32_t reg, uint32_t v)
575 {
576 	if (amdgpu_device_skip_hw_access(adev))
577 		return;
578 
579 	if (amdgpu_sriov_fullaccess(adev) &&
580 	    adev->gfx.rlc.funcs &&
581 	    adev->gfx.rlc.funcs->is_rlcg_access_range) {
582 		if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
583 			return amdgpu_sriov_wreg(adev, reg, v, 0, 0);
584 	} else if ((reg * 4) >= adev->rmmio_size) {
585 		adev->pcie_wreg(adev, reg * 4, v);
586 	} else {
587 		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
588 	}
589 }
590 
591 /**
592  * amdgpu_mm_rdoorbell - read a doorbell dword
593  *
594  * @adev: amdgpu_device pointer
595  * @index: doorbell index
596  *
597  * Returns the value in the doorbell aperture at the
598  * requested doorbell index (CIK).
599  */
600 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
601 {
602 	if (amdgpu_device_skip_hw_access(adev))
603 		return 0;
604 
605 	if (index < adev->doorbell.num_kernel_doorbells) {
606 		return readl(adev->doorbell.ptr + index);
607 	} else {
608 		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
609 		return 0;
610 	}
611 }
612 
613 /**
614  * amdgpu_mm_wdoorbell - write a doorbell dword
615  *
616  * @adev: amdgpu_device pointer
617  * @index: doorbell index
618  * @v: value to write
619  *
620  * Writes @v to the doorbell aperture at the
621  * requested doorbell index (CIK).
622  */
623 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
624 {
625 	if (amdgpu_device_skip_hw_access(adev))
626 		return;
627 
628 	if (index < adev->doorbell.num_kernel_doorbells) {
629 		writel(v, adev->doorbell.ptr + index);
630 	} else {
631 		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
632 	}
633 }
634 
635 /**
636  * amdgpu_mm_rdoorbell64 - read a doorbell Qword
637  *
638  * @adev: amdgpu_device pointer
639  * @index: doorbell index
640  *
641  * Returns the value in the doorbell aperture at the
642  * requested doorbell index (VEGA10+).
643  */
644 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
645 {
646 	if (amdgpu_device_skip_hw_access(adev))
647 		return 0;
648 
649 	if (index < adev->doorbell.num_kernel_doorbells) {
650 		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
651 	} else {
652 		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
653 		return 0;
654 	}
655 }
656 
657 /**
658  * amdgpu_mm_wdoorbell64 - write a doorbell Qword
659  *
660  * @adev: amdgpu_device pointer
661  * @index: doorbell index
662  * @v: value to write
663  *
664  * Writes @v to the doorbell aperture at the
665  * requested doorbell index (VEGA10+).
666  */
667 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
668 {
669 	if (amdgpu_device_skip_hw_access(adev))
670 		return;
671 
672 	if (index < adev->doorbell.num_kernel_doorbells) {
673 		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
674 	} else {
675 		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
676 	}
677 }
678 
679 /**
680  * amdgpu_device_indirect_rreg - read an indirect register
681  *
682  * @adev: amdgpu_device pointer
683  * @reg_addr: indirect register address to read from
684  *
685  * Returns the value of indirect register @reg_addr
686  */
687 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
688 				u32 reg_addr)
689 {
690 	unsigned long flags, pcie_index, pcie_data;
691 	void __iomem *pcie_index_offset;
692 	void __iomem *pcie_data_offset;
693 	u32 r;
694 
695 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
696 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
697 
698 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
699 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
700 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
701 
702 	writel(reg_addr, pcie_index_offset);
703 	readl(pcie_index_offset);
704 	r = readl(pcie_data_offset);
705 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
706 
707 	return r;
708 }
709 
710 u32 amdgpu_device_indirect_rreg_ext(struct amdgpu_device *adev,
711 				    u64 reg_addr)
712 {
713 	unsigned long flags, pcie_index, pcie_index_hi, pcie_data;
714 	u32 r;
715 	void __iomem *pcie_index_offset;
716 	void __iomem *pcie_index_hi_offset;
717 	void __iomem *pcie_data_offset;
718 
719 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
720 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
721 	if (adev->nbio.funcs->get_pcie_index_hi_offset)
722 		pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
723 	else
724 		pcie_index_hi = 0;
725 
726 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
727 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
728 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
729 	if (pcie_index_hi != 0)
730 		pcie_index_hi_offset = (void __iomem *)adev->rmmio +
731 				pcie_index_hi * 4;
732 
733 	writel(reg_addr, pcie_index_offset);
734 	readl(pcie_index_offset);
735 	if (pcie_index_hi != 0) {
736 		writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
737 		readl(pcie_index_hi_offset);
738 	}
739 	r = readl(pcie_data_offset);
740 
741 	/* clear the high bits */
742 	if (pcie_index_hi != 0) {
743 		writel(0, pcie_index_hi_offset);
744 		readl(pcie_index_hi_offset);
745 	}
746 
747 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
748 
749 	return r;
750 }
751 
752 /**
753  * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
754  *
755  * @adev: amdgpu_device pointer
756  * @reg_addr: indirect register address to read from
757  *
758  * Returns the value of indirect register @reg_addr
759  */
760 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
761 				  u32 reg_addr)
762 {
763 	unsigned long flags, pcie_index, pcie_data;
764 	void __iomem *pcie_index_offset;
765 	void __iomem *pcie_data_offset;
766 	u64 r;
767 
768 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
769 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
770 
771 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
772 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
773 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
774 
775 	/* read low 32 bits */
776 	writel(reg_addr, pcie_index_offset);
777 	readl(pcie_index_offset);
778 	r = readl(pcie_data_offset);
779 	/* read high 32 bits */
780 	writel(reg_addr + 4, pcie_index_offset);
781 	readl(pcie_index_offset);
782 	r |= ((u64)readl(pcie_data_offset) << 32);
783 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
784 
785 	return r;
786 }
787 
788 /**
789  * amdgpu_device_indirect_wreg - write an indirect register address
790  *
791  * @adev: amdgpu_device pointer
792  * @reg_addr: indirect register offset
793  * @reg_data: indirect register data
794  *
795  */
796 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
797 				 u32 reg_addr, u32 reg_data)
798 {
799 	unsigned long flags, pcie_index, pcie_data;
800 	void __iomem *pcie_index_offset;
801 	void __iomem *pcie_data_offset;
802 
803 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
804 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
805 
806 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
807 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
808 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
809 
810 	writel(reg_addr, pcie_index_offset);
811 	readl(pcie_index_offset);
812 	writel(reg_data, pcie_data_offset);
813 	readl(pcie_data_offset);
814 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
815 }
816 
817 void amdgpu_device_indirect_wreg_ext(struct amdgpu_device *adev,
818 				     u64 reg_addr, u32 reg_data)
819 {
820 	unsigned long flags, pcie_index, pcie_index_hi, pcie_data;
821 	void __iomem *pcie_index_offset;
822 	void __iomem *pcie_index_hi_offset;
823 	void __iomem *pcie_data_offset;
824 
825 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
826 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
827 	if (adev->nbio.funcs->get_pcie_index_hi_offset)
828 		pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
829 	else
830 		pcie_index_hi = 0;
831 
832 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
833 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
834 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
835 	if (pcie_index_hi != 0)
836 		pcie_index_hi_offset = (void __iomem *)adev->rmmio +
837 				pcie_index_hi * 4;
838 
839 	writel(reg_addr, pcie_index_offset);
840 	readl(pcie_index_offset);
841 	if (pcie_index_hi != 0) {
842 		writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
843 		readl(pcie_index_hi_offset);
844 	}
845 	writel(reg_data, pcie_data_offset);
846 	readl(pcie_data_offset);
847 
848 	/* clear the high bits */
849 	if (pcie_index_hi != 0) {
850 		writel(0, pcie_index_hi_offset);
851 		readl(pcie_index_hi_offset);
852 	}
853 
854 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
855 }
856 
857 /**
858  * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
859  *
860  * @adev: amdgpu_device pointer
861  * @reg_addr: indirect register offset
862  * @reg_data: indirect register data
863  *
864  */
865 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
866 				   u32 reg_addr, u64 reg_data)
867 {
868 	unsigned long flags, pcie_index, pcie_data;
869 	void __iomem *pcie_index_offset;
870 	void __iomem *pcie_data_offset;
871 
872 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
873 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
874 
875 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
876 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
877 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
878 
879 	/* write low 32 bits */
880 	writel(reg_addr, pcie_index_offset);
881 	readl(pcie_index_offset);
882 	writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
883 	readl(pcie_data_offset);
884 	/* write high 32 bits */
885 	writel(reg_addr + 4, pcie_index_offset);
886 	readl(pcie_index_offset);
887 	writel((u32)(reg_data >> 32), pcie_data_offset);
888 	readl(pcie_data_offset);
889 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
890 }
891 
892 /**
893  * amdgpu_device_get_rev_id - query device rev_id
894  *
895  * @adev: amdgpu_device pointer
896  *
897  * Return device rev_id
898  */
899 u32 amdgpu_device_get_rev_id(struct amdgpu_device *adev)
900 {
901 	return adev->nbio.funcs->get_rev_id(adev);
902 }
903 
904 /**
905  * amdgpu_invalid_rreg - dummy reg read function
906  *
907  * @adev: amdgpu_device pointer
908  * @reg: offset of register
909  *
910  * Dummy register read function.  Used for register blocks
911  * that certain asics don't have (all asics).
912  * Returns the value in the register.
913  */
914 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
915 {
916 	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
917 	BUG();
918 	return 0;
919 }
920 
921 static uint32_t amdgpu_invalid_rreg_ext(struct amdgpu_device *adev, uint64_t reg)
922 {
923 	DRM_ERROR("Invalid callback to read register 0x%llX\n", reg);
924 	BUG();
925 	return 0;
926 }
927 
928 /**
929  * amdgpu_invalid_wreg - dummy reg write function
930  *
931  * @adev: amdgpu_device pointer
932  * @reg: offset of register
933  * @v: value to write to the register
934  *
935  * Dummy register read function.  Used for register blocks
936  * that certain asics don't have (all asics).
937  */
938 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
939 {
940 	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
941 		  reg, v);
942 	BUG();
943 }
944 
945 static void amdgpu_invalid_wreg_ext(struct amdgpu_device *adev, uint64_t reg, uint32_t v)
946 {
947 	DRM_ERROR("Invalid callback to write register 0x%llX with 0x%08X\n",
948 		  reg, v);
949 	BUG();
950 }
951 
952 /**
953  * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
954  *
955  * @adev: amdgpu_device pointer
956  * @reg: offset of register
957  *
958  * Dummy register read function.  Used for register blocks
959  * that certain asics don't have (all asics).
960  * Returns the value in the register.
961  */
962 static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
963 {
964 	DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
965 	BUG();
966 	return 0;
967 }
968 
969 /**
970  * amdgpu_invalid_wreg64 - dummy reg write function
971  *
972  * @adev: amdgpu_device pointer
973  * @reg: offset of register
974  * @v: value to write to the register
975  *
976  * Dummy register read function.  Used for register blocks
977  * that certain asics don't have (all asics).
978  */
979 static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
980 {
981 	DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
982 		  reg, v);
983 	BUG();
984 }
985 
986 /**
987  * amdgpu_block_invalid_rreg - dummy reg read function
988  *
989  * @adev: amdgpu_device pointer
990  * @block: offset of instance
991  * @reg: offset of register
992  *
993  * Dummy register read function.  Used for register blocks
994  * that certain asics don't have (all asics).
995  * Returns the value in the register.
996  */
997 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
998 					  uint32_t block, uint32_t reg)
999 {
1000 	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
1001 		  reg, block);
1002 	BUG();
1003 	return 0;
1004 }
1005 
1006 /**
1007  * amdgpu_block_invalid_wreg - dummy reg write function
1008  *
1009  * @adev: amdgpu_device pointer
1010  * @block: offset of instance
1011  * @reg: offset of register
1012  * @v: value to write to the register
1013  *
1014  * Dummy register read function.  Used for register blocks
1015  * that certain asics don't have (all asics).
1016  */
1017 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
1018 				      uint32_t block,
1019 				      uint32_t reg, uint32_t v)
1020 {
1021 	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
1022 		  reg, block, v);
1023 	BUG();
1024 }
1025 
1026 /**
1027  * amdgpu_device_asic_init - Wrapper for atom asic_init
1028  *
1029  * @adev: amdgpu_device pointer
1030  *
1031  * Does any asic specific work and then calls atom asic init.
1032  */
1033 static int amdgpu_device_asic_init(struct amdgpu_device *adev)
1034 {
1035 	amdgpu_asic_pre_asic_init(adev);
1036 
1037 	if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 3) ||
1038 	    adev->ip_versions[GC_HWIP][0] >= IP_VERSION(11, 0, 0))
1039 		return amdgpu_atomfirmware_asic_init(adev, true);
1040 	else
1041 		return amdgpu_atom_asic_init(adev->mode_info.atom_context);
1042 }
1043 
1044 /**
1045  * amdgpu_device_mem_scratch_init - allocate the VRAM scratch page
1046  *
1047  * @adev: amdgpu_device pointer
1048  *
1049  * Allocates a scratch page of VRAM for use by various things in the
1050  * driver.
1051  */
1052 static int amdgpu_device_mem_scratch_init(struct amdgpu_device *adev)
1053 {
1054 	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE, PAGE_SIZE,
1055 				       AMDGPU_GEM_DOMAIN_VRAM |
1056 				       AMDGPU_GEM_DOMAIN_GTT,
1057 				       &adev->mem_scratch.robj,
1058 				       &adev->mem_scratch.gpu_addr,
1059 				       (void **)&adev->mem_scratch.ptr);
1060 }
1061 
1062 /**
1063  * amdgpu_device_mem_scratch_fini - Free the VRAM scratch page
1064  *
1065  * @adev: amdgpu_device pointer
1066  *
1067  * Frees the VRAM scratch page.
1068  */
1069 static void amdgpu_device_mem_scratch_fini(struct amdgpu_device *adev)
1070 {
1071 	amdgpu_bo_free_kernel(&adev->mem_scratch.robj, NULL, NULL);
1072 }
1073 
1074 /**
1075  * amdgpu_device_program_register_sequence - program an array of registers.
1076  *
1077  * @adev: amdgpu_device pointer
1078  * @registers: pointer to the register array
1079  * @array_size: size of the register array
1080  *
1081  * Programs an array or registers with and and or masks.
1082  * This is a helper for setting golden registers.
1083  */
1084 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
1085 					     const u32 *registers,
1086 					     const u32 array_size)
1087 {
1088 	u32 tmp, reg, and_mask, or_mask;
1089 	int i;
1090 
1091 	if (array_size % 3)
1092 		return;
1093 
1094 	for (i = 0; i < array_size; i += 3) {
1095 		reg = registers[i + 0];
1096 		and_mask = registers[i + 1];
1097 		or_mask = registers[i + 2];
1098 
1099 		if (and_mask == 0xffffffff) {
1100 			tmp = or_mask;
1101 		} else {
1102 			tmp = RREG32(reg);
1103 			tmp &= ~and_mask;
1104 			if (adev->family >= AMDGPU_FAMILY_AI)
1105 				tmp |= (or_mask & and_mask);
1106 			else
1107 				tmp |= or_mask;
1108 		}
1109 		WREG32(reg, tmp);
1110 	}
1111 }
1112 
1113 /**
1114  * amdgpu_device_pci_config_reset - reset the GPU
1115  *
1116  * @adev: amdgpu_device pointer
1117  *
1118  * Resets the GPU using the pci config reset sequence.
1119  * Only applicable to asics prior to vega10.
1120  */
1121 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
1122 {
1123 	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
1124 }
1125 
1126 /**
1127  * amdgpu_device_pci_reset - reset the GPU using generic PCI means
1128  *
1129  * @adev: amdgpu_device pointer
1130  *
1131  * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
1132  */
1133 int amdgpu_device_pci_reset(struct amdgpu_device *adev)
1134 {
1135 	return pci_reset_function(adev->pdev);
1136 }
1137 
1138 /*
1139  * GPU doorbell aperture helpers function.
1140  */
1141 /**
1142  * amdgpu_device_doorbell_init - Init doorbell driver information.
1143  *
1144  * @adev: amdgpu_device pointer
1145  *
1146  * Init doorbell driver information (CIK)
1147  * Returns 0 on success, error on failure.
1148  */
1149 static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
1150 {
1151 
1152 	/* No doorbell on SI hardware generation */
1153 	if (adev->asic_type < CHIP_BONAIRE) {
1154 		adev->doorbell.base = 0;
1155 		adev->doorbell.size = 0;
1156 		adev->doorbell.num_kernel_doorbells = 0;
1157 		adev->doorbell.ptr = NULL;
1158 		return 0;
1159 	}
1160 
1161 	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
1162 		return -EINVAL;
1163 
1164 	amdgpu_asic_init_doorbell_index(adev);
1165 
1166 	/* doorbell bar mapping */
1167 	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
1168 	adev->doorbell.size = pci_resource_len(adev->pdev, 2);
1169 
1170 	if (adev->enable_mes) {
1171 		adev->doorbell.num_kernel_doorbells =
1172 			adev->doorbell.size / sizeof(u32);
1173 	} else {
1174 		adev->doorbell.num_kernel_doorbells =
1175 			min_t(u32, adev->doorbell.size / sizeof(u32),
1176 			      adev->doorbell_index.max_assignment+1);
1177 		if (adev->doorbell.num_kernel_doorbells == 0)
1178 			return -EINVAL;
1179 
1180 		/* For Vega, reserve and map two pages on doorbell BAR since SDMA
1181 		 * paging queue doorbell use the second page. The
1182 		 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
1183 		 * doorbells are in the first page. So with paging queue enabled,
1184 		 * the max num_kernel_doorbells should + 1 page (0x400 in dword)
1185 		 */
1186 		if (adev->ip_versions[SDMA0_HWIP][0] >= IP_VERSION(4, 0, 0) &&
1187 		    adev->ip_versions[SDMA0_HWIP][0] < IP_VERSION(4, 2, 0))
1188 			adev->doorbell.num_kernel_doorbells += 0x400;
1189 	}
1190 
1191 	adev->doorbell.ptr = ioremap(adev->doorbell.base,
1192 				     adev->doorbell.num_kernel_doorbells *
1193 				     sizeof(u32));
1194 	if (adev->doorbell.ptr == NULL)
1195 		return -ENOMEM;
1196 
1197 	return 0;
1198 }
1199 
1200 /**
1201  * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
1202  *
1203  * @adev: amdgpu_device pointer
1204  *
1205  * Tear down doorbell driver information (CIK)
1206  */
1207 static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
1208 {
1209 	iounmap(adev->doorbell.ptr);
1210 	adev->doorbell.ptr = NULL;
1211 }
1212 
1213 
1214 
1215 /*
1216  * amdgpu_device_wb_*()
1217  * Writeback is the method by which the GPU updates special pages in memory
1218  * with the status of certain GPU events (fences, ring pointers,etc.).
1219  */
1220 
1221 /**
1222  * amdgpu_device_wb_fini - Disable Writeback and free memory
1223  *
1224  * @adev: amdgpu_device pointer
1225  *
1226  * Disables Writeback and frees the Writeback memory (all asics).
1227  * Used at driver shutdown.
1228  */
1229 static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
1230 {
1231 	if (adev->wb.wb_obj) {
1232 		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1233 				      &adev->wb.gpu_addr,
1234 				      (void **)&adev->wb.wb);
1235 		adev->wb.wb_obj = NULL;
1236 	}
1237 }
1238 
1239 /**
1240  * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
1241  *
1242  * @adev: amdgpu_device pointer
1243  *
1244  * Initializes writeback and allocates writeback memory (all asics).
1245  * Used at driver startup.
1246  * Returns 0 on success or an -error on failure.
1247  */
1248 static int amdgpu_device_wb_init(struct amdgpu_device *adev)
1249 {
1250 	int r;
1251 
1252 	if (adev->wb.wb_obj == NULL) {
1253 		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1254 		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
1255 					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1256 					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
1257 					    (void **)&adev->wb.wb);
1258 		if (r) {
1259 			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1260 			return r;
1261 		}
1262 
1263 		adev->wb.num_wb = AMDGPU_MAX_WB;
1264 		memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1265 
1266 		/* clear wb memory */
1267 		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
1268 	}
1269 
1270 	return 0;
1271 }
1272 
1273 /**
1274  * amdgpu_device_wb_get - Allocate a wb entry
1275  *
1276  * @adev: amdgpu_device pointer
1277  * @wb: wb index
1278  *
1279  * Allocate a wb slot for use by the driver (all asics).
1280  * Returns 0 on success or -EINVAL on failure.
1281  */
1282 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
1283 {
1284 	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
1285 
1286 	if (offset < adev->wb.num_wb) {
1287 		__set_bit(offset, adev->wb.used);
1288 		*wb = offset << 3; /* convert to dw offset */
1289 		return 0;
1290 	} else {
1291 		return -EINVAL;
1292 	}
1293 }
1294 
1295 /**
1296  * amdgpu_device_wb_free - Free a wb entry
1297  *
1298  * @adev: amdgpu_device pointer
1299  * @wb: wb index
1300  *
1301  * Free a wb slot allocated for use by the driver (all asics)
1302  */
1303 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
1304 {
1305 	wb >>= 3;
1306 	if (wb < adev->wb.num_wb)
1307 		__clear_bit(wb, adev->wb.used);
1308 }
1309 
1310 /**
1311  * amdgpu_device_resize_fb_bar - try to resize FB BAR
1312  *
1313  * @adev: amdgpu_device pointer
1314  *
1315  * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1316  * to fail, but if any of the BARs is not accessible after the size we abort
1317  * driver loading by returning -ENODEV.
1318  */
1319 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1320 {
1321 	int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
1322 	struct pci_bus *root;
1323 	struct resource *res;
1324 	unsigned i;
1325 	u16 cmd;
1326 	int r;
1327 
1328 	/* Bypass for VF */
1329 	if (amdgpu_sriov_vf(adev))
1330 		return 0;
1331 
1332 	/* skip if the bios has already enabled large BAR */
1333 	if (adev->gmc.real_vram_size &&
1334 	    (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1335 		return 0;
1336 
1337 	/* Check if the root BUS has 64bit memory resources */
1338 	root = adev->pdev->bus;
1339 	while (root->parent)
1340 		root = root->parent;
1341 
1342 	pci_bus_for_each_resource(root, res, i) {
1343 		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
1344 		    res->start > 0x100000000ull)
1345 			break;
1346 	}
1347 
1348 	/* Trying to resize is pointless without a root hub window above 4GB */
1349 	if (!res)
1350 		return 0;
1351 
1352 	/* Limit the BAR size to what is available */
1353 	rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1354 			rbar_size);
1355 
1356 	/* Disable memory decoding while we change the BAR addresses and size */
1357 	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1358 	pci_write_config_word(adev->pdev, PCI_COMMAND,
1359 			      cmd & ~PCI_COMMAND_MEMORY);
1360 
1361 	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
1362 	amdgpu_device_doorbell_fini(adev);
1363 	if (adev->asic_type >= CHIP_BONAIRE)
1364 		pci_release_resource(adev->pdev, 2);
1365 
1366 	pci_release_resource(adev->pdev, 0);
1367 
1368 	r = pci_resize_resource(adev->pdev, 0, rbar_size);
1369 	if (r == -ENOSPC)
1370 		DRM_INFO("Not enough PCI address space for a large BAR.");
1371 	else if (r && r != -ENOTSUPP)
1372 		DRM_ERROR("Problem resizing BAR0 (%d).", r);
1373 
1374 	pci_assign_unassigned_bus_resources(adev->pdev->bus);
1375 
1376 	/* When the doorbell or fb BAR isn't available we have no chance of
1377 	 * using the device.
1378 	 */
1379 	r = amdgpu_device_doorbell_init(adev);
1380 	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1381 		return -ENODEV;
1382 
1383 	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1384 
1385 	return 0;
1386 }
1387 
1388 static bool amdgpu_device_read_bios(struct amdgpu_device *adev)
1389 {
1390 	if (hweight32(adev->aid_mask) && (adev->flags & AMD_IS_APU)) {
1391 		return false;
1392 	}
1393 
1394 	return true;
1395 }
1396 
1397 /*
1398  * GPU helpers function.
1399  */
1400 /**
1401  * amdgpu_device_need_post - check if the hw need post or not
1402  *
1403  * @adev: amdgpu_device pointer
1404  *
1405  * Check if the asic has been initialized (all asics) at driver startup
1406  * or post is needed if  hw reset is performed.
1407  * Returns true if need or false if not.
1408  */
1409 bool amdgpu_device_need_post(struct amdgpu_device *adev)
1410 {
1411 	uint32_t reg;
1412 
1413 	if (amdgpu_sriov_vf(adev))
1414 		return false;
1415 
1416 	if (!amdgpu_device_read_bios(adev))
1417 		return false;
1418 
1419 	if (amdgpu_passthrough(adev)) {
1420 		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1421 		 * some old smc fw still need driver do vPost otherwise gpu hang, while
1422 		 * those smc fw version above 22.15 doesn't have this flaw, so we force
1423 		 * vpost executed for smc version below 22.15
1424 		 */
1425 		if (adev->asic_type == CHIP_FIJI) {
1426 			int err;
1427 			uint32_t fw_ver;
1428 			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1429 			/* force vPost if error occured */
1430 			if (err)
1431 				return true;
1432 
1433 			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1434 			if (fw_ver < 0x00160e00)
1435 				return true;
1436 		}
1437 	}
1438 
1439 	/* Don't post if we need to reset whole hive on init */
1440 	if (adev->gmc.xgmi.pending_reset)
1441 		return false;
1442 
1443 	if (adev->has_hw_reset) {
1444 		adev->has_hw_reset = false;
1445 		return true;
1446 	}
1447 
1448 	/* bios scratch used on CIK+ */
1449 	if (adev->asic_type >= CHIP_BONAIRE)
1450 		return amdgpu_atombios_scratch_need_asic_init(adev);
1451 
1452 	/* check MEM_SIZE for older asics */
1453 	reg = amdgpu_asic_get_config_memsize(adev);
1454 
1455 	if ((reg != 0) && (reg != 0xffffffff))
1456 		return false;
1457 
1458 	return true;
1459 }
1460 
1461 /**
1462  * amdgpu_device_should_use_aspm - check if the device should program ASPM
1463  *
1464  * @adev: amdgpu_device pointer
1465  *
1466  * Confirm whether the module parameter and pcie bridge agree that ASPM should
1467  * be set for this device.
1468  *
1469  * Returns true if it should be used or false if not.
1470  */
1471 bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev)
1472 {
1473 	switch (amdgpu_aspm) {
1474 	case -1:
1475 		break;
1476 	case 0:
1477 		return false;
1478 	case 1:
1479 		return true;
1480 	default:
1481 		return false;
1482 	}
1483 	return pcie_aspm_enabled(adev->pdev);
1484 }
1485 
1486 bool amdgpu_device_aspm_support_quirk(void)
1487 {
1488 #if IS_ENABLED(CONFIG_X86)
1489 	struct cpuinfo_x86 *c = &cpu_data(0);
1490 
1491 	return !(c->x86 == 6 && c->x86_model == INTEL_FAM6_ALDERLAKE);
1492 #else
1493 	return true;
1494 #endif
1495 }
1496 
1497 /* if we get transitioned to only one device, take VGA back */
1498 /**
1499  * amdgpu_device_vga_set_decode - enable/disable vga decode
1500  *
1501  * @pdev: PCI device pointer
1502  * @state: enable/disable vga decode
1503  *
1504  * Enable/disable vga decode (all asics).
1505  * Returns VGA resource flags.
1506  */
1507 static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1508 		bool state)
1509 {
1510 	struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
1511 	amdgpu_asic_set_vga_state(adev, state);
1512 	if (state)
1513 		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1514 		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1515 	else
1516 		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1517 }
1518 
1519 /**
1520  * amdgpu_device_check_block_size - validate the vm block size
1521  *
1522  * @adev: amdgpu_device pointer
1523  *
1524  * Validates the vm block size specified via module parameter.
1525  * The vm block size defines number of bits in page table versus page directory,
1526  * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1527  * page table and the remaining bits are in the page directory.
1528  */
1529 static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1530 {
1531 	/* defines number of bits in page table versus page directory,
1532 	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1533 	 * page table and the remaining bits are in the page directory */
1534 	if (amdgpu_vm_block_size == -1)
1535 		return;
1536 
1537 	if (amdgpu_vm_block_size < 9) {
1538 		dev_warn(adev->dev, "VM page table size (%d) too small\n",
1539 			 amdgpu_vm_block_size);
1540 		amdgpu_vm_block_size = -1;
1541 	}
1542 }
1543 
1544 /**
1545  * amdgpu_device_check_vm_size - validate the vm size
1546  *
1547  * @adev: amdgpu_device pointer
1548  *
1549  * Validates the vm size in GB specified via module parameter.
1550  * The VM size is the size of the GPU virtual memory space in GB.
1551  */
1552 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1553 {
1554 	/* no need to check the default value */
1555 	if (amdgpu_vm_size == -1)
1556 		return;
1557 
1558 	if (amdgpu_vm_size < 1) {
1559 		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1560 			 amdgpu_vm_size);
1561 		amdgpu_vm_size = -1;
1562 	}
1563 }
1564 
1565 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1566 {
1567 	struct sysinfo si;
1568 	bool is_os_64 = (sizeof(void *) == 8);
1569 	uint64_t total_memory;
1570 	uint64_t dram_size_seven_GB = 0x1B8000000;
1571 	uint64_t dram_size_three_GB = 0xB8000000;
1572 
1573 	if (amdgpu_smu_memory_pool_size == 0)
1574 		return;
1575 
1576 	if (!is_os_64) {
1577 		DRM_WARN("Not 64-bit OS, feature not supported\n");
1578 		goto def_value;
1579 	}
1580 	si_meminfo(&si);
1581 	total_memory = (uint64_t)si.totalram * si.mem_unit;
1582 
1583 	if ((amdgpu_smu_memory_pool_size == 1) ||
1584 		(amdgpu_smu_memory_pool_size == 2)) {
1585 		if (total_memory < dram_size_three_GB)
1586 			goto def_value1;
1587 	} else if ((amdgpu_smu_memory_pool_size == 4) ||
1588 		(amdgpu_smu_memory_pool_size == 8)) {
1589 		if (total_memory < dram_size_seven_GB)
1590 			goto def_value1;
1591 	} else {
1592 		DRM_WARN("Smu memory pool size not supported\n");
1593 		goto def_value;
1594 	}
1595 	adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1596 
1597 	return;
1598 
1599 def_value1:
1600 	DRM_WARN("No enough system memory\n");
1601 def_value:
1602 	adev->pm.smu_prv_buffer_size = 0;
1603 }
1604 
1605 static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
1606 {
1607 	if (!(adev->flags & AMD_IS_APU) ||
1608 	    adev->asic_type < CHIP_RAVEN)
1609 		return 0;
1610 
1611 	switch (adev->asic_type) {
1612 	case CHIP_RAVEN:
1613 		if (adev->pdev->device == 0x15dd)
1614 			adev->apu_flags |= AMD_APU_IS_RAVEN;
1615 		if (adev->pdev->device == 0x15d8)
1616 			adev->apu_flags |= AMD_APU_IS_PICASSO;
1617 		break;
1618 	case CHIP_RENOIR:
1619 		if ((adev->pdev->device == 0x1636) ||
1620 		    (adev->pdev->device == 0x164c))
1621 			adev->apu_flags |= AMD_APU_IS_RENOIR;
1622 		else
1623 			adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1624 		break;
1625 	case CHIP_VANGOGH:
1626 		adev->apu_flags |= AMD_APU_IS_VANGOGH;
1627 		break;
1628 	case CHIP_YELLOW_CARP:
1629 		break;
1630 	case CHIP_CYAN_SKILLFISH:
1631 		if ((adev->pdev->device == 0x13FE) ||
1632 		    (adev->pdev->device == 0x143F))
1633 			adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
1634 		break;
1635 	default:
1636 		break;
1637 	}
1638 
1639 	return 0;
1640 }
1641 
1642 /**
1643  * amdgpu_device_check_arguments - validate module params
1644  *
1645  * @adev: amdgpu_device pointer
1646  *
1647  * Validates certain module parameters and updates
1648  * the associated values used by the driver (all asics).
1649  */
1650 static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
1651 {
1652 	if (amdgpu_sched_jobs < 4) {
1653 		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1654 			 amdgpu_sched_jobs);
1655 		amdgpu_sched_jobs = 4;
1656 	} else if (!is_power_of_2(amdgpu_sched_jobs)) {
1657 		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1658 			 amdgpu_sched_jobs);
1659 		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1660 	}
1661 
1662 	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1663 		/* gart size must be greater or equal to 32M */
1664 		dev_warn(adev->dev, "gart size (%d) too small\n",
1665 			 amdgpu_gart_size);
1666 		amdgpu_gart_size = -1;
1667 	}
1668 
1669 	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1670 		/* gtt size must be greater or equal to 32M */
1671 		dev_warn(adev->dev, "gtt size (%d) too small\n",
1672 				 amdgpu_gtt_size);
1673 		amdgpu_gtt_size = -1;
1674 	}
1675 
1676 	/* valid range is between 4 and 9 inclusive */
1677 	if (amdgpu_vm_fragment_size != -1 &&
1678 	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1679 		dev_warn(adev->dev, "valid range is between 4 and 9\n");
1680 		amdgpu_vm_fragment_size = -1;
1681 	}
1682 
1683 	if (amdgpu_sched_hw_submission < 2) {
1684 		dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1685 			 amdgpu_sched_hw_submission);
1686 		amdgpu_sched_hw_submission = 2;
1687 	} else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1688 		dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1689 			 amdgpu_sched_hw_submission);
1690 		amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1691 	}
1692 
1693 	if (amdgpu_reset_method < -1 || amdgpu_reset_method > 4) {
1694 		dev_warn(adev->dev, "invalid option for reset method, reverting to default\n");
1695 		amdgpu_reset_method = -1;
1696 	}
1697 
1698 	amdgpu_device_check_smu_prv_buffer_size(adev);
1699 
1700 	amdgpu_device_check_vm_size(adev);
1701 
1702 	amdgpu_device_check_block_size(adev);
1703 
1704 	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1705 
1706 	return 0;
1707 }
1708 
1709 /**
1710  * amdgpu_switcheroo_set_state - set switcheroo state
1711  *
1712  * @pdev: pci dev pointer
1713  * @state: vga_switcheroo state
1714  *
1715  * Callback for the switcheroo driver.  Suspends or resumes
1716  * the asics before or after it is powered up using ACPI methods.
1717  */
1718 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1719 					enum vga_switcheroo_state state)
1720 {
1721 	struct drm_device *dev = pci_get_drvdata(pdev);
1722 	int r;
1723 
1724 	if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
1725 		return;
1726 
1727 	if (state == VGA_SWITCHEROO_ON) {
1728 		pr_info("switched on\n");
1729 		/* don't suspend or resume card normally */
1730 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1731 
1732 		pci_set_power_state(pdev, PCI_D0);
1733 		amdgpu_device_load_pci_state(pdev);
1734 		r = pci_enable_device(pdev);
1735 		if (r)
1736 			DRM_WARN("pci_enable_device failed (%d)\n", r);
1737 		amdgpu_device_resume(dev, true);
1738 
1739 		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1740 	} else {
1741 		pr_info("switched off\n");
1742 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1743 		amdgpu_device_suspend(dev, true);
1744 		amdgpu_device_cache_pci_state(pdev);
1745 		/* Shut down the device */
1746 		pci_disable_device(pdev);
1747 		pci_set_power_state(pdev, PCI_D3cold);
1748 		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1749 	}
1750 }
1751 
1752 /**
1753  * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1754  *
1755  * @pdev: pci dev pointer
1756  *
1757  * Callback for the switcheroo driver.  Check of the switcheroo
1758  * state can be changed.
1759  * Returns true if the state can be changed, false if not.
1760  */
1761 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1762 {
1763 	struct drm_device *dev = pci_get_drvdata(pdev);
1764 
1765 	/*
1766 	* FIXME: open_count is protected by drm_global_mutex but that would lead to
1767 	* locking inversion with the driver load path. And the access here is
1768 	* completely racy anyway. So don't bother with locking for now.
1769 	*/
1770 	return atomic_read(&dev->open_count) == 0;
1771 }
1772 
1773 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1774 	.set_gpu_state = amdgpu_switcheroo_set_state,
1775 	.reprobe = NULL,
1776 	.can_switch = amdgpu_switcheroo_can_switch,
1777 };
1778 
1779 /**
1780  * amdgpu_device_ip_set_clockgating_state - set the CG state
1781  *
1782  * @dev: amdgpu_device pointer
1783  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1784  * @state: clockgating state (gate or ungate)
1785  *
1786  * Sets the requested clockgating state for all instances of
1787  * the hardware IP specified.
1788  * Returns the error code from the last instance.
1789  */
1790 int amdgpu_device_ip_set_clockgating_state(void *dev,
1791 					   enum amd_ip_block_type block_type,
1792 					   enum amd_clockgating_state state)
1793 {
1794 	struct amdgpu_device *adev = dev;
1795 	int i, r = 0;
1796 
1797 	for (i = 0; i < adev->num_ip_blocks; i++) {
1798 		if (!adev->ip_blocks[i].status.valid)
1799 			continue;
1800 		if (adev->ip_blocks[i].version->type != block_type)
1801 			continue;
1802 		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1803 			continue;
1804 		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1805 			(void *)adev, state);
1806 		if (r)
1807 			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1808 				  adev->ip_blocks[i].version->funcs->name, r);
1809 	}
1810 	return r;
1811 }
1812 
1813 /**
1814  * amdgpu_device_ip_set_powergating_state - set the PG state
1815  *
1816  * @dev: amdgpu_device pointer
1817  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1818  * @state: powergating state (gate or ungate)
1819  *
1820  * Sets the requested powergating state for all instances of
1821  * the hardware IP specified.
1822  * Returns the error code from the last instance.
1823  */
1824 int amdgpu_device_ip_set_powergating_state(void *dev,
1825 					   enum amd_ip_block_type block_type,
1826 					   enum amd_powergating_state state)
1827 {
1828 	struct amdgpu_device *adev = dev;
1829 	int i, r = 0;
1830 
1831 	for (i = 0; i < adev->num_ip_blocks; i++) {
1832 		if (!adev->ip_blocks[i].status.valid)
1833 			continue;
1834 		if (adev->ip_blocks[i].version->type != block_type)
1835 			continue;
1836 		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1837 			continue;
1838 		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1839 			(void *)adev, state);
1840 		if (r)
1841 			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1842 				  adev->ip_blocks[i].version->funcs->name, r);
1843 	}
1844 	return r;
1845 }
1846 
1847 /**
1848  * amdgpu_device_ip_get_clockgating_state - get the CG state
1849  *
1850  * @adev: amdgpu_device pointer
1851  * @flags: clockgating feature flags
1852  *
1853  * Walks the list of IPs on the device and updates the clockgating
1854  * flags for each IP.
1855  * Updates @flags with the feature flags for each hardware IP where
1856  * clockgating is enabled.
1857  */
1858 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
1859 					    u64 *flags)
1860 {
1861 	int i;
1862 
1863 	for (i = 0; i < adev->num_ip_blocks; i++) {
1864 		if (!adev->ip_blocks[i].status.valid)
1865 			continue;
1866 		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1867 			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1868 	}
1869 }
1870 
1871 /**
1872  * amdgpu_device_ip_wait_for_idle - wait for idle
1873  *
1874  * @adev: amdgpu_device pointer
1875  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1876  *
1877  * Waits for the request hardware IP to be idle.
1878  * Returns 0 for success or a negative error code on failure.
1879  */
1880 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1881 				   enum amd_ip_block_type block_type)
1882 {
1883 	int i, r;
1884 
1885 	for (i = 0; i < adev->num_ip_blocks; i++) {
1886 		if (!adev->ip_blocks[i].status.valid)
1887 			continue;
1888 		if (adev->ip_blocks[i].version->type == block_type) {
1889 			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1890 			if (r)
1891 				return r;
1892 			break;
1893 		}
1894 	}
1895 	return 0;
1896 
1897 }
1898 
1899 /**
1900  * amdgpu_device_ip_is_idle - is the hardware IP idle
1901  *
1902  * @adev: amdgpu_device pointer
1903  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1904  *
1905  * Check if the hardware IP is idle or not.
1906  * Returns true if it the IP is idle, false if not.
1907  */
1908 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1909 			      enum amd_ip_block_type block_type)
1910 {
1911 	int i;
1912 
1913 	for (i = 0; i < adev->num_ip_blocks; i++) {
1914 		if (!adev->ip_blocks[i].status.valid)
1915 			continue;
1916 		if (adev->ip_blocks[i].version->type == block_type)
1917 			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1918 	}
1919 	return true;
1920 
1921 }
1922 
1923 /**
1924  * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1925  *
1926  * @adev: amdgpu_device pointer
1927  * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1928  *
1929  * Returns a pointer to the hardware IP block structure
1930  * if it exists for the asic, otherwise NULL.
1931  */
1932 struct amdgpu_ip_block *
1933 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1934 			      enum amd_ip_block_type type)
1935 {
1936 	int i;
1937 
1938 	for (i = 0; i < adev->num_ip_blocks; i++)
1939 		if (adev->ip_blocks[i].version->type == type)
1940 			return &adev->ip_blocks[i];
1941 
1942 	return NULL;
1943 }
1944 
1945 /**
1946  * amdgpu_device_ip_block_version_cmp
1947  *
1948  * @adev: amdgpu_device pointer
1949  * @type: enum amd_ip_block_type
1950  * @major: major version
1951  * @minor: minor version
1952  *
1953  * return 0 if equal or greater
1954  * return 1 if smaller or the ip_block doesn't exist
1955  */
1956 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1957 				       enum amd_ip_block_type type,
1958 				       u32 major, u32 minor)
1959 {
1960 	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
1961 
1962 	if (ip_block && ((ip_block->version->major > major) ||
1963 			((ip_block->version->major == major) &&
1964 			(ip_block->version->minor >= minor))))
1965 		return 0;
1966 
1967 	return 1;
1968 }
1969 
1970 /**
1971  * amdgpu_device_ip_block_add
1972  *
1973  * @adev: amdgpu_device pointer
1974  * @ip_block_version: pointer to the IP to add
1975  *
1976  * Adds the IP block driver information to the collection of IPs
1977  * on the asic.
1978  */
1979 int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1980 			       const struct amdgpu_ip_block_version *ip_block_version)
1981 {
1982 	if (!ip_block_version)
1983 		return -EINVAL;
1984 
1985 	switch (ip_block_version->type) {
1986 	case AMD_IP_BLOCK_TYPE_VCN:
1987 		if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
1988 			return 0;
1989 		break;
1990 	case AMD_IP_BLOCK_TYPE_JPEG:
1991 		if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
1992 			return 0;
1993 		break;
1994 	default:
1995 		break;
1996 	}
1997 
1998 	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1999 		  ip_block_version->funcs->name);
2000 
2001 	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
2002 
2003 	return 0;
2004 }
2005 
2006 /**
2007  * amdgpu_device_enable_virtual_display - enable virtual display feature
2008  *
2009  * @adev: amdgpu_device pointer
2010  *
2011  * Enabled the virtual display feature if the user has enabled it via
2012  * the module parameter virtual_display.  This feature provides a virtual
2013  * display hardware on headless boards or in virtualized environments.
2014  * This function parses and validates the configuration string specified by
2015  * the user and configues the virtual display configuration (number of
2016  * virtual connectors, crtcs, etc.) specified.
2017  */
2018 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
2019 {
2020 	adev->enable_virtual_display = false;
2021 
2022 	if (amdgpu_virtual_display) {
2023 		const char *pci_address_name = pci_name(adev->pdev);
2024 		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
2025 
2026 		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
2027 		pciaddstr_tmp = pciaddstr;
2028 		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
2029 			pciaddname = strsep(&pciaddname_tmp, ",");
2030 			if (!strcmp("all", pciaddname)
2031 			    || !strcmp(pci_address_name, pciaddname)) {
2032 				long num_crtc;
2033 				int res = -1;
2034 
2035 				adev->enable_virtual_display = true;
2036 
2037 				if (pciaddname_tmp)
2038 					res = kstrtol(pciaddname_tmp, 10,
2039 						      &num_crtc);
2040 
2041 				if (!res) {
2042 					if (num_crtc < 1)
2043 						num_crtc = 1;
2044 					if (num_crtc > 6)
2045 						num_crtc = 6;
2046 					adev->mode_info.num_crtc = num_crtc;
2047 				} else {
2048 					adev->mode_info.num_crtc = 1;
2049 				}
2050 				break;
2051 			}
2052 		}
2053 
2054 		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
2055 			 amdgpu_virtual_display, pci_address_name,
2056 			 adev->enable_virtual_display, adev->mode_info.num_crtc);
2057 
2058 		kfree(pciaddstr);
2059 	}
2060 }
2061 
2062 void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev)
2063 {
2064 	if (amdgpu_sriov_vf(adev) && !adev->enable_virtual_display) {
2065 		adev->mode_info.num_crtc = 1;
2066 		adev->enable_virtual_display = true;
2067 		DRM_INFO("virtual_display:%d, num_crtc:%d\n",
2068 			 adev->enable_virtual_display, adev->mode_info.num_crtc);
2069 	}
2070 }
2071 
2072 /**
2073  * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
2074  *
2075  * @adev: amdgpu_device pointer
2076  *
2077  * Parses the asic configuration parameters specified in the gpu info
2078  * firmware and makes them availale to the driver for use in configuring
2079  * the asic.
2080  * Returns 0 on success, -EINVAL on failure.
2081  */
2082 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
2083 {
2084 	const char *chip_name;
2085 	char fw_name[40];
2086 	int err;
2087 	const struct gpu_info_firmware_header_v1_0 *hdr;
2088 
2089 	adev->firmware.gpu_info_fw = NULL;
2090 
2091 	if (adev->mman.discovery_bin) {
2092 		/*
2093 		 * FIXME: The bounding box is still needed by Navi12, so
2094 		 * temporarily read it from gpu_info firmware. Should be dropped
2095 		 * when DAL no longer needs it.
2096 		 */
2097 		if (adev->asic_type != CHIP_NAVI12)
2098 			return 0;
2099 	}
2100 
2101 	switch (adev->asic_type) {
2102 	default:
2103 		return 0;
2104 	case CHIP_VEGA10:
2105 		chip_name = "vega10";
2106 		break;
2107 	case CHIP_VEGA12:
2108 		chip_name = "vega12";
2109 		break;
2110 	case CHIP_RAVEN:
2111 		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
2112 			chip_name = "raven2";
2113 		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
2114 			chip_name = "picasso";
2115 		else
2116 			chip_name = "raven";
2117 		break;
2118 	case CHIP_ARCTURUS:
2119 		chip_name = "arcturus";
2120 		break;
2121 	case CHIP_NAVI12:
2122 		chip_name = "navi12";
2123 		break;
2124 	}
2125 
2126 	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
2127 	err = amdgpu_ucode_request(adev, &adev->firmware.gpu_info_fw, fw_name);
2128 	if (err) {
2129 		dev_err(adev->dev,
2130 			"Failed to get gpu_info firmware \"%s\"\n",
2131 			fw_name);
2132 		goto out;
2133 	}
2134 
2135 	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
2136 	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
2137 
2138 	switch (hdr->version_major) {
2139 	case 1:
2140 	{
2141 		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
2142 			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
2143 								le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2144 
2145 		/*
2146 		 * Should be droped when DAL no longer needs it.
2147 		 */
2148 		if (adev->asic_type == CHIP_NAVI12)
2149 			goto parse_soc_bounding_box;
2150 
2151 		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
2152 		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
2153 		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
2154 		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
2155 		adev->gfx.config.max_texture_channel_caches =
2156 			le32_to_cpu(gpu_info_fw->gc_num_tccs);
2157 		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
2158 		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
2159 		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
2160 		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
2161 		adev->gfx.config.double_offchip_lds_buf =
2162 			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
2163 		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
2164 		adev->gfx.cu_info.max_waves_per_simd =
2165 			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
2166 		adev->gfx.cu_info.max_scratch_slots_per_cu =
2167 			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
2168 		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
2169 		if (hdr->version_minor >= 1) {
2170 			const struct gpu_info_firmware_v1_1 *gpu_info_fw =
2171 				(const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
2172 									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2173 			adev->gfx.config.num_sc_per_sh =
2174 				le32_to_cpu(gpu_info_fw->num_sc_per_sh);
2175 			adev->gfx.config.num_packer_per_sc =
2176 				le32_to_cpu(gpu_info_fw->num_packer_per_sc);
2177 		}
2178 
2179 parse_soc_bounding_box:
2180 		/*
2181 		 * soc bounding box info is not integrated in disocovery table,
2182 		 * we always need to parse it from gpu info firmware if needed.
2183 		 */
2184 		if (hdr->version_minor == 2) {
2185 			const struct gpu_info_firmware_v1_2 *gpu_info_fw =
2186 				(const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
2187 									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2188 			adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
2189 		}
2190 		break;
2191 	}
2192 	default:
2193 		dev_err(adev->dev,
2194 			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2195 		err = -EINVAL;
2196 		goto out;
2197 	}
2198 out:
2199 	return err;
2200 }
2201 
2202 /**
2203  * amdgpu_device_ip_early_init - run early init for hardware IPs
2204  *
2205  * @adev: amdgpu_device pointer
2206  *
2207  * Early initialization pass for hardware IPs.  The hardware IPs that make
2208  * up each asic are discovered each IP's early_init callback is run.  This
2209  * is the first stage in initializing the asic.
2210  * Returns 0 on success, negative error code on failure.
2211  */
2212 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
2213 {
2214 	struct drm_device *dev = adev_to_drm(adev);
2215 	struct pci_dev *parent;
2216 	int i, r;
2217 	bool total;
2218 
2219 	amdgpu_device_enable_virtual_display(adev);
2220 
2221 	if (amdgpu_sriov_vf(adev)) {
2222 		r = amdgpu_virt_request_full_gpu(adev, true);
2223 		if (r)
2224 			return r;
2225 	}
2226 
2227 	switch (adev->asic_type) {
2228 #ifdef CONFIG_DRM_AMDGPU_SI
2229 	case CHIP_VERDE:
2230 	case CHIP_TAHITI:
2231 	case CHIP_PITCAIRN:
2232 	case CHIP_OLAND:
2233 	case CHIP_HAINAN:
2234 		adev->family = AMDGPU_FAMILY_SI;
2235 		r = si_set_ip_blocks(adev);
2236 		if (r)
2237 			return r;
2238 		break;
2239 #endif
2240 #ifdef CONFIG_DRM_AMDGPU_CIK
2241 	case CHIP_BONAIRE:
2242 	case CHIP_HAWAII:
2243 	case CHIP_KAVERI:
2244 	case CHIP_KABINI:
2245 	case CHIP_MULLINS:
2246 		if (adev->flags & AMD_IS_APU)
2247 			adev->family = AMDGPU_FAMILY_KV;
2248 		else
2249 			adev->family = AMDGPU_FAMILY_CI;
2250 
2251 		r = cik_set_ip_blocks(adev);
2252 		if (r)
2253 			return r;
2254 		break;
2255 #endif
2256 	case CHIP_TOPAZ:
2257 	case CHIP_TONGA:
2258 	case CHIP_FIJI:
2259 	case CHIP_POLARIS10:
2260 	case CHIP_POLARIS11:
2261 	case CHIP_POLARIS12:
2262 	case CHIP_VEGAM:
2263 	case CHIP_CARRIZO:
2264 	case CHIP_STONEY:
2265 		if (adev->flags & AMD_IS_APU)
2266 			adev->family = AMDGPU_FAMILY_CZ;
2267 		else
2268 			adev->family = AMDGPU_FAMILY_VI;
2269 
2270 		r = vi_set_ip_blocks(adev);
2271 		if (r)
2272 			return r;
2273 		break;
2274 	default:
2275 		r = amdgpu_discovery_set_ip_blocks(adev);
2276 		if (r)
2277 			return r;
2278 		break;
2279 	}
2280 
2281 	if (amdgpu_has_atpx() &&
2282 	    (amdgpu_is_atpx_hybrid() ||
2283 	     amdgpu_has_atpx_dgpu_power_cntl()) &&
2284 	    ((adev->flags & AMD_IS_APU) == 0) &&
2285 	    !pci_is_thunderbolt_attached(to_pci_dev(dev->dev)))
2286 		adev->flags |= AMD_IS_PX;
2287 
2288 	if (!(adev->flags & AMD_IS_APU)) {
2289 		parent = pci_upstream_bridge(adev->pdev);
2290 		adev->has_pr3 = parent ? pci_pr3_present(parent) : false;
2291 	}
2292 
2293 
2294 	adev->pm.pp_feature = amdgpu_pp_feature_mask;
2295 	if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
2296 		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2297 	if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2298 		adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
2299 
2300 	total = true;
2301 	for (i = 0; i < adev->num_ip_blocks; i++) {
2302 		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
2303 			DRM_WARN("disabled ip block: %d <%s>\n",
2304 				  i, adev->ip_blocks[i].version->funcs->name);
2305 			adev->ip_blocks[i].status.valid = false;
2306 		} else {
2307 			if (adev->ip_blocks[i].version->funcs->early_init) {
2308 				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2309 				if (r == -ENOENT) {
2310 					adev->ip_blocks[i].status.valid = false;
2311 				} else if (r) {
2312 					DRM_ERROR("early_init of IP block <%s> failed %d\n",
2313 						  adev->ip_blocks[i].version->funcs->name, r);
2314 					total = false;
2315 				} else {
2316 					adev->ip_blocks[i].status.valid = true;
2317 				}
2318 			} else {
2319 				adev->ip_blocks[i].status.valid = true;
2320 			}
2321 		}
2322 		/* get the vbios after the asic_funcs are set up */
2323 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2324 			r = amdgpu_device_parse_gpu_info_fw(adev);
2325 			if (r)
2326 				return r;
2327 
2328 			/* Read BIOS */
2329 			if (amdgpu_device_read_bios(adev)) {
2330 				if (!amdgpu_get_bios(adev))
2331 					return -EINVAL;
2332 
2333 				r = amdgpu_atombios_init(adev);
2334 				if (r) {
2335 					dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2336 					amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2337 					return r;
2338 				}
2339 			}
2340 
2341 			/*get pf2vf msg info at it's earliest time*/
2342 			if (amdgpu_sriov_vf(adev))
2343 				amdgpu_virt_init_data_exchange(adev);
2344 
2345 		}
2346 	}
2347 	if (!total)
2348 		return -ENODEV;
2349 
2350 	amdgpu_amdkfd_device_probe(adev);
2351 	adev->cg_flags &= amdgpu_cg_mask;
2352 	adev->pg_flags &= amdgpu_pg_mask;
2353 
2354 	return 0;
2355 }
2356 
2357 static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2358 {
2359 	int i, r;
2360 
2361 	for (i = 0; i < adev->num_ip_blocks; i++) {
2362 		if (!adev->ip_blocks[i].status.sw)
2363 			continue;
2364 		if (adev->ip_blocks[i].status.hw)
2365 			continue;
2366 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2367 		    (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
2368 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2369 			r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2370 			if (r) {
2371 				DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2372 					  adev->ip_blocks[i].version->funcs->name, r);
2373 				return r;
2374 			}
2375 			adev->ip_blocks[i].status.hw = true;
2376 		}
2377 	}
2378 
2379 	return 0;
2380 }
2381 
2382 static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2383 {
2384 	int i, r;
2385 
2386 	for (i = 0; i < adev->num_ip_blocks; i++) {
2387 		if (!adev->ip_blocks[i].status.sw)
2388 			continue;
2389 		if (adev->ip_blocks[i].status.hw)
2390 			continue;
2391 		r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2392 		if (r) {
2393 			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2394 				  adev->ip_blocks[i].version->funcs->name, r);
2395 			return r;
2396 		}
2397 		adev->ip_blocks[i].status.hw = true;
2398 	}
2399 
2400 	return 0;
2401 }
2402 
2403 static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2404 {
2405 	int r = 0;
2406 	int i;
2407 	uint32_t smu_version;
2408 
2409 	if (adev->asic_type >= CHIP_VEGA10) {
2410 		for (i = 0; i < adev->num_ip_blocks; i++) {
2411 			if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2412 				continue;
2413 
2414 			if (!adev->ip_blocks[i].status.sw)
2415 				continue;
2416 
2417 			/* no need to do the fw loading again if already done*/
2418 			if (adev->ip_blocks[i].status.hw == true)
2419 				break;
2420 
2421 			if (amdgpu_in_reset(adev) || adev->in_suspend) {
2422 				r = adev->ip_blocks[i].version->funcs->resume(adev);
2423 				if (r) {
2424 					DRM_ERROR("resume of IP block <%s> failed %d\n",
2425 							  adev->ip_blocks[i].version->funcs->name, r);
2426 					return r;
2427 				}
2428 			} else {
2429 				r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2430 				if (r) {
2431 					DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2432 							  adev->ip_blocks[i].version->funcs->name, r);
2433 					return r;
2434 				}
2435 			}
2436 
2437 			adev->ip_blocks[i].status.hw = true;
2438 			break;
2439 		}
2440 	}
2441 
2442 	if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2443 		r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
2444 
2445 	return r;
2446 }
2447 
2448 static int amdgpu_device_init_schedulers(struct amdgpu_device *adev)
2449 {
2450 	long timeout;
2451 	int r, i;
2452 
2453 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2454 		struct amdgpu_ring *ring = adev->rings[i];
2455 
2456 		/* No need to setup the GPU scheduler for rings that don't need it */
2457 		if (!ring || ring->no_scheduler)
2458 			continue;
2459 
2460 		switch (ring->funcs->type) {
2461 		case AMDGPU_RING_TYPE_GFX:
2462 			timeout = adev->gfx_timeout;
2463 			break;
2464 		case AMDGPU_RING_TYPE_COMPUTE:
2465 			timeout = adev->compute_timeout;
2466 			break;
2467 		case AMDGPU_RING_TYPE_SDMA:
2468 			timeout = adev->sdma_timeout;
2469 			break;
2470 		default:
2471 			timeout = adev->video_timeout;
2472 			break;
2473 		}
2474 
2475 		r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
2476 				   ring->num_hw_submission, 0,
2477 				   timeout, adev->reset_domain->wq,
2478 				   ring->sched_score, ring->name,
2479 				   adev->dev);
2480 		if (r) {
2481 			DRM_ERROR("Failed to create scheduler on ring %s.\n",
2482 				  ring->name);
2483 			return r;
2484 		}
2485 	}
2486 
2487 	amdgpu_xcp_update_partition_sched_list(adev);
2488 
2489 	return 0;
2490 }
2491 
2492 
2493 /**
2494  * amdgpu_device_ip_init - run init for hardware IPs
2495  *
2496  * @adev: amdgpu_device pointer
2497  *
2498  * Main initialization pass for hardware IPs.  The list of all the hardware
2499  * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2500  * are run.  sw_init initializes the software state associated with each IP
2501  * and hw_init initializes the hardware associated with each IP.
2502  * Returns 0 on success, negative error code on failure.
2503  */
2504 static int amdgpu_device_ip_init(struct amdgpu_device *adev)
2505 {
2506 	int i, r;
2507 
2508 	r = amdgpu_ras_init(adev);
2509 	if (r)
2510 		return r;
2511 
2512 	for (i = 0; i < adev->num_ip_blocks; i++) {
2513 		if (!adev->ip_blocks[i].status.valid)
2514 			continue;
2515 		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2516 		if (r) {
2517 			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2518 				  adev->ip_blocks[i].version->funcs->name, r);
2519 			goto init_failed;
2520 		}
2521 		adev->ip_blocks[i].status.sw = true;
2522 
2523 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2524 			/* need to do common hw init early so everything is set up for gmc */
2525 			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2526 			if (r) {
2527 				DRM_ERROR("hw_init %d failed %d\n", i, r);
2528 				goto init_failed;
2529 			}
2530 			adev->ip_blocks[i].status.hw = true;
2531 		} else if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2532 			/* need to do gmc hw init early so we can allocate gpu mem */
2533 			/* Try to reserve bad pages early */
2534 			if (amdgpu_sriov_vf(adev))
2535 				amdgpu_virt_exchange_data(adev);
2536 
2537 			r = amdgpu_device_mem_scratch_init(adev);
2538 			if (r) {
2539 				DRM_ERROR("amdgpu_mem_scratch_init failed %d\n", r);
2540 				goto init_failed;
2541 			}
2542 			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2543 			if (r) {
2544 				DRM_ERROR("hw_init %d failed %d\n", i, r);
2545 				goto init_failed;
2546 			}
2547 			r = amdgpu_device_wb_init(adev);
2548 			if (r) {
2549 				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
2550 				goto init_failed;
2551 			}
2552 			adev->ip_blocks[i].status.hw = true;
2553 
2554 			/* right after GMC hw init, we create CSA */
2555 			if (amdgpu_mcbp) {
2556 				r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2557 							       AMDGPU_GEM_DOMAIN_VRAM |
2558 							       AMDGPU_GEM_DOMAIN_GTT,
2559 							       AMDGPU_CSA_SIZE);
2560 				if (r) {
2561 					DRM_ERROR("allocate CSA failed %d\n", r);
2562 					goto init_failed;
2563 				}
2564 			}
2565 		}
2566 	}
2567 
2568 	if (amdgpu_sriov_vf(adev))
2569 		amdgpu_virt_init_data_exchange(adev);
2570 
2571 	r = amdgpu_ib_pool_init(adev);
2572 	if (r) {
2573 		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2574 		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2575 		goto init_failed;
2576 	}
2577 
2578 	r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2579 	if (r)
2580 		goto init_failed;
2581 
2582 	r = amdgpu_device_ip_hw_init_phase1(adev);
2583 	if (r)
2584 		goto init_failed;
2585 
2586 	r = amdgpu_device_fw_loading(adev);
2587 	if (r)
2588 		goto init_failed;
2589 
2590 	r = amdgpu_device_ip_hw_init_phase2(adev);
2591 	if (r)
2592 		goto init_failed;
2593 
2594 	/*
2595 	 * retired pages will be loaded from eeprom and reserved here,
2596 	 * it should be called after amdgpu_device_ip_hw_init_phase2  since
2597 	 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2598 	 * for I2C communication which only true at this point.
2599 	 *
2600 	 * amdgpu_ras_recovery_init may fail, but the upper only cares the
2601 	 * failure from bad gpu situation and stop amdgpu init process
2602 	 * accordingly. For other failed cases, it will still release all
2603 	 * the resource and print error message, rather than returning one
2604 	 * negative value to upper level.
2605 	 *
2606 	 * Note: theoretically, this should be called before all vram allocations
2607 	 * to protect retired page from abusing
2608 	 */
2609 	r = amdgpu_ras_recovery_init(adev);
2610 	if (r)
2611 		goto init_failed;
2612 
2613 	/**
2614 	 * In case of XGMI grab extra reference for reset domain for this device
2615 	 */
2616 	if (adev->gmc.xgmi.num_physical_nodes > 1) {
2617 		if (amdgpu_xgmi_add_device(adev) == 0) {
2618 			if (!amdgpu_sriov_vf(adev)) {
2619 				struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2620 
2621 				if (WARN_ON(!hive)) {
2622 					r = -ENOENT;
2623 					goto init_failed;
2624 				}
2625 
2626 				if (!hive->reset_domain ||
2627 				    !amdgpu_reset_get_reset_domain(hive->reset_domain)) {
2628 					r = -ENOENT;
2629 					amdgpu_put_xgmi_hive(hive);
2630 					goto init_failed;
2631 				}
2632 
2633 				/* Drop the early temporary reset domain we created for device */
2634 				amdgpu_reset_put_reset_domain(adev->reset_domain);
2635 				adev->reset_domain = hive->reset_domain;
2636 				amdgpu_put_xgmi_hive(hive);
2637 			}
2638 		}
2639 	}
2640 
2641 	r = amdgpu_device_init_schedulers(adev);
2642 	if (r)
2643 		goto init_failed;
2644 
2645 	/* Don't init kfd if whole hive need to be reset during init */
2646 	if (!adev->gmc.xgmi.pending_reset) {
2647 		kgd2kfd_init_zone_device(adev);
2648 		amdgpu_amdkfd_device_init(adev);
2649 	}
2650 
2651 	amdgpu_fru_get_product_info(adev);
2652 
2653 init_failed:
2654 
2655 	return r;
2656 }
2657 
2658 /**
2659  * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2660  *
2661  * @adev: amdgpu_device pointer
2662  *
2663  * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
2664  * this function before a GPU reset.  If the value is retained after a
2665  * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
2666  */
2667 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
2668 {
2669 	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2670 }
2671 
2672 /**
2673  * amdgpu_device_check_vram_lost - check if vram is valid
2674  *
2675  * @adev: amdgpu_device pointer
2676  *
2677  * Checks the reset magic value written to the gart pointer in VRAM.
2678  * The driver calls this after a GPU reset to see if the contents of
2679  * VRAM is lost or now.
2680  * returns true if vram is lost, false if not.
2681  */
2682 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
2683 {
2684 	if (memcmp(adev->gart.ptr, adev->reset_magic,
2685 			AMDGPU_RESET_MAGIC_NUM))
2686 		return true;
2687 
2688 	if (!amdgpu_in_reset(adev))
2689 		return false;
2690 
2691 	/*
2692 	 * For all ASICs with baco/mode1 reset, the VRAM is
2693 	 * always assumed to be lost.
2694 	 */
2695 	switch (amdgpu_asic_reset_method(adev)) {
2696 	case AMD_RESET_METHOD_BACO:
2697 	case AMD_RESET_METHOD_MODE1:
2698 		return true;
2699 	default:
2700 		return false;
2701 	}
2702 }
2703 
2704 /**
2705  * amdgpu_device_set_cg_state - set clockgating for amdgpu device
2706  *
2707  * @adev: amdgpu_device pointer
2708  * @state: clockgating state (gate or ungate)
2709  *
2710  * The list of all the hardware IPs that make up the asic is walked and the
2711  * set_clockgating_state callbacks are run.
2712  * Late initialization pass enabling clockgating for hardware IPs.
2713  * Fini or suspend, pass disabling clockgating for hardware IPs.
2714  * Returns 0 on success, negative error code on failure.
2715  */
2716 
2717 int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
2718 			       enum amd_clockgating_state state)
2719 {
2720 	int i, j, r;
2721 
2722 	if (amdgpu_emu_mode == 1)
2723 		return 0;
2724 
2725 	for (j = 0; j < adev->num_ip_blocks; j++) {
2726 		i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2727 		if (!adev->ip_blocks[i].status.late_initialized)
2728 			continue;
2729 		/* skip CG for GFX, SDMA on S0ix */
2730 		if (adev->in_s0ix &&
2731 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
2732 		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
2733 			continue;
2734 		/* skip CG for VCE/UVD, it's handled specially */
2735 		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2736 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2737 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2738 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2739 		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
2740 			/* enable clockgating to save power */
2741 			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
2742 										     state);
2743 			if (r) {
2744 				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
2745 					  adev->ip_blocks[i].version->funcs->name, r);
2746 				return r;
2747 			}
2748 		}
2749 	}
2750 
2751 	return 0;
2752 }
2753 
2754 int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
2755 			       enum amd_powergating_state state)
2756 {
2757 	int i, j, r;
2758 
2759 	if (amdgpu_emu_mode == 1)
2760 		return 0;
2761 
2762 	for (j = 0; j < adev->num_ip_blocks; j++) {
2763 		i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2764 		if (!adev->ip_blocks[i].status.late_initialized)
2765 			continue;
2766 		/* skip PG for GFX, SDMA on S0ix */
2767 		if (adev->in_s0ix &&
2768 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
2769 		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
2770 			continue;
2771 		/* skip CG for VCE/UVD, it's handled specially */
2772 		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2773 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2774 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2775 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2776 		    adev->ip_blocks[i].version->funcs->set_powergating_state) {
2777 			/* enable powergating to save power */
2778 			r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
2779 											state);
2780 			if (r) {
2781 				DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
2782 					  adev->ip_blocks[i].version->funcs->name, r);
2783 				return r;
2784 			}
2785 		}
2786 	}
2787 	return 0;
2788 }
2789 
2790 static int amdgpu_device_enable_mgpu_fan_boost(void)
2791 {
2792 	struct amdgpu_gpu_instance *gpu_ins;
2793 	struct amdgpu_device *adev;
2794 	int i, ret = 0;
2795 
2796 	mutex_lock(&mgpu_info.mutex);
2797 
2798 	/*
2799 	 * MGPU fan boost feature should be enabled
2800 	 * only when there are two or more dGPUs in
2801 	 * the system
2802 	 */
2803 	if (mgpu_info.num_dgpu < 2)
2804 		goto out;
2805 
2806 	for (i = 0; i < mgpu_info.num_dgpu; i++) {
2807 		gpu_ins = &(mgpu_info.gpu_ins[i]);
2808 		adev = gpu_ins->adev;
2809 		if (!(adev->flags & AMD_IS_APU) &&
2810 		    !gpu_ins->mgpu_fan_enabled) {
2811 			ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
2812 			if (ret)
2813 				break;
2814 
2815 			gpu_ins->mgpu_fan_enabled = 1;
2816 		}
2817 	}
2818 
2819 out:
2820 	mutex_unlock(&mgpu_info.mutex);
2821 
2822 	return ret;
2823 }
2824 
2825 /**
2826  * amdgpu_device_ip_late_init - run late init for hardware IPs
2827  *
2828  * @adev: amdgpu_device pointer
2829  *
2830  * Late initialization pass for hardware IPs.  The list of all the hardware
2831  * IPs that make up the asic is walked and the late_init callbacks are run.
2832  * late_init covers any special initialization that an IP requires
2833  * after all of the have been initialized or something that needs to happen
2834  * late in the init process.
2835  * Returns 0 on success, negative error code on failure.
2836  */
2837 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2838 {
2839 	struct amdgpu_gpu_instance *gpu_instance;
2840 	int i = 0, r;
2841 
2842 	for (i = 0; i < adev->num_ip_blocks; i++) {
2843 		if (!adev->ip_blocks[i].status.hw)
2844 			continue;
2845 		if (adev->ip_blocks[i].version->funcs->late_init) {
2846 			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2847 			if (r) {
2848 				DRM_ERROR("late_init of IP block <%s> failed %d\n",
2849 					  adev->ip_blocks[i].version->funcs->name, r);
2850 				return r;
2851 			}
2852 		}
2853 		adev->ip_blocks[i].status.late_initialized = true;
2854 	}
2855 
2856 	r = amdgpu_ras_late_init(adev);
2857 	if (r) {
2858 		DRM_ERROR("amdgpu_ras_late_init failed %d", r);
2859 		return r;
2860 	}
2861 
2862 	amdgpu_ras_set_error_query_ready(adev, true);
2863 
2864 	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2865 	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
2866 
2867 	amdgpu_device_fill_reset_magic(adev);
2868 
2869 	r = amdgpu_device_enable_mgpu_fan_boost();
2870 	if (r)
2871 		DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2872 
2873 	/* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
2874 	if (amdgpu_passthrough(adev) &&
2875 	    ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1) ||
2876 	     adev->asic_type == CHIP_ALDEBARAN))
2877 		amdgpu_dpm_handle_passthrough_sbr(adev, true);
2878 
2879 	if (adev->gmc.xgmi.num_physical_nodes > 1) {
2880 		mutex_lock(&mgpu_info.mutex);
2881 
2882 		/*
2883 		 * Reset device p-state to low as this was booted with high.
2884 		 *
2885 		 * This should be performed only after all devices from the same
2886 		 * hive get initialized.
2887 		 *
2888 		 * However, it's unknown how many device in the hive in advance.
2889 		 * As this is counted one by one during devices initializations.
2890 		 *
2891 		 * So, we wait for all XGMI interlinked devices initialized.
2892 		 * This may bring some delays as those devices may come from
2893 		 * different hives. But that should be OK.
2894 		 */
2895 		if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
2896 			for (i = 0; i < mgpu_info.num_gpu; i++) {
2897 				gpu_instance = &(mgpu_info.gpu_ins[i]);
2898 				if (gpu_instance->adev->flags & AMD_IS_APU)
2899 					continue;
2900 
2901 				r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
2902 						AMDGPU_XGMI_PSTATE_MIN);
2903 				if (r) {
2904 					DRM_ERROR("pstate setting failed (%d).\n", r);
2905 					break;
2906 				}
2907 			}
2908 		}
2909 
2910 		mutex_unlock(&mgpu_info.mutex);
2911 	}
2912 
2913 	return 0;
2914 }
2915 
2916 /**
2917  * amdgpu_device_smu_fini_early - smu hw_fini wrapper
2918  *
2919  * @adev: amdgpu_device pointer
2920  *
2921  * For ASICs need to disable SMC first
2922  */
2923 static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
2924 {
2925 	int i, r;
2926 
2927 	if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))
2928 		return;
2929 
2930 	for (i = 0; i < adev->num_ip_blocks; i++) {
2931 		if (!adev->ip_blocks[i].status.hw)
2932 			continue;
2933 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2934 			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2935 			/* XXX handle errors */
2936 			if (r) {
2937 				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2938 					  adev->ip_blocks[i].version->funcs->name, r);
2939 			}
2940 			adev->ip_blocks[i].status.hw = false;
2941 			break;
2942 		}
2943 	}
2944 }
2945 
2946 static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
2947 {
2948 	int i, r;
2949 
2950 	for (i = 0; i < adev->num_ip_blocks; i++) {
2951 		if (!adev->ip_blocks[i].version->funcs->early_fini)
2952 			continue;
2953 
2954 		r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
2955 		if (r) {
2956 			DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
2957 				  adev->ip_blocks[i].version->funcs->name, r);
2958 		}
2959 	}
2960 
2961 	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2962 	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2963 
2964 	amdgpu_amdkfd_suspend(adev, false);
2965 
2966 	/* Workaroud for ASICs need to disable SMC first */
2967 	amdgpu_device_smu_fini_early(adev);
2968 
2969 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2970 		if (!adev->ip_blocks[i].status.hw)
2971 			continue;
2972 
2973 		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2974 		/* XXX handle errors */
2975 		if (r) {
2976 			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2977 				  adev->ip_blocks[i].version->funcs->name, r);
2978 		}
2979 
2980 		adev->ip_blocks[i].status.hw = false;
2981 	}
2982 
2983 	if (amdgpu_sriov_vf(adev)) {
2984 		if (amdgpu_virt_release_full_gpu(adev, false))
2985 			DRM_ERROR("failed to release exclusive mode on fini\n");
2986 	}
2987 
2988 	return 0;
2989 }
2990 
2991 /**
2992  * amdgpu_device_ip_fini - run fini for hardware IPs
2993  *
2994  * @adev: amdgpu_device pointer
2995  *
2996  * Main teardown pass for hardware IPs.  The list of all the hardware
2997  * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2998  * are run.  hw_fini tears down the hardware associated with each IP
2999  * and sw_fini tears down any software state associated with each IP.
3000  * Returns 0 on success, negative error code on failure.
3001  */
3002 static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
3003 {
3004 	int i, r;
3005 
3006 	if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
3007 		amdgpu_virt_release_ras_err_handler_data(adev);
3008 
3009 	if (adev->gmc.xgmi.num_physical_nodes > 1)
3010 		amdgpu_xgmi_remove_device(adev);
3011 
3012 	amdgpu_amdkfd_device_fini_sw(adev);
3013 
3014 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3015 		if (!adev->ip_blocks[i].status.sw)
3016 			continue;
3017 
3018 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
3019 			amdgpu_ucode_free_bo(adev);
3020 			amdgpu_free_static_csa(&adev->virt.csa_obj);
3021 			amdgpu_device_wb_fini(adev);
3022 			amdgpu_device_mem_scratch_fini(adev);
3023 			amdgpu_ib_pool_fini(adev);
3024 		}
3025 
3026 		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
3027 		/* XXX handle errors */
3028 		if (r) {
3029 			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
3030 				  adev->ip_blocks[i].version->funcs->name, r);
3031 		}
3032 		adev->ip_blocks[i].status.sw = false;
3033 		adev->ip_blocks[i].status.valid = false;
3034 	}
3035 
3036 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3037 		if (!adev->ip_blocks[i].status.late_initialized)
3038 			continue;
3039 		if (adev->ip_blocks[i].version->funcs->late_fini)
3040 			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
3041 		adev->ip_blocks[i].status.late_initialized = false;
3042 	}
3043 
3044 	amdgpu_ras_fini(adev);
3045 
3046 	return 0;
3047 }
3048 
3049 /**
3050  * amdgpu_device_delayed_init_work_handler - work handler for IB tests
3051  *
3052  * @work: work_struct.
3053  */
3054 static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
3055 {
3056 	struct amdgpu_device *adev =
3057 		container_of(work, struct amdgpu_device, delayed_init_work.work);
3058 	int r;
3059 
3060 	r = amdgpu_ib_ring_tests(adev);
3061 	if (r)
3062 		DRM_ERROR("ib ring test failed (%d).\n", r);
3063 }
3064 
3065 static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
3066 {
3067 	struct amdgpu_device *adev =
3068 		container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
3069 
3070 	WARN_ON_ONCE(adev->gfx.gfx_off_state);
3071 	WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
3072 
3073 	if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
3074 		adev->gfx.gfx_off_state = true;
3075 }
3076 
3077 /**
3078  * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
3079  *
3080  * @adev: amdgpu_device pointer
3081  *
3082  * Main suspend function for hardware IPs.  The list of all the hardware
3083  * IPs that make up the asic is walked, clockgating is disabled and the
3084  * suspend callbacks are run.  suspend puts the hardware and software state
3085  * in each IP into a state suitable for suspend.
3086  * Returns 0 on success, negative error code on failure.
3087  */
3088 static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
3089 {
3090 	int i, r;
3091 
3092 	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
3093 	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
3094 
3095 	/*
3096 	 * Per PMFW team's suggestion, driver needs to handle gfxoff
3097 	 * and df cstate features disablement for gpu reset(e.g. Mode1Reset)
3098 	 * scenario. Add the missing df cstate disablement here.
3099 	 */
3100 	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
3101 		dev_warn(adev->dev, "Failed to disallow df cstate");
3102 
3103 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3104 		if (!adev->ip_blocks[i].status.valid)
3105 			continue;
3106 
3107 		/* displays are handled separately */
3108 		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
3109 			continue;
3110 
3111 		/* XXX handle errors */
3112 		r = adev->ip_blocks[i].version->funcs->suspend(adev);
3113 		/* XXX handle errors */
3114 		if (r) {
3115 			DRM_ERROR("suspend of IP block <%s> failed %d\n",
3116 				  adev->ip_blocks[i].version->funcs->name, r);
3117 			return r;
3118 		}
3119 
3120 		adev->ip_blocks[i].status.hw = false;
3121 	}
3122 
3123 	return 0;
3124 }
3125 
3126 /**
3127  * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
3128  *
3129  * @adev: amdgpu_device pointer
3130  *
3131  * Main suspend function for hardware IPs.  The list of all the hardware
3132  * IPs that make up the asic is walked, clockgating is disabled and the
3133  * suspend callbacks are run.  suspend puts the hardware and software state
3134  * in each IP into a state suitable for suspend.
3135  * Returns 0 on success, negative error code on failure.
3136  */
3137 static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
3138 {
3139 	int i, r;
3140 
3141 	if (adev->in_s0ix)
3142 		amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D3Entry);
3143 
3144 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3145 		if (!adev->ip_blocks[i].status.valid)
3146 			continue;
3147 		/* displays are handled in phase1 */
3148 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
3149 			continue;
3150 		/* PSP lost connection when err_event_athub occurs */
3151 		if (amdgpu_ras_intr_triggered() &&
3152 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
3153 			adev->ip_blocks[i].status.hw = false;
3154 			continue;
3155 		}
3156 
3157 		/* skip unnecessary suspend if we do not initialize them yet */
3158 		if (adev->gmc.xgmi.pending_reset &&
3159 		    !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3160 		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
3161 		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3162 		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
3163 			adev->ip_blocks[i].status.hw = false;
3164 			continue;
3165 		}
3166 
3167 		/* skip suspend of gfx/mes and psp for S0ix
3168 		 * gfx is in gfxoff state, so on resume it will exit gfxoff just
3169 		 * like at runtime. PSP is also part of the always on hardware
3170 		 * so no need to suspend it.
3171 		 */
3172 		if (adev->in_s0ix &&
3173 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
3174 		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
3175 		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_MES))
3176 			continue;
3177 
3178 		/* SDMA 5.x+ is part of GFX power domain so it's covered by GFXOFF */
3179 		if (adev->in_s0ix &&
3180 		    (adev->ip_versions[SDMA0_HWIP][0] >= IP_VERSION(5, 0, 0)) &&
3181 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
3182 			continue;
3183 
3184 		/* Once swPSP provides the IMU, RLC FW binaries to TOS during cold-boot.
3185 		 * These are in TMR, hence are expected to be reused by PSP-TOS to reload
3186 		 * from this location and RLC Autoload automatically also gets loaded
3187 		 * from here based on PMFW -> PSP message during re-init sequence.
3188 		 * Therefore, the psp suspend & resume should be skipped to avoid destroy
3189 		 * the TMR and reload FWs again for IMU enabled APU ASICs.
3190 		 */
3191 		if (amdgpu_in_reset(adev) &&
3192 		    (adev->flags & AMD_IS_APU) && adev->gfx.imu.funcs &&
3193 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3194 			continue;
3195 
3196 		/* XXX handle errors */
3197 		r = adev->ip_blocks[i].version->funcs->suspend(adev);
3198 		/* XXX handle errors */
3199 		if (r) {
3200 			DRM_ERROR("suspend of IP block <%s> failed %d\n",
3201 				  adev->ip_blocks[i].version->funcs->name, r);
3202 		}
3203 		adev->ip_blocks[i].status.hw = false;
3204 		/* handle putting the SMC in the appropriate state */
3205 		if (!amdgpu_sriov_vf(adev)) {
3206 			if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3207 				r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
3208 				if (r) {
3209 					DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
3210 							adev->mp1_state, r);
3211 					return r;
3212 				}
3213 			}
3214 		}
3215 	}
3216 
3217 	return 0;
3218 }
3219 
3220 /**
3221  * amdgpu_device_ip_suspend - run suspend for hardware IPs
3222  *
3223  * @adev: amdgpu_device pointer
3224  *
3225  * Main suspend function for hardware IPs.  The list of all the hardware
3226  * IPs that make up the asic is walked, clockgating is disabled and the
3227  * suspend callbacks are run.  suspend puts the hardware and software state
3228  * in each IP into a state suitable for suspend.
3229  * Returns 0 on success, negative error code on failure.
3230  */
3231 int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
3232 {
3233 	int r;
3234 
3235 	if (amdgpu_sriov_vf(adev)) {
3236 		amdgpu_virt_fini_data_exchange(adev);
3237 		amdgpu_virt_request_full_gpu(adev, false);
3238 	}
3239 
3240 	r = amdgpu_device_ip_suspend_phase1(adev);
3241 	if (r)
3242 		return r;
3243 	r = amdgpu_device_ip_suspend_phase2(adev);
3244 
3245 	if (amdgpu_sriov_vf(adev))
3246 		amdgpu_virt_release_full_gpu(adev, false);
3247 
3248 	return r;
3249 }
3250 
3251 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
3252 {
3253 	int i, r;
3254 
3255 	static enum amd_ip_block_type ip_order[] = {
3256 		AMD_IP_BLOCK_TYPE_COMMON,
3257 		AMD_IP_BLOCK_TYPE_GMC,
3258 		AMD_IP_BLOCK_TYPE_PSP,
3259 		AMD_IP_BLOCK_TYPE_IH,
3260 	};
3261 
3262 	for (i = 0; i < adev->num_ip_blocks; i++) {
3263 		int j;
3264 		struct amdgpu_ip_block *block;
3265 
3266 		block = &adev->ip_blocks[i];
3267 		block->status.hw = false;
3268 
3269 		for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
3270 
3271 			if (block->version->type != ip_order[j] ||
3272 				!block->status.valid)
3273 				continue;
3274 
3275 			r = block->version->funcs->hw_init(adev);
3276 			DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3277 			if (r)
3278 				return r;
3279 			block->status.hw = true;
3280 		}
3281 	}
3282 
3283 	return 0;
3284 }
3285 
3286 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
3287 {
3288 	int i, r;
3289 
3290 	static enum amd_ip_block_type ip_order[] = {
3291 		AMD_IP_BLOCK_TYPE_SMC,
3292 		AMD_IP_BLOCK_TYPE_DCE,
3293 		AMD_IP_BLOCK_TYPE_GFX,
3294 		AMD_IP_BLOCK_TYPE_SDMA,
3295 		AMD_IP_BLOCK_TYPE_MES,
3296 		AMD_IP_BLOCK_TYPE_UVD,
3297 		AMD_IP_BLOCK_TYPE_VCE,
3298 		AMD_IP_BLOCK_TYPE_VCN,
3299 		AMD_IP_BLOCK_TYPE_JPEG
3300 	};
3301 
3302 	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3303 		int j;
3304 		struct amdgpu_ip_block *block;
3305 
3306 		for (j = 0; j < adev->num_ip_blocks; j++) {
3307 			block = &adev->ip_blocks[j];
3308 
3309 			if (block->version->type != ip_order[i] ||
3310 				!block->status.valid ||
3311 				block->status.hw)
3312 				continue;
3313 
3314 			if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
3315 				r = block->version->funcs->resume(adev);
3316 			else
3317 				r = block->version->funcs->hw_init(adev);
3318 
3319 			DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3320 			if (r)
3321 				return r;
3322 			block->status.hw = true;
3323 		}
3324 	}
3325 
3326 	return 0;
3327 }
3328 
3329 /**
3330  * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
3331  *
3332  * @adev: amdgpu_device pointer
3333  *
3334  * First resume function for hardware IPs.  The list of all the hardware
3335  * IPs that make up the asic is walked and the resume callbacks are run for
3336  * COMMON, GMC, and IH.  resume puts the hardware into a functional state
3337  * after a suspend and updates the software state as necessary.  This
3338  * function is also used for restoring the GPU after a GPU reset.
3339  * Returns 0 on success, negative error code on failure.
3340  */
3341 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
3342 {
3343 	int i, r;
3344 
3345 	for (i = 0; i < adev->num_ip_blocks; i++) {
3346 		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3347 			continue;
3348 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3349 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3350 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3351 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP && amdgpu_sriov_vf(adev))) {
3352 
3353 			r = adev->ip_blocks[i].version->funcs->resume(adev);
3354 			if (r) {
3355 				DRM_ERROR("resume of IP block <%s> failed %d\n",
3356 					  adev->ip_blocks[i].version->funcs->name, r);
3357 				return r;
3358 			}
3359 			adev->ip_blocks[i].status.hw = true;
3360 		}
3361 	}
3362 
3363 	return 0;
3364 }
3365 
3366 /**
3367  * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
3368  *
3369  * @adev: amdgpu_device pointer
3370  *
3371  * First resume function for hardware IPs.  The list of all the hardware
3372  * IPs that make up the asic is walked and the resume callbacks are run for
3373  * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
3374  * functional state after a suspend and updates the software state as
3375  * necessary.  This function is also used for restoring the GPU after a GPU
3376  * reset.
3377  * Returns 0 on success, negative error code on failure.
3378  */
3379 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
3380 {
3381 	int i, r;
3382 
3383 	for (i = 0; i < adev->num_ip_blocks; i++) {
3384 		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3385 			continue;
3386 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3387 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3388 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3389 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3390 			continue;
3391 		r = adev->ip_blocks[i].version->funcs->resume(adev);
3392 		if (r) {
3393 			DRM_ERROR("resume of IP block <%s> failed %d\n",
3394 				  adev->ip_blocks[i].version->funcs->name, r);
3395 			return r;
3396 		}
3397 		adev->ip_blocks[i].status.hw = true;
3398 	}
3399 
3400 	return 0;
3401 }
3402 
3403 /**
3404  * amdgpu_device_ip_resume - run resume for hardware IPs
3405  *
3406  * @adev: amdgpu_device pointer
3407  *
3408  * Main resume function for hardware IPs.  The hardware IPs
3409  * are split into two resume functions because they are
3410  * are also used in in recovering from a GPU reset and some additional
3411  * steps need to be take between them.  In this case (S3/S4) they are
3412  * run sequentially.
3413  * Returns 0 on success, negative error code on failure.
3414  */
3415 static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
3416 {
3417 	int r;
3418 
3419 	if (!adev->in_s0ix) {
3420 		r = amdgpu_amdkfd_resume_iommu(adev);
3421 		if (r)
3422 			return r;
3423 	}
3424 
3425 	r = amdgpu_device_ip_resume_phase1(adev);
3426 	if (r)
3427 		return r;
3428 
3429 	r = amdgpu_device_fw_loading(adev);
3430 	if (r)
3431 		return r;
3432 
3433 	r = amdgpu_device_ip_resume_phase2(adev);
3434 
3435 	return r;
3436 }
3437 
3438 /**
3439  * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3440  *
3441  * @adev: amdgpu_device pointer
3442  *
3443  * Query the VBIOS data tables to determine if the board supports SR-IOV.
3444  */
3445 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
3446 {
3447 	if (amdgpu_sriov_vf(adev)) {
3448 		if (adev->is_atom_fw) {
3449 			if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
3450 				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3451 		} else {
3452 			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3453 				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3454 		}
3455 
3456 		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3457 			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
3458 	}
3459 }
3460 
3461 /**
3462  * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3463  *
3464  * @asic_type: AMD asic type
3465  *
3466  * Check if there is DC (new modesetting infrastructre) support for an asic.
3467  * returns true if DC has support, false if not.
3468  */
3469 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3470 {
3471 	switch (asic_type) {
3472 #ifdef CONFIG_DRM_AMDGPU_SI
3473 	case CHIP_HAINAN:
3474 #endif
3475 	case CHIP_TOPAZ:
3476 		/* chips with no display hardware */
3477 		return false;
3478 #if defined(CONFIG_DRM_AMD_DC)
3479 	case CHIP_TAHITI:
3480 	case CHIP_PITCAIRN:
3481 	case CHIP_VERDE:
3482 	case CHIP_OLAND:
3483 		/*
3484 		 * We have systems in the wild with these ASICs that require
3485 		 * LVDS and VGA support which is not supported with DC.
3486 		 *
3487 		 * Fallback to the non-DC driver here by default so as not to
3488 		 * cause regressions.
3489 		 */
3490 #if defined(CONFIG_DRM_AMD_DC_SI)
3491 		return amdgpu_dc > 0;
3492 #else
3493 		return false;
3494 #endif
3495 	case CHIP_BONAIRE:
3496 	case CHIP_KAVERI:
3497 	case CHIP_KABINI:
3498 	case CHIP_MULLINS:
3499 		/*
3500 		 * We have systems in the wild with these ASICs that require
3501 		 * VGA support which is not supported with DC.
3502 		 *
3503 		 * Fallback to the non-DC driver here by default so as not to
3504 		 * cause regressions.
3505 		 */
3506 		return amdgpu_dc > 0;
3507 	default:
3508 		return amdgpu_dc != 0;
3509 #else
3510 	default:
3511 		if (amdgpu_dc > 0)
3512 			DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
3513 					 "but isn't supported by ASIC, ignoring\n");
3514 		return false;
3515 #endif
3516 	}
3517 }
3518 
3519 /**
3520  * amdgpu_device_has_dc_support - check if dc is supported
3521  *
3522  * @adev: amdgpu_device pointer
3523  *
3524  * Returns true for supported, false for not supported
3525  */
3526 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3527 {
3528 	if (adev->enable_virtual_display ||
3529 	    (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
3530 		return false;
3531 
3532 	return amdgpu_device_asic_has_dc_support(adev->asic_type);
3533 }
3534 
3535 static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3536 {
3537 	struct amdgpu_device *adev =
3538 		container_of(__work, struct amdgpu_device, xgmi_reset_work);
3539 	struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
3540 
3541 	/* It's a bug to not have a hive within this function */
3542 	if (WARN_ON(!hive))
3543 		return;
3544 
3545 	/*
3546 	 * Use task barrier to synchronize all xgmi reset works across the
3547 	 * hive. task_barrier_enter and task_barrier_exit will block
3548 	 * until all the threads running the xgmi reset works reach
3549 	 * those points. task_barrier_full will do both blocks.
3550 	 */
3551 	if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3552 
3553 		task_barrier_enter(&hive->tb);
3554 		adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
3555 
3556 		if (adev->asic_reset_res)
3557 			goto fail;
3558 
3559 		task_barrier_exit(&hive->tb);
3560 		adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
3561 
3562 		if (adev->asic_reset_res)
3563 			goto fail;
3564 
3565 		if (adev->mmhub.ras && adev->mmhub.ras->ras_block.hw_ops &&
3566 		    adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
3567 			adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(adev);
3568 	} else {
3569 
3570 		task_barrier_full(&hive->tb);
3571 		adev->asic_reset_res =  amdgpu_asic_reset(adev);
3572 	}
3573 
3574 fail:
3575 	if (adev->asic_reset_res)
3576 		DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
3577 			 adev->asic_reset_res, adev_to_drm(adev)->unique);
3578 	amdgpu_put_xgmi_hive(hive);
3579 }
3580 
3581 static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3582 {
3583 	char *input = amdgpu_lockup_timeout;
3584 	char *timeout_setting = NULL;
3585 	int index = 0;
3586 	long timeout;
3587 	int ret = 0;
3588 
3589 	/*
3590 	 * By default timeout for non compute jobs is 10000
3591 	 * and 60000 for compute jobs.
3592 	 * In SR-IOV or passthrough mode, timeout for compute
3593 	 * jobs are 60000 by default.
3594 	 */
3595 	adev->gfx_timeout = msecs_to_jiffies(10000);
3596 	adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3597 	if (amdgpu_sriov_vf(adev))
3598 		adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3599 					msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
3600 	else
3601 		adev->compute_timeout =  msecs_to_jiffies(60000);
3602 
3603 	if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3604 		while ((timeout_setting = strsep(&input, ",")) &&
3605 				strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3606 			ret = kstrtol(timeout_setting, 0, &timeout);
3607 			if (ret)
3608 				return ret;
3609 
3610 			if (timeout == 0) {
3611 				index++;
3612 				continue;
3613 			} else if (timeout < 0) {
3614 				timeout = MAX_SCHEDULE_TIMEOUT;
3615 				dev_warn(adev->dev, "lockup timeout disabled");
3616 				add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
3617 			} else {
3618 				timeout = msecs_to_jiffies(timeout);
3619 			}
3620 
3621 			switch (index++) {
3622 			case 0:
3623 				adev->gfx_timeout = timeout;
3624 				break;
3625 			case 1:
3626 				adev->compute_timeout = timeout;
3627 				break;
3628 			case 2:
3629 				adev->sdma_timeout = timeout;
3630 				break;
3631 			case 3:
3632 				adev->video_timeout = timeout;
3633 				break;
3634 			default:
3635 				break;
3636 			}
3637 		}
3638 		/*
3639 		 * There is only one value specified and
3640 		 * it should apply to all non-compute jobs.
3641 		 */
3642 		if (index == 1) {
3643 			adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3644 			if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3645 				adev->compute_timeout = adev->gfx_timeout;
3646 		}
3647 	}
3648 
3649 	return ret;
3650 }
3651 
3652 /**
3653  * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
3654  *
3655  * @adev: amdgpu_device pointer
3656  *
3657  * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
3658  */
3659 static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
3660 {
3661 	struct iommu_domain *domain;
3662 
3663 	domain = iommu_get_domain_for_dev(adev->dev);
3664 	if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
3665 		adev->ram_is_direct_mapped = true;
3666 }
3667 
3668 static const struct attribute *amdgpu_dev_attributes[] = {
3669 	&dev_attr_product_name.attr,
3670 	&dev_attr_product_number.attr,
3671 	&dev_attr_serial_number.attr,
3672 	&dev_attr_pcie_replay_count.attr,
3673 	NULL
3674 };
3675 
3676 /**
3677  * amdgpu_device_init - initialize the driver
3678  *
3679  * @adev: amdgpu_device pointer
3680  * @flags: driver flags
3681  *
3682  * Initializes the driver info and hw (all asics).
3683  * Returns 0 for success or an error on failure.
3684  * Called at driver startup.
3685  */
3686 int amdgpu_device_init(struct amdgpu_device *adev,
3687 		       uint32_t flags)
3688 {
3689 	struct drm_device *ddev = adev_to_drm(adev);
3690 	struct pci_dev *pdev = adev->pdev;
3691 	int r, i;
3692 	bool px = false;
3693 	u32 max_MBps;
3694 	int tmp;
3695 
3696 	adev->shutdown = false;
3697 	adev->flags = flags;
3698 
3699 	if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3700 		adev->asic_type = amdgpu_force_asic_type;
3701 	else
3702 		adev->asic_type = flags & AMD_ASIC_MASK;
3703 
3704 	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
3705 	if (amdgpu_emu_mode == 1)
3706 		adev->usec_timeout *= 10;
3707 	adev->gmc.gart_size = 512 * 1024 * 1024;
3708 	adev->accel_working = false;
3709 	adev->num_rings = 0;
3710 	RCU_INIT_POINTER(adev->gang_submit, dma_fence_get_stub());
3711 	adev->mman.buffer_funcs = NULL;
3712 	adev->mman.buffer_funcs_ring = NULL;
3713 	adev->vm_manager.vm_pte_funcs = NULL;
3714 	adev->vm_manager.vm_pte_num_scheds = 0;
3715 	adev->gmc.gmc_funcs = NULL;
3716 	adev->harvest_ip_mask = 0x0;
3717 	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3718 	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
3719 
3720 	adev->smc_rreg = &amdgpu_invalid_rreg;
3721 	adev->smc_wreg = &amdgpu_invalid_wreg;
3722 	adev->pcie_rreg = &amdgpu_invalid_rreg;
3723 	adev->pcie_wreg = &amdgpu_invalid_wreg;
3724 	adev->pcie_rreg_ext = &amdgpu_invalid_rreg_ext;
3725 	adev->pcie_wreg_ext = &amdgpu_invalid_wreg_ext;
3726 	adev->pciep_rreg = &amdgpu_invalid_rreg;
3727 	adev->pciep_wreg = &amdgpu_invalid_wreg;
3728 	adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
3729 	adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
3730 	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
3731 	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
3732 	adev->didt_rreg = &amdgpu_invalid_rreg;
3733 	adev->didt_wreg = &amdgpu_invalid_wreg;
3734 	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
3735 	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
3736 	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
3737 	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
3738 
3739 	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
3740 		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
3741 		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
3742 
3743 	/* mutex initialization are all done here so we
3744 	 * can recall function without having locking issues */
3745 	mutex_init(&adev->firmware.mutex);
3746 	mutex_init(&adev->pm.mutex);
3747 	mutex_init(&adev->gfx.gpu_clock_mutex);
3748 	mutex_init(&adev->srbm_mutex);
3749 	mutex_init(&adev->gfx.pipe_reserve_mutex);
3750 	mutex_init(&adev->gfx.gfx_off_mutex);
3751 	mutex_init(&adev->gfx.partition_mutex);
3752 	mutex_init(&adev->grbm_idx_mutex);
3753 	mutex_init(&adev->mn_lock);
3754 	mutex_init(&adev->virt.vf_errors.lock);
3755 	hash_init(adev->mn_hash);
3756 	mutex_init(&adev->psp.mutex);
3757 	mutex_init(&adev->notifier_lock);
3758 	mutex_init(&adev->pm.stable_pstate_ctx_lock);
3759 	mutex_init(&adev->benchmark_mutex);
3760 
3761 	amdgpu_device_init_apu_flags(adev);
3762 
3763 	r = amdgpu_device_check_arguments(adev);
3764 	if (r)
3765 		return r;
3766 
3767 	spin_lock_init(&adev->mmio_idx_lock);
3768 	spin_lock_init(&adev->smc_idx_lock);
3769 	spin_lock_init(&adev->pcie_idx_lock);
3770 	spin_lock_init(&adev->uvd_ctx_idx_lock);
3771 	spin_lock_init(&adev->didt_idx_lock);
3772 	spin_lock_init(&adev->gc_cac_idx_lock);
3773 	spin_lock_init(&adev->se_cac_idx_lock);
3774 	spin_lock_init(&adev->audio_endpt_idx_lock);
3775 	spin_lock_init(&adev->mm_stats.lock);
3776 
3777 	INIT_LIST_HEAD(&adev->shadow_list);
3778 	mutex_init(&adev->shadow_list_lock);
3779 
3780 	INIT_LIST_HEAD(&adev->reset_list);
3781 
3782 	INIT_LIST_HEAD(&adev->ras_list);
3783 
3784 	INIT_DELAYED_WORK(&adev->delayed_init_work,
3785 			  amdgpu_device_delayed_init_work_handler);
3786 	INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
3787 			  amdgpu_device_delay_enable_gfx_off);
3788 
3789 	INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
3790 
3791 	adev->gfx.gfx_off_req_count = 1;
3792 	adev->gfx.gfx_off_residency = 0;
3793 	adev->gfx.gfx_off_entrycount = 0;
3794 	adev->pm.ac_power = power_supply_is_system_supplied() > 0;
3795 
3796 	atomic_set(&adev->throttling_logging_enabled, 1);
3797 	/*
3798 	 * If throttling continues, logging will be performed every minute
3799 	 * to avoid log flooding. "-1" is subtracted since the thermal
3800 	 * throttling interrupt comes every second. Thus, the total logging
3801 	 * interval is 59 seconds(retelimited printk interval) + 1(waiting
3802 	 * for throttling interrupt) = 60 seconds.
3803 	 */
3804 	ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
3805 	ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
3806 
3807 	/* Registers mapping */
3808 	/* TODO: block userspace mapping of io register */
3809 	if (adev->asic_type >= CHIP_BONAIRE) {
3810 		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
3811 		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
3812 	} else {
3813 		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
3814 		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
3815 	}
3816 
3817 	for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
3818 		atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);
3819 
3820 	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
3821 	if (adev->rmmio == NULL) {
3822 		return -ENOMEM;
3823 	}
3824 	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
3825 	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
3826 
3827 	if (amdgpu_mcbp)
3828 		DRM_INFO("MCBP is enabled\n");
3829 
3830 	/*
3831 	 * Reset domain needs to be present early, before XGMI hive discovered
3832 	 * (if any) and intitialized to use reset sem and in_gpu reset flag
3833 	 * early on during init and before calling to RREG32.
3834 	 */
3835 	adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE, "amdgpu-reset-dev");
3836 	if (!adev->reset_domain)
3837 		return -ENOMEM;
3838 
3839 	/* detect hw virtualization here */
3840 	amdgpu_detect_virtualization(adev);
3841 
3842 	amdgpu_device_get_pcie_info(adev);
3843 
3844 	r = amdgpu_device_get_job_timeout_settings(adev);
3845 	if (r) {
3846 		dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
3847 		return r;
3848 	}
3849 
3850 	/* early init functions */
3851 	r = amdgpu_device_ip_early_init(adev);
3852 	if (r)
3853 		return r;
3854 
3855 	/* Get rid of things like offb */
3856 	r = drm_aperture_remove_conflicting_pci_framebuffers(adev->pdev, &amdgpu_kms_driver);
3857 	if (r)
3858 		return r;
3859 
3860 	/* Enable TMZ based on IP_VERSION */
3861 	amdgpu_gmc_tmz_set(adev);
3862 
3863 	amdgpu_gmc_noretry_set(adev);
3864 	/* Need to get xgmi info early to decide the reset behavior*/
3865 	if (adev->gmc.xgmi.supported) {
3866 		r = adev->gfxhub.funcs->get_xgmi_info(adev);
3867 		if (r)
3868 			return r;
3869 	}
3870 
3871 	/* enable PCIE atomic ops */
3872 	if (amdgpu_sriov_vf(adev)) {
3873 		if (adev->virt.fw_reserve.p_pf2vf)
3874 			adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
3875 						      adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_support_flags ==
3876 				(PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3877 	/* APUs w/ gfx9 onwards doesn't reply on PCIe atomics, rather it is a
3878 	 * internal path natively support atomics, set have_atomics_support to true.
3879 	 */
3880 	} else if ((adev->flags & AMD_IS_APU) &&
3881 		   (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))) {
3882 		adev->have_atomics_support = true;
3883 	} else {
3884 		adev->have_atomics_support =
3885 			!pci_enable_atomic_ops_to_root(adev->pdev,
3886 					  PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3887 					  PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3888 	}
3889 
3890 	if (!adev->have_atomics_support)
3891 		dev_info(adev->dev, "PCIE atomic ops is not supported\n");
3892 
3893 	/* doorbell bar mapping and doorbell index init*/
3894 	amdgpu_device_doorbell_init(adev);
3895 
3896 	if (amdgpu_emu_mode == 1) {
3897 		/* post the asic on emulation mode */
3898 		emu_soc_asic_init(adev);
3899 		goto fence_driver_init;
3900 	}
3901 
3902 	amdgpu_reset_init(adev);
3903 
3904 	/* detect if we are with an SRIOV vbios */
3905 	if (adev->bios)
3906 		amdgpu_device_detect_sriov_bios(adev);
3907 
3908 	/* check if we need to reset the asic
3909 	 *  E.g., driver was not cleanly unloaded previously, etc.
3910 	 */
3911 	if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
3912 		if (adev->gmc.xgmi.num_physical_nodes) {
3913 			dev_info(adev->dev, "Pending hive reset.\n");
3914 			adev->gmc.xgmi.pending_reset = true;
3915 			/* Only need to init necessary block for SMU to handle the reset */
3916 			for (i = 0; i < adev->num_ip_blocks; i++) {
3917 				if (!adev->ip_blocks[i].status.valid)
3918 					continue;
3919 				if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3920 				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3921 				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3922 				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
3923 					DRM_DEBUG("IP %s disabled for hw_init.\n",
3924 						adev->ip_blocks[i].version->funcs->name);
3925 					adev->ip_blocks[i].status.hw = true;
3926 				}
3927 			}
3928 		} else {
3929 			tmp = amdgpu_reset_method;
3930 			/* It should do a default reset when loading or reloading the driver,
3931 			 * regardless of the module parameter reset_method.
3932 			 */
3933 			amdgpu_reset_method = AMD_RESET_METHOD_NONE;
3934 			r = amdgpu_asic_reset(adev);
3935 			amdgpu_reset_method = tmp;
3936 			if (r) {
3937 				dev_err(adev->dev, "asic reset on init failed\n");
3938 				goto failed;
3939 			}
3940 		}
3941 	}
3942 
3943 	/* Post card if necessary */
3944 	if (amdgpu_device_need_post(adev)) {
3945 		if (!adev->bios) {
3946 			dev_err(adev->dev, "no vBIOS found\n");
3947 			r = -EINVAL;
3948 			goto failed;
3949 		}
3950 		DRM_INFO("GPU posting now...\n");
3951 		r = amdgpu_device_asic_init(adev);
3952 		if (r) {
3953 			dev_err(adev->dev, "gpu post error!\n");
3954 			goto failed;
3955 		}
3956 	}
3957 
3958 	if (adev->bios) {
3959 		if (adev->is_atom_fw) {
3960 			/* Initialize clocks */
3961 			r = amdgpu_atomfirmware_get_clock_info(adev);
3962 			if (r) {
3963 				dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
3964 				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3965 				goto failed;
3966 			}
3967 		} else {
3968 			/* Initialize clocks */
3969 			r = amdgpu_atombios_get_clock_info(adev);
3970 			if (r) {
3971 				dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
3972 				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3973 				goto failed;
3974 			}
3975 			/* init i2c buses */
3976 			if (!amdgpu_device_has_dc_support(adev))
3977 				amdgpu_atombios_i2c_init(adev);
3978 		}
3979 	}
3980 
3981 fence_driver_init:
3982 	/* Fence driver */
3983 	r = amdgpu_fence_driver_sw_init(adev);
3984 	if (r) {
3985 		dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
3986 		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
3987 		goto failed;
3988 	}
3989 
3990 	/* init the mode config */
3991 	drm_mode_config_init(adev_to_drm(adev));
3992 
3993 	r = amdgpu_device_ip_init(adev);
3994 	if (r) {
3995 		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
3996 		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
3997 		goto release_ras_con;
3998 	}
3999 
4000 	amdgpu_fence_driver_hw_init(adev);
4001 
4002 	dev_info(adev->dev,
4003 		"SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
4004 			adev->gfx.config.max_shader_engines,
4005 			adev->gfx.config.max_sh_per_se,
4006 			adev->gfx.config.max_cu_per_sh,
4007 			adev->gfx.cu_info.number);
4008 
4009 	adev->accel_working = true;
4010 
4011 	amdgpu_vm_check_compute_bug(adev);
4012 
4013 	/* Initialize the buffer migration limit. */
4014 	if (amdgpu_moverate >= 0)
4015 		max_MBps = amdgpu_moverate;
4016 	else
4017 		max_MBps = 8; /* Allow 8 MB/s. */
4018 	/* Get a log2 for easy divisions. */
4019 	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
4020 
4021 	r = amdgpu_pm_sysfs_init(adev);
4022 	if (r)
4023 		DRM_ERROR("registering pm sysfs failed (%d).\n", r);
4024 
4025 	r = amdgpu_ucode_sysfs_init(adev);
4026 	if (r) {
4027 		adev->ucode_sysfs_en = false;
4028 		DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
4029 	} else
4030 		adev->ucode_sysfs_en = true;
4031 
4032 	r = amdgpu_psp_sysfs_init(adev);
4033 	if (r) {
4034 		adev->psp_sysfs_en = false;
4035 		if (!amdgpu_sriov_vf(adev))
4036 			DRM_ERROR("Creating psp sysfs failed\n");
4037 	} else
4038 		adev->psp_sysfs_en = true;
4039 
4040 	/*
4041 	 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
4042 	 * Otherwise the mgpu fan boost feature will be skipped due to the
4043 	 * gpu instance is counted less.
4044 	 */
4045 	amdgpu_register_gpu_instance(adev);
4046 
4047 	/* enable clockgating, etc. after ib tests, etc. since some blocks require
4048 	 * explicit gating rather than handling it automatically.
4049 	 */
4050 	if (!adev->gmc.xgmi.pending_reset) {
4051 		r = amdgpu_device_ip_late_init(adev);
4052 		if (r) {
4053 			dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
4054 			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
4055 			goto release_ras_con;
4056 		}
4057 		/* must succeed. */
4058 		amdgpu_ras_resume(adev);
4059 		queue_delayed_work(system_wq, &adev->delayed_init_work,
4060 				   msecs_to_jiffies(AMDGPU_RESUME_MS));
4061 	}
4062 
4063 	if (amdgpu_sriov_vf(adev)) {
4064 		amdgpu_virt_release_full_gpu(adev, true);
4065 		flush_delayed_work(&adev->delayed_init_work);
4066 	}
4067 
4068 	r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
4069 	if (r)
4070 		dev_err(adev->dev, "Could not create amdgpu device attr\n");
4071 
4072 	if (IS_ENABLED(CONFIG_PERF_EVENTS))
4073 		r = amdgpu_pmu_init(adev);
4074 	if (r)
4075 		dev_err(adev->dev, "amdgpu_pmu_init failed\n");
4076 
4077 	/* Have stored pci confspace at hand for restore in sudden PCI error */
4078 	if (amdgpu_device_cache_pci_state(adev->pdev))
4079 		pci_restore_state(pdev);
4080 
4081 	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
4082 	/* this will fail for cards that aren't VGA class devices, just
4083 	 * ignore it */
4084 	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
4085 		vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
4086 
4087 	px = amdgpu_device_supports_px(ddev);
4088 
4089 	if (px || (!pci_is_thunderbolt_attached(adev->pdev) &&
4090 				apple_gmux_detect(NULL, NULL)))
4091 		vga_switcheroo_register_client(adev->pdev,
4092 					       &amdgpu_switcheroo_ops, px);
4093 
4094 	if (px)
4095 		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
4096 
4097 	if (adev->gmc.xgmi.pending_reset)
4098 		queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
4099 				   msecs_to_jiffies(AMDGPU_RESUME_MS));
4100 
4101 	amdgpu_device_check_iommu_direct_map(adev);
4102 
4103 	return 0;
4104 
4105 release_ras_con:
4106 	if (amdgpu_sriov_vf(adev))
4107 		amdgpu_virt_release_full_gpu(adev, true);
4108 
4109 	/* failed in exclusive mode due to timeout */
4110 	if (amdgpu_sriov_vf(adev) &&
4111 		!amdgpu_sriov_runtime(adev) &&
4112 		amdgpu_virt_mmio_blocked(adev) &&
4113 		!amdgpu_virt_wait_reset(adev)) {
4114 		dev_err(adev->dev, "VF exclusive mode timeout\n");
4115 		/* Don't send request since VF is inactive. */
4116 		adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
4117 		adev->virt.ops = NULL;
4118 		r = -EAGAIN;
4119 	}
4120 	amdgpu_release_ras_context(adev);
4121 
4122 failed:
4123 	amdgpu_vf_error_trans_all(adev);
4124 
4125 	return r;
4126 }
4127 
4128 static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
4129 {
4130 
4131 	/* Clear all CPU mappings pointing to this device */
4132 	unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
4133 
4134 	/* Unmap all mapped bars - Doorbell, registers and VRAM */
4135 	amdgpu_device_doorbell_fini(adev);
4136 
4137 	iounmap(adev->rmmio);
4138 	adev->rmmio = NULL;
4139 	if (adev->mman.aper_base_kaddr)
4140 		iounmap(adev->mman.aper_base_kaddr);
4141 	adev->mman.aper_base_kaddr = NULL;
4142 
4143 	/* Memory manager related */
4144 	if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) {
4145 		arch_phys_wc_del(adev->gmc.vram_mtrr);
4146 		arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
4147 	}
4148 }
4149 
4150 /**
4151  * amdgpu_device_fini_hw - tear down the driver
4152  *
4153  * @adev: amdgpu_device pointer
4154  *
4155  * Tear down the driver info (all asics).
4156  * Called at driver shutdown.
4157  */
4158 void amdgpu_device_fini_hw(struct amdgpu_device *adev)
4159 {
4160 	dev_info(adev->dev, "amdgpu: finishing device.\n");
4161 	flush_delayed_work(&adev->delayed_init_work);
4162 	adev->shutdown = true;
4163 
4164 	/* make sure IB test finished before entering exclusive mode
4165 	 * to avoid preemption on IB test
4166 	 * */
4167 	if (amdgpu_sriov_vf(adev)) {
4168 		amdgpu_virt_request_full_gpu(adev, false);
4169 		amdgpu_virt_fini_data_exchange(adev);
4170 	}
4171 
4172 	/* disable all interrupts */
4173 	amdgpu_irq_disable_all(adev);
4174 	if (adev->mode_info.mode_config_initialized) {
4175 		if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
4176 			drm_helper_force_disable_all(adev_to_drm(adev));
4177 		else
4178 			drm_atomic_helper_shutdown(adev_to_drm(adev));
4179 	}
4180 	amdgpu_fence_driver_hw_fini(adev);
4181 
4182 	if (adev->mman.initialized)
4183 		drain_workqueue(adev->mman.bdev.wq);
4184 
4185 	if (adev->pm.sysfs_initialized)
4186 		amdgpu_pm_sysfs_fini(adev);
4187 	if (adev->ucode_sysfs_en)
4188 		amdgpu_ucode_sysfs_fini(adev);
4189 	if (adev->psp_sysfs_en)
4190 		amdgpu_psp_sysfs_fini(adev);
4191 	sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
4192 
4193 	/* disable ras feature must before hw fini */
4194 	amdgpu_ras_pre_fini(adev);
4195 
4196 	amdgpu_device_ip_fini_early(adev);
4197 
4198 	amdgpu_irq_fini_hw(adev);
4199 
4200 	if (adev->mman.initialized)
4201 		ttm_device_clear_dma_mappings(&adev->mman.bdev);
4202 
4203 	amdgpu_gart_dummy_page_fini(adev);
4204 
4205 	if (drm_dev_is_unplugged(adev_to_drm(adev)))
4206 		amdgpu_device_unmap_mmio(adev);
4207 
4208 }
4209 
4210 void amdgpu_device_fini_sw(struct amdgpu_device *adev)
4211 {
4212 	int idx;
4213 	bool px;
4214 
4215 	amdgpu_fence_driver_sw_fini(adev);
4216 	amdgpu_device_ip_fini(adev);
4217 	amdgpu_ucode_release(&adev->firmware.gpu_info_fw);
4218 	adev->accel_working = false;
4219 	dma_fence_put(rcu_dereference_protected(adev->gang_submit, true));
4220 
4221 	amdgpu_reset_fini(adev);
4222 
4223 	/* free i2c buses */
4224 	if (!amdgpu_device_has_dc_support(adev))
4225 		amdgpu_i2c_fini(adev);
4226 
4227 	if (amdgpu_emu_mode != 1)
4228 		amdgpu_atombios_fini(adev);
4229 
4230 	kfree(adev->bios);
4231 	adev->bios = NULL;
4232 
4233 	px = amdgpu_device_supports_px(adev_to_drm(adev));
4234 
4235 	if (px || (!pci_is_thunderbolt_attached(adev->pdev) &&
4236 				apple_gmux_detect(NULL, NULL)))
4237 		vga_switcheroo_unregister_client(adev->pdev);
4238 
4239 	if (px)
4240 		vga_switcheroo_fini_domain_pm_ops(adev->dev);
4241 
4242 	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
4243 		vga_client_unregister(adev->pdev);
4244 
4245 	if (drm_dev_enter(adev_to_drm(adev), &idx)) {
4246 
4247 		iounmap(adev->rmmio);
4248 		adev->rmmio = NULL;
4249 		amdgpu_device_doorbell_fini(adev);
4250 		drm_dev_exit(idx);
4251 	}
4252 
4253 	if (IS_ENABLED(CONFIG_PERF_EVENTS))
4254 		amdgpu_pmu_fini(adev);
4255 	if (adev->mman.discovery_bin)
4256 		amdgpu_discovery_fini(adev);
4257 
4258 	amdgpu_reset_put_reset_domain(adev->reset_domain);
4259 	adev->reset_domain = NULL;
4260 
4261 	kfree(adev->pci_state);
4262 
4263 }
4264 
4265 /**
4266  * amdgpu_device_evict_resources - evict device resources
4267  * @adev: amdgpu device object
4268  *
4269  * Evicts all ttm device resources(vram BOs, gart table) from the lru list
4270  * of the vram memory type. Mainly used for evicting device resources
4271  * at suspend time.
4272  *
4273  */
4274 static int amdgpu_device_evict_resources(struct amdgpu_device *adev)
4275 {
4276 	int ret;
4277 
4278 	/* No need to evict vram on APUs for suspend to ram or s2idle */
4279 	if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU))
4280 		return 0;
4281 
4282 	ret = amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM);
4283 	if (ret)
4284 		DRM_WARN("evicting device resources failed\n");
4285 	return ret;
4286 }
4287 
4288 /*
4289  * Suspend & resume.
4290  */
4291 /**
4292  * amdgpu_device_suspend - initiate device suspend
4293  *
4294  * @dev: drm dev pointer
4295  * @fbcon : notify the fbdev of suspend
4296  *
4297  * Puts the hw in the suspend state (all asics).
4298  * Returns 0 for success or an error on failure.
4299  * Called at driver suspend.
4300  */
4301 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
4302 {
4303 	struct amdgpu_device *adev = drm_to_adev(dev);
4304 	int r = 0;
4305 
4306 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4307 		return 0;
4308 
4309 	adev->in_suspend = true;
4310 
4311 	/* Evict the majority of BOs before grabbing the full access */
4312 	r = amdgpu_device_evict_resources(adev);
4313 	if (r)
4314 		return r;
4315 
4316 	if (amdgpu_sriov_vf(adev)) {
4317 		amdgpu_virt_fini_data_exchange(adev);
4318 		r = amdgpu_virt_request_full_gpu(adev, false);
4319 		if (r)
4320 			return r;
4321 	}
4322 
4323 	if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
4324 		DRM_WARN("smart shift update failed\n");
4325 
4326 	if (fbcon)
4327 		drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
4328 
4329 	cancel_delayed_work_sync(&adev->delayed_init_work);
4330 
4331 	amdgpu_ras_suspend(adev);
4332 
4333 	amdgpu_device_ip_suspend_phase1(adev);
4334 
4335 	if (!adev->in_s0ix)
4336 		amdgpu_amdkfd_suspend(adev, adev->in_runpm);
4337 
4338 	r = amdgpu_device_evict_resources(adev);
4339 	if (r)
4340 		return r;
4341 
4342 	amdgpu_fence_driver_hw_fini(adev);
4343 
4344 	amdgpu_device_ip_suspend_phase2(adev);
4345 
4346 	if (amdgpu_sriov_vf(adev))
4347 		amdgpu_virt_release_full_gpu(adev, false);
4348 
4349 	return 0;
4350 }
4351 
4352 /**
4353  * amdgpu_device_resume - initiate device resume
4354  *
4355  * @dev: drm dev pointer
4356  * @fbcon : notify the fbdev of resume
4357  *
4358  * Bring the hw back to operating state (all asics).
4359  * Returns 0 for success or an error on failure.
4360  * Called at driver resume.
4361  */
4362 int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
4363 {
4364 	struct amdgpu_device *adev = drm_to_adev(dev);
4365 	int r = 0;
4366 
4367 	if (amdgpu_sriov_vf(adev)) {
4368 		r = amdgpu_virt_request_full_gpu(adev, true);
4369 		if (r)
4370 			return r;
4371 	}
4372 
4373 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4374 		return 0;
4375 
4376 	if (adev->in_s0ix)
4377 		amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D0Entry);
4378 
4379 	/* post card */
4380 	if (amdgpu_device_need_post(adev)) {
4381 		r = amdgpu_device_asic_init(adev);
4382 		if (r)
4383 			dev_err(adev->dev, "amdgpu asic init failed\n");
4384 	}
4385 
4386 	r = amdgpu_device_ip_resume(adev);
4387 
4388 	if (r) {
4389 		dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4390 		goto exit;
4391 	}
4392 	amdgpu_fence_driver_hw_init(adev);
4393 
4394 	r = amdgpu_device_ip_late_init(adev);
4395 	if (r)
4396 		goto exit;
4397 
4398 	queue_delayed_work(system_wq, &adev->delayed_init_work,
4399 			   msecs_to_jiffies(AMDGPU_RESUME_MS));
4400 
4401 	if (!adev->in_s0ix) {
4402 		r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
4403 		if (r)
4404 			goto exit;
4405 	}
4406 
4407 exit:
4408 	if (amdgpu_sriov_vf(adev)) {
4409 		amdgpu_virt_init_data_exchange(adev);
4410 		amdgpu_virt_release_full_gpu(adev, true);
4411 	}
4412 
4413 	if (r)
4414 		return r;
4415 
4416 	/* Make sure IB tests flushed */
4417 	flush_delayed_work(&adev->delayed_init_work);
4418 
4419 	if (fbcon)
4420 		drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
4421 
4422 	amdgpu_ras_resume(adev);
4423 
4424 	if (adev->mode_info.num_crtc) {
4425 		/*
4426 		 * Most of the connector probing functions try to acquire runtime pm
4427 		 * refs to ensure that the GPU is powered on when connector polling is
4428 		 * performed. Since we're calling this from a runtime PM callback,
4429 		 * trying to acquire rpm refs will cause us to deadlock.
4430 		 *
4431 		 * Since we're guaranteed to be holding the rpm lock, it's safe to
4432 		 * temporarily disable the rpm helpers so this doesn't deadlock us.
4433 		 */
4434 #ifdef CONFIG_PM
4435 		dev->dev->power.disable_depth++;
4436 #endif
4437 		if (!adev->dc_enabled)
4438 			drm_helper_hpd_irq_event(dev);
4439 		else
4440 			drm_kms_helper_hotplug_event(dev);
4441 #ifdef CONFIG_PM
4442 		dev->dev->power.disable_depth--;
4443 #endif
4444 	}
4445 	adev->in_suspend = false;
4446 
4447 	if (adev->enable_mes)
4448 		amdgpu_mes_self_test(adev);
4449 
4450 	if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
4451 		DRM_WARN("smart shift update failed\n");
4452 
4453 	return 0;
4454 }
4455 
4456 /**
4457  * amdgpu_device_ip_check_soft_reset - did soft reset succeed
4458  *
4459  * @adev: amdgpu_device pointer
4460  *
4461  * The list of all the hardware IPs that make up the asic is walked and
4462  * the check_soft_reset callbacks are run.  check_soft_reset determines
4463  * if the asic is still hung or not.
4464  * Returns true if any of the IPs are still in a hung state, false if not.
4465  */
4466 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
4467 {
4468 	int i;
4469 	bool asic_hang = false;
4470 
4471 	if (amdgpu_sriov_vf(adev))
4472 		return true;
4473 
4474 	if (amdgpu_asic_need_full_reset(adev))
4475 		return true;
4476 
4477 	for (i = 0; i < adev->num_ip_blocks; i++) {
4478 		if (!adev->ip_blocks[i].status.valid)
4479 			continue;
4480 		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
4481 			adev->ip_blocks[i].status.hang =
4482 				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
4483 		if (adev->ip_blocks[i].status.hang) {
4484 			dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
4485 			asic_hang = true;
4486 		}
4487 	}
4488 	return asic_hang;
4489 }
4490 
4491 /**
4492  * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
4493  *
4494  * @adev: amdgpu_device pointer
4495  *
4496  * The list of all the hardware IPs that make up the asic is walked and the
4497  * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
4498  * handles any IP specific hardware or software state changes that are
4499  * necessary for a soft reset to succeed.
4500  * Returns 0 on success, negative error code on failure.
4501  */
4502 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
4503 {
4504 	int i, r = 0;
4505 
4506 	for (i = 0; i < adev->num_ip_blocks; i++) {
4507 		if (!adev->ip_blocks[i].status.valid)
4508 			continue;
4509 		if (adev->ip_blocks[i].status.hang &&
4510 		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
4511 			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
4512 			if (r)
4513 				return r;
4514 		}
4515 	}
4516 
4517 	return 0;
4518 }
4519 
4520 /**
4521  * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
4522  *
4523  * @adev: amdgpu_device pointer
4524  *
4525  * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
4526  * reset is necessary to recover.
4527  * Returns true if a full asic reset is required, false if not.
4528  */
4529 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
4530 {
4531 	int i;
4532 
4533 	if (amdgpu_asic_need_full_reset(adev))
4534 		return true;
4535 
4536 	for (i = 0; i < adev->num_ip_blocks; i++) {
4537 		if (!adev->ip_blocks[i].status.valid)
4538 			continue;
4539 		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
4540 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
4541 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
4542 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
4543 		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
4544 			if (adev->ip_blocks[i].status.hang) {
4545 				dev_info(adev->dev, "Some block need full reset!\n");
4546 				return true;
4547 			}
4548 		}
4549 	}
4550 	return false;
4551 }
4552 
4553 /**
4554  * amdgpu_device_ip_soft_reset - do a soft reset
4555  *
4556  * @adev: amdgpu_device pointer
4557  *
4558  * The list of all the hardware IPs that make up the asic is walked and the
4559  * soft_reset callbacks are run if the block is hung.  soft_reset handles any
4560  * IP specific hardware or software state changes that are necessary to soft
4561  * reset the IP.
4562  * Returns 0 on success, negative error code on failure.
4563  */
4564 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
4565 {
4566 	int i, r = 0;
4567 
4568 	for (i = 0; i < adev->num_ip_blocks; i++) {
4569 		if (!adev->ip_blocks[i].status.valid)
4570 			continue;
4571 		if (adev->ip_blocks[i].status.hang &&
4572 		    adev->ip_blocks[i].version->funcs->soft_reset) {
4573 			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
4574 			if (r)
4575 				return r;
4576 		}
4577 	}
4578 
4579 	return 0;
4580 }
4581 
4582 /**
4583  * amdgpu_device_ip_post_soft_reset - clean up from soft reset
4584  *
4585  * @adev: amdgpu_device pointer
4586  *
4587  * The list of all the hardware IPs that make up the asic is walked and the
4588  * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
4589  * handles any IP specific hardware or software state changes that are
4590  * necessary after the IP has been soft reset.
4591  * Returns 0 on success, negative error code on failure.
4592  */
4593 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
4594 {
4595 	int i, r = 0;
4596 
4597 	for (i = 0; i < adev->num_ip_blocks; i++) {
4598 		if (!adev->ip_blocks[i].status.valid)
4599 			continue;
4600 		if (adev->ip_blocks[i].status.hang &&
4601 		    adev->ip_blocks[i].version->funcs->post_soft_reset)
4602 			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
4603 		if (r)
4604 			return r;
4605 	}
4606 
4607 	return 0;
4608 }
4609 
4610 /**
4611  * amdgpu_device_recover_vram - Recover some VRAM contents
4612  *
4613  * @adev: amdgpu_device pointer
4614  *
4615  * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
4616  * restore things like GPUVM page tables after a GPU reset where
4617  * the contents of VRAM might be lost.
4618  *
4619  * Returns:
4620  * 0 on success, negative error code on failure.
4621  */
4622 static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
4623 {
4624 	struct dma_fence *fence = NULL, *next = NULL;
4625 	struct amdgpu_bo *shadow;
4626 	struct amdgpu_bo_vm *vmbo;
4627 	long r = 1, tmo;
4628 
4629 	if (amdgpu_sriov_runtime(adev))
4630 		tmo = msecs_to_jiffies(8000);
4631 	else
4632 		tmo = msecs_to_jiffies(100);
4633 
4634 	dev_info(adev->dev, "recover vram bo from shadow start\n");
4635 	mutex_lock(&adev->shadow_list_lock);
4636 	list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
4637 		/* If vm is compute context or adev is APU, shadow will be NULL */
4638 		if (!vmbo->shadow)
4639 			continue;
4640 		shadow = vmbo->shadow;
4641 
4642 		/* No need to recover an evicted BO */
4643 		if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
4644 		    shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
4645 		    shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
4646 			continue;
4647 
4648 		r = amdgpu_bo_restore_shadow(shadow, &next);
4649 		if (r)
4650 			break;
4651 
4652 		if (fence) {
4653 			tmo = dma_fence_wait_timeout(fence, false, tmo);
4654 			dma_fence_put(fence);
4655 			fence = next;
4656 			if (tmo == 0) {
4657 				r = -ETIMEDOUT;
4658 				break;
4659 			} else if (tmo < 0) {
4660 				r = tmo;
4661 				break;
4662 			}
4663 		} else {
4664 			fence = next;
4665 		}
4666 	}
4667 	mutex_unlock(&adev->shadow_list_lock);
4668 
4669 	if (fence)
4670 		tmo = dma_fence_wait_timeout(fence, false, tmo);
4671 	dma_fence_put(fence);
4672 
4673 	if (r < 0 || tmo <= 0) {
4674 		dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
4675 		return -EIO;
4676 	}
4677 
4678 	dev_info(adev->dev, "recover vram bo from shadow done\n");
4679 	return 0;
4680 }
4681 
4682 
4683 /**
4684  * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
4685  *
4686  * @adev: amdgpu_device pointer
4687  * @from_hypervisor: request from hypervisor
4688  *
4689  * do VF FLR and reinitialize Asic
4690  * return 0 means succeeded otherwise failed
4691  */
4692 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
4693 				     bool from_hypervisor)
4694 {
4695 	int r;
4696 	struct amdgpu_hive_info *hive = NULL;
4697 	int retry_limit = 0;
4698 
4699 retry:
4700 	amdgpu_amdkfd_pre_reset(adev);
4701 
4702 	if (from_hypervisor)
4703 		r = amdgpu_virt_request_full_gpu(adev, true);
4704 	else
4705 		r = amdgpu_virt_reset_gpu(adev);
4706 	if (r)
4707 		return r;
4708 
4709 	/* Resume IP prior to SMC */
4710 	r = amdgpu_device_ip_reinit_early_sriov(adev);
4711 	if (r)
4712 		goto error;
4713 
4714 	amdgpu_virt_init_data_exchange(adev);
4715 
4716 	r = amdgpu_device_fw_loading(adev);
4717 	if (r)
4718 		return r;
4719 
4720 	/* now we are okay to resume SMC/CP/SDMA */
4721 	r = amdgpu_device_ip_reinit_late_sriov(adev);
4722 	if (r)
4723 		goto error;
4724 
4725 	hive = amdgpu_get_xgmi_hive(adev);
4726 	/* Update PSP FW topology after reset */
4727 	if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
4728 		r = amdgpu_xgmi_update_topology(hive, adev);
4729 
4730 	if (hive)
4731 		amdgpu_put_xgmi_hive(hive);
4732 
4733 	if (!r) {
4734 		amdgpu_irq_gpu_reset_resume_helper(adev);
4735 		r = amdgpu_ib_ring_tests(adev);
4736 
4737 		amdgpu_amdkfd_post_reset(adev);
4738 	}
4739 
4740 error:
4741 	if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
4742 		amdgpu_inc_vram_lost(adev);
4743 		r = amdgpu_device_recover_vram(adev);
4744 	}
4745 	amdgpu_virt_release_full_gpu(adev, true);
4746 
4747 	if (AMDGPU_RETRY_SRIOV_RESET(r)) {
4748 		if (retry_limit < AMDGPU_MAX_RETRY_LIMIT) {
4749 			retry_limit++;
4750 			goto retry;
4751 		} else
4752 			DRM_ERROR("GPU reset retry is beyond the retry limit\n");
4753 	}
4754 
4755 	return r;
4756 }
4757 
4758 /**
4759  * amdgpu_device_has_job_running - check if there is any job in mirror list
4760  *
4761  * @adev: amdgpu_device pointer
4762  *
4763  * check if there is any job in mirror list
4764  */
4765 bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
4766 {
4767 	int i;
4768 	struct drm_sched_job *job;
4769 
4770 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4771 		struct amdgpu_ring *ring = adev->rings[i];
4772 
4773 		if (!ring || !ring->sched.thread)
4774 			continue;
4775 
4776 		spin_lock(&ring->sched.job_list_lock);
4777 		job = list_first_entry_or_null(&ring->sched.pending_list,
4778 					       struct drm_sched_job, list);
4779 		spin_unlock(&ring->sched.job_list_lock);
4780 		if (job)
4781 			return true;
4782 	}
4783 	return false;
4784 }
4785 
4786 /**
4787  * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
4788  *
4789  * @adev: amdgpu_device pointer
4790  *
4791  * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
4792  * a hung GPU.
4793  */
4794 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
4795 {
4796 
4797 	if (amdgpu_gpu_recovery == 0)
4798 		goto disabled;
4799 
4800 	/* Skip soft reset check in fatal error mode */
4801 	if (!amdgpu_ras_is_poison_mode_supported(adev))
4802 		return true;
4803 
4804 	if (amdgpu_sriov_vf(adev))
4805 		return true;
4806 
4807 	if (amdgpu_gpu_recovery == -1) {
4808 		switch (adev->asic_type) {
4809 #ifdef CONFIG_DRM_AMDGPU_SI
4810 		case CHIP_VERDE:
4811 		case CHIP_TAHITI:
4812 		case CHIP_PITCAIRN:
4813 		case CHIP_OLAND:
4814 		case CHIP_HAINAN:
4815 #endif
4816 #ifdef CONFIG_DRM_AMDGPU_CIK
4817 		case CHIP_KAVERI:
4818 		case CHIP_KABINI:
4819 		case CHIP_MULLINS:
4820 #endif
4821 		case CHIP_CARRIZO:
4822 		case CHIP_STONEY:
4823 		case CHIP_CYAN_SKILLFISH:
4824 			goto disabled;
4825 		default:
4826 			break;
4827 		}
4828 	}
4829 
4830 	return true;
4831 
4832 disabled:
4833 		dev_info(adev->dev, "GPU recovery disabled.\n");
4834 		return false;
4835 }
4836 
4837 int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
4838 {
4839 	u32 i;
4840 	int ret = 0;
4841 
4842 	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
4843 
4844 	dev_info(adev->dev, "GPU mode1 reset\n");
4845 
4846 	/* disable BM */
4847 	pci_clear_master(adev->pdev);
4848 
4849 	amdgpu_device_cache_pci_state(adev->pdev);
4850 
4851 	if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
4852 		dev_info(adev->dev, "GPU smu mode1 reset\n");
4853 		ret = amdgpu_dpm_mode1_reset(adev);
4854 	} else {
4855 		dev_info(adev->dev, "GPU psp mode1 reset\n");
4856 		ret = psp_gpu_reset(adev);
4857 	}
4858 
4859 	if (ret)
4860 		dev_err(adev->dev, "GPU mode1 reset failed\n");
4861 
4862 	amdgpu_device_load_pci_state(adev->pdev);
4863 
4864 	/* wait for asic to come out of reset */
4865 	for (i = 0; i < adev->usec_timeout; i++) {
4866 		u32 memsize = adev->nbio.funcs->get_memsize(adev);
4867 
4868 		if (memsize != 0xffffffff)
4869 			break;
4870 		udelay(1);
4871 	}
4872 
4873 	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
4874 	return ret;
4875 }
4876 
4877 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
4878 				 struct amdgpu_reset_context *reset_context)
4879 {
4880 	int i, r = 0;
4881 	struct amdgpu_job *job = NULL;
4882 	bool need_full_reset =
4883 		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4884 
4885 	if (reset_context->reset_req_dev == adev)
4886 		job = reset_context->job;
4887 
4888 	if (amdgpu_sriov_vf(adev)) {
4889 		/* stop the data exchange thread */
4890 		amdgpu_virt_fini_data_exchange(adev);
4891 	}
4892 
4893 	amdgpu_fence_driver_isr_toggle(adev, true);
4894 
4895 	/* block all schedulers and reset given job's ring */
4896 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4897 		struct amdgpu_ring *ring = adev->rings[i];
4898 
4899 		if (!ring || !ring->sched.thread)
4900 			continue;
4901 
4902 		/*clear job fence from fence drv to avoid force_completion
4903 		 *leave NULL and vm flush fence in fence drv */
4904 		amdgpu_fence_driver_clear_job_fences(ring);
4905 
4906 		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
4907 		amdgpu_fence_driver_force_completion(ring);
4908 	}
4909 
4910 	amdgpu_fence_driver_isr_toggle(adev, false);
4911 
4912 	if (job && job->vm)
4913 		drm_sched_increase_karma(&job->base);
4914 
4915 	r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
4916 	/* If reset handler not implemented, continue; otherwise return */
4917 	if (r == -ENOSYS)
4918 		r = 0;
4919 	else
4920 		return r;
4921 
4922 	/* Don't suspend on bare metal if we are not going to HW reset the ASIC */
4923 	if (!amdgpu_sriov_vf(adev)) {
4924 
4925 		if (!need_full_reset)
4926 			need_full_reset = amdgpu_device_ip_need_full_reset(adev);
4927 
4928 		if (!need_full_reset && amdgpu_gpu_recovery &&
4929 		    amdgpu_device_ip_check_soft_reset(adev)) {
4930 			amdgpu_device_ip_pre_soft_reset(adev);
4931 			r = amdgpu_device_ip_soft_reset(adev);
4932 			amdgpu_device_ip_post_soft_reset(adev);
4933 			if (r || amdgpu_device_ip_check_soft_reset(adev)) {
4934 				dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
4935 				need_full_reset = true;
4936 			}
4937 		}
4938 
4939 		if (need_full_reset)
4940 			r = amdgpu_device_ip_suspend(adev);
4941 		if (need_full_reset)
4942 			set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4943 		else
4944 			clear_bit(AMDGPU_NEED_FULL_RESET,
4945 				  &reset_context->flags);
4946 	}
4947 
4948 	return r;
4949 }
4950 
4951 static int amdgpu_reset_reg_dumps(struct amdgpu_device *adev)
4952 {
4953 	int i;
4954 
4955 	lockdep_assert_held(&adev->reset_domain->sem);
4956 
4957 	for (i = 0; i < adev->num_regs; i++) {
4958 		adev->reset_dump_reg_value[i] = RREG32(adev->reset_dump_reg_list[i]);
4959 		trace_amdgpu_reset_reg_dumps(adev->reset_dump_reg_list[i],
4960 					     adev->reset_dump_reg_value[i]);
4961 	}
4962 
4963 	return 0;
4964 }
4965 
4966 #ifdef CONFIG_DEV_COREDUMP
4967 static ssize_t amdgpu_devcoredump_read(char *buffer, loff_t offset,
4968 		size_t count, void *data, size_t datalen)
4969 {
4970 	struct drm_printer p;
4971 	struct amdgpu_device *adev = data;
4972 	struct drm_print_iterator iter;
4973 	int i;
4974 
4975 	iter.data = buffer;
4976 	iter.offset = 0;
4977 	iter.start = offset;
4978 	iter.remain = count;
4979 
4980 	p = drm_coredump_printer(&iter);
4981 
4982 	drm_printf(&p, "**** AMDGPU Device Coredump ****\n");
4983 	drm_printf(&p, "kernel: " UTS_RELEASE "\n");
4984 	drm_printf(&p, "module: " KBUILD_MODNAME "\n");
4985 	drm_printf(&p, "time: %lld.%09ld\n", adev->reset_time.tv_sec, adev->reset_time.tv_nsec);
4986 	if (adev->reset_task_info.pid)
4987 		drm_printf(&p, "process_name: %s PID: %d\n",
4988 			   adev->reset_task_info.process_name,
4989 			   adev->reset_task_info.pid);
4990 
4991 	if (adev->reset_vram_lost)
4992 		drm_printf(&p, "VRAM is lost due to GPU reset!\n");
4993 	if (adev->num_regs) {
4994 		drm_printf(&p, "AMDGPU register dumps:\nOffset:     Value:\n");
4995 
4996 		for (i = 0; i < adev->num_regs; i++)
4997 			drm_printf(&p, "0x%08x: 0x%08x\n",
4998 				   adev->reset_dump_reg_list[i],
4999 				   adev->reset_dump_reg_value[i]);
5000 	}
5001 
5002 	return count - iter.remain;
5003 }
5004 
5005 static void amdgpu_devcoredump_free(void *data)
5006 {
5007 }
5008 
5009 static void amdgpu_reset_capture_coredumpm(struct amdgpu_device *adev)
5010 {
5011 	struct drm_device *dev = adev_to_drm(adev);
5012 
5013 	ktime_get_ts64(&adev->reset_time);
5014 	dev_coredumpm(dev->dev, THIS_MODULE, adev, 0, GFP_KERNEL,
5015 		      amdgpu_devcoredump_read, amdgpu_devcoredump_free);
5016 }
5017 #endif
5018 
5019 int amdgpu_do_asic_reset(struct list_head *device_list_handle,
5020 			 struct amdgpu_reset_context *reset_context)
5021 {
5022 	struct amdgpu_device *tmp_adev = NULL;
5023 	bool need_full_reset, skip_hw_reset, vram_lost = false;
5024 	int r = 0;
5025 	bool gpu_reset_for_dev_remove = 0;
5026 
5027 	/* Try reset handler method first */
5028 	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5029 				    reset_list);
5030 	amdgpu_reset_reg_dumps(tmp_adev);
5031 
5032 	reset_context->reset_device_list = device_list_handle;
5033 	r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
5034 	/* If reset handler not implemented, continue; otherwise return */
5035 	if (r == -ENOSYS)
5036 		r = 0;
5037 	else
5038 		return r;
5039 
5040 	/* Reset handler not implemented, use the default method */
5041 	need_full_reset =
5042 		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5043 	skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
5044 
5045 	gpu_reset_for_dev_remove =
5046 		test_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context->flags) &&
5047 			test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5048 
5049 	/*
5050 	 * ASIC reset has to be done on all XGMI hive nodes ASAP
5051 	 * to allow proper links negotiation in FW (within 1 sec)
5052 	 */
5053 	if (!skip_hw_reset && need_full_reset) {
5054 		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5055 			/* For XGMI run all resets in parallel to speed up the process */
5056 			if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
5057 				tmp_adev->gmc.xgmi.pending_reset = false;
5058 				if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
5059 					r = -EALREADY;
5060 			} else
5061 				r = amdgpu_asic_reset(tmp_adev);
5062 
5063 			if (r) {
5064 				dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
5065 					 r, adev_to_drm(tmp_adev)->unique);
5066 				break;
5067 			}
5068 		}
5069 
5070 		/* For XGMI wait for all resets to complete before proceed */
5071 		if (!r) {
5072 			list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5073 				if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
5074 					flush_work(&tmp_adev->xgmi_reset_work);
5075 					r = tmp_adev->asic_reset_res;
5076 					if (r)
5077 						break;
5078 				}
5079 			}
5080 		}
5081 	}
5082 
5083 	if (!r && amdgpu_ras_intr_triggered()) {
5084 		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5085 			if (tmp_adev->mmhub.ras && tmp_adev->mmhub.ras->ras_block.hw_ops &&
5086 			    tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
5087 				tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(tmp_adev);
5088 		}
5089 
5090 		amdgpu_ras_intr_cleared();
5091 	}
5092 
5093 	/* Since the mode1 reset affects base ip blocks, the
5094 	 * phase1 ip blocks need to be resumed. Otherwise there
5095 	 * will be a BIOS signature error and the psp bootloader
5096 	 * can't load kdb on the next amdgpu install.
5097 	 */
5098 	if (gpu_reset_for_dev_remove) {
5099 		list_for_each_entry(tmp_adev, device_list_handle, reset_list)
5100 			amdgpu_device_ip_resume_phase1(tmp_adev);
5101 
5102 		goto end;
5103 	}
5104 
5105 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5106 		if (need_full_reset) {
5107 			/* post card */
5108 			r = amdgpu_device_asic_init(tmp_adev);
5109 			if (r) {
5110 				dev_warn(tmp_adev->dev, "asic atom init failed!");
5111 			} else {
5112 				dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
5113 				r = amdgpu_amdkfd_resume_iommu(tmp_adev);
5114 				if (r)
5115 					goto out;
5116 
5117 				r = amdgpu_device_ip_resume_phase1(tmp_adev);
5118 				if (r)
5119 					goto out;
5120 
5121 				vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
5122 #ifdef CONFIG_DEV_COREDUMP
5123 				tmp_adev->reset_vram_lost = vram_lost;
5124 				memset(&tmp_adev->reset_task_info, 0,
5125 						sizeof(tmp_adev->reset_task_info));
5126 				if (reset_context->job && reset_context->job->vm)
5127 					tmp_adev->reset_task_info =
5128 						reset_context->job->vm->task_info;
5129 				amdgpu_reset_capture_coredumpm(tmp_adev);
5130 #endif
5131 				if (vram_lost) {
5132 					DRM_INFO("VRAM is lost due to GPU reset!\n");
5133 					amdgpu_inc_vram_lost(tmp_adev);
5134 				}
5135 
5136 				r = amdgpu_device_fw_loading(tmp_adev);
5137 				if (r)
5138 					return r;
5139 
5140 				r = amdgpu_device_ip_resume_phase2(tmp_adev);
5141 				if (r)
5142 					goto out;
5143 
5144 				if (vram_lost)
5145 					amdgpu_device_fill_reset_magic(tmp_adev);
5146 
5147 				/*
5148 				 * Add this ASIC as tracked as reset was already
5149 				 * complete successfully.
5150 				 */
5151 				amdgpu_register_gpu_instance(tmp_adev);
5152 
5153 				if (!reset_context->hive &&
5154 				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
5155 					amdgpu_xgmi_add_device(tmp_adev);
5156 
5157 				r = amdgpu_device_ip_late_init(tmp_adev);
5158 				if (r)
5159 					goto out;
5160 
5161 				drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
5162 
5163 				/*
5164 				 * The GPU enters bad state once faulty pages
5165 				 * by ECC has reached the threshold, and ras
5166 				 * recovery is scheduled next. So add one check
5167 				 * here to break recovery if it indeed exceeds
5168 				 * bad page threshold, and remind user to
5169 				 * retire this GPU or setting one bigger
5170 				 * bad_page_threshold value to fix this once
5171 				 * probing driver again.
5172 				 */
5173 				if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
5174 					/* must succeed. */
5175 					amdgpu_ras_resume(tmp_adev);
5176 				} else {
5177 					r = -EINVAL;
5178 					goto out;
5179 				}
5180 
5181 				/* Update PSP FW topology after reset */
5182 				if (reset_context->hive &&
5183 				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
5184 					r = amdgpu_xgmi_update_topology(
5185 						reset_context->hive, tmp_adev);
5186 			}
5187 		}
5188 
5189 out:
5190 		if (!r) {
5191 			amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
5192 			r = amdgpu_ib_ring_tests(tmp_adev);
5193 			if (r) {
5194 				dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
5195 				need_full_reset = true;
5196 				r = -EAGAIN;
5197 				goto end;
5198 			}
5199 		}
5200 
5201 		if (!r)
5202 			r = amdgpu_device_recover_vram(tmp_adev);
5203 		else
5204 			tmp_adev->asic_reset_res = r;
5205 	}
5206 
5207 end:
5208 	if (need_full_reset)
5209 		set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5210 	else
5211 		clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5212 	return r;
5213 }
5214 
5215 static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev)
5216 {
5217 
5218 	switch (amdgpu_asic_reset_method(adev)) {
5219 	case AMD_RESET_METHOD_MODE1:
5220 		adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
5221 		break;
5222 	case AMD_RESET_METHOD_MODE2:
5223 		adev->mp1_state = PP_MP1_STATE_RESET;
5224 		break;
5225 	default:
5226 		adev->mp1_state = PP_MP1_STATE_NONE;
5227 		break;
5228 	}
5229 }
5230 
5231 static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev)
5232 {
5233 	amdgpu_vf_error_trans_all(adev);
5234 	adev->mp1_state = PP_MP1_STATE_NONE;
5235 }
5236 
5237 static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
5238 {
5239 	struct pci_dev *p = NULL;
5240 
5241 	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
5242 			adev->pdev->bus->number, 1);
5243 	if (p) {
5244 		pm_runtime_enable(&(p->dev));
5245 		pm_runtime_resume(&(p->dev));
5246 	}
5247 
5248 	pci_dev_put(p);
5249 }
5250 
5251 static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
5252 {
5253 	enum amd_reset_method reset_method;
5254 	struct pci_dev *p = NULL;
5255 	u64 expires;
5256 
5257 	/*
5258 	 * For now, only BACO and mode1 reset are confirmed
5259 	 * to suffer the audio issue without proper suspended.
5260 	 */
5261 	reset_method = amdgpu_asic_reset_method(adev);
5262 	if ((reset_method != AMD_RESET_METHOD_BACO) &&
5263 	     (reset_method != AMD_RESET_METHOD_MODE1))
5264 		return -EINVAL;
5265 
5266 	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
5267 			adev->pdev->bus->number, 1);
5268 	if (!p)
5269 		return -ENODEV;
5270 
5271 	expires = pm_runtime_autosuspend_expiration(&(p->dev));
5272 	if (!expires)
5273 		/*
5274 		 * If we cannot get the audio device autosuspend delay,
5275 		 * a fixed 4S interval will be used. Considering 3S is
5276 		 * the audio controller default autosuspend delay setting.
5277 		 * 4S used here is guaranteed to cover that.
5278 		 */
5279 		expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
5280 
5281 	while (!pm_runtime_status_suspended(&(p->dev))) {
5282 		if (!pm_runtime_suspend(&(p->dev)))
5283 			break;
5284 
5285 		if (expires < ktime_get_mono_fast_ns()) {
5286 			dev_warn(adev->dev, "failed to suspend display audio\n");
5287 			pci_dev_put(p);
5288 			/* TODO: abort the succeeding gpu reset? */
5289 			return -ETIMEDOUT;
5290 		}
5291 	}
5292 
5293 	pm_runtime_disable(&(p->dev));
5294 
5295 	pci_dev_put(p);
5296 	return 0;
5297 }
5298 
5299 static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev)
5300 {
5301 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
5302 
5303 #if defined(CONFIG_DEBUG_FS)
5304 	if (!amdgpu_sriov_vf(adev))
5305 		cancel_work(&adev->reset_work);
5306 #endif
5307 
5308 	if (adev->kfd.dev)
5309 		cancel_work(&adev->kfd.reset_work);
5310 
5311 	if (amdgpu_sriov_vf(adev))
5312 		cancel_work(&adev->virt.flr_work);
5313 
5314 	if (con && adev->ras_enabled)
5315 		cancel_work(&con->recovery_work);
5316 
5317 }
5318 
5319 /**
5320  * amdgpu_device_gpu_recover - reset the asic and recover scheduler
5321  *
5322  * @adev: amdgpu_device pointer
5323  * @job: which job trigger hang
5324  * @reset_context: amdgpu reset context pointer
5325  *
5326  * Attempt to reset the GPU if it has hung (all asics).
5327  * Attempt to do soft-reset or full-reset and reinitialize Asic
5328  * Returns 0 for success or an error on failure.
5329  */
5330 
5331 int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
5332 			      struct amdgpu_job *job,
5333 			      struct amdgpu_reset_context *reset_context)
5334 {
5335 	struct list_head device_list, *device_list_handle =  NULL;
5336 	bool job_signaled = false;
5337 	struct amdgpu_hive_info *hive = NULL;
5338 	struct amdgpu_device *tmp_adev = NULL;
5339 	int i, r = 0;
5340 	bool need_emergency_restart = false;
5341 	bool audio_suspended = false;
5342 	bool gpu_reset_for_dev_remove = false;
5343 
5344 	gpu_reset_for_dev_remove =
5345 			test_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context->flags) &&
5346 				test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5347 
5348 	/*
5349 	 * Special case: RAS triggered and full reset isn't supported
5350 	 */
5351 	need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
5352 
5353 	/*
5354 	 * Flush RAM to disk so that after reboot
5355 	 * the user can read log and see why the system rebooted.
5356 	 */
5357 	if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
5358 		DRM_WARN("Emergency reboot.");
5359 
5360 		ksys_sync_helper();
5361 		emergency_restart();
5362 	}
5363 
5364 	dev_info(adev->dev, "GPU %s begin!\n",
5365 		need_emergency_restart ? "jobs stop":"reset");
5366 
5367 	if (!amdgpu_sriov_vf(adev))
5368 		hive = amdgpu_get_xgmi_hive(adev);
5369 	if (hive)
5370 		mutex_lock(&hive->hive_lock);
5371 
5372 	reset_context->job = job;
5373 	reset_context->hive = hive;
5374 	/*
5375 	 * Build list of devices to reset.
5376 	 * In case we are in XGMI hive mode, resort the device list
5377 	 * to put adev in the 1st position.
5378 	 */
5379 	INIT_LIST_HEAD(&device_list);
5380 	if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
5381 		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
5382 			list_add_tail(&tmp_adev->reset_list, &device_list);
5383 			if (gpu_reset_for_dev_remove && adev->shutdown)
5384 				tmp_adev->shutdown = true;
5385 		}
5386 		if (!list_is_first(&adev->reset_list, &device_list))
5387 			list_rotate_to_front(&adev->reset_list, &device_list);
5388 		device_list_handle = &device_list;
5389 	} else {
5390 		list_add_tail(&adev->reset_list, &device_list);
5391 		device_list_handle = &device_list;
5392 	}
5393 
5394 	/* We need to lock reset domain only once both for XGMI and single device */
5395 	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5396 				    reset_list);
5397 	amdgpu_device_lock_reset_domain(tmp_adev->reset_domain);
5398 
5399 	/* block all schedulers and reset given job's ring */
5400 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5401 
5402 		amdgpu_device_set_mp1_state(tmp_adev);
5403 
5404 		/*
5405 		 * Try to put the audio codec into suspend state
5406 		 * before gpu reset started.
5407 		 *
5408 		 * Due to the power domain of the graphics device
5409 		 * is shared with AZ power domain. Without this,
5410 		 * we may change the audio hardware from behind
5411 		 * the audio driver's back. That will trigger
5412 		 * some audio codec errors.
5413 		 */
5414 		if (!amdgpu_device_suspend_display_audio(tmp_adev))
5415 			audio_suspended = true;
5416 
5417 		amdgpu_ras_set_error_query_ready(tmp_adev, false);
5418 
5419 		cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
5420 
5421 		if (!amdgpu_sriov_vf(tmp_adev))
5422 			amdgpu_amdkfd_pre_reset(tmp_adev);
5423 
5424 		/*
5425 		 * Mark these ASICs to be reseted as untracked first
5426 		 * And add them back after reset completed
5427 		 */
5428 		amdgpu_unregister_gpu_instance(tmp_adev);
5429 
5430 		drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, true);
5431 
5432 		/* disable ras on ALL IPs */
5433 		if (!need_emergency_restart &&
5434 		      amdgpu_device_ip_need_full_reset(tmp_adev))
5435 			amdgpu_ras_suspend(tmp_adev);
5436 
5437 		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5438 			struct amdgpu_ring *ring = tmp_adev->rings[i];
5439 
5440 			if (!ring || !ring->sched.thread)
5441 				continue;
5442 
5443 			drm_sched_stop(&ring->sched, job ? &job->base : NULL);
5444 
5445 			if (need_emergency_restart)
5446 				amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
5447 		}
5448 		atomic_inc(&tmp_adev->gpu_reset_counter);
5449 	}
5450 
5451 	if (need_emergency_restart)
5452 		goto skip_sched_resume;
5453 
5454 	/*
5455 	 * Must check guilty signal here since after this point all old
5456 	 * HW fences are force signaled.
5457 	 *
5458 	 * job->base holds a reference to parent fence
5459 	 */
5460 	if (job && dma_fence_is_signaled(&job->hw_fence)) {
5461 		job_signaled = true;
5462 		dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
5463 		goto skip_hw_reset;
5464 	}
5465 
5466 retry:	/* Rest of adevs pre asic reset from XGMI hive. */
5467 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5468 		if (gpu_reset_for_dev_remove) {
5469 			/* Workaroud for ASICs need to disable SMC first */
5470 			amdgpu_device_smu_fini_early(tmp_adev);
5471 		}
5472 		r = amdgpu_device_pre_asic_reset(tmp_adev, reset_context);
5473 		/*TODO Should we stop ?*/
5474 		if (r) {
5475 			dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
5476 				  r, adev_to_drm(tmp_adev)->unique);
5477 			tmp_adev->asic_reset_res = r;
5478 		}
5479 
5480 		/*
5481 		 * Drop all pending non scheduler resets. Scheduler resets
5482 		 * were already dropped during drm_sched_stop
5483 		 */
5484 		amdgpu_device_stop_pending_resets(tmp_adev);
5485 	}
5486 
5487 	/* Actual ASIC resets if needed.*/
5488 	/* Host driver will handle XGMI hive reset for SRIOV */
5489 	if (amdgpu_sriov_vf(adev)) {
5490 		r = amdgpu_device_reset_sriov(adev, job ? false : true);
5491 		if (r)
5492 			adev->asic_reset_res = r;
5493 
5494 		/* Aldebaran and gfx_11_0_3 support ras in SRIOV, so need resume ras during reset */
5495 		if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 2) ||
5496 		    adev->ip_versions[GC_HWIP][0] == IP_VERSION(11, 0, 3))
5497 			amdgpu_ras_resume(adev);
5498 	} else {
5499 		r = amdgpu_do_asic_reset(device_list_handle, reset_context);
5500 		if (r && r == -EAGAIN)
5501 			goto retry;
5502 
5503 		if (!r && gpu_reset_for_dev_remove)
5504 			goto recover_end;
5505 	}
5506 
5507 skip_hw_reset:
5508 
5509 	/* Post ASIC reset for all devs .*/
5510 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5511 
5512 		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5513 			struct amdgpu_ring *ring = tmp_adev->rings[i];
5514 
5515 			if (!ring || !ring->sched.thread)
5516 				continue;
5517 
5518 			drm_sched_start(&ring->sched, true);
5519 		}
5520 
5521 		if (adev->enable_mes && adev->ip_versions[GC_HWIP][0] != IP_VERSION(11, 0, 3))
5522 			amdgpu_mes_self_test(tmp_adev);
5523 
5524 		if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled) {
5525 			drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
5526 		}
5527 
5528 		if (tmp_adev->asic_reset_res)
5529 			r = tmp_adev->asic_reset_res;
5530 
5531 		tmp_adev->asic_reset_res = 0;
5532 
5533 		if (r) {
5534 			/* bad news, how to tell it to userspace ? */
5535 			dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
5536 			amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
5537 		} else {
5538 			dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
5539 			if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
5540 				DRM_WARN("smart shift update failed\n");
5541 		}
5542 	}
5543 
5544 skip_sched_resume:
5545 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5546 		/* unlock kfd: SRIOV would do it separately */
5547 		if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
5548 			amdgpu_amdkfd_post_reset(tmp_adev);
5549 
5550 		/* kfd_post_reset will do nothing if kfd device is not initialized,
5551 		 * need to bring up kfd here if it's not be initialized before
5552 		 */
5553 		if (!adev->kfd.init_complete)
5554 			amdgpu_amdkfd_device_init(adev);
5555 
5556 		if (audio_suspended)
5557 			amdgpu_device_resume_display_audio(tmp_adev);
5558 
5559 		amdgpu_device_unset_mp1_state(tmp_adev);
5560 
5561 		amdgpu_ras_set_error_query_ready(tmp_adev, true);
5562 	}
5563 
5564 recover_end:
5565 	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5566 					    reset_list);
5567 	amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain);
5568 
5569 	if (hive) {
5570 		mutex_unlock(&hive->hive_lock);
5571 		amdgpu_put_xgmi_hive(hive);
5572 	}
5573 
5574 	if (r)
5575 		dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
5576 
5577 	atomic_set(&adev->reset_domain->reset_res, r);
5578 	return r;
5579 }
5580 
5581 /**
5582  * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
5583  *
5584  * @adev: amdgpu_device pointer
5585  *
5586  * Fetchs and stores in the driver the PCIE capabilities (gen speed
5587  * and lanes) of the slot the device is in. Handles APUs and
5588  * virtualized environments where PCIE config space may not be available.
5589  */
5590 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
5591 {
5592 	struct pci_dev *pdev;
5593 	enum pci_bus_speed speed_cap, platform_speed_cap;
5594 	enum pcie_link_width platform_link_width;
5595 
5596 	if (amdgpu_pcie_gen_cap)
5597 		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
5598 
5599 	if (amdgpu_pcie_lane_cap)
5600 		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
5601 
5602 	/* covers APUs as well */
5603 	if (pci_is_root_bus(adev->pdev->bus) && !amdgpu_passthrough(adev)) {
5604 		if (adev->pm.pcie_gen_mask == 0)
5605 			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
5606 		if (adev->pm.pcie_mlw_mask == 0)
5607 			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
5608 		return;
5609 	}
5610 
5611 	if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
5612 		return;
5613 
5614 	pcie_bandwidth_available(adev->pdev, NULL,
5615 				 &platform_speed_cap, &platform_link_width);
5616 
5617 	if (adev->pm.pcie_gen_mask == 0) {
5618 		/* asic caps */
5619 		pdev = adev->pdev;
5620 		speed_cap = pcie_get_speed_cap(pdev);
5621 		if (speed_cap == PCI_SPEED_UNKNOWN) {
5622 			adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5623 						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5624 						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5625 		} else {
5626 			if (speed_cap == PCIE_SPEED_32_0GT)
5627 				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5628 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5629 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5630 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5631 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
5632 			else if (speed_cap == PCIE_SPEED_16_0GT)
5633 				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5634 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5635 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5636 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
5637 			else if (speed_cap == PCIE_SPEED_8_0GT)
5638 				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5639 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5640 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5641 			else if (speed_cap == PCIE_SPEED_5_0GT)
5642 				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5643 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
5644 			else
5645 				adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
5646 		}
5647 		/* platform caps */
5648 		if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5649 			adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5650 						   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5651 		} else {
5652 			if (platform_speed_cap == PCIE_SPEED_32_0GT)
5653 				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5654 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5655 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5656 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5657 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
5658 			else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5659 				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5660 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5661 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5662 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
5663 			else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5664 				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5665 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5666 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
5667 			else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5668 				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5669 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5670 			else
5671 				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
5672 
5673 		}
5674 	}
5675 	if (adev->pm.pcie_mlw_mask == 0) {
5676 		if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5677 			adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
5678 		} else {
5679 			switch (platform_link_width) {
5680 			case PCIE_LNK_X32:
5681 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
5682 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5683 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5684 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5685 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5686 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5687 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5688 				break;
5689 			case PCIE_LNK_X16:
5690 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5691 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5692 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5693 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5694 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5695 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5696 				break;
5697 			case PCIE_LNK_X12:
5698 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5699 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5700 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5701 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5702 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5703 				break;
5704 			case PCIE_LNK_X8:
5705 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5706 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5707 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5708 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5709 				break;
5710 			case PCIE_LNK_X4:
5711 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5712 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5713 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5714 				break;
5715 			case PCIE_LNK_X2:
5716 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5717 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5718 				break;
5719 			case PCIE_LNK_X1:
5720 				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
5721 				break;
5722 			default:
5723 				break;
5724 			}
5725 		}
5726 	}
5727 }
5728 
5729 /**
5730  * amdgpu_device_is_peer_accessible - Check peer access through PCIe BAR
5731  *
5732  * @adev: amdgpu_device pointer
5733  * @peer_adev: amdgpu_device pointer for peer device trying to access @adev
5734  *
5735  * Return true if @peer_adev can access (DMA) @adev through the PCIe
5736  * BAR, i.e. @adev is "large BAR" and the BAR matches the DMA mask of
5737  * @peer_adev.
5738  */
5739 bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
5740 				      struct amdgpu_device *peer_adev)
5741 {
5742 #ifdef CONFIG_HSA_AMD_P2P
5743 	uint64_t address_mask = peer_adev->dev->dma_mask ?
5744 		~*peer_adev->dev->dma_mask : ~((1ULL << 32) - 1);
5745 	resource_size_t aper_limit =
5746 		adev->gmc.aper_base + adev->gmc.aper_size - 1;
5747 	bool p2p_access =
5748 		!adev->gmc.xgmi.connected_to_cpu &&
5749 		!(pci_p2pdma_distance(adev->pdev, peer_adev->dev, false) < 0);
5750 
5751 	return pcie_p2p && p2p_access && (adev->gmc.visible_vram_size &&
5752 		adev->gmc.real_vram_size == adev->gmc.visible_vram_size &&
5753 		!(adev->gmc.aper_base & address_mask ||
5754 		  aper_limit & address_mask));
5755 #else
5756 	return false;
5757 #endif
5758 }
5759 
5760 int amdgpu_device_baco_enter(struct drm_device *dev)
5761 {
5762 	struct amdgpu_device *adev = drm_to_adev(dev);
5763 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5764 
5765 	if (!amdgpu_device_supports_baco(dev))
5766 		return -ENOTSUPP;
5767 
5768 	if (ras && adev->ras_enabled &&
5769 	    adev->nbio.funcs->enable_doorbell_interrupt)
5770 		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
5771 
5772 	return amdgpu_dpm_baco_enter(adev);
5773 }
5774 
5775 int amdgpu_device_baco_exit(struct drm_device *dev)
5776 {
5777 	struct amdgpu_device *adev = drm_to_adev(dev);
5778 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5779 	int ret = 0;
5780 
5781 	if (!amdgpu_device_supports_baco(dev))
5782 		return -ENOTSUPP;
5783 
5784 	ret = amdgpu_dpm_baco_exit(adev);
5785 	if (ret)
5786 		return ret;
5787 
5788 	if (ras && adev->ras_enabled &&
5789 	    adev->nbio.funcs->enable_doorbell_interrupt)
5790 		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
5791 
5792 	if (amdgpu_passthrough(adev) &&
5793 	    adev->nbio.funcs->clear_doorbell_interrupt)
5794 		adev->nbio.funcs->clear_doorbell_interrupt(adev);
5795 
5796 	return 0;
5797 }
5798 
5799 /**
5800  * amdgpu_pci_error_detected - Called when a PCI error is detected.
5801  * @pdev: PCI device struct
5802  * @state: PCI channel state
5803  *
5804  * Description: Called when a PCI error is detected.
5805  *
5806  * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
5807  */
5808 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
5809 {
5810 	struct drm_device *dev = pci_get_drvdata(pdev);
5811 	struct amdgpu_device *adev = drm_to_adev(dev);
5812 	int i;
5813 
5814 	DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
5815 
5816 	if (adev->gmc.xgmi.num_physical_nodes > 1) {
5817 		DRM_WARN("No support for XGMI hive yet...");
5818 		return PCI_ERS_RESULT_DISCONNECT;
5819 	}
5820 
5821 	adev->pci_channel_state = state;
5822 
5823 	switch (state) {
5824 	case pci_channel_io_normal:
5825 		return PCI_ERS_RESULT_CAN_RECOVER;
5826 	/* Fatal error, prepare for slot reset */
5827 	case pci_channel_io_frozen:
5828 		/*
5829 		 * Locking adev->reset_domain->sem will prevent any external access
5830 		 * to GPU during PCI error recovery
5831 		 */
5832 		amdgpu_device_lock_reset_domain(adev->reset_domain);
5833 		amdgpu_device_set_mp1_state(adev);
5834 
5835 		/*
5836 		 * Block any work scheduling as we do for regular GPU reset
5837 		 * for the duration of the recovery
5838 		 */
5839 		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5840 			struct amdgpu_ring *ring = adev->rings[i];
5841 
5842 			if (!ring || !ring->sched.thread)
5843 				continue;
5844 
5845 			drm_sched_stop(&ring->sched, NULL);
5846 		}
5847 		atomic_inc(&adev->gpu_reset_counter);
5848 		return PCI_ERS_RESULT_NEED_RESET;
5849 	case pci_channel_io_perm_failure:
5850 		/* Permanent error, prepare for device removal */
5851 		return PCI_ERS_RESULT_DISCONNECT;
5852 	}
5853 
5854 	return PCI_ERS_RESULT_NEED_RESET;
5855 }
5856 
5857 /**
5858  * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
5859  * @pdev: pointer to PCI device
5860  */
5861 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
5862 {
5863 
5864 	DRM_INFO("PCI error: mmio enabled callback!!\n");
5865 
5866 	/* TODO - dump whatever for debugging purposes */
5867 
5868 	/* This called only if amdgpu_pci_error_detected returns
5869 	 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
5870 	 * works, no need to reset slot.
5871 	 */
5872 
5873 	return PCI_ERS_RESULT_RECOVERED;
5874 }
5875 
5876 /**
5877  * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
5878  * @pdev: PCI device struct
5879  *
5880  * Description: This routine is called by the pci error recovery
5881  * code after the PCI slot has been reset, just before we
5882  * should resume normal operations.
5883  */
5884 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
5885 {
5886 	struct drm_device *dev = pci_get_drvdata(pdev);
5887 	struct amdgpu_device *adev = drm_to_adev(dev);
5888 	int r, i;
5889 	struct amdgpu_reset_context reset_context;
5890 	u32 memsize;
5891 	struct list_head device_list;
5892 
5893 	DRM_INFO("PCI error: slot reset callback!!\n");
5894 
5895 	memset(&reset_context, 0, sizeof(reset_context));
5896 
5897 	INIT_LIST_HEAD(&device_list);
5898 	list_add_tail(&adev->reset_list, &device_list);
5899 
5900 	/* wait for asic to come out of reset */
5901 	msleep(500);
5902 
5903 	/* Restore PCI confspace */
5904 	amdgpu_device_load_pci_state(pdev);
5905 
5906 	/* confirm  ASIC came out of reset */
5907 	for (i = 0; i < adev->usec_timeout; i++) {
5908 		memsize = amdgpu_asic_get_config_memsize(adev);
5909 
5910 		if (memsize != 0xffffffff)
5911 			break;
5912 		udelay(1);
5913 	}
5914 	if (memsize == 0xffffffff) {
5915 		r = -ETIME;
5916 		goto out;
5917 	}
5918 
5919 	reset_context.method = AMD_RESET_METHOD_NONE;
5920 	reset_context.reset_req_dev = adev;
5921 	set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5922 	set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
5923 
5924 	adev->no_hw_access = true;
5925 	r = amdgpu_device_pre_asic_reset(adev, &reset_context);
5926 	adev->no_hw_access = false;
5927 	if (r)
5928 		goto out;
5929 
5930 	r = amdgpu_do_asic_reset(&device_list, &reset_context);
5931 
5932 out:
5933 	if (!r) {
5934 		if (amdgpu_device_cache_pci_state(adev->pdev))
5935 			pci_restore_state(adev->pdev);
5936 
5937 		DRM_INFO("PCIe error recovery succeeded\n");
5938 	} else {
5939 		DRM_ERROR("PCIe error recovery failed, err:%d", r);
5940 		amdgpu_device_unset_mp1_state(adev);
5941 		amdgpu_device_unlock_reset_domain(adev->reset_domain);
5942 	}
5943 
5944 	return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
5945 }
5946 
5947 /**
5948  * amdgpu_pci_resume() - resume normal ops after PCI reset
5949  * @pdev: pointer to PCI device
5950  *
5951  * Called when the error recovery driver tells us that its
5952  * OK to resume normal operation.
5953  */
5954 void amdgpu_pci_resume(struct pci_dev *pdev)
5955 {
5956 	struct drm_device *dev = pci_get_drvdata(pdev);
5957 	struct amdgpu_device *adev = drm_to_adev(dev);
5958 	int i;
5959 
5960 
5961 	DRM_INFO("PCI error: resume callback!!\n");
5962 
5963 	/* Only continue execution for the case of pci_channel_io_frozen */
5964 	if (adev->pci_channel_state != pci_channel_io_frozen)
5965 		return;
5966 
5967 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5968 		struct amdgpu_ring *ring = adev->rings[i];
5969 
5970 		if (!ring || !ring->sched.thread)
5971 			continue;
5972 
5973 		drm_sched_start(&ring->sched, true);
5974 	}
5975 
5976 	amdgpu_device_unset_mp1_state(adev);
5977 	amdgpu_device_unlock_reset_domain(adev->reset_domain);
5978 }
5979 
5980 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
5981 {
5982 	struct drm_device *dev = pci_get_drvdata(pdev);
5983 	struct amdgpu_device *adev = drm_to_adev(dev);
5984 	int r;
5985 
5986 	r = pci_save_state(pdev);
5987 	if (!r) {
5988 		kfree(adev->pci_state);
5989 
5990 		adev->pci_state = pci_store_saved_state(pdev);
5991 
5992 		if (!adev->pci_state) {
5993 			DRM_ERROR("Failed to store PCI saved state");
5994 			return false;
5995 		}
5996 	} else {
5997 		DRM_WARN("Failed to save PCI state, err:%d\n", r);
5998 		return false;
5999 	}
6000 
6001 	return true;
6002 }
6003 
6004 bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
6005 {
6006 	struct drm_device *dev = pci_get_drvdata(pdev);
6007 	struct amdgpu_device *adev = drm_to_adev(dev);
6008 	int r;
6009 
6010 	if (!adev->pci_state)
6011 		return false;
6012 
6013 	r = pci_load_saved_state(pdev, adev->pci_state);
6014 
6015 	if (!r) {
6016 		pci_restore_state(pdev);
6017 	} else {
6018 		DRM_WARN("Failed to load PCI state, err:%d\n", r);
6019 		return false;
6020 	}
6021 
6022 	return true;
6023 }
6024 
6025 void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
6026 		struct amdgpu_ring *ring)
6027 {
6028 #ifdef CONFIG_X86_64
6029 	if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
6030 		return;
6031 #endif
6032 	if (adev->gmc.xgmi.connected_to_cpu)
6033 		return;
6034 
6035 	if (ring && ring->funcs->emit_hdp_flush)
6036 		amdgpu_ring_emit_hdp_flush(ring);
6037 	else
6038 		amdgpu_asic_flush_hdp(adev, ring);
6039 }
6040 
6041 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
6042 		struct amdgpu_ring *ring)
6043 {
6044 #ifdef CONFIG_X86_64
6045 	if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
6046 		return;
6047 #endif
6048 	if (adev->gmc.xgmi.connected_to_cpu)
6049 		return;
6050 
6051 	amdgpu_asic_invalidate_hdp(adev, ring);
6052 }
6053 
6054 int amdgpu_in_reset(struct amdgpu_device *adev)
6055 {
6056 	return atomic_read(&adev->reset_domain->in_gpu_reset);
6057 }
6058 
6059 /**
6060  * amdgpu_device_halt() - bring hardware to some kind of halt state
6061  *
6062  * @adev: amdgpu_device pointer
6063  *
6064  * Bring hardware to some kind of halt state so that no one can touch it
6065  * any more. It will help to maintain error context when error occurred.
6066  * Compare to a simple hang, the system will keep stable at least for SSH
6067  * access. Then it should be trivial to inspect the hardware state and
6068  * see what's going on. Implemented as following:
6069  *
6070  * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
6071  *    clears all CPU mappings to device, disallows remappings through page faults
6072  * 2. amdgpu_irq_disable_all() disables all interrupts
6073  * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
6074  * 4. set adev->no_hw_access to avoid potential crashes after setp 5
6075  * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
6076  * 6. pci_disable_device() and pci_wait_for_pending_transaction()
6077  *    flush any in flight DMA operations
6078  */
6079 void amdgpu_device_halt(struct amdgpu_device *adev)
6080 {
6081 	struct pci_dev *pdev = adev->pdev;
6082 	struct drm_device *ddev = adev_to_drm(adev);
6083 
6084 	amdgpu_xcp_dev_unplug(adev);
6085 	drm_dev_unplug(ddev);
6086 
6087 	amdgpu_irq_disable_all(adev);
6088 
6089 	amdgpu_fence_driver_hw_fini(adev);
6090 
6091 	adev->no_hw_access = true;
6092 
6093 	amdgpu_device_unmap_mmio(adev);
6094 
6095 	pci_disable_device(pdev);
6096 	pci_wait_for_pending_transaction(pdev);
6097 }
6098 
6099 u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
6100 				u32 reg)
6101 {
6102 	unsigned long flags, address, data;
6103 	u32 r;
6104 
6105 	address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
6106 	data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
6107 
6108 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
6109 	WREG32(address, reg * 4);
6110 	(void)RREG32(address);
6111 	r = RREG32(data);
6112 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
6113 	return r;
6114 }
6115 
6116 void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
6117 				u32 reg, u32 v)
6118 {
6119 	unsigned long flags, address, data;
6120 
6121 	address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
6122 	data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
6123 
6124 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
6125 	WREG32(address, reg * 4);
6126 	(void)RREG32(address);
6127 	WREG32(data, v);
6128 	(void)RREG32(data);
6129 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
6130 }
6131 
6132 /**
6133  * amdgpu_device_switch_gang - switch to a new gang
6134  * @adev: amdgpu_device pointer
6135  * @gang: the gang to switch to
6136  *
6137  * Try to switch to a new gang.
6138  * Returns: NULL if we switched to the new gang or a reference to the current
6139  * gang leader.
6140  */
6141 struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
6142 					    struct dma_fence *gang)
6143 {
6144 	struct dma_fence *old = NULL;
6145 
6146 	do {
6147 		dma_fence_put(old);
6148 		rcu_read_lock();
6149 		old = dma_fence_get_rcu_safe(&adev->gang_submit);
6150 		rcu_read_unlock();
6151 
6152 		if (old == gang)
6153 			break;
6154 
6155 		if (!dma_fence_is_signaled(old))
6156 			return old;
6157 
6158 	} while (cmpxchg((struct dma_fence __force **)&adev->gang_submit,
6159 			 old, gang) != old);
6160 
6161 	dma_fence_put(old);
6162 	return NULL;
6163 }
6164 
6165 bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev)
6166 {
6167 	switch (adev->asic_type) {
6168 #ifdef CONFIG_DRM_AMDGPU_SI
6169 	case CHIP_HAINAN:
6170 #endif
6171 	case CHIP_TOPAZ:
6172 		/* chips with no display hardware */
6173 		return false;
6174 #ifdef CONFIG_DRM_AMDGPU_SI
6175 	case CHIP_TAHITI:
6176 	case CHIP_PITCAIRN:
6177 	case CHIP_VERDE:
6178 	case CHIP_OLAND:
6179 #endif
6180 #ifdef CONFIG_DRM_AMDGPU_CIK
6181 	case CHIP_BONAIRE:
6182 	case CHIP_HAWAII:
6183 	case CHIP_KAVERI:
6184 	case CHIP_KABINI:
6185 	case CHIP_MULLINS:
6186 #endif
6187 	case CHIP_TONGA:
6188 	case CHIP_FIJI:
6189 	case CHIP_POLARIS10:
6190 	case CHIP_POLARIS11:
6191 	case CHIP_POLARIS12:
6192 	case CHIP_VEGAM:
6193 	case CHIP_CARRIZO:
6194 	case CHIP_STONEY:
6195 		/* chips with display hardware */
6196 		return true;
6197 	default:
6198 		/* IP discovery */
6199 		if (!adev->ip_versions[DCE_HWIP][0] ||
6200 		    (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
6201 			return false;
6202 		return true;
6203 	}
6204 }
6205 
6206 uint32_t amdgpu_device_wait_on_rreg(struct amdgpu_device *adev,
6207 		uint32_t inst, uint32_t reg_addr, char reg_name[],
6208 		uint32_t expected_value, uint32_t mask)
6209 {
6210 	uint32_t ret = 0;
6211 	uint32_t old_ = 0;
6212 	uint32_t tmp_ = RREG32(reg_addr);
6213 	uint32_t loop = adev->usec_timeout;
6214 
6215 	while ((tmp_ & (mask)) != (expected_value)) {
6216 		if (old_ != tmp_) {
6217 			loop = adev->usec_timeout;
6218 			old_ = tmp_;
6219 		} else
6220 			udelay(1);
6221 		tmp_ = RREG32(reg_addr);
6222 		loop--;
6223 		if (!loop) {
6224 			DRM_WARN("Register(%d) [%s] failed to reach value 0x%08x != 0x%08xn",
6225 				  inst, reg_name, (uint32_t)expected_value,
6226 				  (uint32_t)(tmp_ & (mask)));
6227 			ret = -ETIMEDOUT;
6228 			break;
6229 		}
6230 	}
6231 	return ret;
6232 }
6233