1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 #include <linux/power_supply.h> 29 #include <linux/kthread.h> 30 #include <linux/module.h> 31 #include <linux/console.h> 32 #include <linux/slab.h> 33 34 #include <drm/drm_atomic_helper.h> 35 #include <drm/drm_probe_helper.h> 36 #include <drm/amdgpu_drm.h> 37 #include <linux/vgaarb.h> 38 #include <linux/vga_switcheroo.h> 39 #include <linux/efi.h> 40 #include "amdgpu.h" 41 #include "amdgpu_trace.h" 42 #include "amdgpu_i2c.h" 43 #include "atom.h" 44 #include "amdgpu_atombios.h" 45 #include "amdgpu_atomfirmware.h" 46 #include "amd_pcie.h" 47 #ifdef CONFIG_DRM_AMDGPU_SI 48 #include "si.h" 49 #endif 50 #ifdef CONFIG_DRM_AMDGPU_CIK 51 #include "cik.h" 52 #endif 53 #include "vi.h" 54 #include "soc15.h" 55 #include "nv.h" 56 #include "bif/bif_4_1_d.h" 57 #include <linux/pci.h> 58 #include <linux/firmware.h> 59 #include "amdgpu_vf_error.h" 60 61 #include "amdgpu_amdkfd.h" 62 #include "amdgpu_pm.h" 63 64 #include "amdgpu_xgmi.h" 65 #include "amdgpu_ras.h" 66 #include "amdgpu_pmu.h" 67 #include "amdgpu_fru_eeprom.h" 68 69 #include <linux/suspend.h> 70 #include <drm/task_barrier.h> 71 #include <linux/pm_runtime.h> 72 73 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin"); 74 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin"); 75 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin"); 76 MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin"); 77 MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin"); 78 MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin"); 79 MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin"); 80 MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin"); 81 MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin"); 82 MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin"); 83 MODULE_FIRMWARE("amdgpu/vangogh_gpu_info.bin"); 84 85 #define AMDGPU_RESUME_MS 2000 86 87 const char *amdgpu_asic_name[] = { 88 "TAHITI", 89 "PITCAIRN", 90 "VERDE", 91 "OLAND", 92 "HAINAN", 93 "BONAIRE", 94 "KAVERI", 95 "KABINI", 96 "HAWAII", 97 "MULLINS", 98 "TOPAZ", 99 "TONGA", 100 "FIJI", 101 "CARRIZO", 102 "STONEY", 103 "POLARIS10", 104 "POLARIS11", 105 "POLARIS12", 106 "VEGAM", 107 "VEGA10", 108 "VEGA12", 109 "VEGA20", 110 "RAVEN", 111 "ARCTURUS", 112 "RENOIR", 113 "NAVI10", 114 "NAVI14", 115 "NAVI12", 116 "SIENNA_CICHLID", 117 "NAVY_FLOUNDER", 118 "VANGOGH", 119 "DIMGREY_CAVEFISH", 120 "LAST", 121 }; 122 123 /** 124 * DOC: pcie_replay_count 125 * 126 * The amdgpu driver provides a sysfs API for reporting the total number 127 * of PCIe replays (NAKs) 128 * The file pcie_replay_count is used for this and returns the total 129 * number of replays as a sum of the NAKs generated and NAKs received 130 */ 131 132 static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev, 133 struct device_attribute *attr, char *buf) 134 { 135 struct drm_device *ddev = dev_get_drvdata(dev); 136 struct amdgpu_device *adev = drm_to_adev(ddev); 137 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev); 138 139 return snprintf(buf, PAGE_SIZE, "%llu\n", cnt); 140 } 141 142 static DEVICE_ATTR(pcie_replay_count, S_IRUGO, 143 amdgpu_device_get_pcie_replay_count, NULL); 144 145 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev); 146 147 /** 148 * DOC: product_name 149 * 150 * The amdgpu driver provides a sysfs API for reporting the product name 151 * for the device 152 * The file serial_number is used for this and returns the product name 153 * as returned from the FRU. 154 * NOTE: This is only available for certain server cards 155 */ 156 157 static ssize_t amdgpu_device_get_product_name(struct device *dev, 158 struct device_attribute *attr, char *buf) 159 { 160 struct drm_device *ddev = dev_get_drvdata(dev); 161 struct amdgpu_device *adev = drm_to_adev(ddev); 162 163 return snprintf(buf, PAGE_SIZE, "%s\n", adev->product_name); 164 } 165 166 static DEVICE_ATTR(product_name, S_IRUGO, 167 amdgpu_device_get_product_name, NULL); 168 169 /** 170 * DOC: product_number 171 * 172 * The amdgpu driver provides a sysfs API for reporting the part number 173 * for the device 174 * The file serial_number is used for this and returns the part number 175 * as returned from the FRU. 176 * NOTE: This is only available for certain server cards 177 */ 178 179 static ssize_t amdgpu_device_get_product_number(struct device *dev, 180 struct device_attribute *attr, char *buf) 181 { 182 struct drm_device *ddev = dev_get_drvdata(dev); 183 struct amdgpu_device *adev = drm_to_adev(ddev); 184 185 return snprintf(buf, PAGE_SIZE, "%s\n", adev->product_number); 186 } 187 188 static DEVICE_ATTR(product_number, S_IRUGO, 189 amdgpu_device_get_product_number, NULL); 190 191 /** 192 * DOC: serial_number 193 * 194 * The amdgpu driver provides a sysfs API for reporting the serial number 195 * for the device 196 * The file serial_number is used for this and returns the serial number 197 * as returned from the FRU. 198 * NOTE: This is only available for certain server cards 199 */ 200 201 static ssize_t amdgpu_device_get_serial_number(struct device *dev, 202 struct device_attribute *attr, char *buf) 203 { 204 struct drm_device *ddev = dev_get_drvdata(dev); 205 struct amdgpu_device *adev = drm_to_adev(ddev); 206 207 return snprintf(buf, PAGE_SIZE, "%s\n", adev->serial); 208 } 209 210 static DEVICE_ATTR(serial_number, S_IRUGO, 211 amdgpu_device_get_serial_number, NULL); 212 213 /** 214 * amdgpu_device_supports_atpx - Is the device a dGPU with HG/PX power control 215 * 216 * @dev: drm_device pointer 217 * 218 * Returns true if the device is a dGPU with HG/PX power control, 219 * otherwise return false. 220 */ 221 bool amdgpu_device_supports_atpx(struct drm_device *dev) 222 { 223 struct amdgpu_device *adev = drm_to_adev(dev); 224 225 if (adev->flags & AMD_IS_PX) 226 return true; 227 return false; 228 } 229 230 /** 231 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources 232 * 233 * @dev: drm_device pointer 234 * 235 * Returns true if the device is a dGPU with HG/PX power control, 236 * otherwise return false. 237 */ 238 bool amdgpu_device_supports_boco(struct drm_device *dev) 239 { 240 struct amdgpu_device *adev = drm_to_adev(dev); 241 242 if (adev->has_pr3) 243 return true; 244 return false; 245 } 246 247 /** 248 * amdgpu_device_supports_baco - Does the device support BACO 249 * 250 * @dev: drm_device pointer 251 * 252 * Returns true if the device supporte BACO, 253 * otherwise return false. 254 */ 255 bool amdgpu_device_supports_baco(struct drm_device *dev) 256 { 257 struct amdgpu_device *adev = drm_to_adev(dev); 258 259 return amdgpu_asic_supports_baco(adev); 260 } 261 262 /* 263 * VRAM access helper functions 264 */ 265 266 /** 267 * amdgpu_device_vram_access - read/write a buffer in vram 268 * 269 * @adev: amdgpu_device pointer 270 * @pos: offset of the buffer in vram 271 * @buf: virtual address of the buffer in system memory 272 * @size: read/write size, sizeof(@buf) must > @size 273 * @write: true - write to vram, otherwise - read from vram 274 */ 275 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos, 276 uint32_t *buf, size_t size, bool write) 277 { 278 unsigned long flags; 279 uint32_t hi = ~0; 280 uint64_t last; 281 282 283 #ifdef CONFIG_64BIT 284 last = min(pos + size, adev->gmc.visible_vram_size); 285 if (last > pos) { 286 void __iomem *addr = adev->mman.aper_base_kaddr + pos; 287 size_t count = last - pos; 288 289 if (write) { 290 memcpy_toio(addr, buf, count); 291 mb(); 292 amdgpu_asic_flush_hdp(adev, NULL); 293 } else { 294 amdgpu_asic_invalidate_hdp(adev, NULL); 295 mb(); 296 memcpy_fromio(buf, addr, count); 297 } 298 299 if (count == size) 300 return; 301 302 pos += count; 303 buf += count / 4; 304 size -= count; 305 } 306 #endif 307 308 spin_lock_irqsave(&adev->mmio_idx_lock, flags); 309 for (last = pos + size; pos < last; pos += 4) { 310 uint32_t tmp = pos >> 31; 311 312 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000); 313 if (tmp != hi) { 314 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp); 315 hi = tmp; 316 } 317 if (write) 318 WREG32_NO_KIQ(mmMM_DATA, *buf++); 319 else 320 *buf++ = RREG32_NO_KIQ(mmMM_DATA); 321 } 322 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); 323 } 324 325 /* 326 * register access helper functions. 327 */ 328 /** 329 * amdgpu_device_rreg - read a memory mapped IO or indirect register 330 * 331 * @adev: amdgpu_device pointer 332 * @reg: dword aligned register offset 333 * @acc_flags: access flags which require special behavior 334 * 335 * Returns the 32 bit value from the offset specified. 336 */ 337 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev, 338 uint32_t reg, uint32_t acc_flags) 339 { 340 uint32_t ret; 341 342 if (adev->in_pci_err_recovery) 343 return 0; 344 345 if ((reg * 4) < adev->rmmio_size) { 346 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && 347 amdgpu_sriov_runtime(adev) && 348 down_read_trylock(&adev->reset_sem)) { 349 ret = amdgpu_kiq_rreg(adev, reg); 350 up_read(&adev->reset_sem); 351 } else { 352 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4)); 353 } 354 } else { 355 ret = adev->pcie_rreg(adev, reg * 4); 356 } 357 358 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret); 359 360 return ret; 361 } 362 363 /* 364 * MMIO register read with bytes helper functions 365 * @offset:bytes offset from MMIO start 366 * 367 */ 368 369 /** 370 * amdgpu_mm_rreg8 - read a memory mapped IO register 371 * 372 * @adev: amdgpu_device pointer 373 * @offset: byte aligned register offset 374 * 375 * Returns the 8 bit value from the offset specified. 376 */ 377 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) 378 { 379 if (adev->in_pci_err_recovery) 380 return 0; 381 382 if (offset < adev->rmmio_size) 383 return (readb(adev->rmmio + offset)); 384 BUG(); 385 } 386 387 /* 388 * MMIO register write with bytes helper functions 389 * @offset:bytes offset from MMIO start 390 * @value: the value want to be written to the register 391 * 392 */ 393 /** 394 * amdgpu_mm_wreg8 - read a memory mapped IO register 395 * 396 * @adev: amdgpu_device pointer 397 * @offset: byte aligned register offset 398 * @value: 8 bit value to write 399 * 400 * Writes the value specified to the offset specified. 401 */ 402 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) 403 { 404 if (adev->in_pci_err_recovery) 405 return; 406 407 if (offset < adev->rmmio_size) 408 writeb(value, adev->rmmio + offset); 409 else 410 BUG(); 411 } 412 413 /** 414 * amdgpu_device_wreg - write to a memory mapped IO or indirect register 415 * 416 * @adev: amdgpu_device pointer 417 * @reg: dword aligned register offset 418 * @v: 32 bit value to write to the register 419 * @acc_flags: access flags which require special behavior 420 * 421 * Writes the value specified to the offset specified. 422 */ 423 void amdgpu_device_wreg(struct amdgpu_device *adev, 424 uint32_t reg, uint32_t v, 425 uint32_t acc_flags) 426 { 427 if (adev->in_pci_err_recovery) 428 return; 429 430 if ((reg * 4) < adev->rmmio_size) { 431 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && 432 amdgpu_sriov_runtime(adev) && 433 down_read_trylock(&adev->reset_sem)) { 434 amdgpu_kiq_wreg(adev, reg, v); 435 up_read(&adev->reset_sem); 436 } else { 437 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); 438 } 439 } else { 440 adev->pcie_wreg(adev, reg * 4, v); 441 } 442 443 trace_amdgpu_device_wreg(adev->pdev->device, reg, v); 444 } 445 446 /* 447 * amdgpu_mm_wreg_mmio_rlc - write register either with mmio or with RLC path if in range 448 * 449 * this function is invoked only the debugfs register access 450 * */ 451 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev, 452 uint32_t reg, uint32_t v) 453 { 454 if (adev->in_pci_err_recovery) 455 return; 456 457 if (amdgpu_sriov_fullaccess(adev) && 458 adev->gfx.rlc.funcs && 459 adev->gfx.rlc.funcs->is_rlcg_access_range) { 460 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg)) 461 return adev->gfx.rlc.funcs->rlcg_wreg(adev, reg, v); 462 } else { 463 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); 464 } 465 } 466 467 /** 468 * amdgpu_io_rreg - read an IO register 469 * 470 * @adev: amdgpu_device pointer 471 * @reg: dword aligned register offset 472 * 473 * Returns the 32 bit value from the offset specified. 474 */ 475 u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg) 476 { 477 if (adev->in_pci_err_recovery) 478 return 0; 479 480 if ((reg * 4) < adev->rio_mem_size) 481 return ioread32(adev->rio_mem + (reg * 4)); 482 else { 483 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4)); 484 return ioread32(adev->rio_mem + (mmMM_DATA * 4)); 485 } 486 } 487 488 /** 489 * amdgpu_io_wreg - write to an IO register 490 * 491 * @adev: amdgpu_device pointer 492 * @reg: dword aligned register offset 493 * @v: 32 bit value to write to the register 494 * 495 * Writes the value specified to the offset specified. 496 */ 497 void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v) 498 { 499 if (adev->in_pci_err_recovery) 500 return; 501 502 if ((reg * 4) < adev->rio_mem_size) 503 iowrite32(v, adev->rio_mem + (reg * 4)); 504 else { 505 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4)); 506 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4)); 507 } 508 } 509 510 /** 511 * amdgpu_mm_rdoorbell - read a doorbell dword 512 * 513 * @adev: amdgpu_device pointer 514 * @index: doorbell index 515 * 516 * Returns the value in the doorbell aperture at the 517 * requested doorbell index (CIK). 518 */ 519 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index) 520 { 521 if (adev->in_pci_err_recovery) 522 return 0; 523 524 if (index < adev->doorbell.num_doorbells) { 525 return readl(adev->doorbell.ptr + index); 526 } else { 527 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index); 528 return 0; 529 } 530 } 531 532 /** 533 * amdgpu_mm_wdoorbell - write a doorbell dword 534 * 535 * @adev: amdgpu_device pointer 536 * @index: doorbell index 537 * @v: value to write 538 * 539 * Writes @v to the doorbell aperture at the 540 * requested doorbell index (CIK). 541 */ 542 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v) 543 { 544 if (adev->in_pci_err_recovery) 545 return; 546 547 if (index < adev->doorbell.num_doorbells) { 548 writel(v, adev->doorbell.ptr + index); 549 } else { 550 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index); 551 } 552 } 553 554 /** 555 * amdgpu_mm_rdoorbell64 - read a doorbell Qword 556 * 557 * @adev: amdgpu_device pointer 558 * @index: doorbell index 559 * 560 * Returns the value in the doorbell aperture at the 561 * requested doorbell index (VEGA10+). 562 */ 563 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index) 564 { 565 if (adev->in_pci_err_recovery) 566 return 0; 567 568 if (index < adev->doorbell.num_doorbells) { 569 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index)); 570 } else { 571 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index); 572 return 0; 573 } 574 } 575 576 /** 577 * amdgpu_mm_wdoorbell64 - write a doorbell Qword 578 * 579 * @adev: amdgpu_device pointer 580 * @index: doorbell index 581 * @v: value to write 582 * 583 * Writes @v to the doorbell aperture at the 584 * requested doorbell index (VEGA10+). 585 */ 586 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v) 587 { 588 if (adev->in_pci_err_recovery) 589 return; 590 591 if (index < adev->doorbell.num_doorbells) { 592 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v); 593 } else { 594 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index); 595 } 596 } 597 598 /** 599 * amdgpu_device_indirect_rreg - read an indirect register 600 * 601 * @adev: amdgpu_device pointer 602 * @pcie_index: mmio register offset 603 * @pcie_data: mmio register offset 604 * @reg_addr: indirect register address to read from 605 * 606 * Returns the value of indirect register @reg_addr 607 */ 608 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev, 609 u32 pcie_index, u32 pcie_data, 610 u32 reg_addr) 611 { 612 unsigned long flags; 613 u32 r; 614 void __iomem *pcie_index_offset; 615 void __iomem *pcie_data_offset; 616 617 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 618 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 619 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 620 621 writel(reg_addr, pcie_index_offset); 622 readl(pcie_index_offset); 623 r = readl(pcie_data_offset); 624 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 625 626 return r; 627 } 628 629 /** 630 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register 631 * 632 * @adev: amdgpu_device pointer 633 * @pcie_index: mmio register offset 634 * @pcie_data: mmio register offset 635 * @reg_addr: indirect register address to read from 636 * 637 * Returns the value of indirect register @reg_addr 638 */ 639 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev, 640 u32 pcie_index, u32 pcie_data, 641 u32 reg_addr) 642 { 643 unsigned long flags; 644 u64 r; 645 void __iomem *pcie_index_offset; 646 void __iomem *pcie_data_offset; 647 648 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 649 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 650 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 651 652 /* read low 32 bits */ 653 writel(reg_addr, pcie_index_offset); 654 readl(pcie_index_offset); 655 r = readl(pcie_data_offset); 656 /* read high 32 bits */ 657 writel(reg_addr + 4, pcie_index_offset); 658 readl(pcie_index_offset); 659 r |= ((u64)readl(pcie_data_offset) << 32); 660 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 661 662 return r; 663 } 664 665 /** 666 * amdgpu_device_indirect_wreg - write an indirect register address 667 * 668 * @adev: amdgpu_device pointer 669 * @pcie_index: mmio register offset 670 * @pcie_data: mmio register offset 671 * @reg_addr: indirect register offset 672 * @reg_data: indirect register data 673 * 674 */ 675 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev, 676 u32 pcie_index, u32 pcie_data, 677 u32 reg_addr, u32 reg_data) 678 { 679 unsigned long flags; 680 void __iomem *pcie_index_offset; 681 void __iomem *pcie_data_offset; 682 683 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 684 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 685 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 686 687 writel(reg_addr, pcie_index_offset); 688 readl(pcie_index_offset); 689 writel(reg_data, pcie_data_offset); 690 readl(pcie_data_offset); 691 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 692 } 693 694 /** 695 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address 696 * 697 * @adev: amdgpu_device pointer 698 * @pcie_index: mmio register offset 699 * @pcie_data: mmio register offset 700 * @reg_addr: indirect register offset 701 * @reg_data: indirect register data 702 * 703 */ 704 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev, 705 u32 pcie_index, u32 pcie_data, 706 u32 reg_addr, u64 reg_data) 707 { 708 unsigned long flags; 709 void __iomem *pcie_index_offset; 710 void __iomem *pcie_data_offset; 711 712 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 713 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 714 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 715 716 /* write low 32 bits */ 717 writel(reg_addr, pcie_index_offset); 718 readl(pcie_index_offset); 719 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset); 720 readl(pcie_data_offset); 721 /* write high 32 bits */ 722 writel(reg_addr + 4, pcie_index_offset); 723 readl(pcie_index_offset); 724 writel((u32)(reg_data >> 32), pcie_data_offset); 725 readl(pcie_data_offset); 726 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 727 } 728 729 /** 730 * amdgpu_invalid_rreg - dummy reg read function 731 * 732 * @adev: amdgpu_device pointer 733 * @reg: offset of register 734 * 735 * Dummy register read function. Used for register blocks 736 * that certain asics don't have (all asics). 737 * Returns the value in the register. 738 */ 739 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg) 740 { 741 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg); 742 BUG(); 743 return 0; 744 } 745 746 /** 747 * amdgpu_invalid_wreg - dummy reg write function 748 * 749 * @adev: amdgpu_device pointer 750 * @reg: offset of register 751 * @v: value to write to the register 752 * 753 * Dummy register read function. Used for register blocks 754 * that certain asics don't have (all asics). 755 */ 756 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v) 757 { 758 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n", 759 reg, v); 760 BUG(); 761 } 762 763 /** 764 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function 765 * 766 * @adev: amdgpu_device pointer 767 * @reg: offset of register 768 * 769 * Dummy register read function. Used for register blocks 770 * that certain asics don't have (all asics). 771 * Returns the value in the register. 772 */ 773 static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg) 774 { 775 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg); 776 BUG(); 777 return 0; 778 } 779 780 /** 781 * amdgpu_invalid_wreg64 - dummy reg write function 782 * 783 * @adev: amdgpu_device pointer 784 * @reg: offset of register 785 * @v: value to write to the register 786 * 787 * Dummy register read function. Used for register blocks 788 * that certain asics don't have (all asics). 789 */ 790 static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v) 791 { 792 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n", 793 reg, v); 794 BUG(); 795 } 796 797 /** 798 * amdgpu_block_invalid_rreg - dummy reg read function 799 * 800 * @adev: amdgpu_device pointer 801 * @block: offset of instance 802 * @reg: offset of register 803 * 804 * Dummy register read function. Used for register blocks 805 * that certain asics don't have (all asics). 806 * Returns the value in the register. 807 */ 808 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev, 809 uint32_t block, uint32_t reg) 810 { 811 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n", 812 reg, block); 813 BUG(); 814 return 0; 815 } 816 817 /** 818 * amdgpu_block_invalid_wreg - dummy reg write function 819 * 820 * @adev: amdgpu_device pointer 821 * @block: offset of instance 822 * @reg: offset of register 823 * @v: value to write to the register 824 * 825 * Dummy register read function. Used for register blocks 826 * that certain asics don't have (all asics). 827 */ 828 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev, 829 uint32_t block, 830 uint32_t reg, uint32_t v) 831 { 832 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n", 833 reg, block, v); 834 BUG(); 835 } 836 837 /** 838 * amdgpu_device_asic_init - Wrapper for atom asic_init 839 * 840 * @adev: amdgpu_device pointer 841 * 842 * Does any asic specific work and then calls atom asic init. 843 */ 844 static int amdgpu_device_asic_init(struct amdgpu_device *adev) 845 { 846 amdgpu_asic_pre_asic_init(adev); 847 848 return amdgpu_atom_asic_init(adev->mode_info.atom_context); 849 } 850 851 /** 852 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page 853 * 854 * @adev: amdgpu_device pointer 855 * 856 * Allocates a scratch page of VRAM for use by various things in the 857 * driver. 858 */ 859 static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev) 860 { 861 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE, 862 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM, 863 &adev->vram_scratch.robj, 864 &adev->vram_scratch.gpu_addr, 865 (void **)&adev->vram_scratch.ptr); 866 } 867 868 /** 869 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page 870 * 871 * @adev: amdgpu_device pointer 872 * 873 * Frees the VRAM scratch page. 874 */ 875 static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev) 876 { 877 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL); 878 } 879 880 /** 881 * amdgpu_device_program_register_sequence - program an array of registers. 882 * 883 * @adev: amdgpu_device pointer 884 * @registers: pointer to the register array 885 * @array_size: size of the register array 886 * 887 * Programs an array or registers with and and or masks. 888 * This is a helper for setting golden registers. 889 */ 890 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev, 891 const u32 *registers, 892 const u32 array_size) 893 { 894 u32 tmp, reg, and_mask, or_mask; 895 int i; 896 897 if (array_size % 3) 898 return; 899 900 for (i = 0; i < array_size; i +=3) { 901 reg = registers[i + 0]; 902 and_mask = registers[i + 1]; 903 or_mask = registers[i + 2]; 904 905 if (and_mask == 0xffffffff) { 906 tmp = or_mask; 907 } else { 908 tmp = RREG32(reg); 909 tmp &= ~and_mask; 910 if (adev->family >= AMDGPU_FAMILY_AI) 911 tmp |= (or_mask & and_mask); 912 else 913 tmp |= or_mask; 914 } 915 WREG32(reg, tmp); 916 } 917 } 918 919 /** 920 * amdgpu_device_pci_config_reset - reset the GPU 921 * 922 * @adev: amdgpu_device pointer 923 * 924 * Resets the GPU using the pci config reset sequence. 925 * Only applicable to asics prior to vega10. 926 */ 927 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev) 928 { 929 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA); 930 } 931 932 /** 933 * amdgpu_device_pci_reset - reset the GPU using generic PCI means 934 * 935 * @adev: amdgpu_device pointer 936 * 937 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.). 938 */ 939 int amdgpu_device_pci_reset(struct amdgpu_device *adev) 940 { 941 return pci_reset_function(adev->pdev); 942 } 943 944 /* 945 * GPU doorbell aperture helpers function. 946 */ 947 /** 948 * amdgpu_device_doorbell_init - Init doorbell driver information. 949 * 950 * @adev: amdgpu_device pointer 951 * 952 * Init doorbell driver information (CIK) 953 * Returns 0 on success, error on failure. 954 */ 955 static int amdgpu_device_doorbell_init(struct amdgpu_device *adev) 956 { 957 958 /* No doorbell on SI hardware generation */ 959 if (adev->asic_type < CHIP_BONAIRE) { 960 adev->doorbell.base = 0; 961 adev->doorbell.size = 0; 962 adev->doorbell.num_doorbells = 0; 963 adev->doorbell.ptr = NULL; 964 return 0; 965 } 966 967 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET) 968 return -EINVAL; 969 970 amdgpu_asic_init_doorbell_index(adev); 971 972 /* doorbell bar mapping */ 973 adev->doorbell.base = pci_resource_start(adev->pdev, 2); 974 adev->doorbell.size = pci_resource_len(adev->pdev, 2); 975 976 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32), 977 adev->doorbell_index.max_assignment+1); 978 if (adev->doorbell.num_doorbells == 0) 979 return -EINVAL; 980 981 /* For Vega, reserve and map two pages on doorbell BAR since SDMA 982 * paging queue doorbell use the second page. The 983 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the 984 * doorbells are in the first page. So with paging queue enabled, 985 * the max num_doorbells should + 1 page (0x400 in dword) 986 */ 987 if (adev->asic_type >= CHIP_VEGA10) 988 adev->doorbell.num_doorbells += 0x400; 989 990 adev->doorbell.ptr = ioremap(adev->doorbell.base, 991 adev->doorbell.num_doorbells * 992 sizeof(u32)); 993 if (adev->doorbell.ptr == NULL) 994 return -ENOMEM; 995 996 return 0; 997 } 998 999 /** 1000 * amdgpu_device_doorbell_fini - Tear down doorbell driver information. 1001 * 1002 * @adev: amdgpu_device pointer 1003 * 1004 * Tear down doorbell driver information (CIK) 1005 */ 1006 static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev) 1007 { 1008 iounmap(adev->doorbell.ptr); 1009 adev->doorbell.ptr = NULL; 1010 } 1011 1012 1013 1014 /* 1015 * amdgpu_device_wb_*() 1016 * Writeback is the method by which the GPU updates special pages in memory 1017 * with the status of certain GPU events (fences, ring pointers,etc.). 1018 */ 1019 1020 /** 1021 * amdgpu_device_wb_fini - Disable Writeback and free memory 1022 * 1023 * @adev: amdgpu_device pointer 1024 * 1025 * Disables Writeback and frees the Writeback memory (all asics). 1026 * Used at driver shutdown. 1027 */ 1028 static void amdgpu_device_wb_fini(struct amdgpu_device *adev) 1029 { 1030 if (adev->wb.wb_obj) { 1031 amdgpu_bo_free_kernel(&adev->wb.wb_obj, 1032 &adev->wb.gpu_addr, 1033 (void **)&adev->wb.wb); 1034 adev->wb.wb_obj = NULL; 1035 } 1036 } 1037 1038 /** 1039 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory 1040 * 1041 * @adev: amdgpu_device pointer 1042 * 1043 * Initializes writeback and allocates writeback memory (all asics). 1044 * Used at driver startup. 1045 * Returns 0 on success or an -error on failure. 1046 */ 1047 static int amdgpu_device_wb_init(struct amdgpu_device *adev) 1048 { 1049 int r; 1050 1051 if (adev->wb.wb_obj == NULL) { 1052 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */ 1053 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8, 1054 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT, 1055 &adev->wb.wb_obj, &adev->wb.gpu_addr, 1056 (void **)&adev->wb.wb); 1057 if (r) { 1058 dev_warn(adev->dev, "(%d) create WB bo failed\n", r); 1059 return r; 1060 } 1061 1062 adev->wb.num_wb = AMDGPU_MAX_WB; 1063 memset(&adev->wb.used, 0, sizeof(adev->wb.used)); 1064 1065 /* clear wb memory */ 1066 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8); 1067 } 1068 1069 return 0; 1070 } 1071 1072 /** 1073 * amdgpu_device_wb_get - Allocate a wb entry 1074 * 1075 * @adev: amdgpu_device pointer 1076 * @wb: wb index 1077 * 1078 * Allocate a wb slot for use by the driver (all asics). 1079 * Returns 0 on success or -EINVAL on failure. 1080 */ 1081 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb) 1082 { 1083 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb); 1084 1085 if (offset < adev->wb.num_wb) { 1086 __set_bit(offset, adev->wb.used); 1087 *wb = offset << 3; /* convert to dw offset */ 1088 return 0; 1089 } else { 1090 return -EINVAL; 1091 } 1092 } 1093 1094 /** 1095 * amdgpu_device_wb_free - Free a wb entry 1096 * 1097 * @adev: amdgpu_device pointer 1098 * @wb: wb index 1099 * 1100 * Free a wb slot allocated for use by the driver (all asics) 1101 */ 1102 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb) 1103 { 1104 wb >>= 3; 1105 if (wb < adev->wb.num_wb) 1106 __clear_bit(wb, adev->wb.used); 1107 } 1108 1109 /** 1110 * amdgpu_device_resize_fb_bar - try to resize FB BAR 1111 * 1112 * @adev: amdgpu_device pointer 1113 * 1114 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not 1115 * to fail, but if any of the BARs is not accessible after the size we abort 1116 * driver loading by returning -ENODEV. 1117 */ 1118 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev) 1119 { 1120 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size); 1121 struct pci_bus *root; 1122 struct resource *res; 1123 unsigned i; 1124 u16 cmd; 1125 int r; 1126 1127 /* Bypass for VF */ 1128 if (amdgpu_sriov_vf(adev)) 1129 return 0; 1130 1131 /* skip if the bios has already enabled large BAR */ 1132 if (adev->gmc.real_vram_size && 1133 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size)) 1134 return 0; 1135 1136 /* Check if the root BUS has 64bit memory resources */ 1137 root = adev->pdev->bus; 1138 while (root->parent) 1139 root = root->parent; 1140 1141 pci_bus_for_each_resource(root, res, i) { 1142 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) && 1143 res->start > 0x100000000ull) 1144 break; 1145 } 1146 1147 /* Trying to resize is pointless without a root hub window above 4GB */ 1148 if (!res) 1149 return 0; 1150 1151 /* Limit the BAR size to what is available */ 1152 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1, 1153 rbar_size); 1154 1155 /* Disable memory decoding while we change the BAR addresses and size */ 1156 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd); 1157 pci_write_config_word(adev->pdev, PCI_COMMAND, 1158 cmd & ~PCI_COMMAND_MEMORY); 1159 1160 /* Free the VRAM and doorbell BAR, we most likely need to move both. */ 1161 amdgpu_device_doorbell_fini(adev); 1162 if (adev->asic_type >= CHIP_BONAIRE) 1163 pci_release_resource(adev->pdev, 2); 1164 1165 pci_release_resource(adev->pdev, 0); 1166 1167 r = pci_resize_resource(adev->pdev, 0, rbar_size); 1168 if (r == -ENOSPC) 1169 DRM_INFO("Not enough PCI address space for a large BAR."); 1170 else if (r && r != -ENOTSUPP) 1171 DRM_ERROR("Problem resizing BAR0 (%d).", r); 1172 1173 pci_assign_unassigned_bus_resources(adev->pdev->bus); 1174 1175 /* When the doorbell or fb BAR isn't available we have no chance of 1176 * using the device. 1177 */ 1178 r = amdgpu_device_doorbell_init(adev); 1179 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET)) 1180 return -ENODEV; 1181 1182 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd); 1183 1184 return 0; 1185 } 1186 1187 /* 1188 * GPU helpers function. 1189 */ 1190 /** 1191 * amdgpu_device_need_post - check if the hw need post or not 1192 * 1193 * @adev: amdgpu_device pointer 1194 * 1195 * Check if the asic has been initialized (all asics) at driver startup 1196 * or post is needed if hw reset is performed. 1197 * Returns true if need or false if not. 1198 */ 1199 bool amdgpu_device_need_post(struct amdgpu_device *adev) 1200 { 1201 uint32_t reg; 1202 1203 if (amdgpu_sriov_vf(adev)) 1204 return false; 1205 1206 if (amdgpu_passthrough(adev)) { 1207 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot 1208 * some old smc fw still need driver do vPost otherwise gpu hang, while 1209 * those smc fw version above 22.15 doesn't have this flaw, so we force 1210 * vpost executed for smc version below 22.15 1211 */ 1212 if (adev->asic_type == CHIP_FIJI) { 1213 int err; 1214 uint32_t fw_ver; 1215 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev); 1216 /* force vPost if error occured */ 1217 if (err) 1218 return true; 1219 1220 fw_ver = *((uint32_t *)adev->pm.fw->data + 69); 1221 if (fw_ver < 0x00160e00) 1222 return true; 1223 } 1224 } 1225 1226 if (adev->has_hw_reset) { 1227 adev->has_hw_reset = false; 1228 return true; 1229 } 1230 1231 /* bios scratch used on CIK+ */ 1232 if (adev->asic_type >= CHIP_BONAIRE) 1233 return amdgpu_atombios_scratch_need_asic_init(adev); 1234 1235 /* check MEM_SIZE for older asics */ 1236 reg = amdgpu_asic_get_config_memsize(adev); 1237 1238 if ((reg != 0) && (reg != 0xffffffff)) 1239 return false; 1240 1241 return true; 1242 } 1243 1244 /* if we get transitioned to only one device, take VGA back */ 1245 /** 1246 * amdgpu_device_vga_set_decode - enable/disable vga decode 1247 * 1248 * @cookie: amdgpu_device pointer 1249 * @state: enable/disable vga decode 1250 * 1251 * Enable/disable vga decode (all asics). 1252 * Returns VGA resource flags. 1253 */ 1254 static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state) 1255 { 1256 struct amdgpu_device *adev = cookie; 1257 amdgpu_asic_set_vga_state(adev, state); 1258 if (state) 1259 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 1260 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 1261 else 1262 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 1263 } 1264 1265 /** 1266 * amdgpu_device_check_block_size - validate the vm block size 1267 * 1268 * @adev: amdgpu_device pointer 1269 * 1270 * Validates the vm block size specified via module parameter. 1271 * The vm block size defines number of bits in page table versus page directory, 1272 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 1273 * page table and the remaining bits are in the page directory. 1274 */ 1275 static void amdgpu_device_check_block_size(struct amdgpu_device *adev) 1276 { 1277 /* defines number of bits in page table versus page directory, 1278 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 1279 * page table and the remaining bits are in the page directory */ 1280 if (amdgpu_vm_block_size == -1) 1281 return; 1282 1283 if (amdgpu_vm_block_size < 9) { 1284 dev_warn(adev->dev, "VM page table size (%d) too small\n", 1285 amdgpu_vm_block_size); 1286 amdgpu_vm_block_size = -1; 1287 } 1288 } 1289 1290 /** 1291 * amdgpu_device_check_vm_size - validate the vm size 1292 * 1293 * @adev: amdgpu_device pointer 1294 * 1295 * Validates the vm size in GB specified via module parameter. 1296 * The VM size is the size of the GPU virtual memory space in GB. 1297 */ 1298 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev) 1299 { 1300 /* no need to check the default value */ 1301 if (amdgpu_vm_size == -1) 1302 return; 1303 1304 if (amdgpu_vm_size < 1) { 1305 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n", 1306 amdgpu_vm_size); 1307 amdgpu_vm_size = -1; 1308 } 1309 } 1310 1311 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev) 1312 { 1313 struct sysinfo si; 1314 bool is_os_64 = (sizeof(void *) == 8); 1315 uint64_t total_memory; 1316 uint64_t dram_size_seven_GB = 0x1B8000000; 1317 uint64_t dram_size_three_GB = 0xB8000000; 1318 1319 if (amdgpu_smu_memory_pool_size == 0) 1320 return; 1321 1322 if (!is_os_64) { 1323 DRM_WARN("Not 64-bit OS, feature not supported\n"); 1324 goto def_value; 1325 } 1326 si_meminfo(&si); 1327 total_memory = (uint64_t)si.totalram * si.mem_unit; 1328 1329 if ((amdgpu_smu_memory_pool_size == 1) || 1330 (amdgpu_smu_memory_pool_size == 2)) { 1331 if (total_memory < dram_size_three_GB) 1332 goto def_value1; 1333 } else if ((amdgpu_smu_memory_pool_size == 4) || 1334 (amdgpu_smu_memory_pool_size == 8)) { 1335 if (total_memory < dram_size_seven_GB) 1336 goto def_value1; 1337 } else { 1338 DRM_WARN("Smu memory pool size not supported\n"); 1339 goto def_value; 1340 } 1341 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28; 1342 1343 return; 1344 1345 def_value1: 1346 DRM_WARN("No enough system memory\n"); 1347 def_value: 1348 adev->pm.smu_prv_buffer_size = 0; 1349 } 1350 1351 /** 1352 * amdgpu_device_check_arguments - validate module params 1353 * 1354 * @adev: amdgpu_device pointer 1355 * 1356 * Validates certain module parameters and updates 1357 * the associated values used by the driver (all asics). 1358 */ 1359 static int amdgpu_device_check_arguments(struct amdgpu_device *adev) 1360 { 1361 if (amdgpu_sched_jobs < 4) { 1362 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n", 1363 amdgpu_sched_jobs); 1364 amdgpu_sched_jobs = 4; 1365 } else if (!is_power_of_2(amdgpu_sched_jobs)){ 1366 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n", 1367 amdgpu_sched_jobs); 1368 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs); 1369 } 1370 1371 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) { 1372 /* gart size must be greater or equal to 32M */ 1373 dev_warn(adev->dev, "gart size (%d) too small\n", 1374 amdgpu_gart_size); 1375 amdgpu_gart_size = -1; 1376 } 1377 1378 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) { 1379 /* gtt size must be greater or equal to 32M */ 1380 dev_warn(adev->dev, "gtt size (%d) too small\n", 1381 amdgpu_gtt_size); 1382 amdgpu_gtt_size = -1; 1383 } 1384 1385 /* valid range is between 4 and 9 inclusive */ 1386 if (amdgpu_vm_fragment_size != -1 && 1387 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) { 1388 dev_warn(adev->dev, "valid range is between 4 and 9\n"); 1389 amdgpu_vm_fragment_size = -1; 1390 } 1391 1392 if (amdgpu_sched_hw_submission < 2) { 1393 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n", 1394 amdgpu_sched_hw_submission); 1395 amdgpu_sched_hw_submission = 2; 1396 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) { 1397 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n", 1398 amdgpu_sched_hw_submission); 1399 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission); 1400 } 1401 1402 amdgpu_device_check_smu_prv_buffer_size(adev); 1403 1404 amdgpu_device_check_vm_size(adev); 1405 1406 amdgpu_device_check_block_size(adev); 1407 1408 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type); 1409 1410 amdgpu_gmc_tmz_set(adev); 1411 1412 amdgpu_gmc_noretry_set(adev); 1413 1414 return 0; 1415 } 1416 1417 /** 1418 * amdgpu_switcheroo_set_state - set switcheroo state 1419 * 1420 * @pdev: pci dev pointer 1421 * @state: vga_switcheroo state 1422 * 1423 * Callback for the switcheroo driver. Suspends or resumes the 1424 * the asics before or after it is powered up using ACPI methods. 1425 */ 1426 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, 1427 enum vga_switcheroo_state state) 1428 { 1429 struct drm_device *dev = pci_get_drvdata(pdev); 1430 int r; 1431 1432 if (amdgpu_device_supports_atpx(dev) && state == VGA_SWITCHEROO_OFF) 1433 return; 1434 1435 if (state == VGA_SWITCHEROO_ON) { 1436 pr_info("switched on\n"); 1437 /* don't suspend or resume card normally */ 1438 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1439 1440 pci_set_power_state(pdev, PCI_D0); 1441 amdgpu_device_load_pci_state(pdev); 1442 r = pci_enable_device(pdev); 1443 if (r) 1444 DRM_WARN("pci_enable_device failed (%d)\n", r); 1445 amdgpu_device_resume(dev, true); 1446 1447 dev->switch_power_state = DRM_SWITCH_POWER_ON; 1448 } else { 1449 pr_info("switched off\n"); 1450 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1451 amdgpu_device_suspend(dev, true); 1452 amdgpu_device_cache_pci_state(pdev); 1453 /* Shut down the device */ 1454 pci_disable_device(pdev); 1455 pci_set_power_state(pdev, PCI_D3cold); 1456 dev->switch_power_state = DRM_SWITCH_POWER_OFF; 1457 } 1458 } 1459 1460 /** 1461 * amdgpu_switcheroo_can_switch - see if switcheroo state can change 1462 * 1463 * @pdev: pci dev pointer 1464 * 1465 * Callback for the switcheroo driver. Check of the switcheroo 1466 * state can be changed. 1467 * Returns true if the state can be changed, false if not. 1468 */ 1469 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev) 1470 { 1471 struct drm_device *dev = pci_get_drvdata(pdev); 1472 1473 /* 1474 * FIXME: open_count is protected by drm_global_mutex but that would lead to 1475 * locking inversion with the driver load path. And the access here is 1476 * completely racy anyway. So don't bother with locking for now. 1477 */ 1478 return atomic_read(&dev->open_count) == 0; 1479 } 1480 1481 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = { 1482 .set_gpu_state = amdgpu_switcheroo_set_state, 1483 .reprobe = NULL, 1484 .can_switch = amdgpu_switcheroo_can_switch, 1485 }; 1486 1487 /** 1488 * amdgpu_device_ip_set_clockgating_state - set the CG state 1489 * 1490 * @dev: amdgpu_device pointer 1491 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1492 * @state: clockgating state (gate or ungate) 1493 * 1494 * Sets the requested clockgating state for all instances of 1495 * the hardware IP specified. 1496 * Returns the error code from the last instance. 1497 */ 1498 int amdgpu_device_ip_set_clockgating_state(void *dev, 1499 enum amd_ip_block_type block_type, 1500 enum amd_clockgating_state state) 1501 { 1502 struct amdgpu_device *adev = dev; 1503 int i, r = 0; 1504 1505 for (i = 0; i < adev->num_ip_blocks; i++) { 1506 if (!adev->ip_blocks[i].status.valid) 1507 continue; 1508 if (adev->ip_blocks[i].version->type != block_type) 1509 continue; 1510 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state) 1511 continue; 1512 r = adev->ip_blocks[i].version->funcs->set_clockgating_state( 1513 (void *)adev, state); 1514 if (r) 1515 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n", 1516 adev->ip_blocks[i].version->funcs->name, r); 1517 } 1518 return r; 1519 } 1520 1521 /** 1522 * amdgpu_device_ip_set_powergating_state - set the PG state 1523 * 1524 * @dev: amdgpu_device pointer 1525 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1526 * @state: powergating state (gate or ungate) 1527 * 1528 * Sets the requested powergating state for all instances of 1529 * the hardware IP specified. 1530 * Returns the error code from the last instance. 1531 */ 1532 int amdgpu_device_ip_set_powergating_state(void *dev, 1533 enum amd_ip_block_type block_type, 1534 enum amd_powergating_state state) 1535 { 1536 struct amdgpu_device *adev = dev; 1537 int i, r = 0; 1538 1539 for (i = 0; i < adev->num_ip_blocks; i++) { 1540 if (!adev->ip_blocks[i].status.valid) 1541 continue; 1542 if (adev->ip_blocks[i].version->type != block_type) 1543 continue; 1544 if (!adev->ip_blocks[i].version->funcs->set_powergating_state) 1545 continue; 1546 r = adev->ip_blocks[i].version->funcs->set_powergating_state( 1547 (void *)adev, state); 1548 if (r) 1549 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n", 1550 adev->ip_blocks[i].version->funcs->name, r); 1551 } 1552 return r; 1553 } 1554 1555 /** 1556 * amdgpu_device_ip_get_clockgating_state - get the CG state 1557 * 1558 * @adev: amdgpu_device pointer 1559 * @flags: clockgating feature flags 1560 * 1561 * Walks the list of IPs on the device and updates the clockgating 1562 * flags for each IP. 1563 * Updates @flags with the feature flags for each hardware IP where 1564 * clockgating is enabled. 1565 */ 1566 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev, 1567 u32 *flags) 1568 { 1569 int i; 1570 1571 for (i = 0; i < adev->num_ip_blocks; i++) { 1572 if (!adev->ip_blocks[i].status.valid) 1573 continue; 1574 if (adev->ip_blocks[i].version->funcs->get_clockgating_state) 1575 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags); 1576 } 1577 } 1578 1579 /** 1580 * amdgpu_device_ip_wait_for_idle - wait for idle 1581 * 1582 * @adev: amdgpu_device pointer 1583 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1584 * 1585 * Waits for the request hardware IP to be idle. 1586 * Returns 0 for success or a negative error code on failure. 1587 */ 1588 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev, 1589 enum amd_ip_block_type block_type) 1590 { 1591 int i, r; 1592 1593 for (i = 0; i < adev->num_ip_blocks; i++) { 1594 if (!adev->ip_blocks[i].status.valid) 1595 continue; 1596 if (adev->ip_blocks[i].version->type == block_type) { 1597 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev); 1598 if (r) 1599 return r; 1600 break; 1601 } 1602 } 1603 return 0; 1604 1605 } 1606 1607 /** 1608 * amdgpu_device_ip_is_idle - is the hardware IP idle 1609 * 1610 * @adev: amdgpu_device pointer 1611 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1612 * 1613 * Check if the hardware IP is idle or not. 1614 * Returns true if it the IP is idle, false if not. 1615 */ 1616 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev, 1617 enum amd_ip_block_type block_type) 1618 { 1619 int i; 1620 1621 for (i = 0; i < adev->num_ip_blocks; i++) { 1622 if (!adev->ip_blocks[i].status.valid) 1623 continue; 1624 if (adev->ip_blocks[i].version->type == block_type) 1625 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev); 1626 } 1627 return true; 1628 1629 } 1630 1631 /** 1632 * amdgpu_device_ip_get_ip_block - get a hw IP pointer 1633 * 1634 * @adev: amdgpu_device pointer 1635 * @type: Type of hardware IP (SMU, GFX, UVD, etc.) 1636 * 1637 * Returns a pointer to the hardware IP block structure 1638 * if it exists for the asic, otherwise NULL. 1639 */ 1640 struct amdgpu_ip_block * 1641 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev, 1642 enum amd_ip_block_type type) 1643 { 1644 int i; 1645 1646 for (i = 0; i < adev->num_ip_blocks; i++) 1647 if (adev->ip_blocks[i].version->type == type) 1648 return &adev->ip_blocks[i]; 1649 1650 return NULL; 1651 } 1652 1653 /** 1654 * amdgpu_device_ip_block_version_cmp 1655 * 1656 * @adev: amdgpu_device pointer 1657 * @type: enum amd_ip_block_type 1658 * @major: major version 1659 * @minor: minor version 1660 * 1661 * return 0 if equal or greater 1662 * return 1 if smaller or the ip_block doesn't exist 1663 */ 1664 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev, 1665 enum amd_ip_block_type type, 1666 u32 major, u32 minor) 1667 { 1668 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type); 1669 1670 if (ip_block && ((ip_block->version->major > major) || 1671 ((ip_block->version->major == major) && 1672 (ip_block->version->minor >= minor)))) 1673 return 0; 1674 1675 return 1; 1676 } 1677 1678 /** 1679 * amdgpu_device_ip_block_add 1680 * 1681 * @adev: amdgpu_device pointer 1682 * @ip_block_version: pointer to the IP to add 1683 * 1684 * Adds the IP block driver information to the collection of IPs 1685 * on the asic. 1686 */ 1687 int amdgpu_device_ip_block_add(struct amdgpu_device *adev, 1688 const struct amdgpu_ip_block_version *ip_block_version) 1689 { 1690 if (!ip_block_version) 1691 return -EINVAL; 1692 1693 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks, 1694 ip_block_version->funcs->name); 1695 1696 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version; 1697 1698 return 0; 1699 } 1700 1701 /** 1702 * amdgpu_device_enable_virtual_display - enable virtual display feature 1703 * 1704 * @adev: amdgpu_device pointer 1705 * 1706 * Enabled the virtual display feature if the user has enabled it via 1707 * the module parameter virtual_display. This feature provides a virtual 1708 * display hardware on headless boards or in virtualized environments. 1709 * This function parses and validates the configuration string specified by 1710 * the user and configues the virtual display configuration (number of 1711 * virtual connectors, crtcs, etc.) specified. 1712 */ 1713 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev) 1714 { 1715 adev->enable_virtual_display = false; 1716 1717 if (amdgpu_virtual_display) { 1718 const char *pci_address_name = pci_name(adev->pdev); 1719 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname; 1720 1721 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL); 1722 pciaddstr_tmp = pciaddstr; 1723 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) { 1724 pciaddname = strsep(&pciaddname_tmp, ","); 1725 if (!strcmp("all", pciaddname) 1726 || !strcmp(pci_address_name, pciaddname)) { 1727 long num_crtc; 1728 int res = -1; 1729 1730 adev->enable_virtual_display = true; 1731 1732 if (pciaddname_tmp) 1733 res = kstrtol(pciaddname_tmp, 10, 1734 &num_crtc); 1735 1736 if (!res) { 1737 if (num_crtc < 1) 1738 num_crtc = 1; 1739 if (num_crtc > 6) 1740 num_crtc = 6; 1741 adev->mode_info.num_crtc = num_crtc; 1742 } else { 1743 adev->mode_info.num_crtc = 1; 1744 } 1745 break; 1746 } 1747 } 1748 1749 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n", 1750 amdgpu_virtual_display, pci_address_name, 1751 adev->enable_virtual_display, adev->mode_info.num_crtc); 1752 1753 kfree(pciaddstr); 1754 } 1755 } 1756 1757 /** 1758 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware 1759 * 1760 * @adev: amdgpu_device pointer 1761 * 1762 * Parses the asic configuration parameters specified in the gpu info 1763 * firmware and makes them availale to the driver for use in configuring 1764 * the asic. 1765 * Returns 0 on success, -EINVAL on failure. 1766 */ 1767 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev) 1768 { 1769 const char *chip_name; 1770 char fw_name[40]; 1771 int err; 1772 const struct gpu_info_firmware_header_v1_0 *hdr; 1773 1774 adev->firmware.gpu_info_fw = NULL; 1775 1776 if (adev->mman.discovery_bin) { 1777 amdgpu_discovery_get_gfx_info(adev); 1778 1779 /* 1780 * FIXME: The bounding box is still needed by Navi12, so 1781 * temporarily read it from gpu_info firmware. Should be droped 1782 * when DAL no longer needs it. 1783 */ 1784 if (adev->asic_type != CHIP_NAVI12) 1785 return 0; 1786 } 1787 1788 switch (adev->asic_type) { 1789 #ifdef CONFIG_DRM_AMDGPU_SI 1790 case CHIP_VERDE: 1791 case CHIP_TAHITI: 1792 case CHIP_PITCAIRN: 1793 case CHIP_OLAND: 1794 case CHIP_HAINAN: 1795 #endif 1796 #ifdef CONFIG_DRM_AMDGPU_CIK 1797 case CHIP_BONAIRE: 1798 case CHIP_HAWAII: 1799 case CHIP_KAVERI: 1800 case CHIP_KABINI: 1801 case CHIP_MULLINS: 1802 #endif 1803 case CHIP_TOPAZ: 1804 case CHIP_TONGA: 1805 case CHIP_FIJI: 1806 case CHIP_POLARIS10: 1807 case CHIP_POLARIS11: 1808 case CHIP_POLARIS12: 1809 case CHIP_VEGAM: 1810 case CHIP_CARRIZO: 1811 case CHIP_STONEY: 1812 case CHIP_VEGA20: 1813 case CHIP_SIENNA_CICHLID: 1814 case CHIP_NAVY_FLOUNDER: 1815 case CHIP_DIMGREY_CAVEFISH: 1816 default: 1817 return 0; 1818 case CHIP_VEGA10: 1819 chip_name = "vega10"; 1820 break; 1821 case CHIP_VEGA12: 1822 chip_name = "vega12"; 1823 break; 1824 case CHIP_RAVEN: 1825 if (adev->apu_flags & AMD_APU_IS_RAVEN2) 1826 chip_name = "raven2"; 1827 else if (adev->apu_flags & AMD_APU_IS_PICASSO) 1828 chip_name = "picasso"; 1829 else 1830 chip_name = "raven"; 1831 break; 1832 case CHIP_ARCTURUS: 1833 chip_name = "arcturus"; 1834 break; 1835 case CHIP_RENOIR: 1836 if (adev->apu_flags & AMD_APU_IS_RENOIR) 1837 chip_name = "renoir"; 1838 else 1839 chip_name = "green_sardine"; 1840 break; 1841 case CHIP_NAVI10: 1842 chip_name = "navi10"; 1843 break; 1844 case CHIP_NAVI14: 1845 chip_name = "navi14"; 1846 break; 1847 case CHIP_NAVI12: 1848 chip_name = "navi12"; 1849 break; 1850 case CHIP_VANGOGH: 1851 chip_name = "vangogh"; 1852 break; 1853 } 1854 1855 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name); 1856 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev); 1857 if (err) { 1858 dev_err(adev->dev, 1859 "Failed to load gpu_info firmware \"%s\"\n", 1860 fw_name); 1861 goto out; 1862 } 1863 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw); 1864 if (err) { 1865 dev_err(adev->dev, 1866 "Failed to validate gpu_info firmware \"%s\"\n", 1867 fw_name); 1868 goto out; 1869 } 1870 1871 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data; 1872 amdgpu_ucode_print_gpu_info_hdr(&hdr->header); 1873 1874 switch (hdr->version_major) { 1875 case 1: 1876 { 1877 const struct gpu_info_firmware_v1_0 *gpu_info_fw = 1878 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data + 1879 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 1880 1881 /* 1882 * Should be droped when DAL no longer needs it. 1883 */ 1884 if (adev->asic_type == CHIP_NAVI12) 1885 goto parse_soc_bounding_box; 1886 1887 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se); 1888 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh); 1889 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se); 1890 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se); 1891 adev->gfx.config.max_texture_channel_caches = 1892 le32_to_cpu(gpu_info_fw->gc_num_tccs); 1893 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs); 1894 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds); 1895 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth); 1896 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth); 1897 adev->gfx.config.double_offchip_lds_buf = 1898 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer); 1899 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size); 1900 adev->gfx.cu_info.max_waves_per_simd = 1901 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd); 1902 adev->gfx.cu_info.max_scratch_slots_per_cu = 1903 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu); 1904 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size); 1905 if (hdr->version_minor >= 1) { 1906 const struct gpu_info_firmware_v1_1 *gpu_info_fw = 1907 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data + 1908 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 1909 adev->gfx.config.num_sc_per_sh = 1910 le32_to_cpu(gpu_info_fw->num_sc_per_sh); 1911 adev->gfx.config.num_packer_per_sc = 1912 le32_to_cpu(gpu_info_fw->num_packer_per_sc); 1913 } 1914 1915 parse_soc_bounding_box: 1916 /* 1917 * soc bounding box info is not integrated in disocovery table, 1918 * we always need to parse it from gpu info firmware if needed. 1919 */ 1920 if (hdr->version_minor == 2) { 1921 const struct gpu_info_firmware_v1_2 *gpu_info_fw = 1922 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data + 1923 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 1924 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box; 1925 } 1926 break; 1927 } 1928 default: 1929 dev_err(adev->dev, 1930 "Unsupported gpu_info table %d\n", hdr->header.ucode_version); 1931 err = -EINVAL; 1932 goto out; 1933 } 1934 out: 1935 return err; 1936 } 1937 1938 /** 1939 * amdgpu_device_ip_early_init - run early init for hardware IPs 1940 * 1941 * @adev: amdgpu_device pointer 1942 * 1943 * Early initialization pass for hardware IPs. The hardware IPs that make 1944 * up each asic are discovered each IP's early_init callback is run. This 1945 * is the first stage in initializing the asic. 1946 * Returns 0 on success, negative error code on failure. 1947 */ 1948 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev) 1949 { 1950 int i, r; 1951 1952 amdgpu_device_enable_virtual_display(adev); 1953 1954 if (amdgpu_sriov_vf(adev)) { 1955 r = amdgpu_virt_request_full_gpu(adev, true); 1956 if (r) 1957 return r; 1958 } 1959 1960 switch (adev->asic_type) { 1961 #ifdef CONFIG_DRM_AMDGPU_SI 1962 case CHIP_VERDE: 1963 case CHIP_TAHITI: 1964 case CHIP_PITCAIRN: 1965 case CHIP_OLAND: 1966 case CHIP_HAINAN: 1967 adev->family = AMDGPU_FAMILY_SI; 1968 r = si_set_ip_blocks(adev); 1969 if (r) 1970 return r; 1971 break; 1972 #endif 1973 #ifdef CONFIG_DRM_AMDGPU_CIK 1974 case CHIP_BONAIRE: 1975 case CHIP_HAWAII: 1976 case CHIP_KAVERI: 1977 case CHIP_KABINI: 1978 case CHIP_MULLINS: 1979 if (adev->flags & AMD_IS_APU) 1980 adev->family = AMDGPU_FAMILY_KV; 1981 else 1982 adev->family = AMDGPU_FAMILY_CI; 1983 1984 r = cik_set_ip_blocks(adev); 1985 if (r) 1986 return r; 1987 break; 1988 #endif 1989 case CHIP_TOPAZ: 1990 case CHIP_TONGA: 1991 case CHIP_FIJI: 1992 case CHIP_POLARIS10: 1993 case CHIP_POLARIS11: 1994 case CHIP_POLARIS12: 1995 case CHIP_VEGAM: 1996 case CHIP_CARRIZO: 1997 case CHIP_STONEY: 1998 if (adev->flags & AMD_IS_APU) 1999 adev->family = AMDGPU_FAMILY_CZ; 2000 else 2001 adev->family = AMDGPU_FAMILY_VI; 2002 2003 r = vi_set_ip_blocks(adev); 2004 if (r) 2005 return r; 2006 break; 2007 case CHIP_VEGA10: 2008 case CHIP_VEGA12: 2009 case CHIP_VEGA20: 2010 case CHIP_RAVEN: 2011 case CHIP_ARCTURUS: 2012 case CHIP_RENOIR: 2013 if (adev->flags & AMD_IS_APU) 2014 adev->family = AMDGPU_FAMILY_RV; 2015 else 2016 adev->family = AMDGPU_FAMILY_AI; 2017 2018 r = soc15_set_ip_blocks(adev); 2019 if (r) 2020 return r; 2021 break; 2022 case CHIP_NAVI10: 2023 case CHIP_NAVI14: 2024 case CHIP_NAVI12: 2025 case CHIP_SIENNA_CICHLID: 2026 case CHIP_NAVY_FLOUNDER: 2027 case CHIP_DIMGREY_CAVEFISH: 2028 case CHIP_VANGOGH: 2029 if (adev->asic_type == CHIP_VANGOGH) 2030 adev->family = AMDGPU_FAMILY_VGH; 2031 else 2032 adev->family = AMDGPU_FAMILY_NV; 2033 2034 r = nv_set_ip_blocks(adev); 2035 if (r) 2036 return r; 2037 break; 2038 default: 2039 /* FIXME: not supported yet */ 2040 return -EINVAL; 2041 } 2042 2043 amdgpu_amdkfd_device_probe(adev); 2044 2045 adev->pm.pp_feature = amdgpu_pp_feature_mask; 2046 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS) 2047 adev->pm.pp_feature &= ~PP_GFXOFF_MASK; 2048 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID) 2049 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK; 2050 2051 for (i = 0; i < adev->num_ip_blocks; i++) { 2052 if ((amdgpu_ip_block_mask & (1 << i)) == 0) { 2053 DRM_ERROR("disabled ip block: %d <%s>\n", 2054 i, adev->ip_blocks[i].version->funcs->name); 2055 adev->ip_blocks[i].status.valid = false; 2056 } else { 2057 if (adev->ip_blocks[i].version->funcs->early_init) { 2058 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev); 2059 if (r == -ENOENT) { 2060 adev->ip_blocks[i].status.valid = false; 2061 } else if (r) { 2062 DRM_ERROR("early_init of IP block <%s> failed %d\n", 2063 adev->ip_blocks[i].version->funcs->name, r); 2064 return r; 2065 } else { 2066 adev->ip_blocks[i].status.valid = true; 2067 } 2068 } else { 2069 adev->ip_blocks[i].status.valid = true; 2070 } 2071 } 2072 /* get the vbios after the asic_funcs are set up */ 2073 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) { 2074 r = amdgpu_device_parse_gpu_info_fw(adev); 2075 if (r) 2076 return r; 2077 2078 /* Read BIOS */ 2079 if (!amdgpu_get_bios(adev)) 2080 return -EINVAL; 2081 2082 r = amdgpu_atombios_init(adev); 2083 if (r) { 2084 dev_err(adev->dev, "amdgpu_atombios_init failed\n"); 2085 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0); 2086 return r; 2087 } 2088 } 2089 } 2090 2091 adev->cg_flags &= amdgpu_cg_mask; 2092 adev->pg_flags &= amdgpu_pg_mask; 2093 2094 return 0; 2095 } 2096 2097 static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev) 2098 { 2099 int i, r; 2100 2101 for (i = 0; i < adev->num_ip_blocks; i++) { 2102 if (!adev->ip_blocks[i].status.sw) 2103 continue; 2104 if (adev->ip_blocks[i].status.hw) 2105 continue; 2106 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 2107 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) || 2108 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) { 2109 r = adev->ip_blocks[i].version->funcs->hw_init(adev); 2110 if (r) { 2111 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 2112 adev->ip_blocks[i].version->funcs->name, r); 2113 return r; 2114 } 2115 adev->ip_blocks[i].status.hw = true; 2116 } 2117 } 2118 2119 return 0; 2120 } 2121 2122 static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev) 2123 { 2124 int i, r; 2125 2126 for (i = 0; i < adev->num_ip_blocks; i++) { 2127 if (!adev->ip_blocks[i].status.sw) 2128 continue; 2129 if (adev->ip_blocks[i].status.hw) 2130 continue; 2131 r = adev->ip_blocks[i].version->funcs->hw_init(adev); 2132 if (r) { 2133 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 2134 adev->ip_blocks[i].version->funcs->name, r); 2135 return r; 2136 } 2137 adev->ip_blocks[i].status.hw = true; 2138 } 2139 2140 return 0; 2141 } 2142 2143 static int amdgpu_device_fw_loading(struct amdgpu_device *adev) 2144 { 2145 int r = 0; 2146 int i; 2147 uint32_t smu_version; 2148 2149 if (adev->asic_type >= CHIP_VEGA10) { 2150 for (i = 0; i < adev->num_ip_blocks; i++) { 2151 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP) 2152 continue; 2153 2154 /* no need to do the fw loading again if already done*/ 2155 if (adev->ip_blocks[i].status.hw == true) 2156 break; 2157 2158 if (amdgpu_in_reset(adev) || adev->in_suspend) { 2159 r = adev->ip_blocks[i].version->funcs->resume(adev); 2160 if (r) { 2161 DRM_ERROR("resume of IP block <%s> failed %d\n", 2162 adev->ip_blocks[i].version->funcs->name, r); 2163 return r; 2164 } 2165 } else { 2166 r = adev->ip_blocks[i].version->funcs->hw_init(adev); 2167 if (r) { 2168 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 2169 adev->ip_blocks[i].version->funcs->name, r); 2170 return r; 2171 } 2172 } 2173 2174 adev->ip_blocks[i].status.hw = true; 2175 break; 2176 } 2177 } 2178 2179 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA) 2180 r = amdgpu_pm_load_smu_firmware(adev, &smu_version); 2181 2182 return r; 2183 } 2184 2185 /** 2186 * amdgpu_device_ip_init - run init for hardware IPs 2187 * 2188 * @adev: amdgpu_device pointer 2189 * 2190 * Main initialization pass for hardware IPs. The list of all the hardware 2191 * IPs that make up the asic is walked and the sw_init and hw_init callbacks 2192 * are run. sw_init initializes the software state associated with each IP 2193 * and hw_init initializes the hardware associated with each IP. 2194 * Returns 0 on success, negative error code on failure. 2195 */ 2196 static int amdgpu_device_ip_init(struct amdgpu_device *adev) 2197 { 2198 int i, r; 2199 2200 r = amdgpu_ras_init(adev); 2201 if (r) 2202 return r; 2203 2204 for (i = 0; i < adev->num_ip_blocks; i++) { 2205 if (!adev->ip_blocks[i].status.valid) 2206 continue; 2207 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev); 2208 if (r) { 2209 DRM_ERROR("sw_init of IP block <%s> failed %d\n", 2210 adev->ip_blocks[i].version->funcs->name, r); 2211 goto init_failed; 2212 } 2213 adev->ip_blocks[i].status.sw = true; 2214 2215 /* need to do gmc hw init early so we can allocate gpu mem */ 2216 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { 2217 r = amdgpu_device_vram_scratch_init(adev); 2218 if (r) { 2219 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r); 2220 goto init_failed; 2221 } 2222 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev); 2223 if (r) { 2224 DRM_ERROR("hw_init %d failed %d\n", i, r); 2225 goto init_failed; 2226 } 2227 r = amdgpu_device_wb_init(adev); 2228 if (r) { 2229 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r); 2230 goto init_failed; 2231 } 2232 adev->ip_blocks[i].status.hw = true; 2233 2234 /* right after GMC hw init, we create CSA */ 2235 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) { 2236 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj, 2237 AMDGPU_GEM_DOMAIN_VRAM, 2238 AMDGPU_CSA_SIZE); 2239 if (r) { 2240 DRM_ERROR("allocate CSA failed %d\n", r); 2241 goto init_failed; 2242 } 2243 } 2244 } 2245 } 2246 2247 if (amdgpu_sriov_vf(adev)) 2248 amdgpu_virt_init_data_exchange(adev); 2249 2250 r = amdgpu_ib_pool_init(adev); 2251 if (r) { 2252 dev_err(adev->dev, "IB initialization failed (%d).\n", r); 2253 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r); 2254 goto init_failed; 2255 } 2256 2257 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/ 2258 if (r) 2259 goto init_failed; 2260 2261 r = amdgpu_device_ip_hw_init_phase1(adev); 2262 if (r) 2263 goto init_failed; 2264 2265 r = amdgpu_device_fw_loading(adev); 2266 if (r) 2267 goto init_failed; 2268 2269 r = amdgpu_device_ip_hw_init_phase2(adev); 2270 if (r) 2271 goto init_failed; 2272 2273 /* 2274 * retired pages will be loaded from eeprom and reserved here, 2275 * it should be called after amdgpu_device_ip_hw_init_phase2 since 2276 * for some ASICs the RAS EEPROM code relies on SMU fully functioning 2277 * for I2C communication which only true at this point. 2278 * 2279 * amdgpu_ras_recovery_init may fail, but the upper only cares the 2280 * failure from bad gpu situation and stop amdgpu init process 2281 * accordingly. For other failed cases, it will still release all 2282 * the resource and print error message, rather than returning one 2283 * negative value to upper level. 2284 * 2285 * Note: theoretically, this should be called before all vram allocations 2286 * to protect retired page from abusing 2287 */ 2288 r = amdgpu_ras_recovery_init(adev); 2289 if (r) 2290 goto init_failed; 2291 2292 if (adev->gmc.xgmi.num_physical_nodes > 1) 2293 amdgpu_xgmi_add_device(adev); 2294 amdgpu_amdkfd_device_init(adev); 2295 2296 amdgpu_fru_get_product_info(adev); 2297 2298 init_failed: 2299 if (amdgpu_sriov_vf(adev)) 2300 amdgpu_virt_release_full_gpu(adev, true); 2301 2302 return r; 2303 } 2304 2305 /** 2306 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer 2307 * 2308 * @adev: amdgpu_device pointer 2309 * 2310 * Writes a reset magic value to the gart pointer in VRAM. The driver calls 2311 * this function before a GPU reset. If the value is retained after a 2312 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents. 2313 */ 2314 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev) 2315 { 2316 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM); 2317 } 2318 2319 /** 2320 * amdgpu_device_check_vram_lost - check if vram is valid 2321 * 2322 * @adev: amdgpu_device pointer 2323 * 2324 * Checks the reset magic value written to the gart pointer in VRAM. 2325 * The driver calls this after a GPU reset to see if the contents of 2326 * VRAM is lost or now. 2327 * returns true if vram is lost, false if not. 2328 */ 2329 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev) 2330 { 2331 if (memcmp(adev->gart.ptr, adev->reset_magic, 2332 AMDGPU_RESET_MAGIC_NUM)) 2333 return true; 2334 2335 if (!amdgpu_in_reset(adev)) 2336 return false; 2337 2338 /* 2339 * For all ASICs with baco/mode1 reset, the VRAM is 2340 * always assumed to be lost. 2341 */ 2342 switch (amdgpu_asic_reset_method(adev)) { 2343 case AMD_RESET_METHOD_BACO: 2344 case AMD_RESET_METHOD_MODE1: 2345 return true; 2346 default: 2347 return false; 2348 } 2349 } 2350 2351 /** 2352 * amdgpu_device_set_cg_state - set clockgating for amdgpu device 2353 * 2354 * @adev: amdgpu_device pointer 2355 * @state: clockgating state (gate or ungate) 2356 * 2357 * The list of all the hardware IPs that make up the asic is walked and the 2358 * set_clockgating_state callbacks are run. 2359 * Late initialization pass enabling clockgating for hardware IPs. 2360 * Fini or suspend, pass disabling clockgating for hardware IPs. 2361 * Returns 0 on success, negative error code on failure. 2362 */ 2363 2364 static int amdgpu_device_set_cg_state(struct amdgpu_device *adev, 2365 enum amd_clockgating_state state) 2366 { 2367 int i, j, r; 2368 2369 if (amdgpu_emu_mode == 1) 2370 return 0; 2371 2372 for (j = 0; j < adev->num_ip_blocks; j++) { 2373 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1; 2374 if (!adev->ip_blocks[i].status.late_initialized) 2375 continue; 2376 /* skip CG for VCE/UVD, it's handled specially */ 2377 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 2378 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE && 2379 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN && 2380 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG && 2381 adev->ip_blocks[i].version->funcs->set_clockgating_state) { 2382 /* enable clockgating to save power */ 2383 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, 2384 state); 2385 if (r) { 2386 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n", 2387 adev->ip_blocks[i].version->funcs->name, r); 2388 return r; 2389 } 2390 } 2391 } 2392 2393 return 0; 2394 } 2395 2396 static int amdgpu_device_set_pg_state(struct amdgpu_device *adev, enum amd_powergating_state state) 2397 { 2398 int i, j, r; 2399 2400 if (amdgpu_emu_mode == 1) 2401 return 0; 2402 2403 for (j = 0; j < adev->num_ip_blocks; j++) { 2404 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1; 2405 if (!adev->ip_blocks[i].status.late_initialized) 2406 continue; 2407 /* skip CG for VCE/UVD, it's handled specially */ 2408 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 2409 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE && 2410 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN && 2411 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG && 2412 adev->ip_blocks[i].version->funcs->set_powergating_state) { 2413 /* enable powergating to save power */ 2414 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev, 2415 state); 2416 if (r) { 2417 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n", 2418 adev->ip_blocks[i].version->funcs->name, r); 2419 return r; 2420 } 2421 } 2422 } 2423 return 0; 2424 } 2425 2426 static int amdgpu_device_enable_mgpu_fan_boost(void) 2427 { 2428 struct amdgpu_gpu_instance *gpu_ins; 2429 struct amdgpu_device *adev; 2430 int i, ret = 0; 2431 2432 mutex_lock(&mgpu_info.mutex); 2433 2434 /* 2435 * MGPU fan boost feature should be enabled 2436 * only when there are two or more dGPUs in 2437 * the system 2438 */ 2439 if (mgpu_info.num_dgpu < 2) 2440 goto out; 2441 2442 for (i = 0; i < mgpu_info.num_dgpu; i++) { 2443 gpu_ins = &(mgpu_info.gpu_ins[i]); 2444 adev = gpu_ins->adev; 2445 if (!(adev->flags & AMD_IS_APU) && 2446 !gpu_ins->mgpu_fan_enabled) { 2447 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev); 2448 if (ret) 2449 break; 2450 2451 gpu_ins->mgpu_fan_enabled = 1; 2452 } 2453 } 2454 2455 out: 2456 mutex_unlock(&mgpu_info.mutex); 2457 2458 return ret; 2459 } 2460 2461 /** 2462 * amdgpu_device_ip_late_init - run late init for hardware IPs 2463 * 2464 * @adev: amdgpu_device pointer 2465 * 2466 * Late initialization pass for hardware IPs. The list of all the hardware 2467 * IPs that make up the asic is walked and the late_init callbacks are run. 2468 * late_init covers any special initialization that an IP requires 2469 * after all of the have been initialized or something that needs to happen 2470 * late in the init process. 2471 * Returns 0 on success, negative error code on failure. 2472 */ 2473 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev) 2474 { 2475 struct amdgpu_gpu_instance *gpu_instance; 2476 int i = 0, r; 2477 2478 for (i = 0; i < adev->num_ip_blocks; i++) { 2479 if (!adev->ip_blocks[i].status.hw) 2480 continue; 2481 if (adev->ip_blocks[i].version->funcs->late_init) { 2482 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev); 2483 if (r) { 2484 DRM_ERROR("late_init of IP block <%s> failed %d\n", 2485 adev->ip_blocks[i].version->funcs->name, r); 2486 return r; 2487 } 2488 } 2489 adev->ip_blocks[i].status.late_initialized = true; 2490 } 2491 2492 amdgpu_ras_set_error_query_ready(adev, true); 2493 2494 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE); 2495 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE); 2496 2497 amdgpu_device_fill_reset_magic(adev); 2498 2499 r = amdgpu_device_enable_mgpu_fan_boost(); 2500 if (r) 2501 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r); 2502 2503 2504 if (adev->gmc.xgmi.num_physical_nodes > 1) { 2505 mutex_lock(&mgpu_info.mutex); 2506 2507 /* 2508 * Reset device p-state to low as this was booted with high. 2509 * 2510 * This should be performed only after all devices from the same 2511 * hive get initialized. 2512 * 2513 * However, it's unknown how many device in the hive in advance. 2514 * As this is counted one by one during devices initializations. 2515 * 2516 * So, we wait for all XGMI interlinked devices initialized. 2517 * This may bring some delays as those devices may come from 2518 * different hives. But that should be OK. 2519 */ 2520 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) { 2521 for (i = 0; i < mgpu_info.num_gpu; i++) { 2522 gpu_instance = &(mgpu_info.gpu_ins[i]); 2523 if (gpu_instance->adev->flags & AMD_IS_APU) 2524 continue; 2525 2526 r = amdgpu_xgmi_set_pstate(gpu_instance->adev, 2527 AMDGPU_XGMI_PSTATE_MIN); 2528 if (r) { 2529 DRM_ERROR("pstate setting failed (%d).\n", r); 2530 break; 2531 } 2532 } 2533 } 2534 2535 mutex_unlock(&mgpu_info.mutex); 2536 } 2537 2538 return 0; 2539 } 2540 2541 /** 2542 * amdgpu_device_ip_fini - run fini for hardware IPs 2543 * 2544 * @adev: amdgpu_device pointer 2545 * 2546 * Main teardown pass for hardware IPs. The list of all the hardware 2547 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks 2548 * are run. hw_fini tears down the hardware associated with each IP 2549 * and sw_fini tears down any software state associated with each IP. 2550 * Returns 0 on success, negative error code on failure. 2551 */ 2552 static int amdgpu_device_ip_fini(struct amdgpu_device *adev) 2553 { 2554 int i, r; 2555 2556 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done) 2557 amdgpu_virt_release_ras_err_handler_data(adev); 2558 2559 amdgpu_ras_pre_fini(adev); 2560 2561 if (adev->gmc.xgmi.num_physical_nodes > 1) 2562 amdgpu_xgmi_remove_device(adev); 2563 2564 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE); 2565 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE); 2566 2567 amdgpu_amdkfd_device_fini(adev); 2568 2569 /* need to disable SMC first */ 2570 for (i = 0; i < adev->num_ip_blocks; i++) { 2571 if (!adev->ip_blocks[i].status.hw) 2572 continue; 2573 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) { 2574 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev); 2575 /* XXX handle errors */ 2576 if (r) { 2577 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", 2578 adev->ip_blocks[i].version->funcs->name, r); 2579 } 2580 adev->ip_blocks[i].status.hw = false; 2581 break; 2582 } 2583 } 2584 2585 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2586 if (!adev->ip_blocks[i].status.hw) 2587 continue; 2588 2589 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev); 2590 /* XXX handle errors */ 2591 if (r) { 2592 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", 2593 adev->ip_blocks[i].version->funcs->name, r); 2594 } 2595 2596 adev->ip_blocks[i].status.hw = false; 2597 } 2598 2599 2600 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2601 if (!adev->ip_blocks[i].status.sw) 2602 continue; 2603 2604 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { 2605 amdgpu_ucode_free_bo(adev); 2606 amdgpu_free_static_csa(&adev->virt.csa_obj); 2607 amdgpu_device_wb_fini(adev); 2608 amdgpu_device_vram_scratch_fini(adev); 2609 amdgpu_ib_pool_fini(adev); 2610 } 2611 2612 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev); 2613 /* XXX handle errors */ 2614 if (r) { 2615 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n", 2616 adev->ip_blocks[i].version->funcs->name, r); 2617 } 2618 adev->ip_blocks[i].status.sw = false; 2619 adev->ip_blocks[i].status.valid = false; 2620 } 2621 2622 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2623 if (!adev->ip_blocks[i].status.late_initialized) 2624 continue; 2625 if (adev->ip_blocks[i].version->funcs->late_fini) 2626 adev->ip_blocks[i].version->funcs->late_fini((void *)adev); 2627 adev->ip_blocks[i].status.late_initialized = false; 2628 } 2629 2630 amdgpu_ras_fini(adev); 2631 2632 if (amdgpu_sriov_vf(adev)) 2633 if (amdgpu_virt_release_full_gpu(adev, false)) 2634 DRM_ERROR("failed to release exclusive mode on fini\n"); 2635 2636 return 0; 2637 } 2638 2639 /** 2640 * amdgpu_device_delayed_init_work_handler - work handler for IB tests 2641 * 2642 * @work: work_struct. 2643 */ 2644 static void amdgpu_device_delayed_init_work_handler(struct work_struct *work) 2645 { 2646 struct amdgpu_device *adev = 2647 container_of(work, struct amdgpu_device, delayed_init_work.work); 2648 int r; 2649 2650 r = amdgpu_ib_ring_tests(adev); 2651 if (r) 2652 DRM_ERROR("ib ring test failed (%d).\n", r); 2653 } 2654 2655 static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work) 2656 { 2657 struct amdgpu_device *adev = 2658 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work); 2659 2660 mutex_lock(&adev->gfx.gfx_off_mutex); 2661 if (!adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) { 2662 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true)) 2663 adev->gfx.gfx_off_state = true; 2664 } 2665 mutex_unlock(&adev->gfx.gfx_off_mutex); 2666 } 2667 2668 /** 2669 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1) 2670 * 2671 * @adev: amdgpu_device pointer 2672 * 2673 * Main suspend function for hardware IPs. The list of all the hardware 2674 * IPs that make up the asic is walked, clockgating is disabled and the 2675 * suspend callbacks are run. suspend puts the hardware and software state 2676 * in each IP into a state suitable for suspend. 2677 * Returns 0 on success, negative error code on failure. 2678 */ 2679 static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev) 2680 { 2681 int i, r; 2682 2683 if (adev->in_poweroff_reboot_com || 2684 !amdgpu_acpi_is_s0ix_supported(adev) || amdgpu_in_reset(adev)) { 2685 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE); 2686 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE); 2687 } 2688 2689 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2690 if (!adev->ip_blocks[i].status.valid) 2691 continue; 2692 2693 /* displays are handled separately */ 2694 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE) 2695 continue; 2696 2697 /* XXX handle errors */ 2698 r = adev->ip_blocks[i].version->funcs->suspend(adev); 2699 /* XXX handle errors */ 2700 if (r) { 2701 DRM_ERROR("suspend of IP block <%s> failed %d\n", 2702 adev->ip_blocks[i].version->funcs->name, r); 2703 return r; 2704 } 2705 2706 adev->ip_blocks[i].status.hw = false; 2707 } 2708 2709 return 0; 2710 } 2711 2712 /** 2713 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2) 2714 * 2715 * @adev: amdgpu_device pointer 2716 * 2717 * Main suspend function for hardware IPs. The list of all the hardware 2718 * IPs that make up the asic is walked, clockgating is disabled and the 2719 * suspend callbacks are run. suspend puts the hardware and software state 2720 * in each IP into a state suitable for suspend. 2721 * Returns 0 on success, negative error code on failure. 2722 */ 2723 static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev) 2724 { 2725 int i, r; 2726 2727 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2728 if (!adev->ip_blocks[i].status.valid) 2729 continue; 2730 /* displays are handled in phase1 */ 2731 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) 2732 continue; 2733 /* PSP lost connection when err_event_athub occurs */ 2734 if (amdgpu_ras_intr_triggered() && 2735 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) { 2736 adev->ip_blocks[i].status.hw = false; 2737 continue; 2738 } 2739 /* XXX handle errors */ 2740 r = adev->ip_blocks[i].version->funcs->suspend(adev); 2741 /* XXX handle errors */ 2742 if (r) { 2743 DRM_ERROR("suspend of IP block <%s> failed %d\n", 2744 adev->ip_blocks[i].version->funcs->name, r); 2745 } 2746 adev->ip_blocks[i].status.hw = false; 2747 /* handle putting the SMC in the appropriate state */ 2748 if(!amdgpu_sriov_vf(adev)){ 2749 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) { 2750 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state); 2751 if (r) { 2752 DRM_ERROR("SMC failed to set mp1 state %d, %d\n", 2753 adev->mp1_state, r); 2754 return r; 2755 } 2756 } 2757 } 2758 adev->ip_blocks[i].status.hw = false; 2759 } 2760 2761 return 0; 2762 } 2763 2764 /** 2765 * amdgpu_device_ip_suspend - run suspend for hardware IPs 2766 * 2767 * @adev: amdgpu_device pointer 2768 * 2769 * Main suspend function for hardware IPs. The list of all the hardware 2770 * IPs that make up the asic is walked, clockgating is disabled and the 2771 * suspend callbacks are run. suspend puts the hardware and software state 2772 * in each IP into a state suitable for suspend. 2773 * Returns 0 on success, negative error code on failure. 2774 */ 2775 int amdgpu_device_ip_suspend(struct amdgpu_device *adev) 2776 { 2777 int r; 2778 2779 if (amdgpu_sriov_vf(adev)) { 2780 amdgpu_virt_fini_data_exchange(adev); 2781 amdgpu_virt_request_full_gpu(adev, false); 2782 } 2783 2784 r = amdgpu_device_ip_suspend_phase1(adev); 2785 if (r) 2786 return r; 2787 r = amdgpu_device_ip_suspend_phase2(adev); 2788 2789 if (amdgpu_sriov_vf(adev)) 2790 amdgpu_virt_release_full_gpu(adev, false); 2791 2792 return r; 2793 } 2794 2795 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev) 2796 { 2797 int i, r; 2798 2799 static enum amd_ip_block_type ip_order[] = { 2800 AMD_IP_BLOCK_TYPE_GMC, 2801 AMD_IP_BLOCK_TYPE_COMMON, 2802 AMD_IP_BLOCK_TYPE_PSP, 2803 AMD_IP_BLOCK_TYPE_IH, 2804 }; 2805 2806 for (i = 0; i < ARRAY_SIZE(ip_order); i++) { 2807 int j; 2808 struct amdgpu_ip_block *block; 2809 2810 block = &adev->ip_blocks[i]; 2811 block->status.hw = false; 2812 2813 for (j = 0; j < ARRAY_SIZE(ip_order); j++) { 2814 2815 if (block->version->type != ip_order[j] || 2816 !block->status.valid) 2817 continue; 2818 2819 r = block->version->funcs->hw_init(adev); 2820 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded"); 2821 if (r) 2822 return r; 2823 block->status.hw = true; 2824 } 2825 } 2826 2827 return 0; 2828 } 2829 2830 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev) 2831 { 2832 int i, r; 2833 2834 static enum amd_ip_block_type ip_order[] = { 2835 AMD_IP_BLOCK_TYPE_SMC, 2836 AMD_IP_BLOCK_TYPE_DCE, 2837 AMD_IP_BLOCK_TYPE_GFX, 2838 AMD_IP_BLOCK_TYPE_SDMA, 2839 AMD_IP_BLOCK_TYPE_UVD, 2840 AMD_IP_BLOCK_TYPE_VCE, 2841 AMD_IP_BLOCK_TYPE_VCN 2842 }; 2843 2844 for (i = 0; i < ARRAY_SIZE(ip_order); i++) { 2845 int j; 2846 struct amdgpu_ip_block *block; 2847 2848 for (j = 0; j < adev->num_ip_blocks; j++) { 2849 block = &adev->ip_blocks[j]; 2850 2851 if (block->version->type != ip_order[i] || 2852 !block->status.valid || 2853 block->status.hw) 2854 continue; 2855 2856 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC) 2857 r = block->version->funcs->resume(adev); 2858 else 2859 r = block->version->funcs->hw_init(adev); 2860 2861 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded"); 2862 if (r) 2863 return r; 2864 block->status.hw = true; 2865 } 2866 } 2867 2868 return 0; 2869 } 2870 2871 /** 2872 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs 2873 * 2874 * @adev: amdgpu_device pointer 2875 * 2876 * First resume function for hardware IPs. The list of all the hardware 2877 * IPs that make up the asic is walked and the resume callbacks are run for 2878 * COMMON, GMC, and IH. resume puts the hardware into a functional state 2879 * after a suspend and updates the software state as necessary. This 2880 * function is also used for restoring the GPU after a GPU reset. 2881 * Returns 0 on success, negative error code on failure. 2882 */ 2883 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev) 2884 { 2885 int i, r; 2886 2887 for (i = 0; i < adev->num_ip_blocks; i++) { 2888 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw) 2889 continue; 2890 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 2891 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 2892 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) { 2893 2894 r = adev->ip_blocks[i].version->funcs->resume(adev); 2895 if (r) { 2896 DRM_ERROR("resume of IP block <%s> failed %d\n", 2897 adev->ip_blocks[i].version->funcs->name, r); 2898 return r; 2899 } 2900 adev->ip_blocks[i].status.hw = true; 2901 } 2902 } 2903 2904 return 0; 2905 } 2906 2907 /** 2908 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs 2909 * 2910 * @adev: amdgpu_device pointer 2911 * 2912 * First resume function for hardware IPs. The list of all the hardware 2913 * IPs that make up the asic is walked and the resume callbacks are run for 2914 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a 2915 * functional state after a suspend and updates the software state as 2916 * necessary. This function is also used for restoring the GPU after a GPU 2917 * reset. 2918 * Returns 0 on success, negative error code on failure. 2919 */ 2920 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev) 2921 { 2922 int i, r; 2923 2924 for (i = 0; i < adev->num_ip_blocks; i++) { 2925 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw) 2926 continue; 2927 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 2928 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 2929 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH || 2930 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) 2931 continue; 2932 r = adev->ip_blocks[i].version->funcs->resume(adev); 2933 if (r) { 2934 DRM_ERROR("resume of IP block <%s> failed %d\n", 2935 adev->ip_blocks[i].version->funcs->name, r); 2936 return r; 2937 } 2938 adev->ip_blocks[i].status.hw = true; 2939 } 2940 2941 return 0; 2942 } 2943 2944 /** 2945 * amdgpu_device_ip_resume - run resume for hardware IPs 2946 * 2947 * @adev: amdgpu_device pointer 2948 * 2949 * Main resume function for hardware IPs. The hardware IPs 2950 * are split into two resume functions because they are 2951 * are also used in in recovering from a GPU reset and some additional 2952 * steps need to be take between them. In this case (S3/S4) they are 2953 * run sequentially. 2954 * Returns 0 on success, negative error code on failure. 2955 */ 2956 static int amdgpu_device_ip_resume(struct amdgpu_device *adev) 2957 { 2958 int r; 2959 2960 r = amdgpu_device_ip_resume_phase1(adev); 2961 if (r) 2962 return r; 2963 2964 r = amdgpu_device_fw_loading(adev); 2965 if (r) 2966 return r; 2967 2968 r = amdgpu_device_ip_resume_phase2(adev); 2969 2970 return r; 2971 } 2972 2973 /** 2974 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV 2975 * 2976 * @adev: amdgpu_device pointer 2977 * 2978 * Query the VBIOS data tables to determine if the board supports SR-IOV. 2979 */ 2980 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev) 2981 { 2982 if (amdgpu_sriov_vf(adev)) { 2983 if (adev->is_atom_fw) { 2984 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev)) 2985 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; 2986 } else { 2987 if (amdgpu_atombios_has_gpu_virtualization_table(adev)) 2988 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; 2989 } 2990 2991 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS)) 2992 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0); 2993 } 2994 } 2995 2996 /** 2997 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic 2998 * 2999 * @asic_type: AMD asic type 3000 * 3001 * Check if there is DC (new modesetting infrastructre) support for an asic. 3002 * returns true if DC has support, false if not. 3003 */ 3004 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type) 3005 { 3006 switch (asic_type) { 3007 #if defined(CONFIG_DRM_AMD_DC) 3008 #if defined(CONFIG_DRM_AMD_DC_SI) 3009 case CHIP_TAHITI: 3010 case CHIP_PITCAIRN: 3011 case CHIP_VERDE: 3012 case CHIP_OLAND: 3013 #endif 3014 case CHIP_BONAIRE: 3015 case CHIP_KAVERI: 3016 case CHIP_KABINI: 3017 case CHIP_MULLINS: 3018 /* 3019 * We have systems in the wild with these ASICs that require 3020 * LVDS and VGA support which is not supported with DC. 3021 * 3022 * Fallback to the non-DC driver here by default so as not to 3023 * cause regressions. 3024 */ 3025 return amdgpu_dc > 0; 3026 case CHIP_HAWAII: 3027 case CHIP_CARRIZO: 3028 case CHIP_STONEY: 3029 case CHIP_POLARIS10: 3030 case CHIP_POLARIS11: 3031 case CHIP_POLARIS12: 3032 case CHIP_VEGAM: 3033 case CHIP_TONGA: 3034 case CHIP_FIJI: 3035 case CHIP_VEGA10: 3036 case CHIP_VEGA12: 3037 case CHIP_VEGA20: 3038 #if defined(CONFIG_DRM_AMD_DC_DCN) 3039 case CHIP_RAVEN: 3040 case CHIP_NAVI10: 3041 case CHIP_NAVI14: 3042 case CHIP_NAVI12: 3043 case CHIP_RENOIR: 3044 case CHIP_SIENNA_CICHLID: 3045 case CHIP_NAVY_FLOUNDER: 3046 case CHIP_DIMGREY_CAVEFISH: 3047 case CHIP_VANGOGH: 3048 #endif 3049 return amdgpu_dc != 0; 3050 #endif 3051 default: 3052 if (amdgpu_dc > 0) 3053 DRM_INFO_ONCE("Display Core has been requested via kernel parameter " 3054 "but isn't supported by ASIC, ignoring\n"); 3055 return false; 3056 } 3057 } 3058 3059 /** 3060 * amdgpu_device_has_dc_support - check if dc is supported 3061 * 3062 * @adev: amdgpu_device pointer 3063 * 3064 * Returns true for supported, false for not supported 3065 */ 3066 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev) 3067 { 3068 if (amdgpu_sriov_vf(adev) || adev->enable_virtual_display) 3069 return false; 3070 3071 return amdgpu_device_asic_has_dc_support(adev->asic_type); 3072 } 3073 3074 3075 static void amdgpu_device_xgmi_reset_func(struct work_struct *__work) 3076 { 3077 struct amdgpu_device *adev = 3078 container_of(__work, struct amdgpu_device, xgmi_reset_work); 3079 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev); 3080 3081 /* It's a bug to not have a hive within this function */ 3082 if (WARN_ON(!hive)) 3083 return; 3084 3085 /* 3086 * Use task barrier to synchronize all xgmi reset works across the 3087 * hive. task_barrier_enter and task_barrier_exit will block 3088 * until all the threads running the xgmi reset works reach 3089 * those points. task_barrier_full will do both blocks. 3090 */ 3091 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) { 3092 3093 task_barrier_enter(&hive->tb); 3094 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev)); 3095 3096 if (adev->asic_reset_res) 3097 goto fail; 3098 3099 task_barrier_exit(&hive->tb); 3100 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev)); 3101 3102 if (adev->asic_reset_res) 3103 goto fail; 3104 3105 if (adev->mmhub.funcs && adev->mmhub.funcs->reset_ras_error_count) 3106 adev->mmhub.funcs->reset_ras_error_count(adev); 3107 } else { 3108 3109 task_barrier_full(&hive->tb); 3110 adev->asic_reset_res = amdgpu_asic_reset(adev); 3111 } 3112 3113 fail: 3114 if (adev->asic_reset_res) 3115 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s", 3116 adev->asic_reset_res, adev_to_drm(adev)->unique); 3117 amdgpu_put_xgmi_hive(hive); 3118 } 3119 3120 static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev) 3121 { 3122 char *input = amdgpu_lockup_timeout; 3123 char *timeout_setting = NULL; 3124 int index = 0; 3125 long timeout; 3126 int ret = 0; 3127 3128 /* 3129 * By default timeout for non compute jobs is 10000. 3130 * And there is no timeout enforced on compute jobs. 3131 * In SR-IOV or passthrough mode, timeout for compute 3132 * jobs are 60000 by default. 3133 */ 3134 adev->gfx_timeout = msecs_to_jiffies(10000); 3135 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout; 3136 if (amdgpu_sriov_vf(adev)) 3137 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ? 3138 msecs_to_jiffies(60000) : msecs_to_jiffies(10000); 3139 else if (amdgpu_passthrough(adev)) 3140 adev->compute_timeout = msecs_to_jiffies(60000); 3141 else 3142 adev->compute_timeout = MAX_SCHEDULE_TIMEOUT; 3143 3144 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) { 3145 while ((timeout_setting = strsep(&input, ",")) && 3146 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) { 3147 ret = kstrtol(timeout_setting, 0, &timeout); 3148 if (ret) 3149 return ret; 3150 3151 if (timeout == 0) { 3152 index++; 3153 continue; 3154 } else if (timeout < 0) { 3155 timeout = MAX_SCHEDULE_TIMEOUT; 3156 } else { 3157 timeout = msecs_to_jiffies(timeout); 3158 } 3159 3160 switch (index++) { 3161 case 0: 3162 adev->gfx_timeout = timeout; 3163 break; 3164 case 1: 3165 adev->compute_timeout = timeout; 3166 break; 3167 case 2: 3168 adev->sdma_timeout = timeout; 3169 break; 3170 case 3: 3171 adev->video_timeout = timeout; 3172 break; 3173 default: 3174 break; 3175 } 3176 } 3177 /* 3178 * There is only one value specified and 3179 * it should apply to all non-compute jobs. 3180 */ 3181 if (index == 1) { 3182 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout; 3183 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev)) 3184 adev->compute_timeout = adev->gfx_timeout; 3185 } 3186 } 3187 3188 return ret; 3189 } 3190 3191 static const struct attribute *amdgpu_dev_attributes[] = { 3192 &dev_attr_product_name.attr, 3193 &dev_attr_product_number.attr, 3194 &dev_attr_serial_number.attr, 3195 &dev_attr_pcie_replay_count.attr, 3196 NULL 3197 }; 3198 3199 3200 /** 3201 * amdgpu_device_init - initialize the driver 3202 * 3203 * @adev: amdgpu_device pointer 3204 * @flags: driver flags 3205 * 3206 * Initializes the driver info and hw (all asics). 3207 * Returns 0 for success or an error on failure. 3208 * Called at driver startup. 3209 */ 3210 int amdgpu_device_init(struct amdgpu_device *adev, 3211 uint32_t flags) 3212 { 3213 struct drm_device *ddev = adev_to_drm(adev); 3214 struct pci_dev *pdev = adev->pdev; 3215 int r, i; 3216 bool atpx = false; 3217 u32 max_MBps; 3218 3219 adev->shutdown = false; 3220 adev->flags = flags; 3221 3222 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST) 3223 adev->asic_type = amdgpu_force_asic_type; 3224 else 3225 adev->asic_type = flags & AMD_ASIC_MASK; 3226 3227 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT; 3228 if (amdgpu_emu_mode == 1) 3229 adev->usec_timeout *= 10; 3230 adev->gmc.gart_size = 512 * 1024 * 1024; 3231 adev->accel_working = false; 3232 adev->num_rings = 0; 3233 adev->mman.buffer_funcs = NULL; 3234 adev->mman.buffer_funcs_ring = NULL; 3235 adev->vm_manager.vm_pte_funcs = NULL; 3236 adev->vm_manager.vm_pte_num_scheds = 0; 3237 adev->gmc.gmc_funcs = NULL; 3238 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS); 3239 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); 3240 3241 adev->smc_rreg = &amdgpu_invalid_rreg; 3242 adev->smc_wreg = &amdgpu_invalid_wreg; 3243 adev->pcie_rreg = &amdgpu_invalid_rreg; 3244 adev->pcie_wreg = &amdgpu_invalid_wreg; 3245 adev->pciep_rreg = &amdgpu_invalid_rreg; 3246 adev->pciep_wreg = &amdgpu_invalid_wreg; 3247 adev->pcie_rreg64 = &amdgpu_invalid_rreg64; 3248 adev->pcie_wreg64 = &amdgpu_invalid_wreg64; 3249 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg; 3250 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg; 3251 adev->didt_rreg = &amdgpu_invalid_rreg; 3252 adev->didt_wreg = &amdgpu_invalid_wreg; 3253 adev->gc_cac_rreg = &amdgpu_invalid_rreg; 3254 adev->gc_cac_wreg = &amdgpu_invalid_wreg; 3255 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg; 3256 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg; 3257 3258 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n", 3259 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device, 3260 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision); 3261 3262 /* mutex initialization are all done here so we 3263 * can recall function without having locking issues */ 3264 atomic_set(&adev->irq.ih.lock, 0); 3265 mutex_init(&adev->firmware.mutex); 3266 mutex_init(&adev->pm.mutex); 3267 mutex_init(&adev->gfx.gpu_clock_mutex); 3268 mutex_init(&adev->srbm_mutex); 3269 mutex_init(&adev->gfx.pipe_reserve_mutex); 3270 mutex_init(&adev->gfx.gfx_off_mutex); 3271 mutex_init(&adev->grbm_idx_mutex); 3272 mutex_init(&adev->mn_lock); 3273 mutex_init(&adev->virt.vf_errors.lock); 3274 hash_init(adev->mn_hash); 3275 atomic_set(&adev->in_gpu_reset, 0); 3276 init_rwsem(&adev->reset_sem); 3277 mutex_init(&adev->psp.mutex); 3278 mutex_init(&adev->notifier_lock); 3279 3280 r = amdgpu_device_check_arguments(adev); 3281 if (r) 3282 return r; 3283 3284 spin_lock_init(&adev->mmio_idx_lock); 3285 spin_lock_init(&adev->smc_idx_lock); 3286 spin_lock_init(&adev->pcie_idx_lock); 3287 spin_lock_init(&adev->uvd_ctx_idx_lock); 3288 spin_lock_init(&adev->didt_idx_lock); 3289 spin_lock_init(&adev->gc_cac_idx_lock); 3290 spin_lock_init(&adev->se_cac_idx_lock); 3291 spin_lock_init(&adev->audio_endpt_idx_lock); 3292 spin_lock_init(&adev->mm_stats.lock); 3293 3294 INIT_LIST_HEAD(&adev->shadow_list); 3295 mutex_init(&adev->shadow_list_lock); 3296 3297 INIT_DELAYED_WORK(&adev->delayed_init_work, 3298 amdgpu_device_delayed_init_work_handler); 3299 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work, 3300 amdgpu_device_delay_enable_gfx_off); 3301 3302 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func); 3303 3304 adev->gfx.gfx_off_req_count = 1; 3305 adev->pm.ac_power = power_supply_is_system_supplied() > 0; 3306 3307 atomic_set(&adev->throttling_logging_enabled, 1); 3308 /* 3309 * If throttling continues, logging will be performed every minute 3310 * to avoid log flooding. "-1" is subtracted since the thermal 3311 * throttling interrupt comes every second. Thus, the total logging 3312 * interval is 59 seconds(retelimited printk interval) + 1(waiting 3313 * for throttling interrupt) = 60 seconds. 3314 */ 3315 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1); 3316 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE); 3317 3318 /* Registers mapping */ 3319 /* TODO: block userspace mapping of io register */ 3320 if (adev->asic_type >= CHIP_BONAIRE) { 3321 adev->rmmio_base = pci_resource_start(adev->pdev, 5); 3322 adev->rmmio_size = pci_resource_len(adev->pdev, 5); 3323 } else { 3324 adev->rmmio_base = pci_resource_start(adev->pdev, 2); 3325 adev->rmmio_size = pci_resource_len(adev->pdev, 2); 3326 } 3327 3328 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size); 3329 if (adev->rmmio == NULL) { 3330 return -ENOMEM; 3331 } 3332 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base); 3333 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size); 3334 3335 /* io port mapping */ 3336 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 3337 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) { 3338 adev->rio_mem_size = pci_resource_len(adev->pdev, i); 3339 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size); 3340 break; 3341 } 3342 } 3343 if (adev->rio_mem == NULL) 3344 DRM_INFO("PCI I/O BAR is not found.\n"); 3345 3346 /* enable PCIE atomic ops */ 3347 r = pci_enable_atomic_ops_to_root(adev->pdev, 3348 PCI_EXP_DEVCAP2_ATOMIC_COMP32 | 3349 PCI_EXP_DEVCAP2_ATOMIC_COMP64); 3350 if (r) { 3351 adev->have_atomics_support = false; 3352 DRM_INFO("PCIE atomic ops is not supported\n"); 3353 } else { 3354 adev->have_atomics_support = true; 3355 } 3356 3357 amdgpu_device_get_pcie_info(adev); 3358 3359 if (amdgpu_mcbp) 3360 DRM_INFO("MCBP is enabled\n"); 3361 3362 if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10) 3363 adev->enable_mes = true; 3364 3365 /* detect hw virtualization here */ 3366 amdgpu_detect_virtualization(adev); 3367 3368 r = amdgpu_device_get_job_timeout_settings(adev); 3369 if (r) { 3370 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n"); 3371 goto failed_unmap; 3372 } 3373 3374 /* early init functions */ 3375 r = amdgpu_device_ip_early_init(adev); 3376 if (r) 3377 goto failed_unmap; 3378 3379 /* doorbell bar mapping and doorbell index init*/ 3380 amdgpu_device_doorbell_init(adev); 3381 3382 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */ 3383 /* this will fail for cards that aren't VGA class devices, just 3384 * ignore it */ 3385 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA) 3386 vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode); 3387 3388 if (amdgpu_device_supports_atpx(ddev)) 3389 atpx = true; 3390 if (amdgpu_has_atpx() && 3391 (amdgpu_is_atpx_hybrid() || 3392 amdgpu_has_atpx_dgpu_power_cntl()) && 3393 !pci_is_thunderbolt_attached(adev->pdev)) 3394 vga_switcheroo_register_client(adev->pdev, 3395 &amdgpu_switcheroo_ops, atpx); 3396 if (atpx) 3397 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain); 3398 3399 if (amdgpu_emu_mode == 1) { 3400 /* post the asic on emulation mode */ 3401 emu_soc_asic_init(adev); 3402 goto fence_driver_init; 3403 } 3404 3405 /* detect if we are with an SRIOV vbios */ 3406 amdgpu_device_detect_sriov_bios(adev); 3407 3408 /* check if we need to reset the asic 3409 * E.g., driver was not cleanly unloaded previously, etc. 3410 */ 3411 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) { 3412 r = amdgpu_asic_reset(adev); 3413 if (r) { 3414 dev_err(adev->dev, "asic reset on init failed\n"); 3415 goto failed; 3416 } 3417 } 3418 3419 pci_enable_pcie_error_reporting(adev->pdev); 3420 3421 /* Post card if necessary */ 3422 if (amdgpu_device_need_post(adev)) { 3423 if (!adev->bios) { 3424 dev_err(adev->dev, "no vBIOS found\n"); 3425 r = -EINVAL; 3426 goto failed; 3427 } 3428 DRM_INFO("GPU posting now...\n"); 3429 r = amdgpu_device_asic_init(adev); 3430 if (r) { 3431 dev_err(adev->dev, "gpu post error!\n"); 3432 goto failed; 3433 } 3434 } 3435 3436 if (adev->is_atom_fw) { 3437 /* Initialize clocks */ 3438 r = amdgpu_atomfirmware_get_clock_info(adev); 3439 if (r) { 3440 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n"); 3441 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0); 3442 goto failed; 3443 } 3444 } else { 3445 /* Initialize clocks */ 3446 r = amdgpu_atombios_get_clock_info(adev); 3447 if (r) { 3448 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n"); 3449 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0); 3450 goto failed; 3451 } 3452 /* init i2c buses */ 3453 if (!amdgpu_device_has_dc_support(adev)) 3454 amdgpu_atombios_i2c_init(adev); 3455 } 3456 3457 fence_driver_init: 3458 /* Fence driver */ 3459 r = amdgpu_fence_driver_init(adev); 3460 if (r) { 3461 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n"); 3462 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0); 3463 goto failed; 3464 } 3465 3466 /* init the mode config */ 3467 drm_mode_config_init(adev_to_drm(adev)); 3468 3469 r = amdgpu_device_ip_init(adev); 3470 if (r) { 3471 /* failed in exclusive mode due to timeout */ 3472 if (amdgpu_sriov_vf(adev) && 3473 !amdgpu_sriov_runtime(adev) && 3474 amdgpu_virt_mmio_blocked(adev) && 3475 !amdgpu_virt_wait_reset(adev)) { 3476 dev_err(adev->dev, "VF exclusive mode timeout\n"); 3477 /* Don't send request since VF is inactive. */ 3478 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME; 3479 adev->virt.ops = NULL; 3480 r = -EAGAIN; 3481 goto failed; 3482 } 3483 dev_err(adev->dev, "amdgpu_device_ip_init failed\n"); 3484 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0); 3485 goto failed; 3486 } 3487 3488 dev_info(adev->dev, 3489 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n", 3490 adev->gfx.config.max_shader_engines, 3491 adev->gfx.config.max_sh_per_se, 3492 adev->gfx.config.max_cu_per_sh, 3493 adev->gfx.cu_info.number); 3494 3495 adev->accel_working = true; 3496 3497 amdgpu_vm_check_compute_bug(adev); 3498 3499 /* Initialize the buffer migration limit. */ 3500 if (amdgpu_moverate >= 0) 3501 max_MBps = amdgpu_moverate; 3502 else 3503 max_MBps = 8; /* Allow 8 MB/s. */ 3504 /* Get a log2 for easy divisions. */ 3505 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps)); 3506 3507 amdgpu_fbdev_init(adev); 3508 3509 r = amdgpu_pm_sysfs_init(adev); 3510 if (r) { 3511 adev->pm_sysfs_en = false; 3512 DRM_ERROR("registering pm debugfs failed (%d).\n", r); 3513 } else 3514 adev->pm_sysfs_en = true; 3515 3516 r = amdgpu_ucode_sysfs_init(adev); 3517 if (r) { 3518 adev->ucode_sysfs_en = false; 3519 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r); 3520 } else 3521 adev->ucode_sysfs_en = true; 3522 3523 if ((amdgpu_testing & 1)) { 3524 if (adev->accel_working) 3525 amdgpu_test_moves(adev); 3526 else 3527 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n"); 3528 } 3529 if (amdgpu_benchmarking) { 3530 if (adev->accel_working) 3531 amdgpu_benchmark(adev, amdgpu_benchmarking); 3532 else 3533 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n"); 3534 } 3535 3536 /* 3537 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost. 3538 * Otherwise the mgpu fan boost feature will be skipped due to the 3539 * gpu instance is counted less. 3540 */ 3541 amdgpu_register_gpu_instance(adev); 3542 3543 /* enable clockgating, etc. after ib tests, etc. since some blocks require 3544 * explicit gating rather than handling it automatically. 3545 */ 3546 r = amdgpu_device_ip_late_init(adev); 3547 if (r) { 3548 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n"); 3549 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r); 3550 goto failed; 3551 } 3552 3553 /* must succeed. */ 3554 amdgpu_ras_resume(adev); 3555 3556 queue_delayed_work(system_wq, &adev->delayed_init_work, 3557 msecs_to_jiffies(AMDGPU_RESUME_MS)); 3558 3559 if (amdgpu_sriov_vf(adev)) 3560 flush_delayed_work(&adev->delayed_init_work); 3561 3562 r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes); 3563 if (r) 3564 dev_err(adev->dev, "Could not create amdgpu device attr\n"); 3565 3566 if (IS_ENABLED(CONFIG_PERF_EVENTS)) 3567 r = amdgpu_pmu_init(adev); 3568 if (r) 3569 dev_err(adev->dev, "amdgpu_pmu_init failed\n"); 3570 3571 /* Have stored pci confspace at hand for restore in sudden PCI error */ 3572 if (amdgpu_device_cache_pci_state(adev->pdev)) 3573 pci_restore_state(pdev); 3574 3575 return 0; 3576 3577 failed: 3578 amdgpu_vf_error_trans_all(adev); 3579 if (atpx) 3580 vga_switcheroo_fini_domain_pm_ops(adev->dev); 3581 3582 failed_unmap: 3583 iounmap(adev->rmmio); 3584 adev->rmmio = NULL; 3585 3586 return r; 3587 } 3588 3589 /** 3590 * amdgpu_device_fini - tear down the driver 3591 * 3592 * @adev: amdgpu_device pointer 3593 * 3594 * Tear down the driver info (all asics). 3595 * Called at driver shutdown. 3596 */ 3597 void amdgpu_device_fini(struct amdgpu_device *adev) 3598 { 3599 dev_info(adev->dev, "amdgpu: finishing device.\n"); 3600 flush_delayed_work(&adev->delayed_init_work); 3601 ttm_bo_lock_delayed_workqueue(&adev->mman.bdev); 3602 adev->shutdown = true; 3603 3604 kfree(adev->pci_state); 3605 3606 /* make sure IB test finished before entering exclusive mode 3607 * to avoid preemption on IB test 3608 * */ 3609 if (amdgpu_sriov_vf(adev)) { 3610 amdgpu_virt_request_full_gpu(adev, false); 3611 amdgpu_virt_fini_data_exchange(adev); 3612 } 3613 3614 /* disable all interrupts */ 3615 amdgpu_irq_disable_all(adev); 3616 if (adev->mode_info.mode_config_initialized){ 3617 if (!amdgpu_device_has_dc_support(adev)) 3618 drm_helper_force_disable_all(adev_to_drm(adev)); 3619 else 3620 drm_atomic_helper_shutdown(adev_to_drm(adev)); 3621 } 3622 amdgpu_fence_driver_fini(adev); 3623 if (adev->pm_sysfs_en) 3624 amdgpu_pm_sysfs_fini(adev); 3625 amdgpu_fbdev_fini(adev); 3626 amdgpu_device_ip_fini(adev); 3627 release_firmware(adev->firmware.gpu_info_fw); 3628 adev->firmware.gpu_info_fw = NULL; 3629 adev->accel_working = false; 3630 /* free i2c buses */ 3631 if (!amdgpu_device_has_dc_support(adev)) 3632 amdgpu_i2c_fini(adev); 3633 3634 if (amdgpu_emu_mode != 1) 3635 amdgpu_atombios_fini(adev); 3636 3637 kfree(adev->bios); 3638 adev->bios = NULL; 3639 if (amdgpu_has_atpx() && 3640 (amdgpu_is_atpx_hybrid() || 3641 amdgpu_has_atpx_dgpu_power_cntl()) && 3642 !pci_is_thunderbolt_attached(adev->pdev)) 3643 vga_switcheroo_unregister_client(adev->pdev); 3644 if (amdgpu_device_supports_atpx(adev_to_drm(adev))) 3645 vga_switcheroo_fini_domain_pm_ops(adev->dev); 3646 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA) 3647 vga_client_register(adev->pdev, NULL, NULL, NULL); 3648 if (adev->rio_mem) 3649 pci_iounmap(adev->pdev, adev->rio_mem); 3650 adev->rio_mem = NULL; 3651 iounmap(adev->rmmio); 3652 adev->rmmio = NULL; 3653 amdgpu_device_doorbell_fini(adev); 3654 3655 if (adev->ucode_sysfs_en) 3656 amdgpu_ucode_sysfs_fini(adev); 3657 3658 sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes); 3659 if (IS_ENABLED(CONFIG_PERF_EVENTS)) 3660 amdgpu_pmu_fini(adev); 3661 if (adev->mman.discovery_bin) 3662 amdgpu_discovery_fini(adev); 3663 } 3664 3665 3666 /* 3667 * Suspend & resume. 3668 */ 3669 /** 3670 * amdgpu_device_suspend - initiate device suspend 3671 * 3672 * @dev: drm dev pointer 3673 * @fbcon : notify the fbdev of suspend 3674 * 3675 * Puts the hw in the suspend state (all asics). 3676 * Returns 0 for success or an error on failure. 3677 * Called at driver suspend. 3678 */ 3679 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon) 3680 { 3681 struct amdgpu_device *adev; 3682 struct drm_crtc *crtc; 3683 struct drm_connector *connector; 3684 struct drm_connector_list_iter iter; 3685 int r; 3686 3687 adev = drm_to_adev(dev); 3688 3689 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 3690 return 0; 3691 3692 adev->in_suspend = true; 3693 drm_kms_helper_poll_disable(dev); 3694 3695 if (fbcon) 3696 amdgpu_fbdev_set_suspend(adev, 1); 3697 3698 cancel_delayed_work_sync(&adev->delayed_init_work); 3699 3700 if (!amdgpu_device_has_dc_support(adev)) { 3701 /* turn off display hw */ 3702 drm_modeset_lock_all(dev); 3703 drm_connector_list_iter_begin(dev, &iter); 3704 drm_for_each_connector_iter(connector, &iter) 3705 drm_helper_connector_dpms(connector, 3706 DRM_MODE_DPMS_OFF); 3707 drm_connector_list_iter_end(&iter); 3708 drm_modeset_unlock_all(dev); 3709 /* unpin the front buffers and cursors */ 3710 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 3711 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 3712 struct drm_framebuffer *fb = crtc->primary->fb; 3713 struct amdgpu_bo *robj; 3714 3715 if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) { 3716 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo); 3717 r = amdgpu_bo_reserve(aobj, true); 3718 if (r == 0) { 3719 amdgpu_bo_unpin(aobj); 3720 amdgpu_bo_unreserve(aobj); 3721 } 3722 } 3723 3724 if (fb == NULL || fb->obj[0] == NULL) { 3725 continue; 3726 } 3727 robj = gem_to_amdgpu_bo(fb->obj[0]); 3728 /* don't unpin kernel fb objects */ 3729 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) { 3730 r = amdgpu_bo_reserve(robj, true); 3731 if (r == 0) { 3732 amdgpu_bo_unpin(robj); 3733 amdgpu_bo_unreserve(robj); 3734 } 3735 } 3736 } 3737 } 3738 3739 amdgpu_ras_suspend(adev); 3740 3741 r = amdgpu_device_ip_suspend_phase1(adev); 3742 3743 amdgpu_amdkfd_suspend(adev, adev->in_runpm); 3744 3745 /* evict vram memory */ 3746 amdgpu_bo_evict_vram(adev); 3747 3748 amdgpu_fence_driver_suspend(adev); 3749 3750 if (adev->in_poweroff_reboot_com || 3751 !amdgpu_acpi_is_s0ix_supported(adev) || amdgpu_in_reset(adev)) 3752 r = amdgpu_device_ip_suspend_phase2(adev); 3753 else 3754 amdgpu_gfx_state_change_set(adev, sGpuChangeState_D3Entry); 3755 /* evict remaining vram memory 3756 * This second call to evict vram is to evict the gart page table 3757 * using the CPU. 3758 */ 3759 amdgpu_bo_evict_vram(adev); 3760 3761 return 0; 3762 } 3763 3764 /** 3765 * amdgpu_device_resume - initiate device resume 3766 * 3767 * @dev: drm dev pointer 3768 * @fbcon : notify the fbdev of resume 3769 * 3770 * Bring the hw back to operating state (all asics). 3771 * Returns 0 for success or an error on failure. 3772 * Called at driver resume. 3773 */ 3774 int amdgpu_device_resume(struct drm_device *dev, bool fbcon) 3775 { 3776 struct drm_connector *connector; 3777 struct drm_connector_list_iter iter; 3778 struct amdgpu_device *adev = drm_to_adev(dev); 3779 struct drm_crtc *crtc; 3780 int r = 0; 3781 3782 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 3783 return 0; 3784 3785 if (amdgpu_acpi_is_s0ix_supported(adev)) 3786 amdgpu_gfx_state_change_set(adev, sGpuChangeState_D0Entry); 3787 3788 /* post card */ 3789 if (amdgpu_device_need_post(adev)) { 3790 r = amdgpu_device_asic_init(adev); 3791 if (r) 3792 dev_err(adev->dev, "amdgpu asic init failed\n"); 3793 } 3794 3795 r = amdgpu_device_ip_resume(adev); 3796 if (r) { 3797 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r); 3798 return r; 3799 } 3800 amdgpu_fence_driver_resume(adev); 3801 3802 3803 r = amdgpu_device_ip_late_init(adev); 3804 if (r) 3805 return r; 3806 3807 queue_delayed_work(system_wq, &adev->delayed_init_work, 3808 msecs_to_jiffies(AMDGPU_RESUME_MS)); 3809 3810 if (!amdgpu_device_has_dc_support(adev)) { 3811 /* pin cursors */ 3812 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 3813 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 3814 3815 if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) { 3816 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo); 3817 r = amdgpu_bo_reserve(aobj, true); 3818 if (r == 0) { 3819 r = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM); 3820 if (r != 0) 3821 dev_err(adev->dev, "Failed to pin cursor BO (%d)\n", r); 3822 amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj); 3823 amdgpu_bo_unreserve(aobj); 3824 } 3825 } 3826 } 3827 } 3828 r = amdgpu_amdkfd_resume(adev, adev->in_runpm); 3829 if (r) 3830 return r; 3831 3832 /* Make sure IB tests flushed */ 3833 flush_delayed_work(&adev->delayed_init_work); 3834 3835 /* blat the mode back in */ 3836 if (fbcon) { 3837 if (!amdgpu_device_has_dc_support(adev)) { 3838 /* pre DCE11 */ 3839 drm_helper_resume_force_mode(dev); 3840 3841 /* turn on display hw */ 3842 drm_modeset_lock_all(dev); 3843 3844 drm_connector_list_iter_begin(dev, &iter); 3845 drm_for_each_connector_iter(connector, &iter) 3846 drm_helper_connector_dpms(connector, 3847 DRM_MODE_DPMS_ON); 3848 drm_connector_list_iter_end(&iter); 3849 3850 drm_modeset_unlock_all(dev); 3851 } 3852 amdgpu_fbdev_set_suspend(adev, 0); 3853 } 3854 3855 drm_kms_helper_poll_enable(dev); 3856 3857 amdgpu_ras_resume(adev); 3858 3859 /* 3860 * Most of the connector probing functions try to acquire runtime pm 3861 * refs to ensure that the GPU is powered on when connector polling is 3862 * performed. Since we're calling this from a runtime PM callback, 3863 * trying to acquire rpm refs will cause us to deadlock. 3864 * 3865 * Since we're guaranteed to be holding the rpm lock, it's safe to 3866 * temporarily disable the rpm helpers so this doesn't deadlock us. 3867 */ 3868 #ifdef CONFIG_PM 3869 dev->dev->power.disable_depth++; 3870 #endif 3871 if (!amdgpu_device_has_dc_support(adev)) 3872 drm_helper_hpd_irq_event(dev); 3873 else 3874 drm_kms_helper_hotplug_event(dev); 3875 #ifdef CONFIG_PM 3876 dev->dev->power.disable_depth--; 3877 #endif 3878 adev->in_suspend = false; 3879 3880 return 0; 3881 } 3882 3883 /** 3884 * amdgpu_device_ip_check_soft_reset - did soft reset succeed 3885 * 3886 * @adev: amdgpu_device pointer 3887 * 3888 * The list of all the hardware IPs that make up the asic is walked and 3889 * the check_soft_reset callbacks are run. check_soft_reset determines 3890 * if the asic is still hung or not. 3891 * Returns true if any of the IPs are still in a hung state, false if not. 3892 */ 3893 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev) 3894 { 3895 int i; 3896 bool asic_hang = false; 3897 3898 if (amdgpu_sriov_vf(adev)) 3899 return true; 3900 3901 if (amdgpu_asic_need_full_reset(adev)) 3902 return true; 3903 3904 for (i = 0; i < adev->num_ip_blocks; i++) { 3905 if (!adev->ip_blocks[i].status.valid) 3906 continue; 3907 if (adev->ip_blocks[i].version->funcs->check_soft_reset) 3908 adev->ip_blocks[i].status.hang = 3909 adev->ip_blocks[i].version->funcs->check_soft_reset(adev); 3910 if (adev->ip_blocks[i].status.hang) { 3911 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name); 3912 asic_hang = true; 3913 } 3914 } 3915 return asic_hang; 3916 } 3917 3918 /** 3919 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset 3920 * 3921 * @adev: amdgpu_device pointer 3922 * 3923 * The list of all the hardware IPs that make up the asic is walked and the 3924 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset 3925 * handles any IP specific hardware or software state changes that are 3926 * necessary for a soft reset to succeed. 3927 * Returns 0 on success, negative error code on failure. 3928 */ 3929 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev) 3930 { 3931 int i, r = 0; 3932 3933 for (i = 0; i < adev->num_ip_blocks; i++) { 3934 if (!adev->ip_blocks[i].status.valid) 3935 continue; 3936 if (adev->ip_blocks[i].status.hang && 3937 adev->ip_blocks[i].version->funcs->pre_soft_reset) { 3938 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev); 3939 if (r) 3940 return r; 3941 } 3942 } 3943 3944 return 0; 3945 } 3946 3947 /** 3948 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed 3949 * 3950 * @adev: amdgpu_device pointer 3951 * 3952 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu 3953 * reset is necessary to recover. 3954 * Returns true if a full asic reset is required, false if not. 3955 */ 3956 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev) 3957 { 3958 int i; 3959 3960 if (amdgpu_asic_need_full_reset(adev)) 3961 return true; 3962 3963 for (i = 0; i < adev->num_ip_blocks; i++) { 3964 if (!adev->ip_blocks[i].status.valid) 3965 continue; 3966 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) || 3967 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) || 3968 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) || 3969 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) || 3970 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) { 3971 if (adev->ip_blocks[i].status.hang) { 3972 dev_info(adev->dev, "Some block need full reset!\n"); 3973 return true; 3974 } 3975 } 3976 } 3977 return false; 3978 } 3979 3980 /** 3981 * amdgpu_device_ip_soft_reset - do a soft reset 3982 * 3983 * @adev: amdgpu_device pointer 3984 * 3985 * The list of all the hardware IPs that make up the asic is walked and the 3986 * soft_reset callbacks are run if the block is hung. soft_reset handles any 3987 * IP specific hardware or software state changes that are necessary to soft 3988 * reset the IP. 3989 * Returns 0 on success, negative error code on failure. 3990 */ 3991 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev) 3992 { 3993 int i, r = 0; 3994 3995 for (i = 0; i < adev->num_ip_blocks; i++) { 3996 if (!adev->ip_blocks[i].status.valid) 3997 continue; 3998 if (adev->ip_blocks[i].status.hang && 3999 adev->ip_blocks[i].version->funcs->soft_reset) { 4000 r = adev->ip_blocks[i].version->funcs->soft_reset(adev); 4001 if (r) 4002 return r; 4003 } 4004 } 4005 4006 return 0; 4007 } 4008 4009 /** 4010 * amdgpu_device_ip_post_soft_reset - clean up from soft reset 4011 * 4012 * @adev: amdgpu_device pointer 4013 * 4014 * The list of all the hardware IPs that make up the asic is walked and the 4015 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset 4016 * handles any IP specific hardware or software state changes that are 4017 * necessary after the IP has been soft reset. 4018 * Returns 0 on success, negative error code on failure. 4019 */ 4020 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev) 4021 { 4022 int i, r = 0; 4023 4024 for (i = 0; i < adev->num_ip_blocks; i++) { 4025 if (!adev->ip_blocks[i].status.valid) 4026 continue; 4027 if (adev->ip_blocks[i].status.hang && 4028 adev->ip_blocks[i].version->funcs->post_soft_reset) 4029 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev); 4030 if (r) 4031 return r; 4032 } 4033 4034 return 0; 4035 } 4036 4037 /** 4038 * amdgpu_device_recover_vram - Recover some VRAM contents 4039 * 4040 * @adev: amdgpu_device pointer 4041 * 4042 * Restores the contents of VRAM buffers from the shadows in GTT. Used to 4043 * restore things like GPUVM page tables after a GPU reset where 4044 * the contents of VRAM might be lost. 4045 * 4046 * Returns: 4047 * 0 on success, negative error code on failure. 4048 */ 4049 static int amdgpu_device_recover_vram(struct amdgpu_device *adev) 4050 { 4051 struct dma_fence *fence = NULL, *next = NULL; 4052 struct amdgpu_bo *shadow; 4053 long r = 1, tmo; 4054 4055 if (amdgpu_sriov_runtime(adev)) 4056 tmo = msecs_to_jiffies(8000); 4057 else 4058 tmo = msecs_to_jiffies(100); 4059 4060 dev_info(adev->dev, "recover vram bo from shadow start\n"); 4061 mutex_lock(&adev->shadow_list_lock); 4062 list_for_each_entry(shadow, &adev->shadow_list, shadow_list) { 4063 4064 /* No need to recover an evicted BO */ 4065 if (shadow->tbo.mem.mem_type != TTM_PL_TT || 4066 shadow->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET || 4067 shadow->parent->tbo.mem.mem_type != TTM_PL_VRAM) 4068 continue; 4069 4070 r = amdgpu_bo_restore_shadow(shadow, &next); 4071 if (r) 4072 break; 4073 4074 if (fence) { 4075 tmo = dma_fence_wait_timeout(fence, false, tmo); 4076 dma_fence_put(fence); 4077 fence = next; 4078 if (tmo == 0) { 4079 r = -ETIMEDOUT; 4080 break; 4081 } else if (tmo < 0) { 4082 r = tmo; 4083 break; 4084 } 4085 } else { 4086 fence = next; 4087 } 4088 } 4089 mutex_unlock(&adev->shadow_list_lock); 4090 4091 if (fence) 4092 tmo = dma_fence_wait_timeout(fence, false, tmo); 4093 dma_fence_put(fence); 4094 4095 if (r < 0 || tmo <= 0) { 4096 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo); 4097 return -EIO; 4098 } 4099 4100 dev_info(adev->dev, "recover vram bo from shadow done\n"); 4101 return 0; 4102 } 4103 4104 4105 /** 4106 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf 4107 * 4108 * @adev: amdgpu_device pointer 4109 * @from_hypervisor: request from hypervisor 4110 * 4111 * do VF FLR and reinitialize Asic 4112 * return 0 means succeeded otherwise failed 4113 */ 4114 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev, 4115 bool from_hypervisor) 4116 { 4117 int r; 4118 4119 if (from_hypervisor) 4120 r = amdgpu_virt_request_full_gpu(adev, true); 4121 else 4122 r = amdgpu_virt_reset_gpu(adev); 4123 if (r) 4124 return r; 4125 4126 amdgpu_amdkfd_pre_reset(adev); 4127 4128 /* Resume IP prior to SMC */ 4129 r = amdgpu_device_ip_reinit_early_sriov(adev); 4130 if (r) 4131 goto error; 4132 4133 amdgpu_virt_init_data_exchange(adev); 4134 /* we need recover gart prior to run SMC/CP/SDMA resume */ 4135 amdgpu_gtt_mgr_recover(ttm_manager_type(&adev->mman.bdev, TTM_PL_TT)); 4136 4137 r = amdgpu_device_fw_loading(adev); 4138 if (r) 4139 return r; 4140 4141 /* now we are okay to resume SMC/CP/SDMA */ 4142 r = amdgpu_device_ip_reinit_late_sriov(adev); 4143 if (r) 4144 goto error; 4145 4146 amdgpu_irq_gpu_reset_resume_helper(adev); 4147 r = amdgpu_ib_ring_tests(adev); 4148 amdgpu_amdkfd_post_reset(adev); 4149 4150 error: 4151 amdgpu_virt_release_full_gpu(adev, true); 4152 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) { 4153 amdgpu_inc_vram_lost(adev); 4154 r = amdgpu_device_recover_vram(adev); 4155 } 4156 4157 return r; 4158 } 4159 4160 /** 4161 * amdgpu_device_has_job_running - check if there is any job in mirror list 4162 * 4163 * @adev: amdgpu_device pointer 4164 * 4165 * check if there is any job in mirror list 4166 */ 4167 bool amdgpu_device_has_job_running(struct amdgpu_device *adev) 4168 { 4169 int i; 4170 struct drm_sched_job *job; 4171 4172 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4173 struct amdgpu_ring *ring = adev->rings[i]; 4174 4175 if (!ring || !ring->sched.thread) 4176 continue; 4177 4178 spin_lock(&ring->sched.job_list_lock); 4179 job = list_first_entry_or_null(&ring->sched.pending_list, 4180 struct drm_sched_job, list); 4181 spin_unlock(&ring->sched.job_list_lock); 4182 if (job) 4183 return true; 4184 } 4185 return false; 4186 } 4187 4188 /** 4189 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery 4190 * 4191 * @adev: amdgpu_device pointer 4192 * 4193 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover 4194 * a hung GPU. 4195 */ 4196 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev) 4197 { 4198 if (!amdgpu_device_ip_check_soft_reset(adev)) { 4199 dev_info(adev->dev, "Timeout, but no hardware hang detected.\n"); 4200 return false; 4201 } 4202 4203 if (amdgpu_gpu_recovery == 0) 4204 goto disabled; 4205 4206 if (amdgpu_sriov_vf(adev)) 4207 return true; 4208 4209 if (amdgpu_gpu_recovery == -1) { 4210 switch (adev->asic_type) { 4211 case CHIP_BONAIRE: 4212 case CHIP_HAWAII: 4213 case CHIP_TOPAZ: 4214 case CHIP_TONGA: 4215 case CHIP_FIJI: 4216 case CHIP_POLARIS10: 4217 case CHIP_POLARIS11: 4218 case CHIP_POLARIS12: 4219 case CHIP_VEGAM: 4220 case CHIP_VEGA20: 4221 case CHIP_VEGA10: 4222 case CHIP_VEGA12: 4223 case CHIP_RAVEN: 4224 case CHIP_ARCTURUS: 4225 case CHIP_RENOIR: 4226 case CHIP_NAVI10: 4227 case CHIP_NAVI14: 4228 case CHIP_NAVI12: 4229 case CHIP_SIENNA_CICHLID: 4230 case CHIP_NAVY_FLOUNDER: 4231 case CHIP_DIMGREY_CAVEFISH: 4232 break; 4233 default: 4234 goto disabled; 4235 } 4236 } 4237 4238 return true; 4239 4240 disabled: 4241 dev_info(adev->dev, "GPU recovery disabled.\n"); 4242 return false; 4243 } 4244 4245 4246 static int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev, 4247 struct amdgpu_job *job, 4248 bool *need_full_reset_arg) 4249 { 4250 int i, r = 0; 4251 bool need_full_reset = *need_full_reset_arg; 4252 4253 amdgpu_debugfs_wait_dump(adev); 4254 4255 if (amdgpu_sriov_vf(adev)) { 4256 /* stop the data exchange thread */ 4257 amdgpu_virt_fini_data_exchange(adev); 4258 } 4259 4260 /* block all schedulers and reset given job's ring */ 4261 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4262 struct amdgpu_ring *ring = adev->rings[i]; 4263 4264 if (!ring || !ring->sched.thread) 4265 continue; 4266 4267 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */ 4268 amdgpu_fence_driver_force_completion(ring); 4269 } 4270 4271 if(job) 4272 drm_sched_increase_karma(&job->base); 4273 4274 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */ 4275 if (!amdgpu_sriov_vf(adev)) { 4276 4277 if (!need_full_reset) 4278 need_full_reset = amdgpu_device_ip_need_full_reset(adev); 4279 4280 if (!need_full_reset) { 4281 amdgpu_device_ip_pre_soft_reset(adev); 4282 r = amdgpu_device_ip_soft_reset(adev); 4283 amdgpu_device_ip_post_soft_reset(adev); 4284 if (r || amdgpu_device_ip_check_soft_reset(adev)) { 4285 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n"); 4286 need_full_reset = true; 4287 } 4288 } 4289 4290 if (need_full_reset) 4291 r = amdgpu_device_ip_suspend(adev); 4292 4293 *need_full_reset_arg = need_full_reset; 4294 } 4295 4296 return r; 4297 } 4298 4299 static int amdgpu_do_asic_reset(struct amdgpu_hive_info *hive, 4300 struct list_head *device_list_handle, 4301 bool *need_full_reset_arg, 4302 bool skip_hw_reset) 4303 { 4304 struct amdgpu_device *tmp_adev = NULL; 4305 bool need_full_reset = *need_full_reset_arg, vram_lost = false; 4306 int r = 0; 4307 4308 /* 4309 * ASIC reset has to be done on all HGMI hive nodes ASAP 4310 * to allow proper links negotiation in FW (within 1 sec) 4311 */ 4312 if (!skip_hw_reset && need_full_reset) { 4313 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4314 /* For XGMI run all resets in parallel to speed up the process */ 4315 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) { 4316 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work)) 4317 r = -EALREADY; 4318 } else 4319 r = amdgpu_asic_reset(tmp_adev); 4320 4321 if (r) { 4322 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s", 4323 r, adev_to_drm(tmp_adev)->unique); 4324 break; 4325 } 4326 } 4327 4328 /* For XGMI wait for all resets to complete before proceed */ 4329 if (!r) { 4330 list_for_each_entry(tmp_adev, device_list_handle, 4331 gmc.xgmi.head) { 4332 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) { 4333 flush_work(&tmp_adev->xgmi_reset_work); 4334 r = tmp_adev->asic_reset_res; 4335 if (r) 4336 break; 4337 } 4338 } 4339 } 4340 } 4341 4342 if (!r && amdgpu_ras_intr_triggered()) { 4343 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4344 if (tmp_adev->mmhub.funcs && 4345 tmp_adev->mmhub.funcs->reset_ras_error_count) 4346 tmp_adev->mmhub.funcs->reset_ras_error_count(tmp_adev); 4347 } 4348 4349 amdgpu_ras_intr_cleared(); 4350 } 4351 4352 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4353 if (need_full_reset) { 4354 /* post card */ 4355 if (amdgpu_device_asic_init(tmp_adev)) 4356 dev_warn(tmp_adev->dev, "asic atom init failed!"); 4357 4358 if (!r) { 4359 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n"); 4360 r = amdgpu_device_ip_resume_phase1(tmp_adev); 4361 if (r) 4362 goto out; 4363 4364 vram_lost = amdgpu_device_check_vram_lost(tmp_adev); 4365 if (vram_lost) { 4366 DRM_INFO("VRAM is lost due to GPU reset!\n"); 4367 amdgpu_inc_vram_lost(tmp_adev); 4368 } 4369 4370 r = amdgpu_gtt_mgr_recover(ttm_manager_type(&tmp_adev->mman.bdev, TTM_PL_TT)); 4371 if (r) 4372 goto out; 4373 4374 r = amdgpu_device_fw_loading(tmp_adev); 4375 if (r) 4376 return r; 4377 4378 r = amdgpu_device_ip_resume_phase2(tmp_adev); 4379 if (r) 4380 goto out; 4381 4382 if (vram_lost) 4383 amdgpu_device_fill_reset_magic(tmp_adev); 4384 4385 /* 4386 * Add this ASIC as tracked as reset was already 4387 * complete successfully. 4388 */ 4389 amdgpu_register_gpu_instance(tmp_adev); 4390 4391 r = amdgpu_device_ip_late_init(tmp_adev); 4392 if (r) 4393 goto out; 4394 4395 amdgpu_fbdev_set_suspend(tmp_adev, 0); 4396 4397 /* 4398 * The GPU enters bad state once faulty pages 4399 * by ECC has reached the threshold, and ras 4400 * recovery is scheduled next. So add one check 4401 * here to break recovery if it indeed exceeds 4402 * bad page threshold, and remind user to 4403 * retire this GPU or setting one bigger 4404 * bad_page_threshold value to fix this once 4405 * probing driver again. 4406 */ 4407 if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) { 4408 /* must succeed. */ 4409 amdgpu_ras_resume(tmp_adev); 4410 } else { 4411 r = -EINVAL; 4412 goto out; 4413 } 4414 4415 /* Update PSP FW topology after reset */ 4416 if (hive && tmp_adev->gmc.xgmi.num_physical_nodes > 1) 4417 r = amdgpu_xgmi_update_topology(hive, tmp_adev); 4418 } 4419 } 4420 4421 out: 4422 if (!r) { 4423 amdgpu_irq_gpu_reset_resume_helper(tmp_adev); 4424 r = amdgpu_ib_ring_tests(tmp_adev); 4425 if (r) { 4426 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r); 4427 r = amdgpu_device_ip_suspend(tmp_adev); 4428 need_full_reset = true; 4429 r = -EAGAIN; 4430 goto end; 4431 } 4432 } 4433 4434 if (!r) 4435 r = amdgpu_device_recover_vram(tmp_adev); 4436 else 4437 tmp_adev->asic_reset_res = r; 4438 } 4439 4440 end: 4441 *need_full_reset_arg = need_full_reset; 4442 return r; 4443 } 4444 4445 static bool amdgpu_device_lock_adev(struct amdgpu_device *adev, 4446 struct amdgpu_hive_info *hive) 4447 { 4448 if (atomic_cmpxchg(&adev->in_gpu_reset, 0, 1) != 0) 4449 return false; 4450 4451 if (hive) { 4452 down_write_nest_lock(&adev->reset_sem, &hive->hive_lock); 4453 } else { 4454 down_write(&adev->reset_sem); 4455 } 4456 4457 switch (amdgpu_asic_reset_method(adev)) { 4458 case AMD_RESET_METHOD_MODE1: 4459 adev->mp1_state = PP_MP1_STATE_SHUTDOWN; 4460 break; 4461 case AMD_RESET_METHOD_MODE2: 4462 adev->mp1_state = PP_MP1_STATE_RESET; 4463 break; 4464 default: 4465 adev->mp1_state = PP_MP1_STATE_NONE; 4466 break; 4467 } 4468 4469 return true; 4470 } 4471 4472 static void amdgpu_device_unlock_adev(struct amdgpu_device *adev) 4473 { 4474 amdgpu_vf_error_trans_all(adev); 4475 adev->mp1_state = PP_MP1_STATE_NONE; 4476 atomic_set(&adev->in_gpu_reset, 0); 4477 up_write(&adev->reset_sem); 4478 } 4479 4480 /* 4481 * to lockup a list of amdgpu devices in a hive safely, if not a hive 4482 * with multiple nodes, it will be similar as amdgpu_device_lock_adev. 4483 * 4484 * unlock won't require roll back. 4485 */ 4486 static int amdgpu_device_lock_hive_adev(struct amdgpu_device *adev, struct amdgpu_hive_info *hive) 4487 { 4488 struct amdgpu_device *tmp_adev = NULL; 4489 4490 if (adev->gmc.xgmi.num_physical_nodes > 1) { 4491 if (!hive) { 4492 dev_err(adev->dev, "Hive is NULL while device has multiple xgmi nodes"); 4493 return -ENODEV; 4494 } 4495 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) { 4496 if (!amdgpu_device_lock_adev(tmp_adev, hive)) 4497 goto roll_back; 4498 } 4499 } else if (!amdgpu_device_lock_adev(adev, hive)) 4500 return -EAGAIN; 4501 4502 return 0; 4503 roll_back: 4504 if (!list_is_first(&tmp_adev->gmc.xgmi.head, &hive->device_list)) { 4505 /* 4506 * if the lockup iteration break in the middle of a hive, 4507 * it may means there may has a race issue, 4508 * or a hive device locked up independently. 4509 * we may be in trouble and may not, so will try to roll back 4510 * the lock and give out a warnning. 4511 */ 4512 dev_warn(tmp_adev->dev, "Hive lock iteration broke in the middle. Rolling back to unlock"); 4513 list_for_each_entry_continue_reverse(tmp_adev, &hive->device_list, gmc.xgmi.head) { 4514 amdgpu_device_unlock_adev(tmp_adev); 4515 } 4516 } 4517 return -EAGAIN; 4518 } 4519 4520 static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev) 4521 { 4522 struct pci_dev *p = NULL; 4523 4524 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus), 4525 adev->pdev->bus->number, 1); 4526 if (p) { 4527 pm_runtime_enable(&(p->dev)); 4528 pm_runtime_resume(&(p->dev)); 4529 } 4530 } 4531 4532 static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev) 4533 { 4534 enum amd_reset_method reset_method; 4535 struct pci_dev *p = NULL; 4536 u64 expires; 4537 4538 /* 4539 * For now, only BACO and mode1 reset are confirmed 4540 * to suffer the audio issue without proper suspended. 4541 */ 4542 reset_method = amdgpu_asic_reset_method(adev); 4543 if ((reset_method != AMD_RESET_METHOD_BACO) && 4544 (reset_method != AMD_RESET_METHOD_MODE1)) 4545 return -EINVAL; 4546 4547 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus), 4548 adev->pdev->bus->number, 1); 4549 if (!p) 4550 return -ENODEV; 4551 4552 expires = pm_runtime_autosuspend_expiration(&(p->dev)); 4553 if (!expires) 4554 /* 4555 * If we cannot get the audio device autosuspend delay, 4556 * a fixed 4S interval will be used. Considering 3S is 4557 * the audio controller default autosuspend delay setting. 4558 * 4S used here is guaranteed to cover that. 4559 */ 4560 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL; 4561 4562 while (!pm_runtime_status_suspended(&(p->dev))) { 4563 if (!pm_runtime_suspend(&(p->dev))) 4564 break; 4565 4566 if (expires < ktime_get_mono_fast_ns()) { 4567 dev_warn(adev->dev, "failed to suspend display audio\n"); 4568 /* TODO: abort the succeeding gpu reset? */ 4569 return -ETIMEDOUT; 4570 } 4571 } 4572 4573 pm_runtime_disable(&(p->dev)); 4574 4575 return 0; 4576 } 4577 4578 /** 4579 * amdgpu_device_gpu_recover - reset the asic and recover scheduler 4580 * 4581 * @adev: amdgpu_device pointer 4582 * @job: which job trigger hang 4583 * 4584 * Attempt to reset the GPU if it has hung (all asics). 4585 * Attempt to do soft-reset or full-reset and reinitialize Asic 4586 * Returns 0 for success or an error on failure. 4587 */ 4588 4589 int amdgpu_device_gpu_recover(struct amdgpu_device *adev, 4590 struct amdgpu_job *job) 4591 { 4592 struct list_head device_list, *device_list_handle = NULL; 4593 bool need_full_reset = false; 4594 bool job_signaled = false; 4595 struct amdgpu_hive_info *hive = NULL; 4596 struct amdgpu_device *tmp_adev = NULL; 4597 int i, r = 0; 4598 bool need_emergency_restart = false; 4599 bool audio_suspended = false; 4600 4601 /* 4602 * Special case: RAS triggered and full reset isn't supported 4603 */ 4604 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev); 4605 4606 /* 4607 * Flush RAM to disk so that after reboot 4608 * the user can read log and see why the system rebooted. 4609 */ 4610 if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) { 4611 DRM_WARN("Emergency reboot."); 4612 4613 ksys_sync_helper(); 4614 emergency_restart(); 4615 } 4616 4617 dev_info(adev->dev, "GPU %s begin!\n", 4618 need_emergency_restart ? "jobs stop":"reset"); 4619 4620 /* 4621 * Here we trylock to avoid chain of resets executing from 4622 * either trigger by jobs on different adevs in XGMI hive or jobs on 4623 * different schedulers for same device while this TO handler is running. 4624 * We always reset all schedulers for device and all devices for XGMI 4625 * hive so that should take care of them too. 4626 */ 4627 hive = amdgpu_get_xgmi_hive(adev); 4628 if (hive) { 4629 if (atomic_cmpxchg(&hive->in_reset, 0, 1) != 0) { 4630 DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress", 4631 job ? job->base.id : -1, hive->hive_id); 4632 amdgpu_put_xgmi_hive(hive); 4633 if (job) 4634 drm_sched_increase_karma(&job->base); 4635 return 0; 4636 } 4637 mutex_lock(&hive->hive_lock); 4638 } 4639 4640 /* 4641 * lock the device before we try to operate the linked list 4642 * if didn't get the device lock, don't touch the linked list since 4643 * others may iterating it. 4644 */ 4645 r = amdgpu_device_lock_hive_adev(adev, hive); 4646 if (r) { 4647 dev_info(adev->dev, "Bailing on TDR for s_job:%llx, as another already in progress", 4648 job ? job->base.id : -1); 4649 4650 /* even we skipped this reset, still need to set the job to guilty */ 4651 if (job) 4652 drm_sched_increase_karma(&job->base); 4653 goto skip_recovery; 4654 } 4655 4656 /* 4657 * Build list of devices to reset. 4658 * In case we are in XGMI hive mode, resort the device list 4659 * to put adev in the 1st position. 4660 */ 4661 INIT_LIST_HEAD(&device_list); 4662 if (adev->gmc.xgmi.num_physical_nodes > 1) { 4663 if (!list_is_first(&adev->gmc.xgmi.head, &hive->device_list)) 4664 list_rotate_to_front(&adev->gmc.xgmi.head, &hive->device_list); 4665 device_list_handle = &hive->device_list; 4666 } else { 4667 list_add_tail(&adev->gmc.xgmi.head, &device_list); 4668 device_list_handle = &device_list; 4669 } 4670 4671 /* block all schedulers and reset given job's ring */ 4672 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4673 /* 4674 * Try to put the audio codec into suspend state 4675 * before gpu reset started. 4676 * 4677 * Due to the power domain of the graphics device 4678 * is shared with AZ power domain. Without this, 4679 * we may change the audio hardware from behind 4680 * the audio driver's back. That will trigger 4681 * some audio codec errors. 4682 */ 4683 if (!amdgpu_device_suspend_display_audio(tmp_adev)) 4684 audio_suspended = true; 4685 4686 amdgpu_ras_set_error_query_ready(tmp_adev, false); 4687 4688 cancel_delayed_work_sync(&tmp_adev->delayed_init_work); 4689 4690 if (!amdgpu_sriov_vf(tmp_adev)) 4691 amdgpu_amdkfd_pre_reset(tmp_adev); 4692 4693 /* 4694 * Mark these ASICs to be reseted as untracked first 4695 * And add them back after reset completed 4696 */ 4697 amdgpu_unregister_gpu_instance(tmp_adev); 4698 4699 amdgpu_fbdev_set_suspend(tmp_adev, 1); 4700 4701 /* disable ras on ALL IPs */ 4702 if (!need_emergency_restart && 4703 amdgpu_device_ip_need_full_reset(tmp_adev)) 4704 amdgpu_ras_suspend(tmp_adev); 4705 4706 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4707 struct amdgpu_ring *ring = tmp_adev->rings[i]; 4708 4709 if (!ring || !ring->sched.thread) 4710 continue; 4711 4712 drm_sched_stop(&ring->sched, job ? &job->base : NULL); 4713 4714 if (need_emergency_restart) 4715 amdgpu_job_stop_all_jobs_on_sched(&ring->sched); 4716 } 4717 atomic_inc(&tmp_adev->gpu_reset_counter); 4718 } 4719 4720 if (need_emergency_restart) 4721 goto skip_sched_resume; 4722 4723 /* 4724 * Must check guilty signal here since after this point all old 4725 * HW fences are force signaled. 4726 * 4727 * job->base holds a reference to parent fence 4728 */ 4729 if (job && job->base.s_fence->parent && 4730 dma_fence_is_signaled(job->base.s_fence->parent)) { 4731 job_signaled = true; 4732 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset"); 4733 goto skip_hw_reset; 4734 } 4735 4736 retry: /* Rest of adevs pre asic reset from XGMI hive. */ 4737 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4738 r = amdgpu_device_pre_asic_reset(tmp_adev, 4739 (tmp_adev == adev) ? job : NULL, 4740 &need_full_reset); 4741 /*TODO Should we stop ?*/ 4742 if (r) { 4743 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ", 4744 r, adev_to_drm(tmp_adev)->unique); 4745 tmp_adev->asic_reset_res = r; 4746 } 4747 } 4748 4749 /* Actual ASIC resets if needed.*/ 4750 /* TODO Implement XGMI hive reset logic for SRIOV */ 4751 if (amdgpu_sriov_vf(adev)) { 4752 r = amdgpu_device_reset_sriov(adev, job ? false : true); 4753 if (r) 4754 adev->asic_reset_res = r; 4755 } else { 4756 r = amdgpu_do_asic_reset(hive, device_list_handle, &need_full_reset, false); 4757 if (r && r == -EAGAIN) 4758 goto retry; 4759 } 4760 4761 skip_hw_reset: 4762 4763 /* Post ASIC reset for all devs .*/ 4764 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4765 4766 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4767 struct amdgpu_ring *ring = tmp_adev->rings[i]; 4768 4769 if (!ring || !ring->sched.thread) 4770 continue; 4771 4772 /* No point to resubmit jobs if we didn't HW reset*/ 4773 if (!tmp_adev->asic_reset_res && !job_signaled) 4774 drm_sched_resubmit_jobs(&ring->sched); 4775 4776 drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res); 4777 } 4778 4779 if (!amdgpu_device_has_dc_support(tmp_adev) && !job_signaled) { 4780 drm_helper_resume_force_mode(adev_to_drm(tmp_adev)); 4781 } 4782 4783 tmp_adev->asic_reset_res = 0; 4784 4785 if (r) { 4786 /* bad news, how to tell it to userspace ? */ 4787 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter)); 4788 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r); 4789 } else { 4790 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter)); 4791 } 4792 } 4793 4794 skip_sched_resume: 4795 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4796 /*unlock kfd: SRIOV would do it separately */ 4797 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev)) 4798 amdgpu_amdkfd_post_reset(tmp_adev); 4799 if (audio_suspended) 4800 amdgpu_device_resume_display_audio(tmp_adev); 4801 amdgpu_device_unlock_adev(tmp_adev); 4802 } 4803 4804 skip_recovery: 4805 if (hive) { 4806 atomic_set(&hive->in_reset, 0); 4807 mutex_unlock(&hive->hive_lock); 4808 amdgpu_put_xgmi_hive(hive); 4809 } 4810 4811 if (r && r != -EAGAIN) 4812 dev_info(adev->dev, "GPU reset end with ret = %d\n", r); 4813 return r; 4814 } 4815 4816 /** 4817 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot 4818 * 4819 * @adev: amdgpu_device pointer 4820 * 4821 * Fetchs and stores in the driver the PCIE capabilities (gen speed 4822 * and lanes) of the slot the device is in. Handles APUs and 4823 * virtualized environments where PCIE config space may not be available. 4824 */ 4825 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev) 4826 { 4827 struct pci_dev *pdev; 4828 enum pci_bus_speed speed_cap, platform_speed_cap; 4829 enum pcie_link_width platform_link_width; 4830 4831 if (amdgpu_pcie_gen_cap) 4832 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap; 4833 4834 if (amdgpu_pcie_lane_cap) 4835 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap; 4836 4837 /* covers APUs as well */ 4838 if (pci_is_root_bus(adev->pdev->bus)) { 4839 if (adev->pm.pcie_gen_mask == 0) 4840 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK; 4841 if (adev->pm.pcie_mlw_mask == 0) 4842 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK; 4843 return; 4844 } 4845 4846 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask) 4847 return; 4848 4849 pcie_bandwidth_available(adev->pdev, NULL, 4850 &platform_speed_cap, &platform_link_width); 4851 4852 if (adev->pm.pcie_gen_mask == 0) { 4853 /* asic caps */ 4854 pdev = adev->pdev; 4855 speed_cap = pcie_get_speed_cap(pdev); 4856 if (speed_cap == PCI_SPEED_UNKNOWN) { 4857 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4858 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4859 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3); 4860 } else { 4861 if (speed_cap == PCIE_SPEED_32_0GT) 4862 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4863 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4864 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 | 4865 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 | 4866 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5); 4867 else if (speed_cap == PCIE_SPEED_16_0GT) 4868 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4869 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4870 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 | 4871 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4); 4872 else if (speed_cap == PCIE_SPEED_8_0GT) 4873 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4874 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4875 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3); 4876 else if (speed_cap == PCIE_SPEED_5_0GT) 4877 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4878 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2); 4879 else 4880 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1; 4881 } 4882 /* platform caps */ 4883 if (platform_speed_cap == PCI_SPEED_UNKNOWN) { 4884 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4885 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2); 4886 } else { 4887 if (platform_speed_cap == PCIE_SPEED_32_0GT) 4888 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4889 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4890 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 | 4891 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 | 4892 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5); 4893 else if (platform_speed_cap == PCIE_SPEED_16_0GT) 4894 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4895 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4896 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 | 4897 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4); 4898 else if (platform_speed_cap == PCIE_SPEED_8_0GT) 4899 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4900 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4901 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3); 4902 else if (platform_speed_cap == PCIE_SPEED_5_0GT) 4903 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4904 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2); 4905 else 4906 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1; 4907 4908 } 4909 } 4910 if (adev->pm.pcie_mlw_mask == 0) { 4911 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) { 4912 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK; 4913 } else { 4914 switch (platform_link_width) { 4915 case PCIE_LNK_X32: 4916 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 | 4917 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | 4918 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 4919 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 4920 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4921 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4922 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4923 break; 4924 case PCIE_LNK_X16: 4925 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | 4926 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 4927 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 4928 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4929 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4930 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4931 break; 4932 case PCIE_LNK_X12: 4933 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 4934 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 4935 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4936 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4937 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4938 break; 4939 case PCIE_LNK_X8: 4940 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 4941 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4942 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4943 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4944 break; 4945 case PCIE_LNK_X4: 4946 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4947 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4948 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4949 break; 4950 case PCIE_LNK_X2: 4951 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4952 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4953 break; 4954 case PCIE_LNK_X1: 4955 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1; 4956 break; 4957 default: 4958 break; 4959 } 4960 } 4961 } 4962 } 4963 4964 int amdgpu_device_baco_enter(struct drm_device *dev) 4965 { 4966 struct amdgpu_device *adev = drm_to_adev(dev); 4967 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 4968 4969 if (!amdgpu_device_supports_baco(adev_to_drm(adev))) 4970 return -ENOTSUPP; 4971 4972 if (ras && ras->supported && adev->nbio.funcs->enable_doorbell_interrupt) 4973 adev->nbio.funcs->enable_doorbell_interrupt(adev, false); 4974 4975 return amdgpu_dpm_baco_enter(adev); 4976 } 4977 4978 int amdgpu_device_baco_exit(struct drm_device *dev) 4979 { 4980 struct amdgpu_device *adev = drm_to_adev(dev); 4981 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 4982 int ret = 0; 4983 4984 if (!amdgpu_device_supports_baco(adev_to_drm(adev))) 4985 return -ENOTSUPP; 4986 4987 ret = amdgpu_dpm_baco_exit(adev); 4988 if (ret) 4989 return ret; 4990 4991 if (ras && ras->supported && adev->nbio.funcs->enable_doorbell_interrupt) 4992 adev->nbio.funcs->enable_doorbell_interrupt(adev, true); 4993 4994 return 0; 4995 } 4996 4997 static void amdgpu_cancel_all_tdr(struct amdgpu_device *adev) 4998 { 4999 int i; 5000 5001 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 5002 struct amdgpu_ring *ring = adev->rings[i]; 5003 5004 if (!ring || !ring->sched.thread) 5005 continue; 5006 5007 cancel_delayed_work_sync(&ring->sched.work_tdr); 5008 } 5009 } 5010 5011 /** 5012 * amdgpu_pci_error_detected - Called when a PCI error is detected. 5013 * @pdev: PCI device struct 5014 * @state: PCI channel state 5015 * 5016 * Description: Called when a PCI error is detected. 5017 * 5018 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT. 5019 */ 5020 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state) 5021 { 5022 struct drm_device *dev = pci_get_drvdata(pdev); 5023 struct amdgpu_device *adev = drm_to_adev(dev); 5024 int i; 5025 5026 DRM_INFO("PCI error: detected callback, state(%d)!!\n", state); 5027 5028 if (adev->gmc.xgmi.num_physical_nodes > 1) { 5029 DRM_WARN("No support for XGMI hive yet..."); 5030 return PCI_ERS_RESULT_DISCONNECT; 5031 } 5032 5033 switch (state) { 5034 case pci_channel_io_normal: 5035 return PCI_ERS_RESULT_CAN_RECOVER; 5036 /* Fatal error, prepare for slot reset */ 5037 case pci_channel_io_frozen: 5038 /* 5039 * Cancel and wait for all TDRs in progress if failing to 5040 * set adev->in_gpu_reset in amdgpu_device_lock_adev 5041 * 5042 * Locking adev->reset_sem will prevent any external access 5043 * to GPU during PCI error recovery 5044 */ 5045 while (!amdgpu_device_lock_adev(adev, NULL)) 5046 amdgpu_cancel_all_tdr(adev); 5047 5048 /* 5049 * Block any work scheduling as we do for regular GPU reset 5050 * for the duration of the recovery 5051 */ 5052 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 5053 struct amdgpu_ring *ring = adev->rings[i]; 5054 5055 if (!ring || !ring->sched.thread) 5056 continue; 5057 5058 drm_sched_stop(&ring->sched, NULL); 5059 } 5060 atomic_inc(&adev->gpu_reset_counter); 5061 return PCI_ERS_RESULT_NEED_RESET; 5062 case pci_channel_io_perm_failure: 5063 /* Permanent error, prepare for device removal */ 5064 return PCI_ERS_RESULT_DISCONNECT; 5065 } 5066 5067 return PCI_ERS_RESULT_NEED_RESET; 5068 } 5069 5070 /** 5071 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers 5072 * @pdev: pointer to PCI device 5073 */ 5074 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev) 5075 { 5076 5077 DRM_INFO("PCI error: mmio enabled callback!!\n"); 5078 5079 /* TODO - dump whatever for debugging purposes */ 5080 5081 /* This called only if amdgpu_pci_error_detected returns 5082 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still 5083 * works, no need to reset slot. 5084 */ 5085 5086 return PCI_ERS_RESULT_RECOVERED; 5087 } 5088 5089 /** 5090 * amdgpu_pci_slot_reset - Called when PCI slot has been reset. 5091 * @pdev: PCI device struct 5092 * 5093 * Description: This routine is called by the pci error recovery 5094 * code after the PCI slot has been reset, just before we 5095 * should resume normal operations. 5096 */ 5097 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev) 5098 { 5099 struct drm_device *dev = pci_get_drvdata(pdev); 5100 struct amdgpu_device *adev = drm_to_adev(dev); 5101 int r, i; 5102 bool need_full_reset = true; 5103 u32 memsize; 5104 struct list_head device_list; 5105 5106 DRM_INFO("PCI error: slot reset callback!!\n"); 5107 5108 INIT_LIST_HEAD(&device_list); 5109 list_add_tail(&adev->gmc.xgmi.head, &device_list); 5110 5111 /* wait for asic to come out of reset */ 5112 msleep(500); 5113 5114 /* Restore PCI confspace */ 5115 amdgpu_device_load_pci_state(pdev); 5116 5117 /* confirm ASIC came out of reset */ 5118 for (i = 0; i < adev->usec_timeout; i++) { 5119 memsize = amdgpu_asic_get_config_memsize(adev); 5120 5121 if (memsize != 0xffffffff) 5122 break; 5123 udelay(1); 5124 } 5125 if (memsize == 0xffffffff) { 5126 r = -ETIME; 5127 goto out; 5128 } 5129 5130 adev->in_pci_err_recovery = true; 5131 r = amdgpu_device_pre_asic_reset(adev, NULL, &need_full_reset); 5132 adev->in_pci_err_recovery = false; 5133 if (r) 5134 goto out; 5135 5136 r = amdgpu_do_asic_reset(NULL, &device_list, &need_full_reset, true); 5137 5138 out: 5139 if (!r) { 5140 if (amdgpu_device_cache_pci_state(adev->pdev)) 5141 pci_restore_state(adev->pdev); 5142 5143 DRM_INFO("PCIe error recovery succeeded\n"); 5144 } else { 5145 DRM_ERROR("PCIe error recovery failed, err:%d", r); 5146 amdgpu_device_unlock_adev(adev); 5147 } 5148 5149 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED; 5150 } 5151 5152 /** 5153 * amdgpu_pci_resume() - resume normal ops after PCI reset 5154 * @pdev: pointer to PCI device 5155 * 5156 * Called when the error recovery driver tells us that its 5157 * OK to resume normal operation. 5158 */ 5159 void amdgpu_pci_resume(struct pci_dev *pdev) 5160 { 5161 struct drm_device *dev = pci_get_drvdata(pdev); 5162 struct amdgpu_device *adev = drm_to_adev(dev); 5163 int i; 5164 5165 5166 DRM_INFO("PCI error: resume callback!!\n"); 5167 5168 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 5169 struct amdgpu_ring *ring = adev->rings[i]; 5170 5171 if (!ring || !ring->sched.thread) 5172 continue; 5173 5174 5175 drm_sched_resubmit_jobs(&ring->sched); 5176 drm_sched_start(&ring->sched, true); 5177 } 5178 5179 amdgpu_device_unlock_adev(adev); 5180 } 5181 5182 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev) 5183 { 5184 struct drm_device *dev = pci_get_drvdata(pdev); 5185 struct amdgpu_device *adev = drm_to_adev(dev); 5186 int r; 5187 5188 r = pci_save_state(pdev); 5189 if (!r) { 5190 kfree(adev->pci_state); 5191 5192 adev->pci_state = pci_store_saved_state(pdev); 5193 5194 if (!adev->pci_state) { 5195 DRM_ERROR("Failed to store PCI saved state"); 5196 return false; 5197 } 5198 } else { 5199 DRM_WARN("Failed to save PCI state, err:%d\n", r); 5200 return false; 5201 } 5202 5203 return true; 5204 } 5205 5206 bool amdgpu_device_load_pci_state(struct pci_dev *pdev) 5207 { 5208 struct drm_device *dev = pci_get_drvdata(pdev); 5209 struct amdgpu_device *adev = drm_to_adev(dev); 5210 int r; 5211 5212 if (!adev->pci_state) 5213 return false; 5214 5215 r = pci_load_saved_state(pdev, adev->pci_state); 5216 5217 if (!r) { 5218 pci_restore_state(pdev); 5219 } else { 5220 DRM_WARN("Failed to load PCI state, err:%d\n", r); 5221 return false; 5222 } 5223 5224 return true; 5225 } 5226 5227 5228