1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 #include <linux/power_supply.h> 29 #include <linux/kthread.h> 30 #include <linux/module.h> 31 #include <linux/console.h> 32 #include <linux/slab.h> 33 34 #include <drm/drm_atomic_helper.h> 35 #include <drm/drm_probe_helper.h> 36 #include <drm/amdgpu_drm.h> 37 #include <linux/vgaarb.h> 38 #include <linux/vga_switcheroo.h> 39 #include <linux/efi.h> 40 #include "amdgpu.h" 41 #include "amdgpu_trace.h" 42 #include "amdgpu_i2c.h" 43 #include "atom.h" 44 #include "amdgpu_atombios.h" 45 #include "amdgpu_atomfirmware.h" 46 #include "amd_pcie.h" 47 #ifdef CONFIG_DRM_AMDGPU_SI 48 #include "si.h" 49 #endif 50 #ifdef CONFIG_DRM_AMDGPU_CIK 51 #include "cik.h" 52 #endif 53 #include "vi.h" 54 #include "soc15.h" 55 #include "nv.h" 56 #include "bif/bif_4_1_d.h" 57 #include <linux/pci.h> 58 #include <linux/firmware.h> 59 #include "amdgpu_vf_error.h" 60 61 #include "amdgpu_amdkfd.h" 62 #include "amdgpu_pm.h" 63 64 #include "amdgpu_xgmi.h" 65 #include "amdgpu_ras.h" 66 #include "amdgpu_pmu.h" 67 68 #include <linux/suspend.h> 69 70 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin"); 71 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin"); 72 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin"); 73 MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin"); 74 MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin"); 75 MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin"); 76 MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin"); 77 MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin"); 78 MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin"); 79 MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin"); 80 81 #define AMDGPU_RESUME_MS 2000 82 83 const char *amdgpu_asic_name[] = { 84 "TAHITI", 85 "PITCAIRN", 86 "VERDE", 87 "OLAND", 88 "HAINAN", 89 "BONAIRE", 90 "KAVERI", 91 "KABINI", 92 "HAWAII", 93 "MULLINS", 94 "TOPAZ", 95 "TONGA", 96 "FIJI", 97 "CARRIZO", 98 "STONEY", 99 "POLARIS10", 100 "POLARIS11", 101 "POLARIS12", 102 "VEGAM", 103 "VEGA10", 104 "VEGA12", 105 "VEGA20", 106 "RAVEN", 107 "ARCTURUS", 108 "RENOIR", 109 "NAVI10", 110 "NAVI14", 111 "NAVI12", 112 "LAST", 113 }; 114 115 /** 116 * DOC: pcie_replay_count 117 * 118 * The amdgpu driver provides a sysfs API for reporting the total number 119 * of PCIe replays (NAKs) 120 * The file pcie_replay_count is used for this and returns the total 121 * number of replays as a sum of the NAKs generated and NAKs received 122 */ 123 124 static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev, 125 struct device_attribute *attr, char *buf) 126 { 127 struct drm_device *ddev = dev_get_drvdata(dev); 128 struct amdgpu_device *adev = ddev->dev_private; 129 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev); 130 131 return snprintf(buf, PAGE_SIZE, "%llu\n", cnt); 132 } 133 134 static DEVICE_ATTR(pcie_replay_count, S_IRUGO, 135 amdgpu_device_get_pcie_replay_count, NULL); 136 137 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev); 138 139 /** 140 * amdgpu_device_supports_boco - Is the device a dGPU with HG/PX power control 141 * 142 * @dev: drm_device pointer 143 * 144 * Returns true if the device is a dGPU with HG/PX power control, 145 * otherwise return false. 146 */ 147 bool amdgpu_device_supports_boco(struct drm_device *dev) 148 { 149 struct amdgpu_device *adev = dev->dev_private; 150 151 if (adev->flags & AMD_IS_PX) 152 return true; 153 return false; 154 } 155 156 /** 157 * amdgpu_device_supports_baco - Does the device support BACO 158 * 159 * @dev: drm_device pointer 160 * 161 * Returns true if the device supporte BACO, 162 * otherwise return false. 163 */ 164 bool amdgpu_device_supports_baco(struct drm_device *dev) 165 { 166 struct amdgpu_device *adev = dev->dev_private; 167 168 return amdgpu_asic_supports_baco(adev); 169 } 170 171 /** 172 * VRAM access helper functions. 173 * 174 * amdgpu_device_vram_access - read/write a buffer in vram 175 * 176 * @adev: amdgpu_device pointer 177 * @pos: offset of the buffer in vram 178 * @buf: virtual address of the buffer in system memory 179 * @size: read/write size, sizeof(@buf) must > @size 180 * @write: true - write to vram, otherwise - read from vram 181 */ 182 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos, 183 uint32_t *buf, size_t size, bool write) 184 { 185 uint64_t last; 186 unsigned long flags; 187 188 last = size - 4; 189 for (last += pos; pos <= last; pos += 4) { 190 spin_lock_irqsave(&adev->mmio_idx_lock, flags); 191 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000); 192 WREG32_NO_KIQ(mmMM_INDEX_HI, pos >> 31); 193 if (write) 194 WREG32_NO_KIQ(mmMM_DATA, *buf++); 195 else 196 *buf++ = RREG32_NO_KIQ(mmMM_DATA); 197 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); 198 } 199 } 200 201 /* 202 * MMIO register access helper functions. 203 */ 204 /** 205 * amdgpu_mm_rreg - read a memory mapped IO register 206 * 207 * @adev: amdgpu_device pointer 208 * @reg: dword aligned register offset 209 * @acc_flags: access flags which require special behavior 210 * 211 * Returns the 32 bit value from the offset specified. 212 */ 213 uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg, 214 uint32_t acc_flags) 215 { 216 uint32_t ret; 217 218 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) 219 return amdgpu_virt_kiq_rreg(adev, reg); 220 221 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX)) 222 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4)); 223 else { 224 unsigned long flags; 225 226 spin_lock_irqsave(&adev->mmio_idx_lock, flags); 227 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4)); 228 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4)); 229 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); 230 } 231 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret); 232 return ret; 233 } 234 235 /* 236 * MMIO register read with bytes helper functions 237 * @offset:bytes offset from MMIO start 238 * 239 */ 240 241 /** 242 * amdgpu_mm_rreg8 - read a memory mapped IO register 243 * 244 * @adev: amdgpu_device pointer 245 * @offset: byte aligned register offset 246 * 247 * Returns the 8 bit value from the offset specified. 248 */ 249 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) { 250 if (offset < adev->rmmio_size) 251 return (readb(adev->rmmio + offset)); 252 BUG(); 253 } 254 255 /* 256 * MMIO register write with bytes helper functions 257 * @offset:bytes offset from MMIO start 258 * @value: the value want to be written to the register 259 * 260 */ 261 /** 262 * amdgpu_mm_wreg8 - read a memory mapped IO register 263 * 264 * @adev: amdgpu_device pointer 265 * @offset: byte aligned register offset 266 * @value: 8 bit value to write 267 * 268 * Writes the value specified to the offset specified. 269 */ 270 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) { 271 if (offset < adev->rmmio_size) 272 writeb(value, adev->rmmio + offset); 273 else 274 BUG(); 275 } 276 277 /** 278 * amdgpu_mm_wreg - write to a memory mapped IO register 279 * 280 * @adev: amdgpu_device pointer 281 * @reg: dword aligned register offset 282 * @v: 32 bit value to write to the register 283 * @acc_flags: access flags which require special behavior 284 * 285 * Writes the value specified to the offset specified. 286 */ 287 void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 288 uint32_t acc_flags) 289 { 290 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v); 291 292 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) { 293 adev->last_mm_index = v; 294 } 295 296 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) 297 return amdgpu_virt_kiq_wreg(adev, reg, v); 298 299 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX)) 300 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); 301 else { 302 unsigned long flags; 303 304 spin_lock_irqsave(&adev->mmio_idx_lock, flags); 305 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4)); 306 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4)); 307 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); 308 } 309 310 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) { 311 udelay(500); 312 } 313 } 314 315 /** 316 * amdgpu_io_rreg - read an IO register 317 * 318 * @adev: amdgpu_device pointer 319 * @reg: dword aligned register offset 320 * 321 * Returns the 32 bit value from the offset specified. 322 */ 323 u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg) 324 { 325 if ((reg * 4) < adev->rio_mem_size) 326 return ioread32(adev->rio_mem + (reg * 4)); 327 else { 328 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4)); 329 return ioread32(adev->rio_mem + (mmMM_DATA * 4)); 330 } 331 } 332 333 /** 334 * amdgpu_io_wreg - write to an IO register 335 * 336 * @adev: amdgpu_device pointer 337 * @reg: dword aligned register offset 338 * @v: 32 bit value to write to the register 339 * 340 * Writes the value specified to the offset specified. 341 */ 342 void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v) 343 { 344 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) { 345 adev->last_mm_index = v; 346 } 347 348 if ((reg * 4) < adev->rio_mem_size) 349 iowrite32(v, adev->rio_mem + (reg * 4)); 350 else { 351 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4)); 352 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4)); 353 } 354 355 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) { 356 udelay(500); 357 } 358 } 359 360 /** 361 * amdgpu_mm_rdoorbell - read a doorbell dword 362 * 363 * @adev: amdgpu_device pointer 364 * @index: doorbell index 365 * 366 * Returns the value in the doorbell aperture at the 367 * requested doorbell index (CIK). 368 */ 369 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index) 370 { 371 if (index < adev->doorbell.num_doorbells) { 372 return readl(adev->doorbell.ptr + index); 373 } else { 374 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index); 375 return 0; 376 } 377 } 378 379 /** 380 * amdgpu_mm_wdoorbell - write a doorbell dword 381 * 382 * @adev: amdgpu_device pointer 383 * @index: doorbell index 384 * @v: value to write 385 * 386 * Writes @v to the doorbell aperture at the 387 * requested doorbell index (CIK). 388 */ 389 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v) 390 { 391 if (index < adev->doorbell.num_doorbells) { 392 writel(v, adev->doorbell.ptr + index); 393 } else { 394 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index); 395 } 396 } 397 398 /** 399 * amdgpu_mm_rdoorbell64 - read a doorbell Qword 400 * 401 * @adev: amdgpu_device pointer 402 * @index: doorbell index 403 * 404 * Returns the value in the doorbell aperture at the 405 * requested doorbell index (VEGA10+). 406 */ 407 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index) 408 { 409 if (index < adev->doorbell.num_doorbells) { 410 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index)); 411 } else { 412 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index); 413 return 0; 414 } 415 } 416 417 /** 418 * amdgpu_mm_wdoorbell64 - write a doorbell Qword 419 * 420 * @adev: amdgpu_device pointer 421 * @index: doorbell index 422 * @v: value to write 423 * 424 * Writes @v to the doorbell aperture at the 425 * requested doorbell index (VEGA10+). 426 */ 427 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v) 428 { 429 if (index < adev->doorbell.num_doorbells) { 430 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v); 431 } else { 432 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index); 433 } 434 } 435 436 /** 437 * amdgpu_invalid_rreg - dummy reg read function 438 * 439 * @adev: amdgpu device pointer 440 * @reg: offset of register 441 * 442 * Dummy register read function. Used for register blocks 443 * that certain asics don't have (all asics). 444 * Returns the value in the register. 445 */ 446 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg) 447 { 448 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg); 449 BUG(); 450 return 0; 451 } 452 453 /** 454 * amdgpu_invalid_wreg - dummy reg write function 455 * 456 * @adev: amdgpu device pointer 457 * @reg: offset of register 458 * @v: value to write to the register 459 * 460 * Dummy register read function. Used for register blocks 461 * that certain asics don't have (all asics). 462 */ 463 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v) 464 { 465 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n", 466 reg, v); 467 BUG(); 468 } 469 470 /** 471 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function 472 * 473 * @adev: amdgpu device pointer 474 * @reg: offset of register 475 * 476 * Dummy register read function. Used for register blocks 477 * that certain asics don't have (all asics). 478 * Returns the value in the register. 479 */ 480 static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg) 481 { 482 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg); 483 BUG(); 484 return 0; 485 } 486 487 /** 488 * amdgpu_invalid_wreg64 - dummy reg write function 489 * 490 * @adev: amdgpu device pointer 491 * @reg: offset of register 492 * @v: value to write to the register 493 * 494 * Dummy register read function. Used for register blocks 495 * that certain asics don't have (all asics). 496 */ 497 static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v) 498 { 499 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n", 500 reg, v); 501 BUG(); 502 } 503 504 /** 505 * amdgpu_block_invalid_rreg - dummy reg read function 506 * 507 * @adev: amdgpu device pointer 508 * @block: offset of instance 509 * @reg: offset of register 510 * 511 * Dummy register read function. Used for register blocks 512 * that certain asics don't have (all asics). 513 * Returns the value in the register. 514 */ 515 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev, 516 uint32_t block, uint32_t reg) 517 { 518 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n", 519 reg, block); 520 BUG(); 521 return 0; 522 } 523 524 /** 525 * amdgpu_block_invalid_wreg - dummy reg write function 526 * 527 * @adev: amdgpu device pointer 528 * @block: offset of instance 529 * @reg: offset of register 530 * @v: value to write to the register 531 * 532 * Dummy register read function. Used for register blocks 533 * that certain asics don't have (all asics). 534 */ 535 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev, 536 uint32_t block, 537 uint32_t reg, uint32_t v) 538 { 539 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n", 540 reg, block, v); 541 BUG(); 542 } 543 544 /** 545 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page 546 * 547 * @adev: amdgpu device pointer 548 * 549 * Allocates a scratch page of VRAM for use by various things in the 550 * driver. 551 */ 552 static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev) 553 { 554 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE, 555 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM, 556 &adev->vram_scratch.robj, 557 &adev->vram_scratch.gpu_addr, 558 (void **)&adev->vram_scratch.ptr); 559 } 560 561 /** 562 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page 563 * 564 * @adev: amdgpu device pointer 565 * 566 * Frees the VRAM scratch page. 567 */ 568 static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev) 569 { 570 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL); 571 } 572 573 /** 574 * amdgpu_device_program_register_sequence - program an array of registers. 575 * 576 * @adev: amdgpu_device pointer 577 * @registers: pointer to the register array 578 * @array_size: size of the register array 579 * 580 * Programs an array or registers with and and or masks. 581 * This is a helper for setting golden registers. 582 */ 583 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev, 584 const u32 *registers, 585 const u32 array_size) 586 { 587 u32 tmp, reg, and_mask, or_mask; 588 int i; 589 590 if (array_size % 3) 591 return; 592 593 for (i = 0; i < array_size; i +=3) { 594 reg = registers[i + 0]; 595 and_mask = registers[i + 1]; 596 or_mask = registers[i + 2]; 597 598 if (and_mask == 0xffffffff) { 599 tmp = or_mask; 600 } else { 601 tmp = RREG32(reg); 602 tmp &= ~and_mask; 603 if (adev->family >= AMDGPU_FAMILY_AI) 604 tmp |= (or_mask & and_mask); 605 else 606 tmp |= or_mask; 607 } 608 WREG32(reg, tmp); 609 } 610 } 611 612 /** 613 * amdgpu_device_pci_config_reset - reset the GPU 614 * 615 * @adev: amdgpu_device pointer 616 * 617 * Resets the GPU using the pci config reset sequence. 618 * Only applicable to asics prior to vega10. 619 */ 620 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev) 621 { 622 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA); 623 } 624 625 /* 626 * GPU doorbell aperture helpers function. 627 */ 628 /** 629 * amdgpu_device_doorbell_init - Init doorbell driver information. 630 * 631 * @adev: amdgpu_device pointer 632 * 633 * Init doorbell driver information (CIK) 634 * Returns 0 on success, error on failure. 635 */ 636 static int amdgpu_device_doorbell_init(struct amdgpu_device *adev) 637 { 638 639 /* No doorbell on SI hardware generation */ 640 if (adev->asic_type < CHIP_BONAIRE) { 641 adev->doorbell.base = 0; 642 adev->doorbell.size = 0; 643 adev->doorbell.num_doorbells = 0; 644 adev->doorbell.ptr = NULL; 645 return 0; 646 } 647 648 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET) 649 return -EINVAL; 650 651 amdgpu_asic_init_doorbell_index(adev); 652 653 /* doorbell bar mapping */ 654 adev->doorbell.base = pci_resource_start(adev->pdev, 2); 655 adev->doorbell.size = pci_resource_len(adev->pdev, 2); 656 657 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32), 658 adev->doorbell_index.max_assignment+1); 659 if (adev->doorbell.num_doorbells == 0) 660 return -EINVAL; 661 662 /* For Vega, reserve and map two pages on doorbell BAR since SDMA 663 * paging queue doorbell use the second page. The 664 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the 665 * doorbells are in the first page. So with paging queue enabled, 666 * the max num_doorbells should + 1 page (0x400 in dword) 667 */ 668 if (adev->asic_type >= CHIP_VEGA10) 669 adev->doorbell.num_doorbells += 0x400; 670 671 adev->doorbell.ptr = ioremap(adev->doorbell.base, 672 adev->doorbell.num_doorbells * 673 sizeof(u32)); 674 if (adev->doorbell.ptr == NULL) 675 return -ENOMEM; 676 677 return 0; 678 } 679 680 /** 681 * amdgpu_device_doorbell_fini - Tear down doorbell driver information. 682 * 683 * @adev: amdgpu_device pointer 684 * 685 * Tear down doorbell driver information (CIK) 686 */ 687 static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev) 688 { 689 iounmap(adev->doorbell.ptr); 690 adev->doorbell.ptr = NULL; 691 } 692 693 694 695 /* 696 * amdgpu_device_wb_*() 697 * Writeback is the method by which the GPU updates special pages in memory 698 * with the status of certain GPU events (fences, ring pointers,etc.). 699 */ 700 701 /** 702 * amdgpu_device_wb_fini - Disable Writeback and free memory 703 * 704 * @adev: amdgpu_device pointer 705 * 706 * Disables Writeback and frees the Writeback memory (all asics). 707 * Used at driver shutdown. 708 */ 709 static void amdgpu_device_wb_fini(struct amdgpu_device *adev) 710 { 711 if (adev->wb.wb_obj) { 712 amdgpu_bo_free_kernel(&adev->wb.wb_obj, 713 &adev->wb.gpu_addr, 714 (void **)&adev->wb.wb); 715 adev->wb.wb_obj = NULL; 716 } 717 } 718 719 /** 720 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory 721 * 722 * @adev: amdgpu_device pointer 723 * 724 * Initializes writeback and allocates writeback memory (all asics). 725 * Used at driver startup. 726 * Returns 0 on success or an -error on failure. 727 */ 728 static int amdgpu_device_wb_init(struct amdgpu_device *adev) 729 { 730 int r; 731 732 if (adev->wb.wb_obj == NULL) { 733 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */ 734 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8, 735 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT, 736 &adev->wb.wb_obj, &adev->wb.gpu_addr, 737 (void **)&adev->wb.wb); 738 if (r) { 739 dev_warn(adev->dev, "(%d) create WB bo failed\n", r); 740 return r; 741 } 742 743 adev->wb.num_wb = AMDGPU_MAX_WB; 744 memset(&adev->wb.used, 0, sizeof(adev->wb.used)); 745 746 /* clear wb memory */ 747 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8); 748 } 749 750 return 0; 751 } 752 753 /** 754 * amdgpu_device_wb_get - Allocate a wb entry 755 * 756 * @adev: amdgpu_device pointer 757 * @wb: wb index 758 * 759 * Allocate a wb slot for use by the driver (all asics). 760 * Returns 0 on success or -EINVAL on failure. 761 */ 762 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb) 763 { 764 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb); 765 766 if (offset < adev->wb.num_wb) { 767 __set_bit(offset, adev->wb.used); 768 *wb = offset << 3; /* convert to dw offset */ 769 return 0; 770 } else { 771 return -EINVAL; 772 } 773 } 774 775 /** 776 * amdgpu_device_wb_free - Free a wb entry 777 * 778 * @adev: amdgpu_device pointer 779 * @wb: wb index 780 * 781 * Free a wb slot allocated for use by the driver (all asics) 782 */ 783 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb) 784 { 785 wb >>= 3; 786 if (wb < adev->wb.num_wb) 787 __clear_bit(wb, adev->wb.used); 788 } 789 790 /** 791 * amdgpu_device_resize_fb_bar - try to resize FB BAR 792 * 793 * @adev: amdgpu_device pointer 794 * 795 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not 796 * to fail, but if any of the BARs is not accessible after the size we abort 797 * driver loading by returning -ENODEV. 798 */ 799 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev) 800 { 801 u64 space_needed = roundup_pow_of_two(adev->gmc.real_vram_size); 802 u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1; 803 struct pci_bus *root; 804 struct resource *res; 805 unsigned i; 806 u16 cmd; 807 int r; 808 809 /* Bypass for VF */ 810 if (amdgpu_sriov_vf(adev)) 811 return 0; 812 813 /* Check if the root BUS has 64bit memory resources */ 814 root = adev->pdev->bus; 815 while (root->parent) 816 root = root->parent; 817 818 pci_bus_for_each_resource(root, res, i) { 819 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) && 820 res->start > 0x100000000ull) 821 break; 822 } 823 824 /* Trying to resize is pointless without a root hub window above 4GB */ 825 if (!res) 826 return 0; 827 828 /* Disable memory decoding while we change the BAR addresses and size */ 829 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd); 830 pci_write_config_word(adev->pdev, PCI_COMMAND, 831 cmd & ~PCI_COMMAND_MEMORY); 832 833 /* Free the VRAM and doorbell BAR, we most likely need to move both. */ 834 amdgpu_device_doorbell_fini(adev); 835 if (adev->asic_type >= CHIP_BONAIRE) 836 pci_release_resource(adev->pdev, 2); 837 838 pci_release_resource(adev->pdev, 0); 839 840 r = pci_resize_resource(adev->pdev, 0, rbar_size); 841 if (r == -ENOSPC) 842 DRM_INFO("Not enough PCI address space for a large BAR."); 843 else if (r && r != -ENOTSUPP) 844 DRM_ERROR("Problem resizing BAR0 (%d).", r); 845 846 pci_assign_unassigned_bus_resources(adev->pdev->bus); 847 848 /* When the doorbell or fb BAR isn't available we have no chance of 849 * using the device. 850 */ 851 r = amdgpu_device_doorbell_init(adev); 852 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET)) 853 return -ENODEV; 854 855 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd); 856 857 return 0; 858 } 859 860 /* 861 * GPU helpers function. 862 */ 863 /** 864 * amdgpu_device_need_post - check if the hw need post or not 865 * 866 * @adev: amdgpu_device pointer 867 * 868 * Check if the asic has been initialized (all asics) at driver startup 869 * or post is needed if hw reset is performed. 870 * Returns true if need or false if not. 871 */ 872 bool amdgpu_device_need_post(struct amdgpu_device *adev) 873 { 874 uint32_t reg; 875 876 if (amdgpu_sriov_vf(adev)) 877 return false; 878 879 if (amdgpu_passthrough(adev)) { 880 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot 881 * some old smc fw still need driver do vPost otherwise gpu hang, while 882 * those smc fw version above 22.15 doesn't have this flaw, so we force 883 * vpost executed for smc version below 22.15 884 */ 885 if (adev->asic_type == CHIP_FIJI) { 886 int err; 887 uint32_t fw_ver; 888 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev); 889 /* force vPost if error occured */ 890 if (err) 891 return true; 892 893 fw_ver = *((uint32_t *)adev->pm.fw->data + 69); 894 if (fw_ver < 0x00160e00) 895 return true; 896 } 897 } 898 899 if (adev->has_hw_reset) { 900 adev->has_hw_reset = false; 901 return true; 902 } 903 904 /* bios scratch used on CIK+ */ 905 if (adev->asic_type >= CHIP_BONAIRE) 906 return amdgpu_atombios_scratch_need_asic_init(adev); 907 908 /* check MEM_SIZE for older asics */ 909 reg = amdgpu_asic_get_config_memsize(adev); 910 911 if ((reg != 0) && (reg != 0xffffffff)) 912 return false; 913 914 return true; 915 } 916 917 /* if we get transitioned to only one device, take VGA back */ 918 /** 919 * amdgpu_device_vga_set_decode - enable/disable vga decode 920 * 921 * @cookie: amdgpu_device pointer 922 * @state: enable/disable vga decode 923 * 924 * Enable/disable vga decode (all asics). 925 * Returns VGA resource flags. 926 */ 927 static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state) 928 { 929 struct amdgpu_device *adev = cookie; 930 amdgpu_asic_set_vga_state(adev, state); 931 if (state) 932 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 933 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 934 else 935 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 936 } 937 938 /** 939 * amdgpu_device_check_block_size - validate the vm block size 940 * 941 * @adev: amdgpu_device pointer 942 * 943 * Validates the vm block size specified via module parameter. 944 * The vm block size defines number of bits in page table versus page directory, 945 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 946 * page table and the remaining bits are in the page directory. 947 */ 948 static void amdgpu_device_check_block_size(struct amdgpu_device *adev) 949 { 950 /* defines number of bits in page table versus page directory, 951 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 952 * page table and the remaining bits are in the page directory */ 953 if (amdgpu_vm_block_size == -1) 954 return; 955 956 if (amdgpu_vm_block_size < 9) { 957 dev_warn(adev->dev, "VM page table size (%d) too small\n", 958 amdgpu_vm_block_size); 959 amdgpu_vm_block_size = -1; 960 } 961 } 962 963 /** 964 * amdgpu_device_check_vm_size - validate the vm size 965 * 966 * @adev: amdgpu_device pointer 967 * 968 * Validates the vm size in GB specified via module parameter. 969 * The VM size is the size of the GPU virtual memory space in GB. 970 */ 971 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev) 972 { 973 /* no need to check the default value */ 974 if (amdgpu_vm_size == -1) 975 return; 976 977 if (amdgpu_vm_size < 1) { 978 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n", 979 amdgpu_vm_size); 980 amdgpu_vm_size = -1; 981 } 982 } 983 984 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev) 985 { 986 struct sysinfo si; 987 bool is_os_64 = (sizeof(void *) == 8) ? true : false; 988 uint64_t total_memory; 989 uint64_t dram_size_seven_GB = 0x1B8000000; 990 uint64_t dram_size_three_GB = 0xB8000000; 991 992 if (amdgpu_smu_memory_pool_size == 0) 993 return; 994 995 if (!is_os_64) { 996 DRM_WARN("Not 64-bit OS, feature not supported\n"); 997 goto def_value; 998 } 999 si_meminfo(&si); 1000 total_memory = (uint64_t)si.totalram * si.mem_unit; 1001 1002 if ((amdgpu_smu_memory_pool_size == 1) || 1003 (amdgpu_smu_memory_pool_size == 2)) { 1004 if (total_memory < dram_size_three_GB) 1005 goto def_value1; 1006 } else if ((amdgpu_smu_memory_pool_size == 4) || 1007 (amdgpu_smu_memory_pool_size == 8)) { 1008 if (total_memory < dram_size_seven_GB) 1009 goto def_value1; 1010 } else { 1011 DRM_WARN("Smu memory pool size not supported\n"); 1012 goto def_value; 1013 } 1014 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28; 1015 1016 return; 1017 1018 def_value1: 1019 DRM_WARN("No enough system memory\n"); 1020 def_value: 1021 adev->pm.smu_prv_buffer_size = 0; 1022 } 1023 1024 /** 1025 * amdgpu_device_check_arguments - validate module params 1026 * 1027 * @adev: amdgpu_device pointer 1028 * 1029 * Validates certain module parameters and updates 1030 * the associated values used by the driver (all asics). 1031 */ 1032 static int amdgpu_device_check_arguments(struct amdgpu_device *adev) 1033 { 1034 int ret = 0; 1035 1036 if (amdgpu_sched_jobs < 4) { 1037 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n", 1038 amdgpu_sched_jobs); 1039 amdgpu_sched_jobs = 4; 1040 } else if (!is_power_of_2(amdgpu_sched_jobs)){ 1041 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n", 1042 amdgpu_sched_jobs); 1043 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs); 1044 } 1045 1046 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) { 1047 /* gart size must be greater or equal to 32M */ 1048 dev_warn(adev->dev, "gart size (%d) too small\n", 1049 amdgpu_gart_size); 1050 amdgpu_gart_size = -1; 1051 } 1052 1053 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) { 1054 /* gtt size must be greater or equal to 32M */ 1055 dev_warn(adev->dev, "gtt size (%d) too small\n", 1056 amdgpu_gtt_size); 1057 amdgpu_gtt_size = -1; 1058 } 1059 1060 /* valid range is between 4 and 9 inclusive */ 1061 if (amdgpu_vm_fragment_size != -1 && 1062 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) { 1063 dev_warn(adev->dev, "valid range is between 4 and 9\n"); 1064 amdgpu_vm_fragment_size = -1; 1065 } 1066 1067 amdgpu_device_check_smu_prv_buffer_size(adev); 1068 1069 amdgpu_device_check_vm_size(adev); 1070 1071 amdgpu_device_check_block_size(adev); 1072 1073 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type); 1074 1075 return ret; 1076 } 1077 1078 /** 1079 * amdgpu_switcheroo_set_state - set switcheroo state 1080 * 1081 * @pdev: pci dev pointer 1082 * @state: vga_switcheroo state 1083 * 1084 * Callback for the switcheroo driver. Suspends or resumes the 1085 * the asics before or after it is powered up using ACPI methods. 1086 */ 1087 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 1088 { 1089 struct drm_device *dev = pci_get_drvdata(pdev); 1090 1091 if (amdgpu_device_supports_boco(dev) && state == VGA_SWITCHEROO_OFF) 1092 return; 1093 1094 if (state == VGA_SWITCHEROO_ON) { 1095 pr_info("amdgpu: switched on\n"); 1096 /* don't suspend or resume card normally */ 1097 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1098 1099 amdgpu_device_resume(dev, true, true); 1100 1101 dev->switch_power_state = DRM_SWITCH_POWER_ON; 1102 drm_kms_helper_poll_enable(dev); 1103 } else { 1104 pr_info("amdgpu: switched off\n"); 1105 drm_kms_helper_poll_disable(dev); 1106 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1107 amdgpu_device_suspend(dev, true, true); 1108 dev->switch_power_state = DRM_SWITCH_POWER_OFF; 1109 } 1110 } 1111 1112 /** 1113 * amdgpu_switcheroo_can_switch - see if switcheroo state can change 1114 * 1115 * @pdev: pci dev pointer 1116 * 1117 * Callback for the switcheroo driver. Check of the switcheroo 1118 * state can be changed. 1119 * Returns true if the state can be changed, false if not. 1120 */ 1121 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev) 1122 { 1123 struct drm_device *dev = pci_get_drvdata(pdev); 1124 1125 /* 1126 * FIXME: open_count is protected by drm_global_mutex but that would lead to 1127 * locking inversion with the driver load path. And the access here is 1128 * completely racy anyway. So don't bother with locking for now. 1129 */ 1130 return dev->open_count == 0; 1131 } 1132 1133 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = { 1134 .set_gpu_state = amdgpu_switcheroo_set_state, 1135 .reprobe = NULL, 1136 .can_switch = amdgpu_switcheroo_can_switch, 1137 }; 1138 1139 /** 1140 * amdgpu_device_ip_set_clockgating_state - set the CG state 1141 * 1142 * @dev: amdgpu_device pointer 1143 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1144 * @state: clockgating state (gate or ungate) 1145 * 1146 * Sets the requested clockgating state for all instances of 1147 * the hardware IP specified. 1148 * Returns the error code from the last instance. 1149 */ 1150 int amdgpu_device_ip_set_clockgating_state(void *dev, 1151 enum amd_ip_block_type block_type, 1152 enum amd_clockgating_state state) 1153 { 1154 struct amdgpu_device *adev = dev; 1155 int i, r = 0; 1156 1157 for (i = 0; i < adev->num_ip_blocks; i++) { 1158 if (!adev->ip_blocks[i].status.valid) 1159 continue; 1160 if (adev->ip_blocks[i].version->type != block_type) 1161 continue; 1162 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state) 1163 continue; 1164 r = adev->ip_blocks[i].version->funcs->set_clockgating_state( 1165 (void *)adev, state); 1166 if (r) 1167 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n", 1168 adev->ip_blocks[i].version->funcs->name, r); 1169 } 1170 return r; 1171 } 1172 1173 /** 1174 * amdgpu_device_ip_set_powergating_state - set the PG state 1175 * 1176 * @dev: amdgpu_device pointer 1177 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1178 * @state: powergating state (gate or ungate) 1179 * 1180 * Sets the requested powergating state for all instances of 1181 * the hardware IP specified. 1182 * Returns the error code from the last instance. 1183 */ 1184 int amdgpu_device_ip_set_powergating_state(void *dev, 1185 enum amd_ip_block_type block_type, 1186 enum amd_powergating_state state) 1187 { 1188 struct amdgpu_device *adev = dev; 1189 int i, r = 0; 1190 1191 for (i = 0; i < adev->num_ip_blocks; i++) { 1192 if (!adev->ip_blocks[i].status.valid) 1193 continue; 1194 if (adev->ip_blocks[i].version->type != block_type) 1195 continue; 1196 if (!adev->ip_blocks[i].version->funcs->set_powergating_state) 1197 continue; 1198 r = adev->ip_blocks[i].version->funcs->set_powergating_state( 1199 (void *)adev, state); 1200 if (r) 1201 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n", 1202 adev->ip_blocks[i].version->funcs->name, r); 1203 } 1204 return r; 1205 } 1206 1207 /** 1208 * amdgpu_device_ip_get_clockgating_state - get the CG state 1209 * 1210 * @adev: amdgpu_device pointer 1211 * @flags: clockgating feature flags 1212 * 1213 * Walks the list of IPs on the device and updates the clockgating 1214 * flags for each IP. 1215 * Updates @flags with the feature flags for each hardware IP where 1216 * clockgating is enabled. 1217 */ 1218 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev, 1219 u32 *flags) 1220 { 1221 int i; 1222 1223 for (i = 0; i < adev->num_ip_blocks; i++) { 1224 if (!adev->ip_blocks[i].status.valid) 1225 continue; 1226 if (adev->ip_blocks[i].version->funcs->get_clockgating_state) 1227 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags); 1228 } 1229 } 1230 1231 /** 1232 * amdgpu_device_ip_wait_for_idle - wait for idle 1233 * 1234 * @adev: amdgpu_device pointer 1235 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1236 * 1237 * Waits for the request hardware IP to be idle. 1238 * Returns 0 for success or a negative error code on failure. 1239 */ 1240 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev, 1241 enum amd_ip_block_type block_type) 1242 { 1243 int i, r; 1244 1245 for (i = 0; i < adev->num_ip_blocks; i++) { 1246 if (!adev->ip_blocks[i].status.valid) 1247 continue; 1248 if (adev->ip_blocks[i].version->type == block_type) { 1249 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev); 1250 if (r) 1251 return r; 1252 break; 1253 } 1254 } 1255 return 0; 1256 1257 } 1258 1259 /** 1260 * amdgpu_device_ip_is_idle - is the hardware IP idle 1261 * 1262 * @adev: amdgpu_device pointer 1263 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1264 * 1265 * Check if the hardware IP is idle or not. 1266 * Returns true if it the IP is idle, false if not. 1267 */ 1268 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev, 1269 enum amd_ip_block_type block_type) 1270 { 1271 int i; 1272 1273 for (i = 0; i < adev->num_ip_blocks; i++) { 1274 if (!adev->ip_blocks[i].status.valid) 1275 continue; 1276 if (adev->ip_blocks[i].version->type == block_type) 1277 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev); 1278 } 1279 return true; 1280 1281 } 1282 1283 /** 1284 * amdgpu_device_ip_get_ip_block - get a hw IP pointer 1285 * 1286 * @adev: amdgpu_device pointer 1287 * @type: Type of hardware IP (SMU, GFX, UVD, etc.) 1288 * 1289 * Returns a pointer to the hardware IP block structure 1290 * if it exists for the asic, otherwise NULL. 1291 */ 1292 struct amdgpu_ip_block * 1293 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev, 1294 enum amd_ip_block_type type) 1295 { 1296 int i; 1297 1298 for (i = 0; i < adev->num_ip_blocks; i++) 1299 if (adev->ip_blocks[i].version->type == type) 1300 return &adev->ip_blocks[i]; 1301 1302 return NULL; 1303 } 1304 1305 /** 1306 * amdgpu_device_ip_block_version_cmp 1307 * 1308 * @adev: amdgpu_device pointer 1309 * @type: enum amd_ip_block_type 1310 * @major: major version 1311 * @minor: minor version 1312 * 1313 * return 0 if equal or greater 1314 * return 1 if smaller or the ip_block doesn't exist 1315 */ 1316 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev, 1317 enum amd_ip_block_type type, 1318 u32 major, u32 minor) 1319 { 1320 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type); 1321 1322 if (ip_block && ((ip_block->version->major > major) || 1323 ((ip_block->version->major == major) && 1324 (ip_block->version->minor >= minor)))) 1325 return 0; 1326 1327 return 1; 1328 } 1329 1330 /** 1331 * amdgpu_device_ip_block_add 1332 * 1333 * @adev: amdgpu_device pointer 1334 * @ip_block_version: pointer to the IP to add 1335 * 1336 * Adds the IP block driver information to the collection of IPs 1337 * on the asic. 1338 */ 1339 int amdgpu_device_ip_block_add(struct amdgpu_device *adev, 1340 const struct amdgpu_ip_block_version *ip_block_version) 1341 { 1342 if (!ip_block_version) 1343 return -EINVAL; 1344 1345 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks, 1346 ip_block_version->funcs->name); 1347 1348 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version; 1349 1350 return 0; 1351 } 1352 1353 /** 1354 * amdgpu_device_enable_virtual_display - enable virtual display feature 1355 * 1356 * @adev: amdgpu_device pointer 1357 * 1358 * Enabled the virtual display feature if the user has enabled it via 1359 * the module parameter virtual_display. This feature provides a virtual 1360 * display hardware on headless boards or in virtualized environments. 1361 * This function parses and validates the configuration string specified by 1362 * the user and configues the virtual display configuration (number of 1363 * virtual connectors, crtcs, etc.) specified. 1364 */ 1365 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev) 1366 { 1367 adev->enable_virtual_display = false; 1368 1369 if (amdgpu_virtual_display) { 1370 struct drm_device *ddev = adev->ddev; 1371 const char *pci_address_name = pci_name(ddev->pdev); 1372 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname; 1373 1374 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL); 1375 pciaddstr_tmp = pciaddstr; 1376 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) { 1377 pciaddname = strsep(&pciaddname_tmp, ","); 1378 if (!strcmp("all", pciaddname) 1379 || !strcmp(pci_address_name, pciaddname)) { 1380 long num_crtc; 1381 int res = -1; 1382 1383 adev->enable_virtual_display = true; 1384 1385 if (pciaddname_tmp) 1386 res = kstrtol(pciaddname_tmp, 10, 1387 &num_crtc); 1388 1389 if (!res) { 1390 if (num_crtc < 1) 1391 num_crtc = 1; 1392 if (num_crtc > 6) 1393 num_crtc = 6; 1394 adev->mode_info.num_crtc = num_crtc; 1395 } else { 1396 adev->mode_info.num_crtc = 1; 1397 } 1398 break; 1399 } 1400 } 1401 1402 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n", 1403 amdgpu_virtual_display, pci_address_name, 1404 adev->enable_virtual_display, adev->mode_info.num_crtc); 1405 1406 kfree(pciaddstr); 1407 } 1408 } 1409 1410 /** 1411 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware 1412 * 1413 * @adev: amdgpu_device pointer 1414 * 1415 * Parses the asic configuration parameters specified in the gpu info 1416 * firmware and makes them availale to the driver for use in configuring 1417 * the asic. 1418 * Returns 0 on success, -EINVAL on failure. 1419 */ 1420 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev) 1421 { 1422 const char *chip_name; 1423 char fw_name[30]; 1424 int err; 1425 const struct gpu_info_firmware_header_v1_0 *hdr; 1426 1427 adev->firmware.gpu_info_fw = NULL; 1428 1429 switch (adev->asic_type) { 1430 case CHIP_TOPAZ: 1431 case CHIP_TONGA: 1432 case CHIP_FIJI: 1433 case CHIP_POLARIS10: 1434 case CHIP_POLARIS11: 1435 case CHIP_POLARIS12: 1436 case CHIP_VEGAM: 1437 case CHIP_CARRIZO: 1438 case CHIP_STONEY: 1439 #ifdef CONFIG_DRM_AMDGPU_SI 1440 case CHIP_VERDE: 1441 case CHIP_TAHITI: 1442 case CHIP_PITCAIRN: 1443 case CHIP_OLAND: 1444 case CHIP_HAINAN: 1445 #endif 1446 #ifdef CONFIG_DRM_AMDGPU_CIK 1447 case CHIP_BONAIRE: 1448 case CHIP_HAWAII: 1449 case CHIP_KAVERI: 1450 case CHIP_KABINI: 1451 case CHIP_MULLINS: 1452 #endif 1453 case CHIP_VEGA20: 1454 default: 1455 return 0; 1456 case CHIP_VEGA10: 1457 chip_name = "vega10"; 1458 break; 1459 case CHIP_VEGA12: 1460 chip_name = "vega12"; 1461 break; 1462 case CHIP_RAVEN: 1463 if (adev->rev_id >= 8) 1464 chip_name = "raven2"; 1465 else if (adev->pdev->device == 0x15d8) 1466 chip_name = "picasso"; 1467 else 1468 chip_name = "raven"; 1469 break; 1470 case CHIP_ARCTURUS: 1471 chip_name = "arcturus"; 1472 break; 1473 case CHIP_RENOIR: 1474 chip_name = "renoir"; 1475 break; 1476 case CHIP_NAVI10: 1477 chip_name = "navi10"; 1478 break; 1479 case CHIP_NAVI14: 1480 chip_name = "navi14"; 1481 break; 1482 case CHIP_NAVI12: 1483 chip_name = "navi12"; 1484 break; 1485 } 1486 1487 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name); 1488 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev); 1489 if (err) { 1490 dev_err(adev->dev, 1491 "Failed to load gpu_info firmware \"%s\"\n", 1492 fw_name); 1493 goto out; 1494 } 1495 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw); 1496 if (err) { 1497 dev_err(adev->dev, 1498 "Failed to validate gpu_info firmware \"%s\"\n", 1499 fw_name); 1500 goto out; 1501 } 1502 1503 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data; 1504 amdgpu_ucode_print_gpu_info_hdr(&hdr->header); 1505 1506 switch (hdr->version_major) { 1507 case 1: 1508 { 1509 const struct gpu_info_firmware_v1_0 *gpu_info_fw = 1510 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data + 1511 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 1512 1513 if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10) 1514 goto parse_soc_bounding_box; 1515 1516 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se); 1517 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh); 1518 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se); 1519 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se); 1520 adev->gfx.config.max_texture_channel_caches = 1521 le32_to_cpu(gpu_info_fw->gc_num_tccs); 1522 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs); 1523 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds); 1524 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth); 1525 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth); 1526 adev->gfx.config.double_offchip_lds_buf = 1527 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer); 1528 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size); 1529 adev->gfx.cu_info.max_waves_per_simd = 1530 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd); 1531 adev->gfx.cu_info.max_scratch_slots_per_cu = 1532 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu); 1533 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size); 1534 if (hdr->version_minor >= 1) { 1535 const struct gpu_info_firmware_v1_1 *gpu_info_fw = 1536 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data + 1537 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 1538 adev->gfx.config.num_sc_per_sh = 1539 le32_to_cpu(gpu_info_fw->num_sc_per_sh); 1540 adev->gfx.config.num_packer_per_sc = 1541 le32_to_cpu(gpu_info_fw->num_packer_per_sc); 1542 } 1543 1544 parse_soc_bounding_box: 1545 /* 1546 * soc bounding box info is not integrated in disocovery table, 1547 * we always need to parse it from gpu info firmware. 1548 */ 1549 if (hdr->version_minor == 2) { 1550 const struct gpu_info_firmware_v1_2 *gpu_info_fw = 1551 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data + 1552 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 1553 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box; 1554 } 1555 break; 1556 } 1557 default: 1558 dev_err(adev->dev, 1559 "Unsupported gpu_info table %d\n", hdr->header.ucode_version); 1560 err = -EINVAL; 1561 goto out; 1562 } 1563 out: 1564 return err; 1565 } 1566 1567 /** 1568 * amdgpu_device_ip_early_init - run early init for hardware IPs 1569 * 1570 * @adev: amdgpu_device pointer 1571 * 1572 * Early initialization pass for hardware IPs. The hardware IPs that make 1573 * up each asic are discovered each IP's early_init callback is run. This 1574 * is the first stage in initializing the asic. 1575 * Returns 0 on success, negative error code on failure. 1576 */ 1577 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev) 1578 { 1579 int i, r; 1580 1581 amdgpu_device_enable_virtual_display(adev); 1582 1583 switch (adev->asic_type) { 1584 case CHIP_TOPAZ: 1585 case CHIP_TONGA: 1586 case CHIP_FIJI: 1587 case CHIP_POLARIS10: 1588 case CHIP_POLARIS11: 1589 case CHIP_POLARIS12: 1590 case CHIP_VEGAM: 1591 case CHIP_CARRIZO: 1592 case CHIP_STONEY: 1593 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY) 1594 adev->family = AMDGPU_FAMILY_CZ; 1595 else 1596 adev->family = AMDGPU_FAMILY_VI; 1597 1598 r = vi_set_ip_blocks(adev); 1599 if (r) 1600 return r; 1601 break; 1602 #ifdef CONFIG_DRM_AMDGPU_SI 1603 case CHIP_VERDE: 1604 case CHIP_TAHITI: 1605 case CHIP_PITCAIRN: 1606 case CHIP_OLAND: 1607 case CHIP_HAINAN: 1608 adev->family = AMDGPU_FAMILY_SI; 1609 r = si_set_ip_blocks(adev); 1610 if (r) 1611 return r; 1612 break; 1613 #endif 1614 #ifdef CONFIG_DRM_AMDGPU_CIK 1615 case CHIP_BONAIRE: 1616 case CHIP_HAWAII: 1617 case CHIP_KAVERI: 1618 case CHIP_KABINI: 1619 case CHIP_MULLINS: 1620 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII)) 1621 adev->family = AMDGPU_FAMILY_CI; 1622 else 1623 adev->family = AMDGPU_FAMILY_KV; 1624 1625 r = cik_set_ip_blocks(adev); 1626 if (r) 1627 return r; 1628 break; 1629 #endif 1630 case CHIP_VEGA10: 1631 case CHIP_VEGA12: 1632 case CHIP_VEGA20: 1633 case CHIP_RAVEN: 1634 case CHIP_ARCTURUS: 1635 case CHIP_RENOIR: 1636 if (adev->asic_type == CHIP_RAVEN || 1637 adev->asic_type == CHIP_RENOIR) 1638 adev->family = AMDGPU_FAMILY_RV; 1639 else 1640 adev->family = AMDGPU_FAMILY_AI; 1641 1642 r = soc15_set_ip_blocks(adev); 1643 if (r) 1644 return r; 1645 break; 1646 case CHIP_NAVI10: 1647 case CHIP_NAVI14: 1648 case CHIP_NAVI12: 1649 adev->family = AMDGPU_FAMILY_NV; 1650 1651 r = nv_set_ip_blocks(adev); 1652 if (r) 1653 return r; 1654 break; 1655 default: 1656 /* FIXME: not supported yet */ 1657 return -EINVAL; 1658 } 1659 1660 r = amdgpu_device_parse_gpu_info_fw(adev); 1661 if (r) 1662 return r; 1663 1664 if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10) 1665 amdgpu_discovery_get_gfx_info(adev); 1666 1667 amdgpu_amdkfd_device_probe(adev); 1668 1669 if (amdgpu_sriov_vf(adev)) { 1670 r = amdgpu_virt_request_full_gpu(adev, true); 1671 if (r) 1672 return -EAGAIN; 1673 } 1674 1675 adev->pm.pp_feature = amdgpu_pp_feature_mask; 1676 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS) 1677 adev->pm.pp_feature &= ~PP_GFXOFF_MASK; 1678 1679 for (i = 0; i < adev->num_ip_blocks; i++) { 1680 if ((amdgpu_ip_block_mask & (1 << i)) == 0) { 1681 DRM_ERROR("disabled ip block: %d <%s>\n", 1682 i, adev->ip_blocks[i].version->funcs->name); 1683 adev->ip_blocks[i].status.valid = false; 1684 } else { 1685 if (adev->ip_blocks[i].version->funcs->early_init) { 1686 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev); 1687 if (r == -ENOENT) { 1688 adev->ip_blocks[i].status.valid = false; 1689 } else if (r) { 1690 DRM_ERROR("early_init of IP block <%s> failed %d\n", 1691 adev->ip_blocks[i].version->funcs->name, r); 1692 return r; 1693 } else { 1694 adev->ip_blocks[i].status.valid = true; 1695 } 1696 } else { 1697 adev->ip_blocks[i].status.valid = true; 1698 } 1699 } 1700 /* get the vbios after the asic_funcs are set up */ 1701 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) { 1702 /* Read BIOS */ 1703 if (!amdgpu_get_bios(adev)) 1704 return -EINVAL; 1705 1706 r = amdgpu_atombios_init(adev); 1707 if (r) { 1708 dev_err(adev->dev, "amdgpu_atombios_init failed\n"); 1709 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0); 1710 return r; 1711 } 1712 } 1713 } 1714 1715 adev->cg_flags &= amdgpu_cg_mask; 1716 adev->pg_flags &= amdgpu_pg_mask; 1717 1718 return 0; 1719 } 1720 1721 static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev) 1722 { 1723 int i, r; 1724 1725 for (i = 0; i < adev->num_ip_blocks; i++) { 1726 if (!adev->ip_blocks[i].status.sw) 1727 continue; 1728 if (adev->ip_blocks[i].status.hw) 1729 continue; 1730 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 1731 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) || 1732 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) { 1733 r = adev->ip_blocks[i].version->funcs->hw_init(adev); 1734 if (r) { 1735 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 1736 adev->ip_blocks[i].version->funcs->name, r); 1737 return r; 1738 } 1739 adev->ip_blocks[i].status.hw = true; 1740 } 1741 } 1742 1743 return 0; 1744 } 1745 1746 static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev) 1747 { 1748 int i, r; 1749 1750 for (i = 0; i < adev->num_ip_blocks; i++) { 1751 if (!adev->ip_blocks[i].status.sw) 1752 continue; 1753 if (adev->ip_blocks[i].status.hw) 1754 continue; 1755 r = adev->ip_blocks[i].version->funcs->hw_init(adev); 1756 if (r) { 1757 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 1758 adev->ip_blocks[i].version->funcs->name, r); 1759 return r; 1760 } 1761 adev->ip_blocks[i].status.hw = true; 1762 } 1763 1764 return 0; 1765 } 1766 1767 static int amdgpu_device_fw_loading(struct amdgpu_device *adev) 1768 { 1769 int r = 0; 1770 int i; 1771 uint32_t smu_version; 1772 1773 if (adev->asic_type >= CHIP_VEGA10) { 1774 for (i = 0; i < adev->num_ip_blocks; i++) { 1775 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP) 1776 continue; 1777 1778 /* no need to do the fw loading again if already done*/ 1779 if (adev->ip_blocks[i].status.hw == true) 1780 break; 1781 1782 if (adev->in_gpu_reset || adev->in_suspend) { 1783 r = adev->ip_blocks[i].version->funcs->resume(adev); 1784 if (r) { 1785 DRM_ERROR("resume of IP block <%s> failed %d\n", 1786 adev->ip_blocks[i].version->funcs->name, r); 1787 return r; 1788 } 1789 } else { 1790 r = adev->ip_blocks[i].version->funcs->hw_init(adev); 1791 if (r) { 1792 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 1793 adev->ip_blocks[i].version->funcs->name, r); 1794 return r; 1795 } 1796 } 1797 1798 adev->ip_blocks[i].status.hw = true; 1799 break; 1800 } 1801 } 1802 1803 r = amdgpu_pm_load_smu_firmware(adev, &smu_version); 1804 1805 return r; 1806 } 1807 1808 /** 1809 * amdgpu_device_ip_init - run init for hardware IPs 1810 * 1811 * @adev: amdgpu_device pointer 1812 * 1813 * Main initialization pass for hardware IPs. The list of all the hardware 1814 * IPs that make up the asic is walked and the sw_init and hw_init callbacks 1815 * are run. sw_init initializes the software state associated with each IP 1816 * and hw_init initializes the hardware associated with each IP. 1817 * Returns 0 on success, negative error code on failure. 1818 */ 1819 static int amdgpu_device_ip_init(struct amdgpu_device *adev) 1820 { 1821 int i, r; 1822 1823 r = amdgpu_ras_init(adev); 1824 if (r) 1825 return r; 1826 1827 for (i = 0; i < adev->num_ip_blocks; i++) { 1828 if (!adev->ip_blocks[i].status.valid) 1829 continue; 1830 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev); 1831 if (r) { 1832 DRM_ERROR("sw_init of IP block <%s> failed %d\n", 1833 adev->ip_blocks[i].version->funcs->name, r); 1834 goto init_failed; 1835 } 1836 adev->ip_blocks[i].status.sw = true; 1837 1838 /* need to do gmc hw init early so we can allocate gpu mem */ 1839 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { 1840 r = amdgpu_device_vram_scratch_init(adev); 1841 if (r) { 1842 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r); 1843 goto init_failed; 1844 } 1845 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev); 1846 if (r) { 1847 DRM_ERROR("hw_init %d failed %d\n", i, r); 1848 goto init_failed; 1849 } 1850 r = amdgpu_device_wb_init(adev); 1851 if (r) { 1852 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r); 1853 goto init_failed; 1854 } 1855 adev->ip_blocks[i].status.hw = true; 1856 1857 /* right after GMC hw init, we create CSA */ 1858 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) { 1859 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj, 1860 AMDGPU_GEM_DOMAIN_VRAM, 1861 AMDGPU_CSA_SIZE); 1862 if (r) { 1863 DRM_ERROR("allocate CSA failed %d\n", r); 1864 goto init_failed; 1865 } 1866 } 1867 } 1868 } 1869 1870 r = amdgpu_ib_pool_init(adev); 1871 if (r) { 1872 dev_err(adev->dev, "IB initialization failed (%d).\n", r); 1873 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r); 1874 goto init_failed; 1875 } 1876 1877 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/ 1878 if (r) 1879 goto init_failed; 1880 1881 r = amdgpu_device_ip_hw_init_phase1(adev); 1882 if (r) 1883 goto init_failed; 1884 1885 r = amdgpu_device_fw_loading(adev); 1886 if (r) 1887 goto init_failed; 1888 1889 r = amdgpu_device_ip_hw_init_phase2(adev); 1890 if (r) 1891 goto init_failed; 1892 1893 /* 1894 * retired pages will be loaded from eeprom and reserved here, 1895 * it should be called after amdgpu_device_ip_hw_init_phase2 since 1896 * for some ASICs the RAS EEPROM code relies on SMU fully functioning 1897 * for I2C communication which only true at this point. 1898 * recovery_init may fail, but it can free all resources allocated by 1899 * itself and its failure should not stop amdgpu init process. 1900 * 1901 * Note: theoretically, this should be called before all vram allocations 1902 * to protect retired page from abusing 1903 */ 1904 amdgpu_ras_recovery_init(adev); 1905 1906 if (adev->gmc.xgmi.num_physical_nodes > 1) 1907 amdgpu_xgmi_add_device(adev); 1908 amdgpu_amdkfd_device_init(adev); 1909 1910 init_failed: 1911 if (amdgpu_sriov_vf(adev)) { 1912 if (!r) 1913 amdgpu_virt_init_data_exchange(adev); 1914 amdgpu_virt_release_full_gpu(adev, true); 1915 } 1916 1917 return r; 1918 } 1919 1920 /** 1921 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer 1922 * 1923 * @adev: amdgpu_device pointer 1924 * 1925 * Writes a reset magic value to the gart pointer in VRAM. The driver calls 1926 * this function before a GPU reset. If the value is retained after a 1927 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents. 1928 */ 1929 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev) 1930 { 1931 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM); 1932 } 1933 1934 /** 1935 * amdgpu_device_check_vram_lost - check if vram is valid 1936 * 1937 * @adev: amdgpu_device pointer 1938 * 1939 * Checks the reset magic value written to the gart pointer in VRAM. 1940 * The driver calls this after a GPU reset to see if the contents of 1941 * VRAM is lost or now. 1942 * returns true if vram is lost, false if not. 1943 */ 1944 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev) 1945 { 1946 return !!memcmp(adev->gart.ptr, adev->reset_magic, 1947 AMDGPU_RESET_MAGIC_NUM); 1948 } 1949 1950 /** 1951 * amdgpu_device_set_cg_state - set clockgating for amdgpu device 1952 * 1953 * @adev: amdgpu_device pointer 1954 * @state: clockgating state (gate or ungate) 1955 * 1956 * The list of all the hardware IPs that make up the asic is walked and the 1957 * set_clockgating_state callbacks are run. 1958 * Late initialization pass enabling clockgating for hardware IPs. 1959 * Fini or suspend, pass disabling clockgating for hardware IPs. 1960 * Returns 0 on success, negative error code on failure. 1961 */ 1962 1963 static int amdgpu_device_set_cg_state(struct amdgpu_device *adev, 1964 enum amd_clockgating_state state) 1965 { 1966 int i, j, r; 1967 1968 if (amdgpu_emu_mode == 1) 1969 return 0; 1970 1971 for (j = 0; j < adev->num_ip_blocks; j++) { 1972 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1; 1973 if (!adev->ip_blocks[i].status.late_initialized) 1974 continue; 1975 /* skip CG for VCE/UVD, it's handled specially */ 1976 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 1977 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE && 1978 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN && 1979 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG && 1980 adev->ip_blocks[i].version->funcs->set_clockgating_state) { 1981 /* enable clockgating to save power */ 1982 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, 1983 state); 1984 if (r) { 1985 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n", 1986 adev->ip_blocks[i].version->funcs->name, r); 1987 return r; 1988 } 1989 } 1990 } 1991 1992 return 0; 1993 } 1994 1995 static int amdgpu_device_set_pg_state(struct amdgpu_device *adev, enum amd_powergating_state state) 1996 { 1997 int i, j, r; 1998 1999 if (amdgpu_emu_mode == 1) 2000 return 0; 2001 2002 for (j = 0; j < adev->num_ip_blocks; j++) { 2003 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1; 2004 if (!adev->ip_blocks[i].status.late_initialized) 2005 continue; 2006 /* skip CG for VCE/UVD, it's handled specially */ 2007 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 2008 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE && 2009 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN && 2010 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG && 2011 adev->ip_blocks[i].version->funcs->set_powergating_state) { 2012 /* enable powergating to save power */ 2013 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev, 2014 state); 2015 if (r) { 2016 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n", 2017 adev->ip_blocks[i].version->funcs->name, r); 2018 return r; 2019 } 2020 } 2021 } 2022 return 0; 2023 } 2024 2025 static int amdgpu_device_enable_mgpu_fan_boost(void) 2026 { 2027 struct amdgpu_gpu_instance *gpu_ins; 2028 struct amdgpu_device *adev; 2029 int i, ret = 0; 2030 2031 mutex_lock(&mgpu_info.mutex); 2032 2033 /* 2034 * MGPU fan boost feature should be enabled 2035 * only when there are two or more dGPUs in 2036 * the system 2037 */ 2038 if (mgpu_info.num_dgpu < 2) 2039 goto out; 2040 2041 for (i = 0; i < mgpu_info.num_dgpu; i++) { 2042 gpu_ins = &(mgpu_info.gpu_ins[i]); 2043 adev = gpu_ins->adev; 2044 if (!(adev->flags & AMD_IS_APU) && 2045 !gpu_ins->mgpu_fan_enabled && 2046 adev->powerplay.pp_funcs && 2047 adev->powerplay.pp_funcs->enable_mgpu_fan_boost) { 2048 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev); 2049 if (ret) 2050 break; 2051 2052 gpu_ins->mgpu_fan_enabled = 1; 2053 } 2054 } 2055 2056 out: 2057 mutex_unlock(&mgpu_info.mutex); 2058 2059 return ret; 2060 } 2061 2062 /** 2063 * amdgpu_device_ip_late_init - run late init for hardware IPs 2064 * 2065 * @adev: amdgpu_device pointer 2066 * 2067 * Late initialization pass for hardware IPs. The list of all the hardware 2068 * IPs that make up the asic is walked and the late_init callbacks are run. 2069 * late_init covers any special initialization that an IP requires 2070 * after all of the have been initialized or something that needs to happen 2071 * late in the init process. 2072 * Returns 0 on success, negative error code on failure. 2073 */ 2074 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev) 2075 { 2076 struct amdgpu_gpu_instance *gpu_instance; 2077 int i = 0, r; 2078 2079 for (i = 0; i < adev->num_ip_blocks; i++) { 2080 if (!adev->ip_blocks[i].status.hw) 2081 continue; 2082 if (adev->ip_blocks[i].version->funcs->late_init) { 2083 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev); 2084 if (r) { 2085 DRM_ERROR("late_init of IP block <%s> failed %d\n", 2086 adev->ip_blocks[i].version->funcs->name, r); 2087 return r; 2088 } 2089 } 2090 adev->ip_blocks[i].status.late_initialized = true; 2091 } 2092 2093 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE); 2094 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE); 2095 2096 amdgpu_device_fill_reset_magic(adev); 2097 2098 r = amdgpu_device_enable_mgpu_fan_boost(); 2099 if (r) 2100 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r); 2101 2102 2103 if (adev->gmc.xgmi.num_physical_nodes > 1) { 2104 mutex_lock(&mgpu_info.mutex); 2105 2106 /* 2107 * Reset device p-state to low as this was booted with high. 2108 * 2109 * This should be performed only after all devices from the same 2110 * hive get initialized. 2111 * 2112 * However, it's unknown how many device in the hive in advance. 2113 * As this is counted one by one during devices initializations. 2114 * 2115 * So, we wait for all XGMI interlinked devices initialized. 2116 * This may bring some delays as those devices may come from 2117 * different hives. But that should be OK. 2118 */ 2119 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) { 2120 for (i = 0; i < mgpu_info.num_gpu; i++) { 2121 gpu_instance = &(mgpu_info.gpu_ins[i]); 2122 if (gpu_instance->adev->flags & AMD_IS_APU) 2123 continue; 2124 2125 r = amdgpu_xgmi_set_pstate(gpu_instance->adev, 0); 2126 if (r) { 2127 DRM_ERROR("pstate setting failed (%d).\n", r); 2128 break; 2129 } 2130 } 2131 } 2132 2133 mutex_unlock(&mgpu_info.mutex); 2134 } 2135 2136 return 0; 2137 } 2138 2139 /** 2140 * amdgpu_device_ip_fini - run fini for hardware IPs 2141 * 2142 * @adev: amdgpu_device pointer 2143 * 2144 * Main teardown pass for hardware IPs. The list of all the hardware 2145 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks 2146 * are run. hw_fini tears down the hardware associated with each IP 2147 * and sw_fini tears down any software state associated with each IP. 2148 * Returns 0 on success, negative error code on failure. 2149 */ 2150 static int amdgpu_device_ip_fini(struct amdgpu_device *adev) 2151 { 2152 int i, r; 2153 2154 amdgpu_ras_pre_fini(adev); 2155 2156 if (adev->gmc.xgmi.num_physical_nodes > 1) 2157 amdgpu_xgmi_remove_device(adev); 2158 2159 amdgpu_amdkfd_device_fini(adev); 2160 2161 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE); 2162 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE); 2163 2164 /* need to disable SMC first */ 2165 for (i = 0; i < adev->num_ip_blocks; i++) { 2166 if (!adev->ip_blocks[i].status.hw) 2167 continue; 2168 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) { 2169 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev); 2170 /* XXX handle errors */ 2171 if (r) { 2172 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", 2173 adev->ip_blocks[i].version->funcs->name, r); 2174 } 2175 adev->ip_blocks[i].status.hw = false; 2176 break; 2177 } 2178 } 2179 2180 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2181 if (!adev->ip_blocks[i].status.hw) 2182 continue; 2183 2184 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev); 2185 /* XXX handle errors */ 2186 if (r) { 2187 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", 2188 adev->ip_blocks[i].version->funcs->name, r); 2189 } 2190 2191 adev->ip_blocks[i].status.hw = false; 2192 } 2193 2194 2195 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2196 if (!adev->ip_blocks[i].status.sw) 2197 continue; 2198 2199 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { 2200 amdgpu_ucode_free_bo(adev); 2201 amdgpu_free_static_csa(&adev->virt.csa_obj); 2202 amdgpu_device_wb_fini(adev); 2203 amdgpu_device_vram_scratch_fini(adev); 2204 amdgpu_ib_pool_fini(adev); 2205 } 2206 2207 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev); 2208 /* XXX handle errors */ 2209 if (r) { 2210 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n", 2211 adev->ip_blocks[i].version->funcs->name, r); 2212 } 2213 adev->ip_blocks[i].status.sw = false; 2214 adev->ip_blocks[i].status.valid = false; 2215 } 2216 2217 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2218 if (!adev->ip_blocks[i].status.late_initialized) 2219 continue; 2220 if (adev->ip_blocks[i].version->funcs->late_fini) 2221 adev->ip_blocks[i].version->funcs->late_fini((void *)adev); 2222 adev->ip_blocks[i].status.late_initialized = false; 2223 } 2224 2225 amdgpu_ras_fini(adev); 2226 2227 if (amdgpu_sriov_vf(adev)) 2228 if (amdgpu_virt_release_full_gpu(adev, false)) 2229 DRM_ERROR("failed to release exclusive mode on fini\n"); 2230 2231 return 0; 2232 } 2233 2234 /** 2235 * amdgpu_device_delayed_init_work_handler - work handler for IB tests 2236 * 2237 * @work: work_struct. 2238 */ 2239 static void amdgpu_device_delayed_init_work_handler(struct work_struct *work) 2240 { 2241 struct amdgpu_device *adev = 2242 container_of(work, struct amdgpu_device, delayed_init_work.work); 2243 int r; 2244 2245 r = amdgpu_ib_ring_tests(adev); 2246 if (r) 2247 DRM_ERROR("ib ring test failed (%d).\n", r); 2248 } 2249 2250 static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work) 2251 { 2252 struct amdgpu_device *adev = 2253 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work); 2254 2255 mutex_lock(&adev->gfx.gfx_off_mutex); 2256 if (!adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) { 2257 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true)) 2258 adev->gfx.gfx_off_state = true; 2259 } 2260 mutex_unlock(&adev->gfx.gfx_off_mutex); 2261 } 2262 2263 /** 2264 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1) 2265 * 2266 * @adev: amdgpu_device pointer 2267 * 2268 * Main suspend function for hardware IPs. The list of all the hardware 2269 * IPs that make up the asic is walked, clockgating is disabled and the 2270 * suspend callbacks are run. suspend puts the hardware and software state 2271 * in each IP into a state suitable for suspend. 2272 * Returns 0 on success, negative error code on failure. 2273 */ 2274 static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev) 2275 { 2276 int i, r; 2277 2278 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE); 2279 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE); 2280 2281 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2282 if (!adev->ip_blocks[i].status.valid) 2283 continue; 2284 /* displays are handled separately */ 2285 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) { 2286 /* XXX handle errors */ 2287 r = adev->ip_blocks[i].version->funcs->suspend(adev); 2288 /* XXX handle errors */ 2289 if (r) { 2290 DRM_ERROR("suspend of IP block <%s> failed %d\n", 2291 adev->ip_blocks[i].version->funcs->name, r); 2292 return r; 2293 } 2294 adev->ip_blocks[i].status.hw = false; 2295 } 2296 } 2297 2298 return 0; 2299 } 2300 2301 /** 2302 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2) 2303 * 2304 * @adev: amdgpu_device pointer 2305 * 2306 * Main suspend function for hardware IPs. The list of all the hardware 2307 * IPs that make up the asic is walked, clockgating is disabled and the 2308 * suspend callbacks are run. suspend puts the hardware and software state 2309 * in each IP into a state suitable for suspend. 2310 * Returns 0 on success, negative error code on failure. 2311 */ 2312 static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev) 2313 { 2314 int i, r; 2315 2316 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2317 if (!adev->ip_blocks[i].status.valid) 2318 continue; 2319 /* displays are handled in phase1 */ 2320 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) 2321 continue; 2322 /* PSP lost connection when err_event_athub occurs */ 2323 if (amdgpu_ras_intr_triggered() && 2324 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) { 2325 adev->ip_blocks[i].status.hw = false; 2326 continue; 2327 } 2328 /* XXX handle errors */ 2329 r = adev->ip_blocks[i].version->funcs->suspend(adev); 2330 /* XXX handle errors */ 2331 if (r) { 2332 DRM_ERROR("suspend of IP block <%s> failed %d\n", 2333 adev->ip_blocks[i].version->funcs->name, r); 2334 } 2335 adev->ip_blocks[i].status.hw = false; 2336 /* handle putting the SMC in the appropriate state */ 2337 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) { 2338 if (is_support_sw_smu(adev)) { 2339 r = smu_set_mp1_state(&adev->smu, adev->mp1_state); 2340 } else if (adev->powerplay.pp_funcs && 2341 adev->powerplay.pp_funcs->set_mp1_state) { 2342 r = adev->powerplay.pp_funcs->set_mp1_state( 2343 adev->powerplay.pp_handle, 2344 adev->mp1_state); 2345 } 2346 if (r) { 2347 DRM_ERROR("SMC failed to set mp1 state %d, %d\n", 2348 adev->mp1_state, r); 2349 return r; 2350 } 2351 } 2352 2353 adev->ip_blocks[i].status.hw = false; 2354 } 2355 2356 return 0; 2357 } 2358 2359 /** 2360 * amdgpu_device_ip_suspend - run suspend for hardware IPs 2361 * 2362 * @adev: amdgpu_device pointer 2363 * 2364 * Main suspend function for hardware IPs. The list of all the hardware 2365 * IPs that make up the asic is walked, clockgating is disabled and the 2366 * suspend callbacks are run. suspend puts the hardware and software state 2367 * in each IP into a state suitable for suspend. 2368 * Returns 0 on success, negative error code on failure. 2369 */ 2370 int amdgpu_device_ip_suspend(struct amdgpu_device *adev) 2371 { 2372 int r; 2373 2374 if (amdgpu_sriov_vf(adev)) 2375 amdgpu_virt_request_full_gpu(adev, false); 2376 2377 r = amdgpu_device_ip_suspend_phase1(adev); 2378 if (r) 2379 return r; 2380 r = amdgpu_device_ip_suspend_phase2(adev); 2381 2382 if (amdgpu_sriov_vf(adev)) 2383 amdgpu_virt_release_full_gpu(adev, false); 2384 2385 return r; 2386 } 2387 2388 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev) 2389 { 2390 int i, r; 2391 2392 static enum amd_ip_block_type ip_order[] = { 2393 AMD_IP_BLOCK_TYPE_GMC, 2394 AMD_IP_BLOCK_TYPE_COMMON, 2395 AMD_IP_BLOCK_TYPE_PSP, 2396 AMD_IP_BLOCK_TYPE_IH, 2397 }; 2398 2399 for (i = 0; i < ARRAY_SIZE(ip_order); i++) { 2400 int j; 2401 struct amdgpu_ip_block *block; 2402 2403 for (j = 0; j < adev->num_ip_blocks; j++) { 2404 block = &adev->ip_blocks[j]; 2405 2406 block->status.hw = false; 2407 if (block->version->type != ip_order[i] || 2408 !block->status.valid) 2409 continue; 2410 2411 r = block->version->funcs->hw_init(adev); 2412 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded"); 2413 if (r) 2414 return r; 2415 block->status.hw = true; 2416 } 2417 } 2418 2419 return 0; 2420 } 2421 2422 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev) 2423 { 2424 int i, r; 2425 2426 static enum amd_ip_block_type ip_order[] = { 2427 AMD_IP_BLOCK_TYPE_SMC, 2428 AMD_IP_BLOCK_TYPE_DCE, 2429 AMD_IP_BLOCK_TYPE_GFX, 2430 AMD_IP_BLOCK_TYPE_SDMA, 2431 AMD_IP_BLOCK_TYPE_UVD, 2432 AMD_IP_BLOCK_TYPE_VCE 2433 }; 2434 2435 for (i = 0; i < ARRAY_SIZE(ip_order); i++) { 2436 int j; 2437 struct amdgpu_ip_block *block; 2438 2439 for (j = 0; j < adev->num_ip_blocks; j++) { 2440 block = &adev->ip_blocks[j]; 2441 2442 if (block->version->type != ip_order[i] || 2443 !block->status.valid || 2444 block->status.hw) 2445 continue; 2446 2447 r = block->version->funcs->hw_init(adev); 2448 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded"); 2449 if (r) 2450 return r; 2451 block->status.hw = true; 2452 } 2453 } 2454 2455 return 0; 2456 } 2457 2458 /** 2459 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs 2460 * 2461 * @adev: amdgpu_device pointer 2462 * 2463 * First resume function for hardware IPs. The list of all the hardware 2464 * IPs that make up the asic is walked and the resume callbacks are run for 2465 * COMMON, GMC, and IH. resume puts the hardware into a functional state 2466 * after a suspend and updates the software state as necessary. This 2467 * function is also used for restoring the GPU after a GPU reset. 2468 * Returns 0 on success, negative error code on failure. 2469 */ 2470 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev) 2471 { 2472 int i, r; 2473 2474 for (i = 0; i < adev->num_ip_blocks; i++) { 2475 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw) 2476 continue; 2477 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 2478 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 2479 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) { 2480 2481 r = adev->ip_blocks[i].version->funcs->resume(adev); 2482 if (r) { 2483 DRM_ERROR("resume of IP block <%s> failed %d\n", 2484 adev->ip_blocks[i].version->funcs->name, r); 2485 return r; 2486 } 2487 adev->ip_blocks[i].status.hw = true; 2488 } 2489 } 2490 2491 return 0; 2492 } 2493 2494 /** 2495 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs 2496 * 2497 * @adev: amdgpu_device pointer 2498 * 2499 * First resume function for hardware IPs. The list of all the hardware 2500 * IPs that make up the asic is walked and the resume callbacks are run for 2501 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a 2502 * functional state after a suspend and updates the software state as 2503 * necessary. This function is also used for restoring the GPU after a GPU 2504 * reset. 2505 * Returns 0 on success, negative error code on failure. 2506 */ 2507 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev) 2508 { 2509 int i, r; 2510 2511 for (i = 0; i < adev->num_ip_blocks; i++) { 2512 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw) 2513 continue; 2514 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 2515 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 2516 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH || 2517 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) 2518 continue; 2519 r = adev->ip_blocks[i].version->funcs->resume(adev); 2520 if (r) { 2521 DRM_ERROR("resume of IP block <%s> failed %d\n", 2522 adev->ip_blocks[i].version->funcs->name, r); 2523 return r; 2524 } 2525 adev->ip_blocks[i].status.hw = true; 2526 } 2527 2528 return 0; 2529 } 2530 2531 /** 2532 * amdgpu_device_ip_resume - run resume for hardware IPs 2533 * 2534 * @adev: amdgpu_device pointer 2535 * 2536 * Main resume function for hardware IPs. The hardware IPs 2537 * are split into two resume functions because they are 2538 * are also used in in recovering from a GPU reset and some additional 2539 * steps need to be take between them. In this case (S3/S4) they are 2540 * run sequentially. 2541 * Returns 0 on success, negative error code on failure. 2542 */ 2543 static int amdgpu_device_ip_resume(struct amdgpu_device *adev) 2544 { 2545 int r; 2546 2547 r = amdgpu_device_ip_resume_phase1(adev); 2548 if (r) 2549 return r; 2550 2551 r = amdgpu_device_fw_loading(adev); 2552 if (r) 2553 return r; 2554 2555 r = amdgpu_device_ip_resume_phase2(adev); 2556 2557 return r; 2558 } 2559 2560 /** 2561 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV 2562 * 2563 * @adev: amdgpu_device pointer 2564 * 2565 * Query the VBIOS data tables to determine if the board supports SR-IOV. 2566 */ 2567 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev) 2568 { 2569 if (amdgpu_sriov_vf(adev)) { 2570 if (adev->is_atom_fw) { 2571 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev)) 2572 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; 2573 } else { 2574 if (amdgpu_atombios_has_gpu_virtualization_table(adev)) 2575 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; 2576 } 2577 2578 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS)) 2579 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0); 2580 } 2581 } 2582 2583 /** 2584 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic 2585 * 2586 * @asic_type: AMD asic type 2587 * 2588 * Check if there is DC (new modesetting infrastructre) support for an asic. 2589 * returns true if DC has support, false if not. 2590 */ 2591 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type) 2592 { 2593 switch (asic_type) { 2594 #if defined(CONFIG_DRM_AMD_DC) 2595 case CHIP_BONAIRE: 2596 case CHIP_KAVERI: 2597 case CHIP_KABINI: 2598 case CHIP_MULLINS: 2599 /* 2600 * We have systems in the wild with these ASICs that require 2601 * LVDS and VGA support which is not supported with DC. 2602 * 2603 * Fallback to the non-DC driver here by default so as not to 2604 * cause regressions. 2605 */ 2606 return amdgpu_dc > 0; 2607 case CHIP_HAWAII: 2608 case CHIP_CARRIZO: 2609 case CHIP_STONEY: 2610 case CHIP_POLARIS10: 2611 case CHIP_POLARIS11: 2612 case CHIP_POLARIS12: 2613 case CHIP_VEGAM: 2614 case CHIP_TONGA: 2615 case CHIP_FIJI: 2616 case CHIP_VEGA10: 2617 case CHIP_VEGA12: 2618 case CHIP_VEGA20: 2619 #if defined(CONFIG_DRM_AMD_DC_DCN) 2620 case CHIP_RAVEN: 2621 case CHIP_NAVI10: 2622 case CHIP_NAVI14: 2623 case CHIP_NAVI12: 2624 case CHIP_RENOIR: 2625 #endif 2626 return amdgpu_dc != 0; 2627 #endif 2628 default: 2629 return false; 2630 } 2631 } 2632 2633 /** 2634 * amdgpu_device_has_dc_support - check if dc is supported 2635 * 2636 * @adev: amdgpu_device_pointer 2637 * 2638 * Returns true for supported, false for not supported 2639 */ 2640 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev) 2641 { 2642 if (amdgpu_sriov_vf(adev)) 2643 return false; 2644 2645 return amdgpu_device_asic_has_dc_support(adev->asic_type); 2646 } 2647 2648 2649 static void amdgpu_device_xgmi_reset_func(struct work_struct *__work) 2650 { 2651 struct amdgpu_device *adev = 2652 container_of(__work, struct amdgpu_device, xgmi_reset_work); 2653 2654 adev->asic_reset_res = amdgpu_asic_reset(adev); 2655 if (adev->asic_reset_res) 2656 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s", 2657 adev->asic_reset_res, adev->ddev->unique); 2658 } 2659 2660 static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev) 2661 { 2662 char *input = amdgpu_lockup_timeout; 2663 char *timeout_setting = NULL; 2664 int index = 0; 2665 long timeout; 2666 int ret = 0; 2667 2668 /* 2669 * By default timeout for non compute jobs is 10000. 2670 * And there is no timeout enforced on compute jobs. 2671 * In SR-IOV or passthrough mode, timeout for compute 2672 * jobs are 10000 by default. 2673 */ 2674 adev->gfx_timeout = msecs_to_jiffies(10000); 2675 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout; 2676 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev)) 2677 adev->compute_timeout = adev->gfx_timeout; 2678 else 2679 adev->compute_timeout = MAX_SCHEDULE_TIMEOUT; 2680 2681 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) { 2682 while ((timeout_setting = strsep(&input, ",")) && 2683 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) { 2684 ret = kstrtol(timeout_setting, 0, &timeout); 2685 if (ret) 2686 return ret; 2687 2688 if (timeout == 0) { 2689 index++; 2690 continue; 2691 } else if (timeout < 0) { 2692 timeout = MAX_SCHEDULE_TIMEOUT; 2693 } else { 2694 timeout = msecs_to_jiffies(timeout); 2695 } 2696 2697 switch (index++) { 2698 case 0: 2699 adev->gfx_timeout = timeout; 2700 break; 2701 case 1: 2702 adev->compute_timeout = timeout; 2703 break; 2704 case 2: 2705 adev->sdma_timeout = timeout; 2706 break; 2707 case 3: 2708 adev->video_timeout = timeout; 2709 break; 2710 default: 2711 break; 2712 } 2713 } 2714 /* 2715 * There is only one value specified and 2716 * it should apply to all non-compute jobs. 2717 */ 2718 if (index == 1) { 2719 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout; 2720 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev)) 2721 adev->compute_timeout = adev->gfx_timeout; 2722 } 2723 } 2724 2725 return ret; 2726 } 2727 2728 /** 2729 * amdgpu_device_init - initialize the driver 2730 * 2731 * @adev: amdgpu_device pointer 2732 * @ddev: drm dev pointer 2733 * @pdev: pci dev pointer 2734 * @flags: driver flags 2735 * 2736 * Initializes the driver info and hw (all asics). 2737 * Returns 0 for success or an error on failure. 2738 * Called at driver startup. 2739 */ 2740 int amdgpu_device_init(struct amdgpu_device *adev, 2741 struct drm_device *ddev, 2742 struct pci_dev *pdev, 2743 uint32_t flags) 2744 { 2745 int r, i; 2746 bool boco = false; 2747 u32 max_MBps; 2748 2749 adev->shutdown = false; 2750 adev->dev = &pdev->dev; 2751 adev->ddev = ddev; 2752 adev->pdev = pdev; 2753 adev->flags = flags; 2754 2755 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST) 2756 adev->asic_type = amdgpu_force_asic_type; 2757 else 2758 adev->asic_type = flags & AMD_ASIC_MASK; 2759 2760 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT; 2761 if (amdgpu_emu_mode == 1) 2762 adev->usec_timeout *= 2; 2763 adev->gmc.gart_size = 512 * 1024 * 1024; 2764 adev->accel_working = false; 2765 adev->num_rings = 0; 2766 adev->mman.buffer_funcs = NULL; 2767 adev->mman.buffer_funcs_ring = NULL; 2768 adev->vm_manager.vm_pte_funcs = NULL; 2769 adev->vm_manager.vm_pte_num_rqs = 0; 2770 adev->gmc.gmc_funcs = NULL; 2771 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS); 2772 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); 2773 2774 adev->smc_rreg = &amdgpu_invalid_rreg; 2775 adev->smc_wreg = &amdgpu_invalid_wreg; 2776 adev->pcie_rreg = &amdgpu_invalid_rreg; 2777 adev->pcie_wreg = &amdgpu_invalid_wreg; 2778 adev->pciep_rreg = &amdgpu_invalid_rreg; 2779 adev->pciep_wreg = &amdgpu_invalid_wreg; 2780 adev->pcie_rreg64 = &amdgpu_invalid_rreg64; 2781 adev->pcie_wreg64 = &amdgpu_invalid_wreg64; 2782 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg; 2783 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg; 2784 adev->didt_rreg = &amdgpu_invalid_rreg; 2785 adev->didt_wreg = &amdgpu_invalid_wreg; 2786 adev->gc_cac_rreg = &amdgpu_invalid_rreg; 2787 adev->gc_cac_wreg = &amdgpu_invalid_wreg; 2788 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg; 2789 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg; 2790 2791 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n", 2792 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device, 2793 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision); 2794 2795 /* mutex initialization are all done here so we 2796 * can recall function without having locking issues */ 2797 atomic_set(&adev->irq.ih.lock, 0); 2798 mutex_init(&adev->firmware.mutex); 2799 mutex_init(&adev->pm.mutex); 2800 mutex_init(&adev->gfx.gpu_clock_mutex); 2801 mutex_init(&adev->srbm_mutex); 2802 mutex_init(&adev->gfx.pipe_reserve_mutex); 2803 mutex_init(&adev->gfx.gfx_off_mutex); 2804 mutex_init(&adev->grbm_idx_mutex); 2805 mutex_init(&adev->mn_lock); 2806 mutex_init(&adev->virt.vf_errors.lock); 2807 hash_init(adev->mn_hash); 2808 mutex_init(&adev->lock_reset); 2809 mutex_init(&adev->virt.dpm_mutex); 2810 mutex_init(&adev->psp.mutex); 2811 2812 r = amdgpu_device_check_arguments(adev); 2813 if (r) 2814 return r; 2815 2816 spin_lock_init(&adev->mmio_idx_lock); 2817 spin_lock_init(&adev->smc_idx_lock); 2818 spin_lock_init(&adev->pcie_idx_lock); 2819 spin_lock_init(&adev->uvd_ctx_idx_lock); 2820 spin_lock_init(&adev->didt_idx_lock); 2821 spin_lock_init(&adev->gc_cac_idx_lock); 2822 spin_lock_init(&adev->se_cac_idx_lock); 2823 spin_lock_init(&adev->audio_endpt_idx_lock); 2824 spin_lock_init(&adev->mm_stats.lock); 2825 2826 INIT_LIST_HEAD(&adev->shadow_list); 2827 mutex_init(&adev->shadow_list_lock); 2828 2829 INIT_LIST_HEAD(&adev->ring_lru_list); 2830 spin_lock_init(&adev->ring_lru_list_lock); 2831 2832 INIT_DELAYED_WORK(&adev->delayed_init_work, 2833 amdgpu_device_delayed_init_work_handler); 2834 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work, 2835 amdgpu_device_delay_enable_gfx_off); 2836 2837 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func); 2838 2839 adev->gfx.gfx_off_req_count = 1; 2840 adev->pm.ac_power = power_supply_is_system_supplied() > 0 ? true : false; 2841 2842 /* Registers mapping */ 2843 /* TODO: block userspace mapping of io register */ 2844 if (adev->asic_type >= CHIP_BONAIRE) { 2845 adev->rmmio_base = pci_resource_start(adev->pdev, 5); 2846 adev->rmmio_size = pci_resource_len(adev->pdev, 5); 2847 } else { 2848 adev->rmmio_base = pci_resource_start(adev->pdev, 2); 2849 adev->rmmio_size = pci_resource_len(adev->pdev, 2); 2850 } 2851 2852 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size); 2853 if (adev->rmmio == NULL) { 2854 return -ENOMEM; 2855 } 2856 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base); 2857 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size); 2858 2859 /* io port mapping */ 2860 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 2861 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) { 2862 adev->rio_mem_size = pci_resource_len(adev->pdev, i); 2863 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size); 2864 break; 2865 } 2866 } 2867 if (adev->rio_mem == NULL) 2868 DRM_INFO("PCI I/O BAR is not found.\n"); 2869 2870 /* enable PCIE atomic ops */ 2871 r = pci_enable_atomic_ops_to_root(adev->pdev, 2872 PCI_EXP_DEVCAP2_ATOMIC_COMP32 | 2873 PCI_EXP_DEVCAP2_ATOMIC_COMP64); 2874 if (r) { 2875 adev->have_atomics_support = false; 2876 DRM_INFO("PCIE atomic ops is not supported\n"); 2877 } else { 2878 adev->have_atomics_support = true; 2879 } 2880 2881 amdgpu_device_get_pcie_info(adev); 2882 2883 if (amdgpu_mcbp) 2884 DRM_INFO("MCBP is enabled\n"); 2885 2886 if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10) 2887 adev->enable_mes = true; 2888 2889 if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10) { 2890 r = amdgpu_discovery_init(adev); 2891 if (r) { 2892 dev_err(adev->dev, "amdgpu_discovery_init failed\n"); 2893 return r; 2894 } 2895 } 2896 2897 /* early init functions */ 2898 r = amdgpu_device_ip_early_init(adev); 2899 if (r) 2900 return r; 2901 2902 r = amdgpu_device_get_job_timeout_settings(adev); 2903 if (r) { 2904 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n"); 2905 return r; 2906 } 2907 2908 /* doorbell bar mapping and doorbell index init*/ 2909 amdgpu_device_doorbell_init(adev); 2910 2911 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */ 2912 /* this will fail for cards that aren't VGA class devices, just 2913 * ignore it */ 2914 vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode); 2915 2916 if (amdgpu_device_supports_boco(ddev)) 2917 boco = true; 2918 if (amdgpu_has_atpx() && 2919 (amdgpu_is_atpx_hybrid() || 2920 amdgpu_has_atpx_dgpu_power_cntl()) && 2921 !pci_is_thunderbolt_attached(adev->pdev)) 2922 vga_switcheroo_register_client(adev->pdev, 2923 &amdgpu_switcheroo_ops, boco); 2924 if (boco) 2925 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain); 2926 2927 if (amdgpu_emu_mode == 1) { 2928 /* post the asic on emulation mode */ 2929 emu_soc_asic_init(adev); 2930 goto fence_driver_init; 2931 } 2932 2933 /* detect if we are with an SRIOV vbios */ 2934 amdgpu_device_detect_sriov_bios(adev); 2935 2936 /* check if we need to reset the asic 2937 * E.g., driver was not cleanly unloaded previously, etc. 2938 */ 2939 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) { 2940 r = amdgpu_asic_reset(adev); 2941 if (r) { 2942 dev_err(adev->dev, "asic reset on init failed\n"); 2943 goto failed; 2944 } 2945 } 2946 2947 /* Post card if necessary */ 2948 if (amdgpu_device_need_post(adev)) { 2949 if (!adev->bios) { 2950 dev_err(adev->dev, "no vBIOS found\n"); 2951 r = -EINVAL; 2952 goto failed; 2953 } 2954 DRM_INFO("GPU posting now...\n"); 2955 r = amdgpu_atom_asic_init(adev->mode_info.atom_context); 2956 if (r) { 2957 dev_err(adev->dev, "gpu post error!\n"); 2958 goto failed; 2959 } 2960 } 2961 2962 if (adev->is_atom_fw) { 2963 /* Initialize clocks */ 2964 r = amdgpu_atomfirmware_get_clock_info(adev); 2965 if (r) { 2966 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n"); 2967 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0); 2968 goto failed; 2969 } 2970 } else { 2971 /* Initialize clocks */ 2972 r = amdgpu_atombios_get_clock_info(adev); 2973 if (r) { 2974 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n"); 2975 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0); 2976 goto failed; 2977 } 2978 /* init i2c buses */ 2979 if (!amdgpu_device_has_dc_support(adev)) 2980 amdgpu_atombios_i2c_init(adev); 2981 } 2982 2983 fence_driver_init: 2984 /* Fence driver */ 2985 r = amdgpu_fence_driver_init(adev); 2986 if (r) { 2987 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n"); 2988 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0); 2989 goto failed; 2990 } 2991 2992 /* init the mode config */ 2993 drm_mode_config_init(adev->ddev); 2994 2995 r = amdgpu_device_ip_init(adev); 2996 if (r) { 2997 /* failed in exclusive mode due to timeout */ 2998 if (amdgpu_sriov_vf(adev) && 2999 !amdgpu_sriov_runtime(adev) && 3000 amdgpu_virt_mmio_blocked(adev) && 3001 !amdgpu_virt_wait_reset(adev)) { 3002 dev_err(adev->dev, "VF exclusive mode timeout\n"); 3003 /* Don't send request since VF is inactive. */ 3004 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME; 3005 adev->virt.ops = NULL; 3006 r = -EAGAIN; 3007 goto failed; 3008 } 3009 dev_err(adev->dev, "amdgpu_device_ip_init failed\n"); 3010 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0); 3011 if (amdgpu_virt_request_full_gpu(adev, false)) 3012 amdgpu_virt_release_full_gpu(adev, false); 3013 goto failed; 3014 } 3015 3016 adev->accel_working = true; 3017 3018 amdgpu_vm_check_compute_bug(adev); 3019 3020 /* Initialize the buffer migration limit. */ 3021 if (amdgpu_moverate >= 0) 3022 max_MBps = amdgpu_moverate; 3023 else 3024 max_MBps = 8; /* Allow 8 MB/s. */ 3025 /* Get a log2 for easy divisions. */ 3026 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps)); 3027 3028 amdgpu_fbdev_init(adev); 3029 3030 if (amdgpu_sriov_vf(adev) && amdgim_is_hwperf(adev)) 3031 amdgpu_pm_virt_sysfs_init(adev); 3032 3033 r = amdgpu_pm_sysfs_init(adev); 3034 if (r) 3035 DRM_ERROR("registering pm debugfs failed (%d).\n", r); 3036 3037 r = amdgpu_ucode_sysfs_init(adev); 3038 if (r) 3039 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r); 3040 3041 r = amdgpu_debugfs_gem_init(adev); 3042 if (r) 3043 DRM_ERROR("registering gem debugfs failed (%d).\n", r); 3044 3045 r = amdgpu_debugfs_regs_init(adev); 3046 if (r) 3047 DRM_ERROR("registering register debugfs failed (%d).\n", r); 3048 3049 r = amdgpu_debugfs_firmware_init(adev); 3050 if (r) 3051 DRM_ERROR("registering firmware debugfs failed (%d).\n", r); 3052 3053 r = amdgpu_debugfs_init(adev); 3054 if (r) 3055 DRM_ERROR("Creating debugfs files failed (%d).\n", r); 3056 3057 if ((amdgpu_testing & 1)) { 3058 if (adev->accel_working) 3059 amdgpu_test_moves(adev); 3060 else 3061 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n"); 3062 } 3063 if (amdgpu_benchmarking) { 3064 if (adev->accel_working) 3065 amdgpu_benchmark(adev, amdgpu_benchmarking); 3066 else 3067 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n"); 3068 } 3069 3070 /* 3071 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost. 3072 * Otherwise the mgpu fan boost feature will be skipped due to the 3073 * gpu instance is counted less. 3074 */ 3075 amdgpu_register_gpu_instance(adev); 3076 3077 /* enable clockgating, etc. after ib tests, etc. since some blocks require 3078 * explicit gating rather than handling it automatically. 3079 */ 3080 r = amdgpu_device_ip_late_init(adev); 3081 if (r) { 3082 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n"); 3083 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r); 3084 goto failed; 3085 } 3086 3087 /* must succeed. */ 3088 amdgpu_ras_resume(adev); 3089 3090 queue_delayed_work(system_wq, &adev->delayed_init_work, 3091 msecs_to_jiffies(AMDGPU_RESUME_MS)); 3092 3093 r = device_create_file(adev->dev, &dev_attr_pcie_replay_count); 3094 if (r) { 3095 dev_err(adev->dev, "Could not create pcie_replay_count"); 3096 return r; 3097 } 3098 3099 if (IS_ENABLED(CONFIG_PERF_EVENTS)) 3100 r = amdgpu_pmu_init(adev); 3101 if (r) 3102 dev_err(adev->dev, "amdgpu_pmu_init failed\n"); 3103 3104 return 0; 3105 3106 failed: 3107 amdgpu_vf_error_trans_all(adev); 3108 if (boco) 3109 vga_switcheroo_fini_domain_pm_ops(adev->dev); 3110 3111 return r; 3112 } 3113 3114 /** 3115 * amdgpu_device_fini - tear down the driver 3116 * 3117 * @adev: amdgpu_device pointer 3118 * 3119 * Tear down the driver info (all asics). 3120 * Called at driver shutdown. 3121 */ 3122 void amdgpu_device_fini(struct amdgpu_device *adev) 3123 { 3124 int r; 3125 3126 DRM_INFO("amdgpu: finishing device.\n"); 3127 flush_delayed_work(&adev->delayed_init_work); 3128 adev->shutdown = true; 3129 3130 /* disable all interrupts */ 3131 amdgpu_irq_disable_all(adev); 3132 if (adev->mode_info.mode_config_initialized){ 3133 if (!amdgpu_device_has_dc_support(adev)) 3134 drm_helper_force_disable_all(adev->ddev); 3135 else 3136 drm_atomic_helper_shutdown(adev->ddev); 3137 } 3138 amdgpu_fence_driver_fini(adev); 3139 amdgpu_pm_sysfs_fini(adev); 3140 amdgpu_fbdev_fini(adev); 3141 r = amdgpu_device_ip_fini(adev); 3142 if (adev->firmware.gpu_info_fw) { 3143 release_firmware(adev->firmware.gpu_info_fw); 3144 adev->firmware.gpu_info_fw = NULL; 3145 } 3146 adev->accel_working = false; 3147 /* free i2c buses */ 3148 if (!amdgpu_device_has_dc_support(adev)) 3149 amdgpu_i2c_fini(adev); 3150 3151 if (amdgpu_emu_mode != 1) 3152 amdgpu_atombios_fini(adev); 3153 3154 kfree(adev->bios); 3155 adev->bios = NULL; 3156 if (amdgpu_has_atpx() && 3157 (amdgpu_is_atpx_hybrid() || 3158 amdgpu_has_atpx_dgpu_power_cntl()) && 3159 !pci_is_thunderbolt_attached(adev->pdev)) 3160 vga_switcheroo_unregister_client(adev->pdev); 3161 if (amdgpu_device_supports_boco(adev->ddev)) 3162 vga_switcheroo_fini_domain_pm_ops(adev->dev); 3163 vga_client_register(adev->pdev, NULL, NULL, NULL); 3164 if (adev->rio_mem) 3165 pci_iounmap(adev->pdev, adev->rio_mem); 3166 adev->rio_mem = NULL; 3167 iounmap(adev->rmmio); 3168 adev->rmmio = NULL; 3169 amdgpu_device_doorbell_fini(adev); 3170 if (amdgpu_sriov_vf(adev) && amdgim_is_hwperf(adev)) 3171 amdgpu_pm_virt_sysfs_fini(adev); 3172 3173 amdgpu_debugfs_regs_cleanup(adev); 3174 device_remove_file(adev->dev, &dev_attr_pcie_replay_count); 3175 amdgpu_ucode_sysfs_fini(adev); 3176 if (IS_ENABLED(CONFIG_PERF_EVENTS)) 3177 amdgpu_pmu_fini(adev); 3178 amdgpu_debugfs_preempt_cleanup(adev); 3179 if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10) 3180 amdgpu_discovery_fini(adev); 3181 } 3182 3183 3184 /* 3185 * Suspend & resume. 3186 */ 3187 /** 3188 * amdgpu_device_suspend - initiate device suspend 3189 * 3190 * @dev: drm dev pointer 3191 * @suspend: suspend state 3192 * @fbcon : notify the fbdev of suspend 3193 * 3194 * Puts the hw in the suspend state (all asics). 3195 * Returns 0 for success or an error on failure. 3196 * Called at driver suspend. 3197 */ 3198 int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon) 3199 { 3200 struct amdgpu_device *adev; 3201 struct drm_crtc *crtc; 3202 struct drm_connector *connector; 3203 struct drm_connector_list_iter iter; 3204 int r; 3205 3206 if (dev == NULL || dev->dev_private == NULL) { 3207 return -ENODEV; 3208 } 3209 3210 adev = dev->dev_private; 3211 3212 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 3213 return 0; 3214 3215 adev->in_suspend = true; 3216 drm_kms_helper_poll_disable(dev); 3217 3218 if (fbcon) 3219 amdgpu_fbdev_set_suspend(adev, 1); 3220 3221 cancel_delayed_work_sync(&adev->delayed_init_work); 3222 3223 if (!amdgpu_device_has_dc_support(adev)) { 3224 /* turn off display hw */ 3225 drm_modeset_lock_all(dev); 3226 drm_connector_list_iter_begin(dev, &iter); 3227 drm_for_each_connector_iter(connector, &iter) 3228 drm_helper_connector_dpms(connector, 3229 DRM_MODE_DPMS_OFF); 3230 drm_connector_list_iter_end(&iter); 3231 drm_modeset_unlock_all(dev); 3232 /* unpin the front buffers and cursors */ 3233 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 3234 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 3235 struct drm_framebuffer *fb = crtc->primary->fb; 3236 struct amdgpu_bo *robj; 3237 3238 if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) { 3239 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo); 3240 r = amdgpu_bo_reserve(aobj, true); 3241 if (r == 0) { 3242 amdgpu_bo_unpin(aobj); 3243 amdgpu_bo_unreserve(aobj); 3244 } 3245 } 3246 3247 if (fb == NULL || fb->obj[0] == NULL) { 3248 continue; 3249 } 3250 robj = gem_to_amdgpu_bo(fb->obj[0]); 3251 /* don't unpin kernel fb objects */ 3252 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) { 3253 r = amdgpu_bo_reserve(robj, true); 3254 if (r == 0) { 3255 amdgpu_bo_unpin(robj); 3256 amdgpu_bo_unreserve(robj); 3257 } 3258 } 3259 } 3260 } 3261 3262 amdgpu_amdkfd_suspend(adev); 3263 3264 amdgpu_ras_suspend(adev); 3265 3266 r = amdgpu_device_ip_suspend_phase1(adev); 3267 3268 /* evict vram memory */ 3269 amdgpu_bo_evict_vram(adev); 3270 3271 amdgpu_fence_driver_suspend(adev); 3272 3273 r = amdgpu_device_ip_suspend_phase2(adev); 3274 3275 /* evict remaining vram memory 3276 * This second call to evict vram is to evict the gart page table 3277 * using the CPU. 3278 */ 3279 amdgpu_bo_evict_vram(adev); 3280 3281 if (suspend) { 3282 pci_save_state(dev->pdev); 3283 /* Shut down the device */ 3284 pci_disable_device(dev->pdev); 3285 pci_set_power_state(dev->pdev, PCI_D3hot); 3286 } 3287 3288 return 0; 3289 } 3290 3291 /** 3292 * amdgpu_device_resume - initiate device resume 3293 * 3294 * @dev: drm dev pointer 3295 * @resume: resume state 3296 * @fbcon : notify the fbdev of resume 3297 * 3298 * Bring the hw back to operating state (all asics). 3299 * Returns 0 for success or an error on failure. 3300 * Called at driver resume. 3301 */ 3302 int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon) 3303 { 3304 struct drm_connector *connector; 3305 struct drm_connector_list_iter iter; 3306 struct amdgpu_device *adev = dev->dev_private; 3307 struct drm_crtc *crtc; 3308 int r = 0; 3309 3310 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 3311 return 0; 3312 3313 if (resume) { 3314 pci_set_power_state(dev->pdev, PCI_D0); 3315 pci_restore_state(dev->pdev); 3316 r = pci_enable_device(dev->pdev); 3317 if (r) 3318 return r; 3319 } 3320 3321 /* post card */ 3322 if (amdgpu_device_need_post(adev)) { 3323 r = amdgpu_atom_asic_init(adev->mode_info.atom_context); 3324 if (r) 3325 DRM_ERROR("amdgpu asic init failed\n"); 3326 } 3327 3328 r = amdgpu_device_ip_resume(adev); 3329 if (r) { 3330 DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r); 3331 return r; 3332 } 3333 amdgpu_fence_driver_resume(adev); 3334 3335 3336 r = amdgpu_device_ip_late_init(adev); 3337 if (r) 3338 return r; 3339 3340 queue_delayed_work(system_wq, &adev->delayed_init_work, 3341 msecs_to_jiffies(AMDGPU_RESUME_MS)); 3342 3343 if (!amdgpu_device_has_dc_support(adev)) { 3344 /* pin cursors */ 3345 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 3346 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 3347 3348 if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) { 3349 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo); 3350 r = amdgpu_bo_reserve(aobj, true); 3351 if (r == 0) { 3352 r = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM); 3353 if (r != 0) 3354 DRM_ERROR("Failed to pin cursor BO (%d)\n", r); 3355 amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj); 3356 amdgpu_bo_unreserve(aobj); 3357 } 3358 } 3359 } 3360 } 3361 r = amdgpu_amdkfd_resume(adev); 3362 if (r) 3363 return r; 3364 3365 /* Make sure IB tests flushed */ 3366 flush_delayed_work(&adev->delayed_init_work); 3367 3368 /* blat the mode back in */ 3369 if (fbcon) { 3370 if (!amdgpu_device_has_dc_support(adev)) { 3371 /* pre DCE11 */ 3372 drm_helper_resume_force_mode(dev); 3373 3374 /* turn on display hw */ 3375 drm_modeset_lock_all(dev); 3376 3377 drm_connector_list_iter_begin(dev, &iter); 3378 drm_for_each_connector_iter(connector, &iter) 3379 drm_helper_connector_dpms(connector, 3380 DRM_MODE_DPMS_ON); 3381 drm_connector_list_iter_end(&iter); 3382 3383 drm_modeset_unlock_all(dev); 3384 } 3385 amdgpu_fbdev_set_suspend(adev, 0); 3386 } 3387 3388 drm_kms_helper_poll_enable(dev); 3389 3390 amdgpu_ras_resume(adev); 3391 3392 /* 3393 * Most of the connector probing functions try to acquire runtime pm 3394 * refs to ensure that the GPU is powered on when connector polling is 3395 * performed. Since we're calling this from a runtime PM callback, 3396 * trying to acquire rpm refs will cause us to deadlock. 3397 * 3398 * Since we're guaranteed to be holding the rpm lock, it's safe to 3399 * temporarily disable the rpm helpers so this doesn't deadlock us. 3400 */ 3401 #ifdef CONFIG_PM 3402 dev->dev->power.disable_depth++; 3403 #endif 3404 if (!amdgpu_device_has_dc_support(adev)) 3405 drm_helper_hpd_irq_event(dev); 3406 else 3407 drm_kms_helper_hotplug_event(dev); 3408 #ifdef CONFIG_PM 3409 dev->dev->power.disable_depth--; 3410 #endif 3411 adev->in_suspend = false; 3412 3413 return 0; 3414 } 3415 3416 /** 3417 * amdgpu_device_ip_check_soft_reset - did soft reset succeed 3418 * 3419 * @adev: amdgpu_device pointer 3420 * 3421 * The list of all the hardware IPs that make up the asic is walked and 3422 * the check_soft_reset callbacks are run. check_soft_reset determines 3423 * if the asic is still hung or not. 3424 * Returns true if any of the IPs are still in a hung state, false if not. 3425 */ 3426 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev) 3427 { 3428 int i; 3429 bool asic_hang = false; 3430 3431 if (amdgpu_sriov_vf(adev)) 3432 return true; 3433 3434 if (amdgpu_asic_need_full_reset(adev)) 3435 return true; 3436 3437 for (i = 0; i < adev->num_ip_blocks; i++) { 3438 if (!adev->ip_blocks[i].status.valid) 3439 continue; 3440 if (adev->ip_blocks[i].version->funcs->check_soft_reset) 3441 adev->ip_blocks[i].status.hang = 3442 adev->ip_blocks[i].version->funcs->check_soft_reset(adev); 3443 if (adev->ip_blocks[i].status.hang) { 3444 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name); 3445 asic_hang = true; 3446 } 3447 } 3448 return asic_hang; 3449 } 3450 3451 /** 3452 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset 3453 * 3454 * @adev: amdgpu_device pointer 3455 * 3456 * The list of all the hardware IPs that make up the asic is walked and the 3457 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset 3458 * handles any IP specific hardware or software state changes that are 3459 * necessary for a soft reset to succeed. 3460 * Returns 0 on success, negative error code on failure. 3461 */ 3462 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev) 3463 { 3464 int i, r = 0; 3465 3466 for (i = 0; i < adev->num_ip_blocks; i++) { 3467 if (!adev->ip_blocks[i].status.valid) 3468 continue; 3469 if (adev->ip_blocks[i].status.hang && 3470 adev->ip_blocks[i].version->funcs->pre_soft_reset) { 3471 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev); 3472 if (r) 3473 return r; 3474 } 3475 } 3476 3477 return 0; 3478 } 3479 3480 /** 3481 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed 3482 * 3483 * @adev: amdgpu_device pointer 3484 * 3485 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu 3486 * reset is necessary to recover. 3487 * Returns true if a full asic reset is required, false if not. 3488 */ 3489 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev) 3490 { 3491 int i; 3492 3493 if (amdgpu_asic_need_full_reset(adev)) 3494 return true; 3495 3496 for (i = 0; i < adev->num_ip_blocks; i++) { 3497 if (!adev->ip_blocks[i].status.valid) 3498 continue; 3499 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) || 3500 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) || 3501 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) || 3502 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) || 3503 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) { 3504 if (adev->ip_blocks[i].status.hang) { 3505 DRM_INFO("Some block need full reset!\n"); 3506 return true; 3507 } 3508 } 3509 } 3510 return false; 3511 } 3512 3513 /** 3514 * amdgpu_device_ip_soft_reset - do a soft reset 3515 * 3516 * @adev: amdgpu_device pointer 3517 * 3518 * The list of all the hardware IPs that make up the asic is walked and the 3519 * soft_reset callbacks are run if the block is hung. soft_reset handles any 3520 * IP specific hardware or software state changes that are necessary to soft 3521 * reset the IP. 3522 * Returns 0 on success, negative error code on failure. 3523 */ 3524 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev) 3525 { 3526 int i, r = 0; 3527 3528 for (i = 0; i < adev->num_ip_blocks; i++) { 3529 if (!adev->ip_blocks[i].status.valid) 3530 continue; 3531 if (adev->ip_blocks[i].status.hang && 3532 adev->ip_blocks[i].version->funcs->soft_reset) { 3533 r = adev->ip_blocks[i].version->funcs->soft_reset(adev); 3534 if (r) 3535 return r; 3536 } 3537 } 3538 3539 return 0; 3540 } 3541 3542 /** 3543 * amdgpu_device_ip_post_soft_reset - clean up from soft reset 3544 * 3545 * @adev: amdgpu_device pointer 3546 * 3547 * The list of all the hardware IPs that make up the asic is walked and the 3548 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset 3549 * handles any IP specific hardware or software state changes that are 3550 * necessary after the IP has been soft reset. 3551 * Returns 0 on success, negative error code on failure. 3552 */ 3553 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev) 3554 { 3555 int i, r = 0; 3556 3557 for (i = 0; i < adev->num_ip_blocks; i++) { 3558 if (!adev->ip_blocks[i].status.valid) 3559 continue; 3560 if (adev->ip_blocks[i].status.hang && 3561 adev->ip_blocks[i].version->funcs->post_soft_reset) 3562 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev); 3563 if (r) 3564 return r; 3565 } 3566 3567 return 0; 3568 } 3569 3570 /** 3571 * amdgpu_device_recover_vram - Recover some VRAM contents 3572 * 3573 * @adev: amdgpu_device pointer 3574 * 3575 * Restores the contents of VRAM buffers from the shadows in GTT. Used to 3576 * restore things like GPUVM page tables after a GPU reset where 3577 * the contents of VRAM might be lost. 3578 * 3579 * Returns: 3580 * 0 on success, negative error code on failure. 3581 */ 3582 static int amdgpu_device_recover_vram(struct amdgpu_device *adev) 3583 { 3584 struct dma_fence *fence = NULL, *next = NULL; 3585 struct amdgpu_bo *shadow; 3586 long r = 1, tmo; 3587 3588 if (amdgpu_sriov_runtime(adev)) 3589 tmo = msecs_to_jiffies(8000); 3590 else 3591 tmo = msecs_to_jiffies(100); 3592 3593 DRM_INFO("recover vram bo from shadow start\n"); 3594 mutex_lock(&adev->shadow_list_lock); 3595 list_for_each_entry(shadow, &adev->shadow_list, shadow_list) { 3596 3597 /* No need to recover an evicted BO */ 3598 if (shadow->tbo.mem.mem_type != TTM_PL_TT || 3599 shadow->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET || 3600 shadow->parent->tbo.mem.mem_type != TTM_PL_VRAM) 3601 continue; 3602 3603 r = amdgpu_bo_restore_shadow(shadow, &next); 3604 if (r) 3605 break; 3606 3607 if (fence) { 3608 tmo = dma_fence_wait_timeout(fence, false, tmo); 3609 dma_fence_put(fence); 3610 fence = next; 3611 if (tmo == 0) { 3612 r = -ETIMEDOUT; 3613 break; 3614 } else if (tmo < 0) { 3615 r = tmo; 3616 break; 3617 } 3618 } else { 3619 fence = next; 3620 } 3621 } 3622 mutex_unlock(&adev->shadow_list_lock); 3623 3624 if (fence) 3625 tmo = dma_fence_wait_timeout(fence, false, tmo); 3626 dma_fence_put(fence); 3627 3628 if (r < 0 || tmo <= 0) { 3629 DRM_ERROR("recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo); 3630 return -EIO; 3631 } 3632 3633 DRM_INFO("recover vram bo from shadow done\n"); 3634 return 0; 3635 } 3636 3637 3638 /** 3639 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf 3640 * 3641 * @adev: amdgpu device pointer 3642 * @from_hypervisor: request from hypervisor 3643 * 3644 * do VF FLR and reinitialize Asic 3645 * return 0 means succeeded otherwise failed 3646 */ 3647 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev, 3648 bool from_hypervisor) 3649 { 3650 int r; 3651 3652 if (from_hypervisor) 3653 r = amdgpu_virt_request_full_gpu(adev, true); 3654 else 3655 r = amdgpu_virt_reset_gpu(adev); 3656 if (r) 3657 return r; 3658 3659 amdgpu_amdkfd_pre_reset(adev); 3660 3661 /* Resume IP prior to SMC */ 3662 r = amdgpu_device_ip_reinit_early_sriov(adev); 3663 if (r) 3664 goto error; 3665 3666 /* we need recover gart prior to run SMC/CP/SDMA resume */ 3667 amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]); 3668 3669 r = amdgpu_device_fw_loading(adev); 3670 if (r) 3671 return r; 3672 3673 /* now we are okay to resume SMC/CP/SDMA */ 3674 r = amdgpu_device_ip_reinit_late_sriov(adev); 3675 if (r) 3676 goto error; 3677 3678 amdgpu_irq_gpu_reset_resume_helper(adev); 3679 r = amdgpu_ib_ring_tests(adev); 3680 amdgpu_amdkfd_post_reset(adev); 3681 3682 error: 3683 amdgpu_virt_init_data_exchange(adev); 3684 amdgpu_virt_release_full_gpu(adev, true); 3685 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) { 3686 amdgpu_inc_vram_lost(adev); 3687 r = amdgpu_device_recover_vram(adev); 3688 } 3689 3690 return r; 3691 } 3692 3693 /** 3694 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery 3695 * 3696 * @adev: amdgpu device pointer 3697 * 3698 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover 3699 * a hung GPU. 3700 */ 3701 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev) 3702 { 3703 if (!amdgpu_device_ip_check_soft_reset(adev)) { 3704 DRM_INFO("Timeout, but no hardware hang detected.\n"); 3705 return false; 3706 } 3707 3708 if (amdgpu_gpu_recovery == 0) 3709 goto disabled; 3710 3711 if (amdgpu_sriov_vf(adev)) 3712 return true; 3713 3714 if (amdgpu_gpu_recovery == -1) { 3715 switch (adev->asic_type) { 3716 case CHIP_BONAIRE: 3717 case CHIP_HAWAII: 3718 case CHIP_TOPAZ: 3719 case CHIP_TONGA: 3720 case CHIP_FIJI: 3721 case CHIP_POLARIS10: 3722 case CHIP_POLARIS11: 3723 case CHIP_POLARIS12: 3724 case CHIP_VEGAM: 3725 case CHIP_VEGA20: 3726 case CHIP_VEGA10: 3727 case CHIP_VEGA12: 3728 case CHIP_RAVEN: 3729 break; 3730 default: 3731 goto disabled; 3732 } 3733 } 3734 3735 return true; 3736 3737 disabled: 3738 DRM_INFO("GPU recovery disabled.\n"); 3739 return false; 3740 } 3741 3742 3743 static int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev, 3744 struct amdgpu_job *job, 3745 bool *need_full_reset_arg) 3746 { 3747 int i, r = 0; 3748 bool need_full_reset = *need_full_reset_arg; 3749 3750 /* block all schedulers and reset given job's ring */ 3751 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 3752 struct amdgpu_ring *ring = adev->rings[i]; 3753 3754 if (!ring || !ring->sched.thread) 3755 continue; 3756 3757 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */ 3758 amdgpu_fence_driver_force_completion(ring); 3759 } 3760 3761 if(job) 3762 drm_sched_increase_karma(&job->base); 3763 3764 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */ 3765 if (!amdgpu_sriov_vf(adev)) { 3766 3767 if (!need_full_reset) 3768 need_full_reset = amdgpu_device_ip_need_full_reset(adev); 3769 3770 if (!need_full_reset) { 3771 amdgpu_device_ip_pre_soft_reset(adev); 3772 r = amdgpu_device_ip_soft_reset(adev); 3773 amdgpu_device_ip_post_soft_reset(adev); 3774 if (r || amdgpu_device_ip_check_soft_reset(adev)) { 3775 DRM_INFO("soft reset failed, will fallback to full reset!\n"); 3776 need_full_reset = true; 3777 } 3778 } 3779 3780 if (need_full_reset) 3781 r = amdgpu_device_ip_suspend(adev); 3782 3783 *need_full_reset_arg = need_full_reset; 3784 } 3785 3786 return r; 3787 } 3788 3789 static int amdgpu_do_asic_reset(struct amdgpu_hive_info *hive, 3790 struct list_head *device_list_handle, 3791 bool *need_full_reset_arg) 3792 { 3793 struct amdgpu_device *tmp_adev = NULL; 3794 bool need_full_reset = *need_full_reset_arg, vram_lost = false; 3795 int r = 0; 3796 3797 /* 3798 * ASIC reset has to be done on all HGMI hive nodes ASAP 3799 * to allow proper links negotiation in FW (within 1 sec) 3800 */ 3801 if (need_full_reset) { 3802 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 3803 /* For XGMI run all resets in parallel to speed up the process */ 3804 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) { 3805 if (!queue_work(system_highpri_wq, &tmp_adev->xgmi_reset_work)) 3806 r = -EALREADY; 3807 } else 3808 r = amdgpu_asic_reset(tmp_adev); 3809 3810 if (r) { 3811 DRM_ERROR("ASIC reset failed with error, %d for drm dev, %s", 3812 r, tmp_adev->ddev->unique); 3813 break; 3814 } 3815 } 3816 3817 /* For XGMI wait for all PSP resets to complete before proceed */ 3818 if (!r) { 3819 list_for_each_entry(tmp_adev, device_list_handle, 3820 gmc.xgmi.head) { 3821 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) { 3822 flush_work(&tmp_adev->xgmi_reset_work); 3823 r = tmp_adev->asic_reset_res; 3824 if (r) 3825 break; 3826 } 3827 } 3828 } 3829 } 3830 3831 3832 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 3833 if (need_full_reset) { 3834 /* post card */ 3835 if (amdgpu_atom_asic_init(tmp_adev->mode_info.atom_context)) 3836 DRM_WARN("asic atom init failed!"); 3837 3838 if (!r) { 3839 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n"); 3840 r = amdgpu_device_ip_resume_phase1(tmp_adev); 3841 if (r) 3842 goto out; 3843 3844 vram_lost = amdgpu_device_check_vram_lost(tmp_adev); 3845 if (vram_lost) { 3846 DRM_INFO("VRAM is lost due to GPU reset!\n"); 3847 amdgpu_inc_vram_lost(tmp_adev); 3848 } 3849 3850 r = amdgpu_gtt_mgr_recover( 3851 &tmp_adev->mman.bdev.man[TTM_PL_TT]); 3852 if (r) 3853 goto out; 3854 3855 r = amdgpu_device_fw_loading(tmp_adev); 3856 if (r) 3857 return r; 3858 3859 r = amdgpu_device_ip_resume_phase2(tmp_adev); 3860 if (r) 3861 goto out; 3862 3863 if (vram_lost) 3864 amdgpu_device_fill_reset_magic(tmp_adev); 3865 3866 /* 3867 * Add this ASIC as tracked as reset was already 3868 * complete successfully. 3869 */ 3870 amdgpu_register_gpu_instance(tmp_adev); 3871 3872 r = amdgpu_device_ip_late_init(tmp_adev); 3873 if (r) 3874 goto out; 3875 3876 /* must succeed. */ 3877 amdgpu_ras_resume(tmp_adev); 3878 3879 /* Update PSP FW topology after reset */ 3880 if (hive && tmp_adev->gmc.xgmi.num_physical_nodes > 1) 3881 r = amdgpu_xgmi_update_topology(hive, tmp_adev); 3882 } 3883 } 3884 3885 3886 out: 3887 if (!r) { 3888 amdgpu_irq_gpu_reset_resume_helper(tmp_adev); 3889 r = amdgpu_ib_ring_tests(tmp_adev); 3890 if (r) { 3891 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r); 3892 r = amdgpu_device_ip_suspend(tmp_adev); 3893 need_full_reset = true; 3894 r = -EAGAIN; 3895 goto end; 3896 } 3897 } 3898 3899 if (!r) 3900 r = amdgpu_device_recover_vram(tmp_adev); 3901 else 3902 tmp_adev->asic_reset_res = r; 3903 } 3904 3905 end: 3906 *need_full_reset_arg = need_full_reset; 3907 return r; 3908 } 3909 3910 static bool amdgpu_device_lock_adev(struct amdgpu_device *adev, bool trylock) 3911 { 3912 if (trylock) { 3913 if (!mutex_trylock(&adev->lock_reset)) 3914 return false; 3915 } else 3916 mutex_lock(&adev->lock_reset); 3917 3918 atomic_inc(&adev->gpu_reset_counter); 3919 adev->in_gpu_reset = 1; 3920 switch (amdgpu_asic_reset_method(adev)) { 3921 case AMD_RESET_METHOD_MODE1: 3922 adev->mp1_state = PP_MP1_STATE_SHUTDOWN; 3923 break; 3924 case AMD_RESET_METHOD_MODE2: 3925 adev->mp1_state = PP_MP1_STATE_RESET; 3926 break; 3927 default: 3928 adev->mp1_state = PP_MP1_STATE_NONE; 3929 break; 3930 } 3931 3932 return true; 3933 } 3934 3935 static void amdgpu_device_unlock_adev(struct amdgpu_device *adev) 3936 { 3937 amdgpu_vf_error_trans_all(adev); 3938 adev->mp1_state = PP_MP1_STATE_NONE; 3939 adev->in_gpu_reset = 0; 3940 mutex_unlock(&adev->lock_reset); 3941 } 3942 3943 /** 3944 * amdgpu_device_gpu_recover - reset the asic and recover scheduler 3945 * 3946 * @adev: amdgpu device pointer 3947 * @job: which job trigger hang 3948 * 3949 * Attempt to reset the GPU if it has hung (all asics). 3950 * Attempt to do soft-reset or full-reset and reinitialize Asic 3951 * Returns 0 for success or an error on failure. 3952 */ 3953 3954 int amdgpu_device_gpu_recover(struct amdgpu_device *adev, 3955 struct amdgpu_job *job) 3956 { 3957 struct list_head device_list, *device_list_handle = NULL; 3958 bool need_full_reset, job_signaled; 3959 struct amdgpu_hive_info *hive = NULL; 3960 struct amdgpu_device *tmp_adev = NULL; 3961 int i, r = 0; 3962 bool in_ras_intr = amdgpu_ras_intr_triggered(); 3963 3964 /* 3965 * Flush RAM to disk so that after reboot 3966 * the user can read log and see why the system rebooted. 3967 */ 3968 if (in_ras_intr && amdgpu_ras_get_context(adev)->reboot) { 3969 3970 DRM_WARN("Emergency reboot."); 3971 3972 ksys_sync_helper(); 3973 emergency_restart(); 3974 } 3975 3976 need_full_reset = job_signaled = false; 3977 INIT_LIST_HEAD(&device_list); 3978 3979 dev_info(adev->dev, "GPU %s begin!\n", in_ras_intr ? "jobs stop":"reset"); 3980 3981 cancel_delayed_work_sync(&adev->delayed_init_work); 3982 3983 hive = amdgpu_get_xgmi_hive(adev, false); 3984 3985 /* 3986 * Here we trylock to avoid chain of resets executing from 3987 * either trigger by jobs on different adevs in XGMI hive or jobs on 3988 * different schedulers for same device while this TO handler is running. 3989 * We always reset all schedulers for device and all devices for XGMI 3990 * hive so that should take care of them too. 3991 */ 3992 3993 if (hive && !mutex_trylock(&hive->reset_lock)) { 3994 DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress", 3995 job ? job->base.id : -1, hive->hive_id); 3996 return 0; 3997 } 3998 3999 /* Start with adev pre asic reset first for soft reset check.*/ 4000 if (!amdgpu_device_lock_adev(adev, !hive)) { 4001 DRM_INFO("Bailing on TDR for s_job:%llx, as another already in progress", 4002 job ? job->base.id : -1); 4003 return 0; 4004 } 4005 4006 /* Block kfd: SRIOV would do it separately */ 4007 if (!amdgpu_sriov_vf(adev)) 4008 amdgpu_amdkfd_pre_reset(adev); 4009 4010 /* Build list of devices to reset */ 4011 if (adev->gmc.xgmi.num_physical_nodes > 1) { 4012 if (!hive) { 4013 /*unlock kfd: SRIOV would do it separately */ 4014 if (!amdgpu_sriov_vf(adev)) 4015 amdgpu_amdkfd_post_reset(adev); 4016 amdgpu_device_unlock_adev(adev); 4017 return -ENODEV; 4018 } 4019 4020 /* 4021 * In case we are in XGMI hive mode device reset is done for all the 4022 * nodes in the hive to retrain all XGMI links and hence the reset 4023 * sequence is executed in loop on all nodes. 4024 */ 4025 device_list_handle = &hive->device_list; 4026 } else { 4027 list_add_tail(&adev->gmc.xgmi.head, &device_list); 4028 device_list_handle = &device_list; 4029 } 4030 4031 /* block all schedulers and reset given job's ring */ 4032 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4033 if (tmp_adev != adev) { 4034 amdgpu_device_lock_adev(tmp_adev, false); 4035 if (!amdgpu_sriov_vf(tmp_adev)) 4036 amdgpu_amdkfd_pre_reset(tmp_adev); 4037 } 4038 4039 /* 4040 * Mark these ASICs to be reseted as untracked first 4041 * And add them back after reset completed 4042 */ 4043 amdgpu_unregister_gpu_instance(tmp_adev); 4044 4045 /* disable ras on ALL IPs */ 4046 if (!in_ras_intr && amdgpu_device_ip_need_full_reset(tmp_adev)) 4047 amdgpu_ras_suspend(tmp_adev); 4048 4049 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4050 struct amdgpu_ring *ring = tmp_adev->rings[i]; 4051 4052 if (!ring || !ring->sched.thread) 4053 continue; 4054 4055 drm_sched_stop(&ring->sched, job ? &job->base : NULL); 4056 4057 if (in_ras_intr) 4058 amdgpu_job_stop_all_jobs_on_sched(&ring->sched); 4059 } 4060 } 4061 4062 4063 if (in_ras_intr) 4064 goto skip_sched_resume; 4065 4066 /* 4067 * Must check guilty signal here since after this point all old 4068 * HW fences are force signaled. 4069 * 4070 * job->base holds a reference to parent fence 4071 */ 4072 if (job && job->base.s_fence->parent && 4073 dma_fence_is_signaled(job->base.s_fence->parent)) 4074 job_signaled = true; 4075 4076 if (job_signaled) { 4077 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset"); 4078 goto skip_hw_reset; 4079 } 4080 4081 4082 /* Guilty job will be freed after this*/ 4083 r = amdgpu_device_pre_asic_reset(adev, job, &need_full_reset); 4084 if (r) { 4085 /*TODO Should we stop ?*/ 4086 DRM_ERROR("GPU pre asic reset failed with err, %d for drm dev, %s ", 4087 r, adev->ddev->unique); 4088 adev->asic_reset_res = r; 4089 } 4090 4091 retry: /* Rest of adevs pre asic reset from XGMI hive. */ 4092 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4093 4094 if (tmp_adev == adev) 4095 continue; 4096 4097 r = amdgpu_device_pre_asic_reset(tmp_adev, 4098 NULL, 4099 &need_full_reset); 4100 /*TODO Should we stop ?*/ 4101 if (r) { 4102 DRM_ERROR("GPU pre asic reset failed with err, %d for drm dev, %s ", 4103 r, tmp_adev->ddev->unique); 4104 tmp_adev->asic_reset_res = r; 4105 } 4106 } 4107 4108 /* Actual ASIC resets if needed.*/ 4109 /* TODO Implement XGMI hive reset logic for SRIOV */ 4110 if (amdgpu_sriov_vf(adev)) { 4111 r = amdgpu_device_reset_sriov(adev, job ? false : true); 4112 if (r) 4113 adev->asic_reset_res = r; 4114 } else { 4115 r = amdgpu_do_asic_reset(hive, device_list_handle, &need_full_reset); 4116 if (r && r == -EAGAIN) 4117 goto retry; 4118 } 4119 4120 skip_hw_reset: 4121 4122 /* Post ASIC reset for all devs .*/ 4123 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4124 4125 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4126 struct amdgpu_ring *ring = tmp_adev->rings[i]; 4127 4128 if (!ring || !ring->sched.thread) 4129 continue; 4130 4131 /* No point to resubmit jobs if we didn't HW reset*/ 4132 if (!tmp_adev->asic_reset_res && !job_signaled) 4133 drm_sched_resubmit_jobs(&ring->sched); 4134 4135 drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res); 4136 } 4137 4138 if (!amdgpu_device_has_dc_support(tmp_adev) && !job_signaled) { 4139 drm_helper_resume_force_mode(tmp_adev->ddev); 4140 } 4141 4142 tmp_adev->asic_reset_res = 0; 4143 4144 if (r) { 4145 /* bad news, how to tell it to userspace ? */ 4146 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter)); 4147 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r); 4148 } else { 4149 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter)); 4150 } 4151 } 4152 4153 skip_sched_resume: 4154 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4155 /*unlock kfd: SRIOV would do it separately */ 4156 if (!in_ras_intr && !amdgpu_sriov_vf(tmp_adev)) 4157 amdgpu_amdkfd_post_reset(tmp_adev); 4158 amdgpu_device_unlock_adev(tmp_adev); 4159 } 4160 4161 if (hive) 4162 mutex_unlock(&hive->reset_lock); 4163 4164 if (r) 4165 dev_info(adev->dev, "GPU reset end with ret = %d\n", r); 4166 return r; 4167 } 4168 4169 /** 4170 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot 4171 * 4172 * @adev: amdgpu_device pointer 4173 * 4174 * Fetchs and stores in the driver the PCIE capabilities (gen speed 4175 * and lanes) of the slot the device is in. Handles APUs and 4176 * virtualized environments where PCIE config space may not be available. 4177 */ 4178 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev) 4179 { 4180 struct pci_dev *pdev; 4181 enum pci_bus_speed speed_cap, platform_speed_cap; 4182 enum pcie_link_width platform_link_width; 4183 4184 if (amdgpu_pcie_gen_cap) 4185 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap; 4186 4187 if (amdgpu_pcie_lane_cap) 4188 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap; 4189 4190 /* covers APUs as well */ 4191 if (pci_is_root_bus(adev->pdev->bus)) { 4192 if (adev->pm.pcie_gen_mask == 0) 4193 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK; 4194 if (adev->pm.pcie_mlw_mask == 0) 4195 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK; 4196 return; 4197 } 4198 4199 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask) 4200 return; 4201 4202 pcie_bandwidth_available(adev->pdev, NULL, 4203 &platform_speed_cap, &platform_link_width); 4204 4205 if (adev->pm.pcie_gen_mask == 0) { 4206 /* asic caps */ 4207 pdev = adev->pdev; 4208 speed_cap = pcie_get_speed_cap(pdev); 4209 if (speed_cap == PCI_SPEED_UNKNOWN) { 4210 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4211 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4212 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3); 4213 } else { 4214 if (speed_cap == PCIE_SPEED_16_0GT) 4215 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4216 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4217 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 | 4218 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4); 4219 else if (speed_cap == PCIE_SPEED_8_0GT) 4220 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4221 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4222 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3); 4223 else if (speed_cap == PCIE_SPEED_5_0GT) 4224 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4225 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2); 4226 else 4227 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1; 4228 } 4229 /* platform caps */ 4230 if (platform_speed_cap == PCI_SPEED_UNKNOWN) { 4231 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4232 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2); 4233 } else { 4234 if (platform_speed_cap == PCIE_SPEED_16_0GT) 4235 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4236 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4237 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 | 4238 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4); 4239 else if (platform_speed_cap == PCIE_SPEED_8_0GT) 4240 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4241 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4242 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3); 4243 else if (platform_speed_cap == PCIE_SPEED_5_0GT) 4244 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4245 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2); 4246 else 4247 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1; 4248 4249 } 4250 } 4251 if (adev->pm.pcie_mlw_mask == 0) { 4252 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) { 4253 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK; 4254 } else { 4255 switch (platform_link_width) { 4256 case PCIE_LNK_X32: 4257 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 | 4258 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | 4259 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 4260 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 4261 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4262 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4263 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4264 break; 4265 case PCIE_LNK_X16: 4266 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | 4267 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 4268 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 4269 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4270 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4271 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4272 break; 4273 case PCIE_LNK_X12: 4274 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 4275 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 4276 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4277 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4278 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4279 break; 4280 case PCIE_LNK_X8: 4281 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 4282 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4283 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4284 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4285 break; 4286 case PCIE_LNK_X4: 4287 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4288 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4289 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4290 break; 4291 case PCIE_LNK_X2: 4292 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4293 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4294 break; 4295 case PCIE_LNK_X1: 4296 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1; 4297 break; 4298 default: 4299 break; 4300 } 4301 } 4302 } 4303 } 4304 4305 int amdgpu_device_baco_enter(struct drm_device *dev) 4306 { 4307 struct amdgpu_device *adev = dev->dev_private; 4308 4309 if (!amdgpu_device_supports_baco(adev->ddev)) 4310 return -ENOTSUPP; 4311 4312 if (is_support_sw_smu(adev)) { 4313 struct smu_context *smu = &adev->smu; 4314 int ret; 4315 4316 ret = smu_baco_enter(smu); 4317 if (ret) 4318 return ret; 4319 4320 return 0; 4321 } else { 4322 void *pp_handle = adev->powerplay.pp_handle; 4323 const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs; 4324 4325 if (!pp_funcs ||!pp_funcs->get_asic_baco_state ||!pp_funcs->set_asic_baco_state) 4326 return -ENOENT; 4327 4328 /* enter BACO state */ 4329 if (pp_funcs->set_asic_baco_state(pp_handle, 1)) 4330 return -EIO; 4331 4332 return 0; 4333 } 4334 } 4335 4336 int amdgpu_device_baco_exit(struct drm_device *dev) 4337 { 4338 struct amdgpu_device *adev = dev->dev_private; 4339 4340 if (!amdgpu_device_supports_baco(adev->ddev)) 4341 return -ENOTSUPP; 4342 4343 if (is_support_sw_smu(adev)) { 4344 struct smu_context *smu = &adev->smu; 4345 int ret; 4346 4347 ret = smu_baco_exit(smu); 4348 if (ret) 4349 return ret; 4350 4351 return 0; 4352 } else { 4353 void *pp_handle = adev->powerplay.pp_handle; 4354 const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs; 4355 4356 if (!pp_funcs ||!pp_funcs->get_asic_baco_state ||!pp_funcs->set_asic_baco_state) 4357 return -ENOENT; 4358 4359 /* exit BACO state */ 4360 if (pp_funcs->set_asic_baco_state(pp_handle, 0)) 4361 return -EIO; 4362 4363 return 0; 4364 } 4365 } 4366