1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 #include <linux/power_supply.h> 29 #include <linux/kthread.h> 30 #include <linux/module.h> 31 #include <linux/console.h> 32 #include <linux/slab.h> 33 34 #include <drm/drm_atomic_helper.h> 35 #include <drm/drm_probe_helper.h> 36 #include <drm/amdgpu_drm.h> 37 #include <linux/vgaarb.h> 38 #include <linux/vga_switcheroo.h> 39 #include <linux/efi.h> 40 #include "amdgpu.h" 41 #include "amdgpu_trace.h" 42 #include "amdgpu_i2c.h" 43 #include "atom.h" 44 #include "amdgpu_atombios.h" 45 #include "amdgpu_atomfirmware.h" 46 #include "amd_pcie.h" 47 #ifdef CONFIG_DRM_AMDGPU_SI 48 #include "si.h" 49 #endif 50 #ifdef CONFIG_DRM_AMDGPU_CIK 51 #include "cik.h" 52 #endif 53 #include "vi.h" 54 #include "soc15.h" 55 #include "nv.h" 56 #include "bif/bif_4_1_d.h" 57 #include <linux/pci.h> 58 #include <linux/firmware.h> 59 #include "amdgpu_vf_error.h" 60 61 #include "amdgpu_amdkfd.h" 62 #include "amdgpu_pm.h" 63 64 #include "amdgpu_xgmi.h" 65 #include "amdgpu_ras.h" 66 #include "amdgpu_pmu.h" 67 #include "amdgpu_fru_eeprom.h" 68 69 #include <linux/suspend.h> 70 #include <drm/task_barrier.h> 71 #include <linux/pm_runtime.h> 72 73 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin"); 74 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin"); 75 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin"); 76 MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin"); 77 MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin"); 78 MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin"); 79 MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin"); 80 MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin"); 81 MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin"); 82 MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin"); 83 MODULE_FIRMWARE("amdgpu/vangogh_gpu_info.bin"); 84 85 #define AMDGPU_RESUME_MS 2000 86 87 const char *amdgpu_asic_name[] = { 88 "TAHITI", 89 "PITCAIRN", 90 "VERDE", 91 "OLAND", 92 "HAINAN", 93 "BONAIRE", 94 "KAVERI", 95 "KABINI", 96 "HAWAII", 97 "MULLINS", 98 "TOPAZ", 99 "TONGA", 100 "FIJI", 101 "CARRIZO", 102 "STONEY", 103 "POLARIS10", 104 "POLARIS11", 105 "POLARIS12", 106 "VEGAM", 107 "VEGA10", 108 "VEGA12", 109 "VEGA20", 110 "RAVEN", 111 "ARCTURUS", 112 "RENOIR", 113 "NAVI10", 114 "NAVI14", 115 "NAVI12", 116 "SIENNA_CICHLID", 117 "NAVY_FLOUNDER", 118 "VANGOGH", 119 "DIMGREY_CAVEFISH", 120 "LAST", 121 }; 122 123 /** 124 * DOC: pcie_replay_count 125 * 126 * The amdgpu driver provides a sysfs API for reporting the total number 127 * of PCIe replays (NAKs) 128 * The file pcie_replay_count is used for this and returns the total 129 * number of replays as a sum of the NAKs generated and NAKs received 130 */ 131 132 static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev, 133 struct device_attribute *attr, char *buf) 134 { 135 struct drm_device *ddev = dev_get_drvdata(dev); 136 struct amdgpu_device *adev = drm_to_adev(ddev); 137 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev); 138 139 return snprintf(buf, PAGE_SIZE, "%llu\n", cnt); 140 } 141 142 static DEVICE_ATTR(pcie_replay_count, S_IRUGO, 143 amdgpu_device_get_pcie_replay_count, NULL); 144 145 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev); 146 147 /** 148 * DOC: product_name 149 * 150 * The amdgpu driver provides a sysfs API for reporting the product name 151 * for the device 152 * The file serial_number is used for this and returns the product name 153 * as returned from the FRU. 154 * NOTE: This is only available for certain server cards 155 */ 156 157 static ssize_t amdgpu_device_get_product_name(struct device *dev, 158 struct device_attribute *attr, char *buf) 159 { 160 struct drm_device *ddev = dev_get_drvdata(dev); 161 struct amdgpu_device *adev = drm_to_adev(ddev); 162 163 return snprintf(buf, PAGE_SIZE, "%s\n", adev->product_name); 164 } 165 166 static DEVICE_ATTR(product_name, S_IRUGO, 167 amdgpu_device_get_product_name, NULL); 168 169 /** 170 * DOC: product_number 171 * 172 * The amdgpu driver provides a sysfs API for reporting the part number 173 * for the device 174 * The file serial_number is used for this and returns the part number 175 * as returned from the FRU. 176 * NOTE: This is only available for certain server cards 177 */ 178 179 static ssize_t amdgpu_device_get_product_number(struct device *dev, 180 struct device_attribute *attr, char *buf) 181 { 182 struct drm_device *ddev = dev_get_drvdata(dev); 183 struct amdgpu_device *adev = drm_to_adev(ddev); 184 185 return snprintf(buf, PAGE_SIZE, "%s\n", adev->product_number); 186 } 187 188 static DEVICE_ATTR(product_number, S_IRUGO, 189 amdgpu_device_get_product_number, NULL); 190 191 /** 192 * DOC: serial_number 193 * 194 * The amdgpu driver provides a sysfs API for reporting the serial number 195 * for the device 196 * The file serial_number is used for this and returns the serial number 197 * as returned from the FRU. 198 * NOTE: This is only available for certain server cards 199 */ 200 201 static ssize_t amdgpu_device_get_serial_number(struct device *dev, 202 struct device_attribute *attr, char *buf) 203 { 204 struct drm_device *ddev = dev_get_drvdata(dev); 205 struct amdgpu_device *adev = drm_to_adev(ddev); 206 207 return snprintf(buf, PAGE_SIZE, "%s\n", adev->serial); 208 } 209 210 static DEVICE_ATTR(serial_number, S_IRUGO, 211 amdgpu_device_get_serial_number, NULL); 212 213 /** 214 * amdgpu_device_supports_atpx - Is the device a dGPU with HG/PX power control 215 * 216 * @dev: drm_device pointer 217 * 218 * Returns true if the device is a dGPU with HG/PX power control, 219 * otherwise return false. 220 */ 221 bool amdgpu_device_supports_atpx(struct drm_device *dev) 222 { 223 struct amdgpu_device *adev = drm_to_adev(dev); 224 225 if (adev->flags & AMD_IS_PX) 226 return true; 227 return false; 228 } 229 230 /** 231 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources 232 * 233 * @dev: drm_device pointer 234 * 235 * Returns true if the device is a dGPU with HG/PX power control, 236 * otherwise return false. 237 */ 238 bool amdgpu_device_supports_boco(struct drm_device *dev) 239 { 240 struct amdgpu_device *adev = drm_to_adev(dev); 241 242 if (adev->has_pr3) 243 return true; 244 return false; 245 } 246 247 /** 248 * amdgpu_device_supports_baco - Does the device support BACO 249 * 250 * @dev: drm_device pointer 251 * 252 * Returns true if the device supporte BACO, 253 * otherwise return false. 254 */ 255 bool amdgpu_device_supports_baco(struct drm_device *dev) 256 { 257 struct amdgpu_device *adev = drm_to_adev(dev); 258 259 return amdgpu_asic_supports_baco(adev); 260 } 261 262 /* 263 * VRAM access helper functions 264 */ 265 266 /** 267 * amdgpu_device_vram_access - read/write a buffer in vram 268 * 269 * @adev: amdgpu_device pointer 270 * @pos: offset of the buffer in vram 271 * @buf: virtual address of the buffer in system memory 272 * @size: read/write size, sizeof(@buf) must > @size 273 * @write: true - write to vram, otherwise - read from vram 274 */ 275 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos, 276 uint32_t *buf, size_t size, bool write) 277 { 278 unsigned long flags; 279 uint32_t hi = ~0; 280 uint64_t last; 281 282 283 #ifdef CONFIG_64BIT 284 last = min(pos + size, adev->gmc.visible_vram_size); 285 if (last > pos) { 286 void __iomem *addr = adev->mman.aper_base_kaddr + pos; 287 size_t count = last - pos; 288 289 if (write) { 290 memcpy_toio(addr, buf, count); 291 mb(); 292 amdgpu_asic_flush_hdp(adev, NULL); 293 } else { 294 amdgpu_asic_invalidate_hdp(adev, NULL); 295 mb(); 296 memcpy_fromio(buf, addr, count); 297 } 298 299 if (count == size) 300 return; 301 302 pos += count; 303 buf += count / 4; 304 size -= count; 305 } 306 #endif 307 308 spin_lock_irqsave(&adev->mmio_idx_lock, flags); 309 for (last = pos + size; pos < last; pos += 4) { 310 uint32_t tmp = pos >> 31; 311 312 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000); 313 if (tmp != hi) { 314 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp); 315 hi = tmp; 316 } 317 if (write) 318 WREG32_NO_KIQ(mmMM_DATA, *buf++); 319 else 320 *buf++ = RREG32_NO_KIQ(mmMM_DATA); 321 } 322 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); 323 } 324 325 /* 326 * register access helper functions. 327 */ 328 /** 329 * amdgpu_device_rreg - read a memory mapped IO or indirect register 330 * 331 * @adev: amdgpu_device pointer 332 * @reg: dword aligned register offset 333 * @acc_flags: access flags which require special behavior 334 * 335 * Returns the 32 bit value from the offset specified. 336 */ 337 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev, 338 uint32_t reg, uint32_t acc_flags) 339 { 340 uint32_t ret; 341 342 if (adev->in_pci_err_recovery) 343 return 0; 344 345 if ((reg * 4) < adev->rmmio_size) { 346 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && 347 amdgpu_sriov_runtime(adev) && 348 down_read_trylock(&adev->reset_sem)) { 349 ret = amdgpu_kiq_rreg(adev, reg); 350 up_read(&adev->reset_sem); 351 } else { 352 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4)); 353 } 354 } else { 355 ret = adev->pcie_rreg(adev, reg * 4); 356 } 357 358 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret); 359 360 return ret; 361 } 362 363 /* 364 * MMIO register read with bytes helper functions 365 * @offset:bytes offset from MMIO start 366 * 367 */ 368 369 /** 370 * amdgpu_mm_rreg8 - read a memory mapped IO register 371 * 372 * @adev: amdgpu_device pointer 373 * @offset: byte aligned register offset 374 * 375 * Returns the 8 bit value from the offset specified. 376 */ 377 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) 378 { 379 if (adev->in_pci_err_recovery) 380 return 0; 381 382 if (offset < adev->rmmio_size) 383 return (readb(adev->rmmio + offset)); 384 BUG(); 385 } 386 387 /* 388 * MMIO register write with bytes helper functions 389 * @offset:bytes offset from MMIO start 390 * @value: the value want to be written to the register 391 * 392 */ 393 /** 394 * amdgpu_mm_wreg8 - read a memory mapped IO register 395 * 396 * @adev: amdgpu_device pointer 397 * @offset: byte aligned register offset 398 * @value: 8 bit value to write 399 * 400 * Writes the value specified to the offset specified. 401 */ 402 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) 403 { 404 if (adev->in_pci_err_recovery) 405 return; 406 407 if (offset < adev->rmmio_size) 408 writeb(value, adev->rmmio + offset); 409 else 410 BUG(); 411 } 412 413 /** 414 * amdgpu_device_wreg - write to a memory mapped IO or indirect register 415 * 416 * @adev: amdgpu_device pointer 417 * @reg: dword aligned register offset 418 * @v: 32 bit value to write to the register 419 * @acc_flags: access flags which require special behavior 420 * 421 * Writes the value specified to the offset specified. 422 */ 423 void amdgpu_device_wreg(struct amdgpu_device *adev, 424 uint32_t reg, uint32_t v, 425 uint32_t acc_flags) 426 { 427 if (adev->in_pci_err_recovery) 428 return; 429 430 if ((reg * 4) < adev->rmmio_size) { 431 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && 432 amdgpu_sriov_runtime(adev) && 433 down_read_trylock(&adev->reset_sem)) { 434 amdgpu_kiq_wreg(adev, reg, v); 435 up_read(&adev->reset_sem); 436 } else { 437 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); 438 } 439 } else { 440 adev->pcie_wreg(adev, reg * 4, v); 441 } 442 443 trace_amdgpu_device_wreg(adev->pdev->device, reg, v); 444 } 445 446 /* 447 * amdgpu_mm_wreg_mmio_rlc - write register either with mmio or with RLC path if in range 448 * 449 * this function is invoked only the debugfs register access 450 * */ 451 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev, 452 uint32_t reg, uint32_t v) 453 { 454 if (adev->in_pci_err_recovery) 455 return; 456 457 if (amdgpu_sriov_fullaccess(adev) && 458 adev->gfx.rlc.funcs && 459 adev->gfx.rlc.funcs->is_rlcg_access_range) { 460 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg)) 461 return adev->gfx.rlc.funcs->rlcg_wreg(adev, reg, v); 462 } else { 463 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); 464 } 465 } 466 467 /** 468 * amdgpu_io_rreg - read an IO register 469 * 470 * @adev: amdgpu_device pointer 471 * @reg: dword aligned register offset 472 * 473 * Returns the 32 bit value from the offset specified. 474 */ 475 u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg) 476 { 477 if (adev->in_pci_err_recovery) 478 return 0; 479 480 if ((reg * 4) < adev->rio_mem_size) 481 return ioread32(adev->rio_mem + (reg * 4)); 482 else { 483 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4)); 484 return ioread32(adev->rio_mem + (mmMM_DATA * 4)); 485 } 486 } 487 488 /** 489 * amdgpu_io_wreg - write to an IO register 490 * 491 * @adev: amdgpu_device pointer 492 * @reg: dword aligned register offset 493 * @v: 32 bit value to write to the register 494 * 495 * Writes the value specified to the offset specified. 496 */ 497 void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v) 498 { 499 if (adev->in_pci_err_recovery) 500 return; 501 502 if ((reg * 4) < adev->rio_mem_size) 503 iowrite32(v, adev->rio_mem + (reg * 4)); 504 else { 505 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4)); 506 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4)); 507 } 508 } 509 510 /** 511 * amdgpu_mm_rdoorbell - read a doorbell dword 512 * 513 * @adev: amdgpu_device pointer 514 * @index: doorbell index 515 * 516 * Returns the value in the doorbell aperture at the 517 * requested doorbell index (CIK). 518 */ 519 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index) 520 { 521 if (adev->in_pci_err_recovery) 522 return 0; 523 524 if (index < adev->doorbell.num_doorbells) { 525 return readl(adev->doorbell.ptr + index); 526 } else { 527 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index); 528 return 0; 529 } 530 } 531 532 /** 533 * amdgpu_mm_wdoorbell - write a doorbell dword 534 * 535 * @adev: amdgpu_device pointer 536 * @index: doorbell index 537 * @v: value to write 538 * 539 * Writes @v to the doorbell aperture at the 540 * requested doorbell index (CIK). 541 */ 542 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v) 543 { 544 if (adev->in_pci_err_recovery) 545 return; 546 547 if (index < adev->doorbell.num_doorbells) { 548 writel(v, adev->doorbell.ptr + index); 549 } else { 550 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index); 551 } 552 } 553 554 /** 555 * amdgpu_mm_rdoorbell64 - read a doorbell Qword 556 * 557 * @adev: amdgpu_device pointer 558 * @index: doorbell index 559 * 560 * Returns the value in the doorbell aperture at the 561 * requested doorbell index (VEGA10+). 562 */ 563 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index) 564 { 565 if (adev->in_pci_err_recovery) 566 return 0; 567 568 if (index < adev->doorbell.num_doorbells) { 569 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index)); 570 } else { 571 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index); 572 return 0; 573 } 574 } 575 576 /** 577 * amdgpu_mm_wdoorbell64 - write a doorbell Qword 578 * 579 * @adev: amdgpu_device pointer 580 * @index: doorbell index 581 * @v: value to write 582 * 583 * Writes @v to the doorbell aperture at the 584 * requested doorbell index (VEGA10+). 585 */ 586 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v) 587 { 588 if (adev->in_pci_err_recovery) 589 return; 590 591 if (index < adev->doorbell.num_doorbells) { 592 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v); 593 } else { 594 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index); 595 } 596 } 597 598 /** 599 * amdgpu_device_indirect_rreg - read an indirect register 600 * 601 * @adev: amdgpu_device pointer 602 * @pcie_index: mmio register offset 603 * @pcie_data: mmio register offset 604 * @reg_addr: indirect register address to read from 605 * 606 * Returns the value of indirect register @reg_addr 607 */ 608 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev, 609 u32 pcie_index, u32 pcie_data, 610 u32 reg_addr) 611 { 612 unsigned long flags; 613 u32 r; 614 void __iomem *pcie_index_offset; 615 void __iomem *pcie_data_offset; 616 617 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 618 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 619 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 620 621 writel(reg_addr, pcie_index_offset); 622 readl(pcie_index_offset); 623 r = readl(pcie_data_offset); 624 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 625 626 return r; 627 } 628 629 /** 630 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register 631 * 632 * @adev: amdgpu_device pointer 633 * @pcie_index: mmio register offset 634 * @pcie_data: mmio register offset 635 * @reg_addr: indirect register address to read from 636 * 637 * Returns the value of indirect register @reg_addr 638 */ 639 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev, 640 u32 pcie_index, u32 pcie_data, 641 u32 reg_addr) 642 { 643 unsigned long flags; 644 u64 r; 645 void __iomem *pcie_index_offset; 646 void __iomem *pcie_data_offset; 647 648 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 649 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 650 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 651 652 /* read low 32 bits */ 653 writel(reg_addr, pcie_index_offset); 654 readl(pcie_index_offset); 655 r = readl(pcie_data_offset); 656 /* read high 32 bits */ 657 writel(reg_addr + 4, pcie_index_offset); 658 readl(pcie_index_offset); 659 r |= ((u64)readl(pcie_data_offset) << 32); 660 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 661 662 return r; 663 } 664 665 /** 666 * amdgpu_device_indirect_wreg - write an indirect register address 667 * 668 * @adev: amdgpu_device pointer 669 * @pcie_index: mmio register offset 670 * @pcie_data: mmio register offset 671 * @reg_addr: indirect register offset 672 * @reg_data: indirect register data 673 * 674 */ 675 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev, 676 u32 pcie_index, u32 pcie_data, 677 u32 reg_addr, u32 reg_data) 678 { 679 unsigned long flags; 680 void __iomem *pcie_index_offset; 681 void __iomem *pcie_data_offset; 682 683 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 684 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 685 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 686 687 writel(reg_addr, pcie_index_offset); 688 readl(pcie_index_offset); 689 writel(reg_data, pcie_data_offset); 690 readl(pcie_data_offset); 691 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 692 } 693 694 /** 695 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address 696 * 697 * @adev: amdgpu_device pointer 698 * @pcie_index: mmio register offset 699 * @pcie_data: mmio register offset 700 * @reg_addr: indirect register offset 701 * @reg_data: indirect register data 702 * 703 */ 704 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev, 705 u32 pcie_index, u32 pcie_data, 706 u32 reg_addr, u64 reg_data) 707 { 708 unsigned long flags; 709 void __iomem *pcie_index_offset; 710 void __iomem *pcie_data_offset; 711 712 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 713 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 714 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 715 716 /* write low 32 bits */ 717 writel(reg_addr, pcie_index_offset); 718 readl(pcie_index_offset); 719 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset); 720 readl(pcie_data_offset); 721 /* write high 32 bits */ 722 writel(reg_addr + 4, pcie_index_offset); 723 readl(pcie_index_offset); 724 writel((u32)(reg_data >> 32), pcie_data_offset); 725 readl(pcie_data_offset); 726 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 727 } 728 729 /** 730 * amdgpu_invalid_rreg - dummy reg read function 731 * 732 * @adev: amdgpu_device pointer 733 * @reg: offset of register 734 * 735 * Dummy register read function. Used for register blocks 736 * that certain asics don't have (all asics). 737 * Returns the value in the register. 738 */ 739 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg) 740 { 741 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg); 742 BUG(); 743 return 0; 744 } 745 746 /** 747 * amdgpu_invalid_wreg - dummy reg write function 748 * 749 * @adev: amdgpu_device pointer 750 * @reg: offset of register 751 * @v: value to write to the register 752 * 753 * Dummy register read function. Used for register blocks 754 * that certain asics don't have (all asics). 755 */ 756 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v) 757 { 758 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n", 759 reg, v); 760 BUG(); 761 } 762 763 /** 764 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function 765 * 766 * @adev: amdgpu_device pointer 767 * @reg: offset of register 768 * 769 * Dummy register read function. Used for register blocks 770 * that certain asics don't have (all asics). 771 * Returns the value in the register. 772 */ 773 static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg) 774 { 775 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg); 776 BUG(); 777 return 0; 778 } 779 780 /** 781 * amdgpu_invalid_wreg64 - dummy reg write function 782 * 783 * @adev: amdgpu_device pointer 784 * @reg: offset of register 785 * @v: value to write to the register 786 * 787 * Dummy register read function. Used for register blocks 788 * that certain asics don't have (all asics). 789 */ 790 static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v) 791 { 792 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n", 793 reg, v); 794 BUG(); 795 } 796 797 /** 798 * amdgpu_block_invalid_rreg - dummy reg read function 799 * 800 * @adev: amdgpu_device pointer 801 * @block: offset of instance 802 * @reg: offset of register 803 * 804 * Dummy register read function. Used for register blocks 805 * that certain asics don't have (all asics). 806 * Returns the value in the register. 807 */ 808 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev, 809 uint32_t block, uint32_t reg) 810 { 811 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n", 812 reg, block); 813 BUG(); 814 return 0; 815 } 816 817 /** 818 * amdgpu_block_invalid_wreg - dummy reg write function 819 * 820 * @adev: amdgpu_device pointer 821 * @block: offset of instance 822 * @reg: offset of register 823 * @v: value to write to the register 824 * 825 * Dummy register read function. Used for register blocks 826 * that certain asics don't have (all asics). 827 */ 828 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev, 829 uint32_t block, 830 uint32_t reg, uint32_t v) 831 { 832 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n", 833 reg, block, v); 834 BUG(); 835 } 836 837 /** 838 * amdgpu_device_asic_init - Wrapper for atom asic_init 839 * 840 * @adev: amdgpu_device pointer 841 * 842 * Does any asic specific work and then calls atom asic init. 843 */ 844 static int amdgpu_device_asic_init(struct amdgpu_device *adev) 845 { 846 amdgpu_asic_pre_asic_init(adev); 847 848 return amdgpu_atom_asic_init(adev->mode_info.atom_context); 849 } 850 851 /** 852 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page 853 * 854 * @adev: amdgpu_device pointer 855 * 856 * Allocates a scratch page of VRAM for use by various things in the 857 * driver. 858 */ 859 static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev) 860 { 861 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE, 862 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM, 863 &adev->vram_scratch.robj, 864 &adev->vram_scratch.gpu_addr, 865 (void **)&adev->vram_scratch.ptr); 866 } 867 868 /** 869 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page 870 * 871 * @adev: amdgpu_device pointer 872 * 873 * Frees the VRAM scratch page. 874 */ 875 static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev) 876 { 877 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL); 878 } 879 880 /** 881 * amdgpu_device_program_register_sequence - program an array of registers. 882 * 883 * @adev: amdgpu_device pointer 884 * @registers: pointer to the register array 885 * @array_size: size of the register array 886 * 887 * Programs an array or registers with and and or masks. 888 * This is a helper for setting golden registers. 889 */ 890 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev, 891 const u32 *registers, 892 const u32 array_size) 893 { 894 u32 tmp, reg, and_mask, or_mask; 895 int i; 896 897 if (array_size % 3) 898 return; 899 900 for (i = 0; i < array_size; i +=3) { 901 reg = registers[i + 0]; 902 and_mask = registers[i + 1]; 903 or_mask = registers[i + 2]; 904 905 if (and_mask == 0xffffffff) { 906 tmp = or_mask; 907 } else { 908 tmp = RREG32(reg); 909 tmp &= ~and_mask; 910 if (adev->family >= AMDGPU_FAMILY_AI) 911 tmp |= (or_mask & and_mask); 912 else 913 tmp |= or_mask; 914 } 915 WREG32(reg, tmp); 916 } 917 } 918 919 /** 920 * amdgpu_device_pci_config_reset - reset the GPU 921 * 922 * @adev: amdgpu_device pointer 923 * 924 * Resets the GPU using the pci config reset sequence. 925 * Only applicable to asics prior to vega10. 926 */ 927 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev) 928 { 929 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA); 930 } 931 932 /** 933 * amdgpu_device_pci_reset - reset the GPU using generic PCI means 934 * 935 * @adev: amdgpu_device pointer 936 * 937 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.). 938 */ 939 int amdgpu_device_pci_reset(struct amdgpu_device *adev) 940 { 941 return pci_reset_function(adev->pdev); 942 } 943 944 /* 945 * GPU doorbell aperture helpers function. 946 */ 947 /** 948 * amdgpu_device_doorbell_init - Init doorbell driver information. 949 * 950 * @adev: amdgpu_device pointer 951 * 952 * Init doorbell driver information (CIK) 953 * Returns 0 on success, error on failure. 954 */ 955 static int amdgpu_device_doorbell_init(struct amdgpu_device *adev) 956 { 957 958 /* No doorbell on SI hardware generation */ 959 if (adev->asic_type < CHIP_BONAIRE) { 960 adev->doorbell.base = 0; 961 adev->doorbell.size = 0; 962 adev->doorbell.num_doorbells = 0; 963 adev->doorbell.ptr = NULL; 964 return 0; 965 } 966 967 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET) 968 return -EINVAL; 969 970 amdgpu_asic_init_doorbell_index(adev); 971 972 /* doorbell bar mapping */ 973 adev->doorbell.base = pci_resource_start(adev->pdev, 2); 974 adev->doorbell.size = pci_resource_len(adev->pdev, 2); 975 976 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32), 977 adev->doorbell_index.max_assignment+1); 978 if (adev->doorbell.num_doorbells == 0) 979 return -EINVAL; 980 981 /* For Vega, reserve and map two pages on doorbell BAR since SDMA 982 * paging queue doorbell use the second page. The 983 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the 984 * doorbells are in the first page. So with paging queue enabled, 985 * the max num_doorbells should + 1 page (0x400 in dword) 986 */ 987 if (adev->asic_type >= CHIP_VEGA10) 988 adev->doorbell.num_doorbells += 0x400; 989 990 adev->doorbell.ptr = ioremap(adev->doorbell.base, 991 adev->doorbell.num_doorbells * 992 sizeof(u32)); 993 if (adev->doorbell.ptr == NULL) 994 return -ENOMEM; 995 996 return 0; 997 } 998 999 /** 1000 * amdgpu_device_doorbell_fini - Tear down doorbell driver information. 1001 * 1002 * @adev: amdgpu_device pointer 1003 * 1004 * Tear down doorbell driver information (CIK) 1005 */ 1006 static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev) 1007 { 1008 iounmap(adev->doorbell.ptr); 1009 adev->doorbell.ptr = NULL; 1010 } 1011 1012 1013 1014 /* 1015 * amdgpu_device_wb_*() 1016 * Writeback is the method by which the GPU updates special pages in memory 1017 * with the status of certain GPU events (fences, ring pointers,etc.). 1018 */ 1019 1020 /** 1021 * amdgpu_device_wb_fini - Disable Writeback and free memory 1022 * 1023 * @adev: amdgpu_device pointer 1024 * 1025 * Disables Writeback and frees the Writeback memory (all asics). 1026 * Used at driver shutdown. 1027 */ 1028 static void amdgpu_device_wb_fini(struct amdgpu_device *adev) 1029 { 1030 if (adev->wb.wb_obj) { 1031 amdgpu_bo_free_kernel(&adev->wb.wb_obj, 1032 &adev->wb.gpu_addr, 1033 (void **)&adev->wb.wb); 1034 adev->wb.wb_obj = NULL; 1035 } 1036 } 1037 1038 /** 1039 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory 1040 * 1041 * @adev: amdgpu_device pointer 1042 * 1043 * Initializes writeback and allocates writeback memory (all asics). 1044 * Used at driver startup. 1045 * Returns 0 on success or an -error on failure. 1046 */ 1047 static int amdgpu_device_wb_init(struct amdgpu_device *adev) 1048 { 1049 int r; 1050 1051 if (adev->wb.wb_obj == NULL) { 1052 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */ 1053 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8, 1054 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT, 1055 &adev->wb.wb_obj, &adev->wb.gpu_addr, 1056 (void **)&adev->wb.wb); 1057 if (r) { 1058 dev_warn(adev->dev, "(%d) create WB bo failed\n", r); 1059 return r; 1060 } 1061 1062 adev->wb.num_wb = AMDGPU_MAX_WB; 1063 memset(&adev->wb.used, 0, sizeof(adev->wb.used)); 1064 1065 /* clear wb memory */ 1066 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8); 1067 } 1068 1069 return 0; 1070 } 1071 1072 /** 1073 * amdgpu_device_wb_get - Allocate a wb entry 1074 * 1075 * @adev: amdgpu_device pointer 1076 * @wb: wb index 1077 * 1078 * Allocate a wb slot for use by the driver (all asics). 1079 * Returns 0 on success or -EINVAL on failure. 1080 */ 1081 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb) 1082 { 1083 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb); 1084 1085 if (offset < adev->wb.num_wb) { 1086 __set_bit(offset, adev->wb.used); 1087 *wb = offset << 3; /* convert to dw offset */ 1088 return 0; 1089 } else { 1090 return -EINVAL; 1091 } 1092 } 1093 1094 /** 1095 * amdgpu_device_wb_free - Free a wb entry 1096 * 1097 * @adev: amdgpu_device pointer 1098 * @wb: wb index 1099 * 1100 * Free a wb slot allocated for use by the driver (all asics) 1101 */ 1102 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb) 1103 { 1104 wb >>= 3; 1105 if (wb < adev->wb.num_wb) 1106 __clear_bit(wb, adev->wb.used); 1107 } 1108 1109 /** 1110 * amdgpu_device_resize_fb_bar - try to resize FB BAR 1111 * 1112 * @adev: amdgpu_device pointer 1113 * 1114 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not 1115 * to fail, but if any of the BARs is not accessible after the size we abort 1116 * driver loading by returning -ENODEV. 1117 */ 1118 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev) 1119 { 1120 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size); 1121 struct pci_bus *root; 1122 struct resource *res; 1123 unsigned i; 1124 u16 cmd; 1125 int r; 1126 1127 /* Bypass for VF */ 1128 if (amdgpu_sriov_vf(adev)) 1129 return 0; 1130 1131 /* skip if the bios has already enabled large BAR */ 1132 if (adev->gmc.real_vram_size && 1133 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size)) 1134 return 0; 1135 1136 /* Check if the root BUS has 64bit memory resources */ 1137 root = adev->pdev->bus; 1138 while (root->parent) 1139 root = root->parent; 1140 1141 pci_bus_for_each_resource(root, res, i) { 1142 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) && 1143 res->start > 0x100000000ull) 1144 break; 1145 } 1146 1147 /* Trying to resize is pointless without a root hub window above 4GB */ 1148 if (!res) 1149 return 0; 1150 1151 /* Limit the BAR size to what is available */ 1152 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1, 1153 rbar_size); 1154 1155 /* Disable memory decoding while we change the BAR addresses and size */ 1156 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd); 1157 pci_write_config_word(adev->pdev, PCI_COMMAND, 1158 cmd & ~PCI_COMMAND_MEMORY); 1159 1160 /* Free the VRAM and doorbell BAR, we most likely need to move both. */ 1161 amdgpu_device_doorbell_fini(adev); 1162 if (adev->asic_type >= CHIP_BONAIRE) 1163 pci_release_resource(adev->pdev, 2); 1164 1165 pci_release_resource(adev->pdev, 0); 1166 1167 r = pci_resize_resource(adev->pdev, 0, rbar_size); 1168 if (r == -ENOSPC) 1169 DRM_INFO("Not enough PCI address space for a large BAR."); 1170 else if (r && r != -ENOTSUPP) 1171 DRM_ERROR("Problem resizing BAR0 (%d).", r); 1172 1173 pci_assign_unassigned_bus_resources(adev->pdev->bus); 1174 1175 /* When the doorbell or fb BAR isn't available we have no chance of 1176 * using the device. 1177 */ 1178 r = amdgpu_device_doorbell_init(adev); 1179 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET)) 1180 return -ENODEV; 1181 1182 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd); 1183 1184 return 0; 1185 } 1186 1187 /* 1188 * GPU helpers function. 1189 */ 1190 /** 1191 * amdgpu_device_need_post - check if the hw need post or not 1192 * 1193 * @adev: amdgpu_device pointer 1194 * 1195 * Check if the asic has been initialized (all asics) at driver startup 1196 * or post is needed if hw reset is performed. 1197 * Returns true if need or false if not. 1198 */ 1199 bool amdgpu_device_need_post(struct amdgpu_device *adev) 1200 { 1201 uint32_t reg; 1202 1203 if (amdgpu_sriov_vf(adev)) 1204 return false; 1205 1206 if (amdgpu_passthrough(adev)) { 1207 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot 1208 * some old smc fw still need driver do vPost otherwise gpu hang, while 1209 * those smc fw version above 22.15 doesn't have this flaw, so we force 1210 * vpost executed for smc version below 22.15 1211 */ 1212 if (adev->asic_type == CHIP_FIJI) { 1213 int err; 1214 uint32_t fw_ver; 1215 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev); 1216 /* force vPost if error occured */ 1217 if (err) 1218 return true; 1219 1220 fw_ver = *((uint32_t *)adev->pm.fw->data + 69); 1221 if (fw_ver < 0x00160e00) 1222 return true; 1223 } 1224 } 1225 1226 if (adev->has_hw_reset) { 1227 adev->has_hw_reset = false; 1228 return true; 1229 } 1230 1231 /* bios scratch used on CIK+ */ 1232 if (adev->asic_type >= CHIP_BONAIRE) 1233 return amdgpu_atombios_scratch_need_asic_init(adev); 1234 1235 /* check MEM_SIZE for older asics */ 1236 reg = amdgpu_asic_get_config_memsize(adev); 1237 1238 if ((reg != 0) && (reg != 0xffffffff)) 1239 return false; 1240 1241 return true; 1242 } 1243 1244 /* if we get transitioned to only one device, take VGA back */ 1245 /** 1246 * amdgpu_device_vga_set_decode - enable/disable vga decode 1247 * 1248 * @cookie: amdgpu_device pointer 1249 * @state: enable/disable vga decode 1250 * 1251 * Enable/disable vga decode (all asics). 1252 * Returns VGA resource flags. 1253 */ 1254 static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state) 1255 { 1256 struct amdgpu_device *adev = cookie; 1257 amdgpu_asic_set_vga_state(adev, state); 1258 if (state) 1259 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 1260 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 1261 else 1262 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 1263 } 1264 1265 /** 1266 * amdgpu_device_check_block_size - validate the vm block size 1267 * 1268 * @adev: amdgpu_device pointer 1269 * 1270 * Validates the vm block size specified via module parameter. 1271 * The vm block size defines number of bits in page table versus page directory, 1272 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 1273 * page table and the remaining bits are in the page directory. 1274 */ 1275 static void amdgpu_device_check_block_size(struct amdgpu_device *adev) 1276 { 1277 /* defines number of bits in page table versus page directory, 1278 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 1279 * page table and the remaining bits are in the page directory */ 1280 if (amdgpu_vm_block_size == -1) 1281 return; 1282 1283 if (amdgpu_vm_block_size < 9) { 1284 dev_warn(adev->dev, "VM page table size (%d) too small\n", 1285 amdgpu_vm_block_size); 1286 amdgpu_vm_block_size = -1; 1287 } 1288 } 1289 1290 /** 1291 * amdgpu_device_check_vm_size - validate the vm size 1292 * 1293 * @adev: amdgpu_device pointer 1294 * 1295 * Validates the vm size in GB specified via module parameter. 1296 * The VM size is the size of the GPU virtual memory space in GB. 1297 */ 1298 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev) 1299 { 1300 /* no need to check the default value */ 1301 if (amdgpu_vm_size == -1) 1302 return; 1303 1304 if (amdgpu_vm_size < 1) { 1305 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n", 1306 amdgpu_vm_size); 1307 amdgpu_vm_size = -1; 1308 } 1309 } 1310 1311 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev) 1312 { 1313 struct sysinfo si; 1314 bool is_os_64 = (sizeof(void *) == 8); 1315 uint64_t total_memory; 1316 uint64_t dram_size_seven_GB = 0x1B8000000; 1317 uint64_t dram_size_three_GB = 0xB8000000; 1318 1319 if (amdgpu_smu_memory_pool_size == 0) 1320 return; 1321 1322 if (!is_os_64) { 1323 DRM_WARN("Not 64-bit OS, feature not supported\n"); 1324 goto def_value; 1325 } 1326 si_meminfo(&si); 1327 total_memory = (uint64_t)si.totalram * si.mem_unit; 1328 1329 if ((amdgpu_smu_memory_pool_size == 1) || 1330 (amdgpu_smu_memory_pool_size == 2)) { 1331 if (total_memory < dram_size_three_GB) 1332 goto def_value1; 1333 } else if ((amdgpu_smu_memory_pool_size == 4) || 1334 (amdgpu_smu_memory_pool_size == 8)) { 1335 if (total_memory < dram_size_seven_GB) 1336 goto def_value1; 1337 } else { 1338 DRM_WARN("Smu memory pool size not supported\n"); 1339 goto def_value; 1340 } 1341 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28; 1342 1343 return; 1344 1345 def_value1: 1346 DRM_WARN("No enough system memory\n"); 1347 def_value: 1348 adev->pm.smu_prv_buffer_size = 0; 1349 } 1350 1351 /** 1352 * amdgpu_device_check_arguments - validate module params 1353 * 1354 * @adev: amdgpu_device pointer 1355 * 1356 * Validates certain module parameters and updates 1357 * the associated values used by the driver (all asics). 1358 */ 1359 static int amdgpu_device_check_arguments(struct amdgpu_device *adev) 1360 { 1361 if (amdgpu_sched_jobs < 4) { 1362 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n", 1363 amdgpu_sched_jobs); 1364 amdgpu_sched_jobs = 4; 1365 } else if (!is_power_of_2(amdgpu_sched_jobs)){ 1366 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n", 1367 amdgpu_sched_jobs); 1368 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs); 1369 } 1370 1371 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) { 1372 /* gart size must be greater or equal to 32M */ 1373 dev_warn(adev->dev, "gart size (%d) too small\n", 1374 amdgpu_gart_size); 1375 amdgpu_gart_size = -1; 1376 } 1377 1378 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) { 1379 /* gtt size must be greater or equal to 32M */ 1380 dev_warn(adev->dev, "gtt size (%d) too small\n", 1381 amdgpu_gtt_size); 1382 amdgpu_gtt_size = -1; 1383 } 1384 1385 /* valid range is between 4 and 9 inclusive */ 1386 if (amdgpu_vm_fragment_size != -1 && 1387 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) { 1388 dev_warn(adev->dev, "valid range is between 4 and 9\n"); 1389 amdgpu_vm_fragment_size = -1; 1390 } 1391 1392 if (amdgpu_sched_hw_submission < 2) { 1393 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n", 1394 amdgpu_sched_hw_submission); 1395 amdgpu_sched_hw_submission = 2; 1396 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) { 1397 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n", 1398 amdgpu_sched_hw_submission); 1399 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission); 1400 } 1401 1402 amdgpu_device_check_smu_prv_buffer_size(adev); 1403 1404 amdgpu_device_check_vm_size(adev); 1405 1406 amdgpu_device_check_block_size(adev); 1407 1408 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type); 1409 1410 amdgpu_gmc_tmz_set(adev); 1411 1412 amdgpu_gmc_noretry_set(adev); 1413 1414 return 0; 1415 } 1416 1417 /** 1418 * amdgpu_switcheroo_set_state - set switcheroo state 1419 * 1420 * @pdev: pci dev pointer 1421 * @state: vga_switcheroo state 1422 * 1423 * Callback for the switcheroo driver. Suspends or resumes the 1424 * the asics before or after it is powered up using ACPI methods. 1425 */ 1426 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, 1427 enum vga_switcheroo_state state) 1428 { 1429 struct drm_device *dev = pci_get_drvdata(pdev); 1430 int r; 1431 1432 if (amdgpu_device_supports_atpx(dev) && state == VGA_SWITCHEROO_OFF) 1433 return; 1434 1435 if (state == VGA_SWITCHEROO_ON) { 1436 pr_info("switched on\n"); 1437 /* don't suspend or resume card normally */ 1438 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1439 1440 pci_set_power_state(pdev, PCI_D0); 1441 amdgpu_device_load_pci_state(pdev); 1442 r = pci_enable_device(pdev); 1443 if (r) 1444 DRM_WARN("pci_enable_device failed (%d)\n", r); 1445 amdgpu_device_resume(dev, true); 1446 1447 dev->switch_power_state = DRM_SWITCH_POWER_ON; 1448 } else { 1449 pr_info("switched off\n"); 1450 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1451 amdgpu_device_suspend(dev, true); 1452 amdgpu_device_cache_pci_state(pdev); 1453 /* Shut down the device */ 1454 pci_disable_device(pdev); 1455 pci_set_power_state(pdev, PCI_D3cold); 1456 dev->switch_power_state = DRM_SWITCH_POWER_OFF; 1457 } 1458 } 1459 1460 /** 1461 * amdgpu_switcheroo_can_switch - see if switcheroo state can change 1462 * 1463 * @pdev: pci dev pointer 1464 * 1465 * Callback for the switcheroo driver. Check of the switcheroo 1466 * state can be changed. 1467 * Returns true if the state can be changed, false if not. 1468 */ 1469 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev) 1470 { 1471 struct drm_device *dev = pci_get_drvdata(pdev); 1472 1473 /* 1474 * FIXME: open_count is protected by drm_global_mutex but that would lead to 1475 * locking inversion with the driver load path. And the access here is 1476 * completely racy anyway. So don't bother with locking for now. 1477 */ 1478 return atomic_read(&dev->open_count) == 0; 1479 } 1480 1481 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = { 1482 .set_gpu_state = amdgpu_switcheroo_set_state, 1483 .reprobe = NULL, 1484 .can_switch = amdgpu_switcheroo_can_switch, 1485 }; 1486 1487 /** 1488 * amdgpu_device_ip_set_clockgating_state - set the CG state 1489 * 1490 * @dev: amdgpu_device pointer 1491 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1492 * @state: clockgating state (gate or ungate) 1493 * 1494 * Sets the requested clockgating state for all instances of 1495 * the hardware IP specified. 1496 * Returns the error code from the last instance. 1497 */ 1498 int amdgpu_device_ip_set_clockgating_state(void *dev, 1499 enum amd_ip_block_type block_type, 1500 enum amd_clockgating_state state) 1501 { 1502 struct amdgpu_device *adev = dev; 1503 int i, r = 0; 1504 1505 for (i = 0; i < adev->num_ip_blocks; i++) { 1506 if (!adev->ip_blocks[i].status.valid) 1507 continue; 1508 if (adev->ip_blocks[i].version->type != block_type) 1509 continue; 1510 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state) 1511 continue; 1512 r = adev->ip_blocks[i].version->funcs->set_clockgating_state( 1513 (void *)adev, state); 1514 if (r) 1515 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n", 1516 adev->ip_blocks[i].version->funcs->name, r); 1517 } 1518 return r; 1519 } 1520 1521 /** 1522 * amdgpu_device_ip_set_powergating_state - set the PG state 1523 * 1524 * @dev: amdgpu_device pointer 1525 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1526 * @state: powergating state (gate or ungate) 1527 * 1528 * Sets the requested powergating state for all instances of 1529 * the hardware IP specified. 1530 * Returns the error code from the last instance. 1531 */ 1532 int amdgpu_device_ip_set_powergating_state(void *dev, 1533 enum amd_ip_block_type block_type, 1534 enum amd_powergating_state state) 1535 { 1536 struct amdgpu_device *adev = dev; 1537 int i, r = 0; 1538 1539 for (i = 0; i < adev->num_ip_blocks; i++) { 1540 if (!adev->ip_blocks[i].status.valid) 1541 continue; 1542 if (adev->ip_blocks[i].version->type != block_type) 1543 continue; 1544 if (!adev->ip_blocks[i].version->funcs->set_powergating_state) 1545 continue; 1546 r = adev->ip_blocks[i].version->funcs->set_powergating_state( 1547 (void *)adev, state); 1548 if (r) 1549 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n", 1550 adev->ip_blocks[i].version->funcs->name, r); 1551 } 1552 return r; 1553 } 1554 1555 /** 1556 * amdgpu_device_ip_get_clockgating_state - get the CG state 1557 * 1558 * @adev: amdgpu_device pointer 1559 * @flags: clockgating feature flags 1560 * 1561 * Walks the list of IPs on the device and updates the clockgating 1562 * flags for each IP. 1563 * Updates @flags with the feature flags for each hardware IP where 1564 * clockgating is enabled. 1565 */ 1566 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev, 1567 u32 *flags) 1568 { 1569 int i; 1570 1571 for (i = 0; i < adev->num_ip_blocks; i++) { 1572 if (!adev->ip_blocks[i].status.valid) 1573 continue; 1574 if (adev->ip_blocks[i].version->funcs->get_clockgating_state) 1575 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags); 1576 } 1577 } 1578 1579 /** 1580 * amdgpu_device_ip_wait_for_idle - wait for idle 1581 * 1582 * @adev: amdgpu_device pointer 1583 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1584 * 1585 * Waits for the request hardware IP to be idle. 1586 * Returns 0 for success or a negative error code on failure. 1587 */ 1588 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev, 1589 enum amd_ip_block_type block_type) 1590 { 1591 int i, r; 1592 1593 for (i = 0; i < adev->num_ip_blocks; i++) { 1594 if (!adev->ip_blocks[i].status.valid) 1595 continue; 1596 if (adev->ip_blocks[i].version->type == block_type) { 1597 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev); 1598 if (r) 1599 return r; 1600 break; 1601 } 1602 } 1603 return 0; 1604 1605 } 1606 1607 /** 1608 * amdgpu_device_ip_is_idle - is the hardware IP idle 1609 * 1610 * @adev: amdgpu_device pointer 1611 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1612 * 1613 * Check if the hardware IP is idle or not. 1614 * Returns true if it the IP is idle, false if not. 1615 */ 1616 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev, 1617 enum amd_ip_block_type block_type) 1618 { 1619 int i; 1620 1621 for (i = 0; i < adev->num_ip_blocks; i++) { 1622 if (!adev->ip_blocks[i].status.valid) 1623 continue; 1624 if (adev->ip_blocks[i].version->type == block_type) 1625 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev); 1626 } 1627 return true; 1628 1629 } 1630 1631 /** 1632 * amdgpu_device_ip_get_ip_block - get a hw IP pointer 1633 * 1634 * @adev: amdgpu_device pointer 1635 * @type: Type of hardware IP (SMU, GFX, UVD, etc.) 1636 * 1637 * Returns a pointer to the hardware IP block structure 1638 * if it exists for the asic, otherwise NULL. 1639 */ 1640 struct amdgpu_ip_block * 1641 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev, 1642 enum amd_ip_block_type type) 1643 { 1644 int i; 1645 1646 for (i = 0; i < adev->num_ip_blocks; i++) 1647 if (adev->ip_blocks[i].version->type == type) 1648 return &adev->ip_blocks[i]; 1649 1650 return NULL; 1651 } 1652 1653 /** 1654 * amdgpu_device_ip_block_version_cmp 1655 * 1656 * @adev: amdgpu_device pointer 1657 * @type: enum amd_ip_block_type 1658 * @major: major version 1659 * @minor: minor version 1660 * 1661 * return 0 if equal or greater 1662 * return 1 if smaller or the ip_block doesn't exist 1663 */ 1664 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev, 1665 enum amd_ip_block_type type, 1666 u32 major, u32 minor) 1667 { 1668 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type); 1669 1670 if (ip_block && ((ip_block->version->major > major) || 1671 ((ip_block->version->major == major) && 1672 (ip_block->version->minor >= minor)))) 1673 return 0; 1674 1675 return 1; 1676 } 1677 1678 /** 1679 * amdgpu_device_ip_block_add 1680 * 1681 * @adev: amdgpu_device pointer 1682 * @ip_block_version: pointer to the IP to add 1683 * 1684 * Adds the IP block driver information to the collection of IPs 1685 * on the asic. 1686 */ 1687 int amdgpu_device_ip_block_add(struct amdgpu_device *adev, 1688 const struct amdgpu_ip_block_version *ip_block_version) 1689 { 1690 if (!ip_block_version) 1691 return -EINVAL; 1692 1693 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks, 1694 ip_block_version->funcs->name); 1695 1696 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version; 1697 1698 return 0; 1699 } 1700 1701 /** 1702 * amdgpu_device_enable_virtual_display - enable virtual display feature 1703 * 1704 * @adev: amdgpu_device pointer 1705 * 1706 * Enabled the virtual display feature if the user has enabled it via 1707 * the module parameter virtual_display. This feature provides a virtual 1708 * display hardware on headless boards or in virtualized environments. 1709 * This function parses and validates the configuration string specified by 1710 * the user and configues the virtual display configuration (number of 1711 * virtual connectors, crtcs, etc.) specified. 1712 */ 1713 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev) 1714 { 1715 adev->enable_virtual_display = false; 1716 1717 if (amdgpu_virtual_display) { 1718 const char *pci_address_name = pci_name(adev->pdev); 1719 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname; 1720 1721 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL); 1722 pciaddstr_tmp = pciaddstr; 1723 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) { 1724 pciaddname = strsep(&pciaddname_tmp, ","); 1725 if (!strcmp("all", pciaddname) 1726 || !strcmp(pci_address_name, pciaddname)) { 1727 long num_crtc; 1728 int res = -1; 1729 1730 adev->enable_virtual_display = true; 1731 1732 if (pciaddname_tmp) 1733 res = kstrtol(pciaddname_tmp, 10, 1734 &num_crtc); 1735 1736 if (!res) { 1737 if (num_crtc < 1) 1738 num_crtc = 1; 1739 if (num_crtc > 6) 1740 num_crtc = 6; 1741 adev->mode_info.num_crtc = num_crtc; 1742 } else { 1743 adev->mode_info.num_crtc = 1; 1744 } 1745 break; 1746 } 1747 } 1748 1749 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n", 1750 amdgpu_virtual_display, pci_address_name, 1751 adev->enable_virtual_display, adev->mode_info.num_crtc); 1752 1753 kfree(pciaddstr); 1754 } 1755 } 1756 1757 /** 1758 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware 1759 * 1760 * @adev: amdgpu_device pointer 1761 * 1762 * Parses the asic configuration parameters specified in the gpu info 1763 * firmware and makes them availale to the driver for use in configuring 1764 * the asic. 1765 * Returns 0 on success, -EINVAL on failure. 1766 */ 1767 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev) 1768 { 1769 const char *chip_name; 1770 char fw_name[40]; 1771 int err; 1772 const struct gpu_info_firmware_header_v1_0 *hdr; 1773 1774 adev->firmware.gpu_info_fw = NULL; 1775 1776 if (adev->mman.discovery_bin) { 1777 amdgpu_discovery_get_gfx_info(adev); 1778 1779 /* 1780 * FIXME: The bounding box is still needed by Navi12, so 1781 * temporarily read it from gpu_info firmware. Should be droped 1782 * when DAL no longer needs it. 1783 */ 1784 if (adev->asic_type != CHIP_NAVI12) 1785 return 0; 1786 } 1787 1788 switch (adev->asic_type) { 1789 #ifdef CONFIG_DRM_AMDGPU_SI 1790 case CHIP_VERDE: 1791 case CHIP_TAHITI: 1792 case CHIP_PITCAIRN: 1793 case CHIP_OLAND: 1794 case CHIP_HAINAN: 1795 #endif 1796 #ifdef CONFIG_DRM_AMDGPU_CIK 1797 case CHIP_BONAIRE: 1798 case CHIP_HAWAII: 1799 case CHIP_KAVERI: 1800 case CHIP_KABINI: 1801 case CHIP_MULLINS: 1802 #endif 1803 case CHIP_TOPAZ: 1804 case CHIP_TONGA: 1805 case CHIP_FIJI: 1806 case CHIP_POLARIS10: 1807 case CHIP_POLARIS11: 1808 case CHIP_POLARIS12: 1809 case CHIP_VEGAM: 1810 case CHIP_CARRIZO: 1811 case CHIP_STONEY: 1812 case CHIP_VEGA20: 1813 case CHIP_SIENNA_CICHLID: 1814 case CHIP_NAVY_FLOUNDER: 1815 case CHIP_DIMGREY_CAVEFISH: 1816 default: 1817 return 0; 1818 case CHIP_VEGA10: 1819 chip_name = "vega10"; 1820 break; 1821 case CHIP_VEGA12: 1822 chip_name = "vega12"; 1823 break; 1824 case CHIP_RAVEN: 1825 if (adev->apu_flags & AMD_APU_IS_RAVEN2) 1826 chip_name = "raven2"; 1827 else if (adev->apu_flags & AMD_APU_IS_PICASSO) 1828 chip_name = "picasso"; 1829 else 1830 chip_name = "raven"; 1831 break; 1832 case CHIP_ARCTURUS: 1833 chip_name = "arcturus"; 1834 break; 1835 case CHIP_RENOIR: 1836 if (adev->apu_flags & AMD_APU_IS_RENOIR) 1837 chip_name = "renoir"; 1838 else 1839 chip_name = "green_sardine"; 1840 break; 1841 case CHIP_NAVI10: 1842 chip_name = "navi10"; 1843 break; 1844 case CHIP_NAVI14: 1845 chip_name = "navi14"; 1846 break; 1847 case CHIP_NAVI12: 1848 chip_name = "navi12"; 1849 break; 1850 case CHIP_VANGOGH: 1851 chip_name = "vangogh"; 1852 break; 1853 } 1854 1855 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name); 1856 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev); 1857 if (err) { 1858 dev_err(adev->dev, 1859 "Failed to load gpu_info firmware \"%s\"\n", 1860 fw_name); 1861 goto out; 1862 } 1863 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw); 1864 if (err) { 1865 dev_err(adev->dev, 1866 "Failed to validate gpu_info firmware \"%s\"\n", 1867 fw_name); 1868 goto out; 1869 } 1870 1871 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data; 1872 amdgpu_ucode_print_gpu_info_hdr(&hdr->header); 1873 1874 switch (hdr->version_major) { 1875 case 1: 1876 { 1877 const struct gpu_info_firmware_v1_0 *gpu_info_fw = 1878 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data + 1879 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 1880 1881 /* 1882 * Should be droped when DAL no longer needs it. 1883 */ 1884 if (adev->asic_type == CHIP_NAVI12) 1885 goto parse_soc_bounding_box; 1886 1887 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se); 1888 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh); 1889 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se); 1890 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se); 1891 adev->gfx.config.max_texture_channel_caches = 1892 le32_to_cpu(gpu_info_fw->gc_num_tccs); 1893 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs); 1894 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds); 1895 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth); 1896 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth); 1897 adev->gfx.config.double_offchip_lds_buf = 1898 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer); 1899 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size); 1900 adev->gfx.cu_info.max_waves_per_simd = 1901 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd); 1902 adev->gfx.cu_info.max_scratch_slots_per_cu = 1903 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu); 1904 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size); 1905 if (hdr->version_minor >= 1) { 1906 const struct gpu_info_firmware_v1_1 *gpu_info_fw = 1907 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data + 1908 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 1909 adev->gfx.config.num_sc_per_sh = 1910 le32_to_cpu(gpu_info_fw->num_sc_per_sh); 1911 adev->gfx.config.num_packer_per_sc = 1912 le32_to_cpu(gpu_info_fw->num_packer_per_sc); 1913 } 1914 1915 parse_soc_bounding_box: 1916 /* 1917 * soc bounding box info is not integrated in disocovery table, 1918 * we always need to parse it from gpu info firmware if needed. 1919 */ 1920 if (hdr->version_minor == 2) { 1921 const struct gpu_info_firmware_v1_2 *gpu_info_fw = 1922 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data + 1923 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 1924 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box; 1925 } 1926 break; 1927 } 1928 default: 1929 dev_err(adev->dev, 1930 "Unsupported gpu_info table %d\n", hdr->header.ucode_version); 1931 err = -EINVAL; 1932 goto out; 1933 } 1934 out: 1935 return err; 1936 } 1937 1938 /** 1939 * amdgpu_device_ip_early_init - run early init for hardware IPs 1940 * 1941 * @adev: amdgpu_device pointer 1942 * 1943 * Early initialization pass for hardware IPs. The hardware IPs that make 1944 * up each asic are discovered each IP's early_init callback is run. This 1945 * is the first stage in initializing the asic. 1946 * Returns 0 on success, negative error code on failure. 1947 */ 1948 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev) 1949 { 1950 int i, r; 1951 1952 amdgpu_device_enable_virtual_display(adev); 1953 1954 if (amdgpu_sriov_vf(adev)) { 1955 r = amdgpu_virt_request_full_gpu(adev, true); 1956 if (r) 1957 return r; 1958 } 1959 1960 switch (adev->asic_type) { 1961 #ifdef CONFIG_DRM_AMDGPU_SI 1962 case CHIP_VERDE: 1963 case CHIP_TAHITI: 1964 case CHIP_PITCAIRN: 1965 case CHIP_OLAND: 1966 case CHIP_HAINAN: 1967 adev->family = AMDGPU_FAMILY_SI; 1968 r = si_set_ip_blocks(adev); 1969 if (r) 1970 return r; 1971 break; 1972 #endif 1973 #ifdef CONFIG_DRM_AMDGPU_CIK 1974 case CHIP_BONAIRE: 1975 case CHIP_HAWAII: 1976 case CHIP_KAVERI: 1977 case CHIP_KABINI: 1978 case CHIP_MULLINS: 1979 if (adev->flags & AMD_IS_APU) 1980 adev->family = AMDGPU_FAMILY_KV; 1981 else 1982 adev->family = AMDGPU_FAMILY_CI; 1983 1984 r = cik_set_ip_blocks(adev); 1985 if (r) 1986 return r; 1987 break; 1988 #endif 1989 case CHIP_TOPAZ: 1990 case CHIP_TONGA: 1991 case CHIP_FIJI: 1992 case CHIP_POLARIS10: 1993 case CHIP_POLARIS11: 1994 case CHIP_POLARIS12: 1995 case CHIP_VEGAM: 1996 case CHIP_CARRIZO: 1997 case CHIP_STONEY: 1998 if (adev->flags & AMD_IS_APU) 1999 adev->family = AMDGPU_FAMILY_CZ; 2000 else 2001 adev->family = AMDGPU_FAMILY_VI; 2002 2003 r = vi_set_ip_blocks(adev); 2004 if (r) 2005 return r; 2006 break; 2007 case CHIP_VEGA10: 2008 case CHIP_VEGA12: 2009 case CHIP_VEGA20: 2010 case CHIP_RAVEN: 2011 case CHIP_ARCTURUS: 2012 case CHIP_RENOIR: 2013 if (adev->flags & AMD_IS_APU) 2014 adev->family = AMDGPU_FAMILY_RV; 2015 else 2016 adev->family = AMDGPU_FAMILY_AI; 2017 2018 r = soc15_set_ip_blocks(adev); 2019 if (r) 2020 return r; 2021 break; 2022 case CHIP_NAVI10: 2023 case CHIP_NAVI14: 2024 case CHIP_NAVI12: 2025 case CHIP_SIENNA_CICHLID: 2026 case CHIP_NAVY_FLOUNDER: 2027 case CHIP_DIMGREY_CAVEFISH: 2028 case CHIP_VANGOGH: 2029 if (adev->asic_type == CHIP_VANGOGH) 2030 adev->family = AMDGPU_FAMILY_VGH; 2031 else 2032 adev->family = AMDGPU_FAMILY_NV; 2033 2034 r = nv_set_ip_blocks(adev); 2035 if (r) 2036 return r; 2037 break; 2038 default: 2039 /* FIXME: not supported yet */ 2040 return -EINVAL; 2041 } 2042 2043 amdgpu_amdkfd_device_probe(adev); 2044 2045 adev->pm.pp_feature = amdgpu_pp_feature_mask; 2046 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS) 2047 adev->pm.pp_feature &= ~PP_GFXOFF_MASK; 2048 2049 for (i = 0; i < adev->num_ip_blocks; i++) { 2050 if ((amdgpu_ip_block_mask & (1 << i)) == 0) { 2051 DRM_ERROR("disabled ip block: %d <%s>\n", 2052 i, adev->ip_blocks[i].version->funcs->name); 2053 adev->ip_blocks[i].status.valid = false; 2054 } else { 2055 if (adev->ip_blocks[i].version->funcs->early_init) { 2056 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev); 2057 if (r == -ENOENT) { 2058 adev->ip_blocks[i].status.valid = false; 2059 } else if (r) { 2060 DRM_ERROR("early_init of IP block <%s> failed %d\n", 2061 adev->ip_blocks[i].version->funcs->name, r); 2062 return r; 2063 } else { 2064 adev->ip_blocks[i].status.valid = true; 2065 } 2066 } else { 2067 adev->ip_blocks[i].status.valid = true; 2068 } 2069 } 2070 /* get the vbios after the asic_funcs are set up */ 2071 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) { 2072 r = amdgpu_device_parse_gpu_info_fw(adev); 2073 if (r) 2074 return r; 2075 2076 /* Read BIOS */ 2077 if (!amdgpu_get_bios(adev)) 2078 return -EINVAL; 2079 2080 r = amdgpu_atombios_init(adev); 2081 if (r) { 2082 dev_err(adev->dev, "amdgpu_atombios_init failed\n"); 2083 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0); 2084 return r; 2085 } 2086 } 2087 } 2088 2089 adev->cg_flags &= amdgpu_cg_mask; 2090 adev->pg_flags &= amdgpu_pg_mask; 2091 2092 return 0; 2093 } 2094 2095 static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev) 2096 { 2097 int i, r; 2098 2099 for (i = 0; i < adev->num_ip_blocks; i++) { 2100 if (!adev->ip_blocks[i].status.sw) 2101 continue; 2102 if (adev->ip_blocks[i].status.hw) 2103 continue; 2104 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 2105 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) || 2106 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) { 2107 r = adev->ip_blocks[i].version->funcs->hw_init(adev); 2108 if (r) { 2109 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 2110 adev->ip_blocks[i].version->funcs->name, r); 2111 return r; 2112 } 2113 adev->ip_blocks[i].status.hw = true; 2114 } 2115 } 2116 2117 return 0; 2118 } 2119 2120 static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev) 2121 { 2122 int i, r; 2123 2124 for (i = 0; i < adev->num_ip_blocks; i++) { 2125 if (!adev->ip_blocks[i].status.sw) 2126 continue; 2127 if (adev->ip_blocks[i].status.hw) 2128 continue; 2129 r = adev->ip_blocks[i].version->funcs->hw_init(adev); 2130 if (r) { 2131 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 2132 adev->ip_blocks[i].version->funcs->name, r); 2133 return r; 2134 } 2135 adev->ip_blocks[i].status.hw = true; 2136 } 2137 2138 return 0; 2139 } 2140 2141 static int amdgpu_device_fw_loading(struct amdgpu_device *adev) 2142 { 2143 int r = 0; 2144 int i; 2145 uint32_t smu_version; 2146 2147 if (adev->asic_type >= CHIP_VEGA10) { 2148 for (i = 0; i < adev->num_ip_blocks; i++) { 2149 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP) 2150 continue; 2151 2152 /* no need to do the fw loading again if already done*/ 2153 if (adev->ip_blocks[i].status.hw == true) 2154 break; 2155 2156 if (amdgpu_in_reset(adev) || adev->in_suspend) { 2157 r = adev->ip_blocks[i].version->funcs->resume(adev); 2158 if (r) { 2159 DRM_ERROR("resume of IP block <%s> failed %d\n", 2160 adev->ip_blocks[i].version->funcs->name, r); 2161 return r; 2162 } 2163 } else { 2164 r = adev->ip_blocks[i].version->funcs->hw_init(adev); 2165 if (r) { 2166 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 2167 adev->ip_blocks[i].version->funcs->name, r); 2168 return r; 2169 } 2170 } 2171 2172 adev->ip_blocks[i].status.hw = true; 2173 break; 2174 } 2175 } 2176 2177 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA) 2178 r = amdgpu_pm_load_smu_firmware(adev, &smu_version); 2179 2180 return r; 2181 } 2182 2183 /** 2184 * amdgpu_device_ip_init - run init for hardware IPs 2185 * 2186 * @adev: amdgpu_device pointer 2187 * 2188 * Main initialization pass for hardware IPs. The list of all the hardware 2189 * IPs that make up the asic is walked and the sw_init and hw_init callbacks 2190 * are run. sw_init initializes the software state associated with each IP 2191 * and hw_init initializes the hardware associated with each IP. 2192 * Returns 0 on success, negative error code on failure. 2193 */ 2194 static int amdgpu_device_ip_init(struct amdgpu_device *adev) 2195 { 2196 int i, r; 2197 2198 r = amdgpu_ras_init(adev); 2199 if (r) 2200 return r; 2201 2202 for (i = 0; i < adev->num_ip_blocks; i++) { 2203 if (!adev->ip_blocks[i].status.valid) 2204 continue; 2205 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev); 2206 if (r) { 2207 DRM_ERROR("sw_init of IP block <%s> failed %d\n", 2208 adev->ip_blocks[i].version->funcs->name, r); 2209 goto init_failed; 2210 } 2211 adev->ip_blocks[i].status.sw = true; 2212 2213 /* need to do gmc hw init early so we can allocate gpu mem */ 2214 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { 2215 r = amdgpu_device_vram_scratch_init(adev); 2216 if (r) { 2217 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r); 2218 goto init_failed; 2219 } 2220 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev); 2221 if (r) { 2222 DRM_ERROR("hw_init %d failed %d\n", i, r); 2223 goto init_failed; 2224 } 2225 r = amdgpu_device_wb_init(adev); 2226 if (r) { 2227 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r); 2228 goto init_failed; 2229 } 2230 adev->ip_blocks[i].status.hw = true; 2231 2232 /* right after GMC hw init, we create CSA */ 2233 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) { 2234 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj, 2235 AMDGPU_GEM_DOMAIN_VRAM, 2236 AMDGPU_CSA_SIZE); 2237 if (r) { 2238 DRM_ERROR("allocate CSA failed %d\n", r); 2239 goto init_failed; 2240 } 2241 } 2242 } 2243 } 2244 2245 if (amdgpu_sriov_vf(adev)) 2246 amdgpu_virt_init_data_exchange(adev); 2247 2248 r = amdgpu_ib_pool_init(adev); 2249 if (r) { 2250 dev_err(adev->dev, "IB initialization failed (%d).\n", r); 2251 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r); 2252 goto init_failed; 2253 } 2254 2255 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/ 2256 if (r) 2257 goto init_failed; 2258 2259 r = amdgpu_device_ip_hw_init_phase1(adev); 2260 if (r) 2261 goto init_failed; 2262 2263 r = amdgpu_device_fw_loading(adev); 2264 if (r) 2265 goto init_failed; 2266 2267 r = amdgpu_device_ip_hw_init_phase2(adev); 2268 if (r) 2269 goto init_failed; 2270 2271 /* 2272 * retired pages will be loaded from eeprom and reserved here, 2273 * it should be called after amdgpu_device_ip_hw_init_phase2 since 2274 * for some ASICs the RAS EEPROM code relies on SMU fully functioning 2275 * for I2C communication which only true at this point. 2276 * 2277 * amdgpu_ras_recovery_init may fail, but the upper only cares the 2278 * failure from bad gpu situation and stop amdgpu init process 2279 * accordingly. For other failed cases, it will still release all 2280 * the resource and print error message, rather than returning one 2281 * negative value to upper level. 2282 * 2283 * Note: theoretically, this should be called before all vram allocations 2284 * to protect retired page from abusing 2285 */ 2286 r = amdgpu_ras_recovery_init(adev); 2287 if (r) 2288 goto init_failed; 2289 2290 if (adev->gmc.xgmi.num_physical_nodes > 1) 2291 amdgpu_xgmi_add_device(adev); 2292 amdgpu_amdkfd_device_init(adev); 2293 2294 amdgpu_fru_get_product_info(adev); 2295 2296 init_failed: 2297 if (amdgpu_sriov_vf(adev)) 2298 amdgpu_virt_release_full_gpu(adev, true); 2299 2300 return r; 2301 } 2302 2303 /** 2304 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer 2305 * 2306 * @adev: amdgpu_device pointer 2307 * 2308 * Writes a reset magic value to the gart pointer in VRAM. The driver calls 2309 * this function before a GPU reset. If the value is retained after a 2310 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents. 2311 */ 2312 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev) 2313 { 2314 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM); 2315 } 2316 2317 /** 2318 * amdgpu_device_check_vram_lost - check if vram is valid 2319 * 2320 * @adev: amdgpu_device pointer 2321 * 2322 * Checks the reset magic value written to the gart pointer in VRAM. 2323 * The driver calls this after a GPU reset to see if the contents of 2324 * VRAM is lost or now. 2325 * returns true if vram is lost, false if not. 2326 */ 2327 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev) 2328 { 2329 if (memcmp(adev->gart.ptr, adev->reset_magic, 2330 AMDGPU_RESET_MAGIC_NUM)) 2331 return true; 2332 2333 if (!amdgpu_in_reset(adev)) 2334 return false; 2335 2336 /* 2337 * For all ASICs with baco/mode1 reset, the VRAM is 2338 * always assumed to be lost. 2339 */ 2340 switch (amdgpu_asic_reset_method(adev)) { 2341 case AMD_RESET_METHOD_BACO: 2342 case AMD_RESET_METHOD_MODE1: 2343 return true; 2344 default: 2345 return false; 2346 } 2347 } 2348 2349 /** 2350 * amdgpu_device_set_cg_state - set clockgating for amdgpu device 2351 * 2352 * @adev: amdgpu_device pointer 2353 * @state: clockgating state (gate or ungate) 2354 * 2355 * The list of all the hardware IPs that make up the asic is walked and the 2356 * set_clockgating_state callbacks are run. 2357 * Late initialization pass enabling clockgating for hardware IPs. 2358 * Fini or suspend, pass disabling clockgating for hardware IPs. 2359 * Returns 0 on success, negative error code on failure. 2360 */ 2361 2362 static int amdgpu_device_set_cg_state(struct amdgpu_device *adev, 2363 enum amd_clockgating_state state) 2364 { 2365 int i, j, r; 2366 2367 if (amdgpu_emu_mode == 1) 2368 return 0; 2369 2370 for (j = 0; j < adev->num_ip_blocks; j++) { 2371 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1; 2372 if (!adev->ip_blocks[i].status.late_initialized) 2373 continue; 2374 /* skip CG for VCE/UVD, it's handled specially */ 2375 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 2376 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE && 2377 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN && 2378 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG && 2379 adev->ip_blocks[i].version->funcs->set_clockgating_state) { 2380 /* enable clockgating to save power */ 2381 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, 2382 state); 2383 if (r) { 2384 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n", 2385 adev->ip_blocks[i].version->funcs->name, r); 2386 return r; 2387 } 2388 } 2389 } 2390 2391 return 0; 2392 } 2393 2394 static int amdgpu_device_set_pg_state(struct amdgpu_device *adev, enum amd_powergating_state state) 2395 { 2396 int i, j, r; 2397 2398 if (amdgpu_emu_mode == 1) 2399 return 0; 2400 2401 for (j = 0; j < adev->num_ip_blocks; j++) { 2402 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1; 2403 if (!adev->ip_blocks[i].status.late_initialized) 2404 continue; 2405 /* skip CG for VCE/UVD, it's handled specially */ 2406 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 2407 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE && 2408 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN && 2409 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG && 2410 adev->ip_blocks[i].version->funcs->set_powergating_state) { 2411 /* enable powergating to save power */ 2412 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev, 2413 state); 2414 if (r) { 2415 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n", 2416 adev->ip_blocks[i].version->funcs->name, r); 2417 return r; 2418 } 2419 } 2420 } 2421 return 0; 2422 } 2423 2424 static int amdgpu_device_enable_mgpu_fan_boost(void) 2425 { 2426 struct amdgpu_gpu_instance *gpu_ins; 2427 struct amdgpu_device *adev; 2428 int i, ret = 0; 2429 2430 mutex_lock(&mgpu_info.mutex); 2431 2432 /* 2433 * MGPU fan boost feature should be enabled 2434 * only when there are two or more dGPUs in 2435 * the system 2436 */ 2437 if (mgpu_info.num_dgpu < 2) 2438 goto out; 2439 2440 for (i = 0; i < mgpu_info.num_dgpu; i++) { 2441 gpu_ins = &(mgpu_info.gpu_ins[i]); 2442 adev = gpu_ins->adev; 2443 if (!(adev->flags & AMD_IS_APU) && 2444 !gpu_ins->mgpu_fan_enabled) { 2445 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev); 2446 if (ret) 2447 break; 2448 2449 gpu_ins->mgpu_fan_enabled = 1; 2450 } 2451 } 2452 2453 out: 2454 mutex_unlock(&mgpu_info.mutex); 2455 2456 return ret; 2457 } 2458 2459 /** 2460 * amdgpu_device_ip_late_init - run late init for hardware IPs 2461 * 2462 * @adev: amdgpu_device pointer 2463 * 2464 * Late initialization pass for hardware IPs. The list of all the hardware 2465 * IPs that make up the asic is walked and the late_init callbacks are run. 2466 * late_init covers any special initialization that an IP requires 2467 * after all of the have been initialized or something that needs to happen 2468 * late in the init process. 2469 * Returns 0 on success, negative error code on failure. 2470 */ 2471 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev) 2472 { 2473 struct amdgpu_gpu_instance *gpu_instance; 2474 int i = 0, r; 2475 2476 for (i = 0; i < adev->num_ip_blocks; i++) { 2477 if (!adev->ip_blocks[i].status.hw) 2478 continue; 2479 if (adev->ip_blocks[i].version->funcs->late_init) { 2480 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev); 2481 if (r) { 2482 DRM_ERROR("late_init of IP block <%s> failed %d\n", 2483 adev->ip_blocks[i].version->funcs->name, r); 2484 return r; 2485 } 2486 } 2487 adev->ip_blocks[i].status.late_initialized = true; 2488 } 2489 2490 amdgpu_ras_set_error_query_ready(adev, true); 2491 2492 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE); 2493 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE); 2494 2495 amdgpu_device_fill_reset_magic(adev); 2496 2497 r = amdgpu_device_enable_mgpu_fan_boost(); 2498 if (r) 2499 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r); 2500 2501 2502 if (adev->gmc.xgmi.num_physical_nodes > 1) { 2503 mutex_lock(&mgpu_info.mutex); 2504 2505 /* 2506 * Reset device p-state to low as this was booted with high. 2507 * 2508 * This should be performed only after all devices from the same 2509 * hive get initialized. 2510 * 2511 * However, it's unknown how many device in the hive in advance. 2512 * As this is counted one by one during devices initializations. 2513 * 2514 * So, we wait for all XGMI interlinked devices initialized. 2515 * This may bring some delays as those devices may come from 2516 * different hives. But that should be OK. 2517 */ 2518 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) { 2519 for (i = 0; i < mgpu_info.num_gpu; i++) { 2520 gpu_instance = &(mgpu_info.gpu_ins[i]); 2521 if (gpu_instance->adev->flags & AMD_IS_APU) 2522 continue; 2523 2524 r = amdgpu_xgmi_set_pstate(gpu_instance->adev, 2525 AMDGPU_XGMI_PSTATE_MIN); 2526 if (r) { 2527 DRM_ERROR("pstate setting failed (%d).\n", r); 2528 break; 2529 } 2530 } 2531 } 2532 2533 mutex_unlock(&mgpu_info.mutex); 2534 } 2535 2536 return 0; 2537 } 2538 2539 /** 2540 * amdgpu_device_ip_fini - run fini for hardware IPs 2541 * 2542 * @adev: amdgpu_device pointer 2543 * 2544 * Main teardown pass for hardware IPs. The list of all the hardware 2545 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks 2546 * are run. hw_fini tears down the hardware associated with each IP 2547 * and sw_fini tears down any software state associated with each IP. 2548 * Returns 0 on success, negative error code on failure. 2549 */ 2550 static int amdgpu_device_ip_fini(struct amdgpu_device *adev) 2551 { 2552 int i, r; 2553 2554 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done) 2555 amdgpu_virt_release_ras_err_handler_data(adev); 2556 2557 amdgpu_ras_pre_fini(adev); 2558 2559 if (adev->gmc.xgmi.num_physical_nodes > 1) 2560 amdgpu_xgmi_remove_device(adev); 2561 2562 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE); 2563 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE); 2564 2565 amdgpu_amdkfd_device_fini(adev); 2566 2567 /* need to disable SMC first */ 2568 for (i = 0; i < adev->num_ip_blocks; i++) { 2569 if (!adev->ip_blocks[i].status.hw) 2570 continue; 2571 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) { 2572 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev); 2573 /* XXX handle errors */ 2574 if (r) { 2575 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", 2576 adev->ip_blocks[i].version->funcs->name, r); 2577 } 2578 adev->ip_blocks[i].status.hw = false; 2579 break; 2580 } 2581 } 2582 2583 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2584 if (!adev->ip_blocks[i].status.hw) 2585 continue; 2586 2587 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev); 2588 /* XXX handle errors */ 2589 if (r) { 2590 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", 2591 adev->ip_blocks[i].version->funcs->name, r); 2592 } 2593 2594 adev->ip_blocks[i].status.hw = false; 2595 } 2596 2597 2598 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2599 if (!adev->ip_blocks[i].status.sw) 2600 continue; 2601 2602 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { 2603 amdgpu_ucode_free_bo(adev); 2604 amdgpu_free_static_csa(&adev->virt.csa_obj); 2605 amdgpu_device_wb_fini(adev); 2606 amdgpu_device_vram_scratch_fini(adev); 2607 amdgpu_ib_pool_fini(adev); 2608 } 2609 2610 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev); 2611 /* XXX handle errors */ 2612 if (r) { 2613 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n", 2614 adev->ip_blocks[i].version->funcs->name, r); 2615 } 2616 adev->ip_blocks[i].status.sw = false; 2617 adev->ip_blocks[i].status.valid = false; 2618 } 2619 2620 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2621 if (!adev->ip_blocks[i].status.late_initialized) 2622 continue; 2623 if (adev->ip_blocks[i].version->funcs->late_fini) 2624 adev->ip_blocks[i].version->funcs->late_fini((void *)adev); 2625 adev->ip_blocks[i].status.late_initialized = false; 2626 } 2627 2628 amdgpu_ras_fini(adev); 2629 2630 if (amdgpu_sriov_vf(adev)) 2631 if (amdgpu_virt_release_full_gpu(adev, false)) 2632 DRM_ERROR("failed to release exclusive mode on fini\n"); 2633 2634 return 0; 2635 } 2636 2637 /** 2638 * amdgpu_device_delayed_init_work_handler - work handler for IB tests 2639 * 2640 * @work: work_struct. 2641 */ 2642 static void amdgpu_device_delayed_init_work_handler(struct work_struct *work) 2643 { 2644 struct amdgpu_device *adev = 2645 container_of(work, struct amdgpu_device, delayed_init_work.work); 2646 int r; 2647 2648 r = amdgpu_ib_ring_tests(adev); 2649 if (r) 2650 DRM_ERROR("ib ring test failed (%d).\n", r); 2651 } 2652 2653 static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work) 2654 { 2655 struct amdgpu_device *adev = 2656 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work); 2657 2658 mutex_lock(&adev->gfx.gfx_off_mutex); 2659 if (!adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) { 2660 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true)) 2661 adev->gfx.gfx_off_state = true; 2662 } 2663 mutex_unlock(&adev->gfx.gfx_off_mutex); 2664 } 2665 2666 /** 2667 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1) 2668 * 2669 * @adev: amdgpu_device pointer 2670 * 2671 * Main suspend function for hardware IPs. The list of all the hardware 2672 * IPs that make up the asic is walked, clockgating is disabled and the 2673 * suspend callbacks are run. suspend puts the hardware and software state 2674 * in each IP into a state suitable for suspend. 2675 * Returns 0 on success, negative error code on failure. 2676 */ 2677 static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev) 2678 { 2679 int i, r; 2680 2681 if (!amdgpu_acpi_is_s0ix_supported(adev) || amdgpu_in_reset(adev)) { 2682 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE); 2683 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE); 2684 } 2685 2686 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2687 if (!adev->ip_blocks[i].status.valid) 2688 continue; 2689 2690 /* displays are handled separately */ 2691 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE) 2692 continue; 2693 2694 /* XXX handle errors */ 2695 r = adev->ip_blocks[i].version->funcs->suspend(adev); 2696 /* XXX handle errors */ 2697 if (r) { 2698 DRM_ERROR("suspend of IP block <%s> failed %d\n", 2699 adev->ip_blocks[i].version->funcs->name, r); 2700 return r; 2701 } 2702 2703 adev->ip_blocks[i].status.hw = false; 2704 } 2705 2706 return 0; 2707 } 2708 2709 /** 2710 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2) 2711 * 2712 * @adev: amdgpu_device pointer 2713 * 2714 * Main suspend function for hardware IPs. The list of all the hardware 2715 * IPs that make up the asic is walked, clockgating is disabled and the 2716 * suspend callbacks are run. suspend puts the hardware and software state 2717 * in each IP into a state suitable for suspend. 2718 * Returns 0 on success, negative error code on failure. 2719 */ 2720 static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev) 2721 { 2722 int i, r; 2723 2724 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2725 if (!adev->ip_blocks[i].status.valid) 2726 continue; 2727 /* displays are handled in phase1 */ 2728 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) 2729 continue; 2730 /* PSP lost connection when err_event_athub occurs */ 2731 if (amdgpu_ras_intr_triggered() && 2732 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) { 2733 adev->ip_blocks[i].status.hw = false; 2734 continue; 2735 } 2736 /* XXX handle errors */ 2737 r = adev->ip_blocks[i].version->funcs->suspend(adev); 2738 /* XXX handle errors */ 2739 if (r) { 2740 DRM_ERROR("suspend of IP block <%s> failed %d\n", 2741 adev->ip_blocks[i].version->funcs->name, r); 2742 } 2743 adev->ip_blocks[i].status.hw = false; 2744 /* handle putting the SMC in the appropriate state */ 2745 if(!amdgpu_sriov_vf(adev)){ 2746 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) { 2747 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state); 2748 if (r) { 2749 DRM_ERROR("SMC failed to set mp1 state %d, %d\n", 2750 adev->mp1_state, r); 2751 return r; 2752 } 2753 } 2754 } 2755 adev->ip_blocks[i].status.hw = false; 2756 } 2757 2758 return 0; 2759 } 2760 2761 /** 2762 * amdgpu_device_ip_suspend - run suspend for hardware IPs 2763 * 2764 * @adev: amdgpu_device pointer 2765 * 2766 * Main suspend function for hardware IPs. The list of all the hardware 2767 * IPs that make up the asic is walked, clockgating is disabled and the 2768 * suspend callbacks are run. suspend puts the hardware and software state 2769 * in each IP into a state suitable for suspend. 2770 * Returns 0 on success, negative error code on failure. 2771 */ 2772 int amdgpu_device_ip_suspend(struct amdgpu_device *adev) 2773 { 2774 int r; 2775 2776 if (amdgpu_sriov_vf(adev)) 2777 amdgpu_virt_request_full_gpu(adev, false); 2778 2779 r = amdgpu_device_ip_suspend_phase1(adev); 2780 if (r) 2781 return r; 2782 r = amdgpu_device_ip_suspend_phase2(adev); 2783 2784 if (amdgpu_sriov_vf(adev)) 2785 amdgpu_virt_release_full_gpu(adev, false); 2786 2787 return r; 2788 } 2789 2790 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev) 2791 { 2792 int i, r; 2793 2794 static enum amd_ip_block_type ip_order[] = { 2795 AMD_IP_BLOCK_TYPE_GMC, 2796 AMD_IP_BLOCK_TYPE_COMMON, 2797 AMD_IP_BLOCK_TYPE_PSP, 2798 AMD_IP_BLOCK_TYPE_IH, 2799 }; 2800 2801 for (i = 0; i < ARRAY_SIZE(ip_order); i++) { 2802 int j; 2803 struct amdgpu_ip_block *block; 2804 2805 block = &adev->ip_blocks[i]; 2806 block->status.hw = false; 2807 2808 for (j = 0; j < ARRAY_SIZE(ip_order); j++) { 2809 2810 if (block->version->type != ip_order[j] || 2811 !block->status.valid) 2812 continue; 2813 2814 r = block->version->funcs->hw_init(adev); 2815 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded"); 2816 if (r) 2817 return r; 2818 block->status.hw = true; 2819 } 2820 } 2821 2822 return 0; 2823 } 2824 2825 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev) 2826 { 2827 int i, r; 2828 2829 static enum amd_ip_block_type ip_order[] = { 2830 AMD_IP_BLOCK_TYPE_SMC, 2831 AMD_IP_BLOCK_TYPE_DCE, 2832 AMD_IP_BLOCK_TYPE_GFX, 2833 AMD_IP_BLOCK_TYPE_SDMA, 2834 AMD_IP_BLOCK_TYPE_UVD, 2835 AMD_IP_BLOCK_TYPE_VCE, 2836 AMD_IP_BLOCK_TYPE_VCN 2837 }; 2838 2839 for (i = 0; i < ARRAY_SIZE(ip_order); i++) { 2840 int j; 2841 struct amdgpu_ip_block *block; 2842 2843 for (j = 0; j < adev->num_ip_blocks; j++) { 2844 block = &adev->ip_blocks[j]; 2845 2846 if (block->version->type != ip_order[i] || 2847 !block->status.valid || 2848 block->status.hw) 2849 continue; 2850 2851 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC) 2852 r = block->version->funcs->resume(adev); 2853 else 2854 r = block->version->funcs->hw_init(adev); 2855 2856 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded"); 2857 if (r) 2858 return r; 2859 block->status.hw = true; 2860 } 2861 } 2862 2863 return 0; 2864 } 2865 2866 /** 2867 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs 2868 * 2869 * @adev: amdgpu_device pointer 2870 * 2871 * First resume function for hardware IPs. The list of all the hardware 2872 * IPs that make up the asic is walked and the resume callbacks are run for 2873 * COMMON, GMC, and IH. resume puts the hardware into a functional state 2874 * after a suspend and updates the software state as necessary. This 2875 * function is also used for restoring the GPU after a GPU reset. 2876 * Returns 0 on success, negative error code on failure. 2877 */ 2878 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev) 2879 { 2880 int i, r; 2881 2882 for (i = 0; i < adev->num_ip_blocks; i++) { 2883 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw) 2884 continue; 2885 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 2886 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 2887 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) { 2888 2889 r = adev->ip_blocks[i].version->funcs->resume(adev); 2890 if (r) { 2891 DRM_ERROR("resume of IP block <%s> failed %d\n", 2892 adev->ip_blocks[i].version->funcs->name, r); 2893 return r; 2894 } 2895 adev->ip_blocks[i].status.hw = true; 2896 } 2897 } 2898 2899 return 0; 2900 } 2901 2902 /** 2903 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs 2904 * 2905 * @adev: amdgpu_device pointer 2906 * 2907 * First resume function for hardware IPs. The list of all the hardware 2908 * IPs that make up the asic is walked and the resume callbacks are run for 2909 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a 2910 * functional state after a suspend and updates the software state as 2911 * necessary. This function is also used for restoring the GPU after a GPU 2912 * reset. 2913 * Returns 0 on success, negative error code on failure. 2914 */ 2915 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev) 2916 { 2917 int i, r; 2918 2919 for (i = 0; i < adev->num_ip_blocks; i++) { 2920 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw) 2921 continue; 2922 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 2923 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 2924 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH || 2925 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) 2926 continue; 2927 r = adev->ip_blocks[i].version->funcs->resume(adev); 2928 if (r) { 2929 DRM_ERROR("resume of IP block <%s> failed %d\n", 2930 adev->ip_blocks[i].version->funcs->name, r); 2931 return r; 2932 } 2933 adev->ip_blocks[i].status.hw = true; 2934 } 2935 2936 return 0; 2937 } 2938 2939 /** 2940 * amdgpu_device_ip_resume - run resume for hardware IPs 2941 * 2942 * @adev: amdgpu_device pointer 2943 * 2944 * Main resume function for hardware IPs. The hardware IPs 2945 * are split into two resume functions because they are 2946 * are also used in in recovering from a GPU reset and some additional 2947 * steps need to be take between them. In this case (S3/S4) they are 2948 * run sequentially. 2949 * Returns 0 on success, negative error code on failure. 2950 */ 2951 static int amdgpu_device_ip_resume(struct amdgpu_device *adev) 2952 { 2953 int r; 2954 2955 r = amdgpu_device_ip_resume_phase1(adev); 2956 if (r) 2957 return r; 2958 2959 r = amdgpu_device_fw_loading(adev); 2960 if (r) 2961 return r; 2962 2963 r = amdgpu_device_ip_resume_phase2(adev); 2964 2965 return r; 2966 } 2967 2968 /** 2969 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV 2970 * 2971 * @adev: amdgpu_device pointer 2972 * 2973 * Query the VBIOS data tables to determine if the board supports SR-IOV. 2974 */ 2975 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev) 2976 { 2977 if (amdgpu_sriov_vf(adev)) { 2978 if (adev->is_atom_fw) { 2979 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev)) 2980 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; 2981 } else { 2982 if (amdgpu_atombios_has_gpu_virtualization_table(adev)) 2983 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; 2984 } 2985 2986 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS)) 2987 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0); 2988 } 2989 } 2990 2991 /** 2992 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic 2993 * 2994 * @asic_type: AMD asic type 2995 * 2996 * Check if there is DC (new modesetting infrastructre) support for an asic. 2997 * returns true if DC has support, false if not. 2998 */ 2999 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type) 3000 { 3001 switch (asic_type) { 3002 #if defined(CONFIG_DRM_AMD_DC) 3003 #if defined(CONFIG_DRM_AMD_DC_SI) 3004 case CHIP_TAHITI: 3005 case CHIP_PITCAIRN: 3006 case CHIP_VERDE: 3007 case CHIP_OLAND: 3008 #endif 3009 case CHIP_BONAIRE: 3010 case CHIP_KAVERI: 3011 case CHIP_KABINI: 3012 case CHIP_MULLINS: 3013 /* 3014 * We have systems in the wild with these ASICs that require 3015 * LVDS and VGA support which is not supported with DC. 3016 * 3017 * Fallback to the non-DC driver here by default so as not to 3018 * cause regressions. 3019 */ 3020 return amdgpu_dc > 0; 3021 case CHIP_HAWAII: 3022 case CHIP_CARRIZO: 3023 case CHIP_STONEY: 3024 case CHIP_POLARIS10: 3025 case CHIP_POLARIS11: 3026 case CHIP_POLARIS12: 3027 case CHIP_VEGAM: 3028 case CHIP_TONGA: 3029 case CHIP_FIJI: 3030 case CHIP_VEGA10: 3031 case CHIP_VEGA12: 3032 case CHIP_VEGA20: 3033 #if defined(CONFIG_DRM_AMD_DC_DCN) 3034 case CHIP_RAVEN: 3035 case CHIP_NAVI10: 3036 case CHIP_NAVI14: 3037 case CHIP_NAVI12: 3038 case CHIP_RENOIR: 3039 case CHIP_SIENNA_CICHLID: 3040 case CHIP_NAVY_FLOUNDER: 3041 case CHIP_DIMGREY_CAVEFISH: 3042 case CHIP_VANGOGH: 3043 #endif 3044 return amdgpu_dc != 0; 3045 #endif 3046 default: 3047 if (amdgpu_dc > 0) 3048 DRM_INFO_ONCE("Display Core has been requested via kernel parameter " 3049 "but isn't supported by ASIC, ignoring\n"); 3050 return false; 3051 } 3052 } 3053 3054 /** 3055 * amdgpu_device_has_dc_support - check if dc is supported 3056 * 3057 * @adev: amdgpu_device pointer 3058 * 3059 * Returns true for supported, false for not supported 3060 */ 3061 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev) 3062 { 3063 if (amdgpu_sriov_vf(adev) || adev->enable_virtual_display) 3064 return false; 3065 3066 return amdgpu_device_asic_has_dc_support(adev->asic_type); 3067 } 3068 3069 3070 static void amdgpu_device_xgmi_reset_func(struct work_struct *__work) 3071 { 3072 struct amdgpu_device *adev = 3073 container_of(__work, struct amdgpu_device, xgmi_reset_work); 3074 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev); 3075 3076 /* It's a bug to not have a hive within this function */ 3077 if (WARN_ON(!hive)) 3078 return; 3079 3080 /* 3081 * Use task barrier to synchronize all xgmi reset works across the 3082 * hive. task_barrier_enter and task_barrier_exit will block 3083 * until all the threads running the xgmi reset works reach 3084 * those points. task_barrier_full will do both blocks. 3085 */ 3086 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) { 3087 3088 task_barrier_enter(&hive->tb); 3089 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev)); 3090 3091 if (adev->asic_reset_res) 3092 goto fail; 3093 3094 task_barrier_exit(&hive->tb); 3095 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev)); 3096 3097 if (adev->asic_reset_res) 3098 goto fail; 3099 3100 if (adev->mmhub.funcs && adev->mmhub.funcs->reset_ras_error_count) 3101 adev->mmhub.funcs->reset_ras_error_count(adev); 3102 } else { 3103 3104 task_barrier_full(&hive->tb); 3105 adev->asic_reset_res = amdgpu_asic_reset(adev); 3106 } 3107 3108 fail: 3109 if (adev->asic_reset_res) 3110 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s", 3111 adev->asic_reset_res, adev_to_drm(adev)->unique); 3112 amdgpu_put_xgmi_hive(hive); 3113 } 3114 3115 static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev) 3116 { 3117 char *input = amdgpu_lockup_timeout; 3118 char *timeout_setting = NULL; 3119 int index = 0; 3120 long timeout; 3121 int ret = 0; 3122 3123 /* 3124 * By default timeout for non compute jobs is 10000. 3125 * And there is no timeout enforced on compute jobs. 3126 * In SR-IOV or passthrough mode, timeout for compute 3127 * jobs are 60000 by default. 3128 */ 3129 adev->gfx_timeout = msecs_to_jiffies(10000); 3130 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout; 3131 if (amdgpu_sriov_vf(adev)) 3132 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ? 3133 msecs_to_jiffies(60000) : msecs_to_jiffies(10000); 3134 else if (amdgpu_passthrough(adev)) 3135 adev->compute_timeout = msecs_to_jiffies(60000); 3136 else 3137 adev->compute_timeout = MAX_SCHEDULE_TIMEOUT; 3138 3139 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) { 3140 while ((timeout_setting = strsep(&input, ",")) && 3141 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) { 3142 ret = kstrtol(timeout_setting, 0, &timeout); 3143 if (ret) 3144 return ret; 3145 3146 if (timeout == 0) { 3147 index++; 3148 continue; 3149 } else if (timeout < 0) { 3150 timeout = MAX_SCHEDULE_TIMEOUT; 3151 } else { 3152 timeout = msecs_to_jiffies(timeout); 3153 } 3154 3155 switch (index++) { 3156 case 0: 3157 adev->gfx_timeout = timeout; 3158 break; 3159 case 1: 3160 adev->compute_timeout = timeout; 3161 break; 3162 case 2: 3163 adev->sdma_timeout = timeout; 3164 break; 3165 case 3: 3166 adev->video_timeout = timeout; 3167 break; 3168 default: 3169 break; 3170 } 3171 } 3172 /* 3173 * There is only one value specified and 3174 * it should apply to all non-compute jobs. 3175 */ 3176 if (index == 1) { 3177 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout; 3178 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev)) 3179 adev->compute_timeout = adev->gfx_timeout; 3180 } 3181 } 3182 3183 return ret; 3184 } 3185 3186 static const struct attribute *amdgpu_dev_attributes[] = { 3187 &dev_attr_product_name.attr, 3188 &dev_attr_product_number.attr, 3189 &dev_attr_serial_number.attr, 3190 &dev_attr_pcie_replay_count.attr, 3191 NULL 3192 }; 3193 3194 3195 /** 3196 * amdgpu_device_init - initialize the driver 3197 * 3198 * @adev: amdgpu_device pointer 3199 * @flags: driver flags 3200 * 3201 * Initializes the driver info and hw (all asics). 3202 * Returns 0 for success or an error on failure. 3203 * Called at driver startup. 3204 */ 3205 int amdgpu_device_init(struct amdgpu_device *adev, 3206 uint32_t flags) 3207 { 3208 struct drm_device *ddev = adev_to_drm(adev); 3209 struct pci_dev *pdev = adev->pdev; 3210 int r, i; 3211 bool atpx = false; 3212 u32 max_MBps; 3213 3214 adev->shutdown = false; 3215 adev->flags = flags; 3216 3217 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST) 3218 adev->asic_type = amdgpu_force_asic_type; 3219 else 3220 adev->asic_type = flags & AMD_ASIC_MASK; 3221 3222 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT; 3223 if (amdgpu_emu_mode == 1) 3224 adev->usec_timeout *= 10; 3225 adev->gmc.gart_size = 512 * 1024 * 1024; 3226 adev->accel_working = false; 3227 adev->num_rings = 0; 3228 adev->mman.buffer_funcs = NULL; 3229 adev->mman.buffer_funcs_ring = NULL; 3230 adev->vm_manager.vm_pte_funcs = NULL; 3231 adev->vm_manager.vm_pte_num_scheds = 0; 3232 adev->gmc.gmc_funcs = NULL; 3233 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS); 3234 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); 3235 3236 adev->smc_rreg = &amdgpu_invalid_rreg; 3237 adev->smc_wreg = &amdgpu_invalid_wreg; 3238 adev->pcie_rreg = &amdgpu_invalid_rreg; 3239 adev->pcie_wreg = &amdgpu_invalid_wreg; 3240 adev->pciep_rreg = &amdgpu_invalid_rreg; 3241 adev->pciep_wreg = &amdgpu_invalid_wreg; 3242 adev->pcie_rreg64 = &amdgpu_invalid_rreg64; 3243 adev->pcie_wreg64 = &amdgpu_invalid_wreg64; 3244 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg; 3245 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg; 3246 adev->didt_rreg = &amdgpu_invalid_rreg; 3247 adev->didt_wreg = &amdgpu_invalid_wreg; 3248 adev->gc_cac_rreg = &amdgpu_invalid_rreg; 3249 adev->gc_cac_wreg = &amdgpu_invalid_wreg; 3250 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg; 3251 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg; 3252 3253 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n", 3254 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device, 3255 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision); 3256 3257 /* mutex initialization are all done here so we 3258 * can recall function without having locking issues */ 3259 atomic_set(&adev->irq.ih.lock, 0); 3260 mutex_init(&adev->firmware.mutex); 3261 mutex_init(&adev->pm.mutex); 3262 mutex_init(&adev->gfx.gpu_clock_mutex); 3263 mutex_init(&adev->srbm_mutex); 3264 mutex_init(&adev->gfx.pipe_reserve_mutex); 3265 mutex_init(&adev->gfx.gfx_off_mutex); 3266 mutex_init(&adev->grbm_idx_mutex); 3267 mutex_init(&adev->mn_lock); 3268 mutex_init(&adev->virt.vf_errors.lock); 3269 hash_init(adev->mn_hash); 3270 atomic_set(&adev->in_gpu_reset, 0); 3271 init_rwsem(&adev->reset_sem); 3272 mutex_init(&adev->psp.mutex); 3273 mutex_init(&adev->notifier_lock); 3274 3275 r = amdgpu_device_check_arguments(adev); 3276 if (r) 3277 return r; 3278 3279 spin_lock_init(&adev->mmio_idx_lock); 3280 spin_lock_init(&adev->smc_idx_lock); 3281 spin_lock_init(&adev->pcie_idx_lock); 3282 spin_lock_init(&adev->uvd_ctx_idx_lock); 3283 spin_lock_init(&adev->didt_idx_lock); 3284 spin_lock_init(&adev->gc_cac_idx_lock); 3285 spin_lock_init(&adev->se_cac_idx_lock); 3286 spin_lock_init(&adev->audio_endpt_idx_lock); 3287 spin_lock_init(&adev->mm_stats.lock); 3288 3289 INIT_LIST_HEAD(&adev->shadow_list); 3290 mutex_init(&adev->shadow_list_lock); 3291 3292 INIT_DELAYED_WORK(&adev->delayed_init_work, 3293 amdgpu_device_delayed_init_work_handler); 3294 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work, 3295 amdgpu_device_delay_enable_gfx_off); 3296 3297 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func); 3298 3299 adev->gfx.gfx_off_req_count = 1; 3300 adev->pm.ac_power = power_supply_is_system_supplied() > 0; 3301 3302 atomic_set(&adev->throttling_logging_enabled, 1); 3303 /* 3304 * If throttling continues, logging will be performed every minute 3305 * to avoid log flooding. "-1" is subtracted since the thermal 3306 * throttling interrupt comes every second. Thus, the total logging 3307 * interval is 59 seconds(retelimited printk interval) + 1(waiting 3308 * for throttling interrupt) = 60 seconds. 3309 */ 3310 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1); 3311 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE); 3312 3313 /* Registers mapping */ 3314 /* TODO: block userspace mapping of io register */ 3315 if (adev->asic_type >= CHIP_BONAIRE) { 3316 adev->rmmio_base = pci_resource_start(adev->pdev, 5); 3317 adev->rmmio_size = pci_resource_len(adev->pdev, 5); 3318 } else { 3319 adev->rmmio_base = pci_resource_start(adev->pdev, 2); 3320 adev->rmmio_size = pci_resource_len(adev->pdev, 2); 3321 } 3322 3323 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size); 3324 if (adev->rmmio == NULL) { 3325 return -ENOMEM; 3326 } 3327 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base); 3328 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size); 3329 3330 /* io port mapping */ 3331 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 3332 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) { 3333 adev->rio_mem_size = pci_resource_len(adev->pdev, i); 3334 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size); 3335 break; 3336 } 3337 } 3338 if (adev->rio_mem == NULL) 3339 DRM_INFO("PCI I/O BAR is not found.\n"); 3340 3341 /* enable PCIE atomic ops */ 3342 r = pci_enable_atomic_ops_to_root(adev->pdev, 3343 PCI_EXP_DEVCAP2_ATOMIC_COMP32 | 3344 PCI_EXP_DEVCAP2_ATOMIC_COMP64); 3345 if (r) { 3346 adev->have_atomics_support = false; 3347 DRM_INFO("PCIE atomic ops is not supported\n"); 3348 } else { 3349 adev->have_atomics_support = true; 3350 } 3351 3352 amdgpu_device_get_pcie_info(adev); 3353 3354 if (amdgpu_mcbp) 3355 DRM_INFO("MCBP is enabled\n"); 3356 3357 if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10) 3358 adev->enable_mes = true; 3359 3360 /* detect hw virtualization here */ 3361 amdgpu_detect_virtualization(adev); 3362 3363 r = amdgpu_device_get_job_timeout_settings(adev); 3364 if (r) { 3365 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n"); 3366 goto failed_unmap; 3367 } 3368 3369 /* early init functions */ 3370 r = amdgpu_device_ip_early_init(adev); 3371 if (r) 3372 goto failed_unmap; 3373 3374 /* doorbell bar mapping and doorbell index init*/ 3375 amdgpu_device_doorbell_init(adev); 3376 3377 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */ 3378 /* this will fail for cards that aren't VGA class devices, just 3379 * ignore it */ 3380 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA) 3381 vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode); 3382 3383 if (amdgpu_device_supports_atpx(ddev)) 3384 atpx = true; 3385 if (amdgpu_has_atpx() && 3386 (amdgpu_is_atpx_hybrid() || 3387 amdgpu_has_atpx_dgpu_power_cntl()) && 3388 !pci_is_thunderbolt_attached(adev->pdev)) 3389 vga_switcheroo_register_client(adev->pdev, 3390 &amdgpu_switcheroo_ops, atpx); 3391 if (atpx) 3392 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain); 3393 3394 if (amdgpu_emu_mode == 1) { 3395 /* post the asic on emulation mode */ 3396 emu_soc_asic_init(adev); 3397 goto fence_driver_init; 3398 } 3399 3400 /* detect if we are with an SRIOV vbios */ 3401 amdgpu_device_detect_sriov_bios(adev); 3402 3403 /* check if we need to reset the asic 3404 * E.g., driver was not cleanly unloaded previously, etc. 3405 */ 3406 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) { 3407 r = amdgpu_asic_reset(adev); 3408 if (r) { 3409 dev_err(adev->dev, "asic reset on init failed\n"); 3410 goto failed; 3411 } 3412 } 3413 3414 pci_enable_pcie_error_reporting(adev->pdev); 3415 3416 /* Post card if necessary */ 3417 if (amdgpu_device_need_post(adev)) { 3418 if (!adev->bios) { 3419 dev_err(adev->dev, "no vBIOS found\n"); 3420 r = -EINVAL; 3421 goto failed; 3422 } 3423 DRM_INFO("GPU posting now...\n"); 3424 r = amdgpu_device_asic_init(adev); 3425 if (r) { 3426 dev_err(adev->dev, "gpu post error!\n"); 3427 goto failed; 3428 } 3429 } 3430 3431 if (adev->is_atom_fw) { 3432 /* Initialize clocks */ 3433 r = amdgpu_atomfirmware_get_clock_info(adev); 3434 if (r) { 3435 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n"); 3436 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0); 3437 goto failed; 3438 } 3439 } else { 3440 /* Initialize clocks */ 3441 r = amdgpu_atombios_get_clock_info(adev); 3442 if (r) { 3443 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n"); 3444 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0); 3445 goto failed; 3446 } 3447 /* init i2c buses */ 3448 if (!amdgpu_device_has_dc_support(adev)) 3449 amdgpu_atombios_i2c_init(adev); 3450 } 3451 3452 fence_driver_init: 3453 /* Fence driver */ 3454 r = amdgpu_fence_driver_init(adev); 3455 if (r) { 3456 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n"); 3457 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0); 3458 goto failed; 3459 } 3460 3461 /* init the mode config */ 3462 drm_mode_config_init(adev_to_drm(adev)); 3463 3464 r = amdgpu_device_ip_init(adev); 3465 if (r) { 3466 /* failed in exclusive mode due to timeout */ 3467 if (amdgpu_sriov_vf(adev) && 3468 !amdgpu_sriov_runtime(adev) && 3469 amdgpu_virt_mmio_blocked(adev) && 3470 !amdgpu_virt_wait_reset(adev)) { 3471 dev_err(adev->dev, "VF exclusive mode timeout\n"); 3472 /* Don't send request since VF is inactive. */ 3473 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME; 3474 adev->virt.ops = NULL; 3475 r = -EAGAIN; 3476 goto failed; 3477 } 3478 dev_err(adev->dev, "amdgpu_device_ip_init failed\n"); 3479 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0); 3480 goto failed; 3481 } 3482 3483 dev_info(adev->dev, 3484 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n", 3485 adev->gfx.config.max_shader_engines, 3486 adev->gfx.config.max_sh_per_se, 3487 adev->gfx.config.max_cu_per_sh, 3488 adev->gfx.cu_info.number); 3489 3490 adev->accel_working = true; 3491 3492 amdgpu_vm_check_compute_bug(adev); 3493 3494 /* Initialize the buffer migration limit. */ 3495 if (amdgpu_moverate >= 0) 3496 max_MBps = amdgpu_moverate; 3497 else 3498 max_MBps = 8; /* Allow 8 MB/s. */ 3499 /* Get a log2 for easy divisions. */ 3500 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps)); 3501 3502 amdgpu_fbdev_init(adev); 3503 3504 r = amdgpu_pm_sysfs_init(adev); 3505 if (r) { 3506 adev->pm_sysfs_en = false; 3507 DRM_ERROR("registering pm debugfs failed (%d).\n", r); 3508 } else 3509 adev->pm_sysfs_en = true; 3510 3511 r = amdgpu_ucode_sysfs_init(adev); 3512 if (r) { 3513 adev->ucode_sysfs_en = false; 3514 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r); 3515 } else 3516 adev->ucode_sysfs_en = true; 3517 3518 if ((amdgpu_testing & 1)) { 3519 if (adev->accel_working) 3520 amdgpu_test_moves(adev); 3521 else 3522 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n"); 3523 } 3524 if (amdgpu_benchmarking) { 3525 if (adev->accel_working) 3526 amdgpu_benchmark(adev, amdgpu_benchmarking); 3527 else 3528 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n"); 3529 } 3530 3531 /* 3532 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost. 3533 * Otherwise the mgpu fan boost feature will be skipped due to the 3534 * gpu instance is counted less. 3535 */ 3536 amdgpu_register_gpu_instance(adev); 3537 3538 /* enable clockgating, etc. after ib tests, etc. since some blocks require 3539 * explicit gating rather than handling it automatically. 3540 */ 3541 r = amdgpu_device_ip_late_init(adev); 3542 if (r) { 3543 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n"); 3544 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r); 3545 goto failed; 3546 } 3547 3548 /* must succeed. */ 3549 amdgpu_ras_resume(adev); 3550 3551 queue_delayed_work(system_wq, &adev->delayed_init_work, 3552 msecs_to_jiffies(AMDGPU_RESUME_MS)); 3553 3554 if (amdgpu_sriov_vf(adev)) 3555 flush_delayed_work(&adev->delayed_init_work); 3556 3557 r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes); 3558 if (r) 3559 dev_err(adev->dev, "Could not create amdgpu device attr\n"); 3560 3561 if (IS_ENABLED(CONFIG_PERF_EVENTS)) 3562 r = amdgpu_pmu_init(adev); 3563 if (r) 3564 dev_err(adev->dev, "amdgpu_pmu_init failed\n"); 3565 3566 /* Have stored pci confspace at hand for restore in sudden PCI error */ 3567 if (amdgpu_device_cache_pci_state(adev->pdev)) 3568 pci_restore_state(pdev); 3569 3570 return 0; 3571 3572 failed: 3573 amdgpu_vf_error_trans_all(adev); 3574 if (atpx) 3575 vga_switcheroo_fini_domain_pm_ops(adev->dev); 3576 3577 failed_unmap: 3578 iounmap(adev->rmmio); 3579 adev->rmmio = NULL; 3580 3581 return r; 3582 } 3583 3584 /** 3585 * amdgpu_device_fini - tear down the driver 3586 * 3587 * @adev: amdgpu_device pointer 3588 * 3589 * Tear down the driver info (all asics). 3590 * Called at driver shutdown. 3591 */ 3592 void amdgpu_device_fini(struct amdgpu_device *adev) 3593 { 3594 dev_info(adev->dev, "amdgpu: finishing device.\n"); 3595 flush_delayed_work(&adev->delayed_init_work); 3596 adev->shutdown = true; 3597 3598 kfree(adev->pci_state); 3599 3600 /* make sure IB test finished before entering exclusive mode 3601 * to avoid preemption on IB test 3602 * */ 3603 if (amdgpu_sriov_vf(adev)) { 3604 amdgpu_virt_request_full_gpu(adev, false); 3605 amdgpu_virt_fini_data_exchange(adev); 3606 } 3607 3608 /* disable all interrupts */ 3609 amdgpu_irq_disable_all(adev); 3610 if (adev->mode_info.mode_config_initialized){ 3611 if (!amdgpu_device_has_dc_support(adev)) 3612 drm_helper_force_disable_all(adev_to_drm(adev)); 3613 else 3614 drm_atomic_helper_shutdown(adev_to_drm(adev)); 3615 } 3616 amdgpu_fence_driver_fini(adev); 3617 if (adev->pm_sysfs_en) 3618 amdgpu_pm_sysfs_fini(adev); 3619 amdgpu_fbdev_fini(adev); 3620 amdgpu_device_ip_fini(adev); 3621 release_firmware(adev->firmware.gpu_info_fw); 3622 adev->firmware.gpu_info_fw = NULL; 3623 adev->accel_working = false; 3624 /* free i2c buses */ 3625 if (!amdgpu_device_has_dc_support(adev)) 3626 amdgpu_i2c_fini(adev); 3627 3628 if (amdgpu_emu_mode != 1) 3629 amdgpu_atombios_fini(adev); 3630 3631 kfree(adev->bios); 3632 adev->bios = NULL; 3633 if (amdgpu_has_atpx() && 3634 (amdgpu_is_atpx_hybrid() || 3635 amdgpu_has_atpx_dgpu_power_cntl()) && 3636 !pci_is_thunderbolt_attached(adev->pdev)) 3637 vga_switcheroo_unregister_client(adev->pdev); 3638 if (amdgpu_device_supports_atpx(adev_to_drm(adev))) 3639 vga_switcheroo_fini_domain_pm_ops(adev->dev); 3640 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA) 3641 vga_client_register(adev->pdev, NULL, NULL, NULL); 3642 if (adev->rio_mem) 3643 pci_iounmap(adev->pdev, adev->rio_mem); 3644 adev->rio_mem = NULL; 3645 iounmap(adev->rmmio); 3646 adev->rmmio = NULL; 3647 amdgpu_device_doorbell_fini(adev); 3648 3649 if (adev->ucode_sysfs_en) 3650 amdgpu_ucode_sysfs_fini(adev); 3651 3652 sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes); 3653 if (IS_ENABLED(CONFIG_PERF_EVENTS)) 3654 amdgpu_pmu_fini(adev); 3655 if (adev->mman.discovery_bin) 3656 amdgpu_discovery_fini(adev); 3657 } 3658 3659 3660 /* 3661 * Suspend & resume. 3662 */ 3663 /** 3664 * amdgpu_device_suspend - initiate device suspend 3665 * 3666 * @dev: drm dev pointer 3667 * @fbcon : notify the fbdev of suspend 3668 * 3669 * Puts the hw in the suspend state (all asics). 3670 * Returns 0 for success or an error on failure. 3671 * Called at driver suspend. 3672 */ 3673 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon) 3674 { 3675 struct amdgpu_device *adev; 3676 struct drm_crtc *crtc; 3677 struct drm_connector *connector; 3678 struct drm_connector_list_iter iter; 3679 int r; 3680 3681 adev = drm_to_adev(dev); 3682 3683 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 3684 return 0; 3685 3686 adev->in_suspend = true; 3687 drm_kms_helper_poll_disable(dev); 3688 3689 if (fbcon) 3690 amdgpu_fbdev_set_suspend(adev, 1); 3691 3692 cancel_delayed_work_sync(&adev->delayed_init_work); 3693 3694 if (!amdgpu_device_has_dc_support(adev)) { 3695 /* turn off display hw */ 3696 drm_modeset_lock_all(dev); 3697 drm_connector_list_iter_begin(dev, &iter); 3698 drm_for_each_connector_iter(connector, &iter) 3699 drm_helper_connector_dpms(connector, 3700 DRM_MODE_DPMS_OFF); 3701 drm_connector_list_iter_end(&iter); 3702 drm_modeset_unlock_all(dev); 3703 /* unpin the front buffers and cursors */ 3704 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 3705 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 3706 struct drm_framebuffer *fb = crtc->primary->fb; 3707 struct amdgpu_bo *robj; 3708 3709 if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) { 3710 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo); 3711 r = amdgpu_bo_reserve(aobj, true); 3712 if (r == 0) { 3713 amdgpu_bo_unpin(aobj); 3714 amdgpu_bo_unreserve(aobj); 3715 } 3716 } 3717 3718 if (fb == NULL || fb->obj[0] == NULL) { 3719 continue; 3720 } 3721 robj = gem_to_amdgpu_bo(fb->obj[0]); 3722 /* don't unpin kernel fb objects */ 3723 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) { 3724 r = amdgpu_bo_reserve(robj, true); 3725 if (r == 0) { 3726 amdgpu_bo_unpin(robj); 3727 amdgpu_bo_unreserve(robj); 3728 } 3729 } 3730 } 3731 } 3732 3733 amdgpu_ras_suspend(adev); 3734 3735 r = amdgpu_device_ip_suspend_phase1(adev); 3736 3737 amdgpu_amdkfd_suspend(adev, adev->in_runpm); 3738 3739 /* evict vram memory */ 3740 amdgpu_bo_evict_vram(adev); 3741 3742 amdgpu_fence_driver_suspend(adev); 3743 3744 if (!amdgpu_acpi_is_s0ix_supported(adev) || amdgpu_in_reset(adev)) 3745 r = amdgpu_device_ip_suspend_phase2(adev); 3746 else 3747 amdgpu_gfx_state_change_set(adev, sGpuChangeState_D3Entry); 3748 /* evict remaining vram memory 3749 * This second call to evict vram is to evict the gart page table 3750 * using the CPU. 3751 */ 3752 amdgpu_bo_evict_vram(adev); 3753 3754 return 0; 3755 } 3756 3757 /** 3758 * amdgpu_device_resume - initiate device resume 3759 * 3760 * @dev: drm dev pointer 3761 * @fbcon : notify the fbdev of resume 3762 * 3763 * Bring the hw back to operating state (all asics). 3764 * Returns 0 for success or an error on failure. 3765 * Called at driver resume. 3766 */ 3767 int amdgpu_device_resume(struct drm_device *dev, bool fbcon) 3768 { 3769 struct drm_connector *connector; 3770 struct drm_connector_list_iter iter; 3771 struct amdgpu_device *adev = drm_to_adev(dev); 3772 struct drm_crtc *crtc; 3773 int r = 0; 3774 3775 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 3776 return 0; 3777 3778 if (amdgpu_acpi_is_s0ix_supported(adev)) 3779 amdgpu_gfx_state_change_set(adev, sGpuChangeState_D0Entry); 3780 3781 /* post card */ 3782 if (amdgpu_device_need_post(adev)) { 3783 r = amdgpu_device_asic_init(adev); 3784 if (r) 3785 dev_err(adev->dev, "amdgpu asic init failed\n"); 3786 } 3787 3788 r = amdgpu_device_ip_resume(adev); 3789 if (r) { 3790 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r); 3791 return r; 3792 } 3793 amdgpu_fence_driver_resume(adev); 3794 3795 3796 r = amdgpu_device_ip_late_init(adev); 3797 if (r) 3798 return r; 3799 3800 queue_delayed_work(system_wq, &adev->delayed_init_work, 3801 msecs_to_jiffies(AMDGPU_RESUME_MS)); 3802 3803 if (!amdgpu_device_has_dc_support(adev)) { 3804 /* pin cursors */ 3805 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 3806 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 3807 3808 if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) { 3809 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo); 3810 r = amdgpu_bo_reserve(aobj, true); 3811 if (r == 0) { 3812 r = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM); 3813 if (r != 0) 3814 dev_err(adev->dev, "Failed to pin cursor BO (%d)\n", r); 3815 amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj); 3816 amdgpu_bo_unreserve(aobj); 3817 } 3818 } 3819 } 3820 } 3821 r = amdgpu_amdkfd_resume(adev, adev->in_runpm); 3822 if (r) 3823 return r; 3824 3825 /* Make sure IB tests flushed */ 3826 flush_delayed_work(&adev->delayed_init_work); 3827 3828 /* blat the mode back in */ 3829 if (fbcon) { 3830 if (!amdgpu_device_has_dc_support(adev)) { 3831 /* pre DCE11 */ 3832 drm_helper_resume_force_mode(dev); 3833 3834 /* turn on display hw */ 3835 drm_modeset_lock_all(dev); 3836 3837 drm_connector_list_iter_begin(dev, &iter); 3838 drm_for_each_connector_iter(connector, &iter) 3839 drm_helper_connector_dpms(connector, 3840 DRM_MODE_DPMS_ON); 3841 drm_connector_list_iter_end(&iter); 3842 3843 drm_modeset_unlock_all(dev); 3844 } 3845 amdgpu_fbdev_set_suspend(adev, 0); 3846 } 3847 3848 drm_kms_helper_poll_enable(dev); 3849 3850 amdgpu_ras_resume(adev); 3851 3852 /* 3853 * Most of the connector probing functions try to acquire runtime pm 3854 * refs to ensure that the GPU is powered on when connector polling is 3855 * performed. Since we're calling this from a runtime PM callback, 3856 * trying to acquire rpm refs will cause us to deadlock. 3857 * 3858 * Since we're guaranteed to be holding the rpm lock, it's safe to 3859 * temporarily disable the rpm helpers so this doesn't deadlock us. 3860 */ 3861 #ifdef CONFIG_PM 3862 dev->dev->power.disable_depth++; 3863 #endif 3864 if (!amdgpu_device_has_dc_support(adev)) 3865 drm_helper_hpd_irq_event(dev); 3866 else 3867 drm_kms_helper_hotplug_event(dev); 3868 #ifdef CONFIG_PM 3869 dev->dev->power.disable_depth--; 3870 #endif 3871 adev->in_suspend = false; 3872 3873 return 0; 3874 } 3875 3876 /** 3877 * amdgpu_device_ip_check_soft_reset - did soft reset succeed 3878 * 3879 * @adev: amdgpu_device pointer 3880 * 3881 * The list of all the hardware IPs that make up the asic is walked and 3882 * the check_soft_reset callbacks are run. check_soft_reset determines 3883 * if the asic is still hung or not. 3884 * Returns true if any of the IPs are still in a hung state, false if not. 3885 */ 3886 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev) 3887 { 3888 int i; 3889 bool asic_hang = false; 3890 3891 if (amdgpu_sriov_vf(adev)) 3892 return true; 3893 3894 if (amdgpu_asic_need_full_reset(adev)) 3895 return true; 3896 3897 for (i = 0; i < adev->num_ip_blocks; i++) { 3898 if (!adev->ip_blocks[i].status.valid) 3899 continue; 3900 if (adev->ip_blocks[i].version->funcs->check_soft_reset) 3901 adev->ip_blocks[i].status.hang = 3902 adev->ip_blocks[i].version->funcs->check_soft_reset(adev); 3903 if (adev->ip_blocks[i].status.hang) { 3904 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name); 3905 asic_hang = true; 3906 } 3907 } 3908 return asic_hang; 3909 } 3910 3911 /** 3912 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset 3913 * 3914 * @adev: amdgpu_device pointer 3915 * 3916 * The list of all the hardware IPs that make up the asic is walked and the 3917 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset 3918 * handles any IP specific hardware or software state changes that are 3919 * necessary for a soft reset to succeed. 3920 * Returns 0 on success, negative error code on failure. 3921 */ 3922 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev) 3923 { 3924 int i, r = 0; 3925 3926 for (i = 0; i < adev->num_ip_blocks; i++) { 3927 if (!adev->ip_blocks[i].status.valid) 3928 continue; 3929 if (adev->ip_blocks[i].status.hang && 3930 adev->ip_blocks[i].version->funcs->pre_soft_reset) { 3931 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev); 3932 if (r) 3933 return r; 3934 } 3935 } 3936 3937 return 0; 3938 } 3939 3940 /** 3941 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed 3942 * 3943 * @adev: amdgpu_device pointer 3944 * 3945 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu 3946 * reset is necessary to recover. 3947 * Returns true if a full asic reset is required, false if not. 3948 */ 3949 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev) 3950 { 3951 int i; 3952 3953 if (amdgpu_asic_need_full_reset(adev)) 3954 return true; 3955 3956 for (i = 0; i < adev->num_ip_blocks; i++) { 3957 if (!adev->ip_blocks[i].status.valid) 3958 continue; 3959 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) || 3960 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) || 3961 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) || 3962 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) || 3963 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) { 3964 if (adev->ip_blocks[i].status.hang) { 3965 dev_info(adev->dev, "Some block need full reset!\n"); 3966 return true; 3967 } 3968 } 3969 } 3970 return false; 3971 } 3972 3973 /** 3974 * amdgpu_device_ip_soft_reset - do a soft reset 3975 * 3976 * @adev: amdgpu_device pointer 3977 * 3978 * The list of all the hardware IPs that make up the asic is walked and the 3979 * soft_reset callbacks are run if the block is hung. soft_reset handles any 3980 * IP specific hardware or software state changes that are necessary to soft 3981 * reset the IP. 3982 * Returns 0 on success, negative error code on failure. 3983 */ 3984 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev) 3985 { 3986 int i, r = 0; 3987 3988 for (i = 0; i < adev->num_ip_blocks; i++) { 3989 if (!adev->ip_blocks[i].status.valid) 3990 continue; 3991 if (adev->ip_blocks[i].status.hang && 3992 adev->ip_blocks[i].version->funcs->soft_reset) { 3993 r = adev->ip_blocks[i].version->funcs->soft_reset(adev); 3994 if (r) 3995 return r; 3996 } 3997 } 3998 3999 return 0; 4000 } 4001 4002 /** 4003 * amdgpu_device_ip_post_soft_reset - clean up from soft reset 4004 * 4005 * @adev: amdgpu_device pointer 4006 * 4007 * The list of all the hardware IPs that make up the asic is walked and the 4008 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset 4009 * handles any IP specific hardware or software state changes that are 4010 * necessary after the IP has been soft reset. 4011 * Returns 0 on success, negative error code on failure. 4012 */ 4013 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev) 4014 { 4015 int i, r = 0; 4016 4017 for (i = 0; i < adev->num_ip_blocks; i++) { 4018 if (!adev->ip_blocks[i].status.valid) 4019 continue; 4020 if (adev->ip_blocks[i].status.hang && 4021 adev->ip_blocks[i].version->funcs->post_soft_reset) 4022 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev); 4023 if (r) 4024 return r; 4025 } 4026 4027 return 0; 4028 } 4029 4030 /** 4031 * amdgpu_device_recover_vram - Recover some VRAM contents 4032 * 4033 * @adev: amdgpu_device pointer 4034 * 4035 * Restores the contents of VRAM buffers from the shadows in GTT. Used to 4036 * restore things like GPUVM page tables after a GPU reset where 4037 * the contents of VRAM might be lost. 4038 * 4039 * Returns: 4040 * 0 on success, negative error code on failure. 4041 */ 4042 static int amdgpu_device_recover_vram(struct amdgpu_device *adev) 4043 { 4044 struct dma_fence *fence = NULL, *next = NULL; 4045 struct amdgpu_bo *shadow; 4046 long r = 1, tmo; 4047 4048 if (amdgpu_sriov_runtime(adev)) 4049 tmo = msecs_to_jiffies(8000); 4050 else 4051 tmo = msecs_to_jiffies(100); 4052 4053 dev_info(adev->dev, "recover vram bo from shadow start\n"); 4054 mutex_lock(&adev->shadow_list_lock); 4055 list_for_each_entry(shadow, &adev->shadow_list, shadow_list) { 4056 4057 /* No need to recover an evicted BO */ 4058 if (shadow->tbo.mem.mem_type != TTM_PL_TT || 4059 shadow->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET || 4060 shadow->parent->tbo.mem.mem_type != TTM_PL_VRAM) 4061 continue; 4062 4063 r = amdgpu_bo_restore_shadow(shadow, &next); 4064 if (r) 4065 break; 4066 4067 if (fence) { 4068 tmo = dma_fence_wait_timeout(fence, false, tmo); 4069 dma_fence_put(fence); 4070 fence = next; 4071 if (tmo == 0) { 4072 r = -ETIMEDOUT; 4073 break; 4074 } else if (tmo < 0) { 4075 r = tmo; 4076 break; 4077 } 4078 } else { 4079 fence = next; 4080 } 4081 } 4082 mutex_unlock(&adev->shadow_list_lock); 4083 4084 if (fence) 4085 tmo = dma_fence_wait_timeout(fence, false, tmo); 4086 dma_fence_put(fence); 4087 4088 if (r < 0 || tmo <= 0) { 4089 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo); 4090 return -EIO; 4091 } 4092 4093 dev_info(adev->dev, "recover vram bo from shadow done\n"); 4094 return 0; 4095 } 4096 4097 4098 /** 4099 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf 4100 * 4101 * @adev: amdgpu_device pointer 4102 * @from_hypervisor: request from hypervisor 4103 * 4104 * do VF FLR and reinitialize Asic 4105 * return 0 means succeeded otherwise failed 4106 */ 4107 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev, 4108 bool from_hypervisor) 4109 { 4110 int r; 4111 4112 if (from_hypervisor) 4113 r = amdgpu_virt_request_full_gpu(adev, true); 4114 else 4115 r = amdgpu_virt_reset_gpu(adev); 4116 if (r) 4117 return r; 4118 4119 amdgpu_amdkfd_pre_reset(adev); 4120 4121 /* Resume IP prior to SMC */ 4122 r = amdgpu_device_ip_reinit_early_sriov(adev); 4123 if (r) 4124 goto error; 4125 4126 amdgpu_virt_init_data_exchange(adev); 4127 /* we need recover gart prior to run SMC/CP/SDMA resume */ 4128 amdgpu_gtt_mgr_recover(ttm_manager_type(&adev->mman.bdev, TTM_PL_TT)); 4129 4130 r = amdgpu_device_fw_loading(adev); 4131 if (r) 4132 return r; 4133 4134 /* now we are okay to resume SMC/CP/SDMA */ 4135 r = amdgpu_device_ip_reinit_late_sriov(adev); 4136 if (r) 4137 goto error; 4138 4139 amdgpu_irq_gpu_reset_resume_helper(adev); 4140 r = amdgpu_ib_ring_tests(adev); 4141 amdgpu_amdkfd_post_reset(adev); 4142 4143 error: 4144 amdgpu_virt_release_full_gpu(adev, true); 4145 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) { 4146 amdgpu_inc_vram_lost(adev); 4147 r = amdgpu_device_recover_vram(adev); 4148 } 4149 4150 return r; 4151 } 4152 4153 /** 4154 * amdgpu_device_has_job_running - check if there is any job in mirror list 4155 * 4156 * @adev: amdgpu_device pointer 4157 * 4158 * check if there is any job in mirror list 4159 */ 4160 bool amdgpu_device_has_job_running(struct amdgpu_device *adev) 4161 { 4162 int i; 4163 struct drm_sched_job *job; 4164 4165 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4166 struct amdgpu_ring *ring = adev->rings[i]; 4167 4168 if (!ring || !ring->sched.thread) 4169 continue; 4170 4171 spin_lock(&ring->sched.job_list_lock); 4172 job = list_first_entry_or_null(&ring->sched.pending_list, 4173 struct drm_sched_job, list); 4174 spin_unlock(&ring->sched.job_list_lock); 4175 if (job) 4176 return true; 4177 } 4178 return false; 4179 } 4180 4181 /** 4182 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery 4183 * 4184 * @adev: amdgpu_device pointer 4185 * 4186 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover 4187 * a hung GPU. 4188 */ 4189 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev) 4190 { 4191 if (!amdgpu_device_ip_check_soft_reset(adev)) { 4192 dev_info(adev->dev, "Timeout, but no hardware hang detected.\n"); 4193 return false; 4194 } 4195 4196 if (amdgpu_gpu_recovery == 0) 4197 goto disabled; 4198 4199 if (amdgpu_sriov_vf(adev)) 4200 return true; 4201 4202 if (amdgpu_gpu_recovery == -1) { 4203 switch (adev->asic_type) { 4204 case CHIP_BONAIRE: 4205 case CHIP_HAWAII: 4206 case CHIP_TOPAZ: 4207 case CHIP_TONGA: 4208 case CHIP_FIJI: 4209 case CHIP_POLARIS10: 4210 case CHIP_POLARIS11: 4211 case CHIP_POLARIS12: 4212 case CHIP_VEGAM: 4213 case CHIP_VEGA20: 4214 case CHIP_VEGA10: 4215 case CHIP_VEGA12: 4216 case CHIP_RAVEN: 4217 case CHIP_ARCTURUS: 4218 case CHIP_RENOIR: 4219 case CHIP_NAVI10: 4220 case CHIP_NAVI14: 4221 case CHIP_NAVI12: 4222 case CHIP_SIENNA_CICHLID: 4223 case CHIP_NAVY_FLOUNDER: 4224 case CHIP_DIMGREY_CAVEFISH: 4225 break; 4226 default: 4227 goto disabled; 4228 } 4229 } 4230 4231 return true; 4232 4233 disabled: 4234 dev_info(adev->dev, "GPU recovery disabled.\n"); 4235 return false; 4236 } 4237 4238 4239 static int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev, 4240 struct amdgpu_job *job, 4241 bool *need_full_reset_arg) 4242 { 4243 int i, r = 0; 4244 bool need_full_reset = *need_full_reset_arg; 4245 4246 amdgpu_debugfs_wait_dump(adev); 4247 4248 if (amdgpu_sriov_vf(adev)) { 4249 /* stop the data exchange thread */ 4250 amdgpu_virt_fini_data_exchange(adev); 4251 } 4252 4253 /* block all schedulers and reset given job's ring */ 4254 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4255 struct amdgpu_ring *ring = adev->rings[i]; 4256 4257 if (!ring || !ring->sched.thread) 4258 continue; 4259 4260 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */ 4261 amdgpu_fence_driver_force_completion(ring); 4262 } 4263 4264 if(job) 4265 drm_sched_increase_karma(&job->base); 4266 4267 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */ 4268 if (!amdgpu_sriov_vf(adev)) { 4269 4270 if (!need_full_reset) 4271 need_full_reset = amdgpu_device_ip_need_full_reset(adev); 4272 4273 if (!need_full_reset) { 4274 amdgpu_device_ip_pre_soft_reset(adev); 4275 r = amdgpu_device_ip_soft_reset(adev); 4276 amdgpu_device_ip_post_soft_reset(adev); 4277 if (r || amdgpu_device_ip_check_soft_reset(adev)) { 4278 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n"); 4279 need_full_reset = true; 4280 } 4281 } 4282 4283 if (need_full_reset) 4284 r = amdgpu_device_ip_suspend(adev); 4285 4286 *need_full_reset_arg = need_full_reset; 4287 } 4288 4289 return r; 4290 } 4291 4292 static int amdgpu_do_asic_reset(struct amdgpu_hive_info *hive, 4293 struct list_head *device_list_handle, 4294 bool *need_full_reset_arg, 4295 bool skip_hw_reset) 4296 { 4297 struct amdgpu_device *tmp_adev = NULL; 4298 bool need_full_reset = *need_full_reset_arg, vram_lost = false; 4299 int r = 0; 4300 4301 /* 4302 * ASIC reset has to be done on all HGMI hive nodes ASAP 4303 * to allow proper links negotiation in FW (within 1 sec) 4304 */ 4305 if (!skip_hw_reset && need_full_reset) { 4306 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4307 /* For XGMI run all resets in parallel to speed up the process */ 4308 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) { 4309 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work)) 4310 r = -EALREADY; 4311 } else 4312 r = amdgpu_asic_reset(tmp_adev); 4313 4314 if (r) { 4315 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s", 4316 r, adev_to_drm(tmp_adev)->unique); 4317 break; 4318 } 4319 } 4320 4321 /* For XGMI wait for all resets to complete before proceed */ 4322 if (!r) { 4323 list_for_each_entry(tmp_adev, device_list_handle, 4324 gmc.xgmi.head) { 4325 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) { 4326 flush_work(&tmp_adev->xgmi_reset_work); 4327 r = tmp_adev->asic_reset_res; 4328 if (r) 4329 break; 4330 } 4331 } 4332 } 4333 } 4334 4335 if (!r && amdgpu_ras_intr_triggered()) { 4336 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4337 if (tmp_adev->mmhub.funcs && 4338 tmp_adev->mmhub.funcs->reset_ras_error_count) 4339 tmp_adev->mmhub.funcs->reset_ras_error_count(tmp_adev); 4340 } 4341 4342 amdgpu_ras_intr_cleared(); 4343 } 4344 4345 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4346 if (need_full_reset) { 4347 /* post card */ 4348 if (amdgpu_device_asic_init(tmp_adev)) 4349 dev_warn(tmp_adev->dev, "asic atom init failed!"); 4350 4351 if (!r) { 4352 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n"); 4353 r = amdgpu_device_ip_resume_phase1(tmp_adev); 4354 if (r) 4355 goto out; 4356 4357 vram_lost = amdgpu_device_check_vram_lost(tmp_adev); 4358 if (vram_lost) { 4359 DRM_INFO("VRAM is lost due to GPU reset!\n"); 4360 amdgpu_inc_vram_lost(tmp_adev); 4361 } 4362 4363 r = amdgpu_gtt_mgr_recover(ttm_manager_type(&tmp_adev->mman.bdev, TTM_PL_TT)); 4364 if (r) 4365 goto out; 4366 4367 r = amdgpu_device_fw_loading(tmp_adev); 4368 if (r) 4369 return r; 4370 4371 r = amdgpu_device_ip_resume_phase2(tmp_adev); 4372 if (r) 4373 goto out; 4374 4375 if (vram_lost) 4376 amdgpu_device_fill_reset_magic(tmp_adev); 4377 4378 /* 4379 * Add this ASIC as tracked as reset was already 4380 * complete successfully. 4381 */ 4382 amdgpu_register_gpu_instance(tmp_adev); 4383 4384 r = amdgpu_device_ip_late_init(tmp_adev); 4385 if (r) 4386 goto out; 4387 4388 amdgpu_fbdev_set_suspend(tmp_adev, 0); 4389 4390 /* 4391 * The GPU enters bad state once faulty pages 4392 * by ECC has reached the threshold, and ras 4393 * recovery is scheduled next. So add one check 4394 * here to break recovery if it indeed exceeds 4395 * bad page threshold, and remind user to 4396 * retire this GPU or setting one bigger 4397 * bad_page_threshold value to fix this once 4398 * probing driver again. 4399 */ 4400 if (!amdgpu_ras_check_err_threshold(tmp_adev)) { 4401 /* must succeed. */ 4402 amdgpu_ras_resume(tmp_adev); 4403 } else { 4404 r = -EINVAL; 4405 goto out; 4406 } 4407 4408 /* Update PSP FW topology after reset */ 4409 if (hive && tmp_adev->gmc.xgmi.num_physical_nodes > 1) 4410 r = amdgpu_xgmi_update_topology(hive, tmp_adev); 4411 } 4412 } 4413 4414 out: 4415 if (!r) { 4416 amdgpu_irq_gpu_reset_resume_helper(tmp_adev); 4417 r = amdgpu_ib_ring_tests(tmp_adev); 4418 if (r) { 4419 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r); 4420 r = amdgpu_device_ip_suspend(tmp_adev); 4421 need_full_reset = true; 4422 r = -EAGAIN; 4423 goto end; 4424 } 4425 } 4426 4427 if (!r) 4428 r = amdgpu_device_recover_vram(tmp_adev); 4429 else 4430 tmp_adev->asic_reset_res = r; 4431 } 4432 4433 end: 4434 *need_full_reset_arg = need_full_reset; 4435 return r; 4436 } 4437 4438 static bool amdgpu_device_lock_adev(struct amdgpu_device *adev, 4439 struct amdgpu_hive_info *hive) 4440 { 4441 if (atomic_cmpxchg(&adev->in_gpu_reset, 0, 1) != 0) 4442 return false; 4443 4444 if (hive) { 4445 down_write_nest_lock(&adev->reset_sem, &hive->hive_lock); 4446 } else { 4447 down_write(&adev->reset_sem); 4448 } 4449 4450 atomic_inc(&adev->gpu_reset_counter); 4451 switch (amdgpu_asic_reset_method(adev)) { 4452 case AMD_RESET_METHOD_MODE1: 4453 adev->mp1_state = PP_MP1_STATE_SHUTDOWN; 4454 break; 4455 case AMD_RESET_METHOD_MODE2: 4456 adev->mp1_state = PP_MP1_STATE_RESET; 4457 break; 4458 default: 4459 adev->mp1_state = PP_MP1_STATE_NONE; 4460 break; 4461 } 4462 4463 return true; 4464 } 4465 4466 static void amdgpu_device_unlock_adev(struct amdgpu_device *adev) 4467 { 4468 amdgpu_vf_error_trans_all(adev); 4469 adev->mp1_state = PP_MP1_STATE_NONE; 4470 atomic_set(&adev->in_gpu_reset, 0); 4471 up_write(&adev->reset_sem); 4472 } 4473 4474 /* 4475 * to lockup a list of amdgpu devices in a hive safely, if not a hive 4476 * with multiple nodes, it will be similar as amdgpu_device_lock_adev. 4477 * 4478 * unlock won't require roll back. 4479 */ 4480 static int amdgpu_device_lock_hive_adev(struct amdgpu_device *adev, struct amdgpu_hive_info *hive) 4481 { 4482 struct amdgpu_device *tmp_adev = NULL; 4483 4484 if (adev->gmc.xgmi.num_physical_nodes > 1) { 4485 if (!hive) { 4486 dev_err(adev->dev, "Hive is NULL while device has multiple xgmi nodes"); 4487 return -ENODEV; 4488 } 4489 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) { 4490 if (!amdgpu_device_lock_adev(tmp_adev, hive)) 4491 goto roll_back; 4492 } 4493 } else if (!amdgpu_device_lock_adev(adev, hive)) 4494 return -EAGAIN; 4495 4496 return 0; 4497 roll_back: 4498 if (!list_is_first(&tmp_adev->gmc.xgmi.head, &hive->device_list)) { 4499 /* 4500 * if the lockup iteration break in the middle of a hive, 4501 * it may means there may has a race issue, 4502 * or a hive device locked up independently. 4503 * we may be in trouble and may not, so will try to roll back 4504 * the lock and give out a warnning. 4505 */ 4506 dev_warn(tmp_adev->dev, "Hive lock iteration broke in the middle. Rolling back to unlock"); 4507 list_for_each_entry_continue_reverse(tmp_adev, &hive->device_list, gmc.xgmi.head) { 4508 amdgpu_device_unlock_adev(tmp_adev); 4509 } 4510 } 4511 return -EAGAIN; 4512 } 4513 4514 static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev) 4515 { 4516 struct pci_dev *p = NULL; 4517 4518 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus), 4519 adev->pdev->bus->number, 1); 4520 if (p) { 4521 pm_runtime_enable(&(p->dev)); 4522 pm_runtime_resume(&(p->dev)); 4523 } 4524 } 4525 4526 static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev) 4527 { 4528 enum amd_reset_method reset_method; 4529 struct pci_dev *p = NULL; 4530 u64 expires; 4531 4532 /* 4533 * For now, only BACO and mode1 reset are confirmed 4534 * to suffer the audio issue without proper suspended. 4535 */ 4536 reset_method = amdgpu_asic_reset_method(adev); 4537 if ((reset_method != AMD_RESET_METHOD_BACO) && 4538 (reset_method != AMD_RESET_METHOD_MODE1)) 4539 return -EINVAL; 4540 4541 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus), 4542 adev->pdev->bus->number, 1); 4543 if (!p) 4544 return -ENODEV; 4545 4546 expires = pm_runtime_autosuspend_expiration(&(p->dev)); 4547 if (!expires) 4548 /* 4549 * If we cannot get the audio device autosuspend delay, 4550 * a fixed 4S interval will be used. Considering 3S is 4551 * the audio controller default autosuspend delay setting. 4552 * 4S used here is guaranteed to cover that. 4553 */ 4554 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL; 4555 4556 while (!pm_runtime_status_suspended(&(p->dev))) { 4557 if (!pm_runtime_suspend(&(p->dev))) 4558 break; 4559 4560 if (expires < ktime_get_mono_fast_ns()) { 4561 dev_warn(adev->dev, "failed to suspend display audio\n"); 4562 /* TODO: abort the succeeding gpu reset? */ 4563 return -ETIMEDOUT; 4564 } 4565 } 4566 4567 pm_runtime_disable(&(p->dev)); 4568 4569 return 0; 4570 } 4571 4572 /** 4573 * amdgpu_device_gpu_recover - reset the asic and recover scheduler 4574 * 4575 * @adev: amdgpu_device pointer 4576 * @job: which job trigger hang 4577 * 4578 * Attempt to reset the GPU if it has hung (all asics). 4579 * Attempt to do soft-reset or full-reset and reinitialize Asic 4580 * Returns 0 for success or an error on failure. 4581 */ 4582 4583 int amdgpu_device_gpu_recover(struct amdgpu_device *adev, 4584 struct amdgpu_job *job) 4585 { 4586 struct list_head device_list, *device_list_handle = NULL; 4587 bool need_full_reset = false; 4588 bool job_signaled = false; 4589 struct amdgpu_hive_info *hive = NULL; 4590 struct amdgpu_device *tmp_adev = NULL; 4591 int i, r = 0; 4592 bool need_emergency_restart = false; 4593 bool audio_suspended = false; 4594 4595 /* 4596 * Special case: RAS triggered and full reset isn't supported 4597 */ 4598 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev); 4599 4600 /* 4601 * Flush RAM to disk so that after reboot 4602 * the user can read log and see why the system rebooted. 4603 */ 4604 if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) { 4605 DRM_WARN("Emergency reboot."); 4606 4607 ksys_sync_helper(); 4608 emergency_restart(); 4609 } 4610 4611 dev_info(adev->dev, "GPU %s begin!\n", 4612 need_emergency_restart ? "jobs stop":"reset"); 4613 4614 /* 4615 * Here we trylock to avoid chain of resets executing from 4616 * either trigger by jobs on different adevs in XGMI hive or jobs on 4617 * different schedulers for same device while this TO handler is running. 4618 * We always reset all schedulers for device and all devices for XGMI 4619 * hive so that should take care of them too. 4620 */ 4621 hive = amdgpu_get_xgmi_hive(adev); 4622 if (hive) { 4623 if (atomic_cmpxchg(&hive->in_reset, 0, 1) != 0) { 4624 DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress", 4625 job ? job->base.id : -1, hive->hive_id); 4626 amdgpu_put_xgmi_hive(hive); 4627 if (job) 4628 drm_sched_increase_karma(&job->base); 4629 return 0; 4630 } 4631 mutex_lock(&hive->hive_lock); 4632 } 4633 4634 /* 4635 * lock the device before we try to operate the linked list 4636 * if didn't get the device lock, don't touch the linked list since 4637 * others may iterating it. 4638 */ 4639 r = amdgpu_device_lock_hive_adev(adev, hive); 4640 if (r) { 4641 dev_info(adev->dev, "Bailing on TDR for s_job:%llx, as another already in progress", 4642 job ? job->base.id : -1); 4643 4644 /* even we skipped this reset, still need to set the job to guilty */ 4645 if (job) 4646 drm_sched_increase_karma(&job->base); 4647 goto skip_recovery; 4648 } 4649 4650 /* 4651 * Build list of devices to reset. 4652 * In case we are in XGMI hive mode, resort the device list 4653 * to put adev in the 1st position. 4654 */ 4655 INIT_LIST_HEAD(&device_list); 4656 if (adev->gmc.xgmi.num_physical_nodes > 1) { 4657 if (!list_is_first(&adev->gmc.xgmi.head, &hive->device_list)) 4658 list_rotate_to_front(&adev->gmc.xgmi.head, &hive->device_list); 4659 device_list_handle = &hive->device_list; 4660 } else { 4661 list_add_tail(&adev->gmc.xgmi.head, &device_list); 4662 device_list_handle = &device_list; 4663 } 4664 4665 /* block all schedulers and reset given job's ring */ 4666 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4667 /* 4668 * Try to put the audio codec into suspend state 4669 * before gpu reset started. 4670 * 4671 * Due to the power domain of the graphics device 4672 * is shared with AZ power domain. Without this, 4673 * we may change the audio hardware from behind 4674 * the audio driver's back. That will trigger 4675 * some audio codec errors. 4676 */ 4677 if (!amdgpu_device_suspend_display_audio(tmp_adev)) 4678 audio_suspended = true; 4679 4680 amdgpu_ras_set_error_query_ready(tmp_adev, false); 4681 4682 cancel_delayed_work_sync(&tmp_adev->delayed_init_work); 4683 4684 if (!amdgpu_sriov_vf(tmp_adev)) 4685 amdgpu_amdkfd_pre_reset(tmp_adev); 4686 4687 /* 4688 * Mark these ASICs to be reseted as untracked first 4689 * And add them back after reset completed 4690 */ 4691 amdgpu_unregister_gpu_instance(tmp_adev); 4692 4693 amdgpu_fbdev_set_suspend(tmp_adev, 1); 4694 4695 /* disable ras on ALL IPs */ 4696 if (!need_emergency_restart && 4697 amdgpu_device_ip_need_full_reset(tmp_adev)) 4698 amdgpu_ras_suspend(tmp_adev); 4699 4700 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4701 struct amdgpu_ring *ring = tmp_adev->rings[i]; 4702 4703 if (!ring || !ring->sched.thread) 4704 continue; 4705 4706 drm_sched_stop(&ring->sched, job ? &job->base : NULL); 4707 4708 if (need_emergency_restart) 4709 amdgpu_job_stop_all_jobs_on_sched(&ring->sched); 4710 } 4711 } 4712 4713 if (need_emergency_restart) 4714 goto skip_sched_resume; 4715 4716 /* 4717 * Must check guilty signal here since after this point all old 4718 * HW fences are force signaled. 4719 * 4720 * job->base holds a reference to parent fence 4721 */ 4722 if (job && job->base.s_fence->parent && 4723 dma_fence_is_signaled(job->base.s_fence->parent)) { 4724 job_signaled = true; 4725 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset"); 4726 goto skip_hw_reset; 4727 } 4728 4729 retry: /* Rest of adevs pre asic reset from XGMI hive. */ 4730 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4731 r = amdgpu_device_pre_asic_reset(tmp_adev, 4732 (tmp_adev == adev) ? job : NULL, 4733 &need_full_reset); 4734 /*TODO Should we stop ?*/ 4735 if (r) { 4736 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ", 4737 r, adev_to_drm(tmp_adev)->unique); 4738 tmp_adev->asic_reset_res = r; 4739 } 4740 } 4741 4742 /* Actual ASIC resets if needed.*/ 4743 /* TODO Implement XGMI hive reset logic for SRIOV */ 4744 if (amdgpu_sriov_vf(adev)) { 4745 r = amdgpu_device_reset_sriov(adev, job ? false : true); 4746 if (r) 4747 adev->asic_reset_res = r; 4748 } else { 4749 r = amdgpu_do_asic_reset(hive, device_list_handle, &need_full_reset, false); 4750 if (r && r == -EAGAIN) 4751 goto retry; 4752 } 4753 4754 skip_hw_reset: 4755 4756 /* Post ASIC reset for all devs .*/ 4757 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4758 4759 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4760 struct amdgpu_ring *ring = tmp_adev->rings[i]; 4761 4762 if (!ring || !ring->sched.thread) 4763 continue; 4764 4765 /* No point to resubmit jobs if we didn't HW reset*/ 4766 if (!tmp_adev->asic_reset_res && !job_signaled) 4767 drm_sched_resubmit_jobs(&ring->sched); 4768 4769 drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res); 4770 } 4771 4772 if (!amdgpu_device_has_dc_support(tmp_adev) && !job_signaled) { 4773 drm_helper_resume_force_mode(adev_to_drm(tmp_adev)); 4774 } 4775 4776 tmp_adev->asic_reset_res = 0; 4777 4778 if (r) { 4779 /* bad news, how to tell it to userspace ? */ 4780 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter)); 4781 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r); 4782 } else { 4783 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter)); 4784 } 4785 } 4786 4787 skip_sched_resume: 4788 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) { 4789 /*unlock kfd: SRIOV would do it separately */ 4790 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev)) 4791 amdgpu_amdkfd_post_reset(tmp_adev); 4792 if (audio_suspended) 4793 amdgpu_device_resume_display_audio(tmp_adev); 4794 amdgpu_device_unlock_adev(tmp_adev); 4795 } 4796 4797 skip_recovery: 4798 if (hive) { 4799 atomic_set(&hive->in_reset, 0); 4800 mutex_unlock(&hive->hive_lock); 4801 amdgpu_put_xgmi_hive(hive); 4802 } 4803 4804 if (r && r != -EAGAIN) 4805 dev_info(adev->dev, "GPU reset end with ret = %d\n", r); 4806 return r; 4807 } 4808 4809 /** 4810 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot 4811 * 4812 * @adev: amdgpu_device pointer 4813 * 4814 * Fetchs and stores in the driver the PCIE capabilities (gen speed 4815 * and lanes) of the slot the device is in. Handles APUs and 4816 * virtualized environments where PCIE config space may not be available. 4817 */ 4818 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev) 4819 { 4820 struct pci_dev *pdev; 4821 enum pci_bus_speed speed_cap, platform_speed_cap; 4822 enum pcie_link_width platform_link_width; 4823 4824 if (amdgpu_pcie_gen_cap) 4825 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap; 4826 4827 if (amdgpu_pcie_lane_cap) 4828 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap; 4829 4830 /* covers APUs as well */ 4831 if (pci_is_root_bus(adev->pdev->bus)) { 4832 if (adev->pm.pcie_gen_mask == 0) 4833 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK; 4834 if (adev->pm.pcie_mlw_mask == 0) 4835 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK; 4836 return; 4837 } 4838 4839 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask) 4840 return; 4841 4842 pcie_bandwidth_available(adev->pdev, NULL, 4843 &platform_speed_cap, &platform_link_width); 4844 4845 if (adev->pm.pcie_gen_mask == 0) { 4846 /* asic caps */ 4847 pdev = adev->pdev; 4848 speed_cap = pcie_get_speed_cap(pdev); 4849 if (speed_cap == PCI_SPEED_UNKNOWN) { 4850 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4851 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4852 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3); 4853 } else { 4854 if (speed_cap == PCIE_SPEED_32_0GT) 4855 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4856 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4857 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 | 4858 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 | 4859 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5); 4860 else if (speed_cap == PCIE_SPEED_16_0GT) 4861 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4862 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4863 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 | 4864 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4); 4865 else if (speed_cap == PCIE_SPEED_8_0GT) 4866 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4867 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4868 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3); 4869 else if (speed_cap == PCIE_SPEED_5_0GT) 4870 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4871 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2); 4872 else 4873 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1; 4874 } 4875 /* platform caps */ 4876 if (platform_speed_cap == PCI_SPEED_UNKNOWN) { 4877 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4878 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2); 4879 } else { 4880 if (platform_speed_cap == PCIE_SPEED_32_0GT) 4881 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4882 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4883 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 | 4884 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 | 4885 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5); 4886 else if (platform_speed_cap == PCIE_SPEED_16_0GT) 4887 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4888 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4889 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 | 4890 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4); 4891 else if (platform_speed_cap == PCIE_SPEED_8_0GT) 4892 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4893 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 4894 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3); 4895 else if (platform_speed_cap == PCIE_SPEED_5_0GT) 4896 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 4897 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2); 4898 else 4899 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1; 4900 4901 } 4902 } 4903 if (adev->pm.pcie_mlw_mask == 0) { 4904 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) { 4905 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK; 4906 } else { 4907 switch (platform_link_width) { 4908 case PCIE_LNK_X32: 4909 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 | 4910 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | 4911 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 4912 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 4913 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4914 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4915 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4916 break; 4917 case PCIE_LNK_X16: 4918 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | 4919 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 4920 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 4921 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4922 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4923 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4924 break; 4925 case PCIE_LNK_X12: 4926 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 4927 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 4928 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4929 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4930 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4931 break; 4932 case PCIE_LNK_X8: 4933 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 4934 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4935 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4936 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4937 break; 4938 case PCIE_LNK_X4: 4939 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 4940 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4941 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4942 break; 4943 case PCIE_LNK_X2: 4944 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 4945 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 4946 break; 4947 case PCIE_LNK_X1: 4948 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1; 4949 break; 4950 default: 4951 break; 4952 } 4953 } 4954 } 4955 } 4956 4957 int amdgpu_device_baco_enter(struct drm_device *dev) 4958 { 4959 struct amdgpu_device *adev = drm_to_adev(dev); 4960 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 4961 4962 if (!amdgpu_device_supports_baco(adev_to_drm(adev))) 4963 return -ENOTSUPP; 4964 4965 if (ras && ras->supported && adev->nbio.funcs->enable_doorbell_interrupt) 4966 adev->nbio.funcs->enable_doorbell_interrupt(adev, false); 4967 4968 return amdgpu_dpm_baco_enter(adev); 4969 } 4970 4971 int amdgpu_device_baco_exit(struct drm_device *dev) 4972 { 4973 struct amdgpu_device *adev = drm_to_adev(dev); 4974 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 4975 int ret = 0; 4976 4977 if (!amdgpu_device_supports_baco(adev_to_drm(adev))) 4978 return -ENOTSUPP; 4979 4980 ret = amdgpu_dpm_baco_exit(adev); 4981 if (ret) 4982 return ret; 4983 4984 if (ras && ras->supported && adev->nbio.funcs->enable_doorbell_interrupt) 4985 adev->nbio.funcs->enable_doorbell_interrupt(adev, true); 4986 4987 return 0; 4988 } 4989 4990 static void amdgpu_cancel_all_tdr(struct amdgpu_device *adev) 4991 { 4992 int i; 4993 4994 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4995 struct amdgpu_ring *ring = adev->rings[i]; 4996 4997 if (!ring || !ring->sched.thread) 4998 continue; 4999 5000 cancel_delayed_work_sync(&ring->sched.work_tdr); 5001 } 5002 } 5003 5004 /** 5005 * amdgpu_pci_error_detected - Called when a PCI error is detected. 5006 * @pdev: PCI device struct 5007 * @state: PCI channel state 5008 * 5009 * Description: Called when a PCI error is detected. 5010 * 5011 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT. 5012 */ 5013 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state) 5014 { 5015 struct drm_device *dev = pci_get_drvdata(pdev); 5016 struct amdgpu_device *adev = drm_to_adev(dev); 5017 int i; 5018 5019 DRM_INFO("PCI error: detected callback, state(%d)!!\n", state); 5020 5021 if (adev->gmc.xgmi.num_physical_nodes > 1) { 5022 DRM_WARN("No support for XGMI hive yet..."); 5023 return PCI_ERS_RESULT_DISCONNECT; 5024 } 5025 5026 switch (state) { 5027 case pci_channel_io_normal: 5028 return PCI_ERS_RESULT_CAN_RECOVER; 5029 /* Fatal error, prepare for slot reset */ 5030 case pci_channel_io_frozen: 5031 /* 5032 * Cancel and wait for all TDRs in progress if failing to 5033 * set adev->in_gpu_reset in amdgpu_device_lock_adev 5034 * 5035 * Locking adev->reset_sem will prevent any external access 5036 * to GPU during PCI error recovery 5037 */ 5038 while (!amdgpu_device_lock_adev(adev, NULL)) 5039 amdgpu_cancel_all_tdr(adev); 5040 5041 /* 5042 * Block any work scheduling as we do for regular GPU reset 5043 * for the duration of the recovery 5044 */ 5045 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 5046 struct amdgpu_ring *ring = adev->rings[i]; 5047 5048 if (!ring || !ring->sched.thread) 5049 continue; 5050 5051 drm_sched_stop(&ring->sched, NULL); 5052 } 5053 return PCI_ERS_RESULT_NEED_RESET; 5054 case pci_channel_io_perm_failure: 5055 /* Permanent error, prepare for device removal */ 5056 return PCI_ERS_RESULT_DISCONNECT; 5057 } 5058 5059 return PCI_ERS_RESULT_NEED_RESET; 5060 } 5061 5062 /** 5063 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers 5064 * @pdev: pointer to PCI device 5065 */ 5066 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev) 5067 { 5068 5069 DRM_INFO("PCI error: mmio enabled callback!!\n"); 5070 5071 /* TODO - dump whatever for debugging purposes */ 5072 5073 /* This called only if amdgpu_pci_error_detected returns 5074 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still 5075 * works, no need to reset slot. 5076 */ 5077 5078 return PCI_ERS_RESULT_RECOVERED; 5079 } 5080 5081 /** 5082 * amdgpu_pci_slot_reset - Called when PCI slot has been reset. 5083 * @pdev: PCI device struct 5084 * 5085 * Description: This routine is called by the pci error recovery 5086 * code after the PCI slot has been reset, just before we 5087 * should resume normal operations. 5088 */ 5089 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev) 5090 { 5091 struct drm_device *dev = pci_get_drvdata(pdev); 5092 struct amdgpu_device *adev = drm_to_adev(dev); 5093 int r, i; 5094 bool need_full_reset = true; 5095 u32 memsize; 5096 struct list_head device_list; 5097 5098 DRM_INFO("PCI error: slot reset callback!!\n"); 5099 5100 INIT_LIST_HEAD(&device_list); 5101 list_add_tail(&adev->gmc.xgmi.head, &device_list); 5102 5103 /* wait for asic to come out of reset */ 5104 msleep(500); 5105 5106 /* Restore PCI confspace */ 5107 amdgpu_device_load_pci_state(pdev); 5108 5109 /* confirm ASIC came out of reset */ 5110 for (i = 0; i < adev->usec_timeout; i++) { 5111 memsize = amdgpu_asic_get_config_memsize(adev); 5112 5113 if (memsize != 0xffffffff) 5114 break; 5115 udelay(1); 5116 } 5117 if (memsize == 0xffffffff) { 5118 r = -ETIME; 5119 goto out; 5120 } 5121 5122 adev->in_pci_err_recovery = true; 5123 r = amdgpu_device_pre_asic_reset(adev, NULL, &need_full_reset); 5124 adev->in_pci_err_recovery = false; 5125 if (r) 5126 goto out; 5127 5128 r = amdgpu_do_asic_reset(NULL, &device_list, &need_full_reset, true); 5129 5130 out: 5131 if (!r) { 5132 if (amdgpu_device_cache_pci_state(adev->pdev)) 5133 pci_restore_state(adev->pdev); 5134 5135 DRM_INFO("PCIe error recovery succeeded\n"); 5136 } else { 5137 DRM_ERROR("PCIe error recovery failed, err:%d", r); 5138 amdgpu_device_unlock_adev(adev); 5139 } 5140 5141 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED; 5142 } 5143 5144 /** 5145 * amdgpu_pci_resume() - resume normal ops after PCI reset 5146 * @pdev: pointer to PCI device 5147 * 5148 * Called when the error recovery driver tells us that its 5149 * OK to resume normal operation. 5150 */ 5151 void amdgpu_pci_resume(struct pci_dev *pdev) 5152 { 5153 struct drm_device *dev = pci_get_drvdata(pdev); 5154 struct amdgpu_device *adev = drm_to_adev(dev); 5155 int i; 5156 5157 5158 DRM_INFO("PCI error: resume callback!!\n"); 5159 5160 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 5161 struct amdgpu_ring *ring = adev->rings[i]; 5162 5163 if (!ring || !ring->sched.thread) 5164 continue; 5165 5166 5167 drm_sched_resubmit_jobs(&ring->sched); 5168 drm_sched_start(&ring->sched, true); 5169 } 5170 5171 amdgpu_device_unlock_adev(adev); 5172 } 5173 5174 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev) 5175 { 5176 struct drm_device *dev = pci_get_drvdata(pdev); 5177 struct amdgpu_device *adev = drm_to_adev(dev); 5178 int r; 5179 5180 r = pci_save_state(pdev); 5181 if (!r) { 5182 kfree(adev->pci_state); 5183 5184 adev->pci_state = pci_store_saved_state(pdev); 5185 5186 if (!adev->pci_state) { 5187 DRM_ERROR("Failed to store PCI saved state"); 5188 return false; 5189 } 5190 } else { 5191 DRM_WARN("Failed to save PCI state, err:%d\n", r); 5192 return false; 5193 } 5194 5195 return true; 5196 } 5197 5198 bool amdgpu_device_load_pci_state(struct pci_dev *pdev) 5199 { 5200 struct drm_device *dev = pci_get_drvdata(pdev); 5201 struct amdgpu_device *adev = drm_to_adev(dev); 5202 int r; 5203 5204 if (!adev->pci_state) 5205 return false; 5206 5207 r = pci_load_saved_state(pdev, adev->pci_state); 5208 5209 if (!r) { 5210 pci_restore_state(pdev); 5211 } else { 5212 DRM_WARN("Failed to load PCI state, err:%d\n", r); 5213 return false; 5214 } 5215 5216 return true; 5217 } 5218 5219 5220