1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 #include <linux/kthread.h> 29 #include <linux/console.h> 30 #include <linux/slab.h> 31 #include <drm/drmP.h> 32 #include <drm/drm_crtc_helper.h> 33 #include <drm/drm_atomic_helper.h> 34 #include <drm/amdgpu_drm.h> 35 #include <linux/vgaarb.h> 36 #include <linux/vga_switcheroo.h> 37 #include <linux/efi.h> 38 #include "amdgpu.h" 39 #include "amdgpu_trace.h" 40 #include "amdgpu_i2c.h" 41 #include "atom.h" 42 #include "amdgpu_atombios.h" 43 #include "amdgpu_atomfirmware.h" 44 #include "amd_pcie.h" 45 #ifdef CONFIG_DRM_AMDGPU_SI 46 #include "si.h" 47 #endif 48 #ifdef CONFIG_DRM_AMDGPU_CIK 49 #include "cik.h" 50 #endif 51 #include "vi.h" 52 #include "soc15.h" 53 #include "bif/bif_4_1_d.h" 54 #include <linux/pci.h> 55 #include <linux/firmware.h> 56 #include "amdgpu_vf_error.h" 57 58 #include "amdgpu_amdkfd.h" 59 #include "amdgpu_pm.h" 60 61 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin"); 62 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin"); 63 64 #define AMDGPU_RESUME_MS 2000 65 66 static const char *amdgpu_asic_name[] = { 67 "TAHITI", 68 "PITCAIRN", 69 "VERDE", 70 "OLAND", 71 "HAINAN", 72 "BONAIRE", 73 "KAVERI", 74 "KABINI", 75 "HAWAII", 76 "MULLINS", 77 "TOPAZ", 78 "TONGA", 79 "FIJI", 80 "CARRIZO", 81 "STONEY", 82 "POLARIS10", 83 "POLARIS11", 84 "POLARIS12", 85 "VEGA10", 86 "RAVEN", 87 "LAST", 88 }; 89 90 bool amdgpu_device_is_px(struct drm_device *dev) 91 { 92 struct amdgpu_device *adev = dev->dev_private; 93 94 if (adev->flags & AMD_IS_PX) 95 return true; 96 return false; 97 } 98 99 /* 100 * MMIO register access helper functions. 101 */ 102 uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg, 103 uint32_t acc_flags) 104 { 105 uint32_t ret; 106 107 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) 108 return amdgpu_virt_kiq_rreg(adev, reg); 109 110 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX)) 111 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4)); 112 else { 113 unsigned long flags; 114 115 spin_lock_irqsave(&adev->mmio_idx_lock, flags); 116 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4)); 117 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4)); 118 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); 119 } 120 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret); 121 return ret; 122 } 123 124 void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 125 uint32_t acc_flags) 126 { 127 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v); 128 129 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) { 130 adev->last_mm_index = v; 131 } 132 133 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) 134 return amdgpu_virt_kiq_wreg(adev, reg, v); 135 136 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX)) 137 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); 138 else { 139 unsigned long flags; 140 141 spin_lock_irqsave(&adev->mmio_idx_lock, flags); 142 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4)); 143 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4)); 144 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); 145 } 146 147 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) { 148 udelay(500); 149 } 150 } 151 152 u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg) 153 { 154 if ((reg * 4) < adev->rio_mem_size) 155 return ioread32(adev->rio_mem + (reg * 4)); 156 else { 157 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4)); 158 return ioread32(adev->rio_mem + (mmMM_DATA * 4)); 159 } 160 } 161 162 void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v) 163 { 164 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) { 165 adev->last_mm_index = v; 166 } 167 168 if ((reg * 4) < adev->rio_mem_size) 169 iowrite32(v, adev->rio_mem + (reg * 4)); 170 else { 171 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4)); 172 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4)); 173 } 174 175 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) { 176 udelay(500); 177 } 178 } 179 180 /** 181 * amdgpu_mm_rdoorbell - read a doorbell dword 182 * 183 * @adev: amdgpu_device pointer 184 * @index: doorbell index 185 * 186 * Returns the value in the doorbell aperture at the 187 * requested doorbell index (CIK). 188 */ 189 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index) 190 { 191 if (index < adev->doorbell.num_doorbells) { 192 return readl(adev->doorbell.ptr + index); 193 } else { 194 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index); 195 return 0; 196 } 197 } 198 199 /** 200 * amdgpu_mm_wdoorbell - write a doorbell dword 201 * 202 * @adev: amdgpu_device pointer 203 * @index: doorbell index 204 * @v: value to write 205 * 206 * Writes @v to the doorbell aperture at the 207 * requested doorbell index (CIK). 208 */ 209 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v) 210 { 211 if (index < adev->doorbell.num_doorbells) { 212 writel(v, adev->doorbell.ptr + index); 213 } else { 214 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index); 215 } 216 } 217 218 /** 219 * amdgpu_mm_rdoorbell64 - read a doorbell Qword 220 * 221 * @adev: amdgpu_device pointer 222 * @index: doorbell index 223 * 224 * Returns the value in the doorbell aperture at the 225 * requested doorbell index (VEGA10+). 226 */ 227 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index) 228 { 229 if (index < adev->doorbell.num_doorbells) { 230 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index)); 231 } else { 232 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index); 233 return 0; 234 } 235 } 236 237 /** 238 * amdgpu_mm_wdoorbell64 - write a doorbell Qword 239 * 240 * @adev: amdgpu_device pointer 241 * @index: doorbell index 242 * @v: value to write 243 * 244 * Writes @v to the doorbell aperture at the 245 * requested doorbell index (VEGA10+). 246 */ 247 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v) 248 { 249 if (index < adev->doorbell.num_doorbells) { 250 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v); 251 } else { 252 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index); 253 } 254 } 255 256 /** 257 * amdgpu_invalid_rreg - dummy reg read function 258 * 259 * @adev: amdgpu device pointer 260 * @reg: offset of register 261 * 262 * Dummy register read function. Used for register blocks 263 * that certain asics don't have (all asics). 264 * Returns the value in the register. 265 */ 266 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg) 267 { 268 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg); 269 BUG(); 270 return 0; 271 } 272 273 /** 274 * amdgpu_invalid_wreg - dummy reg write function 275 * 276 * @adev: amdgpu device pointer 277 * @reg: offset of register 278 * @v: value to write to the register 279 * 280 * Dummy register read function. Used for register blocks 281 * that certain asics don't have (all asics). 282 */ 283 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v) 284 { 285 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n", 286 reg, v); 287 BUG(); 288 } 289 290 /** 291 * amdgpu_block_invalid_rreg - dummy reg read function 292 * 293 * @adev: amdgpu device pointer 294 * @block: offset of instance 295 * @reg: offset of register 296 * 297 * Dummy register read function. Used for register blocks 298 * that certain asics don't have (all asics). 299 * Returns the value in the register. 300 */ 301 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev, 302 uint32_t block, uint32_t reg) 303 { 304 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n", 305 reg, block); 306 BUG(); 307 return 0; 308 } 309 310 /** 311 * amdgpu_block_invalid_wreg - dummy reg write function 312 * 313 * @adev: amdgpu device pointer 314 * @block: offset of instance 315 * @reg: offset of register 316 * @v: value to write to the register 317 * 318 * Dummy register read function. Used for register blocks 319 * that certain asics don't have (all asics). 320 */ 321 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev, 322 uint32_t block, 323 uint32_t reg, uint32_t v) 324 { 325 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n", 326 reg, block, v); 327 BUG(); 328 } 329 330 static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev) 331 { 332 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE, 333 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM, 334 &adev->vram_scratch.robj, 335 &adev->vram_scratch.gpu_addr, 336 (void **)&adev->vram_scratch.ptr); 337 } 338 339 static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev) 340 { 341 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL); 342 } 343 344 /** 345 * amdgpu_device_program_register_sequence - program an array of registers. 346 * 347 * @adev: amdgpu_device pointer 348 * @registers: pointer to the register array 349 * @array_size: size of the register array 350 * 351 * Programs an array or registers with and and or masks. 352 * This is a helper for setting golden registers. 353 */ 354 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev, 355 const u32 *registers, 356 const u32 array_size) 357 { 358 u32 tmp, reg, and_mask, or_mask; 359 int i; 360 361 if (array_size % 3) 362 return; 363 364 for (i = 0; i < array_size; i +=3) { 365 reg = registers[i + 0]; 366 and_mask = registers[i + 1]; 367 or_mask = registers[i + 2]; 368 369 if (and_mask == 0xffffffff) { 370 tmp = or_mask; 371 } else { 372 tmp = RREG32(reg); 373 tmp &= ~and_mask; 374 tmp |= or_mask; 375 } 376 WREG32(reg, tmp); 377 } 378 } 379 380 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev) 381 { 382 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA); 383 } 384 385 /* 386 * GPU doorbell aperture helpers function. 387 */ 388 /** 389 * amdgpu_device_doorbell_init - Init doorbell driver information. 390 * 391 * @adev: amdgpu_device pointer 392 * 393 * Init doorbell driver information (CIK) 394 * Returns 0 on success, error on failure. 395 */ 396 static int amdgpu_device_doorbell_init(struct amdgpu_device *adev) 397 { 398 /* No doorbell on SI hardware generation */ 399 if (adev->asic_type < CHIP_BONAIRE) { 400 adev->doorbell.base = 0; 401 adev->doorbell.size = 0; 402 adev->doorbell.num_doorbells = 0; 403 adev->doorbell.ptr = NULL; 404 return 0; 405 } 406 407 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET) 408 return -EINVAL; 409 410 /* doorbell bar mapping */ 411 adev->doorbell.base = pci_resource_start(adev->pdev, 2); 412 adev->doorbell.size = pci_resource_len(adev->pdev, 2); 413 414 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32), 415 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1); 416 if (adev->doorbell.num_doorbells == 0) 417 return -EINVAL; 418 419 adev->doorbell.ptr = ioremap(adev->doorbell.base, 420 adev->doorbell.num_doorbells * 421 sizeof(u32)); 422 if (adev->doorbell.ptr == NULL) 423 return -ENOMEM; 424 425 return 0; 426 } 427 428 /** 429 * amdgpu_device_doorbell_fini - Tear down doorbell driver information. 430 * 431 * @adev: amdgpu_device pointer 432 * 433 * Tear down doorbell driver information (CIK) 434 */ 435 static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev) 436 { 437 iounmap(adev->doorbell.ptr); 438 adev->doorbell.ptr = NULL; 439 } 440 441 442 443 /* 444 * amdgpu_device_wb_*() 445 * Writeback is the method by which the GPU updates special pages in memory 446 * with the status of certain GPU events (fences, ring pointers,etc.). 447 */ 448 449 /** 450 * amdgpu_device_wb_fini - Disable Writeback and free memory 451 * 452 * @adev: amdgpu_device pointer 453 * 454 * Disables Writeback and frees the Writeback memory (all asics). 455 * Used at driver shutdown. 456 */ 457 static void amdgpu_device_wb_fini(struct amdgpu_device *adev) 458 { 459 if (adev->wb.wb_obj) { 460 amdgpu_bo_free_kernel(&adev->wb.wb_obj, 461 &adev->wb.gpu_addr, 462 (void **)&adev->wb.wb); 463 adev->wb.wb_obj = NULL; 464 } 465 } 466 467 /** 468 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory 469 * 470 * @adev: amdgpu_device pointer 471 * 472 * Initializes writeback and allocates writeback memory (all asics). 473 * Used at driver startup. 474 * Returns 0 on success or an -error on failure. 475 */ 476 static int amdgpu_device_wb_init(struct amdgpu_device *adev) 477 { 478 int r; 479 480 if (adev->wb.wb_obj == NULL) { 481 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */ 482 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8, 483 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT, 484 &adev->wb.wb_obj, &adev->wb.gpu_addr, 485 (void **)&adev->wb.wb); 486 if (r) { 487 dev_warn(adev->dev, "(%d) create WB bo failed\n", r); 488 return r; 489 } 490 491 adev->wb.num_wb = AMDGPU_MAX_WB; 492 memset(&adev->wb.used, 0, sizeof(adev->wb.used)); 493 494 /* clear wb memory */ 495 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t)); 496 } 497 498 return 0; 499 } 500 501 /** 502 * amdgpu_device_wb_get - Allocate a wb entry 503 * 504 * @adev: amdgpu_device pointer 505 * @wb: wb index 506 * 507 * Allocate a wb slot for use by the driver (all asics). 508 * Returns 0 on success or -EINVAL on failure. 509 */ 510 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb) 511 { 512 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb); 513 514 if (offset < adev->wb.num_wb) { 515 __set_bit(offset, adev->wb.used); 516 *wb = offset << 3; /* convert to dw offset */ 517 return 0; 518 } else { 519 return -EINVAL; 520 } 521 } 522 523 /** 524 * amdgpu_device_wb_free - Free a wb entry 525 * 526 * @adev: amdgpu_device pointer 527 * @wb: wb index 528 * 529 * Free a wb slot allocated for use by the driver (all asics) 530 */ 531 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb) 532 { 533 if (wb < adev->wb.num_wb) 534 __clear_bit(wb >> 3, adev->wb.used); 535 } 536 537 /** 538 * amdgpu_device_vram_location - try to find VRAM location 539 * @adev: amdgpu device structure holding all necessary informations 540 * @mc: memory controller structure holding memory informations 541 * @base: base address at which to put VRAM 542 * 543 * Function will try to place VRAM at base address provided 544 * as parameter. 545 */ 546 void amdgpu_device_vram_location(struct amdgpu_device *adev, 547 struct amdgpu_mc *mc, u64 base) 548 { 549 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20; 550 551 mc->vram_start = base; 552 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 553 if (limit && limit < mc->real_vram_size) 554 mc->real_vram_size = limit; 555 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n", 556 mc->mc_vram_size >> 20, mc->vram_start, 557 mc->vram_end, mc->real_vram_size >> 20); 558 } 559 560 /** 561 * amdgpu_device_gart_location - try to find GTT location 562 * @adev: amdgpu device structure holding all necessary informations 563 * @mc: memory controller structure holding memory informations 564 * 565 * Function will place try to place GTT before or after VRAM. 566 * 567 * If GTT size is bigger than space left then we ajust GTT size. 568 * Thus function will never fails. 569 * 570 * FIXME: when reducing GTT size align new size on power of 2. 571 */ 572 void amdgpu_device_gart_location(struct amdgpu_device *adev, 573 struct amdgpu_mc *mc) 574 { 575 u64 size_af, size_bf; 576 577 size_af = adev->mc.mc_mask - mc->vram_end; 578 size_bf = mc->vram_start; 579 if (size_bf > size_af) { 580 if (mc->gart_size > size_bf) { 581 dev_warn(adev->dev, "limiting GTT\n"); 582 mc->gart_size = size_bf; 583 } 584 mc->gart_start = 0; 585 } else { 586 if (mc->gart_size > size_af) { 587 dev_warn(adev->dev, "limiting GTT\n"); 588 mc->gart_size = size_af; 589 } 590 /* VCE doesn't like it when BOs cross a 4GB segment, so align 591 * the GART base on a 4GB boundary as well. 592 */ 593 mc->gart_start = ALIGN(mc->vram_end + 1, 0x100000000ULL); 594 } 595 mc->gart_end = mc->gart_start + mc->gart_size - 1; 596 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n", 597 mc->gart_size >> 20, mc->gart_start, mc->gart_end); 598 } 599 600 /** 601 * amdgpu_device_resize_fb_bar - try to resize FB BAR 602 * 603 * @adev: amdgpu_device pointer 604 * 605 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not 606 * to fail, but if any of the BARs is not accessible after the size we abort 607 * driver loading by returning -ENODEV. 608 */ 609 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev) 610 { 611 u64 space_needed = roundup_pow_of_two(adev->mc.real_vram_size); 612 u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1; 613 struct pci_bus *root; 614 struct resource *res; 615 unsigned i; 616 u16 cmd; 617 int r; 618 619 /* Bypass for VF */ 620 if (amdgpu_sriov_vf(adev)) 621 return 0; 622 623 /* Check if the root BUS has 64bit memory resources */ 624 root = adev->pdev->bus; 625 while (root->parent) 626 root = root->parent; 627 628 pci_bus_for_each_resource(root, res, i) { 629 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) && 630 res->start > 0x100000000ull) 631 break; 632 } 633 634 /* Trying to resize is pointless without a root hub window above 4GB */ 635 if (!res) 636 return 0; 637 638 /* Disable memory decoding while we change the BAR addresses and size */ 639 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd); 640 pci_write_config_word(adev->pdev, PCI_COMMAND, 641 cmd & ~PCI_COMMAND_MEMORY); 642 643 /* Free the VRAM and doorbell BAR, we most likely need to move both. */ 644 amdgpu_device_doorbell_fini(adev); 645 if (adev->asic_type >= CHIP_BONAIRE) 646 pci_release_resource(adev->pdev, 2); 647 648 pci_release_resource(adev->pdev, 0); 649 650 r = pci_resize_resource(adev->pdev, 0, rbar_size); 651 if (r == -ENOSPC) 652 DRM_INFO("Not enough PCI address space for a large BAR."); 653 else if (r && r != -ENOTSUPP) 654 DRM_ERROR("Problem resizing BAR0 (%d).", r); 655 656 pci_assign_unassigned_bus_resources(adev->pdev->bus); 657 658 /* When the doorbell or fb BAR isn't available we have no chance of 659 * using the device. 660 */ 661 r = amdgpu_device_doorbell_init(adev); 662 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET)) 663 return -ENODEV; 664 665 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd); 666 667 return 0; 668 } 669 670 /* 671 * GPU helpers function. 672 */ 673 /** 674 * amdgpu_device_need_post - check if the hw need post or not 675 * 676 * @adev: amdgpu_device pointer 677 * 678 * Check if the asic has been initialized (all asics) at driver startup 679 * or post is needed if hw reset is performed. 680 * Returns true if need or false if not. 681 */ 682 bool amdgpu_device_need_post(struct amdgpu_device *adev) 683 { 684 uint32_t reg; 685 686 if (amdgpu_sriov_vf(adev)) 687 return false; 688 689 if (amdgpu_passthrough(adev)) { 690 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot 691 * some old smc fw still need driver do vPost otherwise gpu hang, while 692 * those smc fw version above 22.15 doesn't have this flaw, so we force 693 * vpost executed for smc version below 22.15 694 */ 695 if (adev->asic_type == CHIP_FIJI) { 696 int err; 697 uint32_t fw_ver; 698 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev); 699 /* force vPost if error occured */ 700 if (err) 701 return true; 702 703 fw_ver = *((uint32_t *)adev->pm.fw->data + 69); 704 if (fw_ver < 0x00160e00) 705 return true; 706 } 707 } 708 709 if (adev->has_hw_reset) { 710 adev->has_hw_reset = false; 711 return true; 712 } 713 714 /* bios scratch used on CIK+ */ 715 if (adev->asic_type >= CHIP_BONAIRE) 716 return amdgpu_atombios_scratch_need_asic_init(adev); 717 718 /* check MEM_SIZE for older asics */ 719 reg = amdgpu_asic_get_config_memsize(adev); 720 721 if ((reg != 0) && (reg != 0xffffffff)) 722 return false; 723 724 return true; 725 } 726 727 /* if we get transitioned to only one device, take VGA back */ 728 /** 729 * amdgpu_device_vga_set_decode - enable/disable vga decode 730 * 731 * @cookie: amdgpu_device pointer 732 * @state: enable/disable vga decode 733 * 734 * Enable/disable vga decode (all asics). 735 * Returns VGA resource flags. 736 */ 737 static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state) 738 { 739 struct amdgpu_device *adev = cookie; 740 amdgpu_asic_set_vga_state(adev, state); 741 if (state) 742 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 743 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 744 else 745 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 746 } 747 748 static void amdgpu_device_check_block_size(struct amdgpu_device *adev) 749 { 750 /* defines number of bits in page table versus page directory, 751 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 752 * page table and the remaining bits are in the page directory */ 753 if (amdgpu_vm_block_size == -1) 754 return; 755 756 if (amdgpu_vm_block_size < 9) { 757 dev_warn(adev->dev, "VM page table size (%d) too small\n", 758 amdgpu_vm_block_size); 759 amdgpu_vm_block_size = -1; 760 } 761 } 762 763 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev) 764 { 765 /* no need to check the default value */ 766 if (amdgpu_vm_size == -1) 767 return; 768 769 if (amdgpu_vm_size < 1) { 770 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n", 771 amdgpu_vm_size); 772 amdgpu_vm_size = -1; 773 } 774 } 775 776 /** 777 * amdgpu_device_check_arguments - validate module params 778 * 779 * @adev: amdgpu_device pointer 780 * 781 * Validates certain module parameters and updates 782 * the associated values used by the driver (all asics). 783 */ 784 static void amdgpu_device_check_arguments(struct amdgpu_device *adev) 785 { 786 if (amdgpu_sched_jobs < 4) { 787 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n", 788 amdgpu_sched_jobs); 789 amdgpu_sched_jobs = 4; 790 } else if (!is_power_of_2(amdgpu_sched_jobs)){ 791 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n", 792 amdgpu_sched_jobs); 793 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs); 794 } 795 796 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) { 797 /* gart size must be greater or equal to 32M */ 798 dev_warn(adev->dev, "gart size (%d) too small\n", 799 amdgpu_gart_size); 800 amdgpu_gart_size = -1; 801 } 802 803 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) { 804 /* gtt size must be greater or equal to 32M */ 805 dev_warn(adev->dev, "gtt size (%d) too small\n", 806 amdgpu_gtt_size); 807 amdgpu_gtt_size = -1; 808 } 809 810 /* valid range is between 4 and 9 inclusive */ 811 if (amdgpu_vm_fragment_size != -1 && 812 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) { 813 dev_warn(adev->dev, "valid range is between 4 and 9\n"); 814 amdgpu_vm_fragment_size = -1; 815 } 816 817 amdgpu_device_check_vm_size(adev); 818 819 amdgpu_device_check_block_size(adev); 820 821 if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 || 822 !is_power_of_2(amdgpu_vram_page_split))) { 823 dev_warn(adev->dev, "invalid VRAM page split (%d)\n", 824 amdgpu_vram_page_split); 825 amdgpu_vram_page_split = 1024; 826 } 827 828 if (amdgpu_lockup_timeout == 0) { 829 dev_warn(adev->dev, "lockup_timeout msut be > 0, adjusting to 10000\n"); 830 amdgpu_lockup_timeout = 10000; 831 } 832 } 833 834 /** 835 * amdgpu_switcheroo_set_state - set switcheroo state 836 * 837 * @pdev: pci dev pointer 838 * @state: vga_switcheroo state 839 * 840 * Callback for the switcheroo driver. Suspends or resumes the 841 * the asics before or after it is powered up using ACPI methods. 842 */ 843 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 844 { 845 struct drm_device *dev = pci_get_drvdata(pdev); 846 847 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF) 848 return; 849 850 if (state == VGA_SWITCHEROO_ON) { 851 pr_info("amdgpu: switched on\n"); 852 /* don't suspend or resume card normally */ 853 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 854 855 amdgpu_device_resume(dev, true, true); 856 857 dev->switch_power_state = DRM_SWITCH_POWER_ON; 858 drm_kms_helper_poll_enable(dev); 859 } else { 860 pr_info("amdgpu: switched off\n"); 861 drm_kms_helper_poll_disable(dev); 862 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 863 amdgpu_device_suspend(dev, true, true); 864 dev->switch_power_state = DRM_SWITCH_POWER_OFF; 865 } 866 } 867 868 /** 869 * amdgpu_switcheroo_can_switch - see if switcheroo state can change 870 * 871 * @pdev: pci dev pointer 872 * 873 * Callback for the switcheroo driver. Check of the switcheroo 874 * state can be changed. 875 * Returns true if the state can be changed, false if not. 876 */ 877 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev) 878 { 879 struct drm_device *dev = pci_get_drvdata(pdev); 880 881 /* 882 * FIXME: open_count is protected by drm_global_mutex but that would lead to 883 * locking inversion with the driver load path. And the access here is 884 * completely racy anyway. So don't bother with locking for now. 885 */ 886 return dev->open_count == 0; 887 } 888 889 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = { 890 .set_gpu_state = amdgpu_switcheroo_set_state, 891 .reprobe = NULL, 892 .can_switch = amdgpu_switcheroo_can_switch, 893 }; 894 895 int amdgpu_device_ip_set_clockgating_state(struct amdgpu_device *adev, 896 enum amd_ip_block_type block_type, 897 enum amd_clockgating_state state) 898 { 899 int i, r = 0; 900 901 for (i = 0; i < adev->num_ip_blocks; i++) { 902 if (!adev->ip_blocks[i].status.valid) 903 continue; 904 if (adev->ip_blocks[i].version->type != block_type) 905 continue; 906 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state) 907 continue; 908 r = adev->ip_blocks[i].version->funcs->set_clockgating_state( 909 (void *)adev, state); 910 if (r) 911 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n", 912 adev->ip_blocks[i].version->funcs->name, r); 913 } 914 return r; 915 } 916 917 int amdgpu_device_ip_set_powergating_state(struct amdgpu_device *adev, 918 enum amd_ip_block_type block_type, 919 enum amd_powergating_state state) 920 { 921 int i, r = 0; 922 923 for (i = 0; i < adev->num_ip_blocks; i++) { 924 if (!adev->ip_blocks[i].status.valid) 925 continue; 926 if (adev->ip_blocks[i].version->type != block_type) 927 continue; 928 if (!adev->ip_blocks[i].version->funcs->set_powergating_state) 929 continue; 930 r = adev->ip_blocks[i].version->funcs->set_powergating_state( 931 (void *)adev, state); 932 if (r) 933 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n", 934 adev->ip_blocks[i].version->funcs->name, r); 935 } 936 return r; 937 } 938 939 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev, 940 u32 *flags) 941 { 942 int i; 943 944 for (i = 0; i < adev->num_ip_blocks; i++) { 945 if (!adev->ip_blocks[i].status.valid) 946 continue; 947 if (adev->ip_blocks[i].version->funcs->get_clockgating_state) 948 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags); 949 } 950 } 951 952 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev, 953 enum amd_ip_block_type block_type) 954 { 955 int i, r; 956 957 for (i = 0; i < adev->num_ip_blocks; i++) { 958 if (!adev->ip_blocks[i].status.valid) 959 continue; 960 if (adev->ip_blocks[i].version->type == block_type) { 961 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev); 962 if (r) 963 return r; 964 break; 965 } 966 } 967 return 0; 968 969 } 970 971 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev, 972 enum amd_ip_block_type block_type) 973 { 974 int i; 975 976 for (i = 0; i < adev->num_ip_blocks; i++) { 977 if (!adev->ip_blocks[i].status.valid) 978 continue; 979 if (adev->ip_blocks[i].version->type == block_type) 980 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev); 981 } 982 return true; 983 984 } 985 986 struct amdgpu_ip_block * 987 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev, 988 enum amd_ip_block_type type) 989 { 990 int i; 991 992 for (i = 0; i < adev->num_ip_blocks; i++) 993 if (adev->ip_blocks[i].version->type == type) 994 return &adev->ip_blocks[i]; 995 996 return NULL; 997 } 998 999 /** 1000 * amdgpu_device_ip_block_version_cmp 1001 * 1002 * @adev: amdgpu_device pointer 1003 * @type: enum amd_ip_block_type 1004 * @major: major version 1005 * @minor: minor version 1006 * 1007 * return 0 if equal or greater 1008 * return 1 if smaller or the ip_block doesn't exist 1009 */ 1010 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev, 1011 enum amd_ip_block_type type, 1012 u32 major, u32 minor) 1013 { 1014 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type); 1015 1016 if (ip_block && ((ip_block->version->major > major) || 1017 ((ip_block->version->major == major) && 1018 (ip_block->version->minor >= minor)))) 1019 return 0; 1020 1021 return 1; 1022 } 1023 1024 /** 1025 * amdgpu_device_ip_block_add 1026 * 1027 * @adev: amdgpu_device pointer 1028 * @ip_block_version: pointer to the IP to add 1029 * 1030 * Adds the IP block driver information to the collection of IPs 1031 * on the asic. 1032 */ 1033 int amdgpu_device_ip_block_add(struct amdgpu_device *adev, 1034 const struct amdgpu_ip_block_version *ip_block_version) 1035 { 1036 if (!ip_block_version) 1037 return -EINVAL; 1038 1039 DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks, 1040 ip_block_version->funcs->name); 1041 1042 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version; 1043 1044 return 0; 1045 } 1046 1047 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev) 1048 { 1049 adev->enable_virtual_display = false; 1050 1051 if (amdgpu_virtual_display) { 1052 struct drm_device *ddev = adev->ddev; 1053 const char *pci_address_name = pci_name(ddev->pdev); 1054 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname; 1055 1056 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL); 1057 pciaddstr_tmp = pciaddstr; 1058 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) { 1059 pciaddname = strsep(&pciaddname_tmp, ","); 1060 if (!strcmp("all", pciaddname) 1061 || !strcmp(pci_address_name, pciaddname)) { 1062 long num_crtc; 1063 int res = -1; 1064 1065 adev->enable_virtual_display = true; 1066 1067 if (pciaddname_tmp) 1068 res = kstrtol(pciaddname_tmp, 10, 1069 &num_crtc); 1070 1071 if (!res) { 1072 if (num_crtc < 1) 1073 num_crtc = 1; 1074 if (num_crtc > 6) 1075 num_crtc = 6; 1076 adev->mode_info.num_crtc = num_crtc; 1077 } else { 1078 adev->mode_info.num_crtc = 1; 1079 } 1080 break; 1081 } 1082 } 1083 1084 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n", 1085 amdgpu_virtual_display, pci_address_name, 1086 adev->enable_virtual_display, adev->mode_info.num_crtc); 1087 1088 kfree(pciaddstr); 1089 } 1090 } 1091 1092 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev) 1093 { 1094 const char *chip_name; 1095 char fw_name[30]; 1096 int err; 1097 const struct gpu_info_firmware_header_v1_0 *hdr; 1098 1099 adev->firmware.gpu_info_fw = NULL; 1100 1101 switch (adev->asic_type) { 1102 case CHIP_TOPAZ: 1103 case CHIP_TONGA: 1104 case CHIP_FIJI: 1105 case CHIP_POLARIS11: 1106 case CHIP_POLARIS10: 1107 case CHIP_POLARIS12: 1108 case CHIP_CARRIZO: 1109 case CHIP_STONEY: 1110 #ifdef CONFIG_DRM_AMDGPU_SI 1111 case CHIP_VERDE: 1112 case CHIP_TAHITI: 1113 case CHIP_PITCAIRN: 1114 case CHIP_OLAND: 1115 case CHIP_HAINAN: 1116 #endif 1117 #ifdef CONFIG_DRM_AMDGPU_CIK 1118 case CHIP_BONAIRE: 1119 case CHIP_HAWAII: 1120 case CHIP_KAVERI: 1121 case CHIP_KABINI: 1122 case CHIP_MULLINS: 1123 #endif 1124 default: 1125 return 0; 1126 case CHIP_VEGA10: 1127 chip_name = "vega10"; 1128 break; 1129 case CHIP_RAVEN: 1130 chip_name = "raven"; 1131 break; 1132 } 1133 1134 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name); 1135 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev); 1136 if (err) { 1137 dev_err(adev->dev, 1138 "Failed to load gpu_info firmware \"%s\"\n", 1139 fw_name); 1140 goto out; 1141 } 1142 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw); 1143 if (err) { 1144 dev_err(adev->dev, 1145 "Failed to validate gpu_info firmware \"%s\"\n", 1146 fw_name); 1147 goto out; 1148 } 1149 1150 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data; 1151 amdgpu_ucode_print_gpu_info_hdr(&hdr->header); 1152 1153 switch (hdr->version_major) { 1154 case 1: 1155 { 1156 const struct gpu_info_firmware_v1_0 *gpu_info_fw = 1157 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data + 1158 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 1159 1160 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se); 1161 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh); 1162 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se); 1163 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se); 1164 adev->gfx.config.max_texture_channel_caches = 1165 le32_to_cpu(gpu_info_fw->gc_num_tccs); 1166 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs); 1167 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds); 1168 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth); 1169 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth); 1170 adev->gfx.config.double_offchip_lds_buf = 1171 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer); 1172 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size); 1173 adev->gfx.cu_info.max_waves_per_simd = 1174 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd); 1175 adev->gfx.cu_info.max_scratch_slots_per_cu = 1176 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu); 1177 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size); 1178 break; 1179 } 1180 default: 1181 dev_err(adev->dev, 1182 "Unsupported gpu_info table %d\n", hdr->header.ucode_version); 1183 err = -EINVAL; 1184 goto out; 1185 } 1186 out: 1187 return err; 1188 } 1189 1190 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev) 1191 { 1192 int i, r; 1193 1194 amdgpu_device_enable_virtual_display(adev); 1195 1196 switch (adev->asic_type) { 1197 case CHIP_TOPAZ: 1198 case CHIP_TONGA: 1199 case CHIP_FIJI: 1200 case CHIP_POLARIS11: 1201 case CHIP_POLARIS10: 1202 case CHIP_POLARIS12: 1203 case CHIP_CARRIZO: 1204 case CHIP_STONEY: 1205 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY) 1206 adev->family = AMDGPU_FAMILY_CZ; 1207 else 1208 adev->family = AMDGPU_FAMILY_VI; 1209 1210 r = vi_set_ip_blocks(adev); 1211 if (r) 1212 return r; 1213 break; 1214 #ifdef CONFIG_DRM_AMDGPU_SI 1215 case CHIP_VERDE: 1216 case CHIP_TAHITI: 1217 case CHIP_PITCAIRN: 1218 case CHIP_OLAND: 1219 case CHIP_HAINAN: 1220 adev->family = AMDGPU_FAMILY_SI; 1221 r = si_set_ip_blocks(adev); 1222 if (r) 1223 return r; 1224 break; 1225 #endif 1226 #ifdef CONFIG_DRM_AMDGPU_CIK 1227 case CHIP_BONAIRE: 1228 case CHIP_HAWAII: 1229 case CHIP_KAVERI: 1230 case CHIP_KABINI: 1231 case CHIP_MULLINS: 1232 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII)) 1233 adev->family = AMDGPU_FAMILY_CI; 1234 else 1235 adev->family = AMDGPU_FAMILY_KV; 1236 1237 r = cik_set_ip_blocks(adev); 1238 if (r) 1239 return r; 1240 break; 1241 #endif 1242 case CHIP_VEGA10: 1243 case CHIP_RAVEN: 1244 if (adev->asic_type == CHIP_RAVEN) 1245 adev->family = AMDGPU_FAMILY_RV; 1246 else 1247 adev->family = AMDGPU_FAMILY_AI; 1248 1249 r = soc15_set_ip_blocks(adev); 1250 if (r) 1251 return r; 1252 break; 1253 default: 1254 /* FIXME: not supported yet */ 1255 return -EINVAL; 1256 } 1257 1258 r = amdgpu_device_parse_gpu_info_fw(adev); 1259 if (r) 1260 return r; 1261 1262 amdgpu_amdkfd_device_probe(adev); 1263 1264 if (amdgpu_sriov_vf(adev)) { 1265 r = amdgpu_virt_request_full_gpu(adev, true); 1266 if (r) 1267 return -EAGAIN; 1268 } 1269 1270 for (i = 0; i < adev->num_ip_blocks; i++) { 1271 if ((amdgpu_ip_block_mask & (1 << i)) == 0) { 1272 DRM_ERROR("disabled ip block: %d <%s>\n", 1273 i, adev->ip_blocks[i].version->funcs->name); 1274 adev->ip_blocks[i].status.valid = false; 1275 } else { 1276 if (adev->ip_blocks[i].version->funcs->early_init) { 1277 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev); 1278 if (r == -ENOENT) { 1279 adev->ip_blocks[i].status.valid = false; 1280 } else if (r) { 1281 DRM_ERROR("early_init of IP block <%s> failed %d\n", 1282 adev->ip_blocks[i].version->funcs->name, r); 1283 return r; 1284 } else { 1285 adev->ip_blocks[i].status.valid = true; 1286 } 1287 } else { 1288 adev->ip_blocks[i].status.valid = true; 1289 } 1290 } 1291 } 1292 1293 adev->cg_flags &= amdgpu_cg_mask; 1294 adev->pg_flags &= amdgpu_pg_mask; 1295 1296 return 0; 1297 } 1298 1299 static int amdgpu_device_ip_init(struct amdgpu_device *adev) 1300 { 1301 int i, r; 1302 1303 for (i = 0; i < adev->num_ip_blocks; i++) { 1304 if (!adev->ip_blocks[i].status.valid) 1305 continue; 1306 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev); 1307 if (r) { 1308 DRM_ERROR("sw_init of IP block <%s> failed %d\n", 1309 adev->ip_blocks[i].version->funcs->name, r); 1310 return r; 1311 } 1312 adev->ip_blocks[i].status.sw = true; 1313 /* need to do gmc hw init early so we can allocate gpu mem */ 1314 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { 1315 r = amdgpu_device_vram_scratch_init(adev); 1316 if (r) { 1317 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r); 1318 return r; 1319 } 1320 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev); 1321 if (r) { 1322 DRM_ERROR("hw_init %d failed %d\n", i, r); 1323 return r; 1324 } 1325 r = amdgpu_device_wb_init(adev); 1326 if (r) { 1327 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r); 1328 return r; 1329 } 1330 adev->ip_blocks[i].status.hw = true; 1331 1332 /* right after GMC hw init, we create CSA */ 1333 if (amdgpu_sriov_vf(adev)) { 1334 r = amdgpu_allocate_static_csa(adev); 1335 if (r) { 1336 DRM_ERROR("allocate CSA failed %d\n", r); 1337 return r; 1338 } 1339 } 1340 } 1341 } 1342 1343 for (i = 0; i < adev->num_ip_blocks; i++) { 1344 if (!adev->ip_blocks[i].status.sw) 1345 continue; 1346 /* gmc hw init is done early */ 1347 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) 1348 continue; 1349 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev); 1350 if (r) { 1351 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 1352 adev->ip_blocks[i].version->funcs->name, r); 1353 return r; 1354 } 1355 adev->ip_blocks[i].status.hw = true; 1356 } 1357 1358 amdgpu_amdkfd_device_init(adev); 1359 1360 if (amdgpu_sriov_vf(adev)) 1361 amdgpu_virt_release_full_gpu(adev, true); 1362 1363 return 0; 1364 } 1365 1366 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev) 1367 { 1368 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM); 1369 } 1370 1371 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev) 1372 { 1373 return !!memcmp(adev->gart.ptr, adev->reset_magic, 1374 AMDGPU_RESET_MAGIC_NUM); 1375 } 1376 1377 static int amdgpu_device_ip_late_set_cg_state(struct amdgpu_device *adev) 1378 { 1379 int i = 0, r; 1380 1381 for (i = 0; i < adev->num_ip_blocks; i++) { 1382 if (!adev->ip_blocks[i].status.valid) 1383 continue; 1384 /* skip CG for VCE/UVD, it's handled specially */ 1385 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 1386 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) { 1387 /* enable clockgating to save power */ 1388 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, 1389 AMD_CG_STATE_GATE); 1390 if (r) { 1391 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n", 1392 adev->ip_blocks[i].version->funcs->name, r); 1393 return r; 1394 } 1395 } 1396 } 1397 return 0; 1398 } 1399 1400 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev) 1401 { 1402 int i = 0, r; 1403 1404 for (i = 0; i < adev->num_ip_blocks; i++) { 1405 if (!adev->ip_blocks[i].status.valid) 1406 continue; 1407 if (adev->ip_blocks[i].version->funcs->late_init) { 1408 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev); 1409 if (r) { 1410 DRM_ERROR("late_init of IP block <%s> failed %d\n", 1411 adev->ip_blocks[i].version->funcs->name, r); 1412 return r; 1413 } 1414 adev->ip_blocks[i].status.late_initialized = true; 1415 } 1416 } 1417 1418 mod_delayed_work(system_wq, &adev->late_init_work, 1419 msecs_to_jiffies(AMDGPU_RESUME_MS)); 1420 1421 amdgpu_device_fill_reset_magic(adev); 1422 1423 return 0; 1424 } 1425 1426 static int amdgpu_device_ip_fini(struct amdgpu_device *adev) 1427 { 1428 int i, r; 1429 1430 amdgpu_amdkfd_device_fini(adev); 1431 /* need to disable SMC first */ 1432 for (i = 0; i < adev->num_ip_blocks; i++) { 1433 if (!adev->ip_blocks[i].status.hw) 1434 continue; 1435 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) { 1436 /* ungate blocks before hw fini so that we can shutdown the blocks safely */ 1437 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, 1438 AMD_CG_STATE_UNGATE); 1439 if (r) { 1440 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", 1441 adev->ip_blocks[i].version->funcs->name, r); 1442 return r; 1443 } 1444 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev); 1445 /* XXX handle errors */ 1446 if (r) { 1447 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", 1448 adev->ip_blocks[i].version->funcs->name, r); 1449 } 1450 adev->ip_blocks[i].status.hw = false; 1451 break; 1452 } 1453 } 1454 1455 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 1456 if (!adev->ip_blocks[i].status.hw) 1457 continue; 1458 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { 1459 amdgpu_free_static_csa(adev); 1460 amdgpu_device_wb_fini(adev); 1461 amdgpu_device_vram_scratch_fini(adev); 1462 } 1463 1464 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 1465 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) { 1466 /* ungate blocks before hw fini so that we can shutdown the blocks safely */ 1467 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, 1468 AMD_CG_STATE_UNGATE); 1469 if (r) { 1470 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", 1471 adev->ip_blocks[i].version->funcs->name, r); 1472 return r; 1473 } 1474 } 1475 1476 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev); 1477 /* XXX handle errors */ 1478 if (r) { 1479 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", 1480 adev->ip_blocks[i].version->funcs->name, r); 1481 } 1482 1483 adev->ip_blocks[i].status.hw = false; 1484 } 1485 1486 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 1487 if (!adev->ip_blocks[i].status.sw) 1488 continue; 1489 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev); 1490 /* XXX handle errors */ 1491 if (r) { 1492 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n", 1493 adev->ip_blocks[i].version->funcs->name, r); 1494 } 1495 adev->ip_blocks[i].status.sw = false; 1496 adev->ip_blocks[i].status.valid = false; 1497 } 1498 1499 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 1500 if (!adev->ip_blocks[i].status.late_initialized) 1501 continue; 1502 if (adev->ip_blocks[i].version->funcs->late_fini) 1503 adev->ip_blocks[i].version->funcs->late_fini((void *)adev); 1504 adev->ip_blocks[i].status.late_initialized = false; 1505 } 1506 1507 if (amdgpu_sriov_vf(adev)) 1508 if (amdgpu_virt_release_full_gpu(adev, false)) 1509 DRM_ERROR("failed to release exclusive mode on fini\n"); 1510 1511 return 0; 1512 } 1513 1514 static void amdgpu_device_ip_late_init_func_handler(struct work_struct *work) 1515 { 1516 struct amdgpu_device *adev = 1517 container_of(work, struct amdgpu_device, late_init_work.work); 1518 amdgpu_device_ip_late_set_cg_state(adev); 1519 } 1520 1521 int amdgpu_device_ip_suspend(struct amdgpu_device *adev) 1522 { 1523 int i, r; 1524 1525 if (amdgpu_sriov_vf(adev)) 1526 amdgpu_virt_request_full_gpu(adev, false); 1527 1528 /* ungate SMC block first */ 1529 r = amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC, 1530 AMD_CG_STATE_UNGATE); 1531 if (r) { 1532 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n", r); 1533 } 1534 1535 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 1536 if (!adev->ip_blocks[i].status.valid) 1537 continue; 1538 /* ungate blocks so that suspend can properly shut them down */ 1539 if (i != AMD_IP_BLOCK_TYPE_SMC) { 1540 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, 1541 AMD_CG_STATE_UNGATE); 1542 if (r) { 1543 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", 1544 adev->ip_blocks[i].version->funcs->name, r); 1545 } 1546 } 1547 /* XXX handle errors */ 1548 r = adev->ip_blocks[i].version->funcs->suspend(adev); 1549 /* XXX handle errors */ 1550 if (r) { 1551 DRM_ERROR("suspend of IP block <%s> failed %d\n", 1552 adev->ip_blocks[i].version->funcs->name, r); 1553 } 1554 } 1555 1556 if (amdgpu_sriov_vf(adev)) 1557 amdgpu_virt_release_full_gpu(adev, false); 1558 1559 return 0; 1560 } 1561 1562 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev) 1563 { 1564 int i, r; 1565 1566 static enum amd_ip_block_type ip_order[] = { 1567 AMD_IP_BLOCK_TYPE_GMC, 1568 AMD_IP_BLOCK_TYPE_COMMON, 1569 AMD_IP_BLOCK_TYPE_IH, 1570 }; 1571 1572 for (i = 0; i < ARRAY_SIZE(ip_order); i++) { 1573 int j; 1574 struct amdgpu_ip_block *block; 1575 1576 for (j = 0; j < adev->num_ip_blocks; j++) { 1577 block = &adev->ip_blocks[j]; 1578 1579 if (block->version->type != ip_order[i] || 1580 !block->status.valid) 1581 continue; 1582 1583 r = block->version->funcs->hw_init(adev); 1584 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed"); 1585 } 1586 } 1587 1588 return 0; 1589 } 1590 1591 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev) 1592 { 1593 int i, r; 1594 1595 static enum amd_ip_block_type ip_order[] = { 1596 AMD_IP_BLOCK_TYPE_SMC, 1597 AMD_IP_BLOCK_TYPE_PSP, 1598 AMD_IP_BLOCK_TYPE_DCE, 1599 AMD_IP_BLOCK_TYPE_GFX, 1600 AMD_IP_BLOCK_TYPE_SDMA, 1601 AMD_IP_BLOCK_TYPE_UVD, 1602 AMD_IP_BLOCK_TYPE_VCE 1603 }; 1604 1605 for (i = 0; i < ARRAY_SIZE(ip_order); i++) { 1606 int j; 1607 struct amdgpu_ip_block *block; 1608 1609 for (j = 0; j < adev->num_ip_blocks; j++) { 1610 block = &adev->ip_blocks[j]; 1611 1612 if (block->version->type != ip_order[i] || 1613 !block->status.valid) 1614 continue; 1615 1616 r = block->version->funcs->hw_init(adev); 1617 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed"); 1618 } 1619 } 1620 1621 return 0; 1622 } 1623 1624 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev) 1625 { 1626 int i, r; 1627 1628 for (i = 0; i < adev->num_ip_blocks; i++) { 1629 if (!adev->ip_blocks[i].status.valid) 1630 continue; 1631 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 1632 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 1633 adev->ip_blocks[i].version->type == 1634 AMD_IP_BLOCK_TYPE_IH) { 1635 r = adev->ip_blocks[i].version->funcs->resume(adev); 1636 if (r) { 1637 DRM_ERROR("resume of IP block <%s> failed %d\n", 1638 adev->ip_blocks[i].version->funcs->name, r); 1639 return r; 1640 } 1641 } 1642 } 1643 1644 return 0; 1645 } 1646 1647 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev) 1648 { 1649 int i, r; 1650 1651 for (i = 0; i < adev->num_ip_blocks; i++) { 1652 if (!adev->ip_blocks[i].status.valid) 1653 continue; 1654 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 1655 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 1656 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ) 1657 continue; 1658 r = adev->ip_blocks[i].version->funcs->resume(adev); 1659 if (r) { 1660 DRM_ERROR("resume of IP block <%s> failed %d\n", 1661 adev->ip_blocks[i].version->funcs->name, r); 1662 return r; 1663 } 1664 } 1665 1666 return 0; 1667 } 1668 1669 static int amdgpu_device_ip_resume(struct amdgpu_device *adev) 1670 { 1671 int r; 1672 1673 r = amdgpu_device_ip_resume_phase1(adev); 1674 if (r) 1675 return r; 1676 r = amdgpu_device_ip_resume_phase2(adev); 1677 1678 return r; 1679 } 1680 1681 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev) 1682 { 1683 if (amdgpu_sriov_vf(adev)) { 1684 if (adev->is_atom_fw) { 1685 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev)) 1686 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; 1687 } else { 1688 if (amdgpu_atombios_has_gpu_virtualization_table(adev)) 1689 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; 1690 } 1691 1692 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS)) 1693 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0); 1694 } 1695 } 1696 1697 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type) 1698 { 1699 switch (asic_type) { 1700 #if defined(CONFIG_DRM_AMD_DC) 1701 case CHIP_BONAIRE: 1702 case CHIP_HAWAII: 1703 case CHIP_KAVERI: 1704 case CHIP_CARRIZO: 1705 case CHIP_STONEY: 1706 case CHIP_POLARIS11: 1707 case CHIP_POLARIS10: 1708 case CHIP_POLARIS12: 1709 case CHIP_TONGA: 1710 case CHIP_FIJI: 1711 #if defined(CONFIG_DRM_AMD_DC_PRE_VEGA) 1712 return amdgpu_dc != 0; 1713 #endif 1714 case CHIP_KABINI: 1715 case CHIP_MULLINS: 1716 return amdgpu_dc > 0; 1717 case CHIP_VEGA10: 1718 #if defined(CONFIG_DRM_AMD_DC_DCN1_0) 1719 case CHIP_RAVEN: 1720 #endif 1721 return amdgpu_dc != 0; 1722 #endif 1723 default: 1724 return false; 1725 } 1726 } 1727 1728 /** 1729 * amdgpu_device_has_dc_support - check if dc is supported 1730 * 1731 * @adev: amdgpu_device_pointer 1732 * 1733 * Returns true for supported, false for not supported 1734 */ 1735 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev) 1736 { 1737 if (amdgpu_sriov_vf(adev)) 1738 return false; 1739 1740 return amdgpu_device_asic_has_dc_support(adev->asic_type); 1741 } 1742 1743 /** 1744 * amdgpu_device_init - initialize the driver 1745 * 1746 * @adev: amdgpu_device pointer 1747 * @pdev: drm dev pointer 1748 * @pdev: pci dev pointer 1749 * @flags: driver flags 1750 * 1751 * Initializes the driver info and hw (all asics). 1752 * Returns 0 for success or an error on failure. 1753 * Called at driver startup. 1754 */ 1755 int amdgpu_device_init(struct amdgpu_device *adev, 1756 struct drm_device *ddev, 1757 struct pci_dev *pdev, 1758 uint32_t flags) 1759 { 1760 int r, i; 1761 bool runtime = false; 1762 u32 max_MBps; 1763 1764 adev->shutdown = false; 1765 adev->dev = &pdev->dev; 1766 adev->ddev = ddev; 1767 adev->pdev = pdev; 1768 adev->flags = flags; 1769 adev->asic_type = flags & AMD_ASIC_MASK; 1770 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT; 1771 adev->mc.gart_size = 512 * 1024 * 1024; 1772 adev->accel_working = false; 1773 adev->num_rings = 0; 1774 adev->mman.buffer_funcs = NULL; 1775 adev->mman.buffer_funcs_ring = NULL; 1776 adev->vm_manager.vm_pte_funcs = NULL; 1777 adev->vm_manager.vm_pte_num_rings = 0; 1778 adev->gart.gart_funcs = NULL; 1779 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS); 1780 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); 1781 1782 adev->smc_rreg = &amdgpu_invalid_rreg; 1783 adev->smc_wreg = &amdgpu_invalid_wreg; 1784 adev->pcie_rreg = &amdgpu_invalid_rreg; 1785 adev->pcie_wreg = &amdgpu_invalid_wreg; 1786 adev->pciep_rreg = &amdgpu_invalid_rreg; 1787 adev->pciep_wreg = &amdgpu_invalid_wreg; 1788 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg; 1789 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg; 1790 adev->didt_rreg = &amdgpu_invalid_rreg; 1791 adev->didt_wreg = &amdgpu_invalid_wreg; 1792 adev->gc_cac_rreg = &amdgpu_invalid_rreg; 1793 adev->gc_cac_wreg = &amdgpu_invalid_wreg; 1794 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg; 1795 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg; 1796 1797 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n", 1798 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device, 1799 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision); 1800 1801 /* mutex initialization are all done here so we 1802 * can recall function without having locking issues */ 1803 atomic_set(&adev->irq.ih.lock, 0); 1804 mutex_init(&adev->firmware.mutex); 1805 mutex_init(&adev->pm.mutex); 1806 mutex_init(&adev->gfx.gpu_clock_mutex); 1807 mutex_init(&adev->srbm_mutex); 1808 mutex_init(&adev->gfx.pipe_reserve_mutex); 1809 mutex_init(&adev->grbm_idx_mutex); 1810 mutex_init(&adev->mn_lock); 1811 mutex_init(&adev->virt.vf_errors.lock); 1812 hash_init(adev->mn_hash); 1813 mutex_init(&adev->lock_reset); 1814 1815 amdgpu_device_check_arguments(adev); 1816 1817 spin_lock_init(&adev->mmio_idx_lock); 1818 spin_lock_init(&adev->smc_idx_lock); 1819 spin_lock_init(&adev->pcie_idx_lock); 1820 spin_lock_init(&adev->uvd_ctx_idx_lock); 1821 spin_lock_init(&adev->didt_idx_lock); 1822 spin_lock_init(&adev->gc_cac_idx_lock); 1823 spin_lock_init(&adev->se_cac_idx_lock); 1824 spin_lock_init(&adev->audio_endpt_idx_lock); 1825 spin_lock_init(&adev->mm_stats.lock); 1826 1827 INIT_LIST_HEAD(&adev->shadow_list); 1828 mutex_init(&adev->shadow_list_lock); 1829 1830 INIT_LIST_HEAD(&adev->ring_lru_list); 1831 spin_lock_init(&adev->ring_lru_list_lock); 1832 1833 INIT_DELAYED_WORK(&adev->late_init_work, 1834 amdgpu_device_ip_late_init_func_handler); 1835 1836 /* Registers mapping */ 1837 /* TODO: block userspace mapping of io register */ 1838 if (adev->asic_type >= CHIP_BONAIRE) { 1839 adev->rmmio_base = pci_resource_start(adev->pdev, 5); 1840 adev->rmmio_size = pci_resource_len(adev->pdev, 5); 1841 } else { 1842 adev->rmmio_base = pci_resource_start(adev->pdev, 2); 1843 adev->rmmio_size = pci_resource_len(adev->pdev, 2); 1844 } 1845 1846 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size); 1847 if (adev->rmmio == NULL) { 1848 return -ENOMEM; 1849 } 1850 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base); 1851 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size); 1852 1853 /* doorbell bar mapping */ 1854 amdgpu_device_doorbell_init(adev); 1855 1856 /* io port mapping */ 1857 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1858 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) { 1859 adev->rio_mem_size = pci_resource_len(adev->pdev, i); 1860 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size); 1861 break; 1862 } 1863 } 1864 if (adev->rio_mem == NULL) 1865 DRM_INFO("PCI I/O BAR is not found.\n"); 1866 1867 /* early init functions */ 1868 r = amdgpu_device_ip_early_init(adev); 1869 if (r) 1870 return r; 1871 1872 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */ 1873 /* this will fail for cards that aren't VGA class devices, just 1874 * ignore it */ 1875 vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode); 1876 1877 if (amdgpu_device_is_px(ddev)) 1878 runtime = true; 1879 if (!pci_is_thunderbolt_attached(adev->pdev)) 1880 vga_switcheroo_register_client(adev->pdev, 1881 &amdgpu_switcheroo_ops, runtime); 1882 if (runtime) 1883 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain); 1884 1885 /* Read BIOS */ 1886 if (!amdgpu_get_bios(adev)) { 1887 r = -EINVAL; 1888 goto failed; 1889 } 1890 1891 r = amdgpu_atombios_init(adev); 1892 if (r) { 1893 dev_err(adev->dev, "amdgpu_atombios_init failed\n"); 1894 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0); 1895 goto failed; 1896 } 1897 1898 /* detect if we are with an SRIOV vbios */ 1899 amdgpu_device_detect_sriov_bios(adev); 1900 1901 /* Post card if necessary */ 1902 if (amdgpu_device_need_post(adev)) { 1903 if (!adev->bios) { 1904 dev_err(adev->dev, "no vBIOS found\n"); 1905 r = -EINVAL; 1906 goto failed; 1907 } 1908 DRM_INFO("GPU posting now...\n"); 1909 r = amdgpu_atom_asic_init(adev->mode_info.atom_context); 1910 if (r) { 1911 dev_err(adev->dev, "gpu post error!\n"); 1912 goto failed; 1913 } 1914 } 1915 1916 if (adev->is_atom_fw) { 1917 /* Initialize clocks */ 1918 r = amdgpu_atomfirmware_get_clock_info(adev); 1919 if (r) { 1920 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n"); 1921 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0); 1922 goto failed; 1923 } 1924 } else { 1925 /* Initialize clocks */ 1926 r = amdgpu_atombios_get_clock_info(adev); 1927 if (r) { 1928 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n"); 1929 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0); 1930 goto failed; 1931 } 1932 /* init i2c buses */ 1933 if (!amdgpu_device_has_dc_support(adev)) 1934 amdgpu_atombios_i2c_init(adev); 1935 } 1936 1937 /* Fence driver */ 1938 r = amdgpu_fence_driver_init(adev); 1939 if (r) { 1940 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n"); 1941 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0); 1942 goto failed; 1943 } 1944 1945 /* init the mode config */ 1946 drm_mode_config_init(adev->ddev); 1947 1948 r = amdgpu_device_ip_init(adev); 1949 if (r) { 1950 /* failed in exclusive mode due to timeout */ 1951 if (amdgpu_sriov_vf(adev) && 1952 !amdgpu_sriov_runtime(adev) && 1953 amdgpu_virt_mmio_blocked(adev) && 1954 !amdgpu_virt_wait_reset(adev)) { 1955 dev_err(adev->dev, "VF exclusive mode timeout\n"); 1956 /* Don't send request since VF is inactive. */ 1957 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME; 1958 adev->virt.ops = NULL; 1959 r = -EAGAIN; 1960 goto failed; 1961 } 1962 dev_err(adev->dev, "amdgpu_device_ip_init failed\n"); 1963 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0); 1964 amdgpu_device_ip_fini(adev); 1965 goto failed; 1966 } 1967 1968 adev->accel_working = true; 1969 1970 amdgpu_vm_check_compute_bug(adev); 1971 1972 /* Initialize the buffer migration limit. */ 1973 if (amdgpu_moverate >= 0) 1974 max_MBps = amdgpu_moverate; 1975 else 1976 max_MBps = 8; /* Allow 8 MB/s. */ 1977 /* Get a log2 for easy divisions. */ 1978 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps)); 1979 1980 r = amdgpu_ib_pool_init(adev); 1981 if (r) { 1982 dev_err(adev->dev, "IB initialization failed (%d).\n", r); 1983 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r); 1984 goto failed; 1985 } 1986 1987 r = amdgpu_ib_ring_tests(adev); 1988 if (r) 1989 DRM_ERROR("ib ring test failed (%d).\n", r); 1990 1991 if (amdgpu_sriov_vf(adev)) 1992 amdgpu_virt_init_data_exchange(adev); 1993 1994 amdgpu_fbdev_init(adev); 1995 1996 r = amdgpu_pm_sysfs_init(adev); 1997 if (r) 1998 DRM_ERROR("registering pm debugfs failed (%d).\n", r); 1999 2000 r = amdgpu_debugfs_gem_init(adev); 2001 if (r) 2002 DRM_ERROR("registering gem debugfs failed (%d).\n", r); 2003 2004 r = amdgpu_debugfs_regs_init(adev); 2005 if (r) 2006 DRM_ERROR("registering register debugfs failed (%d).\n", r); 2007 2008 r = amdgpu_debugfs_firmware_init(adev); 2009 if (r) 2010 DRM_ERROR("registering firmware debugfs failed (%d).\n", r); 2011 2012 r = amdgpu_debugfs_init(adev); 2013 if (r) 2014 DRM_ERROR("Creating debugfs files failed (%d).\n", r); 2015 2016 if ((amdgpu_testing & 1)) { 2017 if (adev->accel_working) 2018 amdgpu_test_moves(adev); 2019 else 2020 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n"); 2021 } 2022 if (amdgpu_benchmarking) { 2023 if (adev->accel_working) 2024 amdgpu_benchmark(adev, amdgpu_benchmarking); 2025 else 2026 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n"); 2027 } 2028 2029 /* enable clockgating, etc. after ib tests, etc. since some blocks require 2030 * explicit gating rather than handling it automatically. 2031 */ 2032 r = amdgpu_device_ip_late_init(adev); 2033 if (r) { 2034 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n"); 2035 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r); 2036 goto failed; 2037 } 2038 2039 return 0; 2040 2041 failed: 2042 amdgpu_vf_error_trans_all(adev); 2043 if (runtime) 2044 vga_switcheroo_fini_domain_pm_ops(adev->dev); 2045 2046 return r; 2047 } 2048 2049 /** 2050 * amdgpu_device_fini - tear down the driver 2051 * 2052 * @adev: amdgpu_device pointer 2053 * 2054 * Tear down the driver info (all asics). 2055 * Called at driver shutdown. 2056 */ 2057 void amdgpu_device_fini(struct amdgpu_device *adev) 2058 { 2059 int r; 2060 2061 DRM_INFO("amdgpu: finishing device.\n"); 2062 adev->shutdown = true; 2063 if (adev->mode_info.mode_config_initialized) 2064 drm_crtc_force_disable_all(adev->ddev); 2065 2066 amdgpu_ib_pool_fini(adev); 2067 amdgpu_fence_driver_fini(adev); 2068 amdgpu_fbdev_fini(adev); 2069 r = amdgpu_device_ip_fini(adev); 2070 if (adev->firmware.gpu_info_fw) { 2071 release_firmware(adev->firmware.gpu_info_fw); 2072 adev->firmware.gpu_info_fw = NULL; 2073 } 2074 adev->accel_working = false; 2075 cancel_delayed_work_sync(&adev->late_init_work); 2076 /* free i2c buses */ 2077 if (!amdgpu_device_has_dc_support(adev)) 2078 amdgpu_i2c_fini(adev); 2079 amdgpu_atombios_fini(adev); 2080 kfree(adev->bios); 2081 adev->bios = NULL; 2082 if (!pci_is_thunderbolt_attached(adev->pdev)) 2083 vga_switcheroo_unregister_client(adev->pdev); 2084 if (adev->flags & AMD_IS_PX) 2085 vga_switcheroo_fini_domain_pm_ops(adev->dev); 2086 vga_client_register(adev->pdev, NULL, NULL, NULL); 2087 if (adev->rio_mem) 2088 pci_iounmap(adev->pdev, adev->rio_mem); 2089 adev->rio_mem = NULL; 2090 iounmap(adev->rmmio); 2091 adev->rmmio = NULL; 2092 amdgpu_device_doorbell_fini(adev); 2093 amdgpu_pm_sysfs_fini(adev); 2094 amdgpu_debugfs_regs_cleanup(adev); 2095 } 2096 2097 2098 /* 2099 * Suspend & resume. 2100 */ 2101 /** 2102 * amdgpu_device_suspend - initiate device suspend 2103 * 2104 * @pdev: drm dev pointer 2105 * @state: suspend state 2106 * 2107 * Puts the hw in the suspend state (all asics). 2108 * Returns 0 for success or an error on failure. 2109 * Called at driver suspend. 2110 */ 2111 int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon) 2112 { 2113 struct amdgpu_device *adev; 2114 struct drm_crtc *crtc; 2115 struct drm_connector *connector; 2116 int r; 2117 2118 if (dev == NULL || dev->dev_private == NULL) { 2119 return -ENODEV; 2120 } 2121 2122 adev = dev->dev_private; 2123 2124 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 2125 return 0; 2126 2127 drm_kms_helper_poll_disable(dev); 2128 2129 if (!amdgpu_device_has_dc_support(adev)) { 2130 /* turn off display hw */ 2131 drm_modeset_lock_all(dev); 2132 list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 2133 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); 2134 } 2135 drm_modeset_unlock_all(dev); 2136 } 2137 2138 amdgpu_amdkfd_suspend(adev); 2139 2140 /* unpin the front buffers and cursors */ 2141 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 2142 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 2143 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb); 2144 struct amdgpu_bo *robj; 2145 2146 if (amdgpu_crtc->cursor_bo) { 2147 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo); 2148 r = amdgpu_bo_reserve(aobj, true); 2149 if (r == 0) { 2150 amdgpu_bo_unpin(aobj); 2151 amdgpu_bo_unreserve(aobj); 2152 } 2153 } 2154 2155 if (rfb == NULL || rfb->obj == NULL) { 2156 continue; 2157 } 2158 robj = gem_to_amdgpu_bo(rfb->obj); 2159 /* don't unpin kernel fb objects */ 2160 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) { 2161 r = amdgpu_bo_reserve(robj, true); 2162 if (r == 0) { 2163 amdgpu_bo_unpin(robj); 2164 amdgpu_bo_unreserve(robj); 2165 } 2166 } 2167 } 2168 /* evict vram memory */ 2169 amdgpu_bo_evict_vram(adev); 2170 2171 amdgpu_fence_driver_suspend(adev); 2172 2173 r = amdgpu_device_ip_suspend(adev); 2174 2175 /* evict remaining vram memory 2176 * This second call to evict vram is to evict the gart page table 2177 * using the CPU. 2178 */ 2179 amdgpu_bo_evict_vram(adev); 2180 2181 pci_save_state(dev->pdev); 2182 if (suspend) { 2183 /* Shut down the device */ 2184 pci_disable_device(dev->pdev); 2185 pci_set_power_state(dev->pdev, PCI_D3hot); 2186 } else { 2187 r = amdgpu_asic_reset(adev); 2188 if (r) 2189 DRM_ERROR("amdgpu asic reset failed\n"); 2190 } 2191 2192 if (fbcon) { 2193 console_lock(); 2194 amdgpu_fbdev_set_suspend(adev, 1); 2195 console_unlock(); 2196 } 2197 return 0; 2198 } 2199 2200 /** 2201 * amdgpu_device_resume - initiate device resume 2202 * 2203 * @pdev: drm dev pointer 2204 * 2205 * Bring the hw back to operating state (all asics). 2206 * Returns 0 for success or an error on failure. 2207 * Called at driver resume. 2208 */ 2209 int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon) 2210 { 2211 struct drm_connector *connector; 2212 struct amdgpu_device *adev = dev->dev_private; 2213 struct drm_crtc *crtc; 2214 int r = 0; 2215 2216 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 2217 return 0; 2218 2219 if (fbcon) 2220 console_lock(); 2221 2222 if (resume) { 2223 pci_set_power_state(dev->pdev, PCI_D0); 2224 pci_restore_state(dev->pdev); 2225 r = pci_enable_device(dev->pdev); 2226 if (r) 2227 goto unlock; 2228 } 2229 2230 /* post card */ 2231 if (amdgpu_device_need_post(adev)) { 2232 r = amdgpu_atom_asic_init(adev->mode_info.atom_context); 2233 if (r) 2234 DRM_ERROR("amdgpu asic init failed\n"); 2235 } 2236 2237 r = amdgpu_device_ip_resume(adev); 2238 if (r) { 2239 DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r); 2240 goto unlock; 2241 } 2242 amdgpu_fence_driver_resume(adev); 2243 2244 if (resume) { 2245 r = amdgpu_ib_ring_tests(adev); 2246 if (r) 2247 DRM_ERROR("ib ring test failed (%d).\n", r); 2248 } 2249 2250 r = amdgpu_device_ip_late_init(adev); 2251 if (r) 2252 goto unlock; 2253 2254 /* pin cursors */ 2255 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 2256 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 2257 2258 if (amdgpu_crtc->cursor_bo) { 2259 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo); 2260 r = amdgpu_bo_reserve(aobj, true); 2261 if (r == 0) { 2262 r = amdgpu_bo_pin(aobj, 2263 AMDGPU_GEM_DOMAIN_VRAM, 2264 &amdgpu_crtc->cursor_addr); 2265 if (r != 0) 2266 DRM_ERROR("Failed to pin cursor BO (%d)\n", r); 2267 amdgpu_bo_unreserve(aobj); 2268 } 2269 } 2270 } 2271 r = amdgpu_amdkfd_resume(adev); 2272 if (r) 2273 return r; 2274 2275 /* blat the mode back in */ 2276 if (fbcon) { 2277 if (!amdgpu_device_has_dc_support(adev)) { 2278 /* pre DCE11 */ 2279 drm_helper_resume_force_mode(dev); 2280 2281 /* turn on display hw */ 2282 drm_modeset_lock_all(dev); 2283 list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 2284 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); 2285 } 2286 drm_modeset_unlock_all(dev); 2287 } else { 2288 /* 2289 * There is no equivalent atomic helper to turn on 2290 * display, so we defined our own function for this, 2291 * once suspend resume is supported by the atomic 2292 * framework this will be reworked 2293 */ 2294 amdgpu_dm_display_resume(adev); 2295 } 2296 } 2297 2298 drm_kms_helper_poll_enable(dev); 2299 2300 /* 2301 * Most of the connector probing functions try to acquire runtime pm 2302 * refs to ensure that the GPU is powered on when connector polling is 2303 * performed. Since we're calling this from a runtime PM callback, 2304 * trying to acquire rpm refs will cause us to deadlock. 2305 * 2306 * Since we're guaranteed to be holding the rpm lock, it's safe to 2307 * temporarily disable the rpm helpers so this doesn't deadlock us. 2308 */ 2309 #ifdef CONFIG_PM 2310 dev->dev->power.disable_depth++; 2311 #endif 2312 if (!amdgpu_device_has_dc_support(adev)) 2313 drm_helper_hpd_irq_event(dev); 2314 else 2315 drm_kms_helper_hotplug_event(dev); 2316 #ifdef CONFIG_PM 2317 dev->dev->power.disable_depth--; 2318 #endif 2319 2320 if (fbcon) 2321 amdgpu_fbdev_set_suspend(adev, 0); 2322 2323 unlock: 2324 if (fbcon) 2325 console_unlock(); 2326 2327 return r; 2328 } 2329 2330 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev) 2331 { 2332 int i; 2333 bool asic_hang = false; 2334 2335 if (amdgpu_sriov_vf(adev)) 2336 return true; 2337 2338 for (i = 0; i < adev->num_ip_blocks; i++) { 2339 if (!adev->ip_blocks[i].status.valid) 2340 continue; 2341 if (adev->ip_blocks[i].version->funcs->check_soft_reset) 2342 adev->ip_blocks[i].status.hang = 2343 adev->ip_blocks[i].version->funcs->check_soft_reset(adev); 2344 if (adev->ip_blocks[i].status.hang) { 2345 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name); 2346 asic_hang = true; 2347 } 2348 } 2349 return asic_hang; 2350 } 2351 2352 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev) 2353 { 2354 int i, r = 0; 2355 2356 for (i = 0; i < adev->num_ip_blocks; i++) { 2357 if (!adev->ip_blocks[i].status.valid) 2358 continue; 2359 if (adev->ip_blocks[i].status.hang && 2360 adev->ip_blocks[i].version->funcs->pre_soft_reset) { 2361 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev); 2362 if (r) 2363 return r; 2364 } 2365 } 2366 2367 return 0; 2368 } 2369 2370 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev) 2371 { 2372 int i; 2373 2374 for (i = 0; i < adev->num_ip_blocks; i++) { 2375 if (!adev->ip_blocks[i].status.valid) 2376 continue; 2377 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) || 2378 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) || 2379 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) || 2380 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) || 2381 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) { 2382 if (adev->ip_blocks[i].status.hang) { 2383 DRM_INFO("Some block need full reset!\n"); 2384 return true; 2385 } 2386 } 2387 } 2388 return false; 2389 } 2390 2391 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev) 2392 { 2393 int i, r = 0; 2394 2395 for (i = 0; i < adev->num_ip_blocks; i++) { 2396 if (!adev->ip_blocks[i].status.valid) 2397 continue; 2398 if (adev->ip_blocks[i].status.hang && 2399 adev->ip_blocks[i].version->funcs->soft_reset) { 2400 r = adev->ip_blocks[i].version->funcs->soft_reset(adev); 2401 if (r) 2402 return r; 2403 } 2404 } 2405 2406 return 0; 2407 } 2408 2409 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev) 2410 { 2411 int i, r = 0; 2412 2413 for (i = 0; i < adev->num_ip_blocks; i++) { 2414 if (!adev->ip_blocks[i].status.valid) 2415 continue; 2416 if (adev->ip_blocks[i].status.hang && 2417 adev->ip_blocks[i].version->funcs->post_soft_reset) 2418 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev); 2419 if (r) 2420 return r; 2421 } 2422 2423 return 0; 2424 } 2425 2426 static int amdgpu_device_recover_vram_from_shadow(struct amdgpu_device *adev, 2427 struct amdgpu_ring *ring, 2428 struct amdgpu_bo *bo, 2429 struct dma_fence **fence) 2430 { 2431 uint32_t domain; 2432 int r; 2433 2434 if (!bo->shadow) 2435 return 0; 2436 2437 r = amdgpu_bo_reserve(bo, true); 2438 if (r) 2439 return r; 2440 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type); 2441 /* if bo has been evicted, then no need to recover */ 2442 if (domain == AMDGPU_GEM_DOMAIN_VRAM) { 2443 r = amdgpu_bo_validate(bo->shadow); 2444 if (r) { 2445 DRM_ERROR("bo validate failed!\n"); 2446 goto err; 2447 } 2448 2449 r = amdgpu_bo_restore_from_shadow(adev, ring, bo, 2450 NULL, fence, true); 2451 if (r) { 2452 DRM_ERROR("recover page table failed!\n"); 2453 goto err; 2454 } 2455 } 2456 err: 2457 amdgpu_bo_unreserve(bo); 2458 return r; 2459 } 2460 2461 /* 2462 * amdgpu_device_reset - reset ASIC/GPU for bare-metal or passthrough 2463 * 2464 * @adev: amdgpu device pointer 2465 * @reset_flags: output param tells caller the reset result 2466 * 2467 * attempt to do soft-reset or full-reset and reinitialize Asic 2468 * return 0 means successed otherwise failed 2469 */ 2470 static int amdgpu_device_reset(struct amdgpu_device *adev, 2471 uint64_t* reset_flags) 2472 { 2473 bool need_full_reset, vram_lost = 0; 2474 int r; 2475 2476 need_full_reset = amdgpu_device_ip_need_full_reset(adev); 2477 2478 if (!need_full_reset) { 2479 amdgpu_device_ip_pre_soft_reset(adev); 2480 r = amdgpu_device_ip_soft_reset(adev); 2481 amdgpu_device_ip_post_soft_reset(adev); 2482 if (r || amdgpu_device_ip_check_soft_reset(adev)) { 2483 DRM_INFO("soft reset failed, will fallback to full reset!\n"); 2484 need_full_reset = true; 2485 } 2486 2487 } 2488 2489 if (need_full_reset) { 2490 r = amdgpu_device_ip_suspend(adev); 2491 2492 retry: 2493 r = amdgpu_asic_reset(adev); 2494 /* post card */ 2495 amdgpu_atom_asic_init(adev->mode_info.atom_context); 2496 2497 if (!r) { 2498 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n"); 2499 r = amdgpu_device_ip_resume_phase1(adev); 2500 if (r) 2501 goto out; 2502 2503 vram_lost = amdgpu_device_check_vram_lost(adev); 2504 if (vram_lost) { 2505 DRM_ERROR("VRAM is lost!\n"); 2506 atomic_inc(&adev->vram_lost_counter); 2507 } 2508 2509 r = amdgpu_gtt_mgr_recover( 2510 &adev->mman.bdev.man[TTM_PL_TT]); 2511 if (r) 2512 goto out; 2513 2514 r = amdgpu_device_ip_resume_phase2(adev); 2515 if (r) 2516 goto out; 2517 2518 if (vram_lost) 2519 amdgpu_device_fill_reset_magic(adev); 2520 } 2521 } 2522 2523 out: 2524 if (!r) { 2525 amdgpu_irq_gpu_reset_resume_helper(adev); 2526 r = amdgpu_ib_ring_tests(adev); 2527 if (r) { 2528 dev_err(adev->dev, "ib ring test failed (%d).\n", r); 2529 r = amdgpu_device_ip_suspend(adev); 2530 need_full_reset = true; 2531 goto retry; 2532 } 2533 } 2534 2535 if (reset_flags) { 2536 if (vram_lost) 2537 (*reset_flags) |= AMDGPU_RESET_INFO_VRAM_LOST; 2538 2539 if (need_full_reset) 2540 (*reset_flags) |= AMDGPU_RESET_INFO_FULLRESET; 2541 } 2542 2543 return r; 2544 } 2545 2546 /* 2547 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf 2548 * 2549 * @adev: amdgpu device pointer 2550 * @reset_flags: output param tells caller the reset result 2551 * 2552 * do VF FLR and reinitialize Asic 2553 * return 0 means successed otherwise failed 2554 */ 2555 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev, 2556 uint64_t *reset_flags, 2557 bool from_hypervisor) 2558 { 2559 int r; 2560 2561 if (from_hypervisor) 2562 r = amdgpu_virt_request_full_gpu(adev, true); 2563 else 2564 r = amdgpu_virt_reset_gpu(adev); 2565 if (r) 2566 return r; 2567 2568 /* Resume IP prior to SMC */ 2569 r = amdgpu_device_ip_reinit_early_sriov(adev); 2570 if (r) 2571 goto error; 2572 2573 /* we need recover gart prior to run SMC/CP/SDMA resume */ 2574 amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]); 2575 2576 /* now we are okay to resume SMC/CP/SDMA */ 2577 r = amdgpu_device_ip_reinit_late_sriov(adev); 2578 if (r) 2579 goto error; 2580 2581 amdgpu_irq_gpu_reset_resume_helper(adev); 2582 r = amdgpu_ib_ring_tests(adev); 2583 if (r) 2584 dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r); 2585 2586 error: 2587 /* release full control of GPU after ib test */ 2588 amdgpu_virt_release_full_gpu(adev, true); 2589 2590 if (reset_flags) { 2591 if (adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) { 2592 (*reset_flags) |= AMDGPU_RESET_INFO_VRAM_LOST; 2593 atomic_inc(&adev->vram_lost_counter); 2594 } 2595 2596 /* VF FLR or hotlink reset is always full-reset */ 2597 (*reset_flags) |= AMDGPU_RESET_INFO_FULLRESET; 2598 } 2599 2600 return r; 2601 } 2602 2603 /** 2604 * amdgpu_device_gpu_recover - reset the asic and recover scheduler 2605 * 2606 * @adev: amdgpu device pointer 2607 * @job: which job trigger hang 2608 * @force forces reset regardless of amdgpu_gpu_recovery 2609 * 2610 * Attempt to reset the GPU if it has hung (all asics). 2611 * Returns 0 for success or an error on failure. 2612 */ 2613 int amdgpu_device_gpu_recover(struct amdgpu_device *adev, 2614 struct amdgpu_job *job, bool force) 2615 { 2616 struct drm_atomic_state *state = NULL; 2617 uint64_t reset_flags = 0; 2618 int i, r, resched; 2619 2620 if (!force && !amdgpu_device_ip_check_soft_reset(adev)) { 2621 DRM_INFO("No hardware hang detected. Did some blocks stall?\n"); 2622 return 0; 2623 } 2624 2625 if (!force && (amdgpu_gpu_recovery == 0 || 2626 (amdgpu_gpu_recovery == -1 && !amdgpu_sriov_vf(adev)))) { 2627 DRM_INFO("GPU recovery disabled.\n"); 2628 return 0; 2629 } 2630 2631 dev_info(adev->dev, "GPU reset begin!\n"); 2632 2633 mutex_lock(&adev->lock_reset); 2634 atomic_inc(&adev->gpu_reset_counter); 2635 adev->in_gpu_reset = 1; 2636 2637 /* block TTM */ 2638 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev); 2639 /* store modesetting */ 2640 if (amdgpu_device_has_dc_support(adev)) 2641 state = drm_atomic_helper_suspend(adev->ddev); 2642 2643 /* block scheduler */ 2644 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 2645 struct amdgpu_ring *ring = adev->rings[i]; 2646 2647 if (!ring || !ring->sched.thread) 2648 continue; 2649 2650 /* only focus on the ring hit timeout if &job not NULL */ 2651 if (job && job->ring->idx != i) 2652 continue; 2653 2654 kthread_park(ring->sched.thread); 2655 drm_sched_hw_job_reset(&ring->sched, &job->base); 2656 2657 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */ 2658 amdgpu_fence_driver_force_completion(ring); 2659 } 2660 2661 if (amdgpu_sriov_vf(adev)) 2662 r = amdgpu_device_reset_sriov(adev, &reset_flags, job ? false : true); 2663 else 2664 r = amdgpu_device_reset(adev, &reset_flags); 2665 2666 if (!r) { 2667 if (((reset_flags & AMDGPU_RESET_INFO_FULLRESET) && !(adev->flags & AMD_IS_APU)) || 2668 (reset_flags & AMDGPU_RESET_INFO_VRAM_LOST)) { 2669 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring; 2670 struct amdgpu_bo *bo, *tmp; 2671 struct dma_fence *fence = NULL, *next = NULL; 2672 2673 DRM_INFO("recover vram bo from shadow\n"); 2674 mutex_lock(&adev->shadow_list_lock); 2675 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) { 2676 next = NULL; 2677 amdgpu_device_recover_vram_from_shadow(adev, ring, bo, &next); 2678 if (fence) { 2679 r = dma_fence_wait(fence, false); 2680 if (r) { 2681 WARN(r, "recovery from shadow isn't completed\n"); 2682 break; 2683 } 2684 } 2685 2686 dma_fence_put(fence); 2687 fence = next; 2688 } 2689 mutex_unlock(&adev->shadow_list_lock); 2690 if (fence) { 2691 r = dma_fence_wait(fence, false); 2692 if (r) 2693 WARN(r, "recovery from shadow isn't completed\n"); 2694 } 2695 dma_fence_put(fence); 2696 } 2697 2698 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 2699 struct amdgpu_ring *ring = adev->rings[i]; 2700 2701 if (!ring || !ring->sched.thread) 2702 continue; 2703 2704 /* only focus on the ring hit timeout if &job not NULL */ 2705 if (job && job->ring->idx != i) 2706 continue; 2707 2708 drm_sched_job_recovery(&ring->sched); 2709 kthread_unpark(ring->sched.thread); 2710 } 2711 } else { 2712 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 2713 struct amdgpu_ring *ring = adev->rings[i]; 2714 2715 if (!ring || !ring->sched.thread) 2716 continue; 2717 2718 /* only focus on the ring hit timeout if &job not NULL */ 2719 if (job && job->ring->idx != i) 2720 continue; 2721 2722 kthread_unpark(adev->rings[i]->sched.thread); 2723 } 2724 } 2725 2726 if (amdgpu_device_has_dc_support(adev)) { 2727 if (drm_atomic_helper_resume(adev->ddev, state)) 2728 dev_info(adev->dev, "drm resume failed:%d\n", r); 2729 amdgpu_dm_display_resume(adev); 2730 } else { 2731 drm_helper_resume_force_mode(adev->ddev); 2732 } 2733 2734 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched); 2735 2736 if (r) { 2737 /* bad news, how to tell it to userspace ? */ 2738 dev_info(adev->dev, "GPU reset(%d) failed\n", atomic_read(&adev->gpu_reset_counter)); 2739 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r); 2740 } else { 2741 dev_info(adev->dev, "GPU reset(%d) successed!\n",atomic_read(&adev->gpu_reset_counter)); 2742 } 2743 2744 amdgpu_vf_error_trans_all(adev); 2745 adev->in_gpu_reset = 0; 2746 mutex_unlock(&adev->lock_reset); 2747 return r; 2748 } 2749 2750 void amdgpu_device_get_pcie_info(struct amdgpu_device *adev) 2751 { 2752 u32 mask; 2753 int ret; 2754 2755 if (amdgpu_pcie_gen_cap) 2756 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap; 2757 2758 if (amdgpu_pcie_lane_cap) 2759 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap; 2760 2761 /* covers APUs as well */ 2762 if (pci_is_root_bus(adev->pdev->bus)) { 2763 if (adev->pm.pcie_gen_mask == 0) 2764 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK; 2765 if (adev->pm.pcie_mlw_mask == 0) 2766 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK; 2767 return; 2768 } 2769 2770 if (adev->pm.pcie_gen_mask == 0) { 2771 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask); 2772 if (!ret) { 2773 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 2774 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 2775 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3); 2776 2777 if (mask & DRM_PCIE_SPEED_25) 2778 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1; 2779 if (mask & DRM_PCIE_SPEED_50) 2780 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2; 2781 if (mask & DRM_PCIE_SPEED_80) 2782 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3; 2783 } else { 2784 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK; 2785 } 2786 } 2787 if (adev->pm.pcie_mlw_mask == 0) { 2788 ret = drm_pcie_get_max_link_width(adev->ddev, &mask); 2789 if (!ret) { 2790 switch (mask) { 2791 case 32: 2792 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 | 2793 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | 2794 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 2795 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 2796 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 2797 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 2798 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 2799 break; 2800 case 16: 2801 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | 2802 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 2803 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 2804 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 2805 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 2806 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 2807 break; 2808 case 12: 2809 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 2810 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 2811 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 2812 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 2813 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 2814 break; 2815 case 8: 2816 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 2817 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 2818 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 2819 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 2820 break; 2821 case 4: 2822 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 2823 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 2824 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 2825 break; 2826 case 2: 2827 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 2828 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 2829 break; 2830 case 1: 2831 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1; 2832 break; 2833 default: 2834 break; 2835 } 2836 } else { 2837 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK; 2838 } 2839 } 2840 } 2841 2842