1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 #include <linux/power_supply.h> 29 #include <linux/kthread.h> 30 #include <linux/module.h> 31 #include <linux/console.h> 32 #include <linux/slab.h> 33 #include <linux/iommu.h> 34 35 #include <drm/drm_atomic_helper.h> 36 #include <drm/drm_probe_helper.h> 37 #include <drm/amdgpu_drm.h> 38 #include <linux/vgaarb.h> 39 #include <linux/vga_switcheroo.h> 40 #include <linux/efi.h> 41 #include "amdgpu.h" 42 #include "amdgpu_trace.h" 43 #include "amdgpu_i2c.h" 44 #include "atom.h" 45 #include "amdgpu_atombios.h" 46 #include "amdgpu_atomfirmware.h" 47 #include "amd_pcie.h" 48 #ifdef CONFIG_DRM_AMDGPU_SI 49 #include "si.h" 50 #endif 51 #ifdef CONFIG_DRM_AMDGPU_CIK 52 #include "cik.h" 53 #endif 54 #include "vi.h" 55 #include "soc15.h" 56 #include "nv.h" 57 #include "bif/bif_4_1_d.h" 58 #include <linux/pci.h> 59 #include <linux/firmware.h> 60 #include "amdgpu_vf_error.h" 61 62 #include "amdgpu_amdkfd.h" 63 #include "amdgpu_pm.h" 64 65 #include "amdgpu_xgmi.h" 66 #include "amdgpu_ras.h" 67 #include "amdgpu_pmu.h" 68 #include "amdgpu_fru_eeprom.h" 69 #include "amdgpu_reset.h" 70 71 #include <linux/suspend.h> 72 #include <drm/task_barrier.h> 73 #include <linux/pm_runtime.h> 74 75 #include <drm/drm_drv.h> 76 77 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin"); 78 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin"); 79 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin"); 80 MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin"); 81 MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin"); 82 MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin"); 83 MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin"); 84 MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin"); 85 MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin"); 86 MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin"); 87 MODULE_FIRMWARE("amdgpu/vangogh_gpu_info.bin"); 88 MODULE_FIRMWARE("amdgpu/yellow_carp_gpu_info.bin"); 89 90 #define AMDGPU_RESUME_MS 2000 91 92 const char *amdgpu_asic_name[] = { 93 "TAHITI", 94 "PITCAIRN", 95 "VERDE", 96 "OLAND", 97 "HAINAN", 98 "BONAIRE", 99 "KAVERI", 100 "KABINI", 101 "HAWAII", 102 "MULLINS", 103 "TOPAZ", 104 "TONGA", 105 "FIJI", 106 "CARRIZO", 107 "STONEY", 108 "POLARIS10", 109 "POLARIS11", 110 "POLARIS12", 111 "VEGAM", 112 "VEGA10", 113 "VEGA12", 114 "VEGA20", 115 "RAVEN", 116 "ARCTURUS", 117 "RENOIR", 118 "ALDEBARAN", 119 "NAVI10", 120 "CYAN_SKILLFISH", 121 "NAVI14", 122 "NAVI12", 123 "SIENNA_CICHLID", 124 "NAVY_FLOUNDER", 125 "VANGOGH", 126 "DIMGREY_CAVEFISH", 127 "BEIGE_GOBY", 128 "YELLOW_CARP", 129 "IP DISCOVERY", 130 "LAST", 131 }; 132 133 /** 134 * DOC: pcie_replay_count 135 * 136 * The amdgpu driver provides a sysfs API for reporting the total number 137 * of PCIe replays (NAKs) 138 * The file pcie_replay_count is used for this and returns the total 139 * number of replays as a sum of the NAKs generated and NAKs received 140 */ 141 142 static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev, 143 struct device_attribute *attr, char *buf) 144 { 145 struct drm_device *ddev = dev_get_drvdata(dev); 146 struct amdgpu_device *adev = drm_to_adev(ddev); 147 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev); 148 149 return sysfs_emit(buf, "%llu\n", cnt); 150 } 151 152 static DEVICE_ATTR(pcie_replay_count, S_IRUGO, 153 amdgpu_device_get_pcie_replay_count, NULL); 154 155 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev); 156 157 /** 158 * DOC: product_name 159 * 160 * The amdgpu driver provides a sysfs API for reporting the product name 161 * for the device 162 * The file serial_number is used for this and returns the product name 163 * as returned from the FRU. 164 * NOTE: This is only available for certain server cards 165 */ 166 167 static ssize_t amdgpu_device_get_product_name(struct device *dev, 168 struct device_attribute *attr, char *buf) 169 { 170 struct drm_device *ddev = dev_get_drvdata(dev); 171 struct amdgpu_device *adev = drm_to_adev(ddev); 172 173 return sysfs_emit(buf, "%s\n", adev->product_name); 174 } 175 176 static DEVICE_ATTR(product_name, S_IRUGO, 177 amdgpu_device_get_product_name, NULL); 178 179 /** 180 * DOC: product_number 181 * 182 * The amdgpu driver provides a sysfs API for reporting the part number 183 * for the device 184 * The file serial_number is used for this and returns the part number 185 * as returned from the FRU. 186 * NOTE: This is only available for certain server cards 187 */ 188 189 static ssize_t amdgpu_device_get_product_number(struct device *dev, 190 struct device_attribute *attr, char *buf) 191 { 192 struct drm_device *ddev = dev_get_drvdata(dev); 193 struct amdgpu_device *adev = drm_to_adev(ddev); 194 195 return sysfs_emit(buf, "%s\n", adev->product_number); 196 } 197 198 static DEVICE_ATTR(product_number, S_IRUGO, 199 amdgpu_device_get_product_number, NULL); 200 201 /** 202 * DOC: serial_number 203 * 204 * The amdgpu driver provides a sysfs API for reporting the serial number 205 * for the device 206 * The file serial_number is used for this and returns the serial number 207 * as returned from the FRU. 208 * NOTE: This is only available for certain server cards 209 */ 210 211 static ssize_t amdgpu_device_get_serial_number(struct device *dev, 212 struct device_attribute *attr, char *buf) 213 { 214 struct drm_device *ddev = dev_get_drvdata(dev); 215 struct amdgpu_device *adev = drm_to_adev(ddev); 216 217 return sysfs_emit(buf, "%s\n", adev->serial); 218 } 219 220 static DEVICE_ATTR(serial_number, S_IRUGO, 221 amdgpu_device_get_serial_number, NULL); 222 223 /** 224 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control 225 * 226 * @dev: drm_device pointer 227 * 228 * Returns true if the device is a dGPU with ATPX power control, 229 * otherwise return false. 230 */ 231 bool amdgpu_device_supports_px(struct drm_device *dev) 232 { 233 struct amdgpu_device *adev = drm_to_adev(dev); 234 235 if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid()) 236 return true; 237 return false; 238 } 239 240 /** 241 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources 242 * 243 * @dev: drm_device pointer 244 * 245 * Returns true if the device is a dGPU with ACPI power control, 246 * otherwise return false. 247 */ 248 bool amdgpu_device_supports_boco(struct drm_device *dev) 249 { 250 struct amdgpu_device *adev = drm_to_adev(dev); 251 252 if (adev->has_pr3 || 253 ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid())) 254 return true; 255 return false; 256 } 257 258 /** 259 * amdgpu_device_supports_baco - Does the device support BACO 260 * 261 * @dev: drm_device pointer 262 * 263 * Returns true if the device supporte BACO, 264 * otherwise return false. 265 */ 266 bool amdgpu_device_supports_baco(struct drm_device *dev) 267 { 268 struct amdgpu_device *adev = drm_to_adev(dev); 269 270 return amdgpu_asic_supports_baco(adev); 271 } 272 273 /** 274 * amdgpu_device_supports_smart_shift - Is the device dGPU with 275 * smart shift support 276 * 277 * @dev: drm_device pointer 278 * 279 * Returns true if the device is a dGPU with Smart Shift support, 280 * otherwise returns false. 281 */ 282 bool amdgpu_device_supports_smart_shift(struct drm_device *dev) 283 { 284 return (amdgpu_device_supports_boco(dev) && 285 amdgpu_acpi_is_power_shift_control_supported()); 286 } 287 288 /* 289 * VRAM access helper functions 290 */ 291 292 /** 293 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA 294 * 295 * @adev: amdgpu_device pointer 296 * @pos: offset of the buffer in vram 297 * @buf: virtual address of the buffer in system memory 298 * @size: read/write size, sizeof(@buf) must > @size 299 * @write: true - write to vram, otherwise - read from vram 300 */ 301 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos, 302 void *buf, size_t size, bool write) 303 { 304 unsigned long flags; 305 uint32_t hi = ~0, tmp = 0; 306 uint32_t *data = buf; 307 uint64_t last; 308 int idx; 309 310 if (!drm_dev_enter(adev_to_drm(adev), &idx)) 311 return; 312 313 BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4)); 314 315 spin_lock_irqsave(&adev->mmio_idx_lock, flags); 316 for (last = pos + size; pos < last; pos += 4) { 317 tmp = pos >> 31; 318 319 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000); 320 if (tmp != hi) { 321 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp); 322 hi = tmp; 323 } 324 if (write) 325 WREG32_NO_KIQ(mmMM_DATA, *data++); 326 else 327 *data++ = RREG32_NO_KIQ(mmMM_DATA); 328 } 329 330 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); 331 drm_dev_exit(idx); 332 } 333 334 /** 335 * amdgpu_device_aper_access - access vram by vram aperature 336 * 337 * @adev: amdgpu_device pointer 338 * @pos: offset of the buffer in vram 339 * @buf: virtual address of the buffer in system memory 340 * @size: read/write size, sizeof(@buf) must > @size 341 * @write: true - write to vram, otherwise - read from vram 342 * 343 * The return value means how many bytes have been transferred. 344 */ 345 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos, 346 void *buf, size_t size, bool write) 347 { 348 #ifdef CONFIG_64BIT 349 void __iomem *addr; 350 size_t count = 0; 351 uint64_t last; 352 353 if (!adev->mman.aper_base_kaddr) 354 return 0; 355 356 last = min(pos + size, adev->gmc.visible_vram_size); 357 if (last > pos) { 358 addr = adev->mman.aper_base_kaddr + pos; 359 count = last - pos; 360 361 if (write) { 362 memcpy_toio(addr, buf, count); 363 mb(); 364 amdgpu_device_flush_hdp(adev, NULL); 365 } else { 366 amdgpu_device_invalidate_hdp(adev, NULL); 367 mb(); 368 memcpy_fromio(buf, addr, count); 369 } 370 371 } 372 373 return count; 374 #else 375 return 0; 376 #endif 377 } 378 379 /** 380 * amdgpu_device_vram_access - read/write a buffer in vram 381 * 382 * @adev: amdgpu_device pointer 383 * @pos: offset of the buffer in vram 384 * @buf: virtual address of the buffer in system memory 385 * @size: read/write size, sizeof(@buf) must > @size 386 * @write: true - write to vram, otherwise - read from vram 387 */ 388 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos, 389 void *buf, size_t size, bool write) 390 { 391 size_t count; 392 393 /* try to using vram apreature to access vram first */ 394 count = amdgpu_device_aper_access(adev, pos, buf, size, write); 395 size -= count; 396 if (size) { 397 /* using MM to access rest vram */ 398 pos += count; 399 buf += count; 400 amdgpu_device_mm_access(adev, pos, buf, size, write); 401 } 402 } 403 404 /* 405 * register access helper functions. 406 */ 407 408 /* Check if hw access should be skipped because of hotplug or device error */ 409 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev) 410 { 411 if (adev->no_hw_access) 412 return true; 413 414 #ifdef CONFIG_LOCKDEP 415 /* 416 * This is a bit complicated to understand, so worth a comment. What we assert 417 * here is that the GPU reset is not running on another thread in parallel. 418 * 419 * For this we trylock the read side of the reset semaphore, if that succeeds 420 * we know that the reset is not running in paralell. 421 * 422 * If the trylock fails we assert that we are either already holding the read 423 * side of the lock or are the reset thread itself and hold the write side of 424 * the lock. 425 */ 426 if (in_task()) { 427 if (down_read_trylock(&adev->reset_sem)) 428 up_read(&adev->reset_sem); 429 else 430 lockdep_assert_held(&adev->reset_sem); 431 } 432 #endif 433 return false; 434 } 435 436 /** 437 * amdgpu_device_rreg - read a memory mapped IO or indirect register 438 * 439 * @adev: amdgpu_device pointer 440 * @reg: dword aligned register offset 441 * @acc_flags: access flags which require special behavior 442 * 443 * Returns the 32 bit value from the offset specified. 444 */ 445 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev, 446 uint32_t reg, uint32_t acc_flags) 447 { 448 uint32_t ret; 449 450 if (amdgpu_device_skip_hw_access(adev)) 451 return 0; 452 453 if ((reg * 4) < adev->rmmio_size) { 454 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && 455 amdgpu_sriov_runtime(adev) && 456 down_read_trylock(&adev->reset_sem)) { 457 ret = amdgpu_kiq_rreg(adev, reg); 458 up_read(&adev->reset_sem); 459 } else { 460 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4)); 461 } 462 } else { 463 ret = adev->pcie_rreg(adev, reg * 4); 464 } 465 466 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret); 467 468 return ret; 469 } 470 471 /* 472 * MMIO register read with bytes helper functions 473 * @offset:bytes offset from MMIO start 474 * 475 */ 476 477 /** 478 * amdgpu_mm_rreg8 - read a memory mapped IO register 479 * 480 * @adev: amdgpu_device pointer 481 * @offset: byte aligned register offset 482 * 483 * Returns the 8 bit value from the offset specified. 484 */ 485 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) 486 { 487 if (amdgpu_device_skip_hw_access(adev)) 488 return 0; 489 490 if (offset < adev->rmmio_size) 491 return (readb(adev->rmmio + offset)); 492 BUG(); 493 } 494 495 /* 496 * MMIO register write with bytes helper functions 497 * @offset:bytes offset from MMIO start 498 * @value: the value want to be written to the register 499 * 500 */ 501 /** 502 * amdgpu_mm_wreg8 - read a memory mapped IO register 503 * 504 * @adev: amdgpu_device pointer 505 * @offset: byte aligned register offset 506 * @value: 8 bit value to write 507 * 508 * Writes the value specified to the offset specified. 509 */ 510 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) 511 { 512 if (amdgpu_device_skip_hw_access(adev)) 513 return; 514 515 if (offset < adev->rmmio_size) 516 writeb(value, adev->rmmio + offset); 517 else 518 BUG(); 519 } 520 521 /** 522 * amdgpu_device_wreg - write to a memory mapped IO or indirect register 523 * 524 * @adev: amdgpu_device pointer 525 * @reg: dword aligned register offset 526 * @v: 32 bit value to write to the register 527 * @acc_flags: access flags which require special behavior 528 * 529 * Writes the value specified to the offset specified. 530 */ 531 void amdgpu_device_wreg(struct amdgpu_device *adev, 532 uint32_t reg, uint32_t v, 533 uint32_t acc_flags) 534 { 535 if (amdgpu_device_skip_hw_access(adev)) 536 return; 537 538 if ((reg * 4) < adev->rmmio_size) { 539 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && 540 amdgpu_sriov_runtime(adev) && 541 down_read_trylock(&adev->reset_sem)) { 542 amdgpu_kiq_wreg(adev, reg, v); 543 up_read(&adev->reset_sem); 544 } else { 545 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); 546 } 547 } else { 548 adev->pcie_wreg(adev, reg * 4, v); 549 } 550 551 trace_amdgpu_device_wreg(adev->pdev->device, reg, v); 552 } 553 554 /** 555 * amdgpu_mm_wreg_mmio_rlc - write register either with direct/indirect mmio or with RLC path if in range 556 * 557 * this function is invoked only the debugfs register access 558 */ 559 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev, 560 uint32_t reg, uint32_t v) 561 { 562 if (amdgpu_device_skip_hw_access(adev)) 563 return; 564 565 if (amdgpu_sriov_fullaccess(adev) && 566 adev->gfx.rlc.funcs && 567 adev->gfx.rlc.funcs->is_rlcg_access_range) { 568 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg)) 569 return adev->gfx.rlc.funcs->sriov_wreg(adev, reg, v, 0, 0); 570 } else if ((reg * 4) >= adev->rmmio_size) { 571 adev->pcie_wreg(adev, reg * 4, v); 572 } else { 573 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); 574 } 575 } 576 577 /** 578 * amdgpu_mm_rdoorbell - read a doorbell dword 579 * 580 * @adev: amdgpu_device pointer 581 * @index: doorbell index 582 * 583 * Returns the value in the doorbell aperture at the 584 * requested doorbell index (CIK). 585 */ 586 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index) 587 { 588 if (amdgpu_device_skip_hw_access(adev)) 589 return 0; 590 591 if (index < adev->doorbell.num_doorbells) { 592 return readl(adev->doorbell.ptr + index); 593 } else { 594 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index); 595 return 0; 596 } 597 } 598 599 /** 600 * amdgpu_mm_wdoorbell - write a doorbell dword 601 * 602 * @adev: amdgpu_device pointer 603 * @index: doorbell index 604 * @v: value to write 605 * 606 * Writes @v to the doorbell aperture at the 607 * requested doorbell index (CIK). 608 */ 609 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v) 610 { 611 if (amdgpu_device_skip_hw_access(adev)) 612 return; 613 614 if (index < adev->doorbell.num_doorbells) { 615 writel(v, adev->doorbell.ptr + index); 616 } else { 617 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index); 618 } 619 } 620 621 /** 622 * amdgpu_mm_rdoorbell64 - read a doorbell Qword 623 * 624 * @adev: amdgpu_device pointer 625 * @index: doorbell index 626 * 627 * Returns the value in the doorbell aperture at the 628 * requested doorbell index (VEGA10+). 629 */ 630 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index) 631 { 632 if (amdgpu_device_skip_hw_access(adev)) 633 return 0; 634 635 if (index < adev->doorbell.num_doorbells) { 636 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index)); 637 } else { 638 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index); 639 return 0; 640 } 641 } 642 643 /** 644 * amdgpu_mm_wdoorbell64 - write a doorbell Qword 645 * 646 * @adev: amdgpu_device pointer 647 * @index: doorbell index 648 * @v: value to write 649 * 650 * Writes @v to the doorbell aperture at the 651 * requested doorbell index (VEGA10+). 652 */ 653 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v) 654 { 655 if (amdgpu_device_skip_hw_access(adev)) 656 return; 657 658 if (index < adev->doorbell.num_doorbells) { 659 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v); 660 } else { 661 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index); 662 } 663 } 664 665 /** 666 * amdgpu_device_indirect_rreg - read an indirect register 667 * 668 * @adev: amdgpu_device pointer 669 * @pcie_index: mmio register offset 670 * @pcie_data: mmio register offset 671 * @reg_addr: indirect register address to read from 672 * 673 * Returns the value of indirect register @reg_addr 674 */ 675 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev, 676 u32 pcie_index, u32 pcie_data, 677 u32 reg_addr) 678 { 679 unsigned long flags; 680 u32 r; 681 void __iomem *pcie_index_offset; 682 void __iomem *pcie_data_offset; 683 684 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 685 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 686 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 687 688 writel(reg_addr, pcie_index_offset); 689 readl(pcie_index_offset); 690 r = readl(pcie_data_offset); 691 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 692 693 return r; 694 } 695 696 /** 697 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register 698 * 699 * @adev: amdgpu_device pointer 700 * @pcie_index: mmio register offset 701 * @pcie_data: mmio register offset 702 * @reg_addr: indirect register address to read from 703 * 704 * Returns the value of indirect register @reg_addr 705 */ 706 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev, 707 u32 pcie_index, u32 pcie_data, 708 u32 reg_addr) 709 { 710 unsigned long flags; 711 u64 r; 712 void __iomem *pcie_index_offset; 713 void __iomem *pcie_data_offset; 714 715 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 716 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 717 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 718 719 /* read low 32 bits */ 720 writel(reg_addr, pcie_index_offset); 721 readl(pcie_index_offset); 722 r = readl(pcie_data_offset); 723 /* read high 32 bits */ 724 writel(reg_addr + 4, pcie_index_offset); 725 readl(pcie_index_offset); 726 r |= ((u64)readl(pcie_data_offset) << 32); 727 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 728 729 return r; 730 } 731 732 /** 733 * amdgpu_device_indirect_wreg - write an indirect register address 734 * 735 * @adev: amdgpu_device pointer 736 * @pcie_index: mmio register offset 737 * @pcie_data: mmio register offset 738 * @reg_addr: indirect register offset 739 * @reg_data: indirect register data 740 * 741 */ 742 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev, 743 u32 pcie_index, u32 pcie_data, 744 u32 reg_addr, u32 reg_data) 745 { 746 unsigned long flags; 747 void __iomem *pcie_index_offset; 748 void __iomem *pcie_data_offset; 749 750 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 751 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 752 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 753 754 writel(reg_addr, pcie_index_offset); 755 readl(pcie_index_offset); 756 writel(reg_data, pcie_data_offset); 757 readl(pcie_data_offset); 758 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 759 } 760 761 /** 762 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address 763 * 764 * @adev: amdgpu_device pointer 765 * @pcie_index: mmio register offset 766 * @pcie_data: mmio register offset 767 * @reg_addr: indirect register offset 768 * @reg_data: indirect register data 769 * 770 */ 771 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev, 772 u32 pcie_index, u32 pcie_data, 773 u32 reg_addr, u64 reg_data) 774 { 775 unsigned long flags; 776 void __iomem *pcie_index_offset; 777 void __iomem *pcie_data_offset; 778 779 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 780 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 781 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 782 783 /* write low 32 bits */ 784 writel(reg_addr, pcie_index_offset); 785 readl(pcie_index_offset); 786 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset); 787 readl(pcie_data_offset); 788 /* write high 32 bits */ 789 writel(reg_addr + 4, pcie_index_offset); 790 readl(pcie_index_offset); 791 writel((u32)(reg_data >> 32), pcie_data_offset); 792 readl(pcie_data_offset); 793 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 794 } 795 796 /** 797 * amdgpu_invalid_rreg - dummy reg read function 798 * 799 * @adev: amdgpu_device pointer 800 * @reg: offset of register 801 * 802 * Dummy register read function. Used for register blocks 803 * that certain asics don't have (all asics). 804 * Returns the value in the register. 805 */ 806 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg) 807 { 808 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg); 809 BUG(); 810 return 0; 811 } 812 813 /** 814 * amdgpu_invalid_wreg - dummy reg write function 815 * 816 * @adev: amdgpu_device pointer 817 * @reg: offset of register 818 * @v: value to write to the register 819 * 820 * Dummy register read function. Used for register blocks 821 * that certain asics don't have (all asics). 822 */ 823 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v) 824 { 825 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n", 826 reg, v); 827 BUG(); 828 } 829 830 /** 831 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function 832 * 833 * @adev: amdgpu_device pointer 834 * @reg: offset of register 835 * 836 * Dummy register read function. Used for register blocks 837 * that certain asics don't have (all asics). 838 * Returns the value in the register. 839 */ 840 static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg) 841 { 842 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg); 843 BUG(); 844 return 0; 845 } 846 847 /** 848 * amdgpu_invalid_wreg64 - dummy reg write function 849 * 850 * @adev: amdgpu_device pointer 851 * @reg: offset of register 852 * @v: value to write to the register 853 * 854 * Dummy register read function. Used for register blocks 855 * that certain asics don't have (all asics). 856 */ 857 static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v) 858 { 859 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n", 860 reg, v); 861 BUG(); 862 } 863 864 /** 865 * amdgpu_block_invalid_rreg - dummy reg read function 866 * 867 * @adev: amdgpu_device pointer 868 * @block: offset of instance 869 * @reg: offset of register 870 * 871 * Dummy register read function. Used for register blocks 872 * that certain asics don't have (all asics). 873 * Returns the value in the register. 874 */ 875 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev, 876 uint32_t block, uint32_t reg) 877 { 878 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n", 879 reg, block); 880 BUG(); 881 return 0; 882 } 883 884 /** 885 * amdgpu_block_invalid_wreg - dummy reg write function 886 * 887 * @adev: amdgpu_device pointer 888 * @block: offset of instance 889 * @reg: offset of register 890 * @v: value to write to the register 891 * 892 * Dummy register read function. Used for register blocks 893 * that certain asics don't have (all asics). 894 */ 895 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev, 896 uint32_t block, 897 uint32_t reg, uint32_t v) 898 { 899 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n", 900 reg, block, v); 901 BUG(); 902 } 903 904 /** 905 * amdgpu_device_asic_init - Wrapper for atom asic_init 906 * 907 * @adev: amdgpu_device pointer 908 * 909 * Does any asic specific work and then calls atom asic init. 910 */ 911 static int amdgpu_device_asic_init(struct amdgpu_device *adev) 912 { 913 amdgpu_asic_pre_asic_init(adev); 914 915 return amdgpu_atom_asic_init(adev->mode_info.atom_context); 916 } 917 918 /** 919 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page 920 * 921 * @adev: amdgpu_device pointer 922 * 923 * Allocates a scratch page of VRAM for use by various things in the 924 * driver. 925 */ 926 static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev) 927 { 928 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE, 929 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM, 930 &adev->vram_scratch.robj, 931 &adev->vram_scratch.gpu_addr, 932 (void **)&adev->vram_scratch.ptr); 933 } 934 935 /** 936 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page 937 * 938 * @adev: amdgpu_device pointer 939 * 940 * Frees the VRAM scratch page. 941 */ 942 static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev) 943 { 944 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL); 945 } 946 947 /** 948 * amdgpu_device_program_register_sequence - program an array of registers. 949 * 950 * @adev: amdgpu_device pointer 951 * @registers: pointer to the register array 952 * @array_size: size of the register array 953 * 954 * Programs an array or registers with and and or masks. 955 * This is a helper for setting golden registers. 956 */ 957 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev, 958 const u32 *registers, 959 const u32 array_size) 960 { 961 u32 tmp, reg, and_mask, or_mask; 962 int i; 963 964 if (array_size % 3) 965 return; 966 967 for (i = 0; i < array_size; i +=3) { 968 reg = registers[i + 0]; 969 and_mask = registers[i + 1]; 970 or_mask = registers[i + 2]; 971 972 if (and_mask == 0xffffffff) { 973 tmp = or_mask; 974 } else { 975 tmp = RREG32(reg); 976 tmp &= ~and_mask; 977 if (adev->family >= AMDGPU_FAMILY_AI) 978 tmp |= (or_mask & and_mask); 979 else 980 tmp |= or_mask; 981 } 982 WREG32(reg, tmp); 983 } 984 } 985 986 /** 987 * amdgpu_device_pci_config_reset - reset the GPU 988 * 989 * @adev: amdgpu_device pointer 990 * 991 * Resets the GPU using the pci config reset sequence. 992 * Only applicable to asics prior to vega10. 993 */ 994 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev) 995 { 996 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA); 997 } 998 999 /** 1000 * amdgpu_device_pci_reset - reset the GPU using generic PCI means 1001 * 1002 * @adev: amdgpu_device pointer 1003 * 1004 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.). 1005 */ 1006 int amdgpu_device_pci_reset(struct amdgpu_device *adev) 1007 { 1008 return pci_reset_function(adev->pdev); 1009 } 1010 1011 /* 1012 * GPU doorbell aperture helpers function. 1013 */ 1014 /** 1015 * amdgpu_device_doorbell_init - Init doorbell driver information. 1016 * 1017 * @adev: amdgpu_device pointer 1018 * 1019 * Init doorbell driver information (CIK) 1020 * Returns 0 on success, error on failure. 1021 */ 1022 static int amdgpu_device_doorbell_init(struct amdgpu_device *adev) 1023 { 1024 1025 /* No doorbell on SI hardware generation */ 1026 if (adev->asic_type < CHIP_BONAIRE) { 1027 adev->doorbell.base = 0; 1028 adev->doorbell.size = 0; 1029 adev->doorbell.num_doorbells = 0; 1030 adev->doorbell.ptr = NULL; 1031 return 0; 1032 } 1033 1034 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET) 1035 return -EINVAL; 1036 1037 amdgpu_asic_init_doorbell_index(adev); 1038 1039 /* doorbell bar mapping */ 1040 adev->doorbell.base = pci_resource_start(adev->pdev, 2); 1041 adev->doorbell.size = pci_resource_len(adev->pdev, 2); 1042 1043 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32), 1044 adev->doorbell_index.max_assignment+1); 1045 if (adev->doorbell.num_doorbells == 0) 1046 return -EINVAL; 1047 1048 /* For Vega, reserve and map two pages on doorbell BAR since SDMA 1049 * paging queue doorbell use the second page. The 1050 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the 1051 * doorbells are in the first page. So with paging queue enabled, 1052 * the max num_doorbells should + 1 page (0x400 in dword) 1053 */ 1054 if (adev->asic_type >= CHIP_VEGA10) 1055 adev->doorbell.num_doorbells += 0x400; 1056 1057 adev->doorbell.ptr = ioremap(adev->doorbell.base, 1058 adev->doorbell.num_doorbells * 1059 sizeof(u32)); 1060 if (adev->doorbell.ptr == NULL) 1061 return -ENOMEM; 1062 1063 return 0; 1064 } 1065 1066 /** 1067 * amdgpu_device_doorbell_fini - Tear down doorbell driver information. 1068 * 1069 * @adev: amdgpu_device pointer 1070 * 1071 * Tear down doorbell driver information (CIK) 1072 */ 1073 static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev) 1074 { 1075 iounmap(adev->doorbell.ptr); 1076 adev->doorbell.ptr = NULL; 1077 } 1078 1079 1080 1081 /* 1082 * amdgpu_device_wb_*() 1083 * Writeback is the method by which the GPU updates special pages in memory 1084 * with the status of certain GPU events (fences, ring pointers,etc.). 1085 */ 1086 1087 /** 1088 * amdgpu_device_wb_fini - Disable Writeback and free memory 1089 * 1090 * @adev: amdgpu_device pointer 1091 * 1092 * Disables Writeback and frees the Writeback memory (all asics). 1093 * Used at driver shutdown. 1094 */ 1095 static void amdgpu_device_wb_fini(struct amdgpu_device *adev) 1096 { 1097 if (adev->wb.wb_obj) { 1098 amdgpu_bo_free_kernel(&adev->wb.wb_obj, 1099 &adev->wb.gpu_addr, 1100 (void **)&adev->wb.wb); 1101 adev->wb.wb_obj = NULL; 1102 } 1103 } 1104 1105 /** 1106 * amdgpu_device_wb_init - Init Writeback driver info and allocate memory 1107 * 1108 * @adev: amdgpu_device pointer 1109 * 1110 * Initializes writeback and allocates writeback memory (all asics). 1111 * Used at driver startup. 1112 * Returns 0 on success or an -error on failure. 1113 */ 1114 static int amdgpu_device_wb_init(struct amdgpu_device *adev) 1115 { 1116 int r; 1117 1118 if (adev->wb.wb_obj == NULL) { 1119 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */ 1120 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8, 1121 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT, 1122 &adev->wb.wb_obj, &adev->wb.gpu_addr, 1123 (void **)&adev->wb.wb); 1124 if (r) { 1125 dev_warn(adev->dev, "(%d) create WB bo failed\n", r); 1126 return r; 1127 } 1128 1129 adev->wb.num_wb = AMDGPU_MAX_WB; 1130 memset(&adev->wb.used, 0, sizeof(adev->wb.used)); 1131 1132 /* clear wb memory */ 1133 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8); 1134 } 1135 1136 return 0; 1137 } 1138 1139 /** 1140 * amdgpu_device_wb_get - Allocate a wb entry 1141 * 1142 * @adev: amdgpu_device pointer 1143 * @wb: wb index 1144 * 1145 * Allocate a wb slot for use by the driver (all asics). 1146 * Returns 0 on success or -EINVAL on failure. 1147 */ 1148 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb) 1149 { 1150 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb); 1151 1152 if (offset < adev->wb.num_wb) { 1153 __set_bit(offset, adev->wb.used); 1154 *wb = offset << 3; /* convert to dw offset */ 1155 return 0; 1156 } else { 1157 return -EINVAL; 1158 } 1159 } 1160 1161 /** 1162 * amdgpu_device_wb_free - Free a wb entry 1163 * 1164 * @adev: amdgpu_device pointer 1165 * @wb: wb index 1166 * 1167 * Free a wb slot allocated for use by the driver (all asics) 1168 */ 1169 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb) 1170 { 1171 wb >>= 3; 1172 if (wb < adev->wb.num_wb) 1173 __clear_bit(wb, adev->wb.used); 1174 } 1175 1176 /** 1177 * amdgpu_device_resize_fb_bar - try to resize FB BAR 1178 * 1179 * @adev: amdgpu_device pointer 1180 * 1181 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not 1182 * to fail, but if any of the BARs is not accessible after the size we abort 1183 * driver loading by returning -ENODEV. 1184 */ 1185 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev) 1186 { 1187 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size); 1188 struct pci_bus *root; 1189 struct resource *res; 1190 unsigned i; 1191 u16 cmd; 1192 int r; 1193 1194 /* Bypass for VF */ 1195 if (amdgpu_sriov_vf(adev)) 1196 return 0; 1197 1198 /* skip if the bios has already enabled large BAR */ 1199 if (adev->gmc.real_vram_size && 1200 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size)) 1201 return 0; 1202 1203 /* Check if the root BUS has 64bit memory resources */ 1204 root = adev->pdev->bus; 1205 while (root->parent) 1206 root = root->parent; 1207 1208 pci_bus_for_each_resource(root, res, i) { 1209 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) && 1210 res->start > 0x100000000ull) 1211 break; 1212 } 1213 1214 /* Trying to resize is pointless without a root hub window above 4GB */ 1215 if (!res) 1216 return 0; 1217 1218 /* Limit the BAR size to what is available */ 1219 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1, 1220 rbar_size); 1221 1222 /* Disable memory decoding while we change the BAR addresses and size */ 1223 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd); 1224 pci_write_config_word(adev->pdev, PCI_COMMAND, 1225 cmd & ~PCI_COMMAND_MEMORY); 1226 1227 /* Free the VRAM and doorbell BAR, we most likely need to move both. */ 1228 amdgpu_device_doorbell_fini(adev); 1229 if (adev->asic_type >= CHIP_BONAIRE) 1230 pci_release_resource(adev->pdev, 2); 1231 1232 pci_release_resource(adev->pdev, 0); 1233 1234 r = pci_resize_resource(adev->pdev, 0, rbar_size); 1235 if (r == -ENOSPC) 1236 DRM_INFO("Not enough PCI address space for a large BAR."); 1237 else if (r && r != -ENOTSUPP) 1238 DRM_ERROR("Problem resizing BAR0 (%d).", r); 1239 1240 pci_assign_unassigned_bus_resources(adev->pdev->bus); 1241 1242 /* When the doorbell or fb BAR isn't available we have no chance of 1243 * using the device. 1244 */ 1245 r = amdgpu_device_doorbell_init(adev); 1246 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET)) 1247 return -ENODEV; 1248 1249 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd); 1250 1251 return 0; 1252 } 1253 1254 /* 1255 * GPU helpers function. 1256 */ 1257 /** 1258 * amdgpu_device_need_post - check if the hw need post or not 1259 * 1260 * @adev: amdgpu_device pointer 1261 * 1262 * Check if the asic has been initialized (all asics) at driver startup 1263 * or post is needed if hw reset is performed. 1264 * Returns true if need or false if not. 1265 */ 1266 bool amdgpu_device_need_post(struct amdgpu_device *adev) 1267 { 1268 uint32_t reg; 1269 1270 if (amdgpu_sriov_vf(adev)) 1271 return false; 1272 1273 if (amdgpu_passthrough(adev)) { 1274 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot 1275 * some old smc fw still need driver do vPost otherwise gpu hang, while 1276 * those smc fw version above 22.15 doesn't have this flaw, so we force 1277 * vpost executed for smc version below 22.15 1278 */ 1279 if (adev->asic_type == CHIP_FIJI) { 1280 int err; 1281 uint32_t fw_ver; 1282 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev); 1283 /* force vPost if error occured */ 1284 if (err) 1285 return true; 1286 1287 fw_ver = *((uint32_t *)adev->pm.fw->data + 69); 1288 if (fw_ver < 0x00160e00) 1289 return true; 1290 } 1291 } 1292 1293 /* Don't post if we need to reset whole hive on init */ 1294 if (adev->gmc.xgmi.pending_reset) 1295 return false; 1296 1297 if (adev->has_hw_reset) { 1298 adev->has_hw_reset = false; 1299 return true; 1300 } 1301 1302 /* bios scratch used on CIK+ */ 1303 if (adev->asic_type >= CHIP_BONAIRE) 1304 return amdgpu_atombios_scratch_need_asic_init(adev); 1305 1306 /* check MEM_SIZE for older asics */ 1307 reg = amdgpu_asic_get_config_memsize(adev); 1308 1309 if ((reg != 0) && (reg != 0xffffffff)) 1310 return false; 1311 1312 return true; 1313 } 1314 1315 /* if we get transitioned to only one device, take VGA back */ 1316 /** 1317 * amdgpu_device_vga_set_decode - enable/disable vga decode 1318 * 1319 * @pdev: PCI device pointer 1320 * @state: enable/disable vga decode 1321 * 1322 * Enable/disable vga decode (all asics). 1323 * Returns VGA resource flags. 1324 */ 1325 static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev, 1326 bool state) 1327 { 1328 struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev)); 1329 amdgpu_asic_set_vga_state(adev, state); 1330 if (state) 1331 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 1332 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 1333 else 1334 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 1335 } 1336 1337 /** 1338 * amdgpu_device_check_block_size - validate the vm block size 1339 * 1340 * @adev: amdgpu_device pointer 1341 * 1342 * Validates the vm block size specified via module parameter. 1343 * The vm block size defines number of bits in page table versus page directory, 1344 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 1345 * page table and the remaining bits are in the page directory. 1346 */ 1347 static void amdgpu_device_check_block_size(struct amdgpu_device *adev) 1348 { 1349 /* defines number of bits in page table versus page directory, 1350 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 1351 * page table and the remaining bits are in the page directory */ 1352 if (amdgpu_vm_block_size == -1) 1353 return; 1354 1355 if (amdgpu_vm_block_size < 9) { 1356 dev_warn(adev->dev, "VM page table size (%d) too small\n", 1357 amdgpu_vm_block_size); 1358 amdgpu_vm_block_size = -1; 1359 } 1360 } 1361 1362 /** 1363 * amdgpu_device_check_vm_size - validate the vm size 1364 * 1365 * @adev: amdgpu_device pointer 1366 * 1367 * Validates the vm size in GB specified via module parameter. 1368 * The VM size is the size of the GPU virtual memory space in GB. 1369 */ 1370 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev) 1371 { 1372 /* no need to check the default value */ 1373 if (amdgpu_vm_size == -1) 1374 return; 1375 1376 if (amdgpu_vm_size < 1) { 1377 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n", 1378 amdgpu_vm_size); 1379 amdgpu_vm_size = -1; 1380 } 1381 } 1382 1383 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev) 1384 { 1385 struct sysinfo si; 1386 bool is_os_64 = (sizeof(void *) == 8); 1387 uint64_t total_memory; 1388 uint64_t dram_size_seven_GB = 0x1B8000000; 1389 uint64_t dram_size_three_GB = 0xB8000000; 1390 1391 if (amdgpu_smu_memory_pool_size == 0) 1392 return; 1393 1394 if (!is_os_64) { 1395 DRM_WARN("Not 64-bit OS, feature not supported\n"); 1396 goto def_value; 1397 } 1398 si_meminfo(&si); 1399 total_memory = (uint64_t)si.totalram * si.mem_unit; 1400 1401 if ((amdgpu_smu_memory_pool_size == 1) || 1402 (amdgpu_smu_memory_pool_size == 2)) { 1403 if (total_memory < dram_size_three_GB) 1404 goto def_value1; 1405 } else if ((amdgpu_smu_memory_pool_size == 4) || 1406 (amdgpu_smu_memory_pool_size == 8)) { 1407 if (total_memory < dram_size_seven_GB) 1408 goto def_value1; 1409 } else { 1410 DRM_WARN("Smu memory pool size not supported\n"); 1411 goto def_value; 1412 } 1413 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28; 1414 1415 return; 1416 1417 def_value1: 1418 DRM_WARN("No enough system memory\n"); 1419 def_value: 1420 adev->pm.smu_prv_buffer_size = 0; 1421 } 1422 1423 static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev) 1424 { 1425 if (!(adev->flags & AMD_IS_APU) || 1426 adev->asic_type < CHIP_RAVEN) 1427 return 0; 1428 1429 switch (adev->asic_type) { 1430 case CHIP_RAVEN: 1431 if (adev->pdev->device == 0x15dd) 1432 adev->apu_flags |= AMD_APU_IS_RAVEN; 1433 if (adev->pdev->device == 0x15d8) 1434 adev->apu_flags |= AMD_APU_IS_PICASSO; 1435 break; 1436 case CHIP_RENOIR: 1437 if ((adev->pdev->device == 0x1636) || 1438 (adev->pdev->device == 0x164c)) 1439 adev->apu_flags |= AMD_APU_IS_RENOIR; 1440 else 1441 adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE; 1442 break; 1443 case CHIP_VANGOGH: 1444 adev->apu_flags |= AMD_APU_IS_VANGOGH; 1445 break; 1446 case CHIP_YELLOW_CARP: 1447 break; 1448 case CHIP_CYAN_SKILLFISH: 1449 if (adev->pdev->device == 0x13FE) 1450 adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2; 1451 break; 1452 default: 1453 break; 1454 } 1455 1456 return 0; 1457 } 1458 1459 /** 1460 * amdgpu_device_check_arguments - validate module params 1461 * 1462 * @adev: amdgpu_device pointer 1463 * 1464 * Validates certain module parameters and updates 1465 * the associated values used by the driver (all asics). 1466 */ 1467 static int amdgpu_device_check_arguments(struct amdgpu_device *adev) 1468 { 1469 if (amdgpu_sched_jobs < 4) { 1470 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n", 1471 amdgpu_sched_jobs); 1472 amdgpu_sched_jobs = 4; 1473 } else if (!is_power_of_2(amdgpu_sched_jobs)){ 1474 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n", 1475 amdgpu_sched_jobs); 1476 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs); 1477 } 1478 1479 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) { 1480 /* gart size must be greater or equal to 32M */ 1481 dev_warn(adev->dev, "gart size (%d) too small\n", 1482 amdgpu_gart_size); 1483 amdgpu_gart_size = -1; 1484 } 1485 1486 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) { 1487 /* gtt size must be greater or equal to 32M */ 1488 dev_warn(adev->dev, "gtt size (%d) too small\n", 1489 amdgpu_gtt_size); 1490 amdgpu_gtt_size = -1; 1491 } 1492 1493 /* valid range is between 4 and 9 inclusive */ 1494 if (amdgpu_vm_fragment_size != -1 && 1495 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) { 1496 dev_warn(adev->dev, "valid range is between 4 and 9\n"); 1497 amdgpu_vm_fragment_size = -1; 1498 } 1499 1500 if (amdgpu_sched_hw_submission < 2) { 1501 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n", 1502 amdgpu_sched_hw_submission); 1503 amdgpu_sched_hw_submission = 2; 1504 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) { 1505 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n", 1506 amdgpu_sched_hw_submission); 1507 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission); 1508 } 1509 1510 amdgpu_device_check_smu_prv_buffer_size(adev); 1511 1512 amdgpu_device_check_vm_size(adev); 1513 1514 amdgpu_device_check_block_size(adev); 1515 1516 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type); 1517 1518 amdgpu_gmc_tmz_set(adev); 1519 1520 amdgpu_gmc_noretry_set(adev); 1521 1522 return 0; 1523 } 1524 1525 /** 1526 * amdgpu_switcheroo_set_state - set switcheroo state 1527 * 1528 * @pdev: pci dev pointer 1529 * @state: vga_switcheroo state 1530 * 1531 * Callback for the switcheroo driver. Suspends or resumes the 1532 * the asics before or after it is powered up using ACPI methods. 1533 */ 1534 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, 1535 enum vga_switcheroo_state state) 1536 { 1537 struct drm_device *dev = pci_get_drvdata(pdev); 1538 int r; 1539 1540 if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF) 1541 return; 1542 1543 if (state == VGA_SWITCHEROO_ON) { 1544 pr_info("switched on\n"); 1545 /* don't suspend or resume card normally */ 1546 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1547 1548 pci_set_power_state(pdev, PCI_D0); 1549 amdgpu_device_load_pci_state(pdev); 1550 r = pci_enable_device(pdev); 1551 if (r) 1552 DRM_WARN("pci_enable_device failed (%d)\n", r); 1553 amdgpu_device_resume(dev, true); 1554 1555 dev->switch_power_state = DRM_SWITCH_POWER_ON; 1556 } else { 1557 pr_info("switched off\n"); 1558 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1559 amdgpu_device_suspend(dev, true); 1560 amdgpu_device_cache_pci_state(pdev); 1561 /* Shut down the device */ 1562 pci_disable_device(pdev); 1563 pci_set_power_state(pdev, PCI_D3cold); 1564 dev->switch_power_state = DRM_SWITCH_POWER_OFF; 1565 } 1566 } 1567 1568 /** 1569 * amdgpu_switcheroo_can_switch - see if switcheroo state can change 1570 * 1571 * @pdev: pci dev pointer 1572 * 1573 * Callback for the switcheroo driver. Check of the switcheroo 1574 * state can be changed. 1575 * Returns true if the state can be changed, false if not. 1576 */ 1577 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev) 1578 { 1579 struct drm_device *dev = pci_get_drvdata(pdev); 1580 1581 /* 1582 * FIXME: open_count is protected by drm_global_mutex but that would lead to 1583 * locking inversion with the driver load path. And the access here is 1584 * completely racy anyway. So don't bother with locking for now. 1585 */ 1586 return atomic_read(&dev->open_count) == 0; 1587 } 1588 1589 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = { 1590 .set_gpu_state = amdgpu_switcheroo_set_state, 1591 .reprobe = NULL, 1592 .can_switch = amdgpu_switcheroo_can_switch, 1593 }; 1594 1595 /** 1596 * amdgpu_device_ip_set_clockgating_state - set the CG state 1597 * 1598 * @dev: amdgpu_device pointer 1599 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1600 * @state: clockgating state (gate or ungate) 1601 * 1602 * Sets the requested clockgating state for all instances of 1603 * the hardware IP specified. 1604 * Returns the error code from the last instance. 1605 */ 1606 int amdgpu_device_ip_set_clockgating_state(void *dev, 1607 enum amd_ip_block_type block_type, 1608 enum amd_clockgating_state state) 1609 { 1610 struct amdgpu_device *adev = dev; 1611 int i, r = 0; 1612 1613 for (i = 0; i < adev->num_ip_blocks; i++) { 1614 if (!adev->ip_blocks[i].status.valid) 1615 continue; 1616 if (adev->ip_blocks[i].version->type != block_type) 1617 continue; 1618 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state) 1619 continue; 1620 r = adev->ip_blocks[i].version->funcs->set_clockgating_state( 1621 (void *)adev, state); 1622 if (r) 1623 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n", 1624 adev->ip_blocks[i].version->funcs->name, r); 1625 } 1626 return r; 1627 } 1628 1629 /** 1630 * amdgpu_device_ip_set_powergating_state - set the PG state 1631 * 1632 * @dev: amdgpu_device pointer 1633 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1634 * @state: powergating state (gate or ungate) 1635 * 1636 * Sets the requested powergating state for all instances of 1637 * the hardware IP specified. 1638 * Returns the error code from the last instance. 1639 */ 1640 int amdgpu_device_ip_set_powergating_state(void *dev, 1641 enum amd_ip_block_type block_type, 1642 enum amd_powergating_state state) 1643 { 1644 struct amdgpu_device *adev = dev; 1645 int i, r = 0; 1646 1647 for (i = 0; i < adev->num_ip_blocks; i++) { 1648 if (!adev->ip_blocks[i].status.valid) 1649 continue; 1650 if (adev->ip_blocks[i].version->type != block_type) 1651 continue; 1652 if (!adev->ip_blocks[i].version->funcs->set_powergating_state) 1653 continue; 1654 r = adev->ip_blocks[i].version->funcs->set_powergating_state( 1655 (void *)adev, state); 1656 if (r) 1657 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n", 1658 adev->ip_blocks[i].version->funcs->name, r); 1659 } 1660 return r; 1661 } 1662 1663 /** 1664 * amdgpu_device_ip_get_clockgating_state - get the CG state 1665 * 1666 * @adev: amdgpu_device pointer 1667 * @flags: clockgating feature flags 1668 * 1669 * Walks the list of IPs on the device and updates the clockgating 1670 * flags for each IP. 1671 * Updates @flags with the feature flags for each hardware IP where 1672 * clockgating is enabled. 1673 */ 1674 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev, 1675 u32 *flags) 1676 { 1677 int i; 1678 1679 for (i = 0; i < adev->num_ip_blocks; i++) { 1680 if (!adev->ip_blocks[i].status.valid) 1681 continue; 1682 if (adev->ip_blocks[i].version->funcs->get_clockgating_state) 1683 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags); 1684 } 1685 } 1686 1687 /** 1688 * amdgpu_device_ip_wait_for_idle - wait for idle 1689 * 1690 * @adev: amdgpu_device pointer 1691 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1692 * 1693 * Waits for the request hardware IP to be idle. 1694 * Returns 0 for success or a negative error code on failure. 1695 */ 1696 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev, 1697 enum amd_ip_block_type block_type) 1698 { 1699 int i, r; 1700 1701 for (i = 0; i < adev->num_ip_blocks; i++) { 1702 if (!adev->ip_blocks[i].status.valid) 1703 continue; 1704 if (adev->ip_blocks[i].version->type == block_type) { 1705 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev); 1706 if (r) 1707 return r; 1708 break; 1709 } 1710 } 1711 return 0; 1712 1713 } 1714 1715 /** 1716 * amdgpu_device_ip_is_idle - is the hardware IP idle 1717 * 1718 * @adev: amdgpu_device pointer 1719 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 1720 * 1721 * Check if the hardware IP is idle or not. 1722 * Returns true if it the IP is idle, false if not. 1723 */ 1724 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev, 1725 enum amd_ip_block_type block_type) 1726 { 1727 int i; 1728 1729 for (i = 0; i < adev->num_ip_blocks; i++) { 1730 if (!adev->ip_blocks[i].status.valid) 1731 continue; 1732 if (adev->ip_blocks[i].version->type == block_type) 1733 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev); 1734 } 1735 return true; 1736 1737 } 1738 1739 /** 1740 * amdgpu_device_ip_get_ip_block - get a hw IP pointer 1741 * 1742 * @adev: amdgpu_device pointer 1743 * @type: Type of hardware IP (SMU, GFX, UVD, etc.) 1744 * 1745 * Returns a pointer to the hardware IP block structure 1746 * if it exists for the asic, otherwise NULL. 1747 */ 1748 struct amdgpu_ip_block * 1749 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev, 1750 enum amd_ip_block_type type) 1751 { 1752 int i; 1753 1754 for (i = 0; i < adev->num_ip_blocks; i++) 1755 if (adev->ip_blocks[i].version->type == type) 1756 return &adev->ip_blocks[i]; 1757 1758 return NULL; 1759 } 1760 1761 /** 1762 * amdgpu_device_ip_block_version_cmp 1763 * 1764 * @adev: amdgpu_device pointer 1765 * @type: enum amd_ip_block_type 1766 * @major: major version 1767 * @minor: minor version 1768 * 1769 * return 0 if equal or greater 1770 * return 1 if smaller or the ip_block doesn't exist 1771 */ 1772 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev, 1773 enum amd_ip_block_type type, 1774 u32 major, u32 minor) 1775 { 1776 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type); 1777 1778 if (ip_block && ((ip_block->version->major > major) || 1779 ((ip_block->version->major == major) && 1780 (ip_block->version->minor >= minor)))) 1781 return 0; 1782 1783 return 1; 1784 } 1785 1786 /** 1787 * amdgpu_device_ip_block_add 1788 * 1789 * @adev: amdgpu_device pointer 1790 * @ip_block_version: pointer to the IP to add 1791 * 1792 * Adds the IP block driver information to the collection of IPs 1793 * on the asic. 1794 */ 1795 int amdgpu_device_ip_block_add(struct amdgpu_device *adev, 1796 const struct amdgpu_ip_block_version *ip_block_version) 1797 { 1798 if (!ip_block_version) 1799 return -EINVAL; 1800 1801 switch (ip_block_version->type) { 1802 case AMD_IP_BLOCK_TYPE_VCN: 1803 if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK) 1804 return 0; 1805 break; 1806 case AMD_IP_BLOCK_TYPE_JPEG: 1807 if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK) 1808 return 0; 1809 break; 1810 default: 1811 break; 1812 } 1813 1814 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks, 1815 ip_block_version->funcs->name); 1816 1817 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version; 1818 1819 return 0; 1820 } 1821 1822 /** 1823 * amdgpu_device_enable_virtual_display - enable virtual display feature 1824 * 1825 * @adev: amdgpu_device pointer 1826 * 1827 * Enabled the virtual display feature if the user has enabled it via 1828 * the module parameter virtual_display. This feature provides a virtual 1829 * display hardware on headless boards or in virtualized environments. 1830 * This function parses and validates the configuration string specified by 1831 * the user and configues the virtual display configuration (number of 1832 * virtual connectors, crtcs, etc.) specified. 1833 */ 1834 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev) 1835 { 1836 adev->enable_virtual_display = false; 1837 1838 if (amdgpu_virtual_display) { 1839 const char *pci_address_name = pci_name(adev->pdev); 1840 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname; 1841 1842 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL); 1843 pciaddstr_tmp = pciaddstr; 1844 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) { 1845 pciaddname = strsep(&pciaddname_tmp, ","); 1846 if (!strcmp("all", pciaddname) 1847 || !strcmp(pci_address_name, pciaddname)) { 1848 long num_crtc; 1849 int res = -1; 1850 1851 adev->enable_virtual_display = true; 1852 1853 if (pciaddname_tmp) 1854 res = kstrtol(pciaddname_tmp, 10, 1855 &num_crtc); 1856 1857 if (!res) { 1858 if (num_crtc < 1) 1859 num_crtc = 1; 1860 if (num_crtc > 6) 1861 num_crtc = 6; 1862 adev->mode_info.num_crtc = num_crtc; 1863 } else { 1864 adev->mode_info.num_crtc = 1; 1865 } 1866 break; 1867 } 1868 } 1869 1870 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n", 1871 amdgpu_virtual_display, pci_address_name, 1872 adev->enable_virtual_display, adev->mode_info.num_crtc); 1873 1874 kfree(pciaddstr); 1875 } 1876 } 1877 1878 /** 1879 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware 1880 * 1881 * @adev: amdgpu_device pointer 1882 * 1883 * Parses the asic configuration parameters specified in the gpu info 1884 * firmware and makes them availale to the driver for use in configuring 1885 * the asic. 1886 * Returns 0 on success, -EINVAL on failure. 1887 */ 1888 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev) 1889 { 1890 const char *chip_name; 1891 char fw_name[40]; 1892 int err; 1893 const struct gpu_info_firmware_header_v1_0 *hdr; 1894 1895 adev->firmware.gpu_info_fw = NULL; 1896 1897 if (adev->mman.discovery_bin) { 1898 amdgpu_discovery_get_gfx_info(adev); 1899 1900 /* 1901 * FIXME: The bounding box is still needed by Navi12, so 1902 * temporarily read it from gpu_info firmware. Should be droped 1903 * when DAL no longer needs it. 1904 */ 1905 if (adev->asic_type != CHIP_NAVI12) 1906 return 0; 1907 } 1908 1909 switch (adev->asic_type) { 1910 #ifdef CONFIG_DRM_AMDGPU_SI 1911 case CHIP_VERDE: 1912 case CHIP_TAHITI: 1913 case CHIP_PITCAIRN: 1914 case CHIP_OLAND: 1915 case CHIP_HAINAN: 1916 #endif 1917 #ifdef CONFIG_DRM_AMDGPU_CIK 1918 case CHIP_BONAIRE: 1919 case CHIP_HAWAII: 1920 case CHIP_KAVERI: 1921 case CHIP_KABINI: 1922 case CHIP_MULLINS: 1923 #endif 1924 case CHIP_TOPAZ: 1925 case CHIP_TONGA: 1926 case CHIP_FIJI: 1927 case CHIP_POLARIS10: 1928 case CHIP_POLARIS11: 1929 case CHIP_POLARIS12: 1930 case CHIP_VEGAM: 1931 case CHIP_CARRIZO: 1932 case CHIP_STONEY: 1933 case CHIP_VEGA20: 1934 case CHIP_ALDEBARAN: 1935 case CHIP_SIENNA_CICHLID: 1936 case CHIP_NAVY_FLOUNDER: 1937 case CHIP_DIMGREY_CAVEFISH: 1938 case CHIP_BEIGE_GOBY: 1939 default: 1940 return 0; 1941 case CHIP_VEGA10: 1942 chip_name = "vega10"; 1943 break; 1944 case CHIP_VEGA12: 1945 chip_name = "vega12"; 1946 break; 1947 case CHIP_RAVEN: 1948 if (adev->apu_flags & AMD_APU_IS_RAVEN2) 1949 chip_name = "raven2"; 1950 else if (adev->apu_flags & AMD_APU_IS_PICASSO) 1951 chip_name = "picasso"; 1952 else 1953 chip_name = "raven"; 1954 break; 1955 case CHIP_ARCTURUS: 1956 chip_name = "arcturus"; 1957 break; 1958 case CHIP_RENOIR: 1959 if (adev->apu_flags & AMD_APU_IS_RENOIR) 1960 chip_name = "renoir"; 1961 else 1962 chip_name = "green_sardine"; 1963 break; 1964 case CHIP_NAVI10: 1965 chip_name = "navi10"; 1966 break; 1967 case CHIP_NAVI14: 1968 chip_name = "navi14"; 1969 break; 1970 case CHIP_NAVI12: 1971 chip_name = "navi12"; 1972 break; 1973 case CHIP_VANGOGH: 1974 chip_name = "vangogh"; 1975 break; 1976 case CHIP_YELLOW_CARP: 1977 chip_name = "yellow_carp"; 1978 break; 1979 } 1980 1981 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name); 1982 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev); 1983 if (err) { 1984 dev_err(adev->dev, 1985 "Failed to load gpu_info firmware \"%s\"\n", 1986 fw_name); 1987 goto out; 1988 } 1989 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw); 1990 if (err) { 1991 dev_err(adev->dev, 1992 "Failed to validate gpu_info firmware \"%s\"\n", 1993 fw_name); 1994 goto out; 1995 } 1996 1997 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data; 1998 amdgpu_ucode_print_gpu_info_hdr(&hdr->header); 1999 2000 switch (hdr->version_major) { 2001 case 1: 2002 { 2003 const struct gpu_info_firmware_v1_0 *gpu_info_fw = 2004 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data + 2005 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 2006 2007 /* 2008 * Should be droped when DAL no longer needs it. 2009 */ 2010 if (adev->asic_type == CHIP_NAVI12) 2011 goto parse_soc_bounding_box; 2012 2013 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se); 2014 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh); 2015 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se); 2016 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se); 2017 adev->gfx.config.max_texture_channel_caches = 2018 le32_to_cpu(gpu_info_fw->gc_num_tccs); 2019 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs); 2020 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds); 2021 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth); 2022 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth); 2023 adev->gfx.config.double_offchip_lds_buf = 2024 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer); 2025 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size); 2026 adev->gfx.cu_info.max_waves_per_simd = 2027 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd); 2028 adev->gfx.cu_info.max_scratch_slots_per_cu = 2029 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu); 2030 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size); 2031 if (hdr->version_minor >= 1) { 2032 const struct gpu_info_firmware_v1_1 *gpu_info_fw = 2033 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data + 2034 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 2035 adev->gfx.config.num_sc_per_sh = 2036 le32_to_cpu(gpu_info_fw->num_sc_per_sh); 2037 adev->gfx.config.num_packer_per_sc = 2038 le32_to_cpu(gpu_info_fw->num_packer_per_sc); 2039 } 2040 2041 parse_soc_bounding_box: 2042 /* 2043 * soc bounding box info is not integrated in disocovery table, 2044 * we always need to parse it from gpu info firmware if needed. 2045 */ 2046 if (hdr->version_minor == 2) { 2047 const struct gpu_info_firmware_v1_2 *gpu_info_fw = 2048 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data + 2049 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 2050 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box; 2051 } 2052 break; 2053 } 2054 default: 2055 dev_err(adev->dev, 2056 "Unsupported gpu_info table %d\n", hdr->header.ucode_version); 2057 err = -EINVAL; 2058 goto out; 2059 } 2060 out: 2061 return err; 2062 } 2063 2064 /** 2065 * amdgpu_device_ip_early_init - run early init for hardware IPs 2066 * 2067 * @adev: amdgpu_device pointer 2068 * 2069 * Early initialization pass for hardware IPs. The hardware IPs that make 2070 * up each asic are discovered each IP's early_init callback is run. This 2071 * is the first stage in initializing the asic. 2072 * Returns 0 on success, negative error code on failure. 2073 */ 2074 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev) 2075 { 2076 int i, r; 2077 2078 amdgpu_device_enable_virtual_display(adev); 2079 2080 if (amdgpu_sriov_vf(adev)) { 2081 r = amdgpu_virt_request_full_gpu(adev, true); 2082 if (r) 2083 return r; 2084 } 2085 2086 switch (adev->asic_type) { 2087 #ifdef CONFIG_DRM_AMDGPU_SI 2088 case CHIP_VERDE: 2089 case CHIP_TAHITI: 2090 case CHIP_PITCAIRN: 2091 case CHIP_OLAND: 2092 case CHIP_HAINAN: 2093 adev->family = AMDGPU_FAMILY_SI; 2094 r = si_set_ip_blocks(adev); 2095 if (r) 2096 return r; 2097 break; 2098 #endif 2099 #ifdef CONFIG_DRM_AMDGPU_CIK 2100 case CHIP_BONAIRE: 2101 case CHIP_HAWAII: 2102 case CHIP_KAVERI: 2103 case CHIP_KABINI: 2104 case CHIP_MULLINS: 2105 if (adev->flags & AMD_IS_APU) 2106 adev->family = AMDGPU_FAMILY_KV; 2107 else 2108 adev->family = AMDGPU_FAMILY_CI; 2109 2110 r = cik_set_ip_blocks(adev); 2111 if (r) 2112 return r; 2113 break; 2114 #endif 2115 case CHIP_TOPAZ: 2116 case CHIP_TONGA: 2117 case CHIP_FIJI: 2118 case CHIP_POLARIS10: 2119 case CHIP_POLARIS11: 2120 case CHIP_POLARIS12: 2121 case CHIP_VEGAM: 2122 case CHIP_CARRIZO: 2123 case CHIP_STONEY: 2124 if (adev->flags & AMD_IS_APU) 2125 adev->family = AMDGPU_FAMILY_CZ; 2126 else 2127 adev->family = AMDGPU_FAMILY_VI; 2128 2129 r = vi_set_ip_blocks(adev); 2130 if (r) 2131 return r; 2132 break; 2133 default: 2134 r = amdgpu_discovery_set_ip_blocks(adev); 2135 if (r) 2136 return r; 2137 break; 2138 } 2139 2140 amdgpu_amdkfd_device_probe(adev); 2141 2142 adev->pm.pp_feature = amdgpu_pp_feature_mask; 2143 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS) 2144 adev->pm.pp_feature &= ~PP_GFXOFF_MASK; 2145 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID) 2146 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK; 2147 2148 for (i = 0; i < adev->num_ip_blocks; i++) { 2149 if ((amdgpu_ip_block_mask & (1 << i)) == 0) { 2150 DRM_ERROR("disabled ip block: %d <%s>\n", 2151 i, adev->ip_blocks[i].version->funcs->name); 2152 adev->ip_blocks[i].status.valid = false; 2153 } else { 2154 if (adev->ip_blocks[i].version->funcs->early_init) { 2155 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev); 2156 if (r == -ENOENT) { 2157 adev->ip_blocks[i].status.valid = false; 2158 } else if (r) { 2159 DRM_ERROR("early_init of IP block <%s> failed %d\n", 2160 adev->ip_blocks[i].version->funcs->name, r); 2161 return r; 2162 } else { 2163 adev->ip_blocks[i].status.valid = true; 2164 } 2165 } else { 2166 adev->ip_blocks[i].status.valid = true; 2167 } 2168 } 2169 /* get the vbios after the asic_funcs are set up */ 2170 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) { 2171 r = amdgpu_device_parse_gpu_info_fw(adev); 2172 if (r) 2173 return r; 2174 2175 /* Read BIOS */ 2176 if (!amdgpu_get_bios(adev)) 2177 return -EINVAL; 2178 2179 r = amdgpu_atombios_init(adev); 2180 if (r) { 2181 dev_err(adev->dev, "amdgpu_atombios_init failed\n"); 2182 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0); 2183 return r; 2184 } 2185 2186 /*get pf2vf msg info at it's earliest time*/ 2187 if (amdgpu_sriov_vf(adev)) 2188 amdgpu_virt_init_data_exchange(adev); 2189 2190 } 2191 } 2192 2193 adev->cg_flags &= amdgpu_cg_mask; 2194 adev->pg_flags &= amdgpu_pg_mask; 2195 2196 return 0; 2197 } 2198 2199 static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev) 2200 { 2201 int i, r; 2202 2203 for (i = 0; i < adev->num_ip_blocks; i++) { 2204 if (!adev->ip_blocks[i].status.sw) 2205 continue; 2206 if (adev->ip_blocks[i].status.hw) 2207 continue; 2208 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 2209 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) || 2210 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) { 2211 r = adev->ip_blocks[i].version->funcs->hw_init(adev); 2212 if (r) { 2213 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 2214 adev->ip_blocks[i].version->funcs->name, r); 2215 return r; 2216 } 2217 adev->ip_blocks[i].status.hw = true; 2218 } 2219 } 2220 2221 return 0; 2222 } 2223 2224 static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev) 2225 { 2226 int i, r; 2227 2228 for (i = 0; i < adev->num_ip_blocks; i++) { 2229 if (!adev->ip_blocks[i].status.sw) 2230 continue; 2231 if (adev->ip_blocks[i].status.hw) 2232 continue; 2233 r = adev->ip_blocks[i].version->funcs->hw_init(adev); 2234 if (r) { 2235 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 2236 adev->ip_blocks[i].version->funcs->name, r); 2237 return r; 2238 } 2239 adev->ip_blocks[i].status.hw = true; 2240 } 2241 2242 return 0; 2243 } 2244 2245 static int amdgpu_device_fw_loading(struct amdgpu_device *adev) 2246 { 2247 int r = 0; 2248 int i; 2249 uint32_t smu_version; 2250 2251 if (adev->asic_type >= CHIP_VEGA10) { 2252 for (i = 0; i < adev->num_ip_blocks; i++) { 2253 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP) 2254 continue; 2255 2256 if (!adev->ip_blocks[i].status.sw) 2257 continue; 2258 2259 /* no need to do the fw loading again if already done*/ 2260 if (adev->ip_blocks[i].status.hw == true) 2261 break; 2262 2263 if (amdgpu_in_reset(adev) || adev->in_suspend) { 2264 r = adev->ip_blocks[i].version->funcs->resume(adev); 2265 if (r) { 2266 DRM_ERROR("resume of IP block <%s> failed %d\n", 2267 adev->ip_blocks[i].version->funcs->name, r); 2268 return r; 2269 } 2270 } else { 2271 r = adev->ip_blocks[i].version->funcs->hw_init(adev); 2272 if (r) { 2273 DRM_ERROR("hw_init of IP block <%s> failed %d\n", 2274 adev->ip_blocks[i].version->funcs->name, r); 2275 return r; 2276 } 2277 } 2278 2279 adev->ip_blocks[i].status.hw = true; 2280 break; 2281 } 2282 } 2283 2284 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA) 2285 r = amdgpu_pm_load_smu_firmware(adev, &smu_version); 2286 2287 return r; 2288 } 2289 2290 /** 2291 * amdgpu_device_ip_init - run init for hardware IPs 2292 * 2293 * @adev: amdgpu_device pointer 2294 * 2295 * Main initialization pass for hardware IPs. The list of all the hardware 2296 * IPs that make up the asic is walked and the sw_init and hw_init callbacks 2297 * are run. sw_init initializes the software state associated with each IP 2298 * and hw_init initializes the hardware associated with each IP. 2299 * Returns 0 on success, negative error code on failure. 2300 */ 2301 static int amdgpu_device_ip_init(struct amdgpu_device *adev) 2302 { 2303 int i, r; 2304 2305 r = amdgpu_ras_init(adev); 2306 if (r) 2307 return r; 2308 2309 for (i = 0; i < adev->num_ip_blocks; i++) { 2310 if (!adev->ip_blocks[i].status.valid) 2311 continue; 2312 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev); 2313 if (r) { 2314 DRM_ERROR("sw_init of IP block <%s> failed %d\n", 2315 adev->ip_blocks[i].version->funcs->name, r); 2316 goto init_failed; 2317 } 2318 adev->ip_blocks[i].status.sw = true; 2319 2320 /* need to do gmc hw init early so we can allocate gpu mem */ 2321 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { 2322 /* Try to reserve bad pages early */ 2323 if (amdgpu_sriov_vf(adev)) 2324 amdgpu_virt_exchange_data(adev); 2325 2326 r = amdgpu_device_vram_scratch_init(adev); 2327 if (r) { 2328 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r); 2329 goto init_failed; 2330 } 2331 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev); 2332 if (r) { 2333 DRM_ERROR("hw_init %d failed %d\n", i, r); 2334 goto init_failed; 2335 } 2336 r = amdgpu_device_wb_init(adev); 2337 if (r) { 2338 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r); 2339 goto init_failed; 2340 } 2341 adev->ip_blocks[i].status.hw = true; 2342 2343 /* right after GMC hw init, we create CSA */ 2344 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) { 2345 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj, 2346 AMDGPU_GEM_DOMAIN_VRAM, 2347 AMDGPU_CSA_SIZE); 2348 if (r) { 2349 DRM_ERROR("allocate CSA failed %d\n", r); 2350 goto init_failed; 2351 } 2352 } 2353 } 2354 } 2355 2356 if (amdgpu_sriov_vf(adev)) 2357 amdgpu_virt_exchange_data(adev); 2358 2359 r = amdgpu_ib_pool_init(adev); 2360 if (r) { 2361 dev_err(adev->dev, "IB initialization failed (%d).\n", r); 2362 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r); 2363 goto init_failed; 2364 } 2365 2366 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/ 2367 if (r) 2368 goto init_failed; 2369 2370 r = amdgpu_device_ip_hw_init_phase1(adev); 2371 if (r) 2372 goto init_failed; 2373 2374 r = amdgpu_device_fw_loading(adev); 2375 if (r) 2376 goto init_failed; 2377 2378 r = amdgpu_device_ip_hw_init_phase2(adev); 2379 if (r) 2380 goto init_failed; 2381 2382 /* 2383 * retired pages will be loaded from eeprom and reserved here, 2384 * it should be called after amdgpu_device_ip_hw_init_phase2 since 2385 * for some ASICs the RAS EEPROM code relies on SMU fully functioning 2386 * for I2C communication which only true at this point. 2387 * 2388 * amdgpu_ras_recovery_init may fail, but the upper only cares the 2389 * failure from bad gpu situation and stop amdgpu init process 2390 * accordingly. For other failed cases, it will still release all 2391 * the resource and print error message, rather than returning one 2392 * negative value to upper level. 2393 * 2394 * Note: theoretically, this should be called before all vram allocations 2395 * to protect retired page from abusing 2396 */ 2397 r = amdgpu_ras_recovery_init(adev); 2398 if (r) 2399 goto init_failed; 2400 2401 if (adev->gmc.xgmi.num_physical_nodes > 1) 2402 amdgpu_xgmi_add_device(adev); 2403 2404 /* Don't init kfd if whole hive need to be reset during init */ 2405 if (!adev->gmc.xgmi.pending_reset) 2406 amdgpu_amdkfd_device_init(adev); 2407 2408 amdgpu_fru_get_product_info(adev); 2409 2410 init_failed: 2411 if (amdgpu_sriov_vf(adev)) 2412 amdgpu_virt_release_full_gpu(adev, true); 2413 2414 return r; 2415 } 2416 2417 /** 2418 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer 2419 * 2420 * @adev: amdgpu_device pointer 2421 * 2422 * Writes a reset magic value to the gart pointer in VRAM. The driver calls 2423 * this function before a GPU reset. If the value is retained after a 2424 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents. 2425 */ 2426 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev) 2427 { 2428 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM); 2429 } 2430 2431 /** 2432 * amdgpu_device_check_vram_lost - check if vram is valid 2433 * 2434 * @adev: amdgpu_device pointer 2435 * 2436 * Checks the reset magic value written to the gart pointer in VRAM. 2437 * The driver calls this after a GPU reset to see if the contents of 2438 * VRAM is lost or now. 2439 * returns true if vram is lost, false if not. 2440 */ 2441 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev) 2442 { 2443 if (memcmp(adev->gart.ptr, adev->reset_magic, 2444 AMDGPU_RESET_MAGIC_NUM)) 2445 return true; 2446 2447 if (!amdgpu_in_reset(adev)) 2448 return false; 2449 2450 /* 2451 * For all ASICs with baco/mode1 reset, the VRAM is 2452 * always assumed to be lost. 2453 */ 2454 switch (amdgpu_asic_reset_method(adev)) { 2455 case AMD_RESET_METHOD_BACO: 2456 case AMD_RESET_METHOD_MODE1: 2457 return true; 2458 default: 2459 return false; 2460 } 2461 } 2462 2463 /** 2464 * amdgpu_device_set_cg_state - set clockgating for amdgpu device 2465 * 2466 * @adev: amdgpu_device pointer 2467 * @state: clockgating state (gate or ungate) 2468 * 2469 * The list of all the hardware IPs that make up the asic is walked and the 2470 * set_clockgating_state callbacks are run. 2471 * Late initialization pass enabling clockgating for hardware IPs. 2472 * Fini or suspend, pass disabling clockgating for hardware IPs. 2473 * Returns 0 on success, negative error code on failure. 2474 */ 2475 2476 int amdgpu_device_set_cg_state(struct amdgpu_device *adev, 2477 enum amd_clockgating_state state) 2478 { 2479 int i, j, r; 2480 2481 if (amdgpu_emu_mode == 1) 2482 return 0; 2483 2484 for (j = 0; j < adev->num_ip_blocks; j++) { 2485 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1; 2486 if (!adev->ip_blocks[i].status.late_initialized) 2487 continue; 2488 /* skip CG for GFX on S0ix */ 2489 if (adev->in_s0ix && 2490 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX) 2491 continue; 2492 /* skip CG for VCE/UVD, it's handled specially */ 2493 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 2494 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE && 2495 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN && 2496 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG && 2497 adev->ip_blocks[i].version->funcs->set_clockgating_state) { 2498 /* enable clockgating to save power */ 2499 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev, 2500 state); 2501 if (r) { 2502 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n", 2503 adev->ip_blocks[i].version->funcs->name, r); 2504 return r; 2505 } 2506 } 2507 } 2508 2509 return 0; 2510 } 2511 2512 int amdgpu_device_set_pg_state(struct amdgpu_device *adev, 2513 enum amd_powergating_state state) 2514 { 2515 int i, j, r; 2516 2517 if (amdgpu_emu_mode == 1) 2518 return 0; 2519 2520 for (j = 0; j < adev->num_ip_blocks; j++) { 2521 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1; 2522 if (!adev->ip_blocks[i].status.late_initialized) 2523 continue; 2524 /* skip PG for GFX on S0ix */ 2525 if (adev->in_s0ix && 2526 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX) 2527 continue; 2528 /* skip CG for VCE/UVD, it's handled specially */ 2529 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 2530 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE && 2531 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN && 2532 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG && 2533 adev->ip_blocks[i].version->funcs->set_powergating_state) { 2534 /* enable powergating to save power */ 2535 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev, 2536 state); 2537 if (r) { 2538 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n", 2539 adev->ip_blocks[i].version->funcs->name, r); 2540 return r; 2541 } 2542 } 2543 } 2544 return 0; 2545 } 2546 2547 static int amdgpu_device_enable_mgpu_fan_boost(void) 2548 { 2549 struct amdgpu_gpu_instance *gpu_ins; 2550 struct amdgpu_device *adev; 2551 int i, ret = 0; 2552 2553 mutex_lock(&mgpu_info.mutex); 2554 2555 /* 2556 * MGPU fan boost feature should be enabled 2557 * only when there are two or more dGPUs in 2558 * the system 2559 */ 2560 if (mgpu_info.num_dgpu < 2) 2561 goto out; 2562 2563 for (i = 0; i < mgpu_info.num_dgpu; i++) { 2564 gpu_ins = &(mgpu_info.gpu_ins[i]); 2565 adev = gpu_ins->adev; 2566 if (!(adev->flags & AMD_IS_APU) && 2567 !gpu_ins->mgpu_fan_enabled) { 2568 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev); 2569 if (ret) 2570 break; 2571 2572 gpu_ins->mgpu_fan_enabled = 1; 2573 } 2574 } 2575 2576 out: 2577 mutex_unlock(&mgpu_info.mutex); 2578 2579 return ret; 2580 } 2581 2582 /** 2583 * amdgpu_device_ip_late_init - run late init for hardware IPs 2584 * 2585 * @adev: amdgpu_device pointer 2586 * 2587 * Late initialization pass for hardware IPs. The list of all the hardware 2588 * IPs that make up the asic is walked and the late_init callbacks are run. 2589 * late_init covers any special initialization that an IP requires 2590 * after all of the have been initialized or something that needs to happen 2591 * late in the init process. 2592 * Returns 0 on success, negative error code on failure. 2593 */ 2594 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev) 2595 { 2596 struct amdgpu_gpu_instance *gpu_instance; 2597 int i = 0, r; 2598 2599 for (i = 0; i < adev->num_ip_blocks; i++) { 2600 if (!adev->ip_blocks[i].status.hw) 2601 continue; 2602 if (adev->ip_blocks[i].version->funcs->late_init) { 2603 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev); 2604 if (r) { 2605 DRM_ERROR("late_init of IP block <%s> failed %d\n", 2606 adev->ip_blocks[i].version->funcs->name, r); 2607 return r; 2608 } 2609 } 2610 adev->ip_blocks[i].status.late_initialized = true; 2611 } 2612 2613 amdgpu_ras_set_error_query_ready(adev, true); 2614 2615 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE); 2616 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE); 2617 2618 amdgpu_device_fill_reset_magic(adev); 2619 2620 r = amdgpu_device_enable_mgpu_fan_boost(); 2621 if (r) 2622 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r); 2623 2624 /* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */ 2625 if (amdgpu_passthrough(adev) && ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1)|| 2626 adev->asic_type == CHIP_ALDEBARAN )) 2627 smu_handle_passthrough_sbr(&adev->smu, true); 2628 2629 if (adev->gmc.xgmi.num_physical_nodes > 1) { 2630 mutex_lock(&mgpu_info.mutex); 2631 2632 /* 2633 * Reset device p-state to low as this was booted with high. 2634 * 2635 * This should be performed only after all devices from the same 2636 * hive get initialized. 2637 * 2638 * However, it's unknown how many device in the hive in advance. 2639 * As this is counted one by one during devices initializations. 2640 * 2641 * So, we wait for all XGMI interlinked devices initialized. 2642 * This may bring some delays as those devices may come from 2643 * different hives. But that should be OK. 2644 */ 2645 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) { 2646 for (i = 0; i < mgpu_info.num_gpu; i++) { 2647 gpu_instance = &(mgpu_info.gpu_ins[i]); 2648 if (gpu_instance->adev->flags & AMD_IS_APU) 2649 continue; 2650 2651 r = amdgpu_xgmi_set_pstate(gpu_instance->adev, 2652 AMDGPU_XGMI_PSTATE_MIN); 2653 if (r) { 2654 DRM_ERROR("pstate setting failed (%d).\n", r); 2655 break; 2656 } 2657 } 2658 } 2659 2660 mutex_unlock(&mgpu_info.mutex); 2661 } 2662 2663 return 0; 2664 } 2665 2666 /** 2667 * amdgpu_device_smu_fini_early - smu hw_fini wrapper 2668 * 2669 * @adev: amdgpu_device pointer 2670 * 2671 * For ASICs need to disable SMC first 2672 */ 2673 static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev) 2674 { 2675 int i, r; 2676 2677 if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0)) 2678 return; 2679 2680 for (i = 0; i < adev->num_ip_blocks; i++) { 2681 if (!adev->ip_blocks[i].status.hw) 2682 continue; 2683 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) { 2684 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev); 2685 /* XXX handle errors */ 2686 if (r) { 2687 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", 2688 adev->ip_blocks[i].version->funcs->name, r); 2689 } 2690 adev->ip_blocks[i].status.hw = false; 2691 break; 2692 } 2693 } 2694 } 2695 2696 static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev) 2697 { 2698 int i, r; 2699 2700 for (i = 0; i < adev->num_ip_blocks; i++) { 2701 if (!adev->ip_blocks[i].version->funcs->early_fini) 2702 continue; 2703 2704 r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev); 2705 if (r) { 2706 DRM_DEBUG("early_fini of IP block <%s> failed %d\n", 2707 adev->ip_blocks[i].version->funcs->name, r); 2708 } 2709 } 2710 2711 amdgpu_amdkfd_suspend(adev, false); 2712 2713 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE); 2714 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE); 2715 2716 /* Workaroud for ASICs need to disable SMC first */ 2717 amdgpu_device_smu_fini_early(adev); 2718 2719 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2720 if (!adev->ip_blocks[i].status.hw) 2721 continue; 2722 2723 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev); 2724 /* XXX handle errors */ 2725 if (r) { 2726 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", 2727 adev->ip_blocks[i].version->funcs->name, r); 2728 } 2729 2730 adev->ip_blocks[i].status.hw = false; 2731 } 2732 2733 if (amdgpu_sriov_vf(adev)) { 2734 if (amdgpu_virt_release_full_gpu(adev, false)) 2735 DRM_ERROR("failed to release exclusive mode on fini\n"); 2736 } 2737 2738 return 0; 2739 } 2740 2741 /** 2742 * amdgpu_device_ip_fini - run fini for hardware IPs 2743 * 2744 * @adev: amdgpu_device pointer 2745 * 2746 * Main teardown pass for hardware IPs. The list of all the hardware 2747 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks 2748 * are run. hw_fini tears down the hardware associated with each IP 2749 * and sw_fini tears down any software state associated with each IP. 2750 * Returns 0 on success, negative error code on failure. 2751 */ 2752 static int amdgpu_device_ip_fini(struct amdgpu_device *adev) 2753 { 2754 int i, r; 2755 2756 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done) 2757 amdgpu_virt_release_ras_err_handler_data(adev); 2758 2759 if (adev->gmc.xgmi.num_physical_nodes > 1) 2760 amdgpu_xgmi_remove_device(adev); 2761 2762 amdgpu_amdkfd_device_fini_sw(adev); 2763 2764 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2765 if (!adev->ip_blocks[i].status.sw) 2766 continue; 2767 2768 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { 2769 amdgpu_ucode_free_bo(adev); 2770 amdgpu_free_static_csa(&adev->virt.csa_obj); 2771 amdgpu_device_wb_fini(adev); 2772 amdgpu_device_vram_scratch_fini(adev); 2773 amdgpu_ib_pool_fini(adev); 2774 } 2775 2776 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev); 2777 /* XXX handle errors */ 2778 if (r) { 2779 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n", 2780 adev->ip_blocks[i].version->funcs->name, r); 2781 } 2782 adev->ip_blocks[i].status.sw = false; 2783 adev->ip_blocks[i].status.valid = false; 2784 } 2785 2786 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2787 if (!adev->ip_blocks[i].status.late_initialized) 2788 continue; 2789 if (adev->ip_blocks[i].version->funcs->late_fini) 2790 adev->ip_blocks[i].version->funcs->late_fini((void *)adev); 2791 adev->ip_blocks[i].status.late_initialized = false; 2792 } 2793 2794 amdgpu_ras_fini(adev); 2795 2796 return 0; 2797 } 2798 2799 /** 2800 * amdgpu_device_delayed_init_work_handler - work handler for IB tests 2801 * 2802 * @work: work_struct. 2803 */ 2804 static void amdgpu_device_delayed_init_work_handler(struct work_struct *work) 2805 { 2806 struct amdgpu_device *adev = 2807 container_of(work, struct amdgpu_device, delayed_init_work.work); 2808 int r; 2809 2810 r = amdgpu_ib_ring_tests(adev); 2811 if (r) 2812 DRM_ERROR("ib ring test failed (%d).\n", r); 2813 } 2814 2815 static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work) 2816 { 2817 struct amdgpu_device *adev = 2818 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work); 2819 2820 WARN_ON_ONCE(adev->gfx.gfx_off_state); 2821 WARN_ON_ONCE(adev->gfx.gfx_off_req_count); 2822 2823 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true)) 2824 adev->gfx.gfx_off_state = true; 2825 } 2826 2827 /** 2828 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1) 2829 * 2830 * @adev: amdgpu_device pointer 2831 * 2832 * Main suspend function for hardware IPs. The list of all the hardware 2833 * IPs that make up the asic is walked, clockgating is disabled and the 2834 * suspend callbacks are run. suspend puts the hardware and software state 2835 * in each IP into a state suitable for suspend. 2836 * Returns 0 on success, negative error code on failure. 2837 */ 2838 static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev) 2839 { 2840 int i, r; 2841 2842 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE); 2843 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE); 2844 2845 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2846 if (!adev->ip_blocks[i].status.valid) 2847 continue; 2848 2849 /* displays are handled separately */ 2850 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE) 2851 continue; 2852 2853 /* XXX handle errors */ 2854 r = adev->ip_blocks[i].version->funcs->suspend(adev); 2855 /* XXX handle errors */ 2856 if (r) { 2857 DRM_ERROR("suspend of IP block <%s> failed %d\n", 2858 adev->ip_blocks[i].version->funcs->name, r); 2859 return r; 2860 } 2861 2862 adev->ip_blocks[i].status.hw = false; 2863 } 2864 2865 return 0; 2866 } 2867 2868 /** 2869 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2) 2870 * 2871 * @adev: amdgpu_device pointer 2872 * 2873 * Main suspend function for hardware IPs. The list of all the hardware 2874 * IPs that make up the asic is walked, clockgating is disabled and the 2875 * suspend callbacks are run. suspend puts the hardware and software state 2876 * in each IP into a state suitable for suspend. 2877 * Returns 0 on success, negative error code on failure. 2878 */ 2879 static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev) 2880 { 2881 int i, r; 2882 2883 if (adev->in_s0ix) 2884 amdgpu_gfx_state_change_set(adev, sGpuChangeState_D3Entry); 2885 2886 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 2887 if (!adev->ip_blocks[i].status.valid) 2888 continue; 2889 /* displays are handled in phase1 */ 2890 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) 2891 continue; 2892 /* PSP lost connection when err_event_athub occurs */ 2893 if (amdgpu_ras_intr_triggered() && 2894 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) { 2895 adev->ip_blocks[i].status.hw = false; 2896 continue; 2897 } 2898 2899 /* skip unnecessary suspend if we do not initialize them yet */ 2900 if (adev->gmc.xgmi.pending_reset && 2901 !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 2902 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC || 2903 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 2904 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) { 2905 adev->ip_blocks[i].status.hw = false; 2906 continue; 2907 } 2908 2909 /* skip suspend of gfx and psp for S0ix 2910 * gfx is in gfxoff state, so on resume it will exit gfxoff just 2911 * like at runtime. PSP is also part of the always on hardware 2912 * so no need to suspend it. 2913 */ 2914 if (adev->in_s0ix && 2915 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP || 2916 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)) 2917 continue; 2918 2919 /* XXX handle errors */ 2920 r = adev->ip_blocks[i].version->funcs->suspend(adev); 2921 /* XXX handle errors */ 2922 if (r) { 2923 DRM_ERROR("suspend of IP block <%s> failed %d\n", 2924 adev->ip_blocks[i].version->funcs->name, r); 2925 } 2926 adev->ip_blocks[i].status.hw = false; 2927 /* handle putting the SMC in the appropriate state */ 2928 if(!amdgpu_sriov_vf(adev)){ 2929 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) { 2930 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state); 2931 if (r) { 2932 DRM_ERROR("SMC failed to set mp1 state %d, %d\n", 2933 adev->mp1_state, r); 2934 return r; 2935 } 2936 } 2937 } 2938 } 2939 2940 return 0; 2941 } 2942 2943 /** 2944 * amdgpu_device_ip_suspend - run suspend for hardware IPs 2945 * 2946 * @adev: amdgpu_device pointer 2947 * 2948 * Main suspend function for hardware IPs. The list of all the hardware 2949 * IPs that make up the asic is walked, clockgating is disabled and the 2950 * suspend callbacks are run. suspend puts the hardware and software state 2951 * in each IP into a state suitable for suspend. 2952 * Returns 0 on success, negative error code on failure. 2953 */ 2954 int amdgpu_device_ip_suspend(struct amdgpu_device *adev) 2955 { 2956 int r; 2957 2958 if (amdgpu_sriov_vf(adev)) { 2959 amdgpu_virt_fini_data_exchange(adev); 2960 amdgpu_virt_request_full_gpu(adev, false); 2961 } 2962 2963 r = amdgpu_device_ip_suspend_phase1(adev); 2964 if (r) 2965 return r; 2966 r = amdgpu_device_ip_suspend_phase2(adev); 2967 2968 if (amdgpu_sriov_vf(adev)) 2969 amdgpu_virt_release_full_gpu(adev, false); 2970 2971 return r; 2972 } 2973 2974 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev) 2975 { 2976 int i, r; 2977 2978 static enum amd_ip_block_type ip_order[] = { 2979 AMD_IP_BLOCK_TYPE_GMC, 2980 AMD_IP_BLOCK_TYPE_COMMON, 2981 AMD_IP_BLOCK_TYPE_PSP, 2982 AMD_IP_BLOCK_TYPE_IH, 2983 }; 2984 2985 for (i = 0; i < adev->num_ip_blocks; i++) { 2986 int j; 2987 struct amdgpu_ip_block *block; 2988 2989 block = &adev->ip_blocks[i]; 2990 block->status.hw = false; 2991 2992 for (j = 0; j < ARRAY_SIZE(ip_order); j++) { 2993 2994 if (block->version->type != ip_order[j] || 2995 !block->status.valid) 2996 continue; 2997 2998 r = block->version->funcs->hw_init(adev); 2999 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded"); 3000 if (r) 3001 return r; 3002 block->status.hw = true; 3003 } 3004 } 3005 3006 return 0; 3007 } 3008 3009 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev) 3010 { 3011 int i, r; 3012 3013 static enum amd_ip_block_type ip_order[] = { 3014 AMD_IP_BLOCK_TYPE_SMC, 3015 AMD_IP_BLOCK_TYPE_DCE, 3016 AMD_IP_BLOCK_TYPE_GFX, 3017 AMD_IP_BLOCK_TYPE_SDMA, 3018 AMD_IP_BLOCK_TYPE_UVD, 3019 AMD_IP_BLOCK_TYPE_VCE, 3020 AMD_IP_BLOCK_TYPE_VCN 3021 }; 3022 3023 for (i = 0; i < ARRAY_SIZE(ip_order); i++) { 3024 int j; 3025 struct amdgpu_ip_block *block; 3026 3027 for (j = 0; j < adev->num_ip_blocks; j++) { 3028 block = &adev->ip_blocks[j]; 3029 3030 if (block->version->type != ip_order[i] || 3031 !block->status.valid || 3032 block->status.hw) 3033 continue; 3034 3035 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC) 3036 r = block->version->funcs->resume(adev); 3037 else 3038 r = block->version->funcs->hw_init(adev); 3039 3040 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded"); 3041 if (r) 3042 return r; 3043 block->status.hw = true; 3044 } 3045 } 3046 3047 return 0; 3048 } 3049 3050 /** 3051 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs 3052 * 3053 * @adev: amdgpu_device pointer 3054 * 3055 * First resume function for hardware IPs. The list of all the hardware 3056 * IPs that make up the asic is walked and the resume callbacks are run for 3057 * COMMON, GMC, and IH. resume puts the hardware into a functional state 3058 * after a suspend and updates the software state as necessary. This 3059 * function is also used for restoring the GPU after a GPU reset. 3060 * Returns 0 on success, negative error code on failure. 3061 */ 3062 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev) 3063 { 3064 int i, r; 3065 3066 for (i = 0; i < adev->num_ip_blocks; i++) { 3067 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw) 3068 continue; 3069 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 3070 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 3071 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) { 3072 3073 r = adev->ip_blocks[i].version->funcs->resume(adev); 3074 if (r) { 3075 DRM_ERROR("resume of IP block <%s> failed %d\n", 3076 adev->ip_blocks[i].version->funcs->name, r); 3077 return r; 3078 } 3079 adev->ip_blocks[i].status.hw = true; 3080 } 3081 } 3082 3083 return 0; 3084 } 3085 3086 /** 3087 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs 3088 * 3089 * @adev: amdgpu_device pointer 3090 * 3091 * First resume function for hardware IPs. The list of all the hardware 3092 * IPs that make up the asic is walked and the resume callbacks are run for 3093 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a 3094 * functional state after a suspend and updates the software state as 3095 * necessary. This function is also used for restoring the GPU after a GPU 3096 * reset. 3097 * Returns 0 on success, negative error code on failure. 3098 */ 3099 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev) 3100 { 3101 int i, r; 3102 3103 for (i = 0; i < adev->num_ip_blocks; i++) { 3104 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw) 3105 continue; 3106 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 3107 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 3108 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH || 3109 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) 3110 continue; 3111 r = adev->ip_blocks[i].version->funcs->resume(adev); 3112 if (r) { 3113 DRM_ERROR("resume of IP block <%s> failed %d\n", 3114 adev->ip_blocks[i].version->funcs->name, r); 3115 return r; 3116 } 3117 adev->ip_blocks[i].status.hw = true; 3118 } 3119 3120 return 0; 3121 } 3122 3123 /** 3124 * amdgpu_device_ip_resume - run resume for hardware IPs 3125 * 3126 * @adev: amdgpu_device pointer 3127 * 3128 * Main resume function for hardware IPs. The hardware IPs 3129 * are split into two resume functions because they are 3130 * are also used in in recovering from a GPU reset and some additional 3131 * steps need to be take between them. In this case (S3/S4) they are 3132 * run sequentially. 3133 * Returns 0 on success, negative error code on failure. 3134 */ 3135 static int amdgpu_device_ip_resume(struct amdgpu_device *adev) 3136 { 3137 int r; 3138 3139 r = amdgpu_amdkfd_resume_iommu(adev); 3140 if (r) 3141 return r; 3142 3143 r = amdgpu_device_ip_resume_phase1(adev); 3144 if (r) 3145 return r; 3146 3147 r = amdgpu_device_fw_loading(adev); 3148 if (r) 3149 return r; 3150 3151 r = amdgpu_device_ip_resume_phase2(adev); 3152 3153 return r; 3154 } 3155 3156 /** 3157 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV 3158 * 3159 * @adev: amdgpu_device pointer 3160 * 3161 * Query the VBIOS data tables to determine if the board supports SR-IOV. 3162 */ 3163 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev) 3164 { 3165 if (amdgpu_sriov_vf(adev)) { 3166 if (adev->is_atom_fw) { 3167 if (amdgpu_atomfirmware_gpu_virtualization_supported(adev)) 3168 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; 3169 } else { 3170 if (amdgpu_atombios_has_gpu_virtualization_table(adev)) 3171 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; 3172 } 3173 3174 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS)) 3175 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0); 3176 } 3177 } 3178 3179 /** 3180 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic 3181 * 3182 * @asic_type: AMD asic type 3183 * 3184 * Check if there is DC (new modesetting infrastructre) support for an asic. 3185 * returns true if DC has support, false if not. 3186 */ 3187 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type) 3188 { 3189 switch (asic_type) { 3190 #ifdef CONFIG_DRM_AMDGPU_SI 3191 case CHIP_HAINAN: 3192 #endif 3193 case CHIP_TOPAZ: 3194 /* chips with no display hardware */ 3195 return false; 3196 #if defined(CONFIG_DRM_AMD_DC) 3197 case CHIP_TAHITI: 3198 case CHIP_PITCAIRN: 3199 case CHIP_VERDE: 3200 case CHIP_OLAND: 3201 /* 3202 * We have systems in the wild with these ASICs that require 3203 * LVDS and VGA support which is not supported with DC. 3204 * 3205 * Fallback to the non-DC driver here by default so as not to 3206 * cause regressions. 3207 */ 3208 #if defined(CONFIG_DRM_AMD_DC_SI) 3209 return amdgpu_dc > 0; 3210 #else 3211 return false; 3212 #endif 3213 case CHIP_BONAIRE: 3214 case CHIP_KAVERI: 3215 case CHIP_KABINI: 3216 case CHIP_MULLINS: 3217 /* 3218 * We have systems in the wild with these ASICs that require 3219 * LVDS and VGA support which is not supported with DC. 3220 * 3221 * Fallback to the non-DC driver here by default so as not to 3222 * cause regressions. 3223 */ 3224 return amdgpu_dc > 0; 3225 case CHIP_HAWAII: 3226 case CHIP_CARRIZO: 3227 case CHIP_STONEY: 3228 case CHIP_POLARIS10: 3229 case CHIP_POLARIS11: 3230 case CHIP_POLARIS12: 3231 case CHIP_VEGAM: 3232 case CHIP_TONGA: 3233 case CHIP_FIJI: 3234 case CHIP_VEGA10: 3235 case CHIP_VEGA12: 3236 case CHIP_VEGA20: 3237 #if defined(CONFIG_DRM_AMD_DC_DCN) 3238 case CHIP_RAVEN: 3239 case CHIP_NAVI10: 3240 case CHIP_NAVI14: 3241 case CHIP_NAVI12: 3242 case CHIP_RENOIR: 3243 case CHIP_CYAN_SKILLFISH: 3244 case CHIP_SIENNA_CICHLID: 3245 case CHIP_NAVY_FLOUNDER: 3246 case CHIP_DIMGREY_CAVEFISH: 3247 case CHIP_BEIGE_GOBY: 3248 case CHIP_VANGOGH: 3249 case CHIP_YELLOW_CARP: 3250 #endif 3251 default: 3252 return amdgpu_dc != 0; 3253 #else 3254 default: 3255 if (amdgpu_dc > 0) 3256 DRM_INFO_ONCE("Display Core has been requested via kernel parameter " 3257 "but isn't supported by ASIC, ignoring\n"); 3258 return false; 3259 #endif 3260 } 3261 } 3262 3263 /** 3264 * amdgpu_device_has_dc_support - check if dc is supported 3265 * 3266 * @adev: amdgpu_device pointer 3267 * 3268 * Returns true for supported, false for not supported 3269 */ 3270 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev) 3271 { 3272 if (amdgpu_sriov_vf(adev) || 3273 adev->enable_virtual_display || 3274 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK)) 3275 return false; 3276 3277 return amdgpu_device_asic_has_dc_support(adev->asic_type); 3278 } 3279 3280 static void amdgpu_device_xgmi_reset_func(struct work_struct *__work) 3281 { 3282 struct amdgpu_device *adev = 3283 container_of(__work, struct amdgpu_device, xgmi_reset_work); 3284 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev); 3285 3286 /* It's a bug to not have a hive within this function */ 3287 if (WARN_ON(!hive)) 3288 return; 3289 3290 /* 3291 * Use task barrier to synchronize all xgmi reset works across the 3292 * hive. task_barrier_enter and task_barrier_exit will block 3293 * until all the threads running the xgmi reset works reach 3294 * those points. task_barrier_full will do both blocks. 3295 */ 3296 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) { 3297 3298 task_barrier_enter(&hive->tb); 3299 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev)); 3300 3301 if (adev->asic_reset_res) 3302 goto fail; 3303 3304 task_barrier_exit(&hive->tb); 3305 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev)); 3306 3307 if (adev->asic_reset_res) 3308 goto fail; 3309 3310 if (adev->mmhub.ras_funcs && 3311 adev->mmhub.ras_funcs->reset_ras_error_count) 3312 adev->mmhub.ras_funcs->reset_ras_error_count(adev); 3313 } else { 3314 3315 task_barrier_full(&hive->tb); 3316 adev->asic_reset_res = amdgpu_asic_reset(adev); 3317 } 3318 3319 fail: 3320 if (adev->asic_reset_res) 3321 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s", 3322 adev->asic_reset_res, adev_to_drm(adev)->unique); 3323 amdgpu_put_xgmi_hive(hive); 3324 } 3325 3326 static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev) 3327 { 3328 char *input = amdgpu_lockup_timeout; 3329 char *timeout_setting = NULL; 3330 int index = 0; 3331 long timeout; 3332 int ret = 0; 3333 3334 /* 3335 * By default timeout for non compute jobs is 10000 3336 * and 60000 for compute jobs. 3337 * In SR-IOV or passthrough mode, timeout for compute 3338 * jobs are 60000 by default. 3339 */ 3340 adev->gfx_timeout = msecs_to_jiffies(10000); 3341 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout; 3342 if (amdgpu_sriov_vf(adev)) 3343 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ? 3344 msecs_to_jiffies(60000) : msecs_to_jiffies(10000); 3345 else 3346 adev->compute_timeout = msecs_to_jiffies(60000); 3347 3348 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) { 3349 while ((timeout_setting = strsep(&input, ",")) && 3350 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) { 3351 ret = kstrtol(timeout_setting, 0, &timeout); 3352 if (ret) 3353 return ret; 3354 3355 if (timeout == 0) { 3356 index++; 3357 continue; 3358 } else if (timeout < 0) { 3359 timeout = MAX_SCHEDULE_TIMEOUT; 3360 dev_warn(adev->dev, "lockup timeout disabled"); 3361 add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK); 3362 } else { 3363 timeout = msecs_to_jiffies(timeout); 3364 } 3365 3366 switch (index++) { 3367 case 0: 3368 adev->gfx_timeout = timeout; 3369 break; 3370 case 1: 3371 adev->compute_timeout = timeout; 3372 break; 3373 case 2: 3374 adev->sdma_timeout = timeout; 3375 break; 3376 case 3: 3377 adev->video_timeout = timeout; 3378 break; 3379 default: 3380 break; 3381 } 3382 } 3383 /* 3384 * There is only one value specified and 3385 * it should apply to all non-compute jobs. 3386 */ 3387 if (index == 1) { 3388 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout; 3389 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev)) 3390 adev->compute_timeout = adev->gfx_timeout; 3391 } 3392 } 3393 3394 return ret; 3395 } 3396 3397 /** 3398 * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU 3399 * 3400 * @adev: amdgpu_device pointer 3401 * 3402 * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode 3403 */ 3404 static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev) 3405 { 3406 struct iommu_domain *domain; 3407 3408 domain = iommu_get_domain_for_dev(adev->dev); 3409 if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY) 3410 adev->ram_is_direct_mapped = true; 3411 } 3412 3413 static const struct attribute *amdgpu_dev_attributes[] = { 3414 &dev_attr_product_name.attr, 3415 &dev_attr_product_number.attr, 3416 &dev_attr_serial_number.attr, 3417 &dev_attr_pcie_replay_count.attr, 3418 NULL 3419 }; 3420 3421 /** 3422 * amdgpu_device_init - initialize the driver 3423 * 3424 * @adev: amdgpu_device pointer 3425 * @flags: driver flags 3426 * 3427 * Initializes the driver info and hw (all asics). 3428 * Returns 0 for success or an error on failure. 3429 * Called at driver startup. 3430 */ 3431 int amdgpu_device_init(struct amdgpu_device *adev, 3432 uint32_t flags) 3433 { 3434 struct drm_device *ddev = adev_to_drm(adev); 3435 struct pci_dev *pdev = adev->pdev; 3436 int r, i; 3437 bool px = false; 3438 u32 max_MBps; 3439 3440 adev->shutdown = false; 3441 adev->flags = flags; 3442 3443 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST) 3444 adev->asic_type = amdgpu_force_asic_type; 3445 else 3446 adev->asic_type = flags & AMD_ASIC_MASK; 3447 3448 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT; 3449 if (amdgpu_emu_mode == 1) 3450 adev->usec_timeout *= 10; 3451 adev->gmc.gart_size = 512 * 1024 * 1024; 3452 adev->accel_working = false; 3453 adev->num_rings = 0; 3454 adev->mman.buffer_funcs = NULL; 3455 adev->mman.buffer_funcs_ring = NULL; 3456 adev->vm_manager.vm_pte_funcs = NULL; 3457 adev->vm_manager.vm_pte_num_scheds = 0; 3458 adev->gmc.gmc_funcs = NULL; 3459 adev->harvest_ip_mask = 0x0; 3460 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS); 3461 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); 3462 3463 adev->smc_rreg = &amdgpu_invalid_rreg; 3464 adev->smc_wreg = &amdgpu_invalid_wreg; 3465 adev->pcie_rreg = &amdgpu_invalid_rreg; 3466 adev->pcie_wreg = &amdgpu_invalid_wreg; 3467 adev->pciep_rreg = &amdgpu_invalid_rreg; 3468 adev->pciep_wreg = &amdgpu_invalid_wreg; 3469 adev->pcie_rreg64 = &amdgpu_invalid_rreg64; 3470 adev->pcie_wreg64 = &amdgpu_invalid_wreg64; 3471 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg; 3472 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg; 3473 adev->didt_rreg = &amdgpu_invalid_rreg; 3474 adev->didt_wreg = &amdgpu_invalid_wreg; 3475 adev->gc_cac_rreg = &amdgpu_invalid_rreg; 3476 adev->gc_cac_wreg = &amdgpu_invalid_wreg; 3477 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg; 3478 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg; 3479 3480 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n", 3481 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device, 3482 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision); 3483 3484 /* mutex initialization are all done here so we 3485 * can recall function without having locking issues */ 3486 mutex_init(&adev->firmware.mutex); 3487 mutex_init(&adev->pm.mutex); 3488 mutex_init(&adev->gfx.gpu_clock_mutex); 3489 mutex_init(&adev->srbm_mutex); 3490 mutex_init(&adev->gfx.pipe_reserve_mutex); 3491 mutex_init(&adev->gfx.gfx_off_mutex); 3492 mutex_init(&adev->grbm_idx_mutex); 3493 mutex_init(&adev->mn_lock); 3494 mutex_init(&adev->virt.vf_errors.lock); 3495 hash_init(adev->mn_hash); 3496 atomic_set(&adev->in_gpu_reset, 0); 3497 init_rwsem(&adev->reset_sem); 3498 mutex_init(&adev->psp.mutex); 3499 mutex_init(&adev->notifier_lock); 3500 3501 amdgpu_device_init_apu_flags(adev); 3502 3503 r = amdgpu_device_check_arguments(adev); 3504 if (r) 3505 return r; 3506 3507 spin_lock_init(&adev->mmio_idx_lock); 3508 spin_lock_init(&adev->smc_idx_lock); 3509 spin_lock_init(&adev->pcie_idx_lock); 3510 spin_lock_init(&adev->uvd_ctx_idx_lock); 3511 spin_lock_init(&adev->didt_idx_lock); 3512 spin_lock_init(&adev->gc_cac_idx_lock); 3513 spin_lock_init(&adev->se_cac_idx_lock); 3514 spin_lock_init(&adev->audio_endpt_idx_lock); 3515 spin_lock_init(&adev->mm_stats.lock); 3516 3517 INIT_LIST_HEAD(&adev->shadow_list); 3518 mutex_init(&adev->shadow_list_lock); 3519 3520 INIT_LIST_HEAD(&adev->reset_list); 3521 3522 INIT_DELAYED_WORK(&adev->delayed_init_work, 3523 amdgpu_device_delayed_init_work_handler); 3524 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work, 3525 amdgpu_device_delay_enable_gfx_off); 3526 3527 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func); 3528 3529 adev->gfx.gfx_off_req_count = 1; 3530 adev->pm.ac_power = power_supply_is_system_supplied() > 0; 3531 3532 atomic_set(&adev->throttling_logging_enabled, 1); 3533 /* 3534 * If throttling continues, logging will be performed every minute 3535 * to avoid log flooding. "-1" is subtracted since the thermal 3536 * throttling interrupt comes every second. Thus, the total logging 3537 * interval is 59 seconds(retelimited printk interval) + 1(waiting 3538 * for throttling interrupt) = 60 seconds. 3539 */ 3540 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1); 3541 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE); 3542 3543 /* Registers mapping */ 3544 /* TODO: block userspace mapping of io register */ 3545 if (adev->asic_type >= CHIP_BONAIRE) { 3546 adev->rmmio_base = pci_resource_start(adev->pdev, 5); 3547 adev->rmmio_size = pci_resource_len(adev->pdev, 5); 3548 } else { 3549 adev->rmmio_base = pci_resource_start(adev->pdev, 2); 3550 adev->rmmio_size = pci_resource_len(adev->pdev, 2); 3551 } 3552 3553 for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++) 3554 atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN); 3555 3556 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size); 3557 if (adev->rmmio == NULL) { 3558 return -ENOMEM; 3559 } 3560 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base); 3561 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size); 3562 3563 amdgpu_device_get_pcie_info(adev); 3564 3565 if (amdgpu_mcbp) 3566 DRM_INFO("MCBP is enabled\n"); 3567 3568 if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10) 3569 adev->enable_mes = true; 3570 3571 /* detect hw virtualization here */ 3572 amdgpu_detect_virtualization(adev); 3573 3574 r = amdgpu_device_get_job_timeout_settings(adev); 3575 if (r) { 3576 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n"); 3577 return r; 3578 } 3579 3580 /* early init functions */ 3581 r = amdgpu_device_ip_early_init(adev); 3582 if (r) 3583 return r; 3584 3585 /* Need to get xgmi info early to decide the reset behavior*/ 3586 if (adev->gmc.xgmi.supported) { 3587 r = adev->gfxhub.funcs->get_xgmi_info(adev); 3588 if (r) 3589 return r; 3590 } 3591 3592 /* enable PCIE atomic ops */ 3593 if (amdgpu_sriov_vf(adev)) 3594 adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *) 3595 adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_enabled_flags == 3596 (PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64); 3597 else 3598 adev->have_atomics_support = 3599 !pci_enable_atomic_ops_to_root(adev->pdev, 3600 PCI_EXP_DEVCAP2_ATOMIC_COMP32 | 3601 PCI_EXP_DEVCAP2_ATOMIC_COMP64); 3602 if (!adev->have_atomics_support) 3603 dev_info(adev->dev, "PCIE atomic ops is not supported\n"); 3604 3605 /* doorbell bar mapping and doorbell index init*/ 3606 amdgpu_device_doorbell_init(adev); 3607 3608 if (amdgpu_emu_mode == 1) { 3609 /* post the asic on emulation mode */ 3610 emu_soc_asic_init(adev); 3611 goto fence_driver_init; 3612 } 3613 3614 amdgpu_reset_init(adev); 3615 3616 /* detect if we are with an SRIOV vbios */ 3617 amdgpu_device_detect_sriov_bios(adev); 3618 3619 /* check if we need to reset the asic 3620 * E.g., driver was not cleanly unloaded previously, etc. 3621 */ 3622 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) { 3623 if (adev->gmc.xgmi.num_physical_nodes) { 3624 dev_info(adev->dev, "Pending hive reset.\n"); 3625 adev->gmc.xgmi.pending_reset = true; 3626 /* Only need to init necessary block for SMU to handle the reset */ 3627 for (i = 0; i < adev->num_ip_blocks; i++) { 3628 if (!adev->ip_blocks[i].status.valid) 3629 continue; 3630 if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 3631 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 3632 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH || 3633 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) { 3634 DRM_DEBUG("IP %s disabled for hw_init.\n", 3635 adev->ip_blocks[i].version->funcs->name); 3636 adev->ip_blocks[i].status.hw = true; 3637 } 3638 } 3639 } else { 3640 r = amdgpu_asic_reset(adev); 3641 if (r) { 3642 dev_err(adev->dev, "asic reset on init failed\n"); 3643 goto failed; 3644 } 3645 } 3646 } 3647 3648 pci_enable_pcie_error_reporting(adev->pdev); 3649 3650 /* Post card if necessary */ 3651 if (amdgpu_device_need_post(adev)) { 3652 if (!adev->bios) { 3653 dev_err(adev->dev, "no vBIOS found\n"); 3654 r = -EINVAL; 3655 goto failed; 3656 } 3657 DRM_INFO("GPU posting now...\n"); 3658 r = amdgpu_device_asic_init(adev); 3659 if (r) { 3660 dev_err(adev->dev, "gpu post error!\n"); 3661 goto failed; 3662 } 3663 } 3664 3665 if (adev->is_atom_fw) { 3666 /* Initialize clocks */ 3667 r = amdgpu_atomfirmware_get_clock_info(adev); 3668 if (r) { 3669 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n"); 3670 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0); 3671 goto failed; 3672 } 3673 } else { 3674 /* Initialize clocks */ 3675 r = amdgpu_atombios_get_clock_info(adev); 3676 if (r) { 3677 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n"); 3678 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0); 3679 goto failed; 3680 } 3681 /* init i2c buses */ 3682 if (!amdgpu_device_has_dc_support(adev)) 3683 amdgpu_atombios_i2c_init(adev); 3684 } 3685 3686 fence_driver_init: 3687 /* Fence driver */ 3688 r = amdgpu_fence_driver_sw_init(adev); 3689 if (r) { 3690 dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n"); 3691 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0); 3692 goto failed; 3693 } 3694 3695 /* init the mode config */ 3696 drm_mode_config_init(adev_to_drm(adev)); 3697 3698 r = amdgpu_device_ip_init(adev); 3699 if (r) { 3700 /* failed in exclusive mode due to timeout */ 3701 if (amdgpu_sriov_vf(adev) && 3702 !amdgpu_sriov_runtime(adev) && 3703 amdgpu_virt_mmio_blocked(adev) && 3704 !amdgpu_virt_wait_reset(adev)) { 3705 dev_err(adev->dev, "VF exclusive mode timeout\n"); 3706 /* Don't send request since VF is inactive. */ 3707 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME; 3708 adev->virt.ops = NULL; 3709 r = -EAGAIN; 3710 goto release_ras_con; 3711 } 3712 dev_err(adev->dev, "amdgpu_device_ip_init failed\n"); 3713 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0); 3714 goto release_ras_con; 3715 } 3716 3717 amdgpu_fence_driver_hw_init(adev); 3718 3719 dev_info(adev->dev, 3720 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n", 3721 adev->gfx.config.max_shader_engines, 3722 adev->gfx.config.max_sh_per_se, 3723 adev->gfx.config.max_cu_per_sh, 3724 adev->gfx.cu_info.number); 3725 3726 adev->accel_working = true; 3727 3728 amdgpu_vm_check_compute_bug(adev); 3729 3730 /* Initialize the buffer migration limit. */ 3731 if (amdgpu_moverate >= 0) 3732 max_MBps = amdgpu_moverate; 3733 else 3734 max_MBps = 8; /* Allow 8 MB/s. */ 3735 /* Get a log2 for easy divisions. */ 3736 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps)); 3737 3738 r = amdgpu_pm_sysfs_init(adev); 3739 if (r) { 3740 adev->pm_sysfs_en = false; 3741 DRM_ERROR("registering pm debugfs failed (%d).\n", r); 3742 } else 3743 adev->pm_sysfs_en = true; 3744 3745 r = amdgpu_ucode_sysfs_init(adev); 3746 if (r) { 3747 adev->ucode_sysfs_en = false; 3748 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r); 3749 } else 3750 adev->ucode_sysfs_en = true; 3751 3752 if ((amdgpu_testing & 1)) { 3753 if (adev->accel_working) 3754 amdgpu_test_moves(adev); 3755 else 3756 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n"); 3757 } 3758 if (amdgpu_benchmarking) { 3759 if (adev->accel_working) 3760 amdgpu_benchmark(adev, amdgpu_benchmarking); 3761 else 3762 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n"); 3763 } 3764 3765 /* 3766 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost. 3767 * Otherwise the mgpu fan boost feature will be skipped due to the 3768 * gpu instance is counted less. 3769 */ 3770 amdgpu_register_gpu_instance(adev); 3771 3772 /* enable clockgating, etc. after ib tests, etc. since some blocks require 3773 * explicit gating rather than handling it automatically. 3774 */ 3775 if (!adev->gmc.xgmi.pending_reset) { 3776 r = amdgpu_device_ip_late_init(adev); 3777 if (r) { 3778 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n"); 3779 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r); 3780 goto release_ras_con; 3781 } 3782 /* must succeed. */ 3783 amdgpu_ras_resume(adev); 3784 queue_delayed_work(system_wq, &adev->delayed_init_work, 3785 msecs_to_jiffies(AMDGPU_RESUME_MS)); 3786 } 3787 3788 if (amdgpu_sriov_vf(adev)) 3789 flush_delayed_work(&adev->delayed_init_work); 3790 3791 r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes); 3792 if (r) 3793 dev_err(adev->dev, "Could not create amdgpu device attr\n"); 3794 3795 if (IS_ENABLED(CONFIG_PERF_EVENTS)) 3796 r = amdgpu_pmu_init(adev); 3797 if (r) 3798 dev_err(adev->dev, "amdgpu_pmu_init failed\n"); 3799 3800 /* Have stored pci confspace at hand for restore in sudden PCI error */ 3801 if (amdgpu_device_cache_pci_state(adev->pdev)) 3802 pci_restore_state(pdev); 3803 3804 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */ 3805 /* this will fail for cards that aren't VGA class devices, just 3806 * ignore it */ 3807 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA) 3808 vga_client_register(adev->pdev, amdgpu_device_vga_set_decode); 3809 3810 if (amdgpu_device_supports_px(ddev)) { 3811 px = true; 3812 vga_switcheroo_register_client(adev->pdev, 3813 &amdgpu_switcheroo_ops, px); 3814 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain); 3815 } 3816 3817 if (adev->gmc.xgmi.pending_reset) 3818 queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work, 3819 msecs_to_jiffies(AMDGPU_RESUME_MS)); 3820 3821 amdgpu_device_check_iommu_direct_map(adev); 3822 3823 return 0; 3824 3825 release_ras_con: 3826 amdgpu_release_ras_context(adev); 3827 3828 failed: 3829 amdgpu_vf_error_trans_all(adev); 3830 3831 return r; 3832 } 3833 3834 static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev) 3835 { 3836 3837 /* Clear all CPU mappings pointing to this device */ 3838 unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1); 3839 3840 /* Unmap all mapped bars - Doorbell, registers and VRAM */ 3841 amdgpu_device_doorbell_fini(adev); 3842 3843 iounmap(adev->rmmio); 3844 adev->rmmio = NULL; 3845 if (adev->mman.aper_base_kaddr) 3846 iounmap(adev->mman.aper_base_kaddr); 3847 adev->mman.aper_base_kaddr = NULL; 3848 3849 /* Memory manager related */ 3850 if (!adev->gmc.xgmi.connected_to_cpu) { 3851 arch_phys_wc_del(adev->gmc.vram_mtrr); 3852 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size); 3853 } 3854 } 3855 3856 /** 3857 * amdgpu_device_fini_hw - tear down the driver 3858 * 3859 * @adev: amdgpu_device pointer 3860 * 3861 * Tear down the driver info (all asics). 3862 * Called at driver shutdown. 3863 */ 3864 void amdgpu_device_fini_hw(struct amdgpu_device *adev) 3865 { 3866 dev_info(adev->dev, "amdgpu: finishing device.\n"); 3867 flush_delayed_work(&adev->delayed_init_work); 3868 if (adev->mman.initialized) { 3869 flush_delayed_work(&adev->mman.bdev.wq); 3870 ttm_bo_lock_delayed_workqueue(&adev->mman.bdev); 3871 } 3872 adev->shutdown = true; 3873 3874 /* make sure IB test finished before entering exclusive mode 3875 * to avoid preemption on IB test 3876 * */ 3877 if (amdgpu_sriov_vf(adev)) { 3878 amdgpu_virt_request_full_gpu(adev, false); 3879 amdgpu_virt_fini_data_exchange(adev); 3880 } 3881 3882 /* disable all interrupts */ 3883 amdgpu_irq_disable_all(adev); 3884 if (adev->mode_info.mode_config_initialized){ 3885 if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev))) 3886 drm_helper_force_disable_all(adev_to_drm(adev)); 3887 else 3888 drm_atomic_helper_shutdown(adev_to_drm(adev)); 3889 } 3890 amdgpu_fence_driver_hw_fini(adev); 3891 3892 if (adev->pm_sysfs_en) 3893 amdgpu_pm_sysfs_fini(adev); 3894 if (adev->ucode_sysfs_en) 3895 amdgpu_ucode_sysfs_fini(adev); 3896 sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes); 3897 3898 /* disable ras feature must before hw fini */ 3899 amdgpu_ras_pre_fini(adev); 3900 3901 amdgpu_device_ip_fini_early(adev); 3902 3903 amdgpu_irq_fini_hw(adev); 3904 3905 if (adev->mman.initialized) 3906 ttm_device_clear_dma_mappings(&adev->mman.bdev); 3907 3908 amdgpu_gart_dummy_page_fini(adev); 3909 3910 if (drm_dev_is_unplugged(adev_to_drm(adev))) 3911 amdgpu_device_unmap_mmio(adev); 3912 3913 } 3914 3915 void amdgpu_device_fini_sw(struct amdgpu_device *adev) 3916 { 3917 int idx; 3918 3919 amdgpu_fence_driver_sw_fini(adev); 3920 amdgpu_device_ip_fini(adev); 3921 release_firmware(adev->firmware.gpu_info_fw); 3922 adev->firmware.gpu_info_fw = NULL; 3923 adev->accel_working = false; 3924 3925 amdgpu_reset_fini(adev); 3926 3927 /* free i2c buses */ 3928 if (!amdgpu_device_has_dc_support(adev)) 3929 amdgpu_i2c_fini(adev); 3930 3931 if (amdgpu_emu_mode != 1) 3932 amdgpu_atombios_fini(adev); 3933 3934 kfree(adev->bios); 3935 adev->bios = NULL; 3936 if (amdgpu_device_supports_px(adev_to_drm(adev))) { 3937 vga_switcheroo_unregister_client(adev->pdev); 3938 vga_switcheroo_fini_domain_pm_ops(adev->dev); 3939 } 3940 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA) 3941 vga_client_unregister(adev->pdev); 3942 3943 if (drm_dev_enter(adev_to_drm(adev), &idx)) { 3944 3945 iounmap(adev->rmmio); 3946 adev->rmmio = NULL; 3947 amdgpu_device_doorbell_fini(adev); 3948 drm_dev_exit(idx); 3949 } 3950 3951 if (IS_ENABLED(CONFIG_PERF_EVENTS)) 3952 amdgpu_pmu_fini(adev); 3953 if (adev->mman.discovery_bin) 3954 amdgpu_discovery_fini(adev); 3955 3956 kfree(adev->pci_state); 3957 3958 } 3959 3960 /** 3961 * amdgpu_device_evict_resources - evict device resources 3962 * @adev: amdgpu device object 3963 * 3964 * Evicts all ttm device resources(vram BOs, gart table) from the lru list 3965 * of the vram memory type. Mainly used for evicting device resources 3966 * at suspend time. 3967 * 3968 */ 3969 static void amdgpu_device_evict_resources(struct amdgpu_device *adev) 3970 { 3971 /* No need to evict vram on APUs for suspend to ram or s2idle */ 3972 if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU)) 3973 return; 3974 3975 if (amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM)) 3976 DRM_WARN("evicting device resources failed\n"); 3977 3978 } 3979 3980 /* 3981 * Suspend & resume. 3982 */ 3983 /** 3984 * amdgpu_device_suspend - initiate device suspend 3985 * 3986 * @dev: drm dev pointer 3987 * @fbcon : notify the fbdev of suspend 3988 * 3989 * Puts the hw in the suspend state (all asics). 3990 * Returns 0 for success or an error on failure. 3991 * Called at driver suspend. 3992 */ 3993 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon) 3994 { 3995 struct amdgpu_device *adev = drm_to_adev(dev); 3996 3997 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 3998 return 0; 3999 4000 adev->in_suspend = true; 4001 4002 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3)) 4003 DRM_WARN("smart shift update failed\n"); 4004 4005 drm_kms_helper_poll_disable(dev); 4006 4007 if (fbcon) 4008 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true); 4009 4010 cancel_delayed_work_sync(&adev->delayed_init_work); 4011 4012 amdgpu_ras_suspend(adev); 4013 4014 amdgpu_device_ip_suspend_phase1(adev); 4015 4016 if (!adev->in_s0ix) 4017 amdgpu_amdkfd_suspend(adev, adev->in_runpm); 4018 4019 amdgpu_device_evict_resources(adev); 4020 4021 amdgpu_fence_driver_hw_fini(adev); 4022 4023 amdgpu_device_ip_suspend_phase2(adev); 4024 4025 return 0; 4026 } 4027 4028 /** 4029 * amdgpu_device_resume - initiate device resume 4030 * 4031 * @dev: drm dev pointer 4032 * @fbcon : notify the fbdev of resume 4033 * 4034 * Bring the hw back to operating state (all asics). 4035 * Returns 0 for success or an error on failure. 4036 * Called at driver resume. 4037 */ 4038 int amdgpu_device_resume(struct drm_device *dev, bool fbcon) 4039 { 4040 struct amdgpu_device *adev = drm_to_adev(dev); 4041 int r = 0; 4042 4043 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 4044 return 0; 4045 4046 if (adev->in_s0ix) 4047 amdgpu_gfx_state_change_set(adev, sGpuChangeState_D0Entry); 4048 4049 /* post card */ 4050 if (amdgpu_device_need_post(adev)) { 4051 r = amdgpu_device_asic_init(adev); 4052 if (r) 4053 dev_err(adev->dev, "amdgpu asic init failed\n"); 4054 } 4055 4056 r = amdgpu_device_ip_resume(adev); 4057 if (r) { 4058 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r); 4059 return r; 4060 } 4061 amdgpu_fence_driver_hw_init(adev); 4062 4063 r = amdgpu_device_ip_late_init(adev); 4064 if (r) 4065 return r; 4066 4067 queue_delayed_work(system_wq, &adev->delayed_init_work, 4068 msecs_to_jiffies(AMDGPU_RESUME_MS)); 4069 4070 if (!adev->in_s0ix) { 4071 r = amdgpu_amdkfd_resume(adev, adev->in_runpm); 4072 if (r) 4073 return r; 4074 } 4075 4076 /* Make sure IB tests flushed */ 4077 flush_delayed_work(&adev->delayed_init_work); 4078 4079 if (fbcon) 4080 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false); 4081 4082 drm_kms_helper_poll_enable(dev); 4083 4084 amdgpu_ras_resume(adev); 4085 4086 /* 4087 * Most of the connector probing functions try to acquire runtime pm 4088 * refs to ensure that the GPU is powered on when connector polling is 4089 * performed. Since we're calling this from a runtime PM callback, 4090 * trying to acquire rpm refs will cause us to deadlock. 4091 * 4092 * Since we're guaranteed to be holding the rpm lock, it's safe to 4093 * temporarily disable the rpm helpers so this doesn't deadlock us. 4094 */ 4095 #ifdef CONFIG_PM 4096 dev->dev->power.disable_depth++; 4097 #endif 4098 if (!amdgpu_device_has_dc_support(adev)) 4099 drm_helper_hpd_irq_event(dev); 4100 else 4101 drm_kms_helper_hotplug_event(dev); 4102 #ifdef CONFIG_PM 4103 dev->dev->power.disable_depth--; 4104 #endif 4105 adev->in_suspend = false; 4106 4107 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0)) 4108 DRM_WARN("smart shift update failed\n"); 4109 4110 return 0; 4111 } 4112 4113 /** 4114 * amdgpu_device_ip_check_soft_reset - did soft reset succeed 4115 * 4116 * @adev: amdgpu_device pointer 4117 * 4118 * The list of all the hardware IPs that make up the asic is walked and 4119 * the check_soft_reset callbacks are run. check_soft_reset determines 4120 * if the asic is still hung or not. 4121 * Returns true if any of the IPs are still in a hung state, false if not. 4122 */ 4123 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev) 4124 { 4125 int i; 4126 bool asic_hang = false; 4127 4128 if (amdgpu_sriov_vf(adev)) 4129 return true; 4130 4131 if (amdgpu_asic_need_full_reset(adev)) 4132 return true; 4133 4134 for (i = 0; i < adev->num_ip_blocks; i++) { 4135 if (!adev->ip_blocks[i].status.valid) 4136 continue; 4137 if (adev->ip_blocks[i].version->funcs->check_soft_reset) 4138 adev->ip_blocks[i].status.hang = 4139 adev->ip_blocks[i].version->funcs->check_soft_reset(adev); 4140 if (adev->ip_blocks[i].status.hang) { 4141 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name); 4142 asic_hang = true; 4143 } 4144 } 4145 return asic_hang; 4146 } 4147 4148 /** 4149 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset 4150 * 4151 * @adev: amdgpu_device pointer 4152 * 4153 * The list of all the hardware IPs that make up the asic is walked and the 4154 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset 4155 * handles any IP specific hardware or software state changes that are 4156 * necessary for a soft reset to succeed. 4157 * Returns 0 on success, negative error code on failure. 4158 */ 4159 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev) 4160 { 4161 int i, r = 0; 4162 4163 for (i = 0; i < adev->num_ip_blocks; i++) { 4164 if (!adev->ip_blocks[i].status.valid) 4165 continue; 4166 if (adev->ip_blocks[i].status.hang && 4167 adev->ip_blocks[i].version->funcs->pre_soft_reset) { 4168 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev); 4169 if (r) 4170 return r; 4171 } 4172 } 4173 4174 return 0; 4175 } 4176 4177 /** 4178 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed 4179 * 4180 * @adev: amdgpu_device pointer 4181 * 4182 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu 4183 * reset is necessary to recover. 4184 * Returns true if a full asic reset is required, false if not. 4185 */ 4186 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev) 4187 { 4188 int i; 4189 4190 if (amdgpu_asic_need_full_reset(adev)) 4191 return true; 4192 4193 for (i = 0; i < adev->num_ip_blocks; i++) { 4194 if (!adev->ip_blocks[i].status.valid) 4195 continue; 4196 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) || 4197 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) || 4198 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) || 4199 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) || 4200 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) { 4201 if (adev->ip_blocks[i].status.hang) { 4202 dev_info(adev->dev, "Some block need full reset!\n"); 4203 return true; 4204 } 4205 } 4206 } 4207 return false; 4208 } 4209 4210 /** 4211 * amdgpu_device_ip_soft_reset - do a soft reset 4212 * 4213 * @adev: amdgpu_device pointer 4214 * 4215 * The list of all the hardware IPs that make up the asic is walked and the 4216 * soft_reset callbacks are run if the block is hung. soft_reset handles any 4217 * IP specific hardware or software state changes that are necessary to soft 4218 * reset the IP. 4219 * Returns 0 on success, negative error code on failure. 4220 */ 4221 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev) 4222 { 4223 int i, r = 0; 4224 4225 for (i = 0; i < adev->num_ip_blocks; i++) { 4226 if (!adev->ip_blocks[i].status.valid) 4227 continue; 4228 if (adev->ip_blocks[i].status.hang && 4229 adev->ip_blocks[i].version->funcs->soft_reset) { 4230 r = adev->ip_blocks[i].version->funcs->soft_reset(adev); 4231 if (r) 4232 return r; 4233 } 4234 } 4235 4236 return 0; 4237 } 4238 4239 /** 4240 * amdgpu_device_ip_post_soft_reset - clean up from soft reset 4241 * 4242 * @adev: amdgpu_device pointer 4243 * 4244 * The list of all the hardware IPs that make up the asic is walked and the 4245 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset 4246 * handles any IP specific hardware or software state changes that are 4247 * necessary after the IP has been soft reset. 4248 * Returns 0 on success, negative error code on failure. 4249 */ 4250 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev) 4251 { 4252 int i, r = 0; 4253 4254 for (i = 0; i < adev->num_ip_blocks; i++) { 4255 if (!adev->ip_blocks[i].status.valid) 4256 continue; 4257 if (adev->ip_blocks[i].status.hang && 4258 adev->ip_blocks[i].version->funcs->post_soft_reset) 4259 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev); 4260 if (r) 4261 return r; 4262 } 4263 4264 return 0; 4265 } 4266 4267 /** 4268 * amdgpu_device_recover_vram - Recover some VRAM contents 4269 * 4270 * @adev: amdgpu_device pointer 4271 * 4272 * Restores the contents of VRAM buffers from the shadows in GTT. Used to 4273 * restore things like GPUVM page tables after a GPU reset where 4274 * the contents of VRAM might be lost. 4275 * 4276 * Returns: 4277 * 0 on success, negative error code on failure. 4278 */ 4279 static int amdgpu_device_recover_vram(struct amdgpu_device *adev) 4280 { 4281 struct dma_fence *fence = NULL, *next = NULL; 4282 struct amdgpu_bo *shadow; 4283 struct amdgpu_bo_vm *vmbo; 4284 long r = 1, tmo; 4285 4286 if (amdgpu_sriov_runtime(adev)) 4287 tmo = msecs_to_jiffies(8000); 4288 else 4289 tmo = msecs_to_jiffies(100); 4290 4291 dev_info(adev->dev, "recover vram bo from shadow start\n"); 4292 mutex_lock(&adev->shadow_list_lock); 4293 list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) { 4294 shadow = &vmbo->bo; 4295 /* No need to recover an evicted BO */ 4296 if (shadow->tbo.resource->mem_type != TTM_PL_TT || 4297 shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET || 4298 shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM) 4299 continue; 4300 4301 r = amdgpu_bo_restore_shadow(shadow, &next); 4302 if (r) 4303 break; 4304 4305 if (fence) { 4306 tmo = dma_fence_wait_timeout(fence, false, tmo); 4307 dma_fence_put(fence); 4308 fence = next; 4309 if (tmo == 0) { 4310 r = -ETIMEDOUT; 4311 break; 4312 } else if (tmo < 0) { 4313 r = tmo; 4314 break; 4315 } 4316 } else { 4317 fence = next; 4318 } 4319 } 4320 mutex_unlock(&adev->shadow_list_lock); 4321 4322 if (fence) 4323 tmo = dma_fence_wait_timeout(fence, false, tmo); 4324 dma_fence_put(fence); 4325 4326 if (r < 0 || tmo <= 0) { 4327 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo); 4328 return -EIO; 4329 } 4330 4331 dev_info(adev->dev, "recover vram bo from shadow done\n"); 4332 return 0; 4333 } 4334 4335 4336 /** 4337 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf 4338 * 4339 * @adev: amdgpu_device pointer 4340 * @from_hypervisor: request from hypervisor 4341 * 4342 * do VF FLR and reinitialize Asic 4343 * return 0 means succeeded otherwise failed 4344 */ 4345 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev, 4346 bool from_hypervisor) 4347 { 4348 int r; 4349 struct amdgpu_hive_info *hive = NULL; 4350 4351 amdgpu_amdkfd_pre_reset(adev); 4352 4353 amdgpu_amdkfd_pre_reset(adev); 4354 4355 if (from_hypervisor) 4356 r = amdgpu_virt_request_full_gpu(adev, true); 4357 else 4358 r = amdgpu_virt_reset_gpu(adev); 4359 if (r) 4360 return r; 4361 4362 /* Resume IP prior to SMC */ 4363 r = amdgpu_device_ip_reinit_early_sriov(adev); 4364 if (r) 4365 goto error; 4366 4367 amdgpu_virt_init_data_exchange(adev); 4368 4369 r = amdgpu_device_fw_loading(adev); 4370 if (r) 4371 return r; 4372 4373 /* now we are okay to resume SMC/CP/SDMA */ 4374 r = amdgpu_device_ip_reinit_late_sriov(adev); 4375 if (r) 4376 goto error; 4377 4378 hive = amdgpu_get_xgmi_hive(adev); 4379 /* Update PSP FW topology after reset */ 4380 if (hive && adev->gmc.xgmi.num_physical_nodes > 1) 4381 r = amdgpu_xgmi_update_topology(hive, adev); 4382 4383 if (hive) 4384 amdgpu_put_xgmi_hive(hive); 4385 4386 if (!r) { 4387 amdgpu_irq_gpu_reset_resume_helper(adev); 4388 r = amdgpu_ib_ring_tests(adev); 4389 amdgpu_amdkfd_post_reset(adev); 4390 } 4391 4392 error: 4393 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) { 4394 amdgpu_inc_vram_lost(adev); 4395 r = amdgpu_device_recover_vram(adev); 4396 } 4397 amdgpu_virt_release_full_gpu(adev, true); 4398 4399 return r; 4400 } 4401 4402 /** 4403 * amdgpu_device_has_job_running - check if there is any job in mirror list 4404 * 4405 * @adev: amdgpu_device pointer 4406 * 4407 * check if there is any job in mirror list 4408 */ 4409 bool amdgpu_device_has_job_running(struct amdgpu_device *adev) 4410 { 4411 int i; 4412 struct drm_sched_job *job; 4413 4414 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4415 struct amdgpu_ring *ring = adev->rings[i]; 4416 4417 if (!ring || !ring->sched.thread) 4418 continue; 4419 4420 spin_lock(&ring->sched.job_list_lock); 4421 job = list_first_entry_or_null(&ring->sched.pending_list, 4422 struct drm_sched_job, list); 4423 spin_unlock(&ring->sched.job_list_lock); 4424 if (job) 4425 return true; 4426 } 4427 return false; 4428 } 4429 4430 /** 4431 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery 4432 * 4433 * @adev: amdgpu_device pointer 4434 * 4435 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover 4436 * a hung GPU. 4437 */ 4438 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev) 4439 { 4440 if (!amdgpu_device_ip_check_soft_reset(adev)) { 4441 dev_info(adev->dev, "Timeout, but no hardware hang detected.\n"); 4442 return false; 4443 } 4444 4445 if (amdgpu_gpu_recovery == 0) 4446 goto disabled; 4447 4448 if (amdgpu_sriov_vf(adev)) 4449 return true; 4450 4451 if (amdgpu_gpu_recovery == -1) { 4452 switch (adev->asic_type) { 4453 case CHIP_BONAIRE: 4454 case CHIP_HAWAII: 4455 case CHIP_TOPAZ: 4456 case CHIP_TONGA: 4457 case CHIP_FIJI: 4458 case CHIP_POLARIS10: 4459 case CHIP_POLARIS11: 4460 case CHIP_POLARIS12: 4461 case CHIP_VEGAM: 4462 case CHIP_VEGA20: 4463 case CHIP_VEGA10: 4464 case CHIP_VEGA12: 4465 case CHIP_RAVEN: 4466 case CHIP_ARCTURUS: 4467 case CHIP_RENOIR: 4468 case CHIP_NAVI10: 4469 case CHIP_NAVI14: 4470 case CHIP_NAVI12: 4471 case CHIP_SIENNA_CICHLID: 4472 case CHIP_NAVY_FLOUNDER: 4473 case CHIP_DIMGREY_CAVEFISH: 4474 case CHIP_BEIGE_GOBY: 4475 case CHIP_VANGOGH: 4476 case CHIP_ALDEBARAN: 4477 break; 4478 default: 4479 goto disabled; 4480 } 4481 } 4482 4483 return true; 4484 4485 disabled: 4486 dev_info(adev->dev, "GPU recovery disabled.\n"); 4487 return false; 4488 } 4489 4490 int amdgpu_device_mode1_reset(struct amdgpu_device *adev) 4491 { 4492 u32 i; 4493 int ret = 0; 4494 4495 amdgpu_atombios_scratch_regs_engine_hung(adev, true); 4496 4497 dev_info(adev->dev, "GPU mode1 reset\n"); 4498 4499 /* disable BM */ 4500 pci_clear_master(adev->pdev); 4501 4502 amdgpu_device_cache_pci_state(adev->pdev); 4503 4504 if (amdgpu_dpm_is_mode1_reset_supported(adev)) { 4505 dev_info(adev->dev, "GPU smu mode1 reset\n"); 4506 ret = amdgpu_dpm_mode1_reset(adev); 4507 } else { 4508 dev_info(adev->dev, "GPU psp mode1 reset\n"); 4509 ret = psp_gpu_reset(adev); 4510 } 4511 4512 if (ret) 4513 dev_err(adev->dev, "GPU mode1 reset failed\n"); 4514 4515 amdgpu_device_load_pci_state(adev->pdev); 4516 4517 /* wait for asic to come out of reset */ 4518 for (i = 0; i < adev->usec_timeout; i++) { 4519 u32 memsize = adev->nbio.funcs->get_memsize(adev); 4520 4521 if (memsize != 0xffffffff) 4522 break; 4523 udelay(1); 4524 } 4525 4526 amdgpu_atombios_scratch_regs_engine_hung(adev, false); 4527 return ret; 4528 } 4529 4530 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev, 4531 struct amdgpu_reset_context *reset_context) 4532 { 4533 int i, r = 0; 4534 struct amdgpu_job *job = NULL; 4535 bool need_full_reset = 4536 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags); 4537 4538 if (reset_context->reset_req_dev == adev) 4539 job = reset_context->job; 4540 4541 if (amdgpu_sriov_vf(adev)) { 4542 /* stop the data exchange thread */ 4543 amdgpu_virt_fini_data_exchange(adev); 4544 } 4545 4546 /* block all schedulers and reset given job's ring */ 4547 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4548 struct amdgpu_ring *ring = adev->rings[i]; 4549 4550 if (!ring || !ring->sched.thread) 4551 continue; 4552 4553 /*clear job fence from fence drv to avoid force_completion 4554 *leave NULL and vm flush fence in fence drv */ 4555 amdgpu_fence_driver_clear_job_fences(ring); 4556 4557 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */ 4558 amdgpu_fence_driver_force_completion(ring); 4559 } 4560 4561 if (job && job->vm) 4562 drm_sched_increase_karma(&job->base); 4563 4564 r = amdgpu_reset_prepare_hwcontext(adev, reset_context); 4565 /* If reset handler not implemented, continue; otherwise return */ 4566 if (r == -ENOSYS) 4567 r = 0; 4568 else 4569 return r; 4570 4571 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */ 4572 if (!amdgpu_sriov_vf(adev)) { 4573 4574 if (!need_full_reset) 4575 need_full_reset = amdgpu_device_ip_need_full_reset(adev); 4576 4577 if (!need_full_reset) { 4578 amdgpu_device_ip_pre_soft_reset(adev); 4579 r = amdgpu_device_ip_soft_reset(adev); 4580 amdgpu_device_ip_post_soft_reset(adev); 4581 if (r || amdgpu_device_ip_check_soft_reset(adev)) { 4582 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n"); 4583 need_full_reset = true; 4584 } 4585 } 4586 4587 if (need_full_reset) 4588 r = amdgpu_device_ip_suspend(adev); 4589 if (need_full_reset) 4590 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags); 4591 else 4592 clear_bit(AMDGPU_NEED_FULL_RESET, 4593 &reset_context->flags); 4594 } 4595 4596 return r; 4597 } 4598 4599 int amdgpu_do_asic_reset(struct list_head *device_list_handle, 4600 struct amdgpu_reset_context *reset_context) 4601 { 4602 struct amdgpu_device *tmp_adev = NULL; 4603 bool need_full_reset, skip_hw_reset, vram_lost = false; 4604 int r = 0; 4605 4606 /* Try reset handler method first */ 4607 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device, 4608 reset_list); 4609 r = amdgpu_reset_perform_reset(tmp_adev, reset_context); 4610 /* If reset handler not implemented, continue; otherwise return */ 4611 if (r == -ENOSYS) 4612 r = 0; 4613 else 4614 return r; 4615 4616 /* Reset handler not implemented, use the default method */ 4617 need_full_reset = 4618 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags); 4619 skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags); 4620 4621 /* 4622 * ASIC reset has to be done on all XGMI hive nodes ASAP 4623 * to allow proper links negotiation in FW (within 1 sec) 4624 */ 4625 if (!skip_hw_reset && need_full_reset) { 4626 list_for_each_entry(tmp_adev, device_list_handle, reset_list) { 4627 /* For XGMI run all resets in parallel to speed up the process */ 4628 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) { 4629 tmp_adev->gmc.xgmi.pending_reset = false; 4630 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work)) 4631 r = -EALREADY; 4632 } else 4633 r = amdgpu_asic_reset(tmp_adev); 4634 4635 if (r) { 4636 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s", 4637 r, adev_to_drm(tmp_adev)->unique); 4638 break; 4639 } 4640 } 4641 4642 /* For XGMI wait for all resets to complete before proceed */ 4643 if (!r) { 4644 list_for_each_entry(tmp_adev, device_list_handle, reset_list) { 4645 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) { 4646 flush_work(&tmp_adev->xgmi_reset_work); 4647 r = tmp_adev->asic_reset_res; 4648 if (r) 4649 break; 4650 } 4651 } 4652 } 4653 } 4654 4655 if (!r && amdgpu_ras_intr_triggered()) { 4656 list_for_each_entry(tmp_adev, device_list_handle, reset_list) { 4657 if (tmp_adev->mmhub.ras_funcs && 4658 tmp_adev->mmhub.ras_funcs->reset_ras_error_count) 4659 tmp_adev->mmhub.ras_funcs->reset_ras_error_count(tmp_adev); 4660 } 4661 4662 amdgpu_ras_intr_cleared(); 4663 } 4664 4665 list_for_each_entry(tmp_adev, device_list_handle, reset_list) { 4666 if (need_full_reset) { 4667 /* post card */ 4668 r = amdgpu_device_asic_init(tmp_adev); 4669 if (r) { 4670 dev_warn(tmp_adev->dev, "asic atom init failed!"); 4671 } else { 4672 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n"); 4673 r = amdgpu_amdkfd_resume_iommu(tmp_adev); 4674 if (r) 4675 goto out; 4676 4677 r = amdgpu_device_ip_resume_phase1(tmp_adev); 4678 if (r) 4679 goto out; 4680 4681 vram_lost = amdgpu_device_check_vram_lost(tmp_adev); 4682 if (vram_lost) { 4683 DRM_INFO("VRAM is lost due to GPU reset!\n"); 4684 amdgpu_inc_vram_lost(tmp_adev); 4685 } 4686 4687 r = amdgpu_device_fw_loading(tmp_adev); 4688 if (r) 4689 return r; 4690 4691 r = amdgpu_device_ip_resume_phase2(tmp_adev); 4692 if (r) 4693 goto out; 4694 4695 if (vram_lost) 4696 amdgpu_device_fill_reset_magic(tmp_adev); 4697 4698 /* 4699 * Add this ASIC as tracked as reset was already 4700 * complete successfully. 4701 */ 4702 amdgpu_register_gpu_instance(tmp_adev); 4703 4704 if (!reset_context->hive && 4705 tmp_adev->gmc.xgmi.num_physical_nodes > 1) 4706 amdgpu_xgmi_add_device(tmp_adev); 4707 4708 r = amdgpu_device_ip_late_init(tmp_adev); 4709 if (r) 4710 goto out; 4711 4712 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false); 4713 4714 /* 4715 * The GPU enters bad state once faulty pages 4716 * by ECC has reached the threshold, and ras 4717 * recovery is scheduled next. So add one check 4718 * here to break recovery if it indeed exceeds 4719 * bad page threshold, and remind user to 4720 * retire this GPU or setting one bigger 4721 * bad_page_threshold value to fix this once 4722 * probing driver again. 4723 */ 4724 if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) { 4725 /* must succeed. */ 4726 amdgpu_ras_resume(tmp_adev); 4727 } else { 4728 r = -EINVAL; 4729 goto out; 4730 } 4731 4732 /* Update PSP FW topology after reset */ 4733 if (reset_context->hive && 4734 tmp_adev->gmc.xgmi.num_physical_nodes > 1) 4735 r = amdgpu_xgmi_update_topology( 4736 reset_context->hive, tmp_adev); 4737 } 4738 } 4739 4740 out: 4741 if (!r) { 4742 amdgpu_irq_gpu_reset_resume_helper(tmp_adev); 4743 r = amdgpu_ib_ring_tests(tmp_adev); 4744 if (r) { 4745 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r); 4746 need_full_reset = true; 4747 r = -EAGAIN; 4748 goto end; 4749 } 4750 } 4751 4752 if (!r) 4753 r = amdgpu_device_recover_vram(tmp_adev); 4754 else 4755 tmp_adev->asic_reset_res = r; 4756 } 4757 4758 end: 4759 if (need_full_reset) 4760 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags); 4761 else 4762 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags); 4763 return r; 4764 } 4765 4766 static bool amdgpu_device_lock_adev(struct amdgpu_device *adev, 4767 struct amdgpu_hive_info *hive) 4768 { 4769 if (atomic_cmpxchg(&adev->in_gpu_reset, 0, 1) != 0) 4770 return false; 4771 4772 if (hive) { 4773 down_write_nest_lock(&adev->reset_sem, &hive->hive_lock); 4774 } else { 4775 down_write(&adev->reset_sem); 4776 } 4777 4778 switch (amdgpu_asic_reset_method(adev)) { 4779 case AMD_RESET_METHOD_MODE1: 4780 adev->mp1_state = PP_MP1_STATE_SHUTDOWN; 4781 break; 4782 case AMD_RESET_METHOD_MODE2: 4783 adev->mp1_state = PP_MP1_STATE_RESET; 4784 break; 4785 default: 4786 adev->mp1_state = PP_MP1_STATE_NONE; 4787 break; 4788 } 4789 4790 return true; 4791 } 4792 4793 static void amdgpu_device_unlock_adev(struct amdgpu_device *adev) 4794 { 4795 amdgpu_vf_error_trans_all(adev); 4796 adev->mp1_state = PP_MP1_STATE_NONE; 4797 atomic_set(&adev->in_gpu_reset, 0); 4798 up_write(&adev->reset_sem); 4799 } 4800 4801 /* 4802 * to lockup a list of amdgpu devices in a hive safely, if not a hive 4803 * with multiple nodes, it will be similar as amdgpu_device_lock_adev. 4804 * 4805 * unlock won't require roll back. 4806 */ 4807 static int amdgpu_device_lock_hive_adev(struct amdgpu_device *adev, struct amdgpu_hive_info *hive) 4808 { 4809 struct amdgpu_device *tmp_adev = NULL; 4810 4811 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) { 4812 if (!hive) { 4813 dev_err(adev->dev, "Hive is NULL while device has multiple xgmi nodes"); 4814 return -ENODEV; 4815 } 4816 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) { 4817 if (!amdgpu_device_lock_adev(tmp_adev, hive)) 4818 goto roll_back; 4819 } 4820 } else if (!amdgpu_device_lock_adev(adev, hive)) 4821 return -EAGAIN; 4822 4823 return 0; 4824 roll_back: 4825 if (!list_is_first(&tmp_adev->gmc.xgmi.head, &hive->device_list)) { 4826 /* 4827 * if the lockup iteration break in the middle of a hive, 4828 * it may means there may has a race issue, 4829 * or a hive device locked up independently. 4830 * we may be in trouble and may not, so will try to roll back 4831 * the lock and give out a warnning. 4832 */ 4833 dev_warn(tmp_adev->dev, "Hive lock iteration broke in the middle. Rolling back to unlock"); 4834 list_for_each_entry_continue_reverse(tmp_adev, &hive->device_list, gmc.xgmi.head) { 4835 amdgpu_device_unlock_adev(tmp_adev); 4836 } 4837 } 4838 return -EAGAIN; 4839 } 4840 4841 static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev) 4842 { 4843 struct pci_dev *p = NULL; 4844 4845 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus), 4846 adev->pdev->bus->number, 1); 4847 if (p) { 4848 pm_runtime_enable(&(p->dev)); 4849 pm_runtime_resume(&(p->dev)); 4850 } 4851 } 4852 4853 static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev) 4854 { 4855 enum amd_reset_method reset_method; 4856 struct pci_dev *p = NULL; 4857 u64 expires; 4858 4859 /* 4860 * For now, only BACO and mode1 reset are confirmed 4861 * to suffer the audio issue without proper suspended. 4862 */ 4863 reset_method = amdgpu_asic_reset_method(adev); 4864 if ((reset_method != AMD_RESET_METHOD_BACO) && 4865 (reset_method != AMD_RESET_METHOD_MODE1)) 4866 return -EINVAL; 4867 4868 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus), 4869 adev->pdev->bus->number, 1); 4870 if (!p) 4871 return -ENODEV; 4872 4873 expires = pm_runtime_autosuspend_expiration(&(p->dev)); 4874 if (!expires) 4875 /* 4876 * If we cannot get the audio device autosuspend delay, 4877 * a fixed 4S interval will be used. Considering 3S is 4878 * the audio controller default autosuspend delay setting. 4879 * 4S used here is guaranteed to cover that. 4880 */ 4881 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL; 4882 4883 while (!pm_runtime_status_suspended(&(p->dev))) { 4884 if (!pm_runtime_suspend(&(p->dev))) 4885 break; 4886 4887 if (expires < ktime_get_mono_fast_ns()) { 4888 dev_warn(adev->dev, "failed to suspend display audio\n"); 4889 /* TODO: abort the succeeding gpu reset? */ 4890 return -ETIMEDOUT; 4891 } 4892 } 4893 4894 pm_runtime_disable(&(p->dev)); 4895 4896 return 0; 4897 } 4898 4899 static void amdgpu_device_recheck_guilty_jobs( 4900 struct amdgpu_device *adev, struct list_head *device_list_handle, 4901 struct amdgpu_reset_context *reset_context) 4902 { 4903 int i, r = 0; 4904 4905 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 4906 struct amdgpu_ring *ring = adev->rings[i]; 4907 int ret = 0; 4908 struct drm_sched_job *s_job; 4909 4910 if (!ring || !ring->sched.thread) 4911 continue; 4912 4913 s_job = list_first_entry_or_null(&ring->sched.pending_list, 4914 struct drm_sched_job, list); 4915 if (s_job == NULL) 4916 continue; 4917 4918 /* clear job's guilty and depend the folowing step to decide the real one */ 4919 drm_sched_reset_karma(s_job); 4920 /* for the real bad job, it will be resubmitted twice, adding a dma_fence_get 4921 * to make sure fence is balanced */ 4922 dma_fence_get(s_job->s_fence->parent); 4923 drm_sched_resubmit_jobs_ext(&ring->sched, 1); 4924 4925 ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout); 4926 if (ret == 0) { /* timeout */ 4927 DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n", 4928 ring->sched.name, s_job->id); 4929 4930 /* set guilty */ 4931 drm_sched_increase_karma(s_job); 4932 retry: 4933 /* do hw reset */ 4934 if (amdgpu_sriov_vf(adev)) { 4935 amdgpu_virt_fini_data_exchange(adev); 4936 r = amdgpu_device_reset_sriov(adev, false); 4937 if (r) 4938 adev->asic_reset_res = r; 4939 } else { 4940 clear_bit(AMDGPU_SKIP_HW_RESET, 4941 &reset_context->flags); 4942 r = amdgpu_do_asic_reset(device_list_handle, 4943 reset_context); 4944 if (r && r == -EAGAIN) 4945 goto retry; 4946 } 4947 4948 /* 4949 * add reset counter so that the following 4950 * resubmitted job could flush vmid 4951 */ 4952 atomic_inc(&adev->gpu_reset_counter); 4953 continue; 4954 } 4955 4956 /* got the hw fence, signal finished fence */ 4957 atomic_dec(ring->sched.score); 4958 dma_fence_put(s_job->s_fence->parent); 4959 dma_fence_get(&s_job->s_fence->finished); 4960 dma_fence_signal(&s_job->s_fence->finished); 4961 dma_fence_put(&s_job->s_fence->finished); 4962 4963 /* remove node from list and free the job */ 4964 spin_lock(&ring->sched.job_list_lock); 4965 list_del_init(&s_job->list); 4966 spin_unlock(&ring->sched.job_list_lock); 4967 ring->sched.ops->free_job(s_job); 4968 } 4969 } 4970 4971 /** 4972 * amdgpu_device_gpu_recover - reset the asic and recover scheduler 4973 * 4974 * @adev: amdgpu_device pointer 4975 * @job: which job trigger hang 4976 * 4977 * Attempt to reset the GPU if it has hung (all asics). 4978 * Attempt to do soft-reset or full-reset and reinitialize Asic 4979 * Returns 0 for success or an error on failure. 4980 */ 4981 4982 int amdgpu_device_gpu_recover(struct amdgpu_device *adev, 4983 struct amdgpu_job *job) 4984 { 4985 struct list_head device_list, *device_list_handle = NULL; 4986 bool job_signaled = false; 4987 struct amdgpu_hive_info *hive = NULL; 4988 struct amdgpu_device *tmp_adev = NULL; 4989 int i, r = 0; 4990 bool need_emergency_restart = false; 4991 bool audio_suspended = false; 4992 int tmp_vram_lost_counter; 4993 struct amdgpu_reset_context reset_context; 4994 4995 memset(&reset_context, 0, sizeof(reset_context)); 4996 4997 /* 4998 * Special case: RAS triggered and full reset isn't supported 4999 */ 5000 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev); 5001 5002 /* 5003 * Flush RAM to disk so that after reboot 5004 * the user can read log and see why the system rebooted. 5005 */ 5006 if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) { 5007 DRM_WARN("Emergency reboot."); 5008 5009 ksys_sync_helper(); 5010 emergency_restart(); 5011 } 5012 5013 dev_info(adev->dev, "GPU %s begin!\n", 5014 need_emergency_restart ? "jobs stop":"reset"); 5015 5016 /* 5017 * Here we trylock to avoid chain of resets executing from 5018 * either trigger by jobs on different adevs in XGMI hive or jobs on 5019 * different schedulers for same device while this TO handler is running. 5020 * We always reset all schedulers for device and all devices for XGMI 5021 * hive so that should take care of them too. 5022 */ 5023 if (!amdgpu_sriov_vf(adev)) 5024 hive = amdgpu_get_xgmi_hive(adev); 5025 if (hive) { 5026 if (atomic_cmpxchg(&hive->in_reset, 0, 1) != 0) { 5027 DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress", 5028 job ? job->base.id : -1, hive->hive_id); 5029 amdgpu_put_xgmi_hive(hive); 5030 if (job && job->vm) 5031 drm_sched_increase_karma(&job->base); 5032 return 0; 5033 } 5034 mutex_lock(&hive->hive_lock); 5035 } 5036 5037 reset_context.method = AMD_RESET_METHOD_NONE; 5038 reset_context.reset_req_dev = adev; 5039 reset_context.job = job; 5040 reset_context.hive = hive; 5041 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 5042 5043 /* 5044 * lock the device before we try to operate the linked list 5045 * if didn't get the device lock, don't touch the linked list since 5046 * others may iterating it. 5047 */ 5048 r = amdgpu_device_lock_hive_adev(adev, hive); 5049 if (r) { 5050 dev_info(adev->dev, "Bailing on TDR for s_job:%llx, as another already in progress", 5051 job ? job->base.id : -1); 5052 5053 /* even we skipped this reset, still need to set the job to guilty */ 5054 if (job && job->vm) 5055 drm_sched_increase_karma(&job->base); 5056 goto skip_recovery; 5057 } 5058 5059 /* 5060 * Build list of devices to reset. 5061 * In case we are in XGMI hive mode, resort the device list 5062 * to put adev in the 1st position. 5063 */ 5064 INIT_LIST_HEAD(&device_list); 5065 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) { 5066 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) 5067 list_add_tail(&tmp_adev->reset_list, &device_list); 5068 if (!list_is_first(&adev->reset_list, &device_list)) 5069 list_rotate_to_front(&adev->reset_list, &device_list); 5070 device_list_handle = &device_list; 5071 } else { 5072 list_add_tail(&adev->reset_list, &device_list); 5073 device_list_handle = &device_list; 5074 } 5075 5076 /* block all schedulers and reset given job's ring */ 5077 list_for_each_entry(tmp_adev, device_list_handle, reset_list) { 5078 /* 5079 * Try to put the audio codec into suspend state 5080 * before gpu reset started. 5081 * 5082 * Due to the power domain of the graphics device 5083 * is shared with AZ power domain. Without this, 5084 * we may change the audio hardware from behind 5085 * the audio driver's back. That will trigger 5086 * some audio codec errors. 5087 */ 5088 if (!amdgpu_device_suspend_display_audio(tmp_adev)) 5089 audio_suspended = true; 5090 5091 amdgpu_ras_set_error_query_ready(tmp_adev, false); 5092 5093 cancel_delayed_work_sync(&tmp_adev->delayed_init_work); 5094 5095 if (!amdgpu_sriov_vf(tmp_adev)) 5096 amdgpu_amdkfd_pre_reset(tmp_adev); 5097 5098 /* 5099 * Mark these ASICs to be reseted as untracked first 5100 * And add them back after reset completed 5101 */ 5102 amdgpu_unregister_gpu_instance(tmp_adev); 5103 5104 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true); 5105 5106 /* disable ras on ALL IPs */ 5107 if (!need_emergency_restart && 5108 amdgpu_device_ip_need_full_reset(tmp_adev)) 5109 amdgpu_ras_suspend(tmp_adev); 5110 5111 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 5112 struct amdgpu_ring *ring = tmp_adev->rings[i]; 5113 5114 if (!ring || !ring->sched.thread) 5115 continue; 5116 5117 drm_sched_stop(&ring->sched, job ? &job->base : NULL); 5118 5119 if (need_emergency_restart) 5120 amdgpu_job_stop_all_jobs_on_sched(&ring->sched); 5121 } 5122 atomic_inc(&tmp_adev->gpu_reset_counter); 5123 } 5124 5125 if (need_emergency_restart) 5126 goto skip_sched_resume; 5127 5128 /* 5129 * Must check guilty signal here since after this point all old 5130 * HW fences are force signaled. 5131 * 5132 * job->base holds a reference to parent fence 5133 */ 5134 if (job && job->base.s_fence->parent && 5135 dma_fence_is_signaled(job->base.s_fence->parent)) { 5136 job_signaled = true; 5137 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset"); 5138 goto skip_hw_reset; 5139 } 5140 5141 retry: /* Rest of adevs pre asic reset from XGMI hive. */ 5142 list_for_each_entry(tmp_adev, device_list_handle, reset_list) { 5143 r = amdgpu_device_pre_asic_reset(tmp_adev, &reset_context); 5144 /*TODO Should we stop ?*/ 5145 if (r) { 5146 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ", 5147 r, adev_to_drm(tmp_adev)->unique); 5148 tmp_adev->asic_reset_res = r; 5149 } 5150 } 5151 5152 tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter)); 5153 /* Actual ASIC resets if needed.*/ 5154 /* Host driver will handle XGMI hive reset for SRIOV */ 5155 if (amdgpu_sriov_vf(adev)) { 5156 r = amdgpu_device_reset_sriov(adev, job ? false : true); 5157 if (r) 5158 adev->asic_reset_res = r; 5159 } else { 5160 r = amdgpu_do_asic_reset(device_list_handle, &reset_context); 5161 if (r && r == -EAGAIN) 5162 goto retry; 5163 } 5164 5165 skip_hw_reset: 5166 5167 /* Post ASIC reset for all devs .*/ 5168 list_for_each_entry(tmp_adev, device_list_handle, reset_list) { 5169 5170 /* 5171 * Sometimes a later bad compute job can block a good gfx job as gfx 5172 * and compute ring share internal GC HW mutually. We add an additional 5173 * guilty jobs recheck step to find the real guilty job, it synchronously 5174 * submits and pends for the first job being signaled. If it gets timeout, 5175 * we identify it as a real guilty job. 5176 */ 5177 if (amdgpu_gpu_recovery == 2 && 5178 !(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter))) 5179 amdgpu_device_recheck_guilty_jobs( 5180 tmp_adev, device_list_handle, &reset_context); 5181 5182 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 5183 struct amdgpu_ring *ring = tmp_adev->rings[i]; 5184 5185 if (!ring || !ring->sched.thread) 5186 continue; 5187 5188 /* No point to resubmit jobs if we didn't HW reset*/ 5189 if (!tmp_adev->asic_reset_res && !job_signaled) 5190 drm_sched_resubmit_jobs(&ring->sched); 5191 5192 drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res); 5193 } 5194 5195 if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled) { 5196 drm_helper_resume_force_mode(adev_to_drm(tmp_adev)); 5197 } 5198 5199 tmp_adev->asic_reset_res = 0; 5200 5201 if (r) { 5202 /* bad news, how to tell it to userspace ? */ 5203 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter)); 5204 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r); 5205 } else { 5206 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter)); 5207 if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0)) 5208 DRM_WARN("smart shift update failed\n"); 5209 } 5210 } 5211 5212 skip_sched_resume: 5213 list_for_each_entry(tmp_adev, device_list_handle, reset_list) { 5214 /* unlock kfd: SRIOV would do it separately */ 5215 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev)) 5216 amdgpu_amdkfd_post_reset(tmp_adev); 5217 5218 /* kfd_post_reset will do nothing if kfd device is not initialized, 5219 * need to bring up kfd here if it's not be initialized before 5220 */ 5221 if (!adev->kfd.init_complete) 5222 amdgpu_amdkfd_device_init(adev); 5223 5224 if (audio_suspended) 5225 amdgpu_device_resume_display_audio(tmp_adev); 5226 amdgpu_device_unlock_adev(tmp_adev); 5227 } 5228 5229 skip_recovery: 5230 if (hive) { 5231 atomic_set(&hive->in_reset, 0); 5232 mutex_unlock(&hive->hive_lock); 5233 amdgpu_put_xgmi_hive(hive); 5234 } 5235 5236 if (r && r != -EAGAIN) 5237 dev_info(adev->dev, "GPU reset end with ret = %d\n", r); 5238 return r; 5239 } 5240 5241 /** 5242 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot 5243 * 5244 * @adev: amdgpu_device pointer 5245 * 5246 * Fetchs and stores in the driver the PCIE capabilities (gen speed 5247 * and lanes) of the slot the device is in. Handles APUs and 5248 * virtualized environments where PCIE config space may not be available. 5249 */ 5250 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev) 5251 { 5252 struct pci_dev *pdev; 5253 enum pci_bus_speed speed_cap, platform_speed_cap; 5254 enum pcie_link_width platform_link_width; 5255 5256 if (amdgpu_pcie_gen_cap) 5257 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap; 5258 5259 if (amdgpu_pcie_lane_cap) 5260 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap; 5261 5262 /* covers APUs as well */ 5263 if (pci_is_root_bus(adev->pdev->bus)) { 5264 if (adev->pm.pcie_gen_mask == 0) 5265 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK; 5266 if (adev->pm.pcie_mlw_mask == 0) 5267 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK; 5268 return; 5269 } 5270 5271 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask) 5272 return; 5273 5274 pcie_bandwidth_available(adev->pdev, NULL, 5275 &platform_speed_cap, &platform_link_width); 5276 5277 if (adev->pm.pcie_gen_mask == 0) { 5278 /* asic caps */ 5279 pdev = adev->pdev; 5280 speed_cap = pcie_get_speed_cap(pdev); 5281 if (speed_cap == PCI_SPEED_UNKNOWN) { 5282 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 5283 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 5284 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3); 5285 } else { 5286 if (speed_cap == PCIE_SPEED_32_0GT) 5287 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 5288 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 5289 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 | 5290 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 | 5291 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5); 5292 else if (speed_cap == PCIE_SPEED_16_0GT) 5293 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 5294 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 5295 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 | 5296 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4); 5297 else if (speed_cap == PCIE_SPEED_8_0GT) 5298 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 5299 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 5300 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3); 5301 else if (speed_cap == PCIE_SPEED_5_0GT) 5302 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 5303 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2); 5304 else 5305 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1; 5306 } 5307 /* platform caps */ 5308 if (platform_speed_cap == PCI_SPEED_UNKNOWN) { 5309 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 5310 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2); 5311 } else { 5312 if (platform_speed_cap == PCIE_SPEED_32_0GT) 5313 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 5314 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 5315 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 | 5316 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 | 5317 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5); 5318 else if (platform_speed_cap == PCIE_SPEED_16_0GT) 5319 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 5320 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 5321 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 | 5322 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4); 5323 else if (platform_speed_cap == PCIE_SPEED_8_0GT) 5324 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 5325 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 5326 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3); 5327 else if (platform_speed_cap == PCIE_SPEED_5_0GT) 5328 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 5329 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2); 5330 else 5331 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1; 5332 5333 } 5334 } 5335 if (adev->pm.pcie_mlw_mask == 0) { 5336 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) { 5337 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK; 5338 } else { 5339 switch (platform_link_width) { 5340 case PCIE_LNK_X32: 5341 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 | 5342 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | 5343 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 5344 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 5345 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 5346 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 5347 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 5348 break; 5349 case PCIE_LNK_X16: 5350 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | 5351 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 5352 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 5353 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 5354 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 5355 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 5356 break; 5357 case PCIE_LNK_X12: 5358 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 5359 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 5360 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 5361 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 5362 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 5363 break; 5364 case PCIE_LNK_X8: 5365 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 5366 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 5367 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 5368 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 5369 break; 5370 case PCIE_LNK_X4: 5371 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 5372 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 5373 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 5374 break; 5375 case PCIE_LNK_X2: 5376 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 5377 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 5378 break; 5379 case PCIE_LNK_X1: 5380 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1; 5381 break; 5382 default: 5383 break; 5384 } 5385 } 5386 } 5387 } 5388 5389 int amdgpu_device_baco_enter(struct drm_device *dev) 5390 { 5391 struct amdgpu_device *adev = drm_to_adev(dev); 5392 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 5393 5394 if (!amdgpu_device_supports_baco(adev_to_drm(adev))) 5395 return -ENOTSUPP; 5396 5397 if (ras && adev->ras_enabled && 5398 adev->nbio.funcs->enable_doorbell_interrupt) 5399 adev->nbio.funcs->enable_doorbell_interrupt(adev, false); 5400 5401 return amdgpu_dpm_baco_enter(adev); 5402 } 5403 5404 int amdgpu_device_baco_exit(struct drm_device *dev) 5405 { 5406 struct amdgpu_device *adev = drm_to_adev(dev); 5407 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 5408 int ret = 0; 5409 5410 if (!amdgpu_device_supports_baco(adev_to_drm(adev))) 5411 return -ENOTSUPP; 5412 5413 ret = amdgpu_dpm_baco_exit(adev); 5414 if (ret) 5415 return ret; 5416 5417 if (ras && adev->ras_enabled && 5418 adev->nbio.funcs->enable_doorbell_interrupt) 5419 adev->nbio.funcs->enable_doorbell_interrupt(adev, true); 5420 5421 if (amdgpu_passthrough(adev) && 5422 adev->nbio.funcs->clear_doorbell_interrupt) 5423 adev->nbio.funcs->clear_doorbell_interrupt(adev); 5424 5425 return 0; 5426 } 5427 5428 static void amdgpu_cancel_all_tdr(struct amdgpu_device *adev) 5429 { 5430 int i; 5431 5432 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 5433 struct amdgpu_ring *ring = adev->rings[i]; 5434 5435 if (!ring || !ring->sched.thread) 5436 continue; 5437 5438 cancel_delayed_work_sync(&ring->sched.work_tdr); 5439 } 5440 } 5441 5442 /** 5443 * amdgpu_pci_error_detected - Called when a PCI error is detected. 5444 * @pdev: PCI device struct 5445 * @state: PCI channel state 5446 * 5447 * Description: Called when a PCI error is detected. 5448 * 5449 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT. 5450 */ 5451 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state) 5452 { 5453 struct drm_device *dev = pci_get_drvdata(pdev); 5454 struct amdgpu_device *adev = drm_to_adev(dev); 5455 int i; 5456 5457 DRM_INFO("PCI error: detected callback, state(%d)!!\n", state); 5458 5459 if (adev->gmc.xgmi.num_physical_nodes > 1) { 5460 DRM_WARN("No support for XGMI hive yet..."); 5461 return PCI_ERS_RESULT_DISCONNECT; 5462 } 5463 5464 adev->pci_channel_state = state; 5465 5466 switch (state) { 5467 case pci_channel_io_normal: 5468 return PCI_ERS_RESULT_CAN_RECOVER; 5469 /* Fatal error, prepare for slot reset */ 5470 case pci_channel_io_frozen: 5471 /* 5472 * Cancel and wait for all TDRs in progress if failing to 5473 * set adev->in_gpu_reset in amdgpu_device_lock_adev 5474 * 5475 * Locking adev->reset_sem will prevent any external access 5476 * to GPU during PCI error recovery 5477 */ 5478 while (!amdgpu_device_lock_adev(adev, NULL)) 5479 amdgpu_cancel_all_tdr(adev); 5480 5481 /* 5482 * Block any work scheduling as we do for regular GPU reset 5483 * for the duration of the recovery 5484 */ 5485 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 5486 struct amdgpu_ring *ring = adev->rings[i]; 5487 5488 if (!ring || !ring->sched.thread) 5489 continue; 5490 5491 drm_sched_stop(&ring->sched, NULL); 5492 } 5493 atomic_inc(&adev->gpu_reset_counter); 5494 return PCI_ERS_RESULT_NEED_RESET; 5495 case pci_channel_io_perm_failure: 5496 /* Permanent error, prepare for device removal */ 5497 return PCI_ERS_RESULT_DISCONNECT; 5498 } 5499 5500 return PCI_ERS_RESULT_NEED_RESET; 5501 } 5502 5503 /** 5504 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers 5505 * @pdev: pointer to PCI device 5506 */ 5507 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev) 5508 { 5509 5510 DRM_INFO("PCI error: mmio enabled callback!!\n"); 5511 5512 /* TODO - dump whatever for debugging purposes */ 5513 5514 /* This called only if amdgpu_pci_error_detected returns 5515 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still 5516 * works, no need to reset slot. 5517 */ 5518 5519 return PCI_ERS_RESULT_RECOVERED; 5520 } 5521 5522 /** 5523 * amdgpu_pci_slot_reset - Called when PCI slot has been reset. 5524 * @pdev: PCI device struct 5525 * 5526 * Description: This routine is called by the pci error recovery 5527 * code after the PCI slot has been reset, just before we 5528 * should resume normal operations. 5529 */ 5530 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev) 5531 { 5532 struct drm_device *dev = pci_get_drvdata(pdev); 5533 struct amdgpu_device *adev = drm_to_adev(dev); 5534 int r, i; 5535 struct amdgpu_reset_context reset_context; 5536 u32 memsize; 5537 struct list_head device_list; 5538 5539 DRM_INFO("PCI error: slot reset callback!!\n"); 5540 5541 memset(&reset_context, 0, sizeof(reset_context)); 5542 5543 INIT_LIST_HEAD(&device_list); 5544 list_add_tail(&adev->reset_list, &device_list); 5545 5546 /* wait for asic to come out of reset */ 5547 msleep(500); 5548 5549 /* Restore PCI confspace */ 5550 amdgpu_device_load_pci_state(pdev); 5551 5552 /* confirm ASIC came out of reset */ 5553 for (i = 0; i < adev->usec_timeout; i++) { 5554 memsize = amdgpu_asic_get_config_memsize(adev); 5555 5556 if (memsize != 0xffffffff) 5557 break; 5558 udelay(1); 5559 } 5560 if (memsize == 0xffffffff) { 5561 r = -ETIME; 5562 goto out; 5563 } 5564 5565 reset_context.method = AMD_RESET_METHOD_NONE; 5566 reset_context.reset_req_dev = adev; 5567 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 5568 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags); 5569 5570 adev->no_hw_access = true; 5571 r = amdgpu_device_pre_asic_reset(adev, &reset_context); 5572 adev->no_hw_access = false; 5573 if (r) 5574 goto out; 5575 5576 r = amdgpu_do_asic_reset(&device_list, &reset_context); 5577 5578 out: 5579 if (!r) { 5580 if (amdgpu_device_cache_pci_state(adev->pdev)) 5581 pci_restore_state(adev->pdev); 5582 5583 DRM_INFO("PCIe error recovery succeeded\n"); 5584 } else { 5585 DRM_ERROR("PCIe error recovery failed, err:%d", r); 5586 amdgpu_device_unlock_adev(adev); 5587 } 5588 5589 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED; 5590 } 5591 5592 /** 5593 * amdgpu_pci_resume() - resume normal ops after PCI reset 5594 * @pdev: pointer to PCI device 5595 * 5596 * Called when the error recovery driver tells us that its 5597 * OK to resume normal operation. 5598 */ 5599 void amdgpu_pci_resume(struct pci_dev *pdev) 5600 { 5601 struct drm_device *dev = pci_get_drvdata(pdev); 5602 struct amdgpu_device *adev = drm_to_adev(dev); 5603 int i; 5604 5605 5606 DRM_INFO("PCI error: resume callback!!\n"); 5607 5608 /* Only continue execution for the case of pci_channel_io_frozen */ 5609 if (adev->pci_channel_state != pci_channel_io_frozen) 5610 return; 5611 5612 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 5613 struct amdgpu_ring *ring = adev->rings[i]; 5614 5615 if (!ring || !ring->sched.thread) 5616 continue; 5617 5618 5619 drm_sched_resubmit_jobs(&ring->sched); 5620 drm_sched_start(&ring->sched, true); 5621 } 5622 5623 amdgpu_device_unlock_adev(adev); 5624 } 5625 5626 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev) 5627 { 5628 struct drm_device *dev = pci_get_drvdata(pdev); 5629 struct amdgpu_device *adev = drm_to_adev(dev); 5630 int r; 5631 5632 r = pci_save_state(pdev); 5633 if (!r) { 5634 kfree(adev->pci_state); 5635 5636 adev->pci_state = pci_store_saved_state(pdev); 5637 5638 if (!adev->pci_state) { 5639 DRM_ERROR("Failed to store PCI saved state"); 5640 return false; 5641 } 5642 } else { 5643 DRM_WARN("Failed to save PCI state, err:%d\n", r); 5644 return false; 5645 } 5646 5647 return true; 5648 } 5649 5650 bool amdgpu_device_load_pci_state(struct pci_dev *pdev) 5651 { 5652 struct drm_device *dev = pci_get_drvdata(pdev); 5653 struct amdgpu_device *adev = drm_to_adev(dev); 5654 int r; 5655 5656 if (!adev->pci_state) 5657 return false; 5658 5659 r = pci_load_saved_state(pdev, adev->pci_state); 5660 5661 if (!r) { 5662 pci_restore_state(pdev); 5663 } else { 5664 DRM_WARN("Failed to load PCI state, err:%d\n", r); 5665 return false; 5666 } 5667 5668 return true; 5669 } 5670 5671 void amdgpu_device_flush_hdp(struct amdgpu_device *adev, 5672 struct amdgpu_ring *ring) 5673 { 5674 #ifdef CONFIG_X86_64 5675 if (adev->flags & AMD_IS_APU) 5676 return; 5677 #endif 5678 if (adev->gmc.xgmi.connected_to_cpu) 5679 return; 5680 5681 if (ring && ring->funcs->emit_hdp_flush) 5682 amdgpu_ring_emit_hdp_flush(ring); 5683 else 5684 amdgpu_asic_flush_hdp(adev, ring); 5685 } 5686 5687 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev, 5688 struct amdgpu_ring *ring) 5689 { 5690 #ifdef CONFIG_X86_64 5691 if (adev->flags & AMD_IS_APU) 5692 return; 5693 #endif 5694 if (adev->gmc.xgmi.connected_to_cpu) 5695 return; 5696 5697 amdgpu_asic_invalidate_hdp(adev, ring); 5698 } 5699 5700 /** 5701 * amdgpu_device_halt() - bring hardware to some kind of halt state 5702 * 5703 * @adev: amdgpu_device pointer 5704 * 5705 * Bring hardware to some kind of halt state so that no one can touch it 5706 * any more. It will help to maintain error context when error occurred. 5707 * Compare to a simple hang, the system will keep stable at least for SSH 5708 * access. Then it should be trivial to inspect the hardware state and 5709 * see what's going on. Implemented as following: 5710 * 5711 * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc), 5712 * clears all CPU mappings to device, disallows remappings through page faults 5713 * 2. amdgpu_irq_disable_all() disables all interrupts 5714 * 3. amdgpu_fence_driver_hw_fini() signals all HW fences 5715 * 4. set adev->no_hw_access to avoid potential crashes after setp 5 5716 * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings 5717 * 6. pci_disable_device() and pci_wait_for_pending_transaction() 5718 * flush any in flight DMA operations 5719 */ 5720 void amdgpu_device_halt(struct amdgpu_device *adev) 5721 { 5722 struct pci_dev *pdev = adev->pdev; 5723 struct drm_device *ddev = adev_to_drm(adev); 5724 5725 drm_dev_unplug(ddev); 5726 5727 amdgpu_irq_disable_all(adev); 5728 5729 amdgpu_fence_driver_hw_fini(adev); 5730 5731 adev->no_hw_access = true; 5732 5733 amdgpu_device_unmap_mmio(adev); 5734 5735 pci_disable_device(pdev); 5736 pci_wait_for_pending_transaction(pdev); 5737 } 5738