1 /*
2  * Copyright 2008 Jerome Glisse.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice (including the next
13  * paragraph) shall be included in all copies or substantial portions of the
14  * Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22  * DEALINGS IN THE SOFTWARE.
23  *
24  * Authors:
25  *    Jerome Glisse <glisse@freedesktop.org>
26  */
27 #include <linux/pagemap.h>
28 #include <linux/sync_file.h>
29 #include <drm/drmP.h>
30 #include <drm/amdgpu_drm.h>
31 #include <drm/drm_syncobj.h>
32 #include "amdgpu.h"
33 #include "amdgpu_trace.h"
34 #include "amdgpu_gmc.h"
35 #include "amdgpu_gem.h"
36 
37 static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
38 				      struct drm_amdgpu_cs_chunk_fence *data,
39 				      uint32_t *offset)
40 {
41 	struct drm_gem_object *gobj;
42 	struct amdgpu_bo *bo;
43 	unsigned long size;
44 	int r;
45 
46 	gobj = drm_gem_object_lookup(p->filp, data->handle);
47 	if (gobj == NULL)
48 		return -EINVAL;
49 
50 	bo = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
51 	p->uf_entry.priority = 0;
52 	p->uf_entry.tv.bo = &bo->tbo;
53 	/* One for TTM and one for the CS job */
54 	p->uf_entry.tv.num_shared = 2;
55 
56 	drm_gem_object_put_unlocked(gobj);
57 
58 	size = amdgpu_bo_size(bo);
59 	if (size != PAGE_SIZE || (data->offset + 8) > size) {
60 		r = -EINVAL;
61 		goto error_unref;
62 	}
63 
64 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
65 		r = -EINVAL;
66 		goto error_unref;
67 	}
68 
69 	*offset = data->offset;
70 
71 	return 0;
72 
73 error_unref:
74 	amdgpu_bo_unref(&bo);
75 	return r;
76 }
77 
78 static int amdgpu_cs_bo_handles_chunk(struct amdgpu_cs_parser *p,
79 				      struct drm_amdgpu_bo_list_in *data)
80 {
81 	int r;
82 	struct drm_amdgpu_bo_list_entry *info = NULL;
83 
84 	r = amdgpu_bo_create_list_entry_array(data, &info);
85 	if (r)
86 		return r;
87 
88 	r = amdgpu_bo_list_create(p->adev, p->filp, info, data->bo_number,
89 				  &p->bo_list);
90 	if (r)
91 		goto error_free;
92 
93 	kvfree(info);
94 	return 0;
95 
96 error_free:
97 	if (info)
98 		kvfree(info);
99 
100 	return r;
101 }
102 
103 static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, union drm_amdgpu_cs *cs)
104 {
105 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
106 	struct amdgpu_vm *vm = &fpriv->vm;
107 	uint64_t *chunk_array_user;
108 	uint64_t *chunk_array;
109 	unsigned size, num_ibs = 0;
110 	uint32_t uf_offset = 0;
111 	int i;
112 	int ret;
113 
114 	if (cs->in.num_chunks == 0)
115 		return 0;
116 
117 	chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
118 	if (!chunk_array)
119 		return -ENOMEM;
120 
121 	p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
122 	if (!p->ctx) {
123 		ret = -EINVAL;
124 		goto free_chunk;
125 	}
126 
127 	mutex_lock(&p->ctx->lock);
128 
129 	/* skip guilty context job */
130 	if (atomic_read(&p->ctx->guilty) == 1) {
131 		ret = -ECANCELED;
132 		goto free_chunk;
133 	}
134 
135 	/* get chunks */
136 	chunk_array_user = u64_to_user_ptr(cs->in.chunks);
137 	if (copy_from_user(chunk_array, chunk_array_user,
138 			   sizeof(uint64_t)*cs->in.num_chunks)) {
139 		ret = -EFAULT;
140 		goto free_chunk;
141 	}
142 
143 	p->nchunks = cs->in.num_chunks;
144 	p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
145 			    GFP_KERNEL);
146 	if (!p->chunks) {
147 		ret = -ENOMEM;
148 		goto free_chunk;
149 	}
150 
151 	for (i = 0; i < p->nchunks; i++) {
152 		struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
153 		struct drm_amdgpu_cs_chunk user_chunk;
154 		uint32_t __user *cdata;
155 
156 		chunk_ptr = u64_to_user_ptr(chunk_array[i]);
157 		if (copy_from_user(&user_chunk, chunk_ptr,
158 				       sizeof(struct drm_amdgpu_cs_chunk))) {
159 			ret = -EFAULT;
160 			i--;
161 			goto free_partial_kdata;
162 		}
163 		p->chunks[i].chunk_id = user_chunk.chunk_id;
164 		p->chunks[i].length_dw = user_chunk.length_dw;
165 
166 		size = p->chunks[i].length_dw;
167 		cdata = u64_to_user_ptr(user_chunk.chunk_data);
168 
169 		p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
170 		if (p->chunks[i].kdata == NULL) {
171 			ret = -ENOMEM;
172 			i--;
173 			goto free_partial_kdata;
174 		}
175 		size *= sizeof(uint32_t);
176 		if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
177 			ret = -EFAULT;
178 			goto free_partial_kdata;
179 		}
180 
181 		switch (p->chunks[i].chunk_id) {
182 		case AMDGPU_CHUNK_ID_IB:
183 			++num_ibs;
184 			break;
185 
186 		case AMDGPU_CHUNK_ID_FENCE:
187 			size = sizeof(struct drm_amdgpu_cs_chunk_fence);
188 			if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
189 				ret = -EINVAL;
190 				goto free_partial_kdata;
191 			}
192 
193 			ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
194 							 &uf_offset);
195 			if (ret)
196 				goto free_partial_kdata;
197 
198 			break;
199 
200 		case AMDGPU_CHUNK_ID_BO_HANDLES:
201 			size = sizeof(struct drm_amdgpu_bo_list_in);
202 			if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
203 				ret = -EINVAL;
204 				goto free_partial_kdata;
205 			}
206 
207 			ret = amdgpu_cs_bo_handles_chunk(p, p->chunks[i].kdata);
208 			if (ret)
209 				goto free_partial_kdata;
210 
211 			break;
212 
213 		case AMDGPU_CHUNK_ID_DEPENDENCIES:
214 		case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
215 		case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
216 		case AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES:
217 		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT:
218 		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL:
219 			break;
220 
221 		default:
222 			ret = -EINVAL;
223 			goto free_partial_kdata;
224 		}
225 	}
226 
227 	ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
228 	if (ret)
229 		goto free_all_kdata;
230 
231 	if (p->ctx->vram_lost_counter != p->job->vram_lost_counter) {
232 		ret = -ECANCELED;
233 		goto free_all_kdata;
234 	}
235 
236 	if (p->uf_entry.tv.bo)
237 		p->job->uf_addr = uf_offset;
238 	kfree(chunk_array);
239 
240 	/* Use this opportunity to fill in task info for the vm */
241 	amdgpu_vm_set_task_info(vm);
242 
243 	return 0;
244 
245 free_all_kdata:
246 	i = p->nchunks - 1;
247 free_partial_kdata:
248 	for (; i >= 0; i--)
249 		kvfree(p->chunks[i].kdata);
250 	kfree(p->chunks);
251 	p->chunks = NULL;
252 	p->nchunks = 0;
253 free_chunk:
254 	kfree(chunk_array);
255 
256 	return ret;
257 }
258 
259 /* Convert microseconds to bytes. */
260 static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
261 {
262 	if (us <= 0 || !adev->mm_stats.log2_max_MBps)
263 		return 0;
264 
265 	/* Since accum_us is incremented by a million per second, just
266 	 * multiply it by the number of MB/s to get the number of bytes.
267 	 */
268 	return us << adev->mm_stats.log2_max_MBps;
269 }
270 
271 static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
272 {
273 	if (!adev->mm_stats.log2_max_MBps)
274 		return 0;
275 
276 	return bytes >> adev->mm_stats.log2_max_MBps;
277 }
278 
279 /* Returns how many bytes TTM can move right now. If no bytes can be moved,
280  * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
281  * which means it can go over the threshold once. If that happens, the driver
282  * will be in debt and no other buffer migrations can be done until that debt
283  * is repaid.
284  *
285  * This approach allows moving a buffer of any size (it's important to allow
286  * that).
287  *
288  * The currency is simply time in microseconds and it increases as the clock
289  * ticks. The accumulated microseconds (us) are converted to bytes and
290  * returned.
291  */
292 static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
293 					      u64 *max_bytes,
294 					      u64 *max_vis_bytes)
295 {
296 	s64 time_us, increment_us;
297 	u64 free_vram, total_vram, used_vram;
298 
299 	/* Allow a maximum of 200 accumulated ms. This is basically per-IB
300 	 * throttling.
301 	 *
302 	 * It means that in order to get full max MBps, at least 5 IBs per
303 	 * second must be submitted and not more than 200ms apart from each
304 	 * other.
305 	 */
306 	const s64 us_upper_bound = 200000;
307 
308 	if (!adev->mm_stats.log2_max_MBps) {
309 		*max_bytes = 0;
310 		*max_vis_bytes = 0;
311 		return;
312 	}
313 
314 	total_vram = adev->gmc.real_vram_size - atomic64_read(&adev->vram_pin_size);
315 	used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
316 	free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
317 
318 	spin_lock(&adev->mm_stats.lock);
319 
320 	/* Increase the amount of accumulated us. */
321 	time_us = ktime_to_us(ktime_get());
322 	increment_us = time_us - adev->mm_stats.last_update_us;
323 	adev->mm_stats.last_update_us = time_us;
324 	adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
325                                       us_upper_bound);
326 
327 	/* This prevents the short period of low performance when the VRAM
328 	 * usage is low and the driver is in debt or doesn't have enough
329 	 * accumulated us to fill VRAM quickly.
330 	 *
331 	 * The situation can occur in these cases:
332 	 * - a lot of VRAM is freed by userspace
333 	 * - the presence of a big buffer causes a lot of evictions
334 	 *   (solution: split buffers into smaller ones)
335 	 *
336 	 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
337 	 * accum_us to a positive number.
338 	 */
339 	if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
340 		s64 min_us;
341 
342 		/* Be more aggresive on dGPUs. Try to fill a portion of free
343 		 * VRAM now.
344 		 */
345 		if (!(adev->flags & AMD_IS_APU))
346 			min_us = bytes_to_us(adev, free_vram / 4);
347 		else
348 			min_us = 0; /* Reset accum_us on APUs. */
349 
350 		adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
351 	}
352 
353 	/* This is set to 0 if the driver is in debt to disallow (optional)
354 	 * buffer moves.
355 	 */
356 	*max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
357 
358 	/* Do the same for visible VRAM if half of it is free */
359 	if (!amdgpu_gmc_vram_full_visible(&adev->gmc)) {
360 		u64 total_vis_vram = adev->gmc.visible_vram_size;
361 		u64 used_vis_vram =
362 			amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
363 
364 		if (used_vis_vram < total_vis_vram) {
365 			u64 free_vis_vram = total_vis_vram - used_vis_vram;
366 			adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
367 							  increment_us, us_upper_bound);
368 
369 			if (free_vis_vram >= total_vis_vram / 2)
370 				adev->mm_stats.accum_us_vis =
371 					max(bytes_to_us(adev, free_vis_vram / 2),
372 					    adev->mm_stats.accum_us_vis);
373 		}
374 
375 		*max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
376 	} else {
377 		*max_vis_bytes = 0;
378 	}
379 
380 	spin_unlock(&adev->mm_stats.lock);
381 }
382 
383 /* Report how many bytes have really been moved for the last command
384  * submission. This can result in a debt that can stop buffer migrations
385  * temporarily.
386  */
387 void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
388 				  u64 num_vis_bytes)
389 {
390 	spin_lock(&adev->mm_stats.lock);
391 	adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
392 	adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
393 	spin_unlock(&adev->mm_stats.lock);
394 }
395 
396 static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
397 				 struct amdgpu_bo *bo)
398 {
399 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
400 	struct ttm_operation_ctx ctx = {
401 		.interruptible = true,
402 		.no_wait_gpu = false,
403 		.resv = bo->tbo.resv,
404 		.flags = 0
405 	};
406 	uint32_t domain;
407 	int r;
408 
409 	if (bo->pin_count)
410 		return 0;
411 
412 	/* Don't move this buffer if we have depleted our allowance
413 	 * to move it. Don't move anything if the threshold is zero.
414 	 */
415 	if (p->bytes_moved < p->bytes_moved_threshold) {
416 		if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
417 		    (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
418 			/* And don't move a CPU_ACCESS_REQUIRED BO to limited
419 			 * visible VRAM if we've depleted our allowance to do
420 			 * that.
421 			 */
422 			if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
423 				domain = bo->preferred_domains;
424 			else
425 				domain = bo->allowed_domains;
426 		} else {
427 			domain = bo->preferred_domains;
428 		}
429 	} else {
430 		domain = bo->allowed_domains;
431 	}
432 
433 retry:
434 	amdgpu_bo_placement_from_domain(bo, domain);
435 	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
436 
437 	p->bytes_moved += ctx.bytes_moved;
438 	if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
439 	    amdgpu_bo_in_cpu_visible_vram(bo))
440 		p->bytes_moved_vis += ctx.bytes_moved;
441 
442 	if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
443 		domain = bo->allowed_domains;
444 		goto retry;
445 	}
446 
447 	return r;
448 }
449 
450 /* Last resort, try to evict something from the current working set */
451 static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
452 				struct amdgpu_bo *validated)
453 {
454 	uint32_t domain = validated->allowed_domains;
455 	struct ttm_operation_ctx ctx = { true, false };
456 	int r;
457 
458 	if (!p->evictable)
459 		return false;
460 
461 	for (;&p->evictable->tv.head != &p->validated;
462 	     p->evictable = list_prev_entry(p->evictable, tv.head)) {
463 
464 		struct amdgpu_bo_list_entry *candidate = p->evictable;
465 		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(candidate->tv.bo);
466 		struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
467 		bool update_bytes_moved_vis;
468 		uint32_t other;
469 
470 		/* If we reached our current BO we can forget it */
471 		if (bo == validated)
472 			break;
473 
474 		/* We can't move pinned BOs here */
475 		if (bo->pin_count)
476 			continue;
477 
478 		other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
479 
480 		/* Check if this BO is in one of the domains we need space for */
481 		if (!(other & domain))
482 			continue;
483 
484 		/* Check if we can move this BO somewhere else */
485 		other = bo->allowed_domains & ~domain;
486 		if (!other)
487 			continue;
488 
489 		/* Good we can try to move this BO somewhere else */
490 		update_bytes_moved_vis =
491 				!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
492 				amdgpu_bo_in_cpu_visible_vram(bo);
493 		amdgpu_bo_placement_from_domain(bo, other);
494 		r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
495 		p->bytes_moved += ctx.bytes_moved;
496 		if (update_bytes_moved_vis)
497 			p->bytes_moved_vis += ctx.bytes_moved;
498 
499 		if (unlikely(r))
500 			break;
501 
502 		p->evictable = list_prev_entry(p->evictable, tv.head);
503 		list_move(&candidate->tv.head, &p->validated);
504 
505 		return true;
506 	}
507 
508 	return false;
509 }
510 
511 static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
512 {
513 	struct amdgpu_cs_parser *p = param;
514 	int r;
515 
516 	do {
517 		r = amdgpu_cs_bo_validate(p, bo);
518 	} while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
519 	if (r)
520 		return r;
521 
522 	if (bo->shadow)
523 		r = amdgpu_cs_bo_validate(p, bo->shadow);
524 
525 	return r;
526 }
527 
528 static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
529 			    struct list_head *validated)
530 {
531 	struct ttm_operation_ctx ctx = { true, false };
532 	struct amdgpu_bo_list_entry *lobj;
533 	int r;
534 
535 	list_for_each_entry(lobj, validated, tv.head) {
536 		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(lobj->tv.bo);
537 		bool binding_userptr = false;
538 		struct mm_struct *usermm;
539 
540 		usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
541 		if (usermm && usermm != current->mm)
542 			return -EPERM;
543 
544 		if (amdgpu_ttm_tt_is_userptr(bo->tbo.ttm) &&
545 		    lobj->user_invalidated && lobj->user_pages) {
546 			amdgpu_bo_placement_from_domain(bo,
547 							AMDGPU_GEM_DOMAIN_CPU);
548 			r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
549 			if (r)
550 				return r;
551 
552 			amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
553 						     lobj->user_pages);
554 			binding_userptr = true;
555 		}
556 
557 		if (p->evictable == lobj)
558 			p->evictable = NULL;
559 
560 		r = amdgpu_cs_validate(p, bo);
561 		if (r)
562 			return r;
563 
564 		if (binding_userptr) {
565 			kvfree(lobj->user_pages);
566 			lobj->user_pages = NULL;
567 		}
568 	}
569 	return 0;
570 }
571 
572 static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
573 				union drm_amdgpu_cs *cs)
574 {
575 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
576 	struct amdgpu_vm *vm = &fpriv->vm;
577 	struct amdgpu_bo_list_entry *e;
578 	struct list_head duplicates;
579 	struct amdgpu_bo *gds;
580 	struct amdgpu_bo *gws;
581 	struct amdgpu_bo *oa;
582 	int r;
583 
584 	INIT_LIST_HEAD(&p->validated);
585 
586 	/* p->bo_list could already be assigned if AMDGPU_CHUNK_ID_BO_HANDLES is present */
587 	if (cs->in.bo_list_handle) {
588 		if (p->bo_list)
589 			return -EINVAL;
590 
591 		r = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle,
592 				       &p->bo_list);
593 		if (r)
594 			return r;
595 	} else if (!p->bo_list) {
596 		/* Create a empty bo_list when no handle is provided */
597 		r = amdgpu_bo_list_create(p->adev, p->filp, NULL, 0,
598 					  &p->bo_list);
599 		if (r)
600 			return r;
601 	}
602 
603 	/* One for TTM and one for the CS job */
604 	amdgpu_bo_list_for_each_entry(e, p->bo_list)
605 		e->tv.num_shared = 2;
606 
607 	amdgpu_bo_list_get_list(p->bo_list, &p->validated);
608 	if (p->bo_list->first_userptr != p->bo_list->num_entries)
609 		p->mn = amdgpu_mn_get(p->adev, AMDGPU_MN_TYPE_GFX);
610 
611 	INIT_LIST_HEAD(&duplicates);
612 	amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
613 
614 	if (p->uf_entry.tv.bo && !ttm_to_amdgpu_bo(p->uf_entry.tv.bo)->parent)
615 		list_add(&p->uf_entry.tv.head, &p->validated);
616 
617 	/* Get userptr backing pages. If pages are updated after registered
618 	 * in amdgpu_gem_userptr_ioctl(), amdgpu_cs_list_validate() will do
619 	 * amdgpu_ttm_backend_bind() to flush and invalidate new pages
620 	 */
621 	amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) {
622 		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
623 		bool userpage_invalidated = false;
624 		int i;
625 
626 		e->user_pages = kvmalloc_array(bo->tbo.ttm->num_pages,
627 					sizeof(struct page *),
628 					GFP_KERNEL | __GFP_ZERO);
629 		if (!e->user_pages) {
630 			DRM_ERROR("calloc failure\n");
631 			return -ENOMEM;
632 		}
633 
634 		r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm, e->user_pages);
635 		if (r) {
636 			kvfree(e->user_pages);
637 			e->user_pages = NULL;
638 			return r;
639 		}
640 
641 		for (i = 0; i < bo->tbo.ttm->num_pages; i++) {
642 			if (bo->tbo.ttm->pages[i] != e->user_pages[i]) {
643 				userpage_invalidated = true;
644 				break;
645 			}
646 		}
647 		e->user_invalidated = userpage_invalidated;
648 	}
649 
650 	r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
651 				   &duplicates, false);
652 	if (unlikely(r != 0)) {
653 		if (r != -ERESTARTSYS)
654 			DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
655 		goto out;
656 	}
657 
658 	amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
659 					  &p->bytes_moved_vis_threshold);
660 	p->bytes_moved = 0;
661 	p->bytes_moved_vis = 0;
662 	p->evictable = list_last_entry(&p->validated,
663 				       struct amdgpu_bo_list_entry,
664 				       tv.head);
665 
666 	r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
667 				      amdgpu_cs_validate, p);
668 	if (r) {
669 		DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
670 		goto error_validate;
671 	}
672 
673 	r = amdgpu_cs_list_validate(p, &duplicates);
674 	if (r)
675 		goto error_validate;
676 
677 	r = amdgpu_cs_list_validate(p, &p->validated);
678 	if (r)
679 		goto error_validate;
680 
681 	amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
682 				     p->bytes_moved_vis);
683 
684 	gds = p->bo_list->gds_obj;
685 	gws = p->bo_list->gws_obj;
686 	oa = p->bo_list->oa_obj;
687 
688 	amdgpu_bo_list_for_each_entry(e, p->bo_list) {
689 		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
690 
691 		/* Make sure we use the exclusive slot for shared BOs */
692 		if (bo->prime_shared_count)
693 			e->tv.num_shared = 0;
694 		e->bo_va = amdgpu_vm_bo_find(vm, bo);
695 	}
696 
697 	if (gds) {
698 		p->job->gds_base = amdgpu_bo_gpu_offset(gds) >> PAGE_SHIFT;
699 		p->job->gds_size = amdgpu_bo_size(gds) >> PAGE_SHIFT;
700 	}
701 	if (gws) {
702 		p->job->gws_base = amdgpu_bo_gpu_offset(gws) >> PAGE_SHIFT;
703 		p->job->gws_size = amdgpu_bo_size(gws) >> PAGE_SHIFT;
704 	}
705 	if (oa) {
706 		p->job->oa_base = amdgpu_bo_gpu_offset(oa) >> PAGE_SHIFT;
707 		p->job->oa_size = amdgpu_bo_size(oa) >> PAGE_SHIFT;
708 	}
709 
710 	if (!r && p->uf_entry.tv.bo) {
711 		struct amdgpu_bo *uf = ttm_to_amdgpu_bo(p->uf_entry.tv.bo);
712 
713 		r = amdgpu_ttm_alloc_gart(&uf->tbo);
714 		p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
715 	}
716 
717 error_validate:
718 	if (r)
719 		ttm_eu_backoff_reservation(&p->ticket, &p->validated);
720 out:
721 	return r;
722 }
723 
724 static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
725 {
726 	struct amdgpu_bo_list_entry *e;
727 	int r;
728 
729 	list_for_each_entry(e, &p->validated, tv.head) {
730 		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
731 		struct reservation_object *resv = bo->tbo.resv;
732 
733 		r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp,
734 				     amdgpu_bo_explicit_sync(bo));
735 
736 		if (r)
737 			return r;
738 	}
739 	return 0;
740 }
741 
742 /**
743  * cs_parser_fini() - clean parser states
744  * @parser:	parser structure holding parsing context.
745  * @error:	error number
746  *
747  * If error is set than unvalidate buffer, otherwise just free memory
748  * used by parsing context.
749  **/
750 static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
751 				  bool backoff)
752 {
753 	unsigned i;
754 
755 	if (error && backoff)
756 		ttm_eu_backoff_reservation(&parser->ticket,
757 					   &parser->validated);
758 
759 	for (i = 0; i < parser->num_post_deps; i++) {
760 		drm_syncobj_put(parser->post_deps[i].syncobj);
761 		kfree(parser->post_deps[i].chain);
762 	}
763 	kfree(parser->post_deps);
764 
765 	dma_fence_put(parser->fence);
766 
767 	if (parser->ctx) {
768 		mutex_unlock(&parser->ctx->lock);
769 		amdgpu_ctx_put(parser->ctx);
770 	}
771 	if (parser->bo_list)
772 		amdgpu_bo_list_put(parser->bo_list);
773 
774 	for (i = 0; i < parser->nchunks; i++)
775 		kvfree(parser->chunks[i].kdata);
776 	kfree(parser->chunks);
777 	if (parser->job)
778 		amdgpu_job_free(parser->job);
779 	if (parser->uf_entry.tv.bo) {
780 		struct amdgpu_bo *uf = ttm_to_amdgpu_bo(parser->uf_entry.tv.bo);
781 
782 		amdgpu_bo_unref(&uf);
783 	}
784 }
785 
786 static int amdgpu_cs_vm_handling(struct amdgpu_cs_parser *p)
787 {
788 	struct amdgpu_ring *ring = to_amdgpu_ring(p->entity->rq->sched);
789 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
790 	struct amdgpu_device *adev = p->adev;
791 	struct amdgpu_vm *vm = &fpriv->vm;
792 	struct amdgpu_bo_list_entry *e;
793 	struct amdgpu_bo_va *bo_va;
794 	struct amdgpu_bo *bo;
795 	int r;
796 
797 	/* Only for UVD/VCE VM emulation */
798 	if (ring->funcs->parse_cs || ring->funcs->patch_cs_in_place) {
799 		unsigned i, j;
800 
801 		for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
802 			struct drm_amdgpu_cs_chunk_ib *chunk_ib;
803 			struct amdgpu_bo_va_mapping *m;
804 			struct amdgpu_bo *aobj = NULL;
805 			struct amdgpu_cs_chunk *chunk;
806 			uint64_t offset, va_start;
807 			struct amdgpu_ib *ib;
808 			uint8_t *kptr;
809 
810 			chunk = &p->chunks[i];
811 			ib = &p->job->ibs[j];
812 			chunk_ib = chunk->kdata;
813 
814 			if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
815 				continue;
816 
817 			va_start = chunk_ib->va_start & AMDGPU_GMC_HOLE_MASK;
818 			r = amdgpu_cs_find_mapping(p, va_start, &aobj, &m);
819 			if (r) {
820 				DRM_ERROR("IB va_start is invalid\n");
821 				return r;
822 			}
823 
824 			if ((va_start + chunk_ib->ib_bytes) >
825 			    (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
826 				DRM_ERROR("IB va_start+ib_bytes is invalid\n");
827 				return -EINVAL;
828 			}
829 
830 			/* the IB should be reserved at this point */
831 			r = amdgpu_bo_kmap(aobj, (void **)&kptr);
832 			if (r) {
833 				return r;
834 			}
835 
836 			offset = m->start * AMDGPU_GPU_PAGE_SIZE;
837 			kptr += va_start - offset;
838 
839 			if (ring->funcs->parse_cs) {
840 				memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
841 				amdgpu_bo_kunmap(aobj);
842 
843 				r = amdgpu_ring_parse_cs(ring, p, j);
844 				if (r)
845 					return r;
846 			} else {
847 				ib->ptr = (uint32_t *)kptr;
848 				r = amdgpu_ring_patch_cs_in_place(ring, p, j);
849 				amdgpu_bo_kunmap(aobj);
850 				if (r)
851 					return r;
852 			}
853 
854 			j++;
855 		}
856 	}
857 
858 	if (!p->job->vm)
859 		return amdgpu_cs_sync_rings(p);
860 
861 
862 	r = amdgpu_vm_clear_freed(adev, vm, NULL);
863 	if (r)
864 		return r;
865 
866 	r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
867 	if (r)
868 		return r;
869 
870 	r = amdgpu_sync_fence(adev, &p->job->sync,
871 			      fpriv->prt_va->last_pt_update, false);
872 	if (r)
873 		return r;
874 
875 	if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
876 		struct dma_fence *f;
877 
878 		bo_va = fpriv->csa_va;
879 		BUG_ON(!bo_va);
880 		r = amdgpu_vm_bo_update(adev, bo_va, false);
881 		if (r)
882 			return r;
883 
884 		f = bo_va->last_pt_update;
885 		r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
886 		if (r)
887 			return r;
888 	}
889 
890 	amdgpu_bo_list_for_each_entry(e, p->bo_list) {
891 		struct dma_fence *f;
892 
893 		/* ignore duplicates */
894 		bo = ttm_to_amdgpu_bo(e->tv.bo);
895 		if (!bo)
896 			continue;
897 
898 		bo_va = e->bo_va;
899 		if (bo_va == NULL)
900 			continue;
901 
902 		r = amdgpu_vm_bo_update(adev, bo_va, false);
903 		if (r)
904 			return r;
905 
906 		f = bo_va->last_pt_update;
907 		r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
908 		if (r)
909 			return r;
910 	}
911 
912 	r = amdgpu_vm_handle_moved(adev, vm);
913 	if (r)
914 		return r;
915 
916 	r = amdgpu_vm_update_directories(adev, vm);
917 	if (r)
918 		return r;
919 
920 	r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_update, false);
921 	if (r)
922 		return r;
923 
924 	p->job->vm_pd_addr = amdgpu_gmc_pd_addr(vm->root.base.bo);
925 
926 	if (amdgpu_vm_debug) {
927 		/* Invalidate all BOs to test for userspace bugs */
928 		amdgpu_bo_list_for_each_entry(e, p->bo_list) {
929 			struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
930 
931 			/* ignore duplicates */
932 			if (!bo)
933 				continue;
934 
935 			amdgpu_vm_bo_invalidate(adev, bo, false);
936 		}
937 	}
938 
939 	return amdgpu_cs_sync_rings(p);
940 }
941 
942 static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
943 			     struct amdgpu_cs_parser *parser)
944 {
945 	struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
946 	struct amdgpu_vm *vm = &fpriv->vm;
947 	int r, ce_preempt = 0, de_preempt = 0;
948 	struct amdgpu_ring *ring;
949 	int i, j;
950 
951 	for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
952 		struct amdgpu_cs_chunk *chunk;
953 		struct amdgpu_ib *ib;
954 		struct drm_amdgpu_cs_chunk_ib *chunk_ib;
955 		struct drm_sched_entity *entity;
956 
957 		chunk = &parser->chunks[i];
958 		ib = &parser->job->ibs[j];
959 		chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
960 
961 		if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
962 			continue;
963 
964 		if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX &&
965 		    (amdgpu_mcbp || amdgpu_sriov_vf(adev))) {
966 			if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
967 				if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
968 					ce_preempt++;
969 				else
970 					de_preempt++;
971 			}
972 
973 			/* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
974 			if (ce_preempt > 1 || de_preempt > 1)
975 				return -EINVAL;
976 		}
977 
978 		r = amdgpu_ctx_get_entity(parser->ctx, chunk_ib->ip_type,
979 					  chunk_ib->ip_instance, chunk_ib->ring,
980 					  &entity);
981 		if (r)
982 			return r;
983 
984 		if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE)
985 			parser->job->preamble_status |=
986 				AMDGPU_PREAMBLE_IB_PRESENT;
987 
988 		if (parser->entity && parser->entity != entity)
989 			return -EINVAL;
990 
991 		parser->entity = entity;
992 
993 		ring = to_amdgpu_ring(entity->rq->sched);
994 		r =  amdgpu_ib_get(adev, vm, ring->funcs->parse_cs ?
995 				   chunk_ib->ib_bytes : 0, ib);
996 		if (r) {
997 			DRM_ERROR("Failed to get ib !\n");
998 			return r;
999 		}
1000 
1001 		ib->gpu_addr = chunk_ib->va_start;
1002 		ib->length_dw = chunk_ib->ib_bytes / 4;
1003 		ib->flags = chunk_ib->flags;
1004 
1005 		j++;
1006 	}
1007 
1008 	/* MM engine doesn't support user fences */
1009 	ring = to_amdgpu_ring(parser->entity->rq->sched);
1010 	if (parser->job->uf_addr && ring->funcs->no_user_fence)
1011 		return -EINVAL;
1012 
1013 	return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->entity);
1014 }
1015 
1016 static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
1017 				       struct amdgpu_cs_chunk *chunk)
1018 {
1019 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1020 	unsigned num_deps;
1021 	int i, r;
1022 	struct drm_amdgpu_cs_chunk_dep *deps;
1023 
1024 	deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
1025 	num_deps = chunk->length_dw * 4 /
1026 		sizeof(struct drm_amdgpu_cs_chunk_dep);
1027 
1028 	for (i = 0; i < num_deps; ++i) {
1029 		struct amdgpu_ctx *ctx;
1030 		struct drm_sched_entity *entity;
1031 		struct dma_fence *fence;
1032 
1033 		ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
1034 		if (ctx == NULL)
1035 			return -EINVAL;
1036 
1037 		r = amdgpu_ctx_get_entity(ctx, deps[i].ip_type,
1038 					  deps[i].ip_instance,
1039 					  deps[i].ring, &entity);
1040 		if (r) {
1041 			amdgpu_ctx_put(ctx);
1042 			return r;
1043 		}
1044 
1045 		fence = amdgpu_ctx_get_fence(ctx, entity,
1046 					     deps[i].handle);
1047 
1048 		if (chunk->chunk_id == AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES) {
1049 			struct drm_sched_fence *s_fence = to_drm_sched_fence(fence);
1050 			struct dma_fence *old = fence;
1051 
1052 			fence = dma_fence_get(&s_fence->scheduled);
1053 			dma_fence_put(old);
1054 		}
1055 
1056 		if (IS_ERR(fence)) {
1057 			r = PTR_ERR(fence);
1058 			amdgpu_ctx_put(ctx);
1059 			return r;
1060 		} else if (fence) {
1061 			r = amdgpu_sync_fence(p->adev, &p->job->sync, fence,
1062 					true);
1063 			dma_fence_put(fence);
1064 			amdgpu_ctx_put(ctx);
1065 			if (r)
1066 				return r;
1067 		}
1068 	}
1069 	return 0;
1070 }
1071 
1072 static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1073 						 uint32_t handle, u64 point,
1074 						 u64 flags)
1075 {
1076 	struct dma_fence *fence;
1077 	int r;
1078 
1079 	r = drm_syncobj_find_fence(p->filp, handle, point, flags, &fence);
1080 	if (r) {
1081 		DRM_ERROR("syncobj %u failed to find fence @ %llu (%d)!\n",
1082 			  handle, point, r);
1083 		return r;
1084 	}
1085 
1086 	r = amdgpu_sync_fence(p->adev, &p->job->sync, fence, true);
1087 	dma_fence_put(fence);
1088 
1089 	return r;
1090 }
1091 
1092 static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1093 					    struct amdgpu_cs_chunk *chunk)
1094 {
1095 	struct drm_amdgpu_cs_chunk_sem *deps;
1096 	unsigned num_deps;
1097 	int i, r;
1098 
1099 	deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1100 	num_deps = chunk->length_dw * 4 /
1101 		sizeof(struct drm_amdgpu_cs_chunk_sem);
1102 	for (i = 0; i < num_deps; ++i) {
1103 		r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle,
1104 							  0, 0);
1105 		if (r)
1106 			return r;
1107 	}
1108 
1109 	return 0;
1110 }
1111 
1112 
1113 static int amdgpu_cs_process_syncobj_timeline_in_dep(struct amdgpu_cs_parser *p,
1114 						     struct amdgpu_cs_chunk *chunk)
1115 {
1116 	struct drm_amdgpu_cs_chunk_syncobj *syncobj_deps;
1117 	unsigned num_deps;
1118 	int i, r;
1119 
1120 	syncobj_deps = (struct drm_amdgpu_cs_chunk_syncobj *)chunk->kdata;
1121 	num_deps = chunk->length_dw * 4 /
1122 		sizeof(struct drm_amdgpu_cs_chunk_syncobj);
1123 	for (i = 0; i < num_deps; ++i) {
1124 		r = amdgpu_syncobj_lookup_and_add_to_sync(p,
1125 							  syncobj_deps[i].handle,
1126 							  syncobj_deps[i].point,
1127 							  syncobj_deps[i].flags);
1128 		if (r)
1129 			return r;
1130 	}
1131 
1132 	return 0;
1133 }
1134 
1135 static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1136 					     struct amdgpu_cs_chunk *chunk)
1137 {
1138 	struct drm_amdgpu_cs_chunk_sem *deps;
1139 	unsigned num_deps;
1140 	int i;
1141 
1142 	deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1143 	num_deps = chunk->length_dw * 4 /
1144 		sizeof(struct drm_amdgpu_cs_chunk_sem);
1145 
1146 	p->post_deps = kmalloc_array(num_deps, sizeof(*p->post_deps),
1147 				     GFP_KERNEL);
1148 	p->num_post_deps = 0;
1149 
1150 	if (!p->post_deps)
1151 		return -ENOMEM;
1152 
1153 
1154 	for (i = 0; i < num_deps; ++i) {
1155 		p->post_deps[i].syncobj =
1156 			drm_syncobj_find(p->filp, deps[i].handle);
1157 		if (!p->post_deps[i].syncobj)
1158 			return -EINVAL;
1159 		p->post_deps[i].chain = NULL;
1160 		p->post_deps[i].point = 0;
1161 		p->num_post_deps++;
1162 	}
1163 
1164 	return 0;
1165 }
1166 
1167 
1168 static int amdgpu_cs_process_syncobj_timeline_out_dep(struct amdgpu_cs_parser *p,
1169 						      struct amdgpu_cs_chunk
1170 						      *chunk)
1171 {
1172 	struct drm_amdgpu_cs_chunk_syncobj *syncobj_deps;
1173 	unsigned num_deps;
1174 	int i;
1175 
1176 	syncobj_deps = (struct drm_amdgpu_cs_chunk_syncobj *)chunk->kdata;
1177 	num_deps = chunk->length_dw * 4 /
1178 		sizeof(struct drm_amdgpu_cs_chunk_syncobj);
1179 
1180 	p->post_deps = kmalloc_array(num_deps, sizeof(*p->post_deps),
1181 				     GFP_KERNEL);
1182 	p->num_post_deps = 0;
1183 
1184 	if (!p->post_deps)
1185 		return -ENOMEM;
1186 
1187 	for (i = 0; i < num_deps; ++i) {
1188 		struct amdgpu_cs_post_dep *dep = &p->post_deps[i];
1189 
1190 		dep->chain = NULL;
1191 		if (syncobj_deps[i].point) {
1192 			dep->chain = kmalloc(sizeof(*dep->chain), GFP_KERNEL);
1193 			if (!dep->chain)
1194 				return -ENOMEM;
1195 		}
1196 
1197 		dep->syncobj = drm_syncobj_find(p->filp,
1198 						syncobj_deps[i].handle);
1199 		if (!dep->syncobj) {
1200 			kfree(dep->chain);
1201 			return -EINVAL;
1202 		}
1203 		dep->point = syncobj_deps[i].point;
1204 		p->num_post_deps++;
1205 	}
1206 
1207 	return 0;
1208 }
1209 
1210 static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1211 				  struct amdgpu_cs_parser *p)
1212 {
1213 	int i, r;
1214 
1215 	for (i = 0; i < p->nchunks; ++i) {
1216 		struct amdgpu_cs_chunk *chunk;
1217 
1218 		chunk = &p->chunks[i];
1219 
1220 		switch (chunk->chunk_id) {
1221 		case AMDGPU_CHUNK_ID_DEPENDENCIES:
1222 		case AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES:
1223 			r = amdgpu_cs_process_fence_dep(p, chunk);
1224 			if (r)
1225 				return r;
1226 			break;
1227 		case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
1228 			r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1229 			if (r)
1230 				return r;
1231 			break;
1232 		case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
1233 			r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1234 			if (r)
1235 				return r;
1236 			break;
1237 		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT:
1238 			r = amdgpu_cs_process_syncobj_timeline_in_dep(p, chunk);
1239 			if (r)
1240 				return r;
1241 			break;
1242 		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL:
1243 			r = amdgpu_cs_process_syncobj_timeline_out_dep(p, chunk);
1244 			if (r)
1245 				return r;
1246 			break;
1247 		}
1248 	}
1249 
1250 	return 0;
1251 }
1252 
1253 static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1254 {
1255 	int i;
1256 
1257 	for (i = 0; i < p->num_post_deps; ++i) {
1258 		if (p->post_deps[i].chain && p->post_deps[i].point) {
1259 			drm_syncobj_add_point(p->post_deps[i].syncobj,
1260 					      p->post_deps[i].chain,
1261 					      p->fence, p->post_deps[i].point);
1262 			p->post_deps[i].chain = NULL;
1263 		} else {
1264 			drm_syncobj_replace_fence(p->post_deps[i].syncobj,
1265 						  p->fence);
1266 		}
1267 	}
1268 }
1269 
1270 static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1271 			    union drm_amdgpu_cs *cs)
1272 {
1273 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1274 	struct drm_sched_entity *entity = p->entity;
1275 	enum drm_sched_priority priority;
1276 	struct amdgpu_ring *ring;
1277 	struct amdgpu_bo_list_entry *e;
1278 	struct amdgpu_job *job;
1279 	uint64_t seq;
1280 	int r;
1281 
1282 	job = p->job;
1283 	p->job = NULL;
1284 
1285 	r = drm_sched_job_init(&job->base, entity, p->filp);
1286 	if (r)
1287 		goto error_unlock;
1288 
1289 	/* No memory allocation is allowed while holding the mn lock.
1290 	 * p->mn is hold until amdgpu_cs_submit is finished and fence is added
1291 	 * to BOs.
1292 	 */
1293 	amdgpu_mn_lock(p->mn);
1294 
1295 	/* If userptr are invalidated after amdgpu_cs_parser_bos(), return
1296 	 * -EAGAIN, drmIoctl in libdrm will restart the amdgpu_cs_ioctl.
1297 	 */
1298 	amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) {
1299 		struct amdgpu_bo *bo = ttm_to_amdgpu_bo(e->tv.bo);
1300 
1301 		r |= !amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
1302 	}
1303 	if (r) {
1304 		r = -EAGAIN;
1305 		goto error_abort;
1306 	}
1307 
1308 	job->owner = p->filp;
1309 	p->fence = dma_fence_get(&job->base.s_fence->finished);
1310 
1311 	amdgpu_ctx_add_fence(p->ctx, entity, p->fence, &seq);
1312 	amdgpu_cs_post_dependencies(p);
1313 
1314 	if ((job->preamble_status & AMDGPU_PREAMBLE_IB_PRESENT) &&
1315 	    !p->ctx->preamble_presented) {
1316 		job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
1317 		p->ctx->preamble_presented = true;
1318 	}
1319 
1320 	cs->out.handle = seq;
1321 	job->uf_sequence = seq;
1322 
1323 	amdgpu_job_free_resources(job);
1324 
1325 	trace_amdgpu_cs_ioctl(job);
1326 	amdgpu_vm_bo_trace_cs(&fpriv->vm, &p->ticket);
1327 	priority = job->base.s_priority;
1328 	drm_sched_entity_push_job(&job->base, entity);
1329 
1330 	ring = to_amdgpu_ring(entity->rq->sched);
1331 	amdgpu_ring_priority_get(ring, priority);
1332 
1333 	amdgpu_vm_move_to_lru_tail(p->adev, &fpriv->vm);
1334 
1335 	ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1336 	amdgpu_mn_unlock(p->mn);
1337 
1338 	return 0;
1339 
1340 error_abort:
1341 	drm_sched_job_cleanup(&job->base);
1342 	amdgpu_mn_unlock(p->mn);
1343 
1344 error_unlock:
1345 	amdgpu_job_free(job);
1346 	return r;
1347 }
1348 
1349 int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1350 {
1351 	struct amdgpu_device *adev = dev->dev_private;
1352 	union drm_amdgpu_cs *cs = data;
1353 	struct amdgpu_cs_parser parser = {};
1354 	bool reserved_buffers = false;
1355 	int i, r;
1356 
1357 	if (!adev->accel_working)
1358 		return -EBUSY;
1359 
1360 	parser.adev = adev;
1361 	parser.filp = filp;
1362 
1363 	r = amdgpu_cs_parser_init(&parser, data);
1364 	if (r) {
1365 		DRM_ERROR("Failed to initialize parser %d!\n", r);
1366 		goto out;
1367 	}
1368 
1369 	r = amdgpu_cs_ib_fill(adev, &parser);
1370 	if (r)
1371 		goto out;
1372 
1373 	r = amdgpu_cs_dependencies(adev, &parser);
1374 	if (r) {
1375 		DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1376 		goto out;
1377 	}
1378 
1379 	r = amdgpu_cs_parser_bos(&parser, data);
1380 	if (r) {
1381 		if (r == -ENOMEM)
1382 			DRM_ERROR("Not enough memory for command submission!\n");
1383 		else if (r != -ERESTARTSYS && r != -EAGAIN)
1384 			DRM_ERROR("Failed to process the buffer list %d!\n", r);
1385 		goto out;
1386 	}
1387 
1388 	reserved_buffers = true;
1389 
1390 	for (i = 0; i < parser.job->num_ibs; i++)
1391 		trace_amdgpu_cs(&parser, i);
1392 
1393 	r = amdgpu_cs_vm_handling(&parser);
1394 	if (r)
1395 		goto out;
1396 
1397 	r = amdgpu_cs_submit(&parser, cs);
1398 
1399 out:
1400 	amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
1401 
1402 	return r;
1403 }
1404 
1405 /**
1406  * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1407  *
1408  * @dev: drm device
1409  * @data: data from userspace
1410  * @filp: file private
1411  *
1412  * Wait for the command submission identified by handle to finish.
1413  */
1414 int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1415 			 struct drm_file *filp)
1416 {
1417 	union drm_amdgpu_wait_cs *wait = data;
1418 	unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
1419 	struct drm_sched_entity *entity;
1420 	struct amdgpu_ctx *ctx;
1421 	struct dma_fence *fence;
1422 	long r;
1423 
1424 	ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1425 	if (ctx == NULL)
1426 		return -EINVAL;
1427 
1428 	r = amdgpu_ctx_get_entity(ctx, wait->in.ip_type, wait->in.ip_instance,
1429 				  wait->in.ring, &entity);
1430 	if (r) {
1431 		amdgpu_ctx_put(ctx);
1432 		return r;
1433 	}
1434 
1435 	fence = amdgpu_ctx_get_fence(ctx, entity, wait->in.handle);
1436 	if (IS_ERR(fence))
1437 		r = PTR_ERR(fence);
1438 	else if (fence) {
1439 		r = dma_fence_wait_timeout(fence, true, timeout);
1440 		if (r > 0 && fence->error)
1441 			r = fence->error;
1442 		dma_fence_put(fence);
1443 	} else
1444 		r = 1;
1445 
1446 	amdgpu_ctx_put(ctx);
1447 	if (r < 0)
1448 		return r;
1449 
1450 	memset(wait, 0, sizeof(*wait));
1451 	wait->out.status = (r == 0);
1452 
1453 	return 0;
1454 }
1455 
1456 /**
1457  * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1458  *
1459  * @adev: amdgpu device
1460  * @filp: file private
1461  * @user: drm_amdgpu_fence copied from user space
1462  */
1463 static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1464 					     struct drm_file *filp,
1465 					     struct drm_amdgpu_fence *user)
1466 {
1467 	struct drm_sched_entity *entity;
1468 	struct amdgpu_ctx *ctx;
1469 	struct dma_fence *fence;
1470 	int r;
1471 
1472 	ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1473 	if (ctx == NULL)
1474 		return ERR_PTR(-EINVAL);
1475 
1476 	r = amdgpu_ctx_get_entity(ctx, user->ip_type, user->ip_instance,
1477 				  user->ring, &entity);
1478 	if (r) {
1479 		amdgpu_ctx_put(ctx);
1480 		return ERR_PTR(r);
1481 	}
1482 
1483 	fence = amdgpu_ctx_get_fence(ctx, entity, user->seq_no);
1484 	amdgpu_ctx_put(ctx);
1485 
1486 	return fence;
1487 }
1488 
1489 int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1490 				    struct drm_file *filp)
1491 {
1492 	struct amdgpu_device *adev = dev->dev_private;
1493 	union drm_amdgpu_fence_to_handle *info = data;
1494 	struct dma_fence *fence;
1495 	struct drm_syncobj *syncobj;
1496 	struct sync_file *sync_file;
1497 	int fd, r;
1498 
1499 	fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1500 	if (IS_ERR(fence))
1501 		return PTR_ERR(fence);
1502 
1503 	if (!fence)
1504 		fence = dma_fence_get_stub();
1505 
1506 	switch (info->in.what) {
1507 	case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1508 		r = drm_syncobj_create(&syncobj, 0, fence);
1509 		dma_fence_put(fence);
1510 		if (r)
1511 			return r;
1512 		r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1513 		drm_syncobj_put(syncobj);
1514 		return r;
1515 
1516 	case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1517 		r = drm_syncobj_create(&syncobj, 0, fence);
1518 		dma_fence_put(fence);
1519 		if (r)
1520 			return r;
1521 		r = drm_syncobj_get_fd(syncobj, (int*)&info->out.handle);
1522 		drm_syncobj_put(syncobj);
1523 		return r;
1524 
1525 	case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1526 		fd = get_unused_fd_flags(O_CLOEXEC);
1527 		if (fd < 0) {
1528 			dma_fence_put(fence);
1529 			return fd;
1530 		}
1531 
1532 		sync_file = sync_file_create(fence);
1533 		dma_fence_put(fence);
1534 		if (!sync_file) {
1535 			put_unused_fd(fd);
1536 			return -ENOMEM;
1537 		}
1538 
1539 		fd_install(fd, sync_file->file);
1540 		info->out.handle = fd;
1541 		return 0;
1542 
1543 	default:
1544 		return -EINVAL;
1545 	}
1546 }
1547 
1548 /**
1549  * amdgpu_cs_wait_all_fence - wait on all fences to signal
1550  *
1551  * @adev: amdgpu device
1552  * @filp: file private
1553  * @wait: wait parameters
1554  * @fences: array of drm_amdgpu_fence
1555  */
1556 static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1557 				     struct drm_file *filp,
1558 				     union drm_amdgpu_wait_fences *wait,
1559 				     struct drm_amdgpu_fence *fences)
1560 {
1561 	uint32_t fence_count = wait->in.fence_count;
1562 	unsigned int i;
1563 	long r = 1;
1564 
1565 	for (i = 0; i < fence_count; i++) {
1566 		struct dma_fence *fence;
1567 		unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1568 
1569 		fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1570 		if (IS_ERR(fence))
1571 			return PTR_ERR(fence);
1572 		else if (!fence)
1573 			continue;
1574 
1575 		r = dma_fence_wait_timeout(fence, true, timeout);
1576 		dma_fence_put(fence);
1577 		if (r < 0)
1578 			return r;
1579 
1580 		if (r == 0)
1581 			break;
1582 
1583 		if (fence->error)
1584 			return fence->error;
1585 	}
1586 
1587 	memset(wait, 0, sizeof(*wait));
1588 	wait->out.status = (r > 0);
1589 
1590 	return 0;
1591 }
1592 
1593 /**
1594  * amdgpu_cs_wait_any_fence - wait on any fence to signal
1595  *
1596  * @adev: amdgpu device
1597  * @filp: file private
1598  * @wait: wait parameters
1599  * @fences: array of drm_amdgpu_fence
1600  */
1601 static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1602 				    struct drm_file *filp,
1603 				    union drm_amdgpu_wait_fences *wait,
1604 				    struct drm_amdgpu_fence *fences)
1605 {
1606 	unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1607 	uint32_t fence_count = wait->in.fence_count;
1608 	uint32_t first = ~0;
1609 	struct dma_fence **array;
1610 	unsigned int i;
1611 	long r;
1612 
1613 	/* Prepare the fence array */
1614 	array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1615 
1616 	if (array == NULL)
1617 		return -ENOMEM;
1618 
1619 	for (i = 0; i < fence_count; i++) {
1620 		struct dma_fence *fence;
1621 
1622 		fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1623 		if (IS_ERR(fence)) {
1624 			r = PTR_ERR(fence);
1625 			goto err_free_fence_array;
1626 		} else if (fence) {
1627 			array[i] = fence;
1628 		} else { /* NULL, the fence has been already signaled */
1629 			r = 1;
1630 			first = i;
1631 			goto out;
1632 		}
1633 	}
1634 
1635 	r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1636 				       &first);
1637 	if (r < 0)
1638 		goto err_free_fence_array;
1639 
1640 out:
1641 	memset(wait, 0, sizeof(*wait));
1642 	wait->out.status = (r > 0);
1643 	wait->out.first_signaled = first;
1644 
1645 	if (first < fence_count && array[first])
1646 		r = array[first]->error;
1647 	else
1648 		r = 0;
1649 
1650 err_free_fence_array:
1651 	for (i = 0; i < fence_count; i++)
1652 		dma_fence_put(array[i]);
1653 	kfree(array);
1654 
1655 	return r;
1656 }
1657 
1658 /**
1659  * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1660  *
1661  * @dev: drm device
1662  * @data: data from userspace
1663  * @filp: file private
1664  */
1665 int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1666 				struct drm_file *filp)
1667 {
1668 	struct amdgpu_device *adev = dev->dev_private;
1669 	union drm_amdgpu_wait_fences *wait = data;
1670 	uint32_t fence_count = wait->in.fence_count;
1671 	struct drm_amdgpu_fence *fences_user;
1672 	struct drm_amdgpu_fence *fences;
1673 	int r;
1674 
1675 	/* Get the fences from userspace */
1676 	fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1677 			GFP_KERNEL);
1678 	if (fences == NULL)
1679 		return -ENOMEM;
1680 
1681 	fences_user = u64_to_user_ptr(wait->in.fences);
1682 	if (copy_from_user(fences, fences_user,
1683 		sizeof(struct drm_amdgpu_fence) * fence_count)) {
1684 		r = -EFAULT;
1685 		goto err_free_fences;
1686 	}
1687 
1688 	if (wait->in.wait_all)
1689 		r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1690 	else
1691 		r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1692 
1693 err_free_fences:
1694 	kfree(fences);
1695 
1696 	return r;
1697 }
1698 
1699 /**
1700  * amdgpu_cs_find_bo_va - find bo_va for VM address
1701  *
1702  * @parser: command submission parser context
1703  * @addr: VM address
1704  * @bo: resulting BO of the mapping found
1705  *
1706  * Search the buffer objects in the command submission context for a certain
1707  * virtual memory address. Returns allocation structure when found, NULL
1708  * otherwise.
1709  */
1710 int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1711 			   uint64_t addr, struct amdgpu_bo **bo,
1712 			   struct amdgpu_bo_va_mapping **map)
1713 {
1714 	struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
1715 	struct ttm_operation_ctx ctx = { false, false };
1716 	struct amdgpu_vm *vm = &fpriv->vm;
1717 	struct amdgpu_bo_va_mapping *mapping;
1718 	int r;
1719 
1720 	addr /= AMDGPU_GPU_PAGE_SIZE;
1721 
1722 	mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1723 	if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1724 		return -EINVAL;
1725 
1726 	*bo = mapping->bo_va->base.bo;
1727 	*map = mapping;
1728 
1729 	/* Double check that the BO is reserved by this CS */
1730 	if (READ_ONCE((*bo)->tbo.resv->lock.ctx) != &parser->ticket)
1731 		return -EINVAL;
1732 
1733 	if (!((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
1734 		(*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1735 		amdgpu_bo_placement_from_domain(*bo, (*bo)->allowed_domains);
1736 		r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, &ctx);
1737 		if (r)
1738 			return r;
1739 	}
1740 
1741 	return amdgpu_ttm_alloc_gart(&(*bo)->tbo);
1742 }
1743