1 // SPDX-License-Identifier: MIT
2 /*
3  * Copyright 2014-2018 Advanced Micro Devices, Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  */
23 #include <linux/dma-buf.h>
24 #include <linux/list.h>
25 #include <linux/pagemap.h>
26 #include <linux/sched/mm.h>
27 #include <linux/sched/task.h>
28 #include <drm/ttm/ttm_tt.h>
29 
30 #include "amdgpu_object.h"
31 #include "amdgpu_gem.h"
32 #include "amdgpu_vm.h"
33 #include "amdgpu_hmm.h"
34 #include "amdgpu_amdkfd.h"
35 #include "amdgpu_dma_buf.h"
36 #include <uapi/linux/kfd_ioctl.h>
37 #include "amdgpu_xgmi.h"
38 #include "kfd_smi_events.h"
39 
40 /* Userptr restore delay, just long enough to allow consecutive VM
41  * changes to accumulate
42  */
43 #define AMDGPU_USERPTR_RESTORE_DELAY_MS 1
44 
45 /*
46  * Align VRAM availability to 2MB to avoid fragmentation caused by 4K allocations in the tail 2MB
47  * BO chunk
48  */
49 #define VRAM_AVAILABLITY_ALIGN (1 << 21)
50 
51 /* Impose limit on how much memory KFD can use */
52 static struct {
53 	uint64_t max_system_mem_limit;
54 	uint64_t max_ttm_mem_limit;
55 	int64_t system_mem_used;
56 	int64_t ttm_mem_used;
57 	spinlock_t mem_limit_lock;
58 } kfd_mem_limit;
59 
60 static const char * const domain_bit_to_string[] = {
61 		"CPU",
62 		"GTT",
63 		"VRAM",
64 		"GDS",
65 		"GWS",
66 		"OA"
67 };
68 
69 #define domain_string(domain) domain_bit_to_string[ffs(domain)-1]
70 
71 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work);
72 
73 static bool kfd_mem_is_attached(struct amdgpu_vm *avm,
74 		struct kgd_mem *mem)
75 {
76 	struct kfd_mem_attachment *entry;
77 
78 	list_for_each_entry(entry, &mem->attachments, list)
79 		if (entry->bo_va->base.vm == avm)
80 			return true;
81 
82 	return false;
83 }
84 
85 /* Set memory usage limits. Current, limits are
86  *  System (TTM + userptr) memory - 15/16th System RAM
87  *  TTM memory - 3/8th System RAM
88  */
89 void amdgpu_amdkfd_gpuvm_init_mem_limits(void)
90 {
91 	struct sysinfo si;
92 	uint64_t mem;
93 
94 	si_meminfo(&si);
95 	mem = si.freeram - si.freehigh;
96 	mem *= si.mem_unit;
97 
98 	spin_lock_init(&kfd_mem_limit.mem_limit_lock);
99 	kfd_mem_limit.max_system_mem_limit = mem - (mem >> 4);
100 	kfd_mem_limit.max_ttm_mem_limit = (mem >> 1) - (mem >> 3);
101 	pr_debug("Kernel memory limit %lluM, TTM limit %lluM\n",
102 		(kfd_mem_limit.max_system_mem_limit >> 20),
103 		(kfd_mem_limit.max_ttm_mem_limit >> 20));
104 }
105 
106 void amdgpu_amdkfd_reserve_system_mem(uint64_t size)
107 {
108 	kfd_mem_limit.system_mem_used += size;
109 }
110 
111 /* Estimate page table size needed to represent a given memory size
112  *
113  * With 4KB pages, we need one 8 byte PTE for each 4KB of memory
114  * (factor 512, >> 9). With 2MB pages, we need one 8 byte PTE for 2MB
115  * of memory (factor 256K, >> 18). ROCm user mode tries to optimize
116  * for 2MB pages for TLB efficiency. However, small allocations and
117  * fragmented system memory still need some 4KB pages. We choose a
118  * compromise that should work in most cases without reserving too
119  * much memory for page tables unnecessarily (factor 16K, >> 14).
120  */
121 
122 #define ESTIMATE_PT_SIZE(mem_size) max(((mem_size) >> 14), AMDGPU_VM_RESERVED_VRAM)
123 
124 /**
125  * amdgpu_amdkfd_reserve_mem_limit() - Decrease available memory by size
126  * of buffer.
127  *
128  * @adev: Device to which allocated BO belongs to
129  * @size: Size of buffer, in bytes, encapsulated by B0. This should be
130  * equivalent to amdgpu_bo_size(BO)
131  * @alloc_flag: Flag used in allocating a BO as noted above
132  *
133  * Return: returns -ENOMEM in case of error, ZERO otherwise
134  */
135 int amdgpu_amdkfd_reserve_mem_limit(struct amdgpu_device *adev,
136 		uint64_t size, u32 alloc_flag)
137 {
138 	uint64_t reserved_for_pt =
139 		ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
140 	size_t system_mem_needed, ttm_mem_needed, vram_needed;
141 	int ret = 0;
142 
143 	system_mem_needed = 0;
144 	ttm_mem_needed = 0;
145 	vram_needed = 0;
146 	if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
147 		system_mem_needed = size;
148 		ttm_mem_needed = size;
149 	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
150 		/*
151 		 * Conservatively round up the allocation requirement to 2 MB
152 		 * to avoid fragmentation caused by 4K allocations in the tail
153 		 * 2M BO chunk.
154 		 */
155 		vram_needed = size;
156 	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
157 		system_mem_needed = size;
158 	} else if (!(alloc_flag &
159 				(KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
160 				 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
161 		pr_err("%s: Invalid BO type %#x\n", __func__, alloc_flag);
162 		return -ENOMEM;
163 	}
164 
165 	spin_lock(&kfd_mem_limit.mem_limit_lock);
166 
167 	if (kfd_mem_limit.system_mem_used + system_mem_needed >
168 	    kfd_mem_limit.max_system_mem_limit)
169 		pr_debug("Set no_system_mem_limit=1 if using shared memory\n");
170 
171 	if ((kfd_mem_limit.system_mem_used + system_mem_needed >
172 	     kfd_mem_limit.max_system_mem_limit && !no_system_mem_limit) ||
173 	    (kfd_mem_limit.ttm_mem_used + ttm_mem_needed >
174 	     kfd_mem_limit.max_ttm_mem_limit) ||
175 	    (adev && adev->kfd.vram_used + vram_needed >
176 	     adev->gmc.real_vram_size - reserved_for_pt)) {
177 		ret = -ENOMEM;
178 		goto release;
179 	}
180 
181 	/* Update memory accounting by decreasing available system
182 	 * memory, TTM memory and GPU memory as computed above
183 	 */
184 	WARN_ONCE(vram_needed && !adev,
185 		  "adev reference can't be null when vram is used");
186 	if (adev) {
187 		adev->kfd.vram_used += vram_needed;
188 		adev->kfd.vram_used_aligned += ALIGN(vram_needed, VRAM_AVAILABLITY_ALIGN);
189 	}
190 	kfd_mem_limit.system_mem_used += system_mem_needed;
191 	kfd_mem_limit.ttm_mem_used += ttm_mem_needed;
192 
193 release:
194 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
195 	return ret;
196 }
197 
198 void amdgpu_amdkfd_unreserve_mem_limit(struct amdgpu_device *adev,
199 		uint64_t size, u32 alloc_flag)
200 {
201 	spin_lock(&kfd_mem_limit.mem_limit_lock);
202 
203 	if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
204 		kfd_mem_limit.system_mem_used -= size;
205 		kfd_mem_limit.ttm_mem_used -= size;
206 	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
207 		WARN_ONCE(!adev,
208 			  "adev reference can't be null when alloc mem flags vram is set");
209 		if (adev) {
210 			adev->kfd.vram_used -= size;
211 			adev->kfd.vram_used_aligned -= ALIGN(size, VRAM_AVAILABLITY_ALIGN);
212 		}
213 	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
214 		kfd_mem_limit.system_mem_used -= size;
215 	} else if (!(alloc_flag &
216 				(KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
217 				 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
218 		pr_err("%s: Invalid BO type %#x\n", __func__, alloc_flag);
219 		goto release;
220 	}
221 	WARN_ONCE(adev && adev->kfd.vram_used < 0,
222 		  "KFD VRAM memory accounting unbalanced");
223 	WARN_ONCE(kfd_mem_limit.ttm_mem_used < 0,
224 		  "KFD TTM memory accounting unbalanced");
225 	WARN_ONCE(kfd_mem_limit.system_mem_used < 0,
226 		  "KFD system memory accounting unbalanced");
227 
228 release:
229 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
230 }
231 
232 void amdgpu_amdkfd_release_notify(struct amdgpu_bo *bo)
233 {
234 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
235 	u32 alloc_flags = bo->kfd_bo->alloc_flags;
236 	u64 size = amdgpu_bo_size(bo);
237 
238 	amdgpu_amdkfd_unreserve_mem_limit(adev, size, alloc_flags);
239 
240 	kfree(bo->kfd_bo);
241 }
242 
243 /**
244  * @create_dmamap_sg_bo: Creates a amdgpu_bo object to reflect information
245  * about USERPTR or DOOREBELL or MMIO BO.
246  * @adev: Device for which dmamap BO is being created
247  * @mem: BO of peer device that is being DMA mapped. Provides parameters
248  *	 in building the dmamap BO
249  * @bo_out: Output parameter updated with handle of dmamap BO
250  */
251 static int
252 create_dmamap_sg_bo(struct amdgpu_device *adev,
253 		 struct kgd_mem *mem, struct amdgpu_bo **bo_out)
254 {
255 	struct drm_gem_object *gem_obj;
256 	int ret, align;
257 
258 	ret = amdgpu_bo_reserve(mem->bo, false);
259 	if (ret)
260 		return ret;
261 
262 	align = 1;
263 	ret = amdgpu_gem_object_create(adev, mem->bo->tbo.base.size, align,
264 			AMDGPU_GEM_DOMAIN_CPU, AMDGPU_GEM_CREATE_PREEMPTIBLE,
265 			ttm_bo_type_sg, mem->bo->tbo.base.resv, &gem_obj);
266 
267 	amdgpu_bo_unreserve(mem->bo);
268 
269 	if (ret) {
270 		pr_err("Error in creating DMA mappable SG BO on domain: %d\n", ret);
271 		return -EINVAL;
272 	}
273 
274 	*bo_out = gem_to_amdgpu_bo(gem_obj);
275 	(*bo_out)->parent = amdgpu_bo_ref(mem->bo);
276 	return ret;
277 }
278 
279 /* amdgpu_amdkfd_remove_eviction_fence - Removes eviction fence from BO's
280  *  reservation object.
281  *
282  * @bo: [IN] Remove eviction fence(s) from this BO
283  * @ef: [IN] This eviction fence is removed if it
284  *  is present in the shared list.
285  *
286  * NOTE: Must be called with BO reserved i.e. bo->tbo.resv->lock held.
287  */
288 static int amdgpu_amdkfd_remove_eviction_fence(struct amdgpu_bo *bo,
289 					struct amdgpu_amdkfd_fence *ef)
290 {
291 	struct dma_fence *replacement;
292 
293 	if (!ef)
294 		return -EINVAL;
295 
296 	/* TODO: Instead of block before we should use the fence of the page
297 	 * table update and TLB flush here directly.
298 	 */
299 	replacement = dma_fence_get_stub();
300 	dma_resv_replace_fences(bo->tbo.base.resv, ef->base.context,
301 				replacement, DMA_RESV_USAGE_BOOKKEEP);
302 	dma_fence_put(replacement);
303 	return 0;
304 }
305 
306 int amdgpu_amdkfd_remove_fence_on_pt_pd_bos(struct amdgpu_bo *bo)
307 {
308 	struct amdgpu_bo *root = bo;
309 	struct amdgpu_vm_bo_base *vm_bo;
310 	struct amdgpu_vm *vm;
311 	struct amdkfd_process_info *info;
312 	struct amdgpu_amdkfd_fence *ef;
313 	int ret;
314 
315 	/* we can always get vm_bo from root PD bo.*/
316 	while (root->parent)
317 		root = root->parent;
318 
319 	vm_bo = root->vm_bo;
320 	if (!vm_bo)
321 		return 0;
322 
323 	vm = vm_bo->vm;
324 	if (!vm)
325 		return 0;
326 
327 	info = vm->process_info;
328 	if (!info || !info->eviction_fence)
329 		return 0;
330 
331 	ef = container_of(dma_fence_get(&info->eviction_fence->base),
332 			struct amdgpu_amdkfd_fence, base);
333 
334 	BUG_ON(!dma_resv_trylock(bo->tbo.base.resv));
335 	ret = amdgpu_amdkfd_remove_eviction_fence(bo, ef);
336 	dma_resv_unlock(bo->tbo.base.resv);
337 
338 	dma_fence_put(&ef->base);
339 	return ret;
340 }
341 
342 static int amdgpu_amdkfd_bo_validate(struct amdgpu_bo *bo, uint32_t domain,
343 				     bool wait)
344 {
345 	struct ttm_operation_ctx ctx = { false, false };
346 	int ret;
347 
348 	if (WARN(amdgpu_ttm_tt_get_usermm(bo->tbo.ttm),
349 		 "Called with userptr BO"))
350 		return -EINVAL;
351 
352 	amdgpu_bo_placement_from_domain(bo, domain);
353 
354 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
355 	if (ret)
356 		goto validate_fail;
357 	if (wait)
358 		amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
359 
360 validate_fail:
361 	return ret;
362 }
363 
364 static int amdgpu_amdkfd_validate_vm_bo(void *_unused, struct amdgpu_bo *bo)
365 {
366 	return amdgpu_amdkfd_bo_validate(bo, bo->allowed_domains, false);
367 }
368 
369 /* vm_validate_pt_pd_bos - Validate page table and directory BOs
370  *
371  * Page directories are not updated here because huge page handling
372  * during page table updates can invalidate page directory entries
373  * again. Page directories are only updated after updating page
374  * tables.
375  */
376 static int vm_validate_pt_pd_bos(struct amdgpu_vm *vm)
377 {
378 	struct amdgpu_bo *pd = vm->root.bo;
379 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
380 	int ret;
381 
382 	ret = amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_amdkfd_validate_vm_bo, NULL);
383 	if (ret) {
384 		pr_err("failed to validate PT BOs\n");
385 		return ret;
386 	}
387 
388 	vm->pd_phys_addr = amdgpu_gmc_pd_addr(vm->root.bo);
389 
390 	return 0;
391 }
392 
393 static int vm_update_pds(struct amdgpu_vm *vm, struct amdgpu_sync *sync)
394 {
395 	struct amdgpu_bo *pd = vm->root.bo;
396 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
397 	int ret;
398 
399 	ret = amdgpu_vm_update_pdes(adev, vm, false);
400 	if (ret)
401 		return ret;
402 
403 	return amdgpu_sync_fence(sync, vm->last_update);
404 }
405 
406 static uint64_t get_pte_flags(struct amdgpu_device *adev, struct kgd_mem *mem)
407 {
408 	uint32_t mapping_flags = AMDGPU_VM_PAGE_READABLE |
409 				 AMDGPU_VM_MTYPE_DEFAULT;
410 
411 	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE)
412 		mapping_flags |= AMDGPU_VM_PAGE_WRITEABLE;
413 	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE)
414 		mapping_flags |= AMDGPU_VM_PAGE_EXECUTABLE;
415 
416 	return amdgpu_gem_va_map_flags(adev, mapping_flags);
417 }
418 
419 /**
420  * create_sg_table() - Create an sg_table for a contiguous DMA addr range
421  * @addr: The starting address to point to
422  * @size: Size of memory area in bytes being pointed to
423  *
424  * Allocates an instance of sg_table and initializes it to point to memory
425  * area specified by input parameters. The address used to build is assumed
426  * to be DMA mapped, if needed.
427  *
428  * DOORBELL or MMIO BOs use only one scatterlist node in their sg_table
429  * because they are physically contiguous.
430  *
431  * Return: Initialized instance of SG Table or NULL
432  */
433 static struct sg_table *create_sg_table(uint64_t addr, uint32_t size)
434 {
435 	struct sg_table *sg = kmalloc(sizeof(*sg), GFP_KERNEL);
436 
437 	if (!sg)
438 		return NULL;
439 	if (sg_alloc_table(sg, 1, GFP_KERNEL)) {
440 		kfree(sg);
441 		return NULL;
442 	}
443 	sg_dma_address(sg->sgl) = addr;
444 	sg->sgl->length = size;
445 #ifdef CONFIG_NEED_SG_DMA_LENGTH
446 	sg->sgl->dma_length = size;
447 #endif
448 	return sg;
449 }
450 
451 static int
452 kfd_mem_dmamap_userptr(struct kgd_mem *mem,
453 		       struct kfd_mem_attachment *attachment)
454 {
455 	enum dma_data_direction direction =
456 		mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
457 		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
458 	struct ttm_operation_ctx ctx = {.interruptible = true};
459 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
460 	struct amdgpu_device *adev = attachment->adev;
461 	struct ttm_tt *src_ttm = mem->bo->tbo.ttm;
462 	struct ttm_tt *ttm = bo->tbo.ttm;
463 	int ret;
464 
465 	if (WARN_ON(ttm->num_pages != src_ttm->num_pages))
466 		return -EINVAL;
467 
468 	ttm->sg = kmalloc(sizeof(*ttm->sg), GFP_KERNEL);
469 	if (unlikely(!ttm->sg))
470 		return -ENOMEM;
471 
472 	/* Same sequence as in amdgpu_ttm_tt_pin_userptr */
473 	ret = sg_alloc_table_from_pages(ttm->sg, src_ttm->pages,
474 					ttm->num_pages, 0,
475 					(u64)ttm->num_pages << PAGE_SHIFT,
476 					GFP_KERNEL);
477 	if (unlikely(ret))
478 		goto free_sg;
479 
480 	ret = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
481 	if (unlikely(ret))
482 		goto release_sg;
483 
484 	drm_prime_sg_to_dma_addr_array(ttm->sg, ttm->dma_address,
485 				       ttm->num_pages);
486 
487 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
488 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
489 	if (ret)
490 		goto unmap_sg;
491 
492 	return 0;
493 
494 unmap_sg:
495 	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
496 release_sg:
497 	pr_err("DMA map userptr failed: %d\n", ret);
498 	sg_free_table(ttm->sg);
499 free_sg:
500 	kfree(ttm->sg);
501 	ttm->sg = NULL;
502 	return ret;
503 }
504 
505 static int
506 kfd_mem_dmamap_dmabuf(struct kfd_mem_attachment *attachment)
507 {
508 	struct ttm_operation_ctx ctx = {.interruptible = true};
509 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
510 
511 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
512 	return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
513 }
514 
515 /**
516  * kfd_mem_dmamap_sg_bo() - Create DMA mapped sg_table to access DOORBELL or MMIO BO
517  * @mem: SG BO of the DOORBELL or MMIO resource on the owning device
518  * @attachment: Virtual address attachment of the BO on accessing device
519  *
520  * An access request from the device that owns DOORBELL does not require DMA mapping.
521  * This is because the request doesn't go through PCIe root complex i.e. it instead
522  * loops back. The need to DMA map arises only when accessing peer device's DOORBELL
523  *
524  * In contrast, all access requests for MMIO need to be DMA mapped without regard to
525  * device ownership. This is because access requests for MMIO go through PCIe root
526  * complex.
527  *
528  * This is accomplished in two steps:
529  *   - Obtain DMA mapped address of DOORBELL or MMIO memory that could be used
530  *         in updating requesting device's page table
531  *   - Signal TTM to mark memory pointed to by requesting device's BO as GPU
532  *         accessible. This allows an update of requesting device's page table
533  *         with entries associated with DOOREBELL or MMIO memory
534  *
535  * This method is invoked in the following contexts:
536  *   - Mapping of DOORBELL or MMIO BO of same or peer device
537  *   - Validating an evicted DOOREBELL or MMIO BO on device seeking access
538  *
539  * Return: ZERO if successful, NON-ZERO otherwise
540  */
541 static int
542 kfd_mem_dmamap_sg_bo(struct kgd_mem *mem,
543 		     struct kfd_mem_attachment *attachment)
544 {
545 	struct ttm_operation_ctx ctx = {.interruptible = true};
546 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
547 	struct amdgpu_device *adev = attachment->adev;
548 	struct ttm_tt *ttm = bo->tbo.ttm;
549 	enum dma_data_direction dir;
550 	dma_addr_t dma_addr;
551 	bool mmio;
552 	int ret;
553 
554 	/* Expect SG Table of dmapmap BO to be NULL */
555 	mmio = (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP);
556 	if (unlikely(ttm->sg)) {
557 		pr_err("SG Table of %d BO for peer device is UNEXPECTEDLY NON-NULL", mmio);
558 		return -EINVAL;
559 	}
560 
561 	dir = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
562 			DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
563 	dma_addr = mem->bo->tbo.sg->sgl->dma_address;
564 	pr_debug("%d BO size: %d\n", mmio, mem->bo->tbo.sg->sgl->length);
565 	pr_debug("%d BO address before DMA mapping: %llx\n", mmio, dma_addr);
566 	dma_addr = dma_map_resource(adev->dev, dma_addr,
567 			mem->bo->tbo.sg->sgl->length, dir, DMA_ATTR_SKIP_CPU_SYNC);
568 	ret = dma_mapping_error(adev->dev, dma_addr);
569 	if (unlikely(ret))
570 		return ret;
571 	pr_debug("%d BO address after DMA mapping: %llx\n", mmio, dma_addr);
572 
573 	ttm->sg = create_sg_table(dma_addr, mem->bo->tbo.sg->sgl->length);
574 	if (unlikely(!ttm->sg)) {
575 		ret = -ENOMEM;
576 		goto unmap_sg;
577 	}
578 
579 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
580 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
581 	if (unlikely(ret))
582 		goto free_sg;
583 
584 	return ret;
585 
586 free_sg:
587 	sg_free_table(ttm->sg);
588 	kfree(ttm->sg);
589 	ttm->sg = NULL;
590 unmap_sg:
591 	dma_unmap_resource(adev->dev, dma_addr, mem->bo->tbo.sg->sgl->length,
592 			   dir, DMA_ATTR_SKIP_CPU_SYNC);
593 	return ret;
594 }
595 
596 static int
597 kfd_mem_dmamap_attachment(struct kgd_mem *mem,
598 			  struct kfd_mem_attachment *attachment)
599 {
600 	switch (attachment->type) {
601 	case KFD_MEM_ATT_SHARED:
602 		return 0;
603 	case KFD_MEM_ATT_USERPTR:
604 		return kfd_mem_dmamap_userptr(mem, attachment);
605 	case KFD_MEM_ATT_DMABUF:
606 		return kfd_mem_dmamap_dmabuf(attachment);
607 	case KFD_MEM_ATT_SG:
608 		return kfd_mem_dmamap_sg_bo(mem, attachment);
609 	default:
610 		WARN_ON_ONCE(1);
611 	}
612 	return -EINVAL;
613 }
614 
615 static void
616 kfd_mem_dmaunmap_userptr(struct kgd_mem *mem,
617 			 struct kfd_mem_attachment *attachment)
618 {
619 	enum dma_data_direction direction =
620 		mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
621 		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
622 	struct ttm_operation_ctx ctx = {.interruptible = false};
623 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
624 	struct amdgpu_device *adev = attachment->adev;
625 	struct ttm_tt *ttm = bo->tbo.ttm;
626 
627 	if (unlikely(!ttm->sg))
628 		return;
629 
630 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
631 	ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
632 
633 	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
634 	sg_free_table(ttm->sg);
635 	kfree(ttm->sg);
636 	ttm->sg = NULL;
637 }
638 
639 static void
640 kfd_mem_dmaunmap_dmabuf(struct kfd_mem_attachment *attachment)
641 {
642 	struct ttm_operation_ctx ctx = {.interruptible = true};
643 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
644 
645 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
646 	ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
647 }
648 
649 /**
650  * kfd_mem_dmaunmap_sg_bo() - Free DMA mapped sg_table of DOORBELL or MMIO BO
651  * @mem: SG BO of the DOORBELL or MMIO resource on the owning device
652  * @attachment: Virtual address attachment of the BO on accessing device
653  *
654  * The method performs following steps:
655  *   - Signal TTM to mark memory pointed to by BO as GPU inaccessible
656  *   - Free SG Table that is used to encapsulate DMA mapped memory of
657  *          peer device's DOORBELL or MMIO memory
658  *
659  * This method is invoked in the following contexts:
660  *     UNMapping of DOORBELL or MMIO BO on a device having access to its memory
661  *     Eviction of DOOREBELL or MMIO BO on device having access to its memory
662  *
663  * Return: void
664  */
665 static void
666 kfd_mem_dmaunmap_sg_bo(struct kgd_mem *mem,
667 		       struct kfd_mem_attachment *attachment)
668 {
669 	struct ttm_operation_ctx ctx = {.interruptible = true};
670 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
671 	struct amdgpu_device *adev = attachment->adev;
672 	struct ttm_tt *ttm = bo->tbo.ttm;
673 	enum dma_data_direction dir;
674 
675 	if (unlikely(!ttm->sg)) {
676 		pr_err("SG Table of BO is UNEXPECTEDLY NULL");
677 		return;
678 	}
679 
680 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
681 	ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
682 
683 	dir = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
684 				DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
685 	dma_unmap_resource(adev->dev, ttm->sg->sgl->dma_address,
686 			ttm->sg->sgl->length, dir, DMA_ATTR_SKIP_CPU_SYNC);
687 	sg_free_table(ttm->sg);
688 	kfree(ttm->sg);
689 	ttm->sg = NULL;
690 	bo->tbo.sg = NULL;
691 }
692 
693 static void
694 kfd_mem_dmaunmap_attachment(struct kgd_mem *mem,
695 			    struct kfd_mem_attachment *attachment)
696 {
697 	switch (attachment->type) {
698 	case KFD_MEM_ATT_SHARED:
699 		break;
700 	case KFD_MEM_ATT_USERPTR:
701 		kfd_mem_dmaunmap_userptr(mem, attachment);
702 		break;
703 	case KFD_MEM_ATT_DMABUF:
704 		kfd_mem_dmaunmap_dmabuf(attachment);
705 		break;
706 	case KFD_MEM_ATT_SG:
707 		kfd_mem_dmaunmap_sg_bo(mem, attachment);
708 		break;
709 	default:
710 		WARN_ON_ONCE(1);
711 	}
712 }
713 
714 static int kfd_mem_export_dmabuf(struct kgd_mem *mem)
715 {
716 	if (!mem->dmabuf) {
717 		struct dma_buf *ret = amdgpu_gem_prime_export(
718 			&mem->bo->tbo.base,
719 			mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
720 				DRM_RDWR : 0);
721 		if (IS_ERR(ret))
722 			return PTR_ERR(ret);
723 		mem->dmabuf = ret;
724 	}
725 
726 	return 0;
727 }
728 
729 static int
730 kfd_mem_attach_dmabuf(struct amdgpu_device *adev, struct kgd_mem *mem,
731 		      struct amdgpu_bo **bo)
732 {
733 	struct drm_gem_object *gobj;
734 	int ret;
735 
736 	ret = kfd_mem_export_dmabuf(mem);
737 	if (ret)
738 		return ret;
739 
740 	gobj = amdgpu_gem_prime_import(adev_to_drm(adev), mem->dmabuf);
741 	if (IS_ERR(gobj))
742 		return PTR_ERR(gobj);
743 
744 	*bo = gem_to_amdgpu_bo(gobj);
745 	(*bo)->flags |= AMDGPU_GEM_CREATE_PREEMPTIBLE;
746 
747 	return 0;
748 }
749 
750 /* kfd_mem_attach - Add a BO to a VM
751  *
752  * Everything that needs to bo done only once when a BO is first added
753  * to a VM. It can later be mapped and unmapped many times without
754  * repeating these steps.
755  *
756  * 0. Create BO for DMA mapping, if needed
757  * 1. Allocate and initialize BO VA entry data structure
758  * 2. Add BO to the VM
759  * 3. Determine ASIC-specific PTE flags
760  * 4. Alloc page tables and directories if needed
761  * 4a.  Validate new page tables and directories
762  */
763 static int kfd_mem_attach(struct amdgpu_device *adev, struct kgd_mem *mem,
764 		struct amdgpu_vm *vm, bool is_aql)
765 {
766 	struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
767 	unsigned long bo_size = mem->bo->tbo.base.size;
768 	uint64_t va = mem->va;
769 	struct kfd_mem_attachment *attachment[2] = {NULL, NULL};
770 	struct amdgpu_bo *bo[2] = {NULL, NULL};
771 	bool same_hive = false;
772 	int i, ret;
773 
774 	if (!va) {
775 		pr_err("Invalid VA when adding BO to VM\n");
776 		return -EINVAL;
777 	}
778 
779 	/* Determine access to VRAM, MMIO and DOORBELL BOs of peer devices
780 	 *
781 	 * The access path of MMIO and DOORBELL BOs of is always over PCIe.
782 	 * In contrast the access path of VRAM BOs depens upon the type of
783 	 * link that connects the peer device. Access over PCIe is allowed
784 	 * if peer device has large BAR. In contrast, access over xGMI is
785 	 * allowed for both small and large BAR configurations of peer device
786 	 */
787 	if ((adev != bo_adev) &&
788 	    ((mem->domain == AMDGPU_GEM_DOMAIN_VRAM) ||
789 	     (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL) ||
790 	     (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
791 		if (mem->domain == AMDGPU_GEM_DOMAIN_VRAM)
792 			same_hive = amdgpu_xgmi_same_hive(adev, bo_adev);
793 		if (!same_hive && !amdgpu_device_is_peer_accessible(bo_adev, adev))
794 			return -EINVAL;
795 	}
796 
797 	for (i = 0; i <= is_aql; i++) {
798 		attachment[i] = kzalloc(sizeof(*attachment[i]), GFP_KERNEL);
799 		if (unlikely(!attachment[i])) {
800 			ret = -ENOMEM;
801 			goto unwind;
802 		}
803 
804 		pr_debug("\t add VA 0x%llx - 0x%llx to vm %p\n", va,
805 			 va + bo_size, vm);
806 
807 		if ((adev == bo_adev && !(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) ||
808 		    (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) && adev->ram_is_direct_mapped) ||
809 		    same_hive) {
810 			/* Mappings on the local GPU, or VRAM mappings in the
811 			 * local hive, or userptr mapping IOMMU direct map mode
812 			 * share the original BO
813 			 */
814 			attachment[i]->type = KFD_MEM_ATT_SHARED;
815 			bo[i] = mem->bo;
816 			drm_gem_object_get(&bo[i]->tbo.base);
817 		} else if (i > 0) {
818 			/* Multiple mappings on the same GPU share the BO */
819 			attachment[i]->type = KFD_MEM_ATT_SHARED;
820 			bo[i] = bo[0];
821 			drm_gem_object_get(&bo[i]->tbo.base);
822 		} else if (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm)) {
823 			/* Create an SG BO to DMA-map userptrs on other GPUs */
824 			attachment[i]->type = KFD_MEM_ATT_USERPTR;
825 			ret = create_dmamap_sg_bo(adev, mem, &bo[i]);
826 			if (ret)
827 				goto unwind;
828 		/* Handle DOORBELL BOs of peer devices and MMIO BOs of local and peer devices */
829 		} else if (mem->bo->tbo.type == ttm_bo_type_sg) {
830 			WARN_ONCE(!(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL ||
831 				    mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP),
832 				  "Handing invalid SG BO in ATTACH request");
833 			attachment[i]->type = KFD_MEM_ATT_SG;
834 			ret = create_dmamap_sg_bo(adev, mem, &bo[i]);
835 			if (ret)
836 				goto unwind;
837 		/* Enable acces to GTT and VRAM BOs of peer devices */
838 		} else if (mem->domain == AMDGPU_GEM_DOMAIN_GTT ||
839 			   mem->domain == AMDGPU_GEM_DOMAIN_VRAM) {
840 			attachment[i]->type = KFD_MEM_ATT_DMABUF;
841 			ret = kfd_mem_attach_dmabuf(adev, mem, &bo[i]);
842 			if (ret)
843 				goto unwind;
844 			pr_debug("Employ DMABUF mechanism to enable peer GPU access\n");
845 		} else {
846 			WARN_ONCE(true, "Handling invalid ATTACH request");
847 			ret = -EINVAL;
848 			goto unwind;
849 		}
850 
851 		/* Add BO to VM internal data structures */
852 		ret = amdgpu_bo_reserve(bo[i], false);
853 		if (ret) {
854 			pr_debug("Unable to reserve BO during memory attach");
855 			goto unwind;
856 		}
857 		attachment[i]->bo_va = amdgpu_vm_bo_add(adev, vm, bo[i]);
858 		amdgpu_bo_unreserve(bo[i]);
859 		if (unlikely(!attachment[i]->bo_va)) {
860 			ret = -ENOMEM;
861 			pr_err("Failed to add BO object to VM. ret == %d\n",
862 			       ret);
863 			goto unwind;
864 		}
865 		attachment[i]->va = va;
866 		attachment[i]->pte_flags = get_pte_flags(adev, mem);
867 		attachment[i]->adev = adev;
868 		list_add(&attachment[i]->list, &mem->attachments);
869 
870 		va += bo_size;
871 	}
872 
873 	return 0;
874 
875 unwind:
876 	for (; i >= 0; i--) {
877 		if (!attachment[i])
878 			continue;
879 		if (attachment[i]->bo_va) {
880 			amdgpu_bo_reserve(bo[i], true);
881 			amdgpu_vm_bo_del(adev, attachment[i]->bo_va);
882 			amdgpu_bo_unreserve(bo[i]);
883 			list_del(&attachment[i]->list);
884 		}
885 		if (bo[i])
886 			drm_gem_object_put(&bo[i]->tbo.base);
887 		kfree(attachment[i]);
888 	}
889 	return ret;
890 }
891 
892 static void kfd_mem_detach(struct kfd_mem_attachment *attachment)
893 {
894 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
895 
896 	pr_debug("\t remove VA 0x%llx in entry %p\n",
897 			attachment->va, attachment);
898 	amdgpu_vm_bo_del(attachment->adev, attachment->bo_va);
899 	drm_gem_object_put(&bo->tbo.base);
900 	list_del(&attachment->list);
901 	kfree(attachment);
902 }
903 
904 static void add_kgd_mem_to_kfd_bo_list(struct kgd_mem *mem,
905 				struct amdkfd_process_info *process_info,
906 				bool userptr)
907 {
908 	struct ttm_validate_buffer *entry = &mem->validate_list;
909 	struct amdgpu_bo *bo = mem->bo;
910 
911 	INIT_LIST_HEAD(&entry->head);
912 	entry->num_shared = 1;
913 	entry->bo = &bo->tbo;
914 	mutex_lock(&process_info->lock);
915 	if (userptr)
916 		list_add_tail(&entry->head, &process_info->userptr_valid_list);
917 	else
918 		list_add_tail(&entry->head, &process_info->kfd_bo_list);
919 	mutex_unlock(&process_info->lock);
920 }
921 
922 static void remove_kgd_mem_from_kfd_bo_list(struct kgd_mem *mem,
923 		struct amdkfd_process_info *process_info)
924 {
925 	struct ttm_validate_buffer *bo_list_entry;
926 
927 	bo_list_entry = &mem->validate_list;
928 	mutex_lock(&process_info->lock);
929 	list_del(&bo_list_entry->head);
930 	mutex_unlock(&process_info->lock);
931 }
932 
933 /* Initializes user pages. It registers the MMU notifier and validates
934  * the userptr BO in the GTT domain.
935  *
936  * The BO must already be on the userptr_valid_list. Otherwise an
937  * eviction and restore may happen that leaves the new BO unmapped
938  * with the user mode queues running.
939  *
940  * Takes the process_info->lock to protect against concurrent restore
941  * workers.
942  *
943  * Returns 0 for success, negative errno for errors.
944  */
945 static int init_user_pages(struct kgd_mem *mem, uint64_t user_addr,
946 			   bool criu_resume)
947 {
948 	struct amdkfd_process_info *process_info = mem->process_info;
949 	struct amdgpu_bo *bo = mem->bo;
950 	struct ttm_operation_ctx ctx = { true, false };
951 	struct hmm_range *range;
952 	int ret = 0;
953 
954 	mutex_lock(&process_info->lock);
955 
956 	ret = amdgpu_ttm_tt_set_userptr(&bo->tbo, user_addr, 0);
957 	if (ret) {
958 		pr_err("%s: Failed to set userptr: %d\n", __func__, ret);
959 		goto out;
960 	}
961 
962 	ret = amdgpu_hmm_register(bo, user_addr);
963 	if (ret) {
964 		pr_err("%s: Failed to register MMU notifier: %d\n",
965 		       __func__, ret);
966 		goto out;
967 	}
968 
969 	if (criu_resume) {
970 		/*
971 		 * During a CRIU restore operation, the userptr buffer objects
972 		 * will be validated in the restore_userptr_work worker at a
973 		 * later stage when it is scheduled by another ioctl called by
974 		 * CRIU master process for the target pid for restore.
975 		 */
976 		mutex_lock(&process_info->notifier_lock);
977 		mem->invalid++;
978 		mutex_unlock(&process_info->notifier_lock);
979 		mutex_unlock(&process_info->lock);
980 		return 0;
981 	}
982 
983 	ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages, &range);
984 	if (ret) {
985 		pr_err("%s: Failed to get user pages: %d\n", __func__, ret);
986 		goto unregister_out;
987 	}
988 
989 	ret = amdgpu_bo_reserve(bo, true);
990 	if (ret) {
991 		pr_err("%s: Failed to reserve BO\n", __func__);
992 		goto release_out;
993 	}
994 	amdgpu_bo_placement_from_domain(bo, mem->domain);
995 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
996 	if (ret)
997 		pr_err("%s: failed to validate BO\n", __func__);
998 	amdgpu_bo_unreserve(bo);
999 
1000 release_out:
1001 	amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm, range);
1002 unregister_out:
1003 	if (ret)
1004 		amdgpu_hmm_unregister(bo);
1005 out:
1006 	mutex_unlock(&process_info->lock);
1007 	return ret;
1008 }
1009 
1010 /* Reserving a BO and its page table BOs must happen atomically to
1011  * avoid deadlocks. Some operations update multiple VMs at once. Track
1012  * all the reservation info in a context structure. Optionally a sync
1013  * object can track VM updates.
1014  */
1015 struct bo_vm_reservation_context {
1016 	struct amdgpu_bo_list_entry kfd_bo; /* BO list entry for the KFD BO */
1017 	unsigned int n_vms;		    /* Number of VMs reserved	    */
1018 	struct amdgpu_bo_list_entry *vm_pd; /* Array of VM BO list entries  */
1019 	struct ww_acquire_ctx ticket;	    /* Reservation ticket	    */
1020 	struct list_head list, duplicates;  /* BO lists			    */
1021 	struct amdgpu_sync *sync;	    /* Pointer to sync object	    */
1022 	bool reserved;			    /* Whether BOs are reserved	    */
1023 };
1024 
1025 enum bo_vm_match {
1026 	BO_VM_NOT_MAPPED = 0,	/* Match VMs where a BO is not mapped */
1027 	BO_VM_MAPPED,		/* Match VMs where a BO is mapped     */
1028 	BO_VM_ALL,		/* Match all VMs a BO was added to    */
1029 };
1030 
1031 /**
1032  * reserve_bo_and_vm - reserve a BO and a VM unconditionally.
1033  * @mem: KFD BO structure.
1034  * @vm: the VM to reserve.
1035  * @ctx: the struct that will be used in unreserve_bo_and_vms().
1036  */
1037 static int reserve_bo_and_vm(struct kgd_mem *mem,
1038 			      struct amdgpu_vm *vm,
1039 			      struct bo_vm_reservation_context *ctx)
1040 {
1041 	struct amdgpu_bo *bo = mem->bo;
1042 	int ret;
1043 
1044 	WARN_ON(!vm);
1045 
1046 	ctx->reserved = false;
1047 	ctx->n_vms = 1;
1048 	ctx->sync = &mem->sync;
1049 
1050 	INIT_LIST_HEAD(&ctx->list);
1051 	INIT_LIST_HEAD(&ctx->duplicates);
1052 
1053 	ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd), GFP_KERNEL);
1054 	if (!ctx->vm_pd)
1055 		return -ENOMEM;
1056 
1057 	ctx->kfd_bo.priority = 0;
1058 	ctx->kfd_bo.tv.bo = &bo->tbo;
1059 	ctx->kfd_bo.tv.num_shared = 1;
1060 	list_add(&ctx->kfd_bo.tv.head, &ctx->list);
1061 
1062 	amdgpu_vm_get_pd_bo(vm, &ctx->list, &ctx->vm_pd[0]);
1063 
1064 	ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
1065 				     false, &ctx->duplicates);
1066 	if (ret) {
1067 		pr_err("Failed to reserve buffers in ttm.\n");
1068 		kfree(ctx->vm_pd);
1069 		ctx->vm_pd = NULL;
1070 		return ret;
1071 	}
1072 
1073 	ctx->reserved = true;
1074 	return 0;
1075 }
1076 
1077 /**
1078  * reserve_bo_and_cond_vms - reserve a BO and some VMs conditionally
1079  * @mem: KFD BO structure.
1080  * @vm: the VM to reserve. If NULL, then all VMs associated with the BO
1081  * is used. Otherwise, a single VM associated with the BO.
1082  * @map_type: the mapping status that will be used to filter the VMs.
1083  * @ctx: the struct that will be used in unreserve_bo_and_vms().
1084  *
1085  * Returns 0 for success, negative for failure.
1086  */
1087 static int reserve_bo_and_cond_vms(struct kgd_mem *mem,
1088 				struct amdgpu_vm *vm, enum bo_vm_match map_type,
1089 				struct bo_vm_reservation_context *ctx)
1090 {
1091 	struct amdgpu_bo *bo = mem->bo;
1092 	struct kfd_mem_attachment *entry;
1093 	unsigned int i;
1094 	int ret;
1095 
1096 	ctx->reserved = false;
1097 	ctx->n_vms = 0;
1098 	ctx->vm_pd = NULL;
1099 	ctx->sync = &mem->sync;
1100 
1101 	INIT_LIST_HEAD(&ctx->list);
1102 	INIT_LIST_HEAD(&ctx->duplicates);
1103 
1104 	list_for_each_entry(entry, &mem->attachments, list) {
1105 		if ((vm && vm != entry->bo_va->base.vm) ||
1106 			(entry->is_mapped != map_type
1107 			&& map_type != BO_VM_ALL))
1108 			continue;
1109 
1110 		ctx->n_vms++;
1111 	}
1112 
1113 	if (ctx->n_vms != 0) {
1114 		ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd),
1115 				     GFP_KERNEL);
1116 		if (!ctx->vm_pd)
1117 			return -ENOMEM;
1118 	}
1119 
1120 	ctx->kfd_bo.priority = 0;
1121 	ctx->kfd_bo.tv.bo = &bo->tbo;
1122 	ctx->kfd_bo.tv.num_shared = 1;
1123 	list_add(&ctx->kfd_bo.tv.head, &ctx->list);
1124 
1125 	i = 0;
1126 	list_for_each_entry(entry, &mem->attachments, list) {
1127 		if ((vm && vm != entry->bo_va->base.vm) ||
1128 			(entry->is_mapped != map_type
1129 			&& map_type != BO_VM_ALL))
1130 			continue;
1131 
1132 		amdgpu_vm_get_pd_bo(entry->bo_va->base.vm, &ctx->list,
1133 				&ctx->vm_pd[i]);
1134 		i++;
1135 	}
1136 
1137 	ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
1138 				     false, &ctx->duplicates);
1139 	if (ret) {
1140 		pr_err("Failed to reserve buffers in ttm.\n");
1141 		kfree(ctx->vm_pd);
1142 		ctx->vm_pd = NULL;
1143 		return ret;
1144 	}
1145 
1146 	ctx->reserved = true;
1147 	return 0;
1148 }
1149 
1150 /**
1151  * unreserve_bo_and_vms - Unreserve BO and VMs from a reservation context
1152  * @ctx: Reservation context to unreserve
1153  * @wait: Optionally wait for a sync object representing pending VM updates
1154  * @intr: Whether the wait is interruptible
1155  *
1156  * Also frees any resources allocated in
1157  * reserve_bo_and_(cond_)vm(s). Returns the status from
1158  * amdgpu_sync_wait.
1159  */
1160 static int unreserve_bo_and_vms(struct bo_vm_reservation_context *ctx,
1161 				 bool wait, bool intr)
1162 {
1163 	int ret = 0;
1164 
1165 	if (wait)
1166 		ret = amdgpu_sync_wait(ctx->sync, intr);
1167 
1168 	if (ctx->reserved)
1169 		ttm_eu_backoff_reservation(&ctx->ticket, &ctx->list);
1170 	kfree(ctx->vm_pd);
1171 
1172 	ctx->sync = NULL;
1173 
1174 	ctx->reserved = false;
1175 	ctx->vm_pd = NULL;
1176 
1177 	return ret;
1178 }
1179 
1180 static void unmap_bo_from_gpuvm(struct kgd_mem *mem,
1181 				struct kfd_mem_attachment *entry,
1182 				struct amdgpu_sync *sync)
1183 {
1184 	struct amdgpu_bo_va *bo_va = entry->bo_va;
1185 	struct amdgpu_device *adev = entry->adev;
1186 	struct amdgpu_vm *vm = bo_va->base.vm;
1187 
1188 	amdgpu_vm_bo_unmap(adev, bo_va, entry->va);
1189 
1190 	amdgpu_vm_clear_freed(adev, vm, &bo_va->last_pt_update);
1191 
1192 	amdgpu_sync_fence(sync, bo_va->last_pt_update);
1193 
1194 	kfd_mem_dmaunmap_attachment(mem, entry);
1195 }
1196 
1197 static int update_gpuvm_pte(struct kgd_mem *mem,
1198 			    struct kfd_mem_attachment *entry,
1199 			    struct amdgpu_sync *sync)
1200 {
1201 	struct amdgpu_bo_va *bo_va = entry->bo_va;
1202 	struct amdgpu_device *adev = entry->adev;
1203 	int ret;
1204 
1205 	ret = kfd_mem_dmamap_attachment(mem, entry);
1206 	if (ret)
1207 		return ret;
1208 
1209 	/* Update the page tables  */
1210 	ret = amdgpu_vm_bo_update(adev, bo_va, false);
1211 	if (ret) {
1212 		pr_err("amdgpu_vm_bo_update failed\n");
1213 		return ret;
1214 	}
1215 
1216 	return amdgpu_sync_fence(sync, bo_va->last_pt_update);
1217 }
1218 
1219 static int map_bo_to_gpuvm(struct kgd_mem *mem,
1220 			   struct kfd_mem_attachment *entry,
1221 			   struct amdgpu_sync *sync,
1222 			   bool no_update_pte)
1223 {
1224 	int ret;
1225 
1226 	/* Set virtual address for the allocation */
1227 	ret = amdgpu_vm_bo_map(entry->adev, entry->bo_va, entry->va, 0,
1228 			       amdgpu_bo_size(entry->bo_va->base.bo),
1229 			       entry->pte_flags);
1230 	if (ret) {
1231 		pr_err("Failed to map VA 0x%llx in vm. ret %d\n",
1232 				entry->va, ret);
1233 		return ret;
1234 	}
1235 
1236 	if (no_update_pte)
1237 		return 0;
1238 
1239 	ret = update_gpuvm_pte(mem, entry, sync);
1240 	if (ret) {
1241 		pr_err("update_gpuvm_pte() failed\n");
1242 		goto update_gpuvm_pte_failed;
1243 	}
1244 
1245 	return 0;
1246 
1247 update_gpuvm_pte_failed:
1248 	unmap_bo_from_gpuvm(mem, entry, sync);
1249 	return ret;
1250 }
1251 
1252 static int process_validate_vms(struct amdkfd_process_info *process_info)
1253 {
1254 	struct amdgpu_vm *peer_vm;
1255 	int ret;
1256 
1257 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1258 			    vm_list_node) {
1259 		ret = vm_validate_pt_pd_bos(peer_vm);
1260 		if (ret)
1261 			return ret;
1262 	}
1263 
1264 	return 0;
1265 }
1266 
1267 static int process_sync_pds_resv(struct amdkfd_process_info *process_info,
1268 				 struct amdgpu_sync *sync)
1269 {
1270 	struct amdgpu_vm *peer_vm;
1271 	int ret;
1272 
1273 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1274 			    vm_list_node) {
1275 		struct amdgpu_bo *pd = peer_vm->root.bo;
1276 
1277 		ret = amdgpu_sync_resv(NULL, sync, pd->tbo.base.resv,
1278 				       AMDGPU_SYNC_NE_OWNER,
1279 				       AMDGPU_FENCE_OWNER_KFD);
1280 		if (ret)
1281 			return ret;
1282 	}
1283 
1284 	return 0;
1285 }
1286 
1287 static int process_update_pds(struct amdkfd_process_info *process_info,
1288 			      struct amdgpu_sync *sync)
1289 {
1290 	struct amdgpu_vm *peer_vm;
1291 	int ret;
1292 
1293 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1294 			    vm_list_node) {
1295 		ret = vm_update_pds(peer_vm, sync);
1296 		if (ret)
1297 			return ret;
1298 	}
1299 
1300 	return 0;
1301 }
1302 
1303 static int init_kfd_vm(struct amdgpu_vm *vm, void **process_info,
1304 		       struct dma_fence **ef)
1305 {
1306 	struct amdkfd_process_info *info = NULL;
1307 	int ret;
1308 
1309 	if (!*process_info) {
1310 		info = kzalloc(sizeof(*info), GFP_KERNEL);
1311 		if (!info)
1312 			return -ENOMEM;
1313 
1314 		mutex_init(&info->lock);
1315 		mutex_init(&info->notifier_lock);
1316 		INIT_LIST_HEAD(&info->vm_list_head);
1317 		INIT_LIST_HEAD(&info->kfd_bo_list);
1318 		INIT_LIST_HEAD(&info->userptr_valid_list);
1319 		INIT_LIST_HEAD(&info->userptr_inval_list);
1320 
1321 		info->eviction_fence =
1322 			amdgpu_amdkfd_fence_create(dma_fence_context_alloc(1),
1323 						   current->mm,
1324 						   NULL);
1325 		if (!info->eviction_fence) {
1326 			pr_err("Failed to create eviction fence\n");
1327 			ret = -ENOMEM;
1328 			goto create_evict_fence_fail;
1329 		}
1330 
1331 		info->pid = get_task_pid(current->group_leader, PIDTYPE_PID);
1332 		INIT_DELAYED_WORK(&info->restore_userptr_work,
1333 				  amdgpu_amdkfd_restore_userptr_worker);
1334 
1335 		*process_info = info;
1336 		*ef = dma_fence_get(&info->eviction_fence->base);
1337 	}
1338 
1339 	vm->process_info = *process_info;
1340 
1341 	/* Validate page directory and attach eviction fence */
1342 	ret = amdgpu_bo_reserve(vm->root.bo, true);
1343 	if (ret)
1344 		goto reserve_pd_fail;
1345 	ret = vm_validate_pt_pd_bos(vm);
1346 	if (ret) {
1347 		pr_err("validate_pt_pd_bos() failed\n");
1348 		goto validate_pd_fail;
1349 	}
1350 	ret = amdgpu_bo_sync_wait(vm->root.bo,
1351 				  AMDGPU_FENCE_OWNER_KFD, false);
1352 	if (ret)
1353 		goto wait_pd_fail;
1354 	ret = dma_resv_reserve_fences(vm->root.bo->tbo.base.resv, 1);
1355 	if (ret)
1356 		goto reserve_shared_fail;
1357 	dma_resv_add_fence(vm->root.bo->tbo.base.resv,
1358 			   &vm->process_info->eviction_fence->base,
1359 			   DMA_RESV_USAGE_BOOKKEEP);
1360 	amdgpu_bo_unreserve(vm->root.bo);
1361 
1362 	/* Update process info */
1363 	mutex_lock(&vm->process_info->lock);
1364 	list_add_tail(&vm->vm_list_node,
1365 			&(vm->process_info->vm_list_head));
1366 	vm->process_info->n_vms++;
1367 	mutex_unlock(&vm->process_info->lock);
1368 
1369 	return 0;
1370 
1371 reserve_shared_fail:
1372 wait_pd_fail:
1373 validate_pd_fail:
1374 	amdgpu_bo_unreserve(vm->root.bo);
1375 reserve_pd_fail:
1376 	vm->process_info = NULL;
1377 	if (info) {
1378 		/* Two fence references: one in info and one in *ef */
1379 		dma_fence_put(&info->eviction_fence->base);
1380 		dma_fence_put(*ef);
1381 		*ef = NULL;
1382 		*process_info = NULL;
1383 		put_pid(info->pid);
1384 create_evict_fence_fail:
1385 		mutex_destroy(&info->lock);
1386 		mutex_destroy(&info->notifier_lock);
1387 		kfree(info);
1388 	}
1389 	return ret;
1390 }
1391 
1392 /**
1393  * amdgpu_amdkfd_gpuvm_pin_bo() - Pins a BO using following criteria
1394  * @bo: Handle of buffer object being pinned
1395  * @domain: Domain into which BO should be pinned
1396  *
1397  *   - USERPTR BOs are UNPINNABLE and will return error
1398  *   - All other BO types (GTT, VRAM, MMIO and DOORBELL) will have their
1399  *     PIN count incremented. It is valid to PIN a BO multiple times
1400  *
1401  * Return: ZERO if successful in pinning, Non-Zero in case of error.
1402  */
1403 static int amdgpu_amdkfd_gpuvm_pin_bo(struct amdgpu_bo *bo, u32 domain)
1404 {
1405 	int ret = 0;
1406 
1407 	ret = amdgpu_bo_reserve(bo, false);
1408 	if (unlikely(ret))
1409 		return ret;
1410 
1411 	ret = amdgpu_bo_pin_restricted(bo, domain, 0, 0);
1412 	if (ret)
1413 		pr_err("Error in Pinning BO to domain: %d\n", domain);
1414 
1415 	amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
1416 	amdgpu_bo_unreserve(bo);
1417 
1418 	return ret;
1419 }
1420 
1421 /**
1422  * amdgpu_amdkfd_gpuvm_unpin_bo() - Unpins BO using following criteria
1423  * @bo: Handle of buffer object being unpinned
1424  *
1425  *   - Is a illegal request for USERPTR BOs and is ignored
1426  *   - All other BO types (GTT, VRAM, MMIO and DOORBELL) will have their
1427  *     PIN count decremented. Calls to UNPIN must balance calls to PIN
1428  */
1429 static void amdgpu_amdkfd_gpuvm_unpin_bo(struct amdgpu_bo *bo)
1430 {
1431 	int ret = 0;
1432 
1433 	ret = amdgpu_bo_reserve(bo, false);
1434 	if (unlikely(ret))
1435 		return;
1436 
1437 	amdgpu_bo_unpin(bo);
1438 	amdgpu_bo_unreserve(bo);
1439 }
1440 
1441 int amdgpu_amdkfd_gpuvm_set_vm_pasid(struct amdgpu_device *adev,
1442 				     struct amdgpu_vm *avm, u32 pasid)
1443 
1444 {
1445 	int ret;
1446 
1447 	/* Free the original amdgpu allocated pasid,
1448 	 * will be replaced with kfd allocated pasid.
1449 	 */
1450 	if (avm->pasid) {
1451 		amdgpu_pasid_free(avm->pasid);
1452 		amdgpu_vm_set_pasid(adev, avm, 0);
1453 	}
1454 
1455 	ret = amdgpu_vm_set_pasid(adev, avm, pasid);
1456 	if (ret)
1457 		return ret;
1458 
1459 	return 0;
1460 }
1461 
1462 int amdgpu_amdkfd_gpuvm_acquire_process_vm(struct amdgpu_device *adev,
1463 					   struct amdgpu_vm *avm,
1464 					   void **process_info,
1465 					   struct dma_fence **ef)
1466 {
1467 	int ret;
1468 
1469 	/* Already a compute VM? */
1470 	if (avm->process_info)
1471 		return -EINVAL;
1472 
1473 	/* Convert VM into a compute VM */
1474 	ret = amdgpu_vm_make_compute(adev, avm);
1475 	if (ret)
1476 		return ret;
1477 
1478 	/* Initialize KFD part of the VM and process info */
1479 	ret = init_kfd_vm(avm, process_info, ef);
1480 	if (ret)
1481 		return ret;
1482 
1483 	amdgpu_vm_set_task_info(avm);
1484 
1485 	return 0;
1486 }
1487 
1488 void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev,
1489 				    struct amdgpu_vm *vm)
1490 {
1491 	struct amdkfd_process_info *process_info = vm->process_info;
1492 
1493 	if (!process_info)
1494 		return;
1495 
1496 	/* Update process info */
1497 	mutex_lock(&process_info->lock);
1498 	process_info->n_vms--;
1499 	list_del(&vm->vm_list_node);
1500 	mutex_unlock(&process_info->lock);
1501 
1502 	vm->process_info = NULL;
1503 
1504 	/* Release per-process resources when last compute VM is destroyed */
1505 	if (!process_info->n_vms) {
1506 		WARN_ON(!list_empty(&process_info->kfd_bo_list));
1507 		WARN_ON(!list_empty(&process_info->userptr_valid_list));
1508 		WARN_ON(!list_empty(&process_info->userptr_inval_list));
1509 
1510 		dma_fence_put(&process_info->eviction_fence->base);
1511 		cancel_delayed_work_sync(&process_info->restore_userptr_work);
1512 		put_pid(process_info->pid);
1513 		mutex_destroy(&process_info->lock);
1514 		mutex_destroy(&process_info->notifier_lock);
1515 		kfree(process_info);
1516 	}
1517 }
1518 
1519 void amdgpu_amdkfd_gpuvm_release_process_vm(struct amdgpu_device *adev,
1520 					    void *drm_priv)
1521 {
1522 	struct amdgpu_vm *avm;
1523 
1524 	if (WARN_ON(!adev || !drm_priv))
1525 		return;
1526 
1527 	avm = drm_priv_to_vm(drm_priv);
1528 
1529 	pr_debug("Releasing process vm %p\n", avm);
1530 
1531 	/* The original pasid of amdgpu vm has already been
1532 	 * released during making a amdgpu vm to a compute vm
1533 	 * The current pasid is managed by kfd and will be
1534 	 * released on kfd process destroy. Set amdgpu pasid
1535 	 * to 0 to avoid duplicate release.
1536 	 */
1537 	amdgpu_vm_release_compute(adev, avm);
1538 }
1539 
1540 uint64_t amdgpu_amdkfd_gpuvm_get_process_page_dir(void *drm_priv)
1541 {
1542 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1543 	struct amdgpu_bo *pd = avm->root.bo;
1544 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
1545 
1546 	if (adev->asic_type < CHIP_VEGA10)
1547 		return avm->pd_phys_addr >> AMDGPU_GPU_PAGE_SHIFT;
1548 	return avm->pd_phys_addr;
1549 }
1550 
1551 void amdgpu_amdkfd_block_mmu_notifications(void *p)
1552 {
1553 	struct amdkfd_process_info *pinfo = (struct amdkfd_process_info *)p;
1554 
1555 	mutex_lock(&pinfo->lock);
1556 	WRITE_ONCE(pinfo->block_mmu_notifications, true);
1557 	mutex_unlock(&pinfo->lock);
1558 }
1559 
1560 int amdgpu_amdkfd_criu_resume(void *p)
1561 {
1562 	int ret = 0;
1563 	struct amdkfd_process_info *pinfo = (struct amdkfd_process_info *)p;
1564 
1565 	mutex_lock(&pinfo->lock);
1566 	pr_debug("scheduling work\n");
1567 	mutex_lock(&pinfo->notifier_lock);
1568 	pinfo->evicted_bos++;
1569 	mutex_unlock(&pinfo->notifier_lock);
1570 	if (!READ_ONCE(pinfo->block_mmu_notifications)) {
1571 		ret = -EINVAL;
1572 		goto out_unlock;
1573 	}
1574 	WRITE_ONCE(pinfo->block_mmu_notifications, false);
1575 	schedule_delayed_work(&pinfo->restore_userptr_work, 0);
1576 
1577 out_unlock:
1578 	mutex_unlock(&pinfo->lock);
1579 	return ret;
1580 }
1581 
1582 size_t amdgpu_amdkfd_get_available_memory(struct amdgpu_device *adev)
1583 {
1584 	uint64_t reserved_for_pt =
1585 		ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
1586 	ssize_t available;
1587 
1588 	spin_lock(&kfd_mem_limit.mem_limit_lock);
1589 	available = adev->gmc.real_vram_size
1590 		- adev->kfd.vram_used_aligned
1591 		- atomic64_read(&adev->vram_pin_size)
1592 		- reserved_for_pt;
1593 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
1594 
1595 	if (available < 0)
1596 		available = 0;
1597 
1598 	return ALIGN_DOWN(available, VRAM_AVAILABLITY_ALIGN);
1599 }
1600 
1601 int amdgpu_amdkfd_gpuvm_alloc_memory_of_gpu(
1602 		struct amdgpu_device *adev, uint64_t va, uint64_t size,
1603 		void *drm_priv, struct kgd_mem **mem,
1604 		uint64_t *offset, uint32_t flags, bool criu_resume)
1605 {
1606 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1607 	enum ttm_bo_type bo_type = ttm_bo_type_device;
1608 	struct sg_table *sg = NULL;
1609 	uint64_t user_addr = 0;
1610 	struct amdgpu_bo *bo;
1611 	struct drm_gem_object *gobj = NULL;
1612 	u32 domain, alloc_domain;
1613 	uint64_t aligned_size;
1614 	u64 alloc_flags;
1615 	int ret;
1616 
1617 	/*
1618 	 * Check on which domain to allocate BO
1619 	 */
1620 	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
1621 		domain = alloc_domain = AMDGPU_GEM_DOMAIN_VRAM;
1622 		alloc_flags = AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE;
1623 		alloc_flags |= (flags & KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC) ?
1624 			AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED : 0;
1625 	} else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
1626 		domain = alloc_domain = AMDGPU_GEM_DOMAIN_GTT;
1627 		alloc_flags = 0;
1628 	} else {
1629 		domain = AMDGPU_GEM_DOMAIN_GTT;
1630 		alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1631 		alloc_flags = AMDGPU_GEM_CREATE_PREEMPTIBLE;
1632 
1633 		if (flags & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
1634 			if (!offset || !*offset)
1635 				return -EINVAL;
1636 			user_addr = untagged_addr(*offset);
1637 		} else if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1638 				    KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1639 			bo_type = ttm_bo_type_sg;
1640 			if (size > UINT_MAX)
1641 				return -EINVAL;
1642 			sg = create_sg_table(*offset, size);
1643 			if (!sg)
1644 				return -ENOMEM;
1645 		} else {
1646 			return -EINVAL;
1647 		}
1648 	}
1649 
1650 	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_COHERENT)
1651 		alloc_flags |= AMDGPU_GEM_CREATE_COHERENT;
1652 	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_UNCACHED)
1653 		alloc_flags |= AMDGPU_GEM_CREATE_UNCACHED;
1654 
1655 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1656 	if (!*mem) {
1657 		ret = -ENOMEM;
1658 		goto err;
1659 	}
1660 	INIT_LIST_HEAD(&(*mem)->attachments);
1661 	mutex_init(&(*mem)->lock);
1662 	(*mem)->aql_queue = !!(flags & KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM);
1663 
1664 	/* Workaround for AQL queue wraparound bug. Map the same
1665 	 * memory twice. That means we only actually allocate half
1666 	 * the memory.
1667 	 */
1668 	if ((*mem)->aql_queue)
1669 		size >>= 1;
1670 	aligned_size = PAGE_ALIGN(size);
1671 
1672 	(*mem)->alloc_flags = flags;
1673 
1674 	amdgpu_sync_create(&(*mem)->sync);
1675 
1676 	ret = amdgpu_amdkfd_reserve_mem_limit(adev, aligned_size, flags);
1677 	if (ret) {
1678 		pr_debug("Insufficient memory\n");
1679 		goto err_reserve_limit;
1680 	}
1681 
1682 	pr_debug("\tcreate BO VA 0x%llx size 0x%llx domain %s\n",
1683 			va, (*mem)->aql_queue ? size << 1 : size, domain_string(alloc_domain));
1684 
1685 	ret = amdgpu_gem_object_create(adev, aligned_size, 1, alloc_domain, alloc_flags,
1686 				       bo_type, NULL, &gobj);
1687 	if (ret) {
1688 		pr_debug("Failed to create BO on domain %s. ret %d\n",
1689 			 domain_string(alloc_domain), ret);
1690 		goto err_bo_create;
1691 	}
1692 	ret = drm_vma_node_allow(&gobj->vma_node, drm_priv);
1693 	if (ret) {
1694 		pr_debug("Failed to allow vma node access. ret %d\n", ret);
1695 		goto err_node_allow;
1696 	}
1697 	bo = gem_to_amdgpu_bo(gobj);
1698 	if (bo_type == ttm_bo_type_sg) {
1699 		bo->tbo.sg = sg;
1700 		bo->tbo.ttm->sg = sg;
1701 	}
1702 	bo->kfd_bo = *mem;
1703 	(*mem)->bo = bo;
1704 	if (user_addr)
1705 		bo->flags |= AMDGPU_AMDKFD_CREATE_USERPTR_BO;
1706 
1707 	(*mem)->va = va;
1708 	(*mem)->domain = domain;
1709 	(*mem)->mapped_to_gpu_memory = 0;
1710 	(*mem)->process_info = avm->process_info;
1711 	add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, user_addr);
1712 
1713 	if (user_addr) {
1714 		pr_debug("creating userptr BO for user_addr = %llx\n", user_addr);
1715 		ret = init_user_pages(*mem, user_addr, criu_resume);
1716 		if (ret)
1717 			goto allocate_init_user_pages_failed;
1718 	} else  if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1719 				KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1720 		ret = amdgpu_amdkfd_gpuvm_pin_bo(bo, AMDGPU_GEM_DOMAIN_GTT);
1721 		if (ret) {
1722 			pr_err("Pinning MMIO/DOORBELL BO during ALLOC FAILED\n");
1723 			goto err_pin_bo;
1724 		}
1725 		bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
1726 		bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
1727 	}
1728 
1729 	if (offset)
1730 		*offset = amdgpu_bo_mmap_offset(bo);
1731 
1732 	return 0;
1733 
1734 allocate_init_user_pages_failed:
1735 err_pin_bo:
1736 	remove_kgd_mem_from_kfd_bo_list(*mem, avm->process_info);
1737 	drm_vma_node_revoke(&gobj->vma_node, drm_priv);
1738 err_node_allow:
1739 	/* Don't unreserve system mem limit twice */
1740 	goto err_reserve_limit;
1741 err_bo_create:
1742 	amdgpu_amdkfd_unreserve_mem_limit(adev, aligned_size, flags);
1743 err_reserve_limit:
1744 	mutex_destroy(&(*mem)->lock);
1745 	if (gobj)
1746 		drm_gem_object_put(gobj);
1747 	else
1748 		kfree(*mem);
1749 err:
1750 	if (sg) {
1751 		sg_free_table(sg);
1752 		kfree(sg);
1753 	}
1754 	return ret;
1755 }
1756 
1757 int amdgpu_amdkfd_gpuvm_free_memory_of_gpu(
1758 		struct amdgpu_device *adev, struct kgd_mem *mem, void *drm_priv,
1759 		uint64_t *size)
1760 {
1761 	struct amdkfd_process_info *process_info = mem->process_info;
1762 	unsigned long bo_size = mem->bo->tbo.base.size;
1763 	bool use_release_notifier = (mem->bo->kfd_bo == mem);
1764 	struct kfd_mem_attachment *entry, *tmp;
1765 	struct bo_vm_reservation_context ctx;
1766 	struct ttm_validate_buffer *bo_list_entry;
1767 	unsigned int mapped_to_gpu_memory;
1768 	int ret;
1769 	bool is_imported = false;
1770 
1771 	mutex_lock(&mem->lock);
1772 
1773 	/* Unpin MMIO/DOORBELL BO's that were pinned during allocation */
1774 	if (mem->alloc_flags &
1775 	    (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1776 	     KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1777 		amdgpu_amdkfd_gpuvm_unpin_bo(mem->bo);
1778 	}
1779 
1780 	mapped_to_gpu_memory = mem->mapped_to_gpu_memory;
1781 	is_imported = mem->is_imported;
1782 	mutex_unlock(&mem->lock);
1783 	/* lock is not needed after this, since mem is unused and will
1784 	 * be freed anyway
1785 	 */
1786 
1787 	if (mapped_to_gpu_memory > 0) {
1788 		pr_debug("BO VA 0x%llx size 0x%lx is still mapped.\n",
1789 				mem->va, bo_size);
1790 		return -EBUSY;
1791 	}
1792 
1793 	/* Make sure restore workers don't access the BO any more */
1794 	bo_list_entry = &mem->validate_list;
1795 	mutex_lock(&process_info->lock);
1796 	list_del(&bo_list_entry->head);
1797 	mutex_unlock(&process_info->lock);
1798 
1799 	/* Cleanup user pages and MMU notifiers */
1800 	if (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm)) {
1801 		amdgpu_hmm_unregister(mem->bo);
1802 		mutex_lock(&process_info->notifier_lock);
1803 		amdgpu_ttm_tt_discard_user_pages(mem->bo->tbo.ttm, mem->range);
1804 		mutex_unlock(&process_info->notifier_lock);
1805 	}
1806 
1807 	ret = reserve_bo_and_cond_vms(mem, NULL, BO_VM_ALL, &ctx);
1808 	if (unlikely(ret))
1809 		return ret;
1810 
1811 	/* The eviction fence should be removed by the last unmap.
1812 	 * TODO: Log an error condition if the bo still has the eviction fence
1813 	 * attached
1814 	 */
1815 	amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1816 					process_info->eviction_fence);
1817 	pr_debug("Release VA 0x%llx - 0x%llx\n", mem->va,
1818 		mem->va + bo_size * (1 + mem->aql_queue));
1819 
1820 	/* Remove from VM internal data structures */
1821 	list_for_each_entry_safe(entry, tmp, &mem->attachments, list)
1822 		kfd_mem_detach(entry);
1823 
1824 	ret = unreserve_bo_and_vms(&ctx, false, false);
1825 
1826 	/* Free the sync object */
1827 	amdgpu_sync_free(&mem->sync);
1828 
1829 	/* If the SG is not NULL, it's one we created for a doorbell or mmio
1830 	 * remap BO. We need to free it.
1831 	 */
1832 	if (mem->bo->tbo.sg) {
1833 		sg_free_table(mem->bo->tbo.sg);
1834 		kfree(mem->bo->tbo.sg);
1835 	}
1836 
1837 	/* Update the size of the BO being freed if it was allocated from
1838 	 * VRAM and is not imported.
1839 	 */
1840 	if (size) {
1841 		if ((mem->bo->preferred_domains == AMDGPU_GEM_DOMAIN_VRAM) &&
1842 		    (!is_imported))
1843 			*size = bo_size;
1844 		else
1845 			*size = 0;
1846 	}
1847 
1848 	/* Free the BO*/
1849 	drm_vma_node_revoke(&mem->bo->tbo.base.vma_node, drm_priv);
1850 	if (mem->dmabuf)
1851 		dma_buf_put(mem->dmabuf);
1852 	mutex_destroy(&mem->lock);
1853 
1854 	/* If this releases the last reference, it will end up calling
1855 	 * amdgpu_amdkfd_release_notify and kfree the mem struct. That's why
1856 	 * this needs to be the last call here.
1857 	 */
1858 	drm_gem_object_put(&mem->bo->tbo.base);
1859 
1860 	/*
1861 	 * For kgd_mem allocated in amdgpu_amdkfd_gpuvm_import_dmabuf(),
1862 	 * explicitly free it here.
1863 	 */
1864 	if (!use_release_notifier)
1865 		kfree(mem);
1866 
1867 	return ret;
1868 }
1869 
1870 int amdgpu_amdkfd_gpuvm_map_memory_to_gpu(
1871 		struct amdgpu_device *adev, struct kgd_mem *mem,
1872 		void *drm_priv)
1873 {
1874 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1875 	int ret;
1876 	struct amdgpu_bo *bo;
1877 	uint32_t domain;
1878 	struct kfd_mem_attachment *entry;
1879 	struct bo_vm_reservation_context ctx;
1880 	unsigned long bo_size;
1881 	bool is_invalid_userptr = false;
1882 
1883 	bo = mem->bo;
1884 	if (!bo) {
1885 		pr_err("Invalid BO when mapping memory to GPU\n");
1886 		return -EINVAL;
1887 	}
1888 
1889 	/* Make sure restore is not running concurrently. Since we
1890 	 * don't map invalid userptr BOs, we rely on the next restore
1891 	 * worker to do the mapping
1892 	 */
1893 	mutex_lock(&mem->process_info->lock);
1894 
1895 	/* Lock notifier lock. If we find an invalid userptr BO, we can be
1896 	 * sure that the MMU notifier is no longer running
1897 	 * concurrently and the queues are actually stopped
1898 	 */
1899 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1900 		mutex_lock(&mem->process_info->notifier_lock);
1901 		is_invalid_userptr = !!mem->invalid;
1902 		mutex_unlock(&mem->process_info->notifier_lock);
1903 	}
1904 
1905 	mutex_lock(&mem->lock);
1906 
1907 	domain = mem->domain;
1908 	bo_size = bo->tbo.base.size;
1909 
1910 	pr_debug("Map VA 0x%llx - 0x%llx to vm %p domain %s\n",
1911 			mem->va,
1912 			mem->va + bo_size * (1 + mem->aql_queue),
1913 			avm, domain_string(domain));
1914 
1915 	if (!kfd_mem_is_attached(avm, mem)) {
1916 		ret = kfd_mem_attach(adev, mem, avm, mem->aql_queue);
1917 		if (ret)
1918 			goto out;
1919 	}
1920 
1921 	ret = reserve_bo_and_vm(mem, avm, &ctx);
1922 	if (unlikely(ret))
1923 		goto out;
1924 
1925 	/* Userptr can be marked as "not invalid", but not actually be
1926 	 * validated yet (still in the system domain). In that case
1927 	 * the queues are still stopped and we can leave mapping for
1928 	 * the next restore worker
1929 	 */
1930 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) &&
1931 	    bo->tbo.resource->mem_type == TTM_PL_SYSTEM)
1932 		is_invalid_userptr = true;
1933 
1934 	ret = vm_validate_pt_pd_bos(avm);
1935 	if (unlikely(ret))
1936 		goto out_unreserve;
1937 
1938 	if (mem->mapped_to_gpu_memory == 0 &&
1939 	    !amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1940 		/* Validate BO only once. The eviction fence gets added to BO
1941 		 * the first time it is mapped. Validate will wait for all
1942 		 * background evictions to complete.
1943 		 */
1944 		ret = amdgpu_amdkfd_bo_validate(bo, domain, true);
1945 		if (ret) {
1946 			pr_debug("Validate failed\n");
1947 			goto out_unreserve;
1948 		}
1949 	}
1950 
1951 	list_for_each_entry(entry, &mem->attachments, list) {
1952 		if (entry->bo_va->base.vm != avm || entry->is_mapped)
1953 			continue;
1954 
1955 		pr_debug("\t map VA 0x%llx - 0x%llx in entry %p\n",
1956 			 entry->va, entry->va + bo_size, entry);
1957 
1958 		ret = map_bo_to_gpuvm(mem, entry, ctx.sync,
1959 				      is_invalid_userptr);
1960 		if (ret) {
1961 			pr_err("Failed to map bo to gpuvm\n");
1962 			goto out_unreserve;
1963 		}
1964 
1965 		ret = vm_update_pds(avm, ctx.sync);
1966 		if (ret) {
1967 			pr_err("Failed to update page directories\n");
1968 			goto out_unreserve;
1969 		}
1970 
1971 		entry->is_mapped = true;
1972 		mem->mapped_to_gpu_memory++;
1973 		pr_debug("\t INC mapping count %d\n",
1974 			 mem->mapped_to_gpu_memory);
1975 	}
1976 
1977 	if (!amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) && !bo->tbo.pin_count)
1978 		dma_resv_add_fence(bo->tbo.base.resv,
1979 				   &avm->process_info->eviction_fence->base,
1980 				   DMA_RESV_USAGE_BOOKKEEP);
1981 	ret = unreserve_bo_and_vms(&ctx, false, false);
1982 
1983 	goto out;
1984 
1985 out_unreserve:
1986 	unreserve_bo_and_vms(&ctx, false, false);
1987 out:
1988 	mutex_unlock(&mem->process_info->lock);
1989 	mutex_unlock(&mem->lock);
1990 	return ret;
1991 }
1992 
1993 int amdgpu_amdkfd_gpuvm_unmap_memory_from_gpu(
1994 		struct amdgpu_device *adev, struct kgd_mem *mem, void *drm_priv)
1995 {
1996 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1997 	struct amdkfd_process_info *process_info = avm->process_info;
1998 	unsigned long bo_size = mem->bo->tbo.base.size;
1999 	struct kfd_mem_attachment *entry;
2000 	struct bo_vm_reservation_context ctx;
2001 	int ret;
2002 
2003 	mutex_lock(&mem->lock);
2004 
2005 	ret = reserve_bo_and_cond_vms(mem, avm, BO_VM_MAPPED, &ctx);
2006 	if (unlikely(ret))
2007 		goto out;
2008 	/* If no VMs were reserved, it means the BO wasn't actually mapped */
2009 	if (ctx.n_vms == 0) {
2010 		ret = -EINVAL;
2011 		goto unreserve_out;
2012 	}
2013 
2014 	ret = vm_validate_pt_pd_bos(avm);
2015 	if (unlikely(ret))
2016 		goto unreserve_out;
2017 
2018 	pr_debug("Unmap VA 0x%llx - 0x%llx from vm %p\n",
2019 		mem->va,
2020 		mem->va + bo_size * (1 + mem->aql_queue),
2021 		avm);
2022 
2023 	list_for_each_entry(entry, &mem->attachments, list) {
2024 		if (entry->bo_va->base.vm != avm || !entry->is_mapped)
2025 			continue;
2026 
2027 		pr_debug("\t unmap VA 0x%llx - 0x%llx from entry %p\n",
2028 			 entry->va, entry->va + bo_size, entry);
2029 
2030 		unmap_bo_from_gpuvm(mem, entry, ctx.sync);
2031 		entry->is_mapped = false;
2032 
2033 		mem->mapped_to_gpu_memory--;
2034 		pr_debug("\t DEC mapping count %d\n",
2035 			 mem->mapped_to_gpu_memory);
2036 	}
2037 
2038 	/* If BO is unmapped from all VMs, unfence it. It can be evicted if
2039 	 * required.
2040 	 */
2041 	if (mem->mapped_to_gpu_memory == 0 &&
2042 	    !amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) &&
2043 	    !mem->bo->tbo.pin_count)
2044 		amdgpu_amdkfd_remove_eviction_fence(mem->bo,
2045 						process_info->eviction_fence);
2046 
2047 unreserve_out:
2048 	unreserve_bo_and_vms(&ctx, false, false);
2049 out:
2050 	mutex_unlock(&mem->lock);
2051 	return ret;
2052 }
2053 
2054 int amdgpu_amdkfd_gpuvm_sync_memory(
2055 		struct amdgpu_device *adev, struct kgd_mem *mem, bool intr)
2056 {
2057 	struct amdgpu_sync sync;
2058 	int ret;
2059 
2060 	amdgpu_sync_create(&sync);
2061 
2062 	mutex_lock(&mem->lock);
2063 	amdgpu_sync_clone(&mem->sync, &sync);
2064 	mutex_unlock(&mem->lock);
2065 
2066 	ret = amdgpu_sync_wait(&sync, intr);
2067 	amdgpu_sync_free(&sync);
2068 	return ret;
2069 }
2070 
2071 /**
2072  * amdgpu_amdkfd_map_gtt_bo_to_gart - Map BO to GART and increment reference count
2073  * @adev: Device to which allocated BO belongs
2074  * @bo: Buffer object to be mapped
2075  *
2076  * Before return, bo reference count is incremented. To release the reference and unpin/
2077  * unmap the BO, call amdgpu_amdkfd_free_gtt_mem.
2078  */
2079 int amdgpu_amdkfd_map_gtt_bo_to_gart(struct amdgpu_device *adev, struct amdgpu_bo *bo)
2080 {
2081 	int ret;
2082 
2083 	ret = amdgpu_bo_reserve(bo, true);
2084 	if (ret) {
2085 		pr_err("Failed to reserve bo. ret %d\n", ret);
2086 		goto err_reserve_bo_failed;
2087 	}
2088 
2089 	ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
2090 	if (ret) {
2091 		pr_err("Failed to pin bo. ret %d\n", ret);
2092 		goto err_pin_bo_failed;
2093 	}
2094 
2095 	ret = amdgpu_ttm_alloc_gart(&bo->tbo);
2096 	if (ret) {
2097 		pr_err("Failed to bind bo to GART. ret %d\n", ret);
2098 		goto err_map_bo_gart_failed;
2099 	}
2100 
2101 	amdgpu_amdkfd_remove_eviction_fence(
2102 		bo, bo->vm_bo->vm->process_info->eviction_fence);
2103 
2104 	amdgpu_bo_unreserve(bo);
2105 
2106 	bo = amdgpu_bo_ref(bo);
2107 
2108 	return 0;
2109 
2110 err_map_bo_gart_failed:
2111 	amdgpu_bo_unpin(bo);
2112 err_pin_bo_failed:
2113 	amdgpu_bo_unreserve(bo);
2114 err_reserve_bo_failed:
2115 
2116 	return ret;
2117 }
2118 
2119 /** amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel() - Map a GTT BO for kernel CPU access
2120  *
2121  * @mem: Buffer object to be mapped for CPU access
2122  * @kptr[out]: pointer in kernel CPU address space
2123  * @size[out]: size of the buffer
2124  *
2125  * Pins the BO and maps it for kernel CPU access. The eviction fence is removed
2126  * from the BO, since pinned BOs cannot be evicted. The bo must remain on the
2127  * validate_list, so the GPU mapping can be restored after a page table was
2128  * evicted.
2129  *
2130  * Return: 0 on success, error code on failure
2131  */
2132 int amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel(struct kgd_mem *mem,
2133 					     void **kptr, uint64_t *size)
2134 {
2135 	int ret;
2136 	struct amdgpu_bo *bo = mem->bo;
2137 
2138 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
2139 		pr_err("userptr can't be mapped to kernel\n");
2140 		return -EINVAL;
2141 	}
2142 
2143 	mutex_lock(&mem->process_info->lock);
2144 
2145 	ret = amdgpu_bo_reserve(bo, true);
2146 	if (ret) {
2147 		pr_err("Failed to reserve bo. ret %d\n", ret);
2148 		goto bo_reserve_failed;
2149 	}
2150 
2151 	ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
2152 	if (ret) {
2153 		pr_err("Failed to pin bo. ret %d\n", ret);
2154 		goto pin_failed;
2155 	}
2156 
2157 	ret = amdgpu_bo_kmap(bo, kptr);
2158 	if (ret) {
2159 		pr_err("Failed to map bo to kernel. ret %d\n", ret);
2160 		goto kmap_failed;
2161 	}
2162 
2163 	amdgpu_amdkfd_remove_eviction_fence(
2164 		bo, mem->process_info->eviction_fence);
2165 
2166 	if (size)
2167 		*size = amdgpu_bo_size(bo);
2168 
2169 	amdgpu_bo_unreserve(bo);
2170 
2171 	mutex_unlock(&mem->process_info->lock);
2172 	return 0;
2173 
2174 kmap_failed:
2175 	amdgpu_bo_unpin(bo);
2176 pin_failed:
2177 	amdgpu_bo_unreserve(bo);
2178 bo_reserve_failed:
2179 	mutex_unlock(&mem->process_info->lock);
2180 
2181 	return ret;
2182 }
2183 
2184 /** amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel() - Unmap a GTT BO for kernel CPU access
2185  *
2186  * @mem: Buffer object to be unmapped for CPU access
2187  *
2188  * Removes the kernel CPU mapping and unpins the BO. It does not restore the
2189  * eviction fence, so this function should only be used for cleanup before the
2190  * BO is destroyed.
2191  */
2192 void amdgpu_amdkfd_gpuvm_unmap_gtt_bo_from_kernel(struct kgd_mem *mem)
2193 {
2194 	struct amdgpu_bo *bo = mem->bo;
2195 
2196 	amdgpu_bo_reserve(bo, true);
2197 	amdgpu_bo_kunmap(bo);
2198 	amdgpu_bo_unpin(bo);
2199 	amdgpu_bo_unreserve(bo);
2200 }
2201 
2202 int amdgpu_amdkfd_gpuvm_get_vm_fault_info(struct amdgpu_device *adev,
2203 					  struct kfd_vm_fault_info *mem)
2204 {
2205 	if (atomic_read(&adev->gmc.vm_fault_info_updated) == 1) {
2206 		*mem = *adev->gmc.vm_fault_info;
2207 		mb(); /* make sure read happened */
2208 		atomic_set(&adev->gmc.vm_fault_info_updated, 0);
2209 	}
2210 	return 0;
2211 }
2212 
2213 int amdgpu_amdkfd_gpuvm_import_dmabuf(struct amdgpu_device *adev,
2214 				      struct dma_buf *dma_buf,
2215 				      uint64_t va, void *drm_priv,
2216 				      struct kgd_mem **mem, uint64_t *size,
2217 				      uint64_t *mmap_offset)
2218 {
2219 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
2220 	struct drm_gem_object *obj;
2221 	struct amdgpu_bo *bo;
2222 	int ret;
2223 
2224 	obj = amdgpu_gem_prime_import(adev_to_drm(adev), dma_buf);
2225 	if (IS_ERR(obj))
2226 		return PTR_ERR(obj);
2227 
2228 	bo = gem_to_amdgpu_bo(obj);
2229 	if (!(bo->preferred_domains & (AMDGPU_GEM_DOMAIN_VRAM |
2230 				    AMDGPU_GEM_DOMAIN_GTT))) {
2231 		/* Only VRAM and GTT BOs are supported */
2232 		ret = -EINVAL;
2233 		goto err_put_obj;
2234 	}
2235 
2236 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
2237 	if (!*mem) {
2238 		ret = -ENOMEM;
2239 		goto err_put_obj;
2240 	}
2241 
2242 	ret = drm_vma_node_allow(&obj->vma_node, drm_priv);
2243 	if (ret)
2244 		goto err_free_mem;
2245 
2246 	if (size)
2247 		*size = amdgpu_bo_size(bo);
2248 
2249 	if (mmap_offset)
2250 		*mmap_offset = amdgpu_bo_mmap_offset(bo);
2251 
2252 	INIT_LIST_HEAD(&(*mem)->attachments);
2253 	mutex_init(&(*mem)->lock);
2254 
2255 	(*mem)->alloc_flags =
2256 		((bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
2257 		KFD_IOC_ALLOC_MEM_FLAGS_VRAM : KFD_IOC_ALLOC_MEM_FLAGS_GTT)
2258 		| KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE
2259 		| KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE;
2260 
2261 	get_dma_buf(dma_buf);
2262 	(*mem)->dmabuf = dma_buf;
2263 	(*mem)->bo = bo;
2264 	(*mem)->va = va;
2265 	(*mem)->domain = (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
2266 		AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT;
2267 	(*mem)->mapped_to_gpu_memory = 0;
2268 	(*mem)->process_info = avm->process_info;
2269 	add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, false);
2270 	amdgpu_sync_create(&(*mem)->sync);
2271 	(*mem)->is_imported = true;
2272 
2273 	return 0;
2274 
2275 err_free_mem:
2276 	kfree(*mem);
2277 err_put_obj:
2278 	drm_gem_object_put(obj);
2279 	return ret;
2280 }
2281 
2282 int amdgpu_amdkfd_gpuvm_export_dmabuf(struct kgd_mem *mem,
2283 				      struct dma_buf **dma_buf)
2284 {
2285 	int ret;
2286 
2287 	mutex_lock(&mem->lock);
2288 	ret = kfd_mem_export_dmabuf(mem);
2289 	if (ret)
2290 		goto out;
2291 
2292 	get_dma_buf(mem->dmabuf);
2293 	*dma_buf = mem->dmabuf;
2294 out:
2295 	mutex_unlock(&mem->lock);
2296 	return ret;
2297 }
2298 
2299 /* Evict a userptr BO by stopping the queues if necessary
2300  *
2301  * Runs in MMU notifier, may be in RECLAIM_FS context. This means it
2302  * cannot do any memory allocations, and cannot take any locks that
2303  * are held elsewhere while allocating memory.
2304  *
2305  * It doesn't do anything to the BO itself. The real work happens in
2306  * restore, where we get updated page addresses. This function only
2307  * ensures that GPU access to the BO is stopped.
2308  */
2309 int amdgpu_amdkfd_evict_userptr(struct mmu_interval_notifier *mni,
2310 				unsigned long cur_seq, struct kgd_mem *mem)
2311 {
2312 	struct amdkfd_process_info *process_info = mem->process_info;
2313 	int r = 0;
2314 
2315 	/* Do not process MMU notifications during CRIU restore until
2316 	 * KFD_CRIU_OP_RESUME IOCTL is received
2317 	 */
2318 	if (READ_ONCE(process_info->block_mmu_notifications))
2319 		return 0;
2320 
2321 	mutex_lock(&process_info->notifier_lock);
2322 	mmu_interval_set_seq(mni, cur_seq);
2323 
2324 	mem->invalid++;
2325 	if (++process_info->evicted_bos == 1) {
2326 		/* First eviction, stop the queues */
2327 		r = kgd2kfd_quiesce_mm(mni->mm,
2328 				       KFD_QUEUE_EVICTION_TRIGGER_USERPTR);
2329 		if (r)
2330 			pr_err("Failed to quiesce KFD\n");
2331 		schedule_delayed_work(&process_info->restore_userptr_work,
2332 			msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2333 	}
2334 	mutex_unlock(&process_info->notifier_lock);
2335 
2336 	return r;
2337 }
2338 
2339 /* Update invalid userptr BOs
2340  *
2341  * Moves invalidated (evicted) userptr BOs from userptr_valid_list to
2342  * userptr_inval_list and updates user pages for all BOs that have
2343  * been invalidated since their last update.
2344  */
2345 static int update_invalid_user_pages(struct amdkfd_process_info *process_info,
2346 				     struct mm_struct *mm)
2347 {
2348 	struct kgd_mem *mem, *tmp_mem;
2349 	struct amdgpu_bo *bo;
2350 	struct ttm_operation_ctx ctx = { false, false };
2351 	uint32_t invalid;
2352 	int ret = 0;
2353 
2354 	mutex_lock(&process_info->notifier_lock);
2355 
2356 	/* Move all invalidated BOs to the userptr_inval_list */
2357 	list_for_each_entry_safe(mem, tmp_mem,
2358 				 &process_info->userptr_valid_list,
2359 				 validate_list.head)
2360 		if (mem->invalid)
2361 			list_move_tail(&mem->validate_list.head,
2362 				       &process_info->userptr_inval_list);
2363 
2364 	/* Go through userptr_inval_list and update any invalid user_pages */
2365 	list_for_each_entry(mem, &process_info->userptr_inval_list,
2366 			    validate_list.head) {
2367 		invalid = mem->invalid;
2368 		if (!invalid)
2369 			/* BO hasn't been invalidated since the last
2370 			 * revalidation attempt. Keep its page list.
2371 			 */
2372 			continue;
2373 
2374 		bo = mem->bo;
2375 
2376 		amdgpu_ttm_tt_discard_user_pages(bo->tbo.ttm, mem->range);
2377 		mem->range = NULL;
2378 
2379 		/* BO reservations and getting user pages (hmm_range_fault)
2380 		 * must happen outside the notifier lock
2381 		 */
2382 		mutex_unlock(&process_info->notifier_lock);
2383 
2384 		/* Move the BO to system (CPU) domain if necessary to unmap
2385 		 * and free the SG table
2386 		 */
2387 		if (bo->tbo.resource->mem_type != TTM_PL_SYSTEM) {
2388 			if (amdgpu_bo_reserve(bo, true))
2389 				return -EAGAIN;
2390 			amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
2391 			ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
2392 			amdgpu_bo_unreserve(bo);
2393 			if (ret) {
2394 				pr_err("%s: Failed to invalidate userptr BO\n",
2395 				       __func__);
2396 				return -EAGAIN;
2397 			}
2398 		}
2399 
2400 		/* Get updated user pages */
2401 		ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages,
2402 						   &mem->range);
2403 		if (ret) {
2404 			pr_debug("Failed %d to get user pages\n", ret);
2405 
2406 			/* Return -EFAULT bad address error as success. It will
2407 			 * fail later with a VM fault if the GPU tries to access
2408 			 * it. Better than hanging indefinitely with stalled
2409 			 * user mode queues.
2410 			 *
2411 			 * Return other error -EBUSY or -ENOMEM to retry restore
2412 			 */
2413 			if (ret != -EFAULT)
2414 				return ret;
2415 
2416 			ret = 0;
2417 		}
2418 
2419 		mutex_lock(&process_info->notifier_lock);
2420 
2421 		/* Mark the BO as valid unless it was invalidated
2422 		 * again concurrently.
2423 		 */
2424 		if (mem->invalid != invalid) {
2425 			ret = -EAGAIN;
2426 			goto unlock_out;
2427 		}
2428 		mem->invalid = 0;
2429 	}
2430 
2431 unlock_out:
2432 	mutex_unlock(&process_info->notifier_lock);
2433 
2434 	return ret;
2435 }
2436 
2437 /* Validate invalid userptr BOs
2438  *
2439  * Validates BOs on the userptr_inval_list. Also updates GPUVM page tables
2440  * with new page addresses and waits for the page table updates to complete.
2441  */
2442 static int validate_invalid_user_pages(struct amdkfd_process_info *process_info)
2443 {
2444 	struct amdgpu_bo_list_entry *pd_bo_list_entries;
2445 	struct list_head resv_list, duplicates;
2446 	struct ww_acquire_ctx ticket;
2447 	struct amdgpu_sync sync;
2448 
2449 	struct amdgpu_vm *peer_vm;
2450 	struct kgd_mem *mem, *tmp_mem;
2451 	struct amdgpu_bo *bo;
2452 	struct ttm_operation_ctx ctx = { false, false };
2453 	int i, ret;
2454 
2455 	pd_bo_list_entries = kcalloc(process_info->n_vms,
2456 				     sizeof(struct amdgpu_bo_list_entry),
2457 				     GFP_KERNEL);
2458 	if (!pd_bo_list_entries) {
2459 		pr_err("%s: Failed to allocate PD BO list entries\n", __func__);
2460 		ret = -ENOMEM;
2461 		goto out_no_mem;
2462 	}
2463 
2464 	INIT_LIST_HEAD(&resv_list);
2465 	INIT_LIST_HEAD(&duplicates);
2466 
2467 	/* Get all the page directory BOs that need to be reserved */
2468 	i = 0;
2469 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
2470 			    vm_list_node)
2471 		amdgpu_vm_get_pd_bo(peer_vm, &resv_list,
2472 				    &pd_bo_list_entries[i++]);
2473 	/* Add the userptr_inval_list entries to resv_list */
2474 	list_for_each_entry(mem, &process_info->userptr_inval_list,
2475 			    validate_list.head) {
2476 		list_add_tail(&mem->resv_list.head, &resv_list);
2477 		mem->resv_list.bo = mem->validate_list.bo;
2478 		mem->resv_list.num_shared = mem->validate_list.num_shared;
2479 	}
2480 
2481 	/* Reserve all BOs and page tables for validation */
2482 	ret = ttm_eu_reserve_buffers(&ticket, &resv_list, false, &duplicates);
2483 	WARN(!list_empty(&duplicates), "Duplicates should be empty");
2484 	if (ret)
2485 		goto out_free;
2486 
2487 	amdgpu_sync_create(&sync);
2488 
2489 	ret = process_validate_vms(process_info);
2490 	if (ret)
2491 		goto unreserve_out;
2492 
2493 	/* Validate BOs and update GPUVM page tables */
2494 	list_for_each_entry_safe(mem, tmp_mem,
2495 				 &process_info->userptr_inval_list,
2496 				 validate_list.head) {
2497 		struct kfd_mem_attachment *attachment;
2498 
2499 		bo = mem->bo;
2500 
2501 		/* Validate the BO if we got user pages */
2502 		if (bo->tbo.ttm->pages[0]) {
2503 			amdgpu_bo_placement_from_domain(bo, mem->domain);
2504 			ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
2505 			if (ret) {
2506 				pr_err("%s: failed to validate BO\n", __func__);
2507 				goto unreserve_out;
2508 			}
2509 		}
2510 
2511 		/* Update mapping. If the BO was not validated
2512 		 * (because we couldn't get user pages), this will
2513 		 * clear the page table entries, which will result in
2514 		 * VM faults if the GPU tries to access the invalid
2515 		 * memory.
2516 		 */
2517 		list_for_each_entry(attachment, &mem->attachments, list) {
2518 			if (!attachment->is_mapped)
2519 				continue;
2520 
2521 			kfd_mem_dmaunmap_attachment(mem, attachment);
2522 			ret = update_gpuvm_pte(mem, attachment, &sync);
2523 			if (ret) {
2524 				pr_err("%s: update PTE failed\n", __func__);
2525 				/* make sure this gets validated again */
2526 				mutex_lock(&process_info->notifier_lock);
2527 				mem->invalid++;
2528 				mutex_unlock(&process_info->notifier_lock);
2529 				goto unreserve_out;
2530 			}
2531 		}
2532 	}
2533 
2534 	/* Update page directories */
2535 	ret = process_update_pds(process_info, &sync);
2536 
2537 unreserve_out:
2538 	ttm_eu_backoff_reservation(&ticket, &resv_list);
2539 	amdgpu_sync_wait(&sync, false);
2540 	amdgpu_sync_free(&sync);
2541 out_free:
2542 	kfree(pd_bo_list_entries);
2543 out_no_mem:
2544 
2545 	return ret;
2546 }
2547 
2548 /* Confirm that all user pages are valid while holding the notifier lock
2549  *
2550  * Moves valid BOs from the userptr_inval_list back to userptr_val_list.
2551  */
2552 static int confirm_valid_user_pages_locked(struct amdkfd_process_info *process_info)
2553 {
2554 	struct kgd_mem *mem, *tmp_mem;
2555 	int ret = 0;
2556 
2557 	list_for_each_entry_safe(mem, tmp_mem,
2558 				 &process_info->userptr_inval_list,
2559 				 validate_list.head) {
2560 		bool valid = amdgpu_ttm_tt_get_user_pages_done(
2561 				mem->bo->tbo.ttm, mem->range);
2562 
2563 		mem->range = NULL;
2564 		if (!valid) {
2565 			WARN(!mem->invalid, "Invalid BO not marked invalid");
2566 			ret = -EAGAIN;
2567 			continue;
2568 		}
2569 		WARN(mem->invalid, "Valid BO is marked invalid");
2570 
2571 		list_move_tail(&mem->validate_list.head,
2572 			       &process_info->userptr_valid_list);
2573 	}
2574 
2575 	return ret;
2576 }
2577 
2578 /* Worker callback to restore evicted userptr BOs
2579  *
2580  * Tries to update and validate all userptr BOs. If successful and no
2581  * concurrent evictions happened, the queues are restarted. Otherwise,
2582  * reschedule for another attempt later.
2583  */
2584 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work)
2585 {
2586 	struct delayed_work *dwork = to_delayed_work(work);
2587 	struct amdkfd_process_info *process_info =
2588 		container_of(dwork, struct amdkfd_process_info,
2589 			     restore_userptr_work);
2590 	struct task_struct *usertask;
2591 	struct mm_struct *mm;
2592 	uint32_t evicted_bos;
2593 
2594 	mutex_lock(&process_info->notifier_lock);
2595 	evicted_bos = process_info->evicted_bos;
2596 	mutex_unlock(&process_info->notifier_lock);
2597 	if (!evicted_bos)
2598 		return;
2599 
2600 	/* Reference task and mm in case of concurrent process termination */
2601 	usertask = get_pid_task(process_info->pid, PIDTYPE_PID);
2602 	if (!usertask)
2603 		return;
2604 	mm = get_task_mm(usertask);
2605 	if (!mm) {
2606 		put_task_struct(usertask);
2607 		return;
2608 	}
2609 
2610 	mutex_lock(&process_info->lock);
2611 
2612 	if (update_invalid_user_pages(process_info, mm))
2613 		goto unlock_out;
2614 	/* userptr_inval_list can be empty if all evicted userptr BOs
2615 	 * have been freed. In that case there is nothing to validate
2616 	 * and we can just restart the queues.
2617 	 */
2618 	if (!list_empty(&process_info->userptr_inval_list)) {
2619 		if (validate_invalid_user_pages(process_info))
2620 			goto unlock_out;
2621 	}
2622 	/* Final check for concurrent evicton and atomic update. If
2623 	 * another eviction happens after successful update, it will
2624 	 * be a first eviction that calls quiesce_mm. The eviction
2625 	 * reference counting inside KFD will handle this case.
2626 	 */
2627 	mutex_lock(&process_info->notifier_lock);
2628 	if (process_info->evicted_bos != evicted_bos)
2629 		goto unlock_notifier_out;
2630 
2631 	if (confirm_valid_user_pages_locked(process_info)) {
2632 		WARN(1, "User pages unexpectedly invalid");
2633 		goto unlock_notifier_out;
2634 	}
2635 
2636 	process_info->evicted_bos = evicted_bos = 0;
2637 
2638 	if (kgd2kfd_resume_mm(mm)) {
2639 		pr_err("%s: Failed to resume KFD\n", __func__);
2640 		/* No recovery from this failure. Probably the CP is
2641 		 * hanging. No point trying again.
2642 		 */
2643 	}
2644 
2645 unlock_notifier_out:
2646 	mutex_unlock(&process_info->notifier_lock);
2647 unlock_out:
2648 	mutex_unlock(&process_info->lock);
2649 
2650 	/* If validation failed, reschedule another attempt */
2651 	if (evicted_bos) {
2652 		schedule_delayed_work(&process_info->restore_userptr_work,
2653 			msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2654 
2655 		kfd_smi_event_queue_restore_rescheduled(mm);
2656 	}
2657 	mmput(mm);
2658 	put_task_struct(usertask);
2659 }
2660 
2661 /** amdgpu_amdkfd_gpuvm_restore_process_bos - Restore all BOs for the given
2662  *   KFD process identified by process_info
2663  *
2664  * @process_info: amdkfd_process_info of the KFD process
2665  *
2666  * After memory eviction, restore thread calls this function. The function
2667  * should be called when the Process is still valid. BO restore involves -
2668  *
2669  * 1.  Release old eviction fence and create new one
2670  * 2.  Get two copies of PD BO list from all the VMs. Keep one copy as pd_list.
2671  * 3   Use the second PD list and kfd_bo_list to create a list (ctx.list) of
2672  *     BOs that need to be reserved.
2673  * 4.  Reserve all the BOs
2674  * 5.  Validate of PD and PT BOs.
2675  * 6.  Validate all KFD BOs using kfd_bo_list and Map them and add new fence
2676  * 7.  Add fence to all PD and PT BOs.
2677  * 8.  Unreserve all BOs
2678  */
2679 int amdgpu_amdkfd_gpuvm_restore_process_bos(void *info, struct dma_fence **ef)
2680 {
2681 	struct amdgpu_bo_list_entry *pd_bo_list;
2682 	struct amdkfd_process_info *process_info = info;
2683 	struct amdgpu_vm *peer_vm;
2684 	struct kgd_mem *mem;
2685 	struct bo_vm_reservation_context ctx;
2686 	struct amdgpu_amdkfd_fence *new_fence;
2687 	int ret = 0, i;
2688 	struct list_head duplicate_save;
2689 	struct amdgpu_sync sync_obj;
2690 	unsigned long failed_size = 0;
2691 	unsigned long total_size = 0;
2692 
2693 	INIT_LIST_HEAD(&duplicate_save);
2694 	INIT_LIST_HEAD(&ctx.list);
2695 	INIT_LIST_HEAD(&ctx.duplicates);
2696 
2697 	pd_bo_list = kcalloc(process_info->n_vms,
2698 			     sizeof(struct amdgpu_bo_list_entry),
2699 			     GFP_KERNEL);
2700 	if (!pd_bo_list)
2701 		return -ENOMEM;
2702 
2703 	i = 0;
2704 	mutex_lock(&process_info->lock);
2705 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
2706 			vm_list_node)
2707 		amdgpu_vm_get_pd_bo(peer_vm, &ctx.list, &pd_bo_list[i++]);
2708 
2709 	/* Reserve all BOs and page tables/directory. Add all BOs from
2710 	 * kfd_bo_list to ctx.list
2711 	 */
2712 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2713 			    validate_list.head) {
2714 
2715 		list_add_tail(&mem->resv_list.head, &ctx.list);
2716 		mem->resv_list.bo = mem->validate_list.bo;
2717 		mem->resv_list.num_shared = mem->validate_list.num_shared;
2718 	}
2719 
2720 	ret = ttm_eu_reserve_buffers(&ctx.ticket, &ctx.list,
2721 				     false, &duplicate_save);
2722 	if (ret) {
2723 		pr_debug("Memory eviction: TTM Reserve Failed. Try again\n");
2724 		goto ttm_reserve_fail;
2725 	}
2726 
2727 	amdgpu_sync_create(&sync_obj);
2728 
2729 	/* Validate PDs and PTs */
2730 	ret = process_validate_vms(process_info);
2731 	if (ret)
2732 		goto validate_map_fail;
2733 
2734 	ret = process_sync_pds_resv(process_info, &sync_obj);
2735 	if (ret) {
2736 		pr_debug("Memory eviction: Failed to sync to PD BO moving fence. Try again\n");
2737 		goto validate_map_fail;
2738 	}
2739 
2740 	/* Validate BOs and map them to GPUVM (update VM page tables). */
2741 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2742 			    validate_list.head) {
2743 
2744 		struct amdgpu_bo *bo = mem->bo;
2745 		uint32_t domain = mem->domain;
2746 		struct kfd_mem_attachment *attachment;
2747 		struct dma_resv_iter cursor;
2748 		struct dma_fence *fence;
2749 
2750 		total_size += amdgpu_bo_size(bo);
2751 
2752 		ret = amdgpu_amdkfd_bo_validate(bo, domain, false);
2753 		if (ret) {
2754 			pr_debug("Memory eviction: Validate BOs failed\n");
2755 			failed_size += amdgpu_bo_size(bo);
2756 			ret = amdgpu_amdkfd_bo_validate(bo,
2757 						AMDGPU_GEM_DOMAIN_GTT, false);
2758 			if (ret) {
2759 				pr_debug("Memory eviction: Try again\n");
2760 				goto validate_map_fail;
2761 			}
2762 		}
2763 		dma_resv_for_each_fence(&cursor, bo->tbo.base.resv,
2764 					DMA_RESV_USAGE_KERNEL, fence) {
2765 			ret = amdgpu_sync_fence(&sync_obj, fence);
2766 			if (ret) {
2767 				pr_debug("Memory eviction: Sync BO fence failed. Try again\n");
2768 				goto validate_map_fail;
2769 			}
2770 		}
2771 		list_for_each_entry(attachment, &mem->attachments, list) {
2772 			if (!attachment->is_mapped)
2773 				continue;
2774 
2775 			kfd_mem_dmaunmap_attachment(mem, attachment);
2776 			ret = update_gpuvm_pte(mem, attachment, &sync_obj);
2777 			if (ret) {
2778 				pr_debug("Memory eviction: update PTE failed. Try again\n");
2779 				goto validate_map_fail;
2780 			}
2781 		}
2782 	}
2783 
2784 	if (failed_size)
2785 		pr_debug("0x%lx/0x%lx in system\n", failed_size, total_size);
2786 
2787 	/* Update page directories */
2788 	ret = process_update_pds(process_info, &sync_obj);
2789 	if (ret) {
2790 		pr_debug("Memory eviction: update PDs failed. Try again\n");
2791 		goto validate_map_fail;
2792 	}
2793 
2794 	/* Wait for validate and PT updates to finish */
2795 	amdgpu_sync_wait(&sync_obj, false);
2796 
2797 	/* Release old eviction fence and create new one, because fence only
2798 	 * goes from unsignaled to signaled, fence cannot be reused.
2799 	 * Use context and mm from the old fence.
2800 	 */
2801 	new_fence = amdgpu_amdkfd_fence_create(
2802 				process_info->eviction_fence->base.context,
2803 				process_info->eviction_fence->mm,
2804 				NULL);
2805 	if (!new_fence) {
2806 		pr_err("Failed to create eviction fence\n");
2807 		ret = -ENOMEM;
2808 		goto validate_map_fail;
2809 	}
2810 	dma_fence_put(&process_info->eviction_fence->base);
2811 	process_info->eviction_fence = new_fence;
2812 	*ef = dma_fence_get(&new_fence->base);
2813 
2814 	/* Attach new eviction fence to all BOs except pinned ones */
2815 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2816 		validate_list.head) {
2817 		if (mem->bo->tbo.pin_count)
2818 			continue;
2819 
2820 		dma_resv_add_fence(mem->bo->tbo.base.resv,
2821 				   &process_info->eviction_fence->base,
2822 				   DMA_RESV_USAGE_BOOKKEEP);
2823 	}
2824 	/* Attach eviction fence to PD / PT BOs */
2825 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
2826 			    vm_list_node) {
2827 		struct amdgpu_bo *bo = peer_vm->root.bo;
2828 
2829 		dma_resv_add_fence(bo->tbo.base.resv,
2830 				   &process_info->eviction_fence->base,
2831 				   DMA_RESV_USAGE_BOOKKEEP);
2832 	}
2833 
2834 validate_map_fail:
2835 	ttm_eu_backoff_reservation(&ctx.ticket, &ctx.list);
2836 	amdgpu_sync_free(&sync_obj);
2837 ttm_reserve_fail:
2838 	mutex_unlock(&process_info->lock);
2839 	kfree(pd_bo_list);
2840 	return ret;
2841 }
2842 
2843 int amdgpu_amdkfd_add_gws_to_process(void *info, void *gws, struct kgd_mem **mem)
2844 {
2845 	struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2846 	struct amdgpu_bo *gws_bo = (struct amdgpu_bo *)gws;
2847 	int ret;
2848 
2849 	if (!info || !gws)
2850 		return -EINVAL;
2851 
2852 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
2853 	if (!*mem)
2854 		return -ENOMEM;
2855 
2856 	mutex_init(&(*mem)->lock);
2857 	INIT_LIST_HEAD(&(*mem)->attachments);
2858 	(*mem)->bo = amdgpu_bo_ref(gws_bo);
2859 	(*mem)->domain = AMDGPU_GEM_DOMAIN_GWS;
2860 	(*mem)->process_info = process_info;
2861 	add_kgd_mem_to_kfd_bo_list(*mem, process_info, false);
2862 	amdgpu_sync_create(&(*mem)->sync);
2863 
2864 
2865 	/* Validate gws bo the first time it is added to process */
2866 	mutex_lock(&(*mem)->process_info->lock);
2867 	ret = amdgpu_bo_reserve(gws_bo, false);
2868 	if (unlikely(ret)) {
2869 		pr_err("Reserve gws bo failed %d\n", ret);
2870 		goto bo_reservation_failure;
2871 	}
2872 
2873 	ret = amdgpu_amdkfd_bo_validate(gws_bo, AMDGPU_GEM_DOMAIN_GWS, true);
2874 	if (ret) {
2875 		pr_err("GWS BO validate failed %d\n", ret);
2876 		goto bo_validation_failure;
2877 	}
2878 	/* GWS resource is shared b/t amdgpu and amdkfd
2879 	 * Add process eviction fence to bo so they can
2880 	 * evict each other.
2881 	 */
2882 	ret = dma_resv_reserve_fences(gws_bo->tbo.base.resv, 1);
2883 	if (ret)
2884 		goto reserve_shared_fail;
2885 	dma_resv_add_fence(gws_bo->tbo.base.resv,
2886 			   &process_info->eviction_fence->base,
2887 			   DMA_RESV_USAGE_BOOKKEEP);
2888 	amdgpu_bo_unreserve(gws_bo);
2889 	mutex_unlock(&(*mem)->process_info->lock);
2890 
2891 	return ret;
2892 
2893 reserve_shared_fail:
2894 bo_validation_failure:
2895 	amdgpu_bo_unreserve(gws_bo);
2896 bo_reservation_failure:
2897 	mutex_unlock(&(*mem)->process_info->lock);
2898 	amdgpu_sync_free(&(*mem)->sync);
2899 	remove_kgd_mem_from_kfd_bo_list(*mem, process_info);
2900 	amdgpu_bo_unref(&gws_bo);
2901 	mutex_destroy(&(*mem)->lock);
2902 	kfree(*mem);
2903 	*mem = NULL;
2904 	return ret;
2905 }
2906 
2907 int amdgpu_amdkfd_remove_gws_from_process(void *info, void *mem)
2908 {
2909 	int ret;
2910 	struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2911 	struct kgd_mem *kgd_mem = (struct kgd_mem *)mem;
2912 	struct amdgpu_bo *gws_bo = kgd_mem->bo;
2913 
2914 	/* Remove BO from process's validate list so restore worker won't touch
2915 	 * it anymore
2916 	 */
2917 	remove_kgd_mem_from_kfd_bo_list(kgd_mem, process_info);
2918 
2919 	ret = amdgpu_bo_reserve(gws_bo, false);
2920 	if (unlikely(ret)) {
2921 		pr_err("Reserve gws bo failed %d\n", ret);
2922 		//TODO add BO back to validate_list?
2923 		return ret;
2924 	}
2925 	amdgpu_amdkfd_remove_eviction_fence(gws_bo,
2926 			process_info->eviction_fence);
2927 	amdgpu_bo_unreserve(gws_bo);
2928 	amdgpu_sync_free(&kgd_mem->sync);
2929 	amdgpu_bo_unref(&gws_bo);
2930 	mutex_destroy(&kgd_mem->lock);
2931 	kfree(mem);
2932 	return 0;
2933 }
2934 
2935 /* Returns GPU-specific tiling mode information */
2936 int amdgpu_amdkfd_get_tile_config(struct amdgpu_device *adev,
2937 				struct tile_config *config)
2938 {
2939 	config->gb_addr_config = adev->gfx.config.gb_addr_config;
2940 	config->tile_config_ptr = adev->gfx.config.tile_mode_array;
2941 	config->num_tile_configs =
2942 			ARRAY_SIZE(adev->gfx.config.tile_mode_array);
2943 	config->macro_tile_config_ptr =
2944 			adev->gfx.config.macrotile_mode_array;
2945 	config->num_macro_tile_configs =
2946 			ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
2947 
2948 	/* Those values are not set from GFX9 onwards */
2949 	config->num_banks = adev->gfx.config.num_banks;
2950 	config->num_ranks = adev->gfx.config.num_ranks;
2951 
2952 	return 0;
2953 }
2954 
2955 bool amdgpu_amdkfd_bo_mapped_to_dev(struct amdgpu_device *adev, struct kgd_mem *mem)
2956 {
2957 	struct kfd_mem_attachment *entry;
2958 
2959 	list_for_each_entry(entry, &mem->attachments, list) {
2960 		if (entry->is_mapped && entry->adev == adev)
2961 			return true;
2962 	}
2963 	return false;
2964 }
2965 
2966 #if defined(CONFIG_DEBUG_FS)
2967 
2968 int kfd_debugfs_kfd_mem_limits(struct seq_file *m, void *data)
2969 {
2970 
2971 	spin_lock(&kfd_mem_limit.mem_limit_lock);
2972 	seq_printf(m, "System mem used %lldM out of %lluM\n",
2973 		  (kfd_mem_limit.system_mem_used >> 20),
2974 		  (kfd_mem_limit.max_system_mem_limit >> 20));
2975 	seq_printf(m, "TTM mem used %lldM out of %lluM\n",
2976 		  (kfd_mem_limit.ttm_mem_used >> 20),
2977 		  (kfd_mem_limit.max_ttm_mem_limit >> 20));
2978 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
2979 
2980 	return 0;
2981 }
2982 
2983 #endif
2984