1 /*
2  * Copyright 2014-2018 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  */
22 #include <linux/dma-buf.h>
23 #include <linux/list.h>
24 #include <linux/pagemap.h>
25 #include <linux/sched/mm.h>
26 #include <linux/sched/task.h>
27 
28 #include "amdgpu_object.h"
29 #include "amdgpu_vm.h"
30 #include "amdgpu_amdkfd.h"
31 #include "amdgpu_dma_buf.h"
32 #include <uapi/linux/kfd_ioctl.h>
33 
34 /* BO flag to indicate a KFD userptr BO */
35 #define AMDGPU_AMDKFD_USERPTR_BO (1ULL << 63)
36 
37 /* Userptr restore delay, just long enough to allow consecutive VM
38  * changes to accumulate
39  */
40 #define AMDGPU_USERPTR_RESTORE_DELAY_MS 1
41 
42 /* Impose limit on how much memory KFD can use */
43 static struct {
44 	uint64_t max_system_mem_limit;
45 	uint64_t max_ttm_mem_limit;
46 	int64_t system_mem_used;
47 	int64_t ttm_mem_used;
48 	spinlock_t mem_limit_lock;
49 } kfd_mem_limit;
50 
51 /* Struct used for amdgpu_amdkfd_bo_validate */
52 struct amdgpu_vm_parser {
53 	uint32_t        domain;
54 	bool            wait;
55 };
56 
57 static const char * const domain_bit_to_string[] = {
58 		"CPU",
59 		"GTT",
60 		"VRAM",
61 		"GDS",
62 		"GWS",
63 		"OA"
64 };
65 
66 #define domain_string(domain) domain_bit_to_string[ffs(domain)-1]
67 
68 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work);
69 
70 
71 static inline struct amdgpu_device *get_amdgpu_device(struct kgd_dev *kgd)
72 {
73 	return (struct amdgpu_device *)kgd;
74 }
75 
76 static bool check_if_add_bo_to_vm(struct amdgpu_vm *avm,
77 		struct kgd_mem *mem)
78 {
79 	struct kfd_bo_va_list *entry;
80 
81 	list_for_each_entry(entry, &mem->bo_va_list, bo_list)
82 		if (entry->bo_va->base.vm == avm)
83 			return false;
84 
85 	return true;
86 }
87 
88 /* Set memory usage limits. Current, limits are
89  *  System (TTM + userptr) memory - 15/16th System RAM
90  *  TTM memory - 3/8th System RAM
91  */
92 void amdgpu_amdkfd_gpuvm_init_mem_limits(void)
93 {
94 	struct sysinfo si;
95 	uint64_t mem;
96 
97 	si_meminfo(&si);
98 	mem = si.totalram - si.totalhigh;
99 	mem *= si.mem_unit;
100 
101 	spin_lock_init(&kfd_mem_limit.mem_limit_lock);
102 	kfd_mem_limit.max_system_mem_limit = mem - (mem >> 4);
103 	kfd_mem_limit.max_ttm_mem_limit = (mem >> 1) - (mem >> 3);
104 	pr_debug("Kernel memory limit %lluM, TTM limit %lluM\n",
105 		(kfd_mem_limit.max_system_mem_limit >> 20),
106 		(kfd_mem_limit.max_ttm_mem_limit >> 20));
107 }
108 
109 /* Estimate page table size needed to represent a given memory size
110  *
111  * With 4KB pages, we need one 8 byte PTE for each 4KB of memory
112  * (factor 512, >> 9). With 2MB pages, we need one 8 byte PTE for 2MB
113  * of memory (factor 256K, >> 18). ROCm user mode tries to optimize
114  * for 2MB pages for TLB efficiency. However, small allocations and
115  * fragmented system memory still need some 4KB pages. We choose a
116  * compromise that should work in most cases without reserving too
117  * much memory for page tables unnecessarily (factor 16K, >> 14).
118  */
119 #define ESTIMATE_PT_SIZE(mem_size) ((mem_size) >> 14)
120 
121 static int amdgpu_amdkfd_reserve_mem_limit(struct amdgpu_device *adev,
122 		uint64_t size, u32 domain, bool sg)
123 {
124 	uint64_t reserved_for_pt =
125 		ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
126 	size_t acc_size, system_mem_needed, ttm_mem_needed, vram_needed;
127 	int ret = 0;
128 
129 	acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
130 				       sizeof(struct amdgpu_bo));
131 
132 	vram_needed = 0;
133 	if (domain == AMDGPU_GEM_DOMAIN_GTT) {
134 		/* TTM GTT memory */
135 		system_mem_needed = acc_size + size;
136 		ttm_mem_needed = acc_size + size;
137 	} else if (domain == AMDGPU_GEM_DOMAIN_CPU && !sg) {
138 		/* Userptr */
139 		system_mem_needed = acc_size + size;
140 		ttm_mem_needed = acc_size;
141 	} else {
142 		/* VRAM and SG */
143 		system_mem_needed = acc_size;
144 		ttm_mem_needed = acc_size;
145 		if (domain == AMDGPU_GEM_DOMAIN_VRAM)
146 			vram_needed = size;
147 	}
148 
149 	spin_lock(&kfd_mem_limit.mem_limit_lock);
150 
151 	if ((kfd_mem_limit.system_mem_used + system_mem_needed >
152 	     kfd_mem_limit.max_system_mem_limit) ||
153 	    (kfd_mem_limit.ttm_mem_used + ttm_mem_needed >
154 	     kfd_mem_limit.max_ttm_mem_limit) ||
155 	    (adev->kfd.vram_used + vram_needed >
156 	     adev->gmc.real_vram_size - reserved_for_pt)) {
157 		ret = -ENOMEM;
158 	} else {
159 		kfd_mem_limit.system_mem_used += system_mem_needed;
160 		kfd_mem_limit.ttm_mem_used += ttm_mem_needed;
161 		adev->kfd.vram_used += vram_needed;
162 	}
163 
164 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
165 	return ret;
166 }
167 
168 static void unreserve_mem_limit(struct amdgpu_device *adev,
169 		uint64_t size, u32 domain, bool sg)
170 {
171 	size_t acc_size;
172 
173 	acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
174 				       sizeof(struct amdgpu_bo));
175 
176 	spin_lock(&kfd_mem_limit.mem_limit_lock);
177 	if (domain == AMDGPU_GEM_DOMAIN_GTT) {
178 		kfd_mem_limit.system_mem_used -= (acc_size + size);
179 		kfd_mem_limit.ttm_mem_used -= (acc_size + size);
180 	} else if (domain == AMDGPU_GEM_DOMAIN_CPU && !sg) {
181 		kfd_mem_limit.system_mem_used -= (acc_size + size);
182 		kfd_mem_limit.ttm_mem_used -= acc_size;
183 	} else {
184 		kfd_mem_limit.system_mem_used -= acc_size;
185 		kfd_mem_limit.ttm_mem_used -= acc_size;
186 		if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
187 			adev->kfd.vram_used -= size;
188 			WARN_ONCE(adev->kfd.vram_used < 0,
189 				  "kfd VRAM memory accounting unbalanced");
190 		}
191 	}
192 	WARN_ONCE(kfd_mem_limit.system_mem_used < 0,
193 		  "kfd system memory accounting unbalanced");
194 	WARN_ONCE(kfd_mem_limit.ttm_mem_used < 0,
195 		  "kfd TTM memory accounting unbalanced");
196 
197 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
198 }
199 
200 void amdgpu_amdkfd_unreserve_memory_limit(struct amdgpu_bo *bo)
201 {
202 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
203 	u32 domain = bo->preferred_domains;
204 	bool sg = (bo->preferred_domains == AMDGPU_GEM_DOMAIN_CPU);
205 
206 	if (bo->flags & AMDGPU_AMDKFD_USERPTR_BO) {
207 		domain = AMDGPU_GEM_DOMAIN_CPU;
208 		sg = false;
209 	}
210 
211 	unreserve_mem_limit(adev, amdgpu_bo_size(bo), domain, sg);
212 }
213 
214 
215 /* amdgpu_amdkfd_remove_eviction_fence - Removes eviction fence from BO's
216  *  reservation object.
217  *
218  * @bo: [IN] Remove eviction fence(s) from this BO
219  * @ef: [IN] This eviction fence is removed if it
220  *  is present in the shared list.
221  *
222  * NOTE: Must be called with BO reserved i.e. bo->tbo.resv->lock held.
223  */
224 static int amdgpu_amdkfd_remove_eviction_fence(struct amdgpu_bo *bo,
225 					struct amdgpu_amdkfd_fence *ef)
226 {
227 	struct dma_resv *resv = bo->tbo.base.resv;
228 	struct dma_resv_list *old, *new;
229 	unsigned int i, j, k;
230 
231 	if (!ef)
232 		return -EINVAL;
233 
234 	old = dma_resv_get_list(resv);
235 	if (!old)
236 		return 0;
237 
238 	new = kmalloc(offsetof(typeof(*new), shared[old->shared_max]),
239 		      GFP_KERNEL);
240 	if (!new)
241 		return -ENOMEM;
242 
243 	/* Go through all the shared fences in the resevation object and sort
244 	 * the interesting ones to the end of the list.
245 	 */
246 	for (i = 0, j = old->shared_count, k = 0; i < old->shared_count; ++i) {
247 		struct dma_fence *f;
248 
249 		f = rcu_dereference_protected(old->shared[i],
250 					      dma_resv_held(resv));
251 
252 		if (f->context == ef->base.context)
253 			RCU_INIT_POINTER(new->shared[--j], f);
254 		else
255 			RCU_INIT_POINTER(new->shared[k++], f);
256 	}
257 	new->shared_max = old->shared_max;
258 	new->shared_count = k;
259 
260 	/* Install the new fence list, seqcount provides the barriers */
261 	preempt_disable();
262 	write_seqcount_begin(&resv->seq);
263 	RCU_INIT_POINTER(resv->fence, new);
264 	write_seqcount_end(&resv->seq);
265 	preempt_enable();
266 
267 	/* Drop the references to the removed fences or move them to ef_list */
268 	for (i = j, k = 0; i < old->shared_count; ++i) {
269 		struct dma_fence *f;
270 
271 		f = rcu_dereference_protected(new->shared[i],
272 					      dma_resv_held(resv));
273 		dma_fence_put(f);
274 	}
275 	kfree_rcu(old, rcu);
276 
277 	return 0;
278 }
279 
280 int amdgpu_amdkfd_remove_fence_on_pt_pd_bos(struct amdgpu_bo *bo)
281 {
282 	struct amdgpu_bo *root = bo;
283 	struct amdgpu_vm_bo_base *vm_bo;
284 	struct amdgpu_vm *vm;
285 	struct amdkfd_process_info *info;
286 	struct amdgpu_amdkfd_fence *ef;
287 	int ret;
288 
289 	/* we can always get vm_bo from root PD bo.*/
290 	while (root->parent)
291 		root = root->parent;
292 
293 	vm_bo = root->vm_bo;
294 	if (!vm_bo)
295 		return 0;
296 
297 	vm = vm_bo->vm;
298 	if (!vm)
299 		return 0;
300 
301 	info = vm->process_info;
302 	if (!info || !info->eviction_fence)
303 		return 0;
304 
305 	ef = container_of(dma_fence_get(&info->eviction_fence->base),
306 			struct amdgpu_amdkfd_fence, base);
307 
308 	BUG_ON(!dma_resv_trylock(bo->tbo.base.resv));
309 	ret = amdgpu_amdkfd_remove_eviction_fence(bo, ef);
310 	dma_resv_unlock(bo->tbo.base.resv);
311 
312 	dma_fence_put(&ef->base);
313 	return ret;
314 }
315 
316 static int amdgpu_amdkfd_bo_validate(struct amdgpu_bo *bo, uint32_t domain,
317 				     bool wait)
318 {
319 	struct ttm_operation_ctx ctx = { false, false };
320 	int ret;
321 
322 	if (WARN(amdgpu_ttm_tt_get_usermm(bo->tbo.ttm),
323 		 "Called with userptr BO"))
324 		return -EINVAL;
325 
326 	amdgpu_bo_placement_from_domain(bo, domain);
327 
328 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
329 	if (ret)
330 		goto validate_fail;
331 	if (wait)
332 		amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
333 
334 validate_fail:
335 	return ret;
336 }
337 
338 static int amdgpu_amdkfd_validate(void *param, struct amdgpu_bo *bo)
339 {
340 	struct amdgpu_vm_parser *p = param;
341 
342 	return amdgpu_amdkfd_bo_validate(bo, p->domain, p->wait);
343 }
344 
345 /* vm_validate_pt_pd_bos - Validate page table and directory BOs
346  *
347  * Page directories are not updated here because huge page handling
348  * during page table updates can invalidate page directory entries
349  * again. Page directories are only updated after updating page
350  * tables.
351  */
352 static int vm_validate_pt_pd_bos(struct amdgpu_vm *vm)
353 {
354 	struct amdgpu_bo *pd = vm->root.base.bo;
355 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
356 	struct amdgpu_vm_parser param;
357 	int ret;
358 
359 	param.domain = AMDGPU_GEM_DOMAIN_VRAM;
360 	param.wait = false;
361 
362 	ret = amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_amdkfd_validate,
363 					&param);
364 	if (ret) {
365 		pr_err("amdgpu: failed to validate PT BOs\n");
366 		return ret;
367 	}
368 
369 	ret = amdgpu_amdkfd_validate(&param, pd);
370 	if (ret) {
371 		pr_err("amdgpu: failed to validate PD\n");
372 		return ret;
373 	}
374 
375 	vm->pd_phys_addr = amdgpu_gmc_pd_addr(vm->root.base.bo);
376 
377 	if (vm->use_cpu_for_update) {
378 		ret = amdgpu_bo_kmap(pd, NULL);
379 		if (ret) {
380 			pr_err("amdgpu: failed to kmap PD, ret=%d\n", ret);
381 			return ret;
382 		}
383 	}
384 
385 	return 0;
386 }
387 
388 static int vm_update_pds(struct amdgpu_vm *vm, struct amdgpu_sync *sync)
389 {
390 	struct amdgpu_bo *pd = vm->root.base.bo;
391 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
392 	int ret;
393 
394 	ret = amdgpu_vm_update_pdes(adev, vm, false);
395 	if (ret)
396 		return ret;
397 
398 	return amdgpu_sync_fence(sync, vm->last_update, false);
399 }
400 
401 static uint64_t get_pte_flags(struct amdgpu_device *adev, struct kgd_mem *mem)
402 {
403 	struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
404 	bool coherent = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_COHERENT;
405 	uint32_t mapping_flags;
406 
407 	mapping_flags = AMDGPU_VM_PAGE_READABLE;
408 	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE)
409 		mapping_flags |= AMDGPU_VM_PAGE_WRITEABLE;
410 	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE)
411 		mapping_flags |= AMDGPU_VM_PAGE_EXECUTABLE;
412 
413 	switch (adev->asic_type) {
414 	case CHIP_ARCTURUS:
415 		if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
416 			if (bo_adev == adev)
417 				mapping_flags |= coherent ?
418 					AMDGPU_VM_MTYPE_CC : AMDGPU_VM_MTYPE_RW;
419 			else
420 				mapping_flags |= AMDGPU_VM_MTYPE_UC;
421 		} else {
422 			mapping_flags |= coherent ?
423 				AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
424 		}
425 		break;
426 	default:
427 		mapping_flags |= coherent ?
428 			AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
429 	}
430 
431 	return amdgpu_gem_va_map_flags(adev, mapping_flags);
432 }
433 
434 /* add_bo_to_vm - Add a BO to a VM
435  *
436  * Everything that needs to bo done only once when a BO is first added
437  * to a VM. It can later be mapped and unmapped many times without
438  * repeating these steps.
439  *
440  * 1. Allocate and initialize BO VA entry data structure
441  * 2. Add BO to the VM
442  * 3. Determine ASIC-specific PTE flags
443  * 4. Alloc page tables and directories if needed
444  * 4a.  Validate new page tables and directories
445  */
446 static int add_bo_to_vm(struct amdgpu_device *adev, struct kgd_mem *mem,
447 		struct amdgpu_vm *vm, bool is_aql,
448 		struct kfd_bo_va_list **p_bo_va_entry)
449 {
450 	int ret;
451 	struct kfd_bo_va_list *bo_va_entry;
452 	struct amdgpu_bo *bo = mem->bo;
453 	uint64_t va = mem->va;
454 	struct list_head *list_bo_va = &mem->bo_va_list;
455 	unsigned long bo_size = bo->tbo.mem.size;
456 
457 	if (!va) {
458 		pr_err("Invalid VA when adding BO to VM\n");
459 		return -EINVAL;
460 	}
461 
462 	if (is_aql)
463 		va += bo_size;
464 
465 	bo_va_entry = kzalloc(sizeof(*bo_va_entry), GFP_KERNEL);
466 	if (!bo_va_entry)
467 		return -ENOMEM;
468 
469 	pr_debug("\t add VA 0x%llx - 0x%llx to vm %p\n", va,
470 			va + bo_size, vm);
471 
472 	/* Add BO to VM internal data structures*/
473 	bo_va_entry->bo_va = amdgpu_vm_bo_add(adev, vm, bo);
474 	if (!bo_va_entry->bo_va) {
475 		ret = -EINVAL;
476 		pr_err("Failed to add BO object to VM. ret == %d\n",
477 				ret);
478 		goto err_vmadd;
479 	}
480 
481 	bo_va_entry->va = va;
482 	bo_va_entry->pte_flags = get_pte_flags(adev, mem);
483 	bo_va_entry->kgd_dev = (void *)adev;
484 	list_add(&bo_va_entry->bo_list, list_bo_va);
485 
486 	if (p_bo_va_entry)
487 		*p_bo_va_entry = bo_va_entry;
488 
489 	/* Allocate validate page tables if needed */
490 	ret = vm_validate_pt_pd_bos(vm);
491 	if (ret) {
492 		pr_err("validate_pt_pd_bos() failed\n");
493 		goto err_alloc_pts;
494 	}
495 
496 	return 0;
497 
498 err_alloc_pts:
499 	amdgpu_vm_bo_rmv(adev, bo_va_entry->bo_va);
500 	list_del(&bo_va_entry->bo_list);
501 err_vmadd:
502 	kfree(bo_va_entry);
503 	return ret;
504 }
505 
506 static void remove_bo_from_vm(struct amdgpu_device *adev,
507 		struct kfd_bo_va_list *entry, unsigned long size)
508 {
509 	pr_debug("\t remove VA 0x%llx - 0x%llx in entry %p\n",
510 			entry->va,
511 			entry->va + size, entry);
512 	amdgpu_vm_bo_rmv(adev, entry->bo_va);
513 	list_del(&entry->bo_list);
514 	kfree(entry);
515 }
516 
517 static void add_kgd_mem_to_kfd_bo_list(struct kgd_mem *mem,
518 				struct amdkfd_process_info *process_info,
519 				bool userptr)
520 {
521 	struct ttm_validate_buffer *entry = &mem->validate_list;
522 	struct amdgpu_bo *bo = mem->bo;
523 
524 	INIT_LIST_HEAD(&entry->head);
525 	entry->num_shared = 1;
526 	entry->bo = &bo->tbo;
527 	mutex_lock(&process_info->lock);
528 	if (userptr)
529 		list_add_tail(&entry->head, &process_info->userptr_valid_list);
530 	else
531 		list_add_tail(&entry->head, &process_info->kfd_bo_list);
532 	mutex_unlock(&process_info->lock);
533 }
534 
535 static void remove_kgd_mem_from_kfd_bo_list(struct kgd_mem *mem,
536 		struct amdkfd_process_info *process_info)
537 {
538 	struct ttm_validate_buffer *bo_list_entry;
539 
540 	bo_list_entry = &mem->validate_list;
541 	mutex_lock(&process_info->lock);
542 	list_del(&bo_list_entry->head);
543 	mutex_unlock(&process_info->lock);
544 }
545 
546 /* Initializes user pages. It registers the MMU notifier and validates
547  * the userptr BO in the GTT domain.
548  *
549  * The BO must already be on the userptr_valid_list. Otherwise an
550  * eviction and restore may happen that leaves the new BO unmapped
551  * with the user mode queues running.
552  *
553  * Takes the process_info->lock to protect against concurrent restore
554  * workers.
555  *
556  * Returns 0 for success, negative errno for errors.
557  */
558 static int init_user_pages(struct kgd_mem *mem, uint64_t user_addr)
559 {
560 	struct amdkfd_process_info *process_info = mem->process_info;
561 	struct amdgpu_bo *bo = mem->bo;
562 	struct ttm_operation_ctx ctx = { true, false };
563 	int ret = 0;
564 
565 	mutex_lock(&process_info->lock);
566 
567 	ret = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, user_addr, 0);
568 	if (ret) {
569 		pr_err("%s: Failed to set userptr: %d\n", __func__, ret);
570 		goto out;
571 	}
572 
573 	ret = amdgpu_mn_register(bo, user_addr);
574 	if (ret) {
575 		pr_err("%s: Failed to register MMU notifier: %d\n",
576 		       __func__, ret);
577 		goto out;
578 	}
579 
580 	ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages);
581 	if (ret) {
582 		pr_err("%s: Failed to get user pages: %d\n", __func__, ret);
583 		goto unregister_out;
584 	}
585 
586 	ret = amdgpu_bo_reserve(bo, true);
587 	if (ret) {
588 		pr_err("%s: Failed to reserve BO\n", __func__);
589 		goto release_out;
590 	}
591 	amdgpu_bo_placement_from_domain(bo, mem->domain);
592 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
593 	if (ret)
594 		pr_err("%s: failed to validate BO\n", __func__);
595 	amdgpu_bo_unreserve(bo);
596 
597 release_out:
598 	amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
599 unregister_out:
600 	if (ret)
601 		amdgpu_mn_unregister(bo);
602 out:
603 	mutex_unlock(&process_info->lock);
604 	return ret;
605 }
606 
607 /* Reserving a BO and its page table BOs must happen atomically to
608  * avoid deadlocks. Some operations update multiple VMs at once. Track
609  * all the reservation info in a context structure. Optionally a sync
610  * object can track VM updates.
611  */
612 struct bo_vm_reservation_context {
613 	struct amdgpu_bo_list_entry kfd_bo; /* BO list entry for the KFD BO */
614 	unsigned int n_vms;		    /* Number of VMs reserved	    */
615 	struct amdgpu_bo_list_entry *vm_pd; /* Array of VM BO list entries  */
616 	struct ww_acquire_ctx ticket;	    /* Reservation ticket	    */
617 	struct list_head list, duplicates;  /* BO lists			    */
618 	struct amdgpu_sync *sync;	    /* Pointer to sync object	    */
619 	bool reserved;			    /* Whether BOs are reserved	    */
620 };
621 
622 enum bo_vm_match {
623 	BO_VM_NOT_MAPPED = 0,	/* Match VMs where a BO is not mapped */
624 	BO_VM_MAPPED,		/* Match VMs where a BO is mapped     */
625 	BO_VM_ALL,		/* Match all VMs a BO was added to    */
626 };
627 
628 /**
629  * reserve_bo_and_vm - reserve a BO and a VM unconditionally.
630  * @mem: KFD BO structure.
631  * @vm: the VM to reserve.
632  * @ctx: the struct that will be used in unreserve_bo_and_vms().
633  */
634 static int reserve_bo_and_vm(struct kgd_mem *mem,
635 			      struct amdgpu_vm *vm,
636 			      struct bo_vm_reservation_context *ctx)
637 {
638 	struct amdgpu_bo *bo = mem->bo;
639 	int ret;
640 
641 	WARN_ON(!vm);
642 
643 	ctx->reserved = false;
644 	ctx->n_vms = 1;
645 	ctx->sync = &mem->sync;
646 
647 	INIT_LIST_HEAD(&ctx->list);
648 	INIT_LIST_HEAD(&ctx->duplicates);
649 
650 	ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd), GFP_KERNEL);
651 	if (!ctx->vm_pd)
652 		return -ENOMEM;
653 
654 	ctx->kfd_bo.priority = 0;
655 	ctx->kfd_bo.tv.bo = &bo->tbo;
656 	ctx->kfd_bo.tv.num_shared = 1;
657 	list_add(&ctx->kfd_bo.tv.head, &ctx->list);
658 
659 	amdgpu_vm_get_pd_bo(vm, &ctx->list, &ctx->vm_pd[0]);
660 
661 	ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
662 				     false, &ctx->duplicates);
663 	if (!ret)
664 		ctx->reserved = true;
665 	else {
666 		pr_err("Failed to reserve buffers in ttm\n");
667 		kfree(ctx->vm_pd);
668 		ctx->vm_pd = NULL;
669 	}
670 
671 	return ret;
672 }
673 
674 /**
675  * reserve_bo_and_cond_vms - reserve a BO and some VMs conditionally
676  * @mem: KFD BO structure.
677  * @vm: the VM to reserve. If NULL, then all VMs associated with the BO
678  * is used. Otherwise, a single VM associated with the BO.
679  * @map_type: the mapping status that will be used to filter the VMs.
680  * @ctx: the struct that will be used in unreserve_bo_and_vms().
681  *
682  * Returns 0 for success, negative for failure.
683  */
684 static int reserve_bo_and_cond_vms(struct kgd_mem *mem,
685 				struct amdgpu_vm *vm, enum bo_vm_match map_type,
686 				struct bo_vm_reservation_context *ctx)
687 {
688 	struct amdgpu_bo *bo = mem->bo;
689 	struct kfd_bo_va_list *entry;
690 	unsigned int i;
691 	int ret;
692 
693 	ctx->reserved = false;
694 	ctx->n_vms = 0;
695 	ctx->vm_pd = NULL;
696 	ctx->sync = &mem->sync;
697 
698 	INIT_LIST_HEAD(&ctx->list);
699 	INIT_LIST_HEAD(&ctx->duplicates);
700 
701 	list_for_each_entry(entry, &mem->bo_va_list, bo_list) {
702 		if ((vm && vm != entry->bo_va->base.vm) ||
703 			(entry->is_mapped != map_type
704 			&& map_type != BO_VM_ALL))
705 			continue;
706 
707 		ctx->n_vms++;
708 	}
709 
710 	if (ctx->n_vms != 0) {
711 		ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd),
712 				     GFP_KERNEL);
713 		if (!ctx->vm_pd)
714 			return -ENOMEM;
715 	}
716 
717 	ctx->kfd_bo.priority = 0;
718 	ctx->kfd_bo.tv.bo = &bo->tbo;
719 	ctx->kfd_bo.tv.num_shared = 1;
720 	list_add(&ctx->kfd_bo.tv.head, &ctx->list);
721 
722 	i = 0;
723 	list_for_each_entry(entry, &mem->bo_va_list, bo_list) {
724 		if ((vm && vm != entry->bo_va->base.vm) ||
725 			(entry->is_mapped != map_type
726 			&& map_type != BO_VM_ALL))
727 			continue;
728 
729 		amdgpu_vm_get_pd_bo(entry->bo_va->base.vm, &ctx->list,
730 				&ctx->vm_pd[i]);
731 		i++;
732 	}
733 
734 	ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
735 				     false, &ctx->duplicates);
736 	if (!ret)
737 		ctx->reserved = true;
738 	else
739 		pr_err("Failed to reserve buffers in ttm.\n");
740 
741 	if (ret) {
742 		kfree(ctx->vm_pd);
743 		ctx->vm_pd = NULL;
744 	}
745 
746 	return ret;
747 }
748 
749 /**
750  * unreserve_bo_and_vms - Unreserve BO and VMs from a reservation context
751  * @ctx: Reservation context to unreserve
752  * @wait: Optionally wait for a sync object representing pending VM updates
753  * @intr: Whether the wait is interruptible
754  *
755  * Also frees any resources allocated in
756  * reserve_bo_and_(cond_)vm(s). Returns the status from
757  * amdgpu_sync_wait.
758  */
759 static int unreserve_bo_and_vms(struct bo_vm_reservation_context *ctx,
760 				 bool wait, bool intr)
761 {
762 	int ret = 0;
763 
764 	if (wait)
765 		ret = amdgpu_sync_wait(ctx->sync, intr);
766 
767 	if (ctx->reserved)
768 		ttm_eu_backoff_reservation(&ctx->ticket, &ctx->list);
769 	kfree(ctx->vm_pd);
770 
771 	ctx->sync = NULL;
772 
773 	ctx->reserved = false;
774 	ctx->vm_pd = NULL;
775 
776 	return ret;
777 }
778 
779 static int unmap_bo_from_gpuvm(struct amdgpu_device *adev,
780 				struct kfd_bo_va_list *entry,
781 				struct amdgpu_sync *sync)
782 {
783 	struct amdgpu_bo_va *bo_va = entry->bo_va;
784 	struct amdgpu_vm *vm = bo_va->base.vm;
785 
786 	amdgpu_vm_bo_unmap(adev, bo_va, entry->va);
787 
788 	amdgpu_vm_clear_freed(adev, vm, &bo_va->last_pt_update);
789 
790 	amdgpu_sync_fence(sync, bo_va->last_pt_update, false);
791 
792 	return 0;
793 }
794 
795 static int update_gpuvm_pte(struct amdgpu_device *adev,
796 		struct kfd_bo_va_list *entry,
797 		struct amdgpu_sync *sync)
798 {
799 	int ret;
800 	struct amdgpu_bo_va *bo_va = entry->bo_va;
801 
802 	/* Update the page tables  */
803 	ret = amdgpu_vm_bo_update(adev, bo_va, false);
804 	if (ret) {
805 		pr_err("amdgpu_vm_bo_update failed\n");
806 		return ret;
807 	}
808 
809 	return amdgpu_sync_fence(sync, bo_va->last_pt_update, false);
810 }
811 
812 static int map_bo_to_gpuvm(struct amdgpu_device *adev,
813 		struct kfd_bo_va_list *entry, struct amdgpu_sync *sync,
814 		bool no_update_pte)
815 {
816 	int ret;
817 
818 	/* Set virtual address for the allocation */
819 	ret = amdgpu_vm_bo_map(adev, entry->bo_va, entry->va, 0,
820 			       amdgpu_bo_size(entry->bo_va->base.bo),
821 			       entry->pte_flags);
822 	if (ret) {
823 		pr_err("Failed to map VA 0x%llx in vm. ret %d\n",
824 				entry->va, ret);
825 		return ret;
826 	}
827 
828 	if (no_update_pte)
829 		return 0;
830 
831 	ret = update_gpuvm_pte(adev, entry, sync);
832 	if (ret) {
833 		pr_err("update_gpuvm_pte() failed\n");
834 		goto update_gpuvm_pte_failed;
835 	}
836 
837 	return 0;
838 
839 update_gpuvm_pte_failed:
840 	unmap_bo_from_gpuvm(adev, entry, sync);
841 	return ret;
842 }
843 
844 static struct sg_table *create_doorbell_sg(uint64_t addr, uint32_t size)
845 {
846 	struct sg_table *sg = kmalloc(sizeof(*sg), GFP_KERNEL);
847 
848 	if (!sg)
849 		return NULL;
850 	if (sg_alloc_table(sg, 1, GFP_KERNEL)) {
851 		kfree(sg);
852 		return NULL;
853 	}
854 	sg->sgl->dma_address = addr;
855 	sg->sgl->length = size;
856 #ifdef CONFIG_NEED_SG_DMA_LENGTH
857 	sg->sgl->dma_length = size;
858 #endif
859 	return sg;
860 }
861 
862 static int process_validate_vms(struct amdkfd_process_info *process_info)
863 {
864 	struct amdgpu_vm *peer_vm;
865 	int ret;
866 
867 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
868 			    vm_list_node) {
869 		ret = vm_validate_pt_pd_bos(peer_vm);
870 		if (ret)
871 			return ret;
872 	}
873 
874 	return 0;
875 }
876 
877 static int process_sync_pds_resv(struct amdkfd_process_info *process_info,
878 				 struct amdgpu_sync *sync)
879 {
880 	struct amdgpu_vm *peer_vm;
881 	int ret;
882 
883 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
884 			    vm_list_node) {
885 		struct amdgpu_bo *pd = peer_vm->root.base.bo;
886 
887 		ret = amdgpu_sync_resv(NULL, sync, pd->tbo.base.resv,
888 				       AMDGPU_SYNC_NE_OWNER,
889 				       AMDGPU_FENCE_OWNER_KFD);
890 		if (ret)
891 			return ret;
892 	}
893 
894 	return 0;
895 }
896 
897 static int process_update_pds(struct amdkfd_process_info *process_info,
898 			      struct amdgpu_sync *sync)
899 {
900 	struct amdgpu_vm *peer_vm;
901 	int ret;
902 
903 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
904 			    vm_list_node) {
905 		ret = vm_update_pds(peer_vm, sync);
906 		if (ret)
907 			return ret;
908 	}
909 
910 	return 0;
911 }
912 
913 static int init_kfd_vm(struct amdgpu_vm *vm, void **process_info,
914 		       struct dma_fence **ef)
915 {
916 	struct amdkfd_process_info *info = NULL;
917 	int ret;
918 
919 	if (!*process_info) {
920 		info = kzalloc(sizeof(*info), GFP_KERNEL);
921 		if (!info)
922 			return -ENOMEM;
923 
924 		mutex_init(&info->lock);
925 		INIT_LIST_HEAD(&info->vm_list_head);
926 		INIT_LIST_HEAD(&info->kfd_bo_list);
927 		INIT_LIST_HEAD(&info->userptr_valid_list);
928 		INIT_LIST_HEAD(&info->userptr_inval_list);
929 
930 		info->eviction_fence =
931 			amdgpu_amdkfd_fence_create(dma_fence_context_alloc(1),
932 						   current->mm);
933 		if (!info->eviction_fence) {
934 			pr_err("Failed to create eviction fence\n");
935 			ret = -ENOMEM;
936 			goto create_evict_fence_fail;
937 		}
938 
939 		info->pid = get_task_pid(current->group_leader, PIDTYPE_PID);
940 		atomic_set(&info->evicted_bos, 0);
941 		INIT_DELAYED_WORK(&info->restore_userptr_work,
942 				  amdgpu_amdkfd_restore_userptr_worker);
943 
944 		*process_info = info;
945 		*ef = dma_fence_get(&info->eviction_fence->base);
946 	}
947 
948 	vm->process_info = *process_info;
949 
950 	/* Validate page directory and attach eviction fence */
951 	ret = amdgpu_bo_reserve(vm->root.base.bo, true);
952 	if (ret)
953 		goto reserve_pd_fail;
954 	ret = vm_validate_pt_pd_bos(vm);
955 	if (ret) {
956 		pr_err("validate_pt_pd_bos() failed\n");
957 		goto validate_pd_fail;
958 	}
959 	ret = amdgpu_bo_sync_wait(vm->root.base.bo,
960 				  AMDGPU_FENCE_OWNER_KFD, false);
961 	if (ret)
962 		goto wait_pd_fail;
963 	ret = dma_resv_reserve_shared(vm->root.base.bo->tbo.base.resv, 1);
964 	if (ret)
965 		goto reserve_shared_fail;
966 	amdgpu_bo_fence(vm->root.base.bo,
967 			&vm->process_info->eviction_fence->base, true);
968 	amdgpu_bo_unreserve(vm->root.base.bo);
969 
970 	/* Update process info */
971 	mutex_lock(&vm->process_info->lock);
972 	list_add_tail(&vm->vm_list_node,
973 			&(vm->process_info->vm_list_head));
974 	vm->process_info->n_vms++;
975 	mutex_unlock(&vm->process_info->lock);
976 
977 	return 0;
978 
979 reserve_shared_fail:
980 wait_pd_fail:
981 validate_pd_fail:
982 	amdgpu_bo_unreserve(vm->root.base.bo);
983 reserve_pd_fail:
984 	vm->process_info = NULL;
985 	if (info) {
986 		/* Two fence references: one in info and one in *ef */
987 		dma_fence_put(&info->eviction_fence->base);
988 		dma_fence_put(*ef);
989 		*ef = NULL;
990 		*process_info = NULL;
991 		put_pid(info->pid);
992 create_evict_fence_fail:
993 		mutex_destroy(&info->lock);
994 		kfree(info);
995 	}
996 	return ret;
997 }
998 
999 int amdgpu_amdkfd_gpuvm_create_process_vm(struct kgd_dev *kgd, unsigned int pasid,
1000 					  void **vm, void **process_info,
1001 					  struct dma_fence **ef)
1002 {
1003 	struct amdgpu_device *adev = get_amdgpu_device(kgd);
1004 	struct amdgpu_vm *new_vm;
1005 	int ret;
1006 
1007 	new_vm = kzalloc(sizeof(*new_vm), GFP_KERNEL);
1008 	if (!new_vm)
1009 		return -ENOMEM;
1010 
1011 	/* Initialize AMDGPU part of the VM */
1012 	ret = amdgpu_vm_init(adev, new_vm, AMDGPU_VM_CONTEXT_COMPUTE, pasid);
1013 	if (ret) {
1014 		pr_err("Failed init vm ret %d\n", ret);
1015 		goto amdgpu_vm_init_fail;
1016 	}
1017 
1018 	/* Initialize KFD part of the VM and process info */
1019 	ret = init_kfd_vm(new_vm, process_info, ef);
1020 	if (ret)
1021 		goto init_kfd_vm_fail;
1022 
1023 	*vm = (void *) new_vm;
1024 
1025 	return 0;
1026 
1027 init_kfd_vm_fail:
1028 	amdgpu_vm_fini(adev, new_vm);
1029 amdgpu_vm_init_fail:
1030 	kfree(new_vm);
1031 	return ret;
1032 }
1033 
1034 int amdgpu_amdkfd_gpuvm_acquire_process_vm(struct kgd_dev *kgd,
1035 					   struct file *filp, unsigned int pasid,
1036 					   void **vm, void **process_info,
1037 					   struct dma_fence **ef)
1038 {
1039 	struct amdgpu_device *adev = get_amdgpu_device(kgd);
1040 	struct drm_file *drm_priv = filp->private_data;
1041 	struct amdgpu_fpriv *drv_priv = drm_priv->driver_priv;
1042 	struct amdgpu_vm *avm = &drv_priv->vm;
1043 	int ret;
1044 
1045 	/* Already a compute VM? */
1046 	if (avm->process_info)
1047 		return -EINVAL;
1048 
1049 	/* Convert VM into a compute VM */
1050 	ret = amdgpu_vm_make_compute(adev, avm, pasid);
1051 	if (ret)
1052 		return ret;
1053 
1054 	/* Initialize KFD part of the VM and process info */
1055 	ret = init_kfd_vm(avm, process_info, ef);
1056 	if (ret)
1057 		return ret;
1058 
1059 	*vm = (void *)avm;
1060 
1061 	return 0;
1062 }
1063 
1064 void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev,
1065 				    struct amdgpu_vm *vm)
1066 {
1067 	struct amdkfd_process_info *process_info = vm->process_info;
1068 	struct amdgpu_bo *pd = vm->root.base.bo;
1069 
1070 	if (!process_info)
1071 		return;
1072 
1073 	/* Release eviction fence from PD */
1074 	amdgpu_bo_reserve(pd, false);
1075 	amdgpu_bo_fence(pd, NULL, false);
1076 	amdgpu_bo_unreserve(pd);
1077 
1078 	/* Update process info */
1079 	mutex_lock(&process_info->lock);
1080 	process_info->n_vms--;
1081 	list_del(&vm->vm_list_node);
1082 	mutex_unlock(&process_info->lock);
1083 
1084 	vm->process_info = NULL;
1085 
1086 	/* Release per-process resources when last compute VM is destroyed */
1087 	if (!process_info->n_vms) {
1088 		WARN_ON(!list_empty(&process_info->kfd_bo_list));
1089 		WARN_ON(!list_empty(&process_info->userptr_valid_list));
1090 		WARN_ON(!list_empty(&process_info->userptr_inval_list));
1091 
1092 		dma_fence_put(&process_info->eviction_fence->base);
1093 		cancel_delayed_work_sync(&process_info->restore_userptr_work);
1094 		put_pid(process_info->pid);
1095 		mutex_destroy(&process_info->lock);
1096 		kfree(process_info);
1097 	}
1098 }
1099 
1100 void amdgpu_amdkfd_gpuvm_destroy_process_vm(struct kgd_dev *kgd, void *vm)
1101 {
1102 	struct amdgpu_device *adev = get_amdgpu_device(kgd);
1103 	struct amdgpu_vm *avm = (struct amdgpu_vm *)vm;
1104 
1105 	if (WARN_ON(!kgd || !vm))
1106 		return;
1107 
1108 	pr_debug("Destroying process vm %p\n", vm);
1109 
1110 	/* Release the VM context */
1111 	amdgpu_vm_fini(adev, avm);
1112 	kfree(vm);
1113 }
1114 
1115 void amdgpu_amdkfd_gpuvm_release_process_vm(struct kgd_dev *kgd, void *vm)
1116 {
1117 	struct amdgpu_device *adev = get_amdgpu_device(kgd);
1118         struct amdgpu_vm *avm = (struct amdgpu_vm *)vm;
1119 
1120 	if (WARN_ON(!kgd || !vm))
1121                 return;
1122 
1123         pr_debug("Releasing process vm %p\n", vm);
1124 
1125         /* The original pasid of amdgpu vm has already been
1126          * released during making a amdgpu vm to a compute vm
1127          * The current pasid is managed by kfd and will be
1128          * released on kfd process destroy. Set amdgpu pasid
1129          * to 0 to avoid duplicate release.
1130          */
1131 	amdgpu_vm_release_compute(adev, avm);
1132 }
1133 
1134 uint64_t amdgpu_amdkfd_gpuvm_get_process_page_dir(void *vm)
1135 {
1136 	struct amdgpu_vm *avm = (struct amdgpu_vm *)vm;
1137 	struct amdgpu_bo *pd = avm->root.base.bo;
1138 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
1139 
1140 	if (adev->asic_type < CHIP_VEGA10)
1141 		return avm->pd_phys_addr >> AMDGPU_GPU_PAGE_SHIFT;
1142 	return avm->pd_phys_addr;
1143 }
1144 
1145 int amdgpu_amdkfd_gpuvm_alloc_memory_of_gpu(
1146 		struct kgd_dev *kgd, uint64_t va, uint64_t size,
1147 		void *vm, struct kgd_mem **mem,
1148 		uint64_t *offset, uint32_t flags)
1149 {
1150 	struct amdgpu_device *adev = get_amdgpu_device(kgd);
1151 	struct amdgpu_vm *avm = (struct amdgpu_vm *)vm;
1152 	enum ttm_bo_type bo_type = ttm_bo_type_device;
1153 	struct sg_table *sg = NULL;
1154 	uint64_t user_addr = 0;
1155 	struct amdgpu_bo *bo;
1156 	struct amdgpu_bo_param bp;
1157 	u32 domain, alloc_domain;
1158 	u64 alloc_flags;
1159 	int ret;
1160 
1161 	/*
1162 	 * Check on which domain to allocate BO
1163 	 */
1164 	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
1165 		domain = alloc_domain = AMDGPU_GEM_DOMAIN_VRAM;
1166 		alloc_flags = AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE;
1167 		alloc_flags |= (flags & KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC) ?
1168 			AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED :
1169 			AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
1170 	} else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
1171 		domain = alloc_domain = AMDGPU_GEM_DOMAIN_GTT;
1172 		alloc_flags = 0;
1173 	} else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
1174 		domain = AMDGPU_GEM_DOMAIN_GTT;
1175 		alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1176 		alloc_flags = 0;
1177 		if (!offset || !*offset)
1178 			return -EINVAL;
1179 		user_addr = untagged_addr(*offset);
1180 	} else if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1181 			KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1182 		domain = AMDGPU_GEM_DOMAIN_GTT;
1183 		alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1184 		bo_type = ttm_bo_type_sg;
1185 		alloc_flags = 0;
1186 		if (size > UINT_MAX)
1187 			return -EINVAL;
1188 		sg = create_doorbell_sg(*offset, size);
1189 		if (!sg)
1190 			return -ENOMEM;
1191 	} else {
1192 		return -EINVAL;
1193 	}
1194 
1195 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1196 	if (!*mem) {
1197 		ret = -ENOMEM;
1198 		goto err;
1199 	}
1200 	INIT_LIST_HEAD(&(*mem)->bo_va_list);
1201 	mutex_init(&(*mem)->lock);
1202 	(*mem)->aql_queue = !!(flags & KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM);
1203 
1204 	/* Workaround for AQL queue wraparound bug. Map the same
1205 	 * memory twice. That means we only actually allocate half
1206 	 * the memory.
1207 	 */
1208 	if ((*mem)->aql_queue)
1209 		size = size >> 1;
1210 
1211 	(*mem)->alloc_flags = flags;
1212 
1213 	amdgpu_sync_create(&(*mem)->sync);
1214 
1215 	ret = amdgpu_amdkfd_reserve_mem_limit(adev, size, alloc_domain, !!sg);
1216 	if (ret) {
1217 		pr_debug("Insufficient system memory\n");
1218 		goto err_reserve_limit;
1219 	}
1220 
1221 	pr_debug("\tcreate BO VA 0x%llx size 0x%llx domain %s\n",
1222 			va, size, domain_string(alloc_domain));
1223 
1224 	memset(&bp, 0, sizeof(bp));
1225 	bp.size = size;
1226 	bp.byte_align = 1;
1227 	bp.domain = alloc_domain;
1228 	bp.flags = alloc_flags;
1229 	bp.type = bo_type;
1230 	bp.resv = NULL;
1231 	ret = amdgpu_bo_create(adev, &bp, &bo);
1232 	if (ret) {
1233 		pr_debug("Failed to create BO on domain %s. ret %d\n",
1234 				domain_string(alloc_domain), ret);
1235 		goto err_bo_create;
1236 	}
1237 	if (bo_type == ttm_bo_type_sg) {
1238 		bo->tbo.sg = sg;
1239 		bo->tbo.ttm->sg = sg;
1240 	}
1241 	bo->kfd_bo = *mem;
1242 	(*mem)->bo = bo;
1243 	if (user_addr)
1244 		bo->flags |= AMDGPU_AMDKFD_USERPTR_BO;
1245 
1246 	(*mem)->va = va;
1247 	(*mem)->domain = domain;
1248 	(*mem)->mapped_to_gpu_memory = 0;
1249 	(*mem)->process_info = avm->process_info;
1250 	add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, user_addr);
1251 
1252 	if (user_addr) {
1253 		ret = init_user_pages(*mem, user_addr);
1254 		if (ret)
1255 			goto allocate_init_user_pages_failed;
1256 	}
1257 
1258 	if (offset)
1259 		*offset = amdgpu_bo_mmap_offset(bo);
1260 
1261 	return 0;
1262 
1263 allocate_init_user_pages_failed:
1264 	remove_kgd_mem_from_kfd_bo_list(*mem, avm->process_info);
1265 	amdgpu_bo_unref(&bo);
1266 	/* Don't unreserve system mem limit twice */
1267 	goto err_reserve_limit;
1268 err_bo_create:
1269 	unreserve_mem_limit(adev, size, alloc_domain, !!sg);
1270 err_reserve_limit:
1271 	mutex_destroy(&(*mem)->lock);
1272 	kfree(*mem);
1273 err:
1274 	if (sg) {
1275 		sg_free_table(sg);
1276 		kfree(sg);
1277 	}
1278 	return ret;
1279 }
1280 
1281 int amdgpu_amdkfd_gpuvm_free_memory_of_gpu(
1282 		struct kgd_dev *kgd, struct kgd_mem *mem)
1283 {
1284 	struct amdkfd_process_info *process_info = mem->process_info;
1285 	unsigned long bo_size = mem->bo->tbo.mem.size;
1286 	struct kfd_bo_va_list *entry, *tmp;
1287 	struct bo_vm_reservation_context ctx;
1288 	struct ttm_validate_buffer *bo_list_entry;
1289 	int ret;
1290 
1291 	mutex_lock(&mem->lock);
1292 
1293 	if (mem->mapped_to_gpu_memory > 0) {
1294 		pr_debug("BO VA 0x%llx size 0x%lx is still mapped.\n",
1295 				mem->va, bo_size);
1296 		mutex_unlock(&mem->lock);
1297 		return -EBUSY;
1298 	}
1299 
1300 	mutex_unlock(&mem->lock);
1301 	/* lock is not needed after this, since mem is unused and will
1302 	 * be freed anyway
1303 	 */
1304 
1305 	/* No more MMU notifiers */
1306 	amdgpu_mn_unregister(mem->bo);
1307 
1308 	/* Make sure restore workers don't access the BO any more */
1309 	bo_list_entry = &mem->validate_list;
1310 	mutex_lock(&process_info->lock);
1311 	list_del(&bo_list_entry->head);
1312 	mutex_unlock(&process_info->lock);
1313 
1314 	ret = reserve_bo_and_cond_vms(mem, NULL, BO_VM_ALL, &ctx);
1315 	if (unlikely(ret))
1316 		return ret;
1317 
1318 	/* The eviction fence should be removed by the last unmap.
1319 	 * TODO: Log an error condition if the bo still has the eviction fence
1320 	 * attached
1321 	 */
1322 	amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1323 					process_info->eviction_fence);
1324 	pr_debug("Release VA 0x%llx - 0x%llx\n", mem->va,
1325 		mem->va + bo_size * (1 + mem->aql_queue));
1326 
1327 	/* Remove from VM internal data structures */
1328 	list_for_each_entry_safe(entry, tmp, &mem->bo_va_list, bo_list)
1329 		remove_bo_from_vm((struct amdgpu_device *)entry->kgd_dev,
1330 				entry, bo_size);
1331 
1332 	ret = unreserve_bo_and_vms(&ctx, false, false);
1333 
1334 	/* Free the sync object */
1335 	amdgpu_sync_free(&mem->sync);
1336 
1337 	/* If the SG is not NULL, it's one we created for a doorbell or mmio
1338 	 * remap BO. We need to free it.
1339 	 */
1340 	if (mem->bo->tbo.sg) {
1341 		sg_free_table(mem->bo->tbo.sg);
1342 		kfree(mem->bo->tbo.sg);
1343 	}
1344 
1345 	/* Free the BO*/
1346 	amdgpu_bo_unref(&mem->bo);
1347 	mutex_destroy(&mem->lock);
1348 	kfree(mem);
1349 
1350 	return ret;
1351 }
1352 
1353 int amdgpu_amdkfd_gpuvm_map_memory_to_gpu(
1354 		struct kgd_dev *kgd, struct kgd_mem *mem, void *vm)
1355 {
1356 	struct amdgpu_device *adev = get_amdgpu_device(kgd);
1357 	struct amdgpu_vm *avm = (struct amdgpu_vm *)vm;
1358 	int ret;
1359 	struct amdgpu_bo *bo;
1360 	uint32_t domain;
1361 	struct kfd_bo_va_list *entry;
1362 	struct bo_vm_reservation_context ctx;
1363 	struct kfd_bo_va_list *bo_va_entry = NULL;
1364 	struct kfd_bo_va_list *bo_va_entry_aql = NULL;
1365 	unsigned long bo_size;
1366 	bool is_invalid_userptr = false;
1367 
1368 	bo = mem->bo;
1369 	if (!bo) {
1370 		pr_err("Invalid BO when mapping memory to GPU\n");
1371 		return -EINVAL;
1372 	}
1373 
1374 	/* Make sure restore is not running concurrently. Since we
1375 	 * don't map invalid userptr BOs, we rely on the next restore
1376 	 * worker to do the mapping
1377 	 */
1378 	mutex_lock(&mem->process_info->lock);
1379 
1380 	/* Lock mmap-sem. If we find an invalid userptr BO, we can be
1381 	 * sure that the MMU notifier is no longer running
1382 	 * concurrently and the queues are actually stopped
1383 	 */
1384 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1385 		down_write(&current->mm->mmap_sem);
1386 		is_invalid_userptr = atomic_read(&mem->invalid);
1387 		up_write(&current->mm->mmap_sem);
1388 	}
1389 
1390 	mutex_lock(&mem->lock);
1391 
1392 	domain = mem->domain;
1393 	bo_size = bo->tbo.mem.size;
1394 
1395 	pr_debug("Map VA 0x%llx - 0x%llx to vm %p domain %s\n",
1396 			mem->va,
1397 			mem->va + bo_size * (1 + mem->aql_queue),
1398 			vm, domain_string(domain));
1399 
1400 	ret = reserve_bo_and_vm(mem, vm, &ctx);
1401 	if (unlikely(ret))
1402 		goto out;
1403 
1404 	/* Userptr can be marked as "not invalid", but not actually be
1405 	 * validated yet (still in the system domain). In that case
1406 	 * the queues are still stopped and we can leave mapping for
1407 	 * the next restore worker
1408 	 */
1409 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) &&
1410 	    bo->tbo.mem.mem_type == TTM_PL_SYSTEM)
1411 		is_invalid_userptr = true;
1412 
1413 	if (check_if_add_bo_to_vm(avm, mem)) {
1414 		ret = add_bo_to_vm(adev, mem, avm, false,
1415 				&bo_va_entry);
1416 		if (ret)
1417 			goto add_bo_to_vm_failed;
1418 		if (mem->aql_queue) {
1419 			ret = add_bo_to_vm(adev, mem, avm,
1420 					true, &bo_va_entry_aql);
1421 			if (ret)
1422 				goto add_bo_to_vm_failed_aql;
1423 		}
1424 	} else {
1425 		ret = vm_validate_pt_pd_bos(avm);
1426 		if (unlikely(ret))
1427 			goto add_bo_to_vm_failed;
1428 	}
1429 
1430 	if (mem->mapped_to_gpu_memory == 0 &&
1431 	    !amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1432 		/* Validate BO only once. The eviction fence gets added to BO
1433 		 * the first time it is mapped. Validate will wait for all
1434 		 * background evictions to complete.
1435 		 */
1436 		ret = amdgpu_amdkfd_bo_validate(bo, domain, true);
1437 		if (ret) {
1438 			pr_debug("Validate failed\n");
1439 			goto map_bo_to_gpuvm_failed;
1440 		}
1441 	}
1442 
1443 	list_for_each_entry(entry, &mem->bo_va_list, bo_list) {
1444 		if (entry->bo_va->base.vm == vm && !entry->is_mapped) {
1445 			pr_debug("\t map VA 0x%llx - 0x%llx in entry %p\n",
1446 					entry->va, entry->va + bo_size,
1447 					entry);
1448 
1449 			ret = map_bo_to_gpuvm(adev, entry, ctx.sync,
1450 					      is_invalid_userptr);
1451 			if (ret) {
1452 				pr_err("Failed to map bo to gpuvm\n");
1453 				goto map_bo_to_gpuvm_failed;
1454 			}
1455 
1456 			ret = vm_update_pds(vm, ctx.sync);
1457 			if (ret) {
1458 				pr_err("Failed to update page directories\n");
1459 				goto map_bo_to_gpuvm_failed;
1460 			}
1461 
1462 			entry->is_mapped = true;
1463 			mem->mapped_to_gpu_memory++;
1464 			pr_debug("\t INC mapping count %d\n",
1465 					mem->mapped_to_gpu_memory);
1466 		}
1467 	}
1468 
1469 	if (!amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) && !bo->pin_count)
1470 		amdgpu_bo_fence(bo,
1471 				&avm->process_info->eviction_fence->base,
1472 				true);
1473 	ret = unreserve_bo_and_vms(&ctx, false, false);
1474 
1475 	goto out;
1476 
1477 map_bo_to_gpuvm_failed:
1478 	if (bo_va_entry_aql)
1479 		remove_bo_from_vm(adev, bo_va_entry_aql, bo_size);
1480 add_bo_to_vm_failed_aql:
1481 	if (bo_va_entry)
1482 		remove_bo_from_vm(adev, bo_va_entry, bo_size);
1483 add_bo_to_vm_failed:
1484 	unreserve_bo_and_vms(&ctx, false, false);
1485 out:
1486 	mutex_unlock(&mem->process_info->lock);
1487 	mutex_unlock(&mem->lock);
1488 	return ret;
1489 }
1490 
1491 int amdgpu_amdkfd_gpuvm_unmap_memory_from_gpu(
1492 		struct kgd_dev *kgd, struct kgd_mem *mem, void *vm)
1493 {
1494 	struct amdgpu_device *adev = get_amdgpu_device(kgd);
1495 	struct amdkfd_process_info *process_info =
1496 		((struct amdgpu_vm *)vm)->process_info;
1497 	unsigned long bo_size = mem->bo->tbo.mem.size;
1498 	struct kfd_bo_va_list *entry;
1499 	struct bo_vm_reservation_context ctx;
1500 	int ret;
1501 
1502 	mutex_lock(&mem->lock);
1503 
1504 	ret = reserve_bo_and_cond_vms(mem, vm, BO_VM_MAPPED, &ctx);
1505 	if (unlikely(ret))
1506 		goto out;
1507 	/* If no VMs were reserved, it means the BO wasn't actually mapped */
1508 	if (ctx.n_vms == 0) {
1509 		ret = -EINVAL;
1510 		goto unreserve_out;
1511 	}
1512 
1513 	ret = vm_validate_pt_pd_bos((struct amdgpu_vm *)vm);
1514 	if (unlikely(ret))
1515 		goto unreserve_out;
1516 
1517 	pr_debug("Unmap VA 0x%llx - 0x%llx from vm %p\n",
1518 		mem->va,
1519 		mem->va + bo_size * (1 + mem->aql_queue),
1520 		vm);
1521 
1522 	list_for_each_entry(entry, &mem->bo_va_list, bo_list) {
1523 		if (entry->bo_va->base.vm == vm && entry->is_mapped) {
1524 			pr_debug("\t unmap VA 0x%llx - 0x%llx from entry %p\n",
1525 					entry->va,
1526 					entry->va + bo_size,
1527 					entry);
1528 
1529 			ret = unmap_bo_from_gpuvm(adev, entry, ctx.sync);
1530 			if (ret == 0) {
1531 				entry->is_mapped = false;
1532 			} else {
1533 				pr_err("failed to unmap VA 0x%llx\n",
1534 						mem->va);
1535 				goto unreserve_out;
1536 			}
1537 
1538 			mem->mapped_to_gpu_memory--;
1539 			pr_debug("\t DEC mapping count %d\n",
1540 					mem->mapped_to_gpu_memory);
1541 		}
1542 	}
1543 
1544 	/* If BO is unmapped from all VMs, unfence it. It can be evicted if
1545 	 * required.
1546 	 */
1547 	if (mem->mapped_to_gpu_memory == 0 &&
1548 	    !amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) && !mem->bo->pin_count)
1549 		amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1550 						process_info->eviction_fence);
1551 
1552 unreserve_out:
1553 	unreserve_bo_and_vms(&ctx, false, false);
1554 out:
1555 	mutex_unlock(&mem->lock);
1556 	return ret;
1557 }
1558 
1559 int amdgpu_amdkfd_gpuvm_sync_memory(
1560 		struct kgd_dev *kgd, struct kgd_mem *mem, bool intr)
1561 {
1562 	struct amdgpu_sync sync;
1563 	int ret;
1564 
1565 	amdgpu_sync_create(&sync);
1566 
1567 	mutex_lock(&mem->lock);
1568 	amdgpu_sync_clone(&mem->sync, &sync);
1569 	mutex_unlock(&mem->lock);
1570 
1571 	ret = amdgpu_sync_wait(&sync, intr);
1572 	amdgpu_sync_free(&sync);
1573 	return ret;
1574 }
1575 
1576 int amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel(struct kgd_dev *kgd,
1577 		struct kgd_mem *mem, void **kptr, uint64_t *size)
1578 {
1579 	int ret;
1580 	struct amdgpu_bo *bo = mem->bo;
1581 
1582 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1583 		pr_err("userptr can't be mapped to kernel\n");
1584 		return -EINVAL;
1585 	}
1586 
1587 	/* delete kgd_mem from kfd_bo_list to avoid re-validating
1588 	 * this BO in BO's restoring after eviction.
1589 	 */
1590 	mutex_lock(&mem->process_info->lock);
1591 
1592 	ret = amdgpu_bo_reserve(bo, true);
1593 	if (ret) {
1594 		pr_err("Failed to reserve bo. ret %d\n", ret);
1595 		goto bo_reserve_failed;
1596 	}
1597 
1598 	ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
1599 	if (ret) {
1600 		pr_err("Failed to pin bo. ret %d\n", ret);
1601 		goto pin_failed;
1602 	}
1603 
1604 	ret = amdgpu_bo_kmap(bo, kptr);
1605 	if (ret) {
1606 		pr_err("Failed to map bo to kernel. ret %d\n", ret);
1607 		goto kmap_failed;
1608 	}
1609 
1610 	amdgpu_amdkfd_remove_eviction_fence(
1611 		bo, mem->process_info->eviction_fence);
1612 	list_del_init(&mem->validate_list.head);
1613 
1614 	if (size)
1615 		*size = amdgpu_bo_size(bo);
1616 
1617 	amdgpu_bo_unreserve(bo);
1618 
1619 	mutex_unlock(&mem->process_info->lock);
1620 	return 0;
1621 
1622 kmap_failed:
1623 	amdgpu_bo_unpin(bo);
1624 pin_failed:
1625 	amdgpu_bo_unreserve(bo);
1626 bo_reserve_failed:
1627 	mutex_unlock(&mem->process_info->lock);
1628 
1629 	return ret;
1630 }
1631 
1632 int amdgpu_amdkfd_gpuvm_get_vm_fault_info(struct kgd_dev *kgd,
1633 					      struct kfd_vm_fault_info *mem)
1634 {
1635 	struct amdgpu_device *adev;
1636 
1637 	adev = (struct amdgpu_device *)kgd;
1638 	if (atomic_read(&adev->gmc.vm_fault_info_updated) == 1) {
1639 		*mem = *adev->gmc.vm_fault_info;
1640 		mb();
1641 		atomic_set(&adev->gmc.vm_fault_info_updated, 0);
1642 	}
1643 	return 0;
1644 }
1645 
1646 int amdgpu_amdkfd_gpuvm_import_dmabuf(struct kgd_dev *kgd,
1647 				      struct dma_buf *dma_buf,
1648 				      uint64_t va, void *vm,
1649 				      struct kgd_mem **mem, uint64_t *size,
1650 				      uint64_t *mmap_offset)
1651 {
1652 	struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
1653 	struct drm_gem_object *obj;
1654 	struct amdgpu_bo *bo;
1655 	struct amdgpu_vm *avm = (struct amdgpu_vm *)vm;
1656 
1657 	if (dma_buf->ops != &amdgpu_dmabuf_ops)
1658 		/* Can't handle non-graphics buffers */
1659 		return -EINVAL;
1660 
1661 	obj = dma_buf->priv;
1662 	if (obj->dev->dev_private != adev)
1663 		/* Can't handle buffers from other devices */
1664 		return -EINVAL;
1665 
1666 	bo = gem_to_amdgpu_bo(obj);
1667 	if (!(bo->preferred_domains & (AMDGPU_GEM_DOMAIN_VRAM |
1668 				    AMDGPU_GEM_DOMAIN_GTT)))
1669 		/* Only VRAM and GTT BOs are supported */
1670 		return -EINVAL;
1671 
1672 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1673 	if (!*mem)
1674 		return -ENOMEM;
1675 
1676 	if (size)
1677 		*size = amdgpu_bo_size(bo);
1678 
1679 	if (mmap_offset)
1680 		*mmap_offset = amdgpu_bo_mmap_offset(bo);
1681 
1682 	INIT_LIST_HEAD(&(*mem)->bo_va_list);
1683 	mutex_init(&(*mem)->lock);
1684 
1685 	(*mem)->alloc_flags =
1686 		((bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
1687 		KFD_IOC_ALLOC_MEM_FLAGS_VRAM : KFD_IOC_ALLOC_MEM_FLAGS_GTT)
1688 		| KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE
1689 		| KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE;
1690 
1691 	(*mem)->bo = amdgpu_bo_ref(bo);
1692 	(*mem)->va = va;
1693 	(*mem)->domain = (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
1694 		AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT;
1695 	(*mem)->mapped_to_gpu_memory = 0;
1696 	(*mem)->process_info = avm->process_info;
1697 	add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, false);
1698 	amdgpu_sync_create(&(*mem)->sync);
1699 
1700 	return 0;
1701 }
1702 
1703 /* Evict a userptr BO by stopping the queues if necessary
1704  *
1705  * Runs in MMU notifier, may be in RECLAIM_FS context. This means it
1706  * cannot do any memory allocations, and cannot take any locks that
1707  * are held elsewhere while allocating memory. Therefore this is as
1708  * simple as possible, using atomic counters.
1709  *
1710  * It doesn't do anything to the BO itself. The real work happens in
1711  * restore, where we get updated page addresses. This function only
1712  * ensures that GPU access to the BO is stopped.
1713  */
1714 int amdgpu_amdkfd_evict_userptr(struct kgd_mem *mem,
1715 				struct mm_struct *mm)
1716 {
1717 	struct amdkfd_process_info *process_info = mem->process_info;
1718 	int evicted_bos;
1719 	int r = 0;
1720 
1721 	atomic_inc(&mem->invalid);
1722 	evicted_bos = atomic_inc_return(&process_info->evicted_bos);
1723 	if (evicted_bos == 1) {
1724 		/* First eviction, stop the queues */
1725 		r = kgd2kfd_quiesce_mm(mm);
1726 		if (r)
1727 			pr_err("Failed to quiesce KFD\n");
1728 		schedule_delayed_work(&process_info->restore_userptr_work,
1729 			msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
1730 	}
1731 
1732 	return r;
1733 }
1734 
1735 /* Update invalid userptr BOs
1736  *
1737  * Moves invalidated (evicted) userptr BOs from userptr_valid_list to
1738  * userptr_inval_list and updates user pages for all BOs that have
1739  * been invalidated since their last update.
1740  */
1741 static int update_invalid_user_pages(struct amdkfd_process_info *process_info,
1742 				     struct mm_struct *mm)
1743 {
1744 	struct kgd_mem *mem, *tmp_mem;
1745 	struct amdgpu_bo *bo;
1746 	struct ttm_operation_ctx ctx = { false, false };
1747 	int invalid, ret;
1748 
1749 	/* Move all invalidated BOs to the userptr_inval_list and
1750 	 * release their user pages by migration to the CPU domain
1751 	 */
1752 	list_for_each_entry_safe(mem, tmp_mem,
1753 				 &process_info->userptr_valid_list,
1754 				 validate_list.head) {
1755 		if (!atomic_read(&mem->invalid))
1756 			continue; /* BO is still valid */
1757 
1758 		bo = mem->bo;
1759 
1760 		if (amdgpu_bo_reserve(bo, true))
1761 			return -EAGAIN;
1762 		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
1763 		ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
1764 		amdgpu_bo_unreserve(bo);
1765 		if (ret) {
1766 			pr_err("%s: Failed to invalidate userptr BO\n",
1767 			       __func__);
1768 			return -EAGAIN;
1769 		}
1770 
1771 		list_move_tail(&mem->validate_list.head,
1772 			       &process_info->userptr_inval_list);
1773 	}
1774 
1775 	if (list_empty(&process_info->userptr_inval_list))
1776 		return 0; /* All evicted userptr BOs were freed */
1777 
1778 	/* Go through userptr_inval_list and update any invalid user_pages */
1779 	list_for_each_entry(mem, &process_info->userptr_inval_list,
1780 			    validate_list.head) {
1781 		invalid = atomic_read(&mem->invalid);
1782 		if (!invalid)
1783 			/* BO hasn't been invalidated since the last
1784 			 * revalidation attempt. Keep its BO list.
1785 			 */
1786 			continue;
1787 
1788 		bo = mem->bo;
1789 
1790 		/* Get updated user pages */
1791 		ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages);
1792 		if (ret) {
1793 			pr_debug("%s: Failed to get user pages: %d\n",
1794 				__func__, ret);
1795 
1796 			/* Return error -EBUSY or -ENOMEM, retry restore */
1797 			return ret;
1798 		}
1799 
1800 		/*
1801 		 * FIXME: Cannot ignore the return code, must hold
1802 		 * notifier_lock
1803 		 */
1804 		amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
1805 
1806 		/* Mark the BO as valid unless it was invalidated
1807 		 * again concurrently.
1808 		 */
1809 		if (atomic_cmpxchg(&mem->invalid, invalid, 0) != invalid)
1810 			return -EAGAIN;
1811 	}
1812 
1813 	return 0;
1814 }
1815 
1816 /* Validate invalid userptr BOs
1817  *
1818  * Validates BOs on the userptr_inval_list, and moves them back to the
1819  * userptr_valid_list. Also updates GPUVM page tables with new page
1820  * addresses and waits for the page table updates to complete.
1821  */
1822 static int validate_invalid_user_pages(struct amdkfd_process_info *process_info)
1823 {
1824 	struct amdgpu_bo_list_entry *pd_bo_list_entries;
1825 	struct list_head resv_list, duplicates;
1826 	struct ww_acquire_ctx ticket;
1827 	struct amdgpu_sync sync;
1828 
1829 	struct amdgpu_vm *peer_vm;
1830 	struct kgd_mem *mem, *tmp_mem;
1831 	struct amdgpu_bo *bo;
1832 	struct ttm_operation_ctx ctx = { false, false };
1833 	int i, ret;
1834 
1835 	pd_bo_list_entries = kcalloc(process_info->n_vms,
1836 				     sizeof(struct amdgpu_bo_list_entry),
1837 				     GFP_KERNEL);
1838 	if (!pd_bo_list_entries) {
1839 		pr_err("%s: Failed to allocate PD BO list entries\n", __func__);
1840 		ret = -ENOMEM;
1841 		goto out_no_mem;
1842 	}
1843 
1844 	INIT_LIST_HEAD(&resv_list);
1845 	INIT_LIST_HEAD(&duplicates);
1846 
1847 	/* Get all the page directory BOs that need to be reserved */
1848 	i = 0;
1849 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1850 			    vm_list_node)
1851 		amdgpu_vm_get_pd_bo(peer_vm, &resv_list,
1852 				    &pd_bo_list_entries[i++]);
1853 	/* Add the userptr_inval_list entries to resv_list */
1854 	list_for_each_entry(mem, &process_info->userptr_inval_list,
1855 			    validate_list.head) {
1856 		list_add_tail(&mem->resv_list.head, &resv_list);
1857 		mem->resv_list.bo = mem->validate_list.bo;
1858 		mem->resv_list.num_shared = mem->validate_list.num_shared;
1859 	}
1860 
1861 	/* Reserve all BOs and page tables for validation */
1862 	ret = ttm_eu_reserve_buffers(&ticket, &resv_list, false, &duplicates);
1863 	WARN(!list_empty(&duplicates), "Duplicates should be empty");
1864 	if (ret)
1865 		goto out_free;
1866 
1867 	amdgpu_sync_create(&sync);
1868 
1869 	ret = process_validate_vms(process_info);
1870 	if (ret)
1871 		goto unreserve_out;
1872 
1873 	/* Validate BOs and update GPUVM page tables */
1874 	list_for_each_entry_safe(mem, tmp_mem,
1875 				 &process_info->userptr_inval_list,
1876 				 validate_list.head) {
1877 		struct kfd_bo_va_list *bo_va_entry;
1878 
1879 		bo = mem->bo;
1880 
1881 		/* Validate the BO if we got user pages */
1882 		if (bo->tbo.ttm->pages[0]) {
1883 			amdgpu_bo_placement_from_domain(bo, mem->domain);
1884 			ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
1885 			if (ret) {
1886 				pr_err("%s: failed to validate BO\n", __func__);
1887 				goto unreserve_out;
1888 			}
1889 		}
1890 
1891 		list_move_tail(&mem->validate_list.head,
1892 			       &process_info->userptr_valid_list);
1893 
1894 		/* Update mapping. If the BO was not validated
1895 		 * (because we couldn't get user pages), this will
1896 		 * clear the page table entries, which will result in
1897 		 * VM faults if the GPU tries to access the invalid
1898 		 * memory.
1899 		 */
1900 		list_for_each_entry(bo_va_entry, &mem->bo_va_list, bo_list) {
1901 			if (!bo_va_entry->is_mapped)
1902 				continue;
1903 
1904 			ret = update_gpuvm_pte((struct amdgpu_device *)
1905 					       bo_va_entry->kgd_dev,
1906 					       bo_va_entry, &sync);
1907 			if (ret) {
1908 				pr_err("%s: update PTE failed\n", __func__);
1909 				/* make sure this gets validated again */
1910 				atomic_inc(&mem->invalid);
1911 				goto unreserve_out;
1912 			}
1913 		}
1914 	}
1915 
1916 	/* Update page directories */
1917 	ret = process_update_pds(process_info, &sync);
1918 
1919 unreserve_out:
1920 	ttm_eu_backoff_reservation(&ticket, &resv_list);
1921 	amdgpu_sync_wait(&sync, false);
1922 	amdgpu_sync_free(&sync);
1923 out_free:
1924 	kfree(pd_bo_list_entries);
1925 out_no_mem:
1926 
1927 	return ret;
1928 }
1929 
1930 /* Worker callback to restore evicted userptr BOs
1931  *
1932  * Tries to update and validate all userptr BOs. If successful and no
1933  * concurrent evictions happened, the queues are restarted. Otherwise,
1934  * reschedule for another attempt later.
1935  */
1936 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work)
1937 {
1938 	struct delayed_work *dwork = to_delayed_work(work);
1939 	struct amdkfd_process_info *process_info =
1940 		container_of(dwork, struct amdkfd_process_info,
1941 			     restore_userptr_work);
1942 	struct task_struct *usertask;
1943 	struct mm_struct *mm;
1944 	int evicted_bos;
1945 
1946 	evicted_bos = atomic_read(&process_info->evicted_bos);
1947 	if (!evicted_bos)
1948 		return;
1949 
1950 	/* Reference task and mm in case of concurrent process termination */
1951 	usertask = get_pid_task(process_info->pid, PIDTYPE_PID);
1952 	if (!usertask)
1953 		return;
1954 	mm = get_task_mm(usertask);
1955 	if (!mm) {
1956 		put_task_struct(usertask);
1957 		return;
1958 	}
1959 
1960 	mutex_lock(&process_info->lock);
1961 
1962 	if (update_invalid_user_pages(process_info, mm))
1963 		goto unlock_out;
1964 	/* userptr_inval_list can be empty if all evicted userptr BOs
1965 	 * have been freed. In that case there is nothing to validate
1966 	 * and we can just restart the queues.
1967 	 */
1968 	if (!list_empty(&process_info->userptr_inval_list)) {
1969 		if (atomic_read(&process_info->evicted_bos) != evicted_bos)
1970 			goto unlock_out; /* Concurrent eviction, try again */
1971 
1972 		if (validate_invalid_user_pages(process_info))
1973 			goto unlock_out;
1974 	}
1975 	/* Final check for concurrent evicton and atomic update. If
1976 	 * another eviction happens after successful update, it will
1977 	 * be a first eviction that calls quiesce_mm. The eviction
1978 	 * reference counting inside KFD will handle this case.
1979 	 */
1980 	if (atomic_cmpxchg(&process_info->evicted_bos, evicted_bos, 0) !=
1981 	    evicted_bos)
1982 		goto unlock_out;
1983 	evicted_bos = 0;
1984 	if (kgd2kfd_resume_mm(mm)) {
1985 		pr_err("%s: Failed to resume KFD\n", __func__);
1986 		/* No recovery from this failure. Probably the CP is
1987 		 * hanging. No point trying again.
1988 		 */
1989 	}
1990 
1991 unlock_out:
1992 	mutex_unlock(&process_info->lock);
1993 	mmput(mm);
1994 	put_task_struct(usertask);
1995 
1996 	/* If validation failed, reschedule another attempt */
1997 	if (evicted_bos)
1998 		schedule_delayed_work(&process_info->restore_userptr_work,
1999 			msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2000 }
2001 
2002 /** amdgpu_amdkfd_gpuvm_restore_process_bos - Restore all BOs for the given
2003  *   KFD process identified by process_info
2004  *
2005  * @process_info: amdkfd_process_info of the KFD process
2006  *
2007  * After memory eviction, restore thread calls this function. The function
2008  * should be called when the Process is still valid. BO restore involves -
2009  *
2010  * 1.  Release old eviction fence and create new one
2011  * 2.  Get two copies of PD BO list from all the VMs. Keep one copy as pd_list.
2012  * 3   Use the second PD list and kfd_bo_list to create a list (ctx.list) of
2013  *     BOs that need to be reserved.
2014  * 4.  Reserve all the BOs
2015  * 5.  Validate of PD and PT BOs.
2016  * 6.  Validate all KFD BOs using kfd_bo_list and Map them and add new fence
2017  * 7.  Add fence to all PD and PT BOs.
2018  * 8.  Unreserve all BOs
2019  */
2020 int amdgpu_amdkfd_gpuvm_restore_process_bos(void *info, struct dma_fence **ef)
2021 {
2022 	struct amdgpu_bo_list_entry *pd_bo_list;
2023 	struct amdkfd_process_info *process_info = info;
2024 	struct amdgpu_vm *peer_vm;
2025 	struct kgd_mem *mem;
2026 	struct bo_vm_reservation_context ctx;
2027 	struct amdgpu_amdkfd_fence *new_fence;
2028 	int ret = 0, i;
2029 	struct list_head duplicate_save;
2030 	struct amdgpu_sync sync_obj;
2031 
2032 	INIT_LIST_HEAD(&duplicate_save);
2033 	INIT_LIST_HEAD(&ctx.list);
2034 	INIT_LIST_HEAD(&ctx.duplicates);
2035 
2036 	pd_bo_list = kcalloc(process_info->n_vms,
2037 			     sizeof(struct amdgpu_bo_list_entry),
2038 			     GFP_KERNEL);
2039 	if (!pd_bo_list)
2040 		return -ENOMEM;
2041 
2042 	i = 0;
2043 	mutex_lock(&process_info->lock);
2044 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
2045 			vm_list_node)
2046 		amdgpu_vm_get_pd_bo(peer_vm, &ctx.list, &pd_bo_list[i++]);
2047 
2048 	/* Reserve all BOs and page tables/directory. Add all BOs from
2049 	 * kfd_bo_list to ctx.list
2050 	 */
2051 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2052 			    validate_list.head) {
2053 
2054 		list_add_tail(&mem->resv_list.head, &ctx.list);
2055 		mem->resv_list.bo = mem->validate_list.bo;
2056 		mem->resv_list.num_shared = mem->validate_list.num_shared;
2057 	}
2058 
2059 	ret = ttm_eu_reserve_buffers(&ctx.ticket, &ctx.list,
2060 				     false, &duplicate_save);
2061 	if (ret) {
2062 		pr_debug("Memory eviction: TTM Reserve Failed. Try again\n");
2063 		goto ttm_reserve_fail;
2064 	}
2065 
2066 	amdgpu_sync_create(&sync_obj);
2067 
2068 	/* Validate PDs and PTs */
2069 	ret = process_validate_vms(process_info);
2070 	if (ret)
2071 		goto validate_map_fail;
2072 
2073 	ret = process_sync_pds_resv(process_info, &sync_obj);
2074 	if (ret) {
2075 		pr_debug("Memory eviction: Failed to sync to PD BO moving fence. Try again\n");
2076 		goto validate_map_fail;
2077 	}
2078 
2079 	/* Validate BOs and map them to GPUVM (update VM page tables). */
2080 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2081 			    validate_list.head) {
2082 
2083 		struct amdgpu_bo *bo = mem->bo;
2084 		uint32_t domain = mem->domain;
2085 		struct kfd_bo_va_list *bo_va_entry;
2086 
2087 		ret = amdgpu_amdkfd_bo_validate(bo, domain, false);
2088 		if (ret) {
2089 			pr_debug("Memory eviction: Validate BOs failed. Try again\n");
2090 			goto validate_map_fail;
2091 		}
2092 		ret = amdgpu_sync_fence(&sync_obj, bo->tbo.moving, false);
2093 		if (ret) {
2094 			pr_debug("Memory eviction: Sync BO fence failed. Try again\n");
2095 			goto validate_map_fail;
2096 		}
2097 		list_for_each_entry(bo_va_entry, &mem->bo_va_list,
2098 				    bo_list) {
2099 			ret = update_gpuvm_pte((struct amdgpu_device *)
2100 					      bo_va_entry->kgd_dev,
2101 					      bo_va_entry,
2102 					      &sync_obj);
2103 			if (ret) {
2104 				pr_debug("Memory eviction: update PTE failed. Try again\n");
2105 				goto validate_map_fail;
2106 			}
2107 		}
2108 	}
2109 
2110 	/* Update page directories */
2111 	ret = process_update_pds(process_info, &sync_obj);
2112 	if (ret) {
2113 		pr_debug("Memory eviction: update PDs failed. Try again\n");
2114 		goto validate_map_fail;
2115 	}
2116 
2117 	/* Wait for validate and PT updates to finish */
2118 	amdgpu_sync_wait(&sync_obj, false);
2119 
2120 	/* Release old eviction fence and create new one, because fence only
2121 	 * goes from unsignaled to signaled, fence cannot be reused.
2122 	 * Use context and mm from the old fence.
2123 	 */
2124 	new_fence = amdgpu_amdkfd_fence_create(
2125 				process_info->eviction_fence->base.context,
2126 				process_info->eviction_fence->mm);
2127 	if (!new_fence) {
2128 		pr_err("Failed to create eviction fence\n");
2129 		ret = -ENOMEM;
2130 		goto validate_map_fail;
2131 	}
2132 	dma_fence_put(&process_info->eviction_fence->base);
2133 	process_info->eviction_fence = new_fence;
2134 	*ef = dma_fence_get(&new_fence->base);
2135 
2136 	/* Attach new eviction fence to all BOs */
2137 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2138 		validate_list.head)
2139 		amdgpu_bo_fence(mem->bo,
2140 			&process_info->eviction_fence->base, true);
2141 
2142 	/* Attach eviction fence to PD / PT BOs */
2143 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
2144 			    vm_list_node) {
2145 		struct amdgpu_bo *bo = peer_vm->root.base.bo;
2146 
2147 		amdgpu_bo_fence(bo, &process_info->eviction_fence->base, true);
2148 	}
2149 
2150 validate_map_fail:
2151 	ttm_eu_backoff_reservation(&ctx.ticket, &ctx.list);
2152 	amdgpu_sync_free(&sync_obj);
2153 ttm_reserve_fail:
2154 	mutex_unlock(&process_info->lock);
2155 	kfree(pd_bo_list);
2156 	return ret;
2157 }
2158 
2159 int amdgpu_amdkfd_add_gws_to_process(void *info, void *gws, struct kgd_mem **mem)
2160 {
2161 	struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2162 	struct amdgpu_bo *gws_bo = (struct amdgpu_bo *)gws;
2163 	int ret;
2164 
2165 	if (!info || !gws)
2166 		return -EINVAL;
2167 
2168 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
2169 	if (!*mem)
2170 		return -ENOMEM;
2171 
2172 	mutex_init(&(*mem)->lock);
2173 	INIT_LIST_HEAD(&(*mem)->bo_va_list);
2174 	(*mem)->bo = amdgpu_bo_ref(gws_bo);
2175 	(*mem)->domain = AMDGPU_GEM_DOMAIN_GWS;
2176 	(*mem)->process_info = process_info;
2177 	add_kgd_mem_to_kfd_bo_list(*mem, process_info, false);
2178 	amdgpu_sync_create(&(*mem)->sync);
2179 
2180 
2181 	/* Validate gws bo the first time it is added to process */
2182 	mutex_lock(&(*mem)->process_info->lock);
2183 	ret = amdgpu_bo_reserve(gws_bo, false);
2184 	if (unlikely(ret)) {
2185 		pr_err("Reserve gws bo failed %d\n", ret);
2186 		goto bo_reservation_failure;
2187 	}
2188 
2189 	ret = amdgpu_amdkfd_bo_validate(gws_bo, AMDGPU_GEM_DOMAIN_GWS, true);
2190 	if (ret) {
2191 		pr_err("GWS BO validate failed %d\n", ret);
2192 		goto bo_validation_failure;
2193 	}
2194 	/* GWS resource is shared b/t amdgpu and amdkfd
2195 	 * Add process eviction fence to bo so they can
2196 	 * evict each other.
2197 	 */
2198 	ret = dma_resv_reserve_shared(gws_bo->tbo.base.resv, 1);
2199 	if (ret)
2200 		goto reserve_shared_fail;
2201 	amdgpu_bo_fence(gws_bo, &process_info->eviction_fence->base, true);
2202 	amdgpu_bo_unreserve(gws_bo);
2203 	mutex_unlock(&(*mem)->process_info->lock);
2204 
2205 	return ret;
2206 
2207 reserve_shared_fail:
2208 bo_validation_failure:
2209 	amdgpu_bo_unreserve(gws_bo);
2210 bo_reservation_failure:
2211 	mutex_unlock(&(*mem)->process_info->lock);
2212 	amdgpu_sync_free(&(*mem)->sync);
2213 	remove_kgd_mem_from_kfd_bo_list(*mem, process_info);
2214 	amdgpu_bo_unref(&gws_bo);
2215 	mutex_destroy(&(*mem)->lock);
2216 	kfree(*mem);
2217 	*mem = NULL;
2218 	return ret;
2219 }
2220 
2221 int amdgpu_amdkfd_remove_gws_from_process(void *info, void *mem)
2222 {
2223 	int ret;
2224 	struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2225 	struct kgd_mem *kgd_mem = (struct kgd_mem *)mem;
2226 	struct amdgpu_bo *gws_bo = kgd_mem->bo;
2227 
2228 	/* Remove BO from process's validate list so restore worker won't touch
2229 	 * it anymore
2230 	 */
2231 	remove_kgd_mem_from_kfd_bo_list(kgd_mem, process_info);
2232 
2233 	ret = amdgpu_bo_reserve(gws_bo, false);
2234 	if (unlikely(ret)) {
2235 		pr_err("Reserve gws bo failed %d\n", ret);
2236 		//TODO add BO back to validate_list?
2237 		return ret;
2238 	}
2239 	amdgpu_amdkfd_remove_eviction_fence(gws_bo,
2240 			process_info->eviction_fence);
2241 	amdgpu_bo_unreserve(gws_bo);
2242 	amdgpu_sync_free(&kgd_mem->sync);
2243 	amdgpu_bo_unref(&gws_bo);
2244 	mutex_destroy(&kgd_mem->lock);
2245 	kfree(mem);
2246 	return 0;
2247 }
2248 
2249 /* Returns GPU-specific tiling mode information */
2250 int amdgpu_amdkfd_get_tile_config(struct kgd_dev *kgd,
2251 				struct tile_config *config)
2252 {
2253 	struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
2254 
2255 	config->gb_addr_config = adev->gfx.config.gb_addr_config;
2256 	config->tile_config_ptr = adev->gfx.config.tile_mode_array;
2257 	config->num_tile_configs =
2258 			ARRAY_SIZE(adev->gfx.config.tile_mode_array);
2259 	config->macro_tile_config_ptr =
2260 			adev->gfx.config.macrotile_mode_array;
2261 	config->num_macro_tile_configs =
2262 			ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
2263 
2264 	/* Those values are not set from GFX9 onwards */
2265 	config->num_banks = adev->gfx.config.num_banks;
2266 	config->num_ranks = adev->gfx.config.num_ranks;
2267 
2268 	return 0;
2269 }
2270