16bdadb20SHawking Zhang /*
26bdadb20SHawking Zhang  * Copyright 2019 Advanced Micro Devices, Inc.
36bdadb20SHawking Zhang  *
46bdadb20SHawking Zhang  * Permission is hereby granted, free of charge, to any person obtaining a
56bdadb20SHawking Zhang  * copy of this software and associated documentation files (the "Software"),
66bdadb20SHawking Zhang  * to deal in the Software without restriction, including without limitation
76bdadb20SHawking Zhang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
86bdadb20SHawking Zhang  * and/or sell copies of the Software, and to permit persons to whom the
96bdadb20SHawking Zhang  * Software is furnished to do so, subject to the following conditions:
106bdadb20SHawking Zhang  *
116bdadb20SHawking Zhang  * The above copyright notice and this permission notice shall be included in
126bdadb20SHawking Zhang  * all copies or substantial portions of the Software.
136bdadb20SHawking Zhang  *
146bdadb20SHawking Zhang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
156bdadb20SHawking Zhang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
166bdadb20SHawking Zhang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
176bdadb20SHawking Zhang  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
186bdadb20SHawking Zhang  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
196bdadb20SHawking Zhang  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
206bdadb20SHawking Zhang  * OTHER DEALINGS IN THE SOFTWARE.
216bdadb20SHawking Zhang  */
226bdadb20SHawking Zhang #include "amdgpu.h"
236bdadb20SHawking Zhang #include "amdgpu_amdkfd.h"
24d13f050fSJonathan Kim #include "amdgpu_amdkfd_gfx_v10.h"
256bdadb20SHawking Zhang #include "gc/gc_10_1_0_offset.h"
266bdadb20SHawking Zhang #include "gc/gc_10_1_0_sh_mask.h"
276bdadb20SHawking Zhang #include "athub/athub_2_0_0_offset.h"
286bdadb20SHawking Zhang #include "athub/athub_2_0_0_sh_mask.h"
296bdadb20SHawking Zhang #include "oss/osssys_5_0_0_offset.h"
306bdadb20SHawking Zhang #include "oss/osssys_5_0_0_sh_mask.h"
316bdadb20SHawking Zhang #include "soc15_common.h"
326bdadb20SHawking Zhang #include "v10_structs.h"
336bdadb20SHawking Zhang #include "nv.h"
346bdadb20SHawking Zhang #include "nvd.h"
35101827e1SJonathan Kim #include <uapi/linux/kfd_ioctl.h>
366bdadb20SHawking Zhang 
376bdadb20SHawking Zhang enum hqd_dequeue_request_type {
386bdadb20SHawking Zhang 	NO_ACTION = 0,
396bdadb20SHawking Zhang 	DRAIN_PIPE,
406bdadb20SHawking Zhang 	RESET_WAVES,
416bdadb20SHawking Zhang 	SAVE_WAVES
426bdadb20SHawking Zhang };
436bdadb20SHawking Zhang 
lock_srbm(struct amdgpu_device * adev,uint32_t mec,uint32_t pipe,uint32_t queue,uint32_t vmid)444056b033SGraham Sider static void lock_srbm(struct amdgpu_device *adev, uint32_t mec, uint32_t pipe,
456bdadb20SHawking Zhang 			uint32_t queue, uint32_t vmid)
466bdadb20SHawking Zhang {
476bdadb20SHawking Zhang 	mutex_lock(&adev->srbm_mutex);
486bdadb20SHawking Zhang 	nv_grbm_select(adev, mec, pipe, queue, vmid);
496bdadb20SHawking Zhang }
506bdadb20SHawking Zhang 
unlock_srbm(struct amdgpu_device * adev)514056b033SGraham Sider static void unlock_srbm(struct amdgpu_device *adev)
526bdadb20SHawking Zhang {
536bdadb20SHawking Zhang 	nv_grbm_select(adev, 0, 0, 0, 0);
546bdadb20SHawking Zhang 	mutex_unlock(&adev->srbm_mutex);
556bdadb20SHawking Zhang }
566bdadb20SHawking Zhang 
acquire_queue(struct amdgpu_device * adev,uint32_t pipe_id,uint32_t queue_id)574056b033SGraham Sider static void acquire_queue(struct amdgpu_device *adev, uint32_t pipe_id,
586bdadb20SHawking Zhang 				uint32_t queue_id)
596bdadb20SHawking Zhang {
606bdadb20SHawking Zhang 	uint32_t mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
616bdadb20SHawking Zhang 	uint32_t pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
626bdadb20SHawking Zhang 
634056b033SGraham Sider 	lock_srbm(adev, mec, pipe, queue_id, 0);
646bdadb20SHawking Zhang }
656bdadb20SHawking Zhang 
get_queue_mask(struct amdgpu_device * adev,uint32_t pipe_id,uint32_t queue_id)668eee00f6SHuang Rui static uint64_t get_queue_mask(struct amdgpu_device *adev,
676bdadb20SHawking Zhang 			       uint32_t pipe_id, uint32_t queue_id)
686bdadb20SHawking Zhang {
698eee00f6SHuang Rui 	unsigned int bit = pipe_id * adev->gfx.mec.num_queue_per_pipe +
708eee00f6SHuang Rui 			queue_id;
716bdadb20SHawking Zhang 
728eee00f6SHuang Rui 	return 1ull << bit;
736bdadb20SHawking Zhang }
746bdadb20SHawking Zhang 
release_queue(struct amdgpu_device * adev)754056b033SGraham Sider static void release_queue(struct amdgpu_device *adev)
766bdadb20SHawking Zhang {
774056b033SGraham Sider 	unlock_srbm(adev);
786bdadb20SHawking Zhang }
796bdadb20SHawking Zhang 
kgd_program_sh_mem_settings(struct amdgpu_device * adev,uint32_t vmid,uint32_t sh_mem_config,uint32_t sh_mem_ape1_base,uint32_t sh_mem_ape1_limit,uint32_t sh_mem_bases,uint32_t inst)803356c38dSGraham Sider static void kgd_program_sh_mem_settings(struct amdgpu_device *adev, uint32_t vmid,
816bdadb20SHawking Zhang 					uint32_t sh_mem_config,
826bdadb20SHawking Zhang 					uint32_t sh_mem_ape1_base,
836bdadb20SHawking Zhang 					uint32_t sh_mem_ape1_limit,
84e2069a7bSMukul Joshi 					uint32_t sh_mem_bases, uint32_t inst)
856bdadb20SHawking Zhang {
864056b033SGraham Sider 	lock_srbm(adev, 0, 0, 0, vmid);
876bdadb20SHawking Zhang 
88d697f3d8SPeng Ju Zhou 	WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
89d697f3d8SPeng Ju Zhou 	WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
906bdadb20SHawking Zhang 	/* APE1 no longer exists on GFX9 */
916bdadb20SHawking Zhang 
924056b033SGraham Sider 	unlock_srbm(adev);
936bdadb20SHawking Zhang }
946bdadb20SHawking Zhang 
kgd_set_pasid_vmid_mapping(struct amdgpu_device * adev,u32 pasid,unsigned int vmid,uint32_t inst)953356c38dSGraham Sider static int kgd_set_pasid_vmid_mapping(struct amdgpu_device *adev, u32 pasid,
96e2069a7bSMukul Joshi 					unsigned int vmid, uint32_t inst)
976bdadb20SHawking Zhang {
986bdadb20SHawking Zhang 	/*
996bdadb20SHawking Zhang 	 * We have to assume that there is no outstanding mapping.
1006bdadb20SHawking Zhang 	 * The ATC_VMID_PASID_MAPPING_UPDATE_STATUS bit could be 0 because
1016bdadb20SHawking Zhang 	 * a mapping is in progress or because a mapping finished
1026bdadb20SHawking Zhang 	 * and the SW cleared it.
1036bdadb20SHawking Zhang 	 * So the protocol is to always wait & clear.
1046bdadb20SHawking Zhang 	 */
1056bdadb20SHawking Zhang 	uint32_t pasid_mapping = (pasid == 0) ? 0 : (uint32_t)pasid |
1066bdadb20SHawking Zhang 			ATC_VMID0_PASID_MAPPING__VALID_MASK;
1076bdadb20SHawking Zhang 
1086bdadb20SHawking Zhang 	pr_debug("pasid 0x%x vmid %d, reg value %x\n", pasid, vmid, pasid_mapping);
1096bdadb20SHawking Zhang 
1106bdadb20SHawking Zhang 	pr_debug("ATHUB, reg %x\n", SOC15_REG_OFFSET(ATHUB, 0, mmATC_VMID0_PASID_MAPPING) + vmid);
1116bdadb20SHawking Zhang 	WREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATC_VMID0_PASID_MAPPING) + vmid,
1126bdadb20SHawking Zhang 	       pasid_mapping);
1136bdadb20SHawking Zhang 
1146bdadb20SHawking Zhang #if 0
1156bdadb20SHawking Zhang 	/* TODO: uncomment this code when the hardware support is ready. */
1166bdadb20SHawking Zhang 	while (!(RREG32(SOC15_REG_OFFSET(
1176bdadb20SHawking Zhang 				ATHUB, 0,
1186bdadb20SHawking Zhang 				mmATC_VMID_PASID_MAPPING_UPDATE_STATUS)) &
1196bdadb20SHawking Zhang 		 (1U << vmid)))
1206bdadb20SHawking Zhang 		cpu_relax();
1216bdadb20SHawking Zhang 
1226bdadb20SHawking Zhang 	pr_debug("ATHUB mapping update finished\n");
1236bdadb20SHawking Zhang 	WREG32(SOC15_REG_OFFSET(ATHUB, 0,
1246bdadb20SHawking Zhang 				mmATC_VMID_PASID_MAPPING_UPDATE_STATUS),
1256bdadb20SHawking Zhang 	       1U << vmid);
1266bdadb20SHawking Zhang #endif
1276bdadb20SHawking Zhang 
1286bdadb20SHawking Zhang 	/* Mapping vmid to pasid also for IH block */
1296bdadb20SHawking Zhang 	pr_debug("update mapping for IH block and mmhub");
1306bdadb20SHawking Zhang 	WREG32(SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT) + vmid,
1316bdadb20SHawking Zhang 	       pasid_mapping);
1326bdadb20SHawking Zhang 
1336bdadb20SHawking Zhang 	return 0;
1346bdadb20SHawking Zhang }
1356bdadb20SHawking Zhang 
1366bdadb20SHawking Zhang /* TODO - RING0 form of field is obsolete, seems to date back to SI
1376bdadb20SHawking Zhang  * but still works
1386bdadb20SHawking Zhang  */
1396bdadb20SHawking Zhang 
kgd_init_interrupts(struct amdgpu_device * adev,uint32_t pipe_id,uint32_t inst)140e2069a7bSMukul Joshi static int kgd_init_interrupts(struct amdgpu_device *adev, uint32_t pipe_id,
141e2069a7bSMukul Joshi 				uint32_t inst)
1426bdadb20SHawking Zhang {
1436bdadb20SHawking Zhang 	uint32_t mec;
1446bdadb20SHawking Zhang 	uint32_t pipe;
1456bdadb20SHawking Zhang 
1466bdadb20SHawking Zhang 	mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
1476bdadb20SHawking Zhang 	pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
1486bdadb20SHawking Zhang 
1494056b033SGraham Sider 	lock_srbm(adev, mec, pipe, 0, 0);
1506bdadb20SHawking Zhang 
151d697f3d8SPeng Ju Zhou 	WREG32_SOC15(GC, 0, mmCPC_INT_CNTL,
1526bdadb20SHawking Zhang 		CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK |
1536bdadb20SHawking Zhang 		CP_INT_CNTL_RING0__OPCODE_ERROR_INT_ENABLE_MASK);
1546bdadb20SHawking Zhang 
1554056b033SGraham Sider 	unlock_srbm(adev);
1566bdadb20SHawking Zhang 
1576bdadb20SHawking Zhang 	return 0;
1586bdadb20SHawking Zhang }
1596bdadb20SHawking Zhang 
get_sdma_rlc_reg_offset(struct amdgpu_device * adev,unsigned int engine_id,unsigned int queue_id)160b55a8b8bSYong Zhao static uint32_t get_sdma_rlc_reg_offset(struct amdgpu_device *adev,
1616bdadb20SHawking Zhang 				unsigned int engine_id,
1626bdadb20SHawking Zhang 				unsigned int queue_id)
1636bdadb20SHawking Zhang {
164b55a8b8bSYong Zhao 	uint32_t sdma_engine_reg_base[2] = {
1656bdadb20SHawking Zhang 		SOC15_REG_OFFSET(SDMA0, 0,
1666bdadb20SHawking Zhang 				 mmSDMA0_RLC0_RB_CNTL) - mmSDMA0_RLC0_RB_CNTL,
1676bdadb20SHawking Zhang 		/* On gfx10, mmSDMA1_xxx registers are defined NOT based
1686bdadb20SHawking Zhang 		 * on SDMA1 base address (dw 0x1860) but based on SDMA0
1696bdadb20SHawking Zhang 		 * base address (dw 0x1260). Therefore use mmSDMA0_RLC0_RB_CNTL
1706bdadb20SHawking Zhang 		 * instead of mmSDMA1_RLC0_RB_CNTL for the base address calc
1716bdadb20SHawking Zhang 		 * below
1726bdadb20SHawking Zhang 		 */
1736bdadb20SHawking Zhang 		SOC15_REG_OFFSET(SDMA1, 0,
1746bdadb20SHawking Zhang 				 mmSDMA1_RLC0_RB_CNTL) - mmSDMA0_RLC0_RB_CNTL
1756bdadb20SHawking Zhang 	};
1766bdadb20SHawking Zhang 
177b55a8b8bSYong Zhao 	uint32_t retval = sdma_engine_reg_base[engine_id]
178b55a8b8bSYong Zhao 		+ queue_id * (mmSDMA0_RLC1_RB_CNTL - mmSDMA0_RLC0_RB_CNTL);
1796bdadb20SHawking Zhang 
180b55a8b8bSYong Zhao 	pr_debug("RLC register offset for SDMA%d RLC%d: 0x%x\n", engine_id,
181b55a8b8bSYong Zhao 			queue_id, retval);
1826bdadb20SHawking Zhang 
1836bdadb20SHawking Zhang 	return retval;
1846bdadb20SHawking Zhang }
1856bdadb20SHawking Zhang 
1866bdadb20SHawking Zhang #if 0
1876bdadb20SHawking Zhang static uint32_t get_watch_base_addr(struct amdgpu_device *adev)
1886bdadb20SHawking Zhang {
1896bdadb20SHawking Zhang 	uint32_t retval = SOC15_REG_OFFSET(GC, 0, mmTCP_WATCH0_ADDR_H) -
1906bdadb20SHawking Zhang 			mmTCP_WATCH0_ADDR_H;
1916bdadb20SHawking Zhang 
1926bdadb20SHawking Zhang 	pr_debug("kfd: reg watch base address: 0x%x\n", retval);
1936bdadb20SHawking Zhang 
1946bdadb20SHawking Zhang 	return retval;
1956bdadb20SHawking Zhang }
1966bdadb20SHawking Zhang #endif
1976bdadb20SHawking Zhang 
get_mqd(void * mqd)1986bdadb20SHawking Zhang static inline struct v10_compute_mqd *get_mqd(void *mqd)
1996bdadb20SHawking Zhang {
2006bdadb20SHawking Zhang 	return (struct v10_compute_mqd *)mqd;
2016bdadb20SHawking Zhang }
2026bdadb20SHawking Zhang 
get_sdma_mqd(void * mqd)2036bdadb20SHawking Zhang static inline struct v10_sdma_mqd *get_sdma_mqd(void *mqd)
2046bdadb20SHawking Zhang {
2056bdadb20SHawking Zhang 	return (struct v10_sdma_mqd *)mqd;
2066bdadb20SHawking Zhang }
2076bdadb20SHawking Zhang 
kgd_hqd_load(struct amdgpu_device * adev,void * mqd,uint32_t pipe_id,uint32_t queue_id,uint32_t __user * wptr,uint32_t wptr_shift,uint32_t wptr_mask,struct mm_struct * mm,uint32_t inst)208420185fdSGraham Sider static int kgd_hqd_load(struct amdgpu_device *adev, void *mqd,
209420185fdSGraham Sider 			uint32_t pipe_id, uint32_t queue_id,
210420185fdSGraham Sider 			uint32_t __user *wptr, uint32_t wptr_shift,
211e2069a7bSMukul Joshi 			uint32_t wptr_mask, struct mm_struct *mm, uint32_t inst)
2126bdadb20SHawking Zhang {
2136bdadb20SHawking Zhang 	struct v10_compute_mqd *m;
2146bdadb20SHawking Zhang 	uint32_t *mqd_hqd;
2156bdadb20SHawking Zhang 	uint32_t reg, hqd_base, data;
2166bdadb20SHawking Zhang 
2176bdadb20SHawking Zhang 	m = get_mqd(mqd);
2186bdadb20SHawking Zhang 
2196bdadb20SHawking Zhang 	pr_debug("Load hqd of pipe %d queue %d\n", pipe_id, queue_id);
2204056b033SGraham Sider 	acquire_queue(adev, pipe_id, queue_id);
2216bdadb20SHawking Zhang 
2226bdadb20SHawking Zhang 	/* HQD registers extend from CP_MQD_BASE_ADDR to CP_HQD_EOP_WPTR_MEM. */
2236bdadb20SHawking Zhang 	mqd_hqd = &m->cp_mqd_base_addr_lo;
2246bdadb20SHawking Zhang 	hqd_base = SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR);
2256bdadb20SHawking Zhang 
2266bdadb20SHawking Zhang 	for (reg = hqd_base;
2276bdadb20SHawking Zhang 	     reg <= SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_HI); reg++)
228d697f3d8SPeng Ju Zhou 		WREG32_SOC15_IP(GC, reg, mqd_hqd[reg - hqd_base]);
2296bdadb20SHawking Zhang 
2306bdadb20SHawking Zhang 
2316bdadb20SHawking Zhang 	/* Activate doorbell logic before triggering WPTR poll. */
2326bdadb20SHawking Zhang 	data = REG_SET_FIELD(m->cp_hqd_pq_doorbell_control,
2336bdadb20SHawking Zhang 			     CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
234d697f3d8SPeng Ju Zhou 	WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, data);
2356bdadb20SHawking Zhang 
2366bdadb20SHawking Zhang 	if (wptr) {
2376bdadb20SHawking Zhang 		/* Don't read wptr with get_user because the user
2386bdadb20SHawking Zhang 		 * context may not be accessible (if this function
2396bdadb20SHawking Zhang 		 * runs in a work queue). Instead trigger a one-shot
2406bdadb20SHawking Zhang 		 * polling read from memory in the CP. This assumes
2416bdadb20SHawking Zhang 		 * that wptr is GPU-accessible in the queue's VMID via
2426bdadb20SHawking Zhang 		 * ATC or SVM. WPTR==RPTR before starting the poll so
2436bdadb20SHawking Zhang 		 * the CP starts fetching new commands from the right
2446bdadb20SHawking Zhang 		 * place.
2456bdadb20SHawking Zhang 		 *
2466bdadb20SHawking Zhang 		 * Guessing a 64-bit WPTR from a 32-bit RPTR is a bit
2476bdadb20SHawking Zhang 		 * tricky. Assume that the queue didn't overflow. The
2486bdadb20SHawking Zhang 		 * number of valid bits in the 32-bit RPTR depends on
2496bdadb20SHawking Zhang 		 * the queue size. The remaining bits are taken from
2506bdadb20SHawking Zhang 		 * the saved 64-bit WPTR. If the WPTR wrapped, add the
2516bdadb20SHawking Zhang 		 * queue size.
2526bdadb20SHawking Zhang 		 */
2536bdadb20SHawking Zhang 		uint32_t queue_size =
2546bdadb20SHawking Zhang 			2 << REG_GET_FIELD(m->cp_hqd_pq_control,
2556bdadb20SHawking Zhang 					   CP_HQD_PQ_CONTROL, QUEUE_SIZE);
2566bdadb20SHawking Zhang 		uint64_t guessed_wptr = m->cp_hqd_pq_rptr & (queue_size - 1);
2576bdadb20SHawking Zhang 
2586bdadb20SHawking Zhang 		if ((m->cp_hqd_pq_wptr_lo & (queue_size - 1)) < guessed_wptr)
2596bdadb20SHawking Zhang 			guessed_wptr += queue_size;
2606bdadb20SHawking Zhang 		guessed_wptr += m->cp_hqd_pq_wptr_lo & ~(queue_size - 1);
2616bdadb20SHawking Zhang 		guessed_wptr += (uint64_t)m->cp_hqd_pq_wptr_hi << 32;
2626bdadb20SHawking Zhang 
263d697f3d8SPeng Ju Zhou 		WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
2646bdadb20SHawking Zhang 		       lower_32_bits(guessed_wptr));
265d697f3d8SPeng Ju Zhou 		WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
2666bdadb20SHawking Zhang 		       upper_32_bits(guessed_wptr));
267d697f3d8SPeng Ju Zhou 		WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
2686bdadb20SHawking Zhang 		       lower_32_bits((uint64_t)wptr));
269d697f3d8SPeng Ju Zhou 		WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
2706bdadb20SHawking Zhang 		       upper_32_bits((uint64_t)wptr));
2718eee00f6SHuang Rui 		pr_debug("%s setting CP_PQ_WPTR_POLL_CNTL1 to %x\n", __func__,
2728eee00f6SHuang Rui 			 (uint32_t)get_queue_mask(adev, pipe_id, queue_id));
273d697f3d8SPeng Ju Zhou 		WREG32_SOC15(GC, 0, mmCP_PQ_WPTR_POLL_CNTL1,
2748eee00f6SHuang Rui 		       (uint32_t)get_queue_mask(adev, pipe_id, queue_id));
2756bdadb20SHawking Zhang 	}
2766bdadb20SHawking Zhang 
2776bdadb20SHawking Zhang 	/* Start the EOP fetcher */
278d697f3d8SPeng Ju Zhou 	WREG32_SOC15(GC, 0, mmCP_HQD_EOP_RPTR,
2796bdadb20SHawking Zhang 	       REG_SET_FIELD(m->cp_hqd_eop_rptr,
2806bdadb20SHawking Zhang 			     CP_HQD_EOP_RPTR, INIT_FETCHER, 1));
2816bdadb20SHawking Zhang 
2826bdadb20SHawking Zhang 	data = REG_SET_FIELD(m->cp_hqd_active, CP_HQD_ACTIVE, ACTIVE, 1);
283d697f3d8SPeng Ju Zhou 	WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, data);
2846bdadb20SHawking Zhang 
2854056b033SGraham Sider 	release_queue(adev);
2866bdadb20SHawking Zhang 
2876bdadb20SHawking Zhang 	return 0;
2886bdadb20SHawking Zhang }
2896bdadb20SHawking Zhang 
kgd_hiq_mqd_load(struct amdgpu_device * adev,void * mqd,uint32_t pipe_id,uint32_t queue_id,uint32_t doorbell_off,uint32_t inst)290420185fdSGraham Sider static int kgd_hiq_mqd_load(struct amdgpu_device *adev, void *mqd,
2918eee00f6SHuang Rui 			    uint32_t pipe_id, uint32_t queue_id,
292e2069a7bSMukul Joshi 			    uint32_t doorbell_off, uint32_t inst)
2938eee00f6SHuang Rui {
294277bd337SLe Ma 	struct amdgpu_ring *kiq_ring = &adev->gfx.kiq[0].ring;
2958eee00f6SHuang Rui 	struct v10_compute_mqd *m;
2968eee00f6SHuang Rui 	uint32_t mec, pipe;
2978eee00f6SHuang Rui 	int r;
2988eee00f6SHuang Rui 
2998eee00f6SHuang Rui 	m = get_mqd(mqd);
3008eee00f6SHuang Rui 
3014056b033SGraham Sider 	acquire_queue(adev, pipe_id, queue_id);
3028eee00f6SHuang Rui 
3038eee00f6SHuang Rui 	mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
3048eee00f6SHuang Rui 	pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
3058eee00f6SHuang Rui 
3068eee00f6SHuang Rui 	pr_debug("kfd: set HIQ, mec:%d, pipe:%d, queue:%d.\n",
3078eee00f6SHuang Rui 		 mec, pipe, queue_id);
3088eee00f6SHuang Rui 
309277bd337SLe Ma 	spin_lock(&adev->gfx.kiq[0].ring_lock);
3108eee00f6SHuang Rui 	r = amdgpu_ring_alloc(kiq_ring, 7);
3118eee00f6SHuang Rui 	if (r) {
3128eee00f6SHuang Rui 		pr_err("Failed to alloc KIQ (%d).\n", r);
3138eee00f6SHuang Rui 		goto out_unlock;
3148eee00f6SHuang Rui 	}
3158eee00f6SHuang Rui 
3168eee00f6SHuang Rui 	amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
3178eee00f6SHuang Rui 	amdgpu_ring_write(kiq_ring,
3188eee00f6SHuang Rui 			  PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
3198eee00f6SHuang Rui 			  PACKET3_MAP_QUEUES_VMID(m->cp_hqd_vmid) | /* VMID */
3208eee00f6SHuang Rui 			  PACKET3_MAP_QUEUES_QUEUE(queue_id) |
3218eee00f6SHuang Rui 			  PACKET3_MAP_QUEUES_PIPE(pipe) |
3228eee00f6SHuang Rui 			  PACKET3_MAP_QUEUES_ME((mec - 1)) |
3238eee00f6SHuang Rui 			  PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
3248eee00f6SHuang Rui 			  PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */
3258eee00f6SHuang Rui 			  PACKET3_MAP_QUEUES_ENGINE_SEL(1) | /* engine_sel: hiq */
3268eee00f6SHuang Rui 			  PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
3278eee00f6SHuang Rui 	amdgpu_ring_write(kiq_ring,
3288eee00f6SHuang Rui 			  PACKET3_MAP_QUEUES_DOORBELL_OFFSET(doorbell_off));
3298eee00f6SHuang Rui 	amdgpu_ring_write(kiq_ring, m->cp_mqd_base_addr_lo);
3308eee00f6SHuang Rui 	amdgpu_ring_write(kiq_ring, m->cp_mqd_base_addr_hi);
3318eee00f6SHuang Rui 	amdgpu_ring_write(kiq_ring, m->cp_hqd_pq_wptr_poll_addr_lo);
3328eee00f6SHuang Rui 	amdgpu_ring_write(kiq_ring, m->cp_hqd_pq_wptr_poll_addr_hi);
3338eee00f6SHuang Rui 	amdgpu_ring_commit(kiq_ring);
3348eee00f6SHuang Rui 
3358eee00f6SHuang Rui out_unlock:
336277bd337SLe Ma 	spin_unlock(&adev->gfx.kiq[0].ring_lock);
3374056b033SGraham Sider 	release_queue(adev);
3388eee00f6SHuang Rui 
3398eee00f6SHuang Rui 	return r;
3408eee00f6SHuang Rui }
3418eee00f6SHuang Rui 
kgd_hqd_dump(struct amdgpu_device * adev,uint32_t pipe_id,uint32_t queue_id,uint32_t (** dump)[2],uint32_t * n_regs,uint32_t inst)342420185fdSGraham Sider static int kgd_hqd_dump(struct amdgpu_device *adev,
3436bdadb20SHawking Zhang 			uint32_t pipe_id, uint32_t queue_id,
344e2069a7bSMukul Joshi 			uint32_t (**dump)[2], uint32_t *n_regs, uint32_t inst)
3456bdadb20SHawking Zhang {
3466bdadb20SHawking Zhang 	uint32_t i = 0, reg;
3476bdadb20SHawking Zhang #define HQD_N_REGS 56
3486bdadb20SHawking Zhang #define DUMP_REG(addr) do {				\
3496bdadb20SHawking Zhang 		if (WARN_ON_ONCE(i >= HQD_N_REGS))	\
3506bdadb20SHawking Zhang 			break;				\
3516bdadb20SHawking Zhang 		(*dump)[i][0] = (addr) << 2;		\
352d697f3d8SPeng Ju Zhou 		(*dump)[i++][1] = RREG32_SOC15_IP(GC, addr);		\
3536bdadb20SHawking Zhang 	} while (0)
3546bdadb20SHawking Zhang 
3556bdadb20SHawking Zhang 	*dump = kmalloc(HQD_N_REGS*2*sizeof(uint32_t), GFP_KERNEL);
3566bdadb20SHawking Zhang 	if (*dump == NULL)
3576bdadb20SHawking Zhang 		return -ENOMEM;
3586bdadb20SHawking Zhang 
3594056b033SGraham Sider 	acquire_queue(adev, pipe_id, queue_id);
3606bdadb20SHawking Zhang 
3616bdadb20SHawking Zhang 	for (reg = SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR);
3626bdadb20SHawking Zhang 	     reg <= SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_HI); reg++)
3636bdadb20SHawking Zhang 		DUMP_REG(reg);
3646bdadb20SHawking Zhang 
3654056b033SGraham Sider 	release_queue(adev);
3666bdadb20SHawking Zhang 
3676bdadb20SHawking Zhang 	WARN_ON_ONCE(i != HQD_N_REGS);
3686bdadb20SHawking Zhang 	*n_regs = i;
3696bdadb20SHawking Zhang 
3706bdadb20SHawking Zhang 	return 0;
3716bdadb20SHawking Zhang }
3726bdadb20SHawking Zhang 
kgd_hqd_sdma_load(struct amdgpu_device * adev,void * mqd,uint32_t __user * wptr,struct mm_struct * mm)373420185fdSGraham Sider static int kgd_hqd_sdma_load(struct amdgpu_device *adev, void *mqd,
3746bdadb20SHawking Zhang 			     uint32_t __user *wptr, struct mm_struct *mm)
3756bdadb20SHawking Zhang {
3766bdadb20SHawking Zhang 	struct v10_sdma_mqd *m;
377b55a8b8bSYong Zhao 	uint32_t sdma_rlc_reg_offset;
3786bdadb20SHawking Zhang 	unsigned long end_jiffies;
3796bdadb20SHawking Zhang 	uint32_t data;
3806bdadb20SHawking Zhang 	uint64_t data64;
3816bdadb20SHawking Zhang 	uint64_t __user *wptr64 = (uint64_t __user *)wptr;
3826bdadb20SHawking Zhang 
3836bdadb20SHawking Zhang 	m = get_sdma_mqd(mqd);
384b55a8b8bSYong Zhao 	sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(adev, m->sdma_engine_id,
3856bdadb20SHawking Zhang 					    m->sdma_queue_id);
3866bdadb20SHawking Zhang 
387b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL,
3886bdadb20SHawking Zhang 		m->sdmax_rlcx_rb_cntl & (~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK));
3896bdadb20SHawking Zhang 
3906bdadb20SHawking Zhang 	end_jiffies = msecs_to_jiffies(2000) + jiffies;
3916bdadb20SHawking Zhang 	while (true) {
392b55a8b8bSYong Zhao 		data = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_CONTEXT_STATUS);
3936bdadb20SHawking Zhang 		if (data & SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK)
3946bdadb20SHawking Zhang 			break;
395812330ebSYong Zhao 		if (time_after(jiffies, end_jiffies)) {
396812330ebSYong Zhao 			pr_err("SDMA RLC not idle in %s\n", __func__);
3976bdadb20SHawking Zhang 			return -ETIME;
398812330ebSYong Zhao 		}
3996bdadb20SHawking Zhang 		usleep_range(500, 1000);
4006bdadb20SHawking Zhang 	}
4016bdadb20SHawking Zhang 
402b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_DOORBELL_OFFSET,
4036bdadb20SHawking Zhang 	       m->sdmax_rlcx_doorbell_offset);
4046bdadb20SHawking Zhang 
4056bdadb20SHawking Zhang 	data = REG_SET_FIELD(m->sdmax_rlcx_doorbell, SDMA0_RLC0_DOORBELL,
4066bdadb20SHawking Zhang 			     ENABLE, 1);
407b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_DOORBELL, data);
408b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR,
409b55a8b8bSYong Zhao 				m->sdmax_rlcx_rb_rptr);
410b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_HI,
4116bdadb20SHawking Zhang 				m->sdmax_rlcx_rb_rptr_hi);
4126bdadb20SHawking Zhang 
413b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_MINOR_PTR_UPDATE, 1);
4146bdadb20SHawking Zhang 	if (read_user_wptr(mm, wptr64, data64)) {
415b55a8b8bSYong Zhao 		WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR,
4166bdadb20SHawking Zhang 		       lower_32_bits(data64));
417b55a8b8bSYong Zhao 		WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR_HI,
4186bdadb20SHawking Zhang 		       upper_32_bits(data64));
4196bdadb20SHawking Zhang 	} else {
420b55a8b8bSYong Zhao 		WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR,
4216bdadb20SHawking Zhang 		       m->sdmax_rlcx_rb_rptr);
422b55a8b8bSYong Zhao 		WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR_HI,
4236bdadb20SHawking Zhang 		       m->sdmax_rlcx_rb_rptr_hi);
4246bdadb20SHawking Zhang 	}
425b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_MINOR_PTR_UPDATE, 0);
4266bdadb20SHawking Zhang 
427b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE, m->sdmax_rlcx_rb_base);
428b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE_HI,
4296bdadb20SHawking Zhang 			m->sdmax_rlcx_rb_base_hi);
430b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_LO,
4316bdadb20SHawking Zhang 			m->sdmax_rlcx_rb_rptr_addr_lo);
432b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_HI,
4336bdadb20SHawking Zhang 			m->sdmax_rlcx_rb_rptr_addr_hi);
4346bdadb20SHawking Zhang 
4356bdadb20SHawking Zhang 	data = REG_SET_FIELD(m->sdmax_rlcx_rb_cntl, SDMA0_RLC0_RB_CNTL,
4366bdadb20SHawking Zhang 			     RB_ENABLE, 1);
437b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL, data);
4386bdadb20SHawking Zhang 
4396bdadb20SHawking Zhang 	return 0;
4406bdadb20SHawking Zhang }
4416bdadb20SHawking Zhang 
kgd_hqd_sdma_dump(struct amdgpu_device * adev,uint32_t engine_id,uint32_t queue_id,uint32_t (** dump)[2],uint32_t * n_regs)442420185fdSGraham Sider static int kgd_hqd_sdma_dump(struct amdgpu_device *adev,
4436bdadb20SHawking Zhang 			     uint32_t engine_id, uint32_t queue_id,
4446bdadb20SHawking Zhang 			     uint32_t (**dump)[2], uint32_t *n_regs)
4456bdadb20SHawking Zhang {
446b55a8b8bSYong Zhao 	uint32_t sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(adev,
447b55a8b8bSYong Zhao 			engine_id, queue_id);
4486bdadb20SHawking Zhang 	uint32_t i = 0, reg;
4496bdadb20SHawking Zhang #undef HQD_N_REGS
4506bdadb20SHawking Zhang #define HQD_N_REGS (19+6+7+10)
4516bdadb20SHawking Zhang 
4526bdadb20SHawking Zhang 	*dump = kmalloc(HQD_N_REGS*2*sizeof(uint32_t), GFP_KERNEL);
4536bdadb20SHawking Zhang 	if (*dump == NULL)
4546bdadb20SHawking Zhang 		return -ENOMEM;
4556bdadb20SHawking Zhang 
4566bdadb20SHawking Zhang 	for (reg = mmSDMA0_RLC0_RB_CNTL; reg <= mmSDMA0_RLC0_DOORBELL; reg++)
457b55a8b8bSYong Zhao 		DUMP_REG(sdma_rlc_reg_offset + reg);
4586bdadb20SHawking Zhang 	for (reg = mmSDMA0_RLC0_STATUS; reg <= mmSDMA0_RLC0_CSA_ADDR_HI; reg++)
459b55a8b8bSYong Zhao 		DUMP_REG(sdma_rlc_reg_offset + reg);
4606bdadb20SHawking Zhang 	for (reg = mmSDMA0_RLC0_IB_SUB_REMAIN;
4616bdadb20SHawking Zhang 	     reg <= mmSDMA0_RLC0_MINOR_PTR_UPDATE; reg++)
462b55a8b8bSYong Zhao 		DUMP_REG(sdma_rlc_reg_offset + reg);
4636bdadb20SHawking Zhang 	for (reg = mmSDMA0_RLC0_MIDCMD_DATA0;
4646bdadb20SHawking Zhang 	     reg <= mmSDMA0_RLC0_MIDCMD_CNTL; reg++)
465b55a8b8bSYong Zhao 		DUMP_REG(sdma_rlc_reg_offset + reg);
4666bdadb20SHawking Zhang 
4676bdadb20SHawking Zhang 	WARN_ON_ONCE(i != HQD_N_REGS);
4686bdadb20SHawking Zhang 	*n_regs = i;
4696bdadb20SHawking Zhang 
4706bdadb20SHawking Zhang 	return 0;
4716bdadb20SHawking Zhang }
4726bdadb20SHawking Zhang 
kgd_hqd_is_occupied(struct amdgpu_device * adev,uint64_t queue_address,uint32_t pipe_id,uint32_t queue_id,uint32_t inst)473420185fdSGraham Sider static bool kgd_hqd_is_occupied(struct amdgpu_device *adev,
474420185fdSGraham Sider 				uint64_t queue_address, uint32_t pipe_id,
475e2069a7bSMukul Joshi 				uint32_t queue_id, uint32_t inst)
4766bdadb20SHawking Zhang {
4776bdadb20SHawking Zhang 	uint32_t act;
4786bdadb20SHawking Zhang 	bool retval = false;
4796bdadb20SHawking Zhang 	uint32_t low, high;
4806bdadb20SHawking Zhang 
4814056b033SGraham Sider 	acquire_queue(adev, pipe_id, queue_id);
482d697f3d8SPeng Ju Zhou 	act = RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE);
4836bdadb20SHawking Zhang 	if (act) {
4846bdadb20SHawking Zhang 		low = lower_32_bits(queue_address >> 8);
4856bdadb20SHawking Zhang 		high = upper_32_bits(queue_address >> 8);
4866bdadb20SHawking Zhang 
487d697f3d8SPeng Ju Zhou 		if (low == RREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE) &&
488d697f3d8SPeng Ju Zhou 		   high == RREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI))
4896bdadb20SHawking Zhang 			retval = true;
4906bdadb20SHawking Zhang 	}
4914056b033SGraham Sider 	release_queue(adev);
4926bdadb20SHawking Zhang 	return retval;
4936bdadb20SHawking Zhang }
4946bdadb20SHawking Zhang 
kgd_hqd_sdma_is_occupied(struct amdgpu_device * adev,void * mqd)495420185fdSGraham Sider static bool kgd_hqd_sdma_is_occupied(struct amdgpu_device *adev, void *mqd)
4966bdadb20SHawking Zhang {
4976bdadb20SHawking Zhang 	struct v10_sdma_mqd *m;
498b55a8b8bSYong Zhao 	uint32_t sdma_rlc_reg_offset;
4996bdadb20SHawking Zhang 	uint32_t sdma_rlc_rb_cntl;
5006bdadb20SHawking Zhang 
5016bdadb20SHawking Zhang 	m = get_sdma_mqd(mqd);
502b55a8b8bSYong Zhao 	sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(adev, m->sdma_engine_id,
5036bdadb20SHawking Zhang 					    m->sdma_queue_id);
5046bdadb20SHawking Zhang 
505b55a8b8bSYong Zhao 	sdma_rlc_rb_cntl = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL);
5066bdadb20SHawking Zhang 
5076bdadb20SHawking Zhang 	if (sdma_rlc_rb_cntl & SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK)
5086bdadb20SHawking Zhang 		return true;
5096bdadb20SHawking Zhang 
5106bdadb20SHawking Zhang 	return false;
5116bdadb20SHawking Zhang }
5126bdadb20SHawking Zhang 
kgd_hqd_destroy(struct amdgpu_device * adev,void * mqd,enum kfd_preempt_type reset_type,unsigned int utimeout,uint32_t pipe_id,uint32_t queue_id,uint32_t inst)513420185fdSGraham Sider static int kgd_hqd_destroy(struct amdgpu_device *adev, void *mqd,
5146bdadb20SHawking Zhang 				enum kfd_preempt_type reset_type,
5156bdadb20SHawking Zhang 				unsigned int utimeout, uint32_t pipe_id,
516e2069a7bSMukul Joshi 				uint32_t queue_id, uint32_t inst)
5176bdadb20SHawking Zhang {
5186bdadb20SHawking Zhang 	enum hqd_dequeue_request_type type;
5196bdadb20SHawking Zhang 	unsigned long end_jiffies;
5206bdadb20SHawking Zhang 	uint32_t temp;
5216bdadb20SHawking Zhang 	struct v10_compute_mqd *m = get_mqd(mqd);
5226bdadb20SHawking Zhang 
52353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
524fe9824d1SJack Zhang 		return -EIO;
52504bef61eSJack Zhang 
5266bdadb20SHawking Zhang #if 0
5276bdadb20SHawking Zhang 	unsigned long flags;
5286bdadb20SHawking Zhang 	int retry;
5296bdadb20SHawking Zhang #endif
5306bdadb20SHawking Zhang 
5314056b033SGraham Sider 	acquire_queue(adev, pipe_id, queue_id);
5326bdadb20SHawking Zhang 
5336bdadb20SHawking Zhang 	if (m->cp_hqd_vmid == 0)
5346bdadb20SHawking Zhang 		WREG32_FIELD15(GC, 0, RLC_CP_SCHEDULERS, scheduler1, 0);
5356bdadb20SHawking Zhang 
5366bdadb20SHawking Zhang 	switch (reset_type) {
5376bdadb20SHawking Zhang 	case KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN:
5386bdadb20SHawking Zhang 		type = DRAIN_PIPE;
5396bdadb20SHawking Zhang 		break;
5406bdadb20SHawking Zhang 	case KFD_PREEMPT_TYPE_WAVEFRONT_RESET:
5416bdadb20SHawking Zhang 		type = RESET_WAVES;
5426bdadb20SHawking Zhang 		break;
543b53ef0dfSMukul Joshi 	case KFD_PREEMPT_TYPE_WAVEFRONT_SAVE:
544b53ef0dfSMukul Joshi 		type = SAVE_WAVES;
545b53ef0dfSMukul Joshi 		break;
5466bdadb20SHawking Zhang 	default:
5476bdadb20SHawking Zhang 		type = DRAIN_PIPE;
5486bdadb20SHawking Zhang 		break;
5496bdadb20SHawking Zhang 	}
5506bdadb20SHawking Zhang 
5516bdadb20SHawking Zhang #if 0 /* Is this still needed? */
5526bdadb20SHawking Zhang 	/* Workaround: If IQ timer is active and the wait time is close to or
5536bdadb20SHawking Zhang 	 * equal to 0, dequeueing is not safe. Wait until either the wait time
5546bdadb20SHawking Zhang 	 * is larger or timer is cleared. Also, ensure that IQ_REQ_PEND is
5556bdadb20SHawking Zhang 	 * cleared before continuing. Also, ensure wait times are set to at
5566bdadb20SHawking Zhang 	 * least 0x3.
5576bdadb20SHawking Zhang 	 */
5586bdadb20SHawking Zhang 	local_irq_save(flags);
5596bdadb20SHawking Zhang 	preempt_disable();
5606bdadb20SHawking Zhang 	retry = 5000; /* wait for 500 usecs at maximum */
5616bdadb20SHawking Zhang 	while (true) {
5626bdadb20SHawking Zhang 		temp = RREG32(mmCP_HQD_IQ_TIMER);
5636bdadb20SHawking Zhang 		if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, PROCESSING_IQ)) {
5646bdadb20SHawking Zhang 			pr_debug("HW is processing IQ\n");
5656bdadb20SHawking Zhang 			goto loop;
5666bdadb20SHawking Zhang 		}
5676bdadb20SHawking Zhang 		if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, ACTIVE)) {
5686bdadb20SHawking Zhang 			if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, RETRY_TYPE)
5696bdadb20SHawking Zhang 					== 3) /* SEM-rearm is safe */
5706bdadb20SHawking Zhang 				break;
5716bdadb20SHawking Zhang 			/* Wait time 3 is safe for CP, but our MMIO read/write
5726bdadb20SHawking Zhang 			 * time is close to 1 microsecond, so check for 10 to
5736bdadb20SHawking Zhang 			 * leave more buffer room
5746bdadb20SHawking Zhang 			 */
5756bdadb20SHawking Zhang 			if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, WAIT_TIME)
5766bdadb20SHawking Zhang 					>= 10)
5776bdadb20SHawking Zhang 				break;
5786bdadb20SHawking Zhang 			pr_debug("IQ timer is active\n");
5796bdadb20SHawking Zhang 		} else
5806bdadb20SHawking Zhang 			break;
5816bdadb20SHawking Zhang loop:
5826bdadb20SHawking Zhang 		if (!retry) {
5836bdadb20SHawking Zhang 			pr_err("CP HQD IQ timer status time out\n");
5846bdadb20SHawking Zhang 			break;
5856bdadb20SHawking Zhang 		}
5866bdadb20SHawking Zhang 		ndelay(100);
5876bdadb20SHawking Zhang 		--retry;
5886bdadb20SHawking Zhang 	}
5896bdadb20SHawking Zhang 	retry = 1000;
5906bdadb20SHawking Zhang 	while (true) {
5916bdadb20SHawking Zhang 		temp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
5926bdadb20SHawking Zhang 		if (!(temp & CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND_MASK))
5936bdadb20SHawking Zhang 			break;
5946bdadb20SHawking Zhang 		pr_debug("Dequeue request is pending\n");
5956bdadb20SHawking Zhang 
5966bdadb20SHawking Zhang 		if (!retry) {
5976bdadb20SHawking Zhang 			pr_err("CP HQD dequeue request time out\n");
5986bdadb20SHawking Zhang 			break;
5996bdadb20SHawking Zhang 		}
6006bdadb20SHawking Zhang 		ndelay(100);
6016bdadb20SHawking Zhang 		--retry;
6026bdadb20SHawking Zhang 	}
6036bdadb20SHawking Zhang 	local_irq_restore(flags);
6046bdadb20SHawking Zhang 	preempt_enable();
6056bdadb20SHawking Zhang #endif
6066bdadb20SHawking Zhang 
607d697f3d8SPeng Ju Zhou 	WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, type);
6086bdadb20SHawking Zhang 
6096bdadb20SHawking Zhang 	end_jiffies = (utimeout * HZ / 1000) + jiffies;
6106bdadb20SHawking Zhang 	while (true) {
611d697f3d8SPeng Ju Zhou 		temp = RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE);
6126bdadb20SHawking Zhang 		if (!(temp & CP_HQD_ACTIVE__ACTIVE_MASK))
6136bdadb20SHawking Zhang 			break;
6146bdadb20SHawking Zhang 		if (time_after(jiffies, end_jiffies)) {
6156bdadb20SHawking Zhang 			pr_err("cp queue preemption time out.\n");
6164056b033SGraham Sider 			release_queue(adev);
6176bdadb20SHawking Zhang 			return -ETIME;
6186bdadb20SHawking Zhang 		}
6196bdadb20SHawking Zhang 		usleep_range(500, 1000);
6206bdadb20SHawking Zhang 	}
6216bdadb20SHawking Zhang 
6224056b033SGraham Sider 	release_queue(adev);
6236bdadb20SHawking Zhang 	return 0;
6246bdadb20SHawking Zhang }
6256bdadb20SHawking Zhang 
kgd_hqd_sdma_destroy(struct amdgpu_device * adev,void * mqd,unsigned int utimeout)626420185fdSGraham Sider static int kgd_hqd_sdma_destroy(struct amdgpu_device *adev, void *mqd,
6276bdadb20SHawking Zhang 				unsigned int utimeout)
6286bdadb20SHawking Zhang {
6296bdadb20SHawking Zhang 	struct v10_sdma_mqd *m;
630b55a8b8bSYong Zhao 	uint32_t sdma_rlc_reg_offset;
6316bdadb20SHawking Zhang 	uint32_t temp;
6326bdadb20SHawking Zhang 	unsigned long end_jiffies = (utimeout * HZ / 1000) + jiffies;
6336bdadb20SHawking Zhang 
6346bdadb20SHawking Zhang 	m = get_sdma_mqd(mqd);
635b55a8b8bSYong Zhao 	sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(adev, m->sdma_engine_id,
6366bdadb20SHawking Zhang 					    m->sdma_queue_id);
6376bdadb20SHawking Zhang 
638b55a8b8bSYong Zhao 	temp = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL);
6396bdadb20SHawking Zhang 	temp = temp & ~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK;
640b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL, temp);
6416bdadb20SHawking Zhang 
6426bdadb20SHawking Zhang 	while (true) {
643b55a8b8bSYong Zhao 		temp = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_CONTEXT_STATUS);
6446bdadb20SHawking Zhang 		if (temp & SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK)
6456bdadb20SHawking Zhang 			break;
646812330ebSYong Zhao 		if (time_after(jiffies, end_jiffies)) {
647812330ebSYong Zhao 			pr_err("SDMA RLC not idle in %s\n", __func__);
6486bdadb20SHawking Zhang 			return -ETIME;
649812330ebSYong Zhao 		}
6506bdadb20SHawking Zhang 		usleep_range(500, 1000);
6516bdadb20SHawking Zhang 	}
6526bdadb20SHawking Zhang 
653b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_DOORBELL, 0);
654b55a8b8bSYong Zhao 	WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL,
655b55a8b8bSYong Zhao 		RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL) |
6566bdadb20SHawking Zhang 		SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK);
6576bdadb20SHawking Zhang 
658b55a8b8bSYong Zhao 	m->sdmax_rlcx_rb_rptr = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR);
6596bdadb20SHawking Zhang 	m->sdmax_rlcx_rb_rptr_hi =
660b55a8b8bSYong Zhao 		RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_HI);
6616bdadb20SHawking Zhang 
6626bdadb20SHawking Zhang 	return 0;
6636bdadb20SHawking Zhang }
6646bdadb20SHawking Zhang 
get_atc_vmid_pasid_mapping_info(struct amdgpu_device * adev,uint8_t vmid,uint16_t * p_pasid)6653356c38dSGraham Sider static bool get_atc_vmid_pasid_mapping_info(struct amdgpu_device *adev,
66656fc40abSYong Zhao 					uint8_t vmid, uint16_t *p_pasid)
6676bdadb20SHawking Zhang {
66856fc40abSYong Zhao 	uint32_t value;
6696bdadb20SHawking Zhang 
67056fc40abSYong Zhao 	value = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATC_VMID0_PASID_MAPPING)
6716bdadb20SHawking Zhang 		     + vmid);
67256fc40abSYong Zhao 	*p_pasid = value & ATC_VMID0_PASID_MAPPING__PASID_MASK;
6736bdadb20SHawking Zhang 
67456fc40abSYong Zhao 	return !!(value & ATC_VMID0_PASID_MAPPING__VALID_MASK);
6756bdadb20SHawking Zhang }
6766bdadb20SHawking Zhang 
kgd_wave_control_execute(struct amdgpu_device * adev,uint32_t gfx_index_val,uint32_t sq_cmd,uint32_t inst)6773356c38dSGraham Sider static int kgd_wave_control_execute(struct amdgpu_device *adev,
6786bdadb20SHawking Zhang 					uint32_t gfx_index_val,
679e2069a7bSMukul Joshi 					uint32_t sq_cmd, uint32_t inst)
6806bdadb20SHawking Zhang {
6816bdadb20SHawking Zhang 	uint32_t data = 0;
6826bdadb20SHawking Zhang 
6836bdadb20SHawking Zhang 	mutex_lock(&adev->grbm_idx_mutex);
6846bdadb20SHawking Zhang 
685d697f3d8SPeng Ju Zhou 	WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, gfx_index_val);
686d697f3d8SPeng Ju Zhou 	WREG32_SOC15(GC, 0, mmSQ_CMD, sq_cmd);
6876bdadb20SHawking Zhang 
6886bdadb20SHawking Zhang 	data = REG_SET_FIELD(data, GRBM_GFX_INDEX,
6896bdadb20SHawking Zhang 		INSTANCE_BROADCAST_WRITES, 1);
6906bdadb20SHawking Zhang 	data = REG_SET_FIELD(data, GRBM_GFX_INDEX,
6916bdadb20SHawking Zhang 		SA_BROADCAST_WRITES, 1);
6926bdadb20SHawking Zhang 	data = REG_SET_FIELD(data, GRBM_GFX_INDEX,
6936bdadb20SHawking Zhang 		SE_BROADCAST_WRITES, 1);
6946bdadb20SHawking Zhang 
695d697f3d8SPeng Ju Zhou 	WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
6966bdadb20SHawking Zhang 	mutex_unlock(&adev->grbm_idx_mutex);
6976bdadb20SHawking Zhang 
6986bdadb20SHawking Zhang 	return 0;
6996bdadb20SHawking Zhang }
7006bdadb20SHawking Zhang 
set_vm_context_page_table_base(struct amdgpu_device * adev,uint32_t vmid,uint64_t page_table_base)7013356c38dSGraham Sider static void set_vm_context_page_table_base(struct amdgpu_device *adev,
7023356c38dSGraham Sider 		uint32_t vmid, uint64_t page_table_base)
7036bdadb20SHawking Zhang {
7046bdadb20SHawking Zhang 	if (!amdgpu_amdkfd_is_kfd_vmid(adev, vmid)) {
7056bdadb20SHawking Zhang 		pr_err("trying to set page table base for wrong VMID %u\n",
7066bdadb20SHawking Zhang 		       vmid);
7076bdadb20SHawking Zhang 		return;
7086bdadb20SHawking Zhang 	}
7096bdadb20SHawking Zhang 
710b2100ce1SYong Zhao 	/* SDMA is on gfxhub as well for Navi1* series */
7118ffff9b4SOak Zeng 	adev->gfxhub.funcs->setup_vm_pt_regs(adev, vmid, page_table_base);
7126bdadb20SHawking Zhang }
71347c5ab6cSYong Zhao 
714d13f050fSJonathan Kim /*
715d13f050fSJonathan Kim  * GFX10 helper for wave launch stall requirements on debug trap setting.
716d13f050fSJonathan Kim  *
717d13f050fSJonathan Kim  * vmid:
718d13f050fSJonathan Kim  *   Target VMID to stall/unstall.
719d13f050fSJonathan Kim  *
720d13f050fSJonathan Kim  * stall:
721d13f050fSJonathan Kim  *   0-unstall wave launch (enable), 1-stall wave launch (disable).
722d13f050fSJonathan Kim  *   After wavefront launch has been stalled, allocated waves must drain from
723d13f050fSJonathan Kim  *   SPI in order for debug trap settings to take effect on those waves.
724d13f050fSJonathan Kim  *   This is roughly a ~3500 clock cycle wait on SPI where a read on
725d13f050fSJonathan Kim  *   SPI_GDBG_WAVE_CNTL translates to ~32 clock cycles.
726d13f050fSJonathan Kim  *   KGD_GFX_V10_WAVE_LAUNCH_SPI_DRAIN_LATENCY indicates the number of reads required.
727d13f050fSJonathan Kim  *
728d13f050fSJonathan Kim  *   NOTE: We can afford to clear the entire STALL_VMID field on unstall
729d13f050fSJonathan Kim  *   because current GFX10 chips cannot support multi-process debugging due to
730d13f050fSJonathan Kim  *   trap configuration and masking being limited to global scope.  Always
731d13f050fSJonathan Kim  *   assume single process conditions.
732d13f050fSJonathan Kim  *
733d13f050fSJonathan Kim  */
734d13f050fSJonathan Kim 
735d13f050fSJonathan Kim #define KGD_GFX_V10_WAVE_LAUNCH_SPI_DRAIN_LATENCY	110
kgd_gfx_v10_set_wave_launch_stall(struct amdgpu_device * adev,uint32_t vmid,bool stall)736d13f050fSJonathan Kim static void kgd_gfx_v10_set_wave_launch_stall(struct amdgpu_device *adev, uint32_t vmid, bool stall)
737d13f050fSJonathan Kim {
738d13f050fSJonathan Kim 	uint32_t data = RREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_WAVE_CNTL));
739d13f050fSJonathan Kim 	int i;
740d13f050fSJonathan Kim 
741d13f050fSJonathan Kim 	data = REG_SET_FIELD(data, SPI_GDBG_WAVE_CNTL, STALL_VMID,
742d13f050fSJonathan Kim 							stall ? 1 << vmid : 0);
743d13f050fSJonathan Kim 
744d13f050fSJonathan Kim 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_WAVE_CNTL), data);
745d13f050fSJonathan Kim 
746d13f050fSJonathan Kim 	if (!stall)
747d13f050fSJonathan Kim 		return;
748d13f050fSJonathan Kim 
749d13f050fSJonathan Kim 	for (i = 0; i < KGD_GFX_V10_WAVE_LAUNCH_SPI_DRAIN_LATENCY; i++)
750d13f050fSJonathan Kim 		RREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_WAVE_CNTL));
751d13f050fSJonathan Kim }
752d13f050fSJonathan Kim 
kgd_gfx_v10_enable_debug_trap(struct amdgpu_device * adev,bool restore_dbg_registers,uint32_t vmid)753d13f050fSJonathan Kim uint32_t kgd_gfx_v10_enable_debug_trap(struct amdgpu_device *adev,
754d13f050fSJonathan Kim 				bool restore_dbg_registers,
755d13f050fSJonathan Kim 				uint32_t vmid)
756d13f050fSJonathan Kim {
757d13f050fSJonathan Kim 
758d13f050fSJonathan Kim 	mutex_lock(&adev->grbm_idx_mutex);
759d13f050fSJonathan Kim 
760d13f050fSJonathan Kim 	kgd_gfx_v10_set_wave_launch_stall(adev, vmid, true);
761d13f050fSJonathan Kim 
762d13f050fSJonathan Kim 	/* assume gfx off is disabled for the debug session if rlc restore not supported. */
763d13f050fSJonathan Kim 	if (restore_dbg_registers) {
764d13f050fSJonathan Kim 		uint32_t data = 0;
765d13f050fSJonathan Kim 
766d13f050fSJonathan Kim 		data = REG_SET_FIELD(data, SPI_GDBG_TRAP_CONFIG,
767d13f050fSJonathan Kim 				VMID_SEL, 1 << vmid);
768d13f050fSJonathan Kim 		data = REG_SET_FIELD(data, SPI_GDBG_TRAP_CONFIG,
769d13f050fSJonathan Kim 				TRAP_EN, 1);
770d13f050fSJonathan Kim 		WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_CONFIG), data);
771d13f050fSJonathan Kim 		WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_DATA0), 0);
772d13f050fSJonathan Kim 		WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_DATA1), 0);
773d13f050fSJonathan Kim 
774d13f050fSJonathan Kim 		kgd_gfx_v10_set_wave_launch_stall(adev, vmid, false);
775d13f050fSJonathan Kim 
776d13f050fSJonathan Kim 		mutex_unlock(&adev->grbm_idx_mutex);
777d13f050fSJonathan Kim 
778d13f050fSJonathan Kim 		return 0;
779d13f050fSJonathan Kim 	}
780d13f050fSJonathan Kim 
781d13f050fSJonathan Kim 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_MASK), 0);
782d13f050fSJonathan Kim 
783d13f050fSJonathan Kim 	kgd_gfx_v10_set_wave_launch_stall(adev, vmid, false);
784d13f050fSJonathan Kim 
785d13f050fSJonathan Kim 	mutex_unlock(&adev->grbm_idx_mutex);
786d13f050fSJonathan Kim 
787d13f050fSJonathan Kim 	return 0;
788d13f050fSJonathan Kim }
789d13f050fSJonathan Kim 
kgd_gfx_v10_disable_debug_trap(struct amdgpu_device * adev,bool keep_trap_enabled,uint32_t vmid)790d13f050fSJonathan Kim uint32_t kgd_gfx_v10_disable_debug_trap(struct amdgpu_device *adev,
791d13f050fSJonathan Kim 					bool keep_trap_enabled,
792d13f050fSJonathan Kim 					uint32_t vmid)
793d13f050fSJonathan Kim {
794d13f050fSJonathan Kim 	mutex_lock(&adev->grbm_idx_mutex);
795d13f050fSJonathan Kim 
796d13f050fSJonathan Kim 	kgd_gfx_v10_set_wave_launch_stall(adev, vmid, true);
797d13f050fSJonathan Kim 
798d13f050fSJonathan Kim 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_MASK), 0);
799d13f050fSJonathan Kim 
800d13f050fSJonathan Kim 	kgd_gfx_v10_set_wave_launch_stall(adev, vmid, false);
801d13f050fSJonathan Kim 
802d13f050fSJonathan Kim 	mutex_unlock(&adev->grbm_idx_mutex);
803d13f050fSJonathan Kim 
804d13f050fSJonathan Kim 	return 0;
805d13f050fSJonathan Kim }
806d13f050fSJonathan Kim 
kgd_gfx_v10_validate_trap_override_request(struct amdgpu_device * adev,uint32_t trap_override,uint32_t * trap_mask_supported)807101827e1SJonathan Kim int kgd_gfx_v10_validate_trap_override_request(struct amdgpu_device *adev,
808101827e1SJonathan Kim 					      uint32_t trap_override,
809101827e1SJonathan Kim 					      uint32_t *trap_mask_supported)
810101827e1SJonathan Kim {
811101827e1SJonathan Kim 	*trap_mask_supported &= KFD_DBG_TRAP_MASK_DBG_ADDRESS_WATCH;
812101827e1SJonathan Kim 
813101827e1SJonathan Kim 	/* The SPI_GDBG_TRAP_MASK register is global and affects all
814101827e1SJonathan Kim 	 * processes. Only allow OR-ing the address-watch bit, since
815101827e1SJonathan Kim 	 * this only affects processes under the debugger. Other bits
816101827e1SJonathan Kim 	 * should stay 0 to avoid the debugger interfering with other
817101827e1SJonathan Kim 	 * processes.
818101827e1SJonathan Kim 	 */
819101827e1SJonathan Kim 	if (trap_override != KFD_DBG_TRAP_OVERRIDE_OR)
820101827e1SJonathan Kim 		return -EINVAL;
821101827e1SJonathan Kim 
822101827e1SJonathan Kim 	return 0;
823101827e1SJonathan Kim }
824101827e1SJonathan Kim 
kgd_gfx_v10_set_wave_launch_trap_override(struct amdgpu_device * adev,uint32_t vmid,uint32_t trap_override,uint32_t trap_mask_bits,uint32_t trap_mask_request,uint32_t * trap_mask_prev,uint32_t kfd_dbg_trap_cntl_prev)825101827e1SJonathan Kim uint32_t kgd_gfx_v10_set_wave_launch_trap_override(struct amdgpu_device *adev,
826101827e1SJonathan Kim 					      uint32_t vmid,
827101827e1SJonathan Kim 					      uint32_t trap_override,
828101827e1SJonathan Kim 					      uint32_t trap_mask_bits,
829101827e1SJonathan Kim 					      uint32_t trap_mask_request,
830101827e1SJonathan Kim 					      uint32_t *trap_mask_prev,
831101827e1SJonathan Kim 					      uint32_t kfd_dbg_trap_cntl_prev)
832101827e1SJonathan Kim {
833101827e1SJonathan Kim 	uint32_t data, wave_cntl_prev;
834101827e1SJonathan Kim 
835101827e1SJonathan Kim 	mutex_lock(&adev->grbm_idx_mutex);
836101827e1SJonathan Kim 
837101827e1SJonathan Kim 	wave_cntl_prev = RREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_WAVE_CNTL));
838101827e1SJonathan Kim 
839101827e1SJonathan Kim 	kgd_gfx_v10_set_wave_launch_stall(adev, vmid, true);
840101827e1SJonathan Kim 
841101827e1SJonathan Kim 	data = RREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_MASK));
842101827e1SJonathan Kim 	*trap_mask_prev = REG_GET_FIELD(data, SPI_GDBG_TRAP_MASK, EXCP_EN);
843101827e1SJonathan Kim 
844101827e1SJonathan Kim 	trap_mask_bits = (trap_mask_bits & trap_mask_request) |
845101827e1SJonathan Kim 		(*trap_mask_prev & ~trap_mask_request);
846101827e1SJonathan Kim 
847101827e1SJonathan Kim 	data = REG_SET_FIELD(data, SPI_GDBG_TRAP_MASK, EXCP_EN, trap_mask_bits);
848101827e1SJonathan Kim 	data = REG_SET_FIELD(data, SPI_GDBG_TRAP_MASK, REPLACE, trap_override);
849101827e1SJonathan Kim 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_MASK), data);
850101827e1SJonathan Kim 
851101827e1SJonathan Kim 	/* We need to preserve wave launch mode stall settings. */
852101827e1SJonathan Kim 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_WAVE_CNTL), wave_cntl_prev);
853101827e1SJonathan Kim 
854101827e1SJonathan Kim 	mutex_unlock(&adev->grbm_idx_mutex);
855101827e1SJonathan Kim 
856101827e1SJonathan Kim 	return 0;
857101827e1SJonathan Kim }
858101827e1SJonathan Kim 
kgd_gfx_v10_set_wave_launch_mode(struct amdgpu_device * adev,uint8_t wave_launch_mode,uint32_t vmid)859aea1b473SJonathan Kim uint32_t kgd_gfx_v10_set_wave_launch_mode(struct amdgpu_device *adev,
860aea1b473SJonathan Kim 					uint8_t wave_launch_mode,
861aea1b473SJonathan Kim 					uint32_t vmid)
862aea1b473SJonathan Kim {
863aea1b473SJonathan Kim 	uint32_t data = 0;
864aea1b473SJonathan Kim 	bool is_mode_set = !!wave_launch_mode;
865aea1b473SJonathan Kim 
866aea1b473SJonathan Kim 	mutex_lock(&adev->grbm_idx_mutex);
867aea1b473SJonathan Kim 
868aea1b473SJonathan Kim 	kgd_gfx_v10_set_wave_launch_stall(adev, vmid, true);
869aea1b473SJonathan Kim 
870aea1b473SJonathan Kim 	data = REG_SET_FIELD(data, SPI_GDBG_WAVE_CNTL2,
871aea1b473SJonathan Kim 			VMID_MASK, is_mode_set ? 1 << vmid : 0);
872aea1b473SJonathan Kim 	data = REG_SET_FIELD(data, SPI_GDBG_WAVE_CNTL2,
873aea1b473SJonathan Kim 			MODE, is_mode_set ? wave_launch_mode : 0);
874aea1b473SJonathan Kim 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_WAVE_CNTL2), data);
875aea1b473SJonathan Kim 
876aea1b473SJonathan Kim 	kgd_gfx_v10_set_wave_launch_stall(adev, vmid, false);
877aea1b473SJonathan Kim 
878aea1b473SJonathan Kim 	mutex_unlock(&adev->grbm_idx_mutex);
879aea1b473SJonathan Kim 
880aea1b473SJonathan Kim 	return 0;
881aea1b473SJonathan Kim }
882aea1b473SJonathan Kim 
883e0f85f46SJonathan Kim #define TCP_WATCH_STRIDE (mmTCP_WATCH1_ADDR_H - mmTCP_WATCH0_ADDR_H)
kgd_gfx_v10_set_address_watch(struct amdgpu_device * adev,uint64_t watch_address,uint32_t watch_address_mask,uint32_t watch_id,uint32_t watch_mode,uint32_t debug_vmid,uint32_t inst)884e0f85f46SJonathan Kim uint32_t kgd_gfx_v10_set_address_watch(struct amdgpu_device *adev,
885e0f85f46SJonathan Kim 					uint64_t watch_address,
886e0f85f46SJonathan Kim 					uint32_t watch_address_mask,
887e0f85f46SJonathan Kim 					uint32_t watch_id,
888e0f85f46SJonathan Kim 					uint32_t watch_mode,
889036e348fSEric Huang 					uint32_t debug_vmid,
890036e348fSEric Huang 					uint32_t inst)
891e0f85f46SJonathan Kim {
892e0f85f46SJonathan Kim 	uint32_t watch_address_high;
893e0f85f46SJonathan Kim 	uint32_t watch_address_low;
894e0f85f46SJonathan Kim 	uint32_t watch_address_cntl;
895e0f85f46SJonathan Kim 
896e0f85f46SJonathan Kim 	watch_address_cntl = 0;
897e0f85f46SJonathan Kim 
898e0f85f46SJonathan Kim 	watch_address_low = lower_32_bits(watch_address);
899e0f85f46SJonathan Kim 	watch_address_high = upper_32_bits(watch_address) & 0xffff;
900e0f85f46SJonathan Kim 
901e0f85f46SJonathan Kim 	watch_address_cntl = REG_SET_FIELD(watch_address_cntl,
902e0f85f46SJonathan Kim 			TCP_WATCH0_CNTL,
903e0f85f46SJonathan Kim 			VMID,
904e0f85f46SJonathan Kim 			debug_vmid);
905e0f85f46SJonathan Kim 	watch_address_cntl = REG_SET_FIELD(watch_address_cntl,
906e0f85f46SJonathan Kim 			TCP_WATCH0_CNTL,
907e0f85f46SJonathan Kim 			MODE,
908e0f85f46SJonathan Kim 			watch_mode);
909e0f85f46SJonathan Kim 	watch_address_cntl = REG_SET_FIELD(watch_address_cntl,
910e0f85f46SJonathan Kim 			TCP_WATCH0_CNTL,
911e0f85f46SJonathan Kim 			MASK,
912e0f85f46SJonathan Kim 			watch_address_mask >> 7);
913e0f85f46SJonathan Kim 
914e0f85f46SJonathan Kim 	/* Turning off this watch point until we set all the registers */
915e0f85f46SJonathan Kim 	watch_address_cntl = REG_SET_FIELD(watch_address_cntl,
916e0f85f46SJonathan Kim 			TCP_WATCH0_CNTL,
917e0f85f46SJonathan Kim 			VALID,
918e0f85f46SJonathan Kim 			0);
919e0f85f46SJonathan Kim 
920e0f85f46SJonathan Kim 	WREG32((SOC15_REG_OFFSET(GC, 0, mmTCP_WATCH0_CNTL) +
921e0f85f46SJonathan Kim 			(watch_id * TCP_WATCH_STRIDE)),
922e0f85f46SJonathan Kim 			watch_address_cntl);
923e0f85f46SJonathan Kim 
924e0f85f46SJonathan Kim 	WREG32((SOC15_REG_OFFSET(GC, 0, mmTCP_WATCH0_ADDR_H) +
925e0f85f46SJonathan Kim 			(watch_id * TCP_WATCH_STRIDE)),
926e0f85f46SJonathan Kim 			watch_address_high);
927e0f85f46SJonathan Kim 
928e0f85f46SJonathan Kim 	WREG32((SOC15_REG_OFFSET(GC, 0, mmTCP_WATCH0_ADDR_L) +
929e0f85f46SJonathan Kim 			(watch_id * TCP_WATCH_STRIDE)),
930e0f85f46SJonathan Kim 			watch_address_low);
931e0f85f46SJonathan Kim 
932e0f85f46SJonathan Kim 	/* Enable the watch point */
933e0f85f46SJonathan Kim 	watch_address_cntl = REG_SET_FIELD(watch_address_cntl,
934e0f85f46SJonathan Kim 			TCP_WATCH0_CNTL,
935e0f85f46SJonathan Kim 			VALID,
936e0f85f46SJonathan Kim 			1);
937e0f85f46SJonathan Kim 
938e0f85f46SJonathan Kim 	WREG32((SOC15_REG_OFFSET(GC, 0, mmTCP_WATCH0_CNTL) +
939e0f85f46SJonathan Kim 			(watch_id * TCP_WATCH_STRIDE)),
940e0f85f46SJonathan Kim 			watch_address_cntl);
941e0f85f46SJonathan Kim 
942e0f85f46SJonathan Kim 	return 0;
943e0f85f46SJonathan Kim }
944e0f85f46SJonathan Kim 
kgd_gfx_v10_clear_address_watch(struct amdgpu_device * adev,uint32_t watch_id)945e0f85f46SJonathan Kim uint32_t kgd_gfx_v10_clear_address_watch(struct amdgpu_device *adev,
946e0f85f46SJonathan Kim 					uint32_t watch_id)
947e0f85f46SJonathan Kim {
948e0f85f46SJonathan Kim 	uint32_t watch_address_cntl;
949e0f85f46SJonathan Kim 
950e0f85f46SJonathan Kim 	watch_address_cntl = 0;
951e0f85f46SJonathan Kim 
952e0f85f46SJonathan Kim 	WREG32((SOC15_REG_OFFSET(GC, 0, mmTCP_WATCH0_CNTL) +
953e0f85f46SJonathan Kim 			(watch_id * TCP_WATCH_STRIDE)),
954e0f85f46SJonathan Kim 			watch_address_cntl);
955e0f85f46SJonathan Kim 
956e0f85f46SJonathan Kim 	return 0;
957e0f85f46SJonathan Kim }
958e0f85f46SJonathan Kim 
959e0f85f46SJonathan Kim 
9607cee6a68SJonathan Kim /* kgd_gfx_v10_get_iq_wait_times: Returns the mmCP_IQ_WAIT_TIME1/2 values
9617cee6a68SJonathan Kim  * The values read are:
9627cee6a68SJonathan Kim  *     ib_offload_wait_time     -- Wait Count for Indirect Buffer Offloads.
9637cee6a68SJonathan Kim  *     atomic_offload_wait_time -- Wait Count for L2 and GDS Atomics Offloads.
9647cee6a68SJonathan Kim  *     wrm_offload_wait_time    -- Wait Count for WAIT_REG_MEM Offloads.
9657cee6a68SJonathan Kim  *     gws_wait_time            -- Wait Count for Global Wave Syncs.
9667cee6a68SJonathan Kim  *     que_sleep_wait_time      -- Wait Count for Dequeue Retry.
9677cee6a68SJonathan Kim  *     sch_wave_wait_time       -- Wait Count for Scheduling Wave Message.
9687cee6a68SJonathan Kim  *     sem_rearm_wait_time      -- Wait Count for Semaphore re-arm.
9697cee6a68SJonathan Kim  *     deq_retry_wait_time      -- Wait Count for Global Wave Syncs.
9707cee6a68SJonathan Kim  */
kgd_gfx_v10_get_iq_wait_times(struct amdgpu_device * adev,uint32_t * wait_times,uint32_t inst)9717cee6a68SJonathan Kim void kgd_gfx_v10_get_iq_wait_times(struct amdgpu_device *adev,
972036e348fSEric Huang 					uint32_t *wait_times,
973036e348fSEric Huang 					uint32_t inst)
9747cee6a68SJonathan Kim 
9757cee6a68SJonathan Kim {
9767cee6a68SJonathan Kim 	*wait_times = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_IQ_WAIT_TIME2));
9777cee6a68SJonathan Kim }
9787cee6a68SJonathan Kim 
kgd_gfx_v10_build_grace_period_packet_info(struct amdgpu_device * adev,uint32_t wait_times,uint32_t grace_period,uint32_t * reg_offset,uint32_t * reg_data)9797cee6a68SJonathan Kim void kgd_gfx_v10_build_grace_period_packet_info(struct amdgpu_device *adev,
9807cee6a68SJonathan Kim 						uint32_t wait_times,
9817cee6a68SJonathan Kim 						uint32_t grace_period,
9827cee6a68SJonathan Kim 						uint32_t *reg_offset,
983*81faf9e0SMukul Joshi 						uint32_t *reg_data)
9847cee6a68SJonathan Kim {
9857cee6a68SJonathan Kim 	*reg_data = wait_times;
9867cee6a68SJonathan Kim 
9877cee6a68SJonathan Kim 	/*
9887cee6a68SJonathan Kim 	 * The CP cannont handle a 0 grace period input and will result in
9897cee6a68SJonathan Kim 	 * an infinite grace period being set so set to 1 to prevent this.
9907cee6a68SJonathan Kim 	 */
9917cee6a68SJonathan Kim 	if (grace_period == 0)
9927cee6a68SJonathan Kim 		grace_period = 1;
9937cee6a68SJonathan Kim 
9947cee6a68SJonathan Kim 	*reg_data = REG_SET_FIELD(*reg_data,
9957cee6a68SJonathan Kim 			CP_IQ_WAIT_TIME2,
9967cee6a68SJonathan Kim 			SCH_WAVE,
9977cee6a68SJonathan Kim 			grace_period);
9987cee6a68SJonathan Kim 
9997cee6a68SJonathan Kim 	*reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_IQ_WAIT_TIME2);
10007cee6a68SJonathan Kim }
10017cee6a68SJonathan Kim 
program_trap_handler_settings(struct amdgpu_device * adev,uint32_t vmid,uint64_t tba_addr,uint64_t tma_addr,uint32_t inst)10023356c38dSGraham Sider static void program_trap_handler_settings(struct amdgpu_device *adev,
1003e2069a7bSMukul Joshi 		uint32_t vmid, uint64_t tba_addr, uint64_t tma_addr,
1004e2069a7bSMukul Joshi 		uint32_t inst)
1005b53ef0dfSMukul Joshi {
10064056b033SGraham Sider 	lock_srbm(adev, 0, 0, 0, vmid);
1007b53ef0dfSMukul Joshi 
1008b53ef0dfSMukul Joshi 	/*
1009b53ef0dfSMukul Joshi 	 * Program TBA registers
1010b53ef0dfSMukul Joshi 	 */
1011b53ef0dfSMukul Joshi 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_SHADER_TBA_LO),
1012b53ef0dfSMukul Joshi 			lower_32_bits(tba_addr >> 8));
1013b53ef0dfSMukul Joshi 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_SHADER_TBA_HI),
1014b53ef0dfSMukul Joshi 			upper_32_bits(tba_addr >> 8) |
1015b53ef0dfSMukul Joshi 			(1 << SQ_SHADER_TBA_HI__TRAP_EN__SHIFT));
1016b53ef0dfSMukul Joshi 
1017b53ef0dfSMukul Joshi 	/*
1018b53ef0dfSMukul Joshi 	 * Program TMA registers
1019b53ef0dfSMukul Joshi 	 */
1020b53ef0dfSMukul Joshi 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_SHADER_TMA_LO),
1021b53ef0dfSMukul Joshi 			lower_32_bits(tma_addr >> 8));
1022b53ef0dfSMukul Joshi 	WREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_SHADER_TMA_HI),
1023b53ef0dfSMukul Joshi 			upper_32_bits(tma_addr >> 8));
1024b53ef0dfSMukul Joshi 
10254056b033SGraham Sider 	unlock_srbm(adev);
1026b53ef0dfSMukul Joshi }
1027b53ef0dfSMukul Joshi 
1028e392c887SYong Zhao const struct kfd2kgd_calls gfx_v10_kfd2kgd = {
102947c5ab6cSYong Zhao 	.program_sh_mem_settings = kgd_program_sh_mem_settings,
103047c5ab6cSYong Zhao 	.set_pasid_vmid_mapping = kgd_set_pasid_vmid_mapping,
103147c5ab6cSYong Zhao 	.init_interrupts = kgd_init_interrupts,
103247c5ab6cSYong Zhao 	.hqd_load = kgd_hqd_load,
10338eee00f6SHuang Rui 	.hiq_mqd_load = kgd_hiq_mqd_load,
103447c5ab6cSYong Zhao 	.hqd_sdma_load = kgd_hqd_sdma_load,
103547c5ab6cSYong Zhao 	.hqd_dump = kgd_hqd_dump,
103647c5ab6cSYong Zhao 	.hqd_sdma_dump = kgd_hqd_sdma_dump,
103747c5ab6cSYong Zhao 	.hqd_is_occupied = kgd_hqd_is_occupied,
103847c5ab6cSYong Zhao 	.hqd_sdma_is_occupied = kgd_hqd_sdma_is_occupied,
103947c5ab6cSYong Zhao 	.hqd_destroy = kgd_hqd_destroy,
104047c5ab6cSYong Zhao 	.hqd_sdma_destroy = kgd_hqd_sdma_destroy,
104147c5ab6cSYong Zhao 	.wave_control_execute = kgd_wave_control_execute,
104247c5ab6cSYong Zhao 	.get_atc_vmid_pasid_mapping_info =
104347c5ab6cSYong Zhao 			get_atc_vmid_pasid_mapping_info,
104447c5ab6cSYong Zhao 	.set_vm_context_page_table_base = set_vm_context_page_table_base,
1045d13f050fSJonathan Kim 	.enable_debug_trap = kgd_gfx_v10_enable_debug_trap,
1046d13f050fSJonathan Kim 	.disable_debug_trap = kgd_gfx_v10_disable_debug_trap,
1047101827e1SJonathan Kim 	.validate_trap_override_request = kgd_gfx_v10_validate_trap_override_request,
1048101827e1SJonathan Kim 	.set_wave_launch_trap_override = kgd_gfx_v10_set_wave_launch_trap_override,
1049aea1b473SJonathan Kim 	.set_wave_launch_mode = kgd_gfx_v10_set_wave_launch_mode,
1050e0f85f46SJonathan Kim 	.set_address_watch = kgd_gfx_v10_set_address_watch,
1051e0f85f46SJonathan Kim 	.clear_address_watch = kgd_gfx_v10_clear_address_watch,
10527cee6a68SJonathan Kim 	.get_iq_wait_times = kgd_gfx_v10_get_iq_wait_times,
10537cee6a68SJonathan Kim 	.build_grace_period_packet_info = kgd_gfx_v10_build_grace_period_packet_info,
1054b53ef0dfSMukul Joshi 	.program_trap_handler_settings = program_trap_handler_settings,
105547c5ab6cSYong Zhao };
1056