1a8fe58ceSMaruthi Bayyavarapu /*
2a8fe58ceSMaruthi Bayyavarapu  * Copyright 2015 Advanced Micro Devices, Inc.
3a8fe58ceSMaruthi Bayyavarapu  *
4a8fe58ceSMaruthi Bayyavarapu  * Permission is hereby granted, free of charge, to any person obtaining a
5a8fe58ceSMaruthi Bayyavarapu  * copy of this software and associated documentation files (the "Software"),
6a8fe58ceSMaruthi Bayyavarapu  * to deal in the Software without restriction, including without limitation
7a8fe58ceSMaruthi Bayyavarapu  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8a8fe58ceSMaruthi Bayyavarapu  * and/or sell copies of the Software, and to permit persons to whom the
9a8fe58ceSMaruthi Bayyavarapu  * Software is furnished to do so, subject to the following conditions:
10a8fe58ceSMaruthi Bayyavarapu  *
11a8fe58ceSMaruthi Bayyavarapu  * The above copyright notice and this permission notice shall be included in
12a8fe58ceSMaruthi Bayyavarapu  * all copies or substantial portions of the Software.
13a8fe58ceSMaruthi Bayyavarapu  *
14a8fe58ceSMaruthi Bayyavarapu  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15a8fe58ceSMaruthi Bayyavarapu  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16a8fe58ceSMaruthi Bayyavarapu  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17a8fe58ceSMaruthi Bayyavarapu  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18a8fe58ceSMaruthi Bayyavarapu  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19a8fe58ceSMaruthi Bayyavarapu  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20a8fe58ceSMaruthi Bayyavarapu  * OTHER DEALINGS IN THE SOFTWARE.
21a8fe58ceSMaruthi Bayyavarapu  *
22a8fe58ceSMaruthi Bayyavarapu  * Authors: AMD
23a8fe58ceSMaruthi Bayyavarapu  *
24a8fe58ceSMaruthi Bayyavarapu  */
25a8fe58ceSMaruthi Bayyavarapu 
26a8fe58ceSMaruthi Bayyavarapu #include <linux/irqdomain.h>
27841d0023SSam Ravnborg #include <linux/pci.h>
2825030321SMaruthi Srinivas Bayyavarapu #include <linux/pm_domain.h>
29a8fe58ceSMaruthi Bayyavarapu #include <linux/platform_device.h>
30a8fe58ceSMaruthi Bayyavarapu #include <sound/designware_i2s.h>
31a8fe58ceSMaruthi Bayyavarapu #include <sound/pcm.h>
32a8fe58ceSMaruthi Bayyavarapu 
33a8fe58ceSMaruthi Bayyavarapu #include "amdgpu.h"
34a8fe58ceSMaruthi Bayyavarapu #include "atom.h"
35a8fe58ceSMaruthi Bayyavarapu #include "amdgpu_acp.h"
36a8fe58ceSMaruthi Bayyavarapu 
37a8fe58ceSMaruthi Bayyavarapu #include "acp_gfx_if.h"
38a8fe58ceSMaruthi Bayyavarapu 
39a8fe58ceSMaruthi Bayyavarapu #define ACP_TILE_ON_MASK			0x03
40a8fe58ceSMaruthi Bayyavarapu #define ACP_TILE_OFF_MASK			0x02
41a8fe58ceSMaruthi Bayyavarapu #define ACP_TILE_ON_RETAIN_REG_MASK		0x1f
42a8fe58ceSMaruthi Bayyavarapu #define ACP_TILE_OFF_RETAIN_REG_MASK		0x20
43a8fe58ceSMaruthi Bayyavarapu 
44a8fe58ceSMaruthi Bayyavarapu #define ACP_TILE_P1_MASK			0x3e
45a8fe58ceSMaruthi Bayyavarapu #define ACP_TILE_P2_MASK			0x3d
46a8fe58ceSMaruthi Bayyavarapu #define ACP_TILE_DSP0_MASK			0x3b
47a8fe58ceSMaruthi Bayyavarapu #define ACP_TILE_DSP1_MASK			0x37
48a8fe58ceSMaruthi Bayyavarapu 
49a8fe58ceSMaruthi Bayyavarapu #define ACP_TILE_DSP2_MASK			0x2f
50a8fe58ceSMaruthi Bayyavarapu 
51a8fe58ceSMaruthi Bayyavarapu #define ACP_DMA_REGS_END			0x146c0
52a8fe58ceSMaruthi Bayyavarapu #define ACP_I2S_PLAY_REGS_START			0x14840
53a8fe58ceSMaruthi Bayyavarapu #define ACP_I2S_PLAY_REGS_END			0x148b4
54a8fe58ceSMaruthi Bayyavarapu #define ACP_I2S_CAP_REGS_START			0x148b8
55a8fe58ceSMaruthi Bayyavarapu #define ACP_I2S_CAP_REGS_END			0x1496c
56a8fe58ceSMaruthi Bayyavarapu 
57a8fe58ceSMaruthi Bayyavarapu #define ACP_I2S_COMP1_CAP_REG_OFFSET		0xac
58a8fe58ceSMaruthi Bayyavarapu #define ACP_I2S_COMP2_CAP_REG_OFFSET		0xa8
59a8fe58ceSMaruthi Bayyavarapu #define ACP_I2S_COMP1_PLAY_REG_OFFSET		0x6c
60a8fe58ceSMaruthi Bayyavarapu #define ACP_I2S_COMP2_PLAY_REG_OFFSET		0x68
612d95ceb4SVijendar Mukunda #define ACP_BT_PLAY_REGS_START			0x14970
622d95ceb4SVijendar Mukunda #define ACP_BT_PLAY_REGS_END			0x14a24
632d95ceb4SVijendar Mukunda #define ACP_BT_COMP1_REG_OFFSET			0xac
642d95ceb4SVijendar Mukunda #define ACP_BT_COMP2_REG_OFFSET			0xa8
65a8fe58ceSMaruthi Bayyavarapu 
66a8fe58ceSMaruthi Bayyavarapu #define mmACP_PGFSM_RETAIN_REG			0x51c9
67a8fe58ceSMaruthi Bayyavarapu #define mmACP_PGFSM_CONFIG_REG			0x51ca
68a8fe58ceSMaruthi Bayyavarapu #define mmACP_PGFSM_READ_REG_0			0x51cc
69a8fe58ceSMaruthi Bayyavarapu 
70a8fe58ceSMaruthi Bayyavarapu #define mmACP_MEM_SHUT_DOWN_REQ_LO		0x51f8
71a8fe58ceSMaruthi Bayyavarapu #define mmACP_MEM_SHUT_DOWN_REQ_HI		0x51f9
72a8fe58ceSMaruthi Bayyavarapu #define mmACP_MEM_SHUT_DOWN_STS_LO		0x51fa
73a8fe58ceSMaruthi Bayyavarapu #define mmACP_MEM_SHUT_DOWN_STS_HI		0x51fb
74a8fe58ceSMaruthi Bayyavarapu 
7537c5f2c9SAkshu Agrawal #define mmACP_CONTROL				0x5131
7637c5f2c9SAkshu Agrawal #define mmACP_STATUS				0x5133
7737c5f2c9SAkshu Agrawal #define mmACP_SOFT_RESET			0x5134
7837c5f2c9SAkshu Agrawal #define ACP_CONTROL__ClkEn_MASK			0x1
7937c5f2c9SAkshu Agrawal #define ACP_SOFT_RESET__SoftResetAud_MASK	0x100
8037c5f2c9SAkshu Agrawal #define ACP_SOFT_RESET__SoftResetAudDone_MASK	0x1000000
8137c5f2c9SAkshu Agrawal #define ACP_CLOCK_EN_TIME_OUT_VALUE		0x000000FF
8237c5f2c9SAkshu Agrawal #define ACP_SOFT_RESET_DONE_TIME_OUT_VALUE	0x000000FF
8337c5f2c9SAkshu Agrawal 
84a8fe58ceSMaruthi Bayyavarapu #define ACP_TIMEOUT_LOOP			0x000000FF
852d95ceb4SVijendar Mukunda #define ACP_DEVS				4
86a8fe58ceSMaruthi Bayyavarapu #define ACP_SRC_ID				162
87a8fe58ceSMaruthi Bayyavarapu 
88a8fe58ceSMaruthi Bayyavarapu enum {
89a8fe58ceSMaruthi Bayyavarapu 	ACP_TILE_P1 = 0,
90a8fe58ceSMaruthi Bayyavarapu 	ACP_TILE_P2,
91a8fe58ceSMaruthi Bayyavarapu 	ACP_TILE_DSP0,
92a8fe58ceSMaruthi Bayyavarapu 	ACP_TILE_DSP1,
93a8fe58ceSMaruthi Bayyavarapu 	ACP_TILE_DSP2,
94a8fe58ceSMaruthi Bayyavarapu };
95a8fe58ceSMaruthi Bayyavarapu 
96a8fe58ceSMaruthi Bayyavarapu static int acp_sw_init(void *handle)
97a8fe58ceSMaruthi Bayyavarapu {
98a8fe58ceSMaruthi Bayyavarapu 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
99a8fe58ceSMaruthi Bayyavarapu 
100a8fe58ceSMaruthi Bayyavarapu 	adev->acp.parent = adev->dev;
101a8fe58ceSMaruthi Bayyavarapu 
102a8fe58ceSMaruthi Bayyavarapu 	adev->acp.cgs_device =
103a8fe58ceSMaruthi Bayyavarapu 		amdgpu_cgs_create_device(adev);
104a8fe58ceSMaruthi Bayyavarapu 	if (!adev->acp.cgs_device)
105a8fe58ceSMaruthi Bayyavarapu 		return -EINVAL;
106a8fe58ceSMaruthi Bayyavarapu 
107a8fe58ceSMaruthi Bayyavarapu 	return 0;
108a8fe58ceSMaruthi Bayyavarapu }
109a8fe58ceSMaruthi Bayyavarapu 
110a8fe58ceSMaruthi Bayyavarapu static int acp_sw_fini(void *handle)
111a8fe58ceSMaruthi Bayyavarapu {
112a8fe58ceSMaruthi Bayyavarapu 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
113a8fe58ceSMaruthi Bayyavarapu 
114a8fe58ceSMaruthi Bayyavarapu 	if (adev->acp.cgs_device)
115a8fe58ceSMaruthi Bayyavarapu 		amdgpu_cgs_destroy_device(adev->acp.cgs_device);
116a8fe58ceSMaruthi Bayyavarapu 
117a8fe58ceSMaruthi Bayyavarapu 	return 0;
118a8fe58ceSMaruthi Bayyavarapu }
119a8fe58ceSMaruthi Bayyavarapu 
12025030321SMaruthi Srinivas Bayyavarapu struct acp_pm_domain {
1213a54d2c8SRex Zhu 	void *adev;
12225030321SMaruthi Srinivas Bayyavarapu 	struct generic_pm_domain gpd;
12325030321SMaruthi Srinivas Bayyavarapu };
12425030321SMaruthi Srinivas Bayyavarapu 
12525030321SMaruthi Srinivas Bayyavarapu static int acp_poweroff(struct generic_pm_domain *genpd)
12625030321SMaruthi Srinivas Bayyavarapu {
12725030321SMaruthi Srinivas Bayyavarapu 	struct acp_pm_domain *apd;
1283a54d2c8SRex Zhu 	struct amdgpu_device *adev;
12925030321SMaruthi Srinivas Bayyavarapu 
13025030321SMaruthi Srinivas Bayyavarapu 	apd = container_of(genpd, struct acp_pm_domain, gpd);
13125030321SMaruthi Srinivas Bayyavarapu 	if (apd != NULL) {
1323a54d2c8SRex Zhu 		adev = apd->adev;
1333a54d2c8SRex Zhu 	/* call smu to POWER GATE ACP block
1343a54d2c8SRex Zhu 	 * smu will
1353a54d2c8SRex Zhu 	 * 1. turn off the acp clock
1363a54d2c8SRex Zhu 	 * 2. power off the acp tiles
1373a54d2c8SRex Zhu 	 * 3. check and enter ulv state
13825030321SMaruthi Srinivas Bayyavarapu 	 */
1393a54d2c8SRex Zhu 		amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, true);
14025030321SMaruthi Srinivas Bayyavarapu 	}
14125030321SMaruthi Srinivas Bayyavarapu 	return 0;
14225030321SMaruthi Srinivas Bayyavarapu }
14325030321SMaruthi Srinivas Bayyavarapu 
14425030321SMaruthi Srinivas Bayyavarapu static int acp_poweron(struct generic_pm_domain *genpd)
14525030321SMaruthi Srinivas Bayyavarapu {
14625030321SMaruthi Srinivas Bayyavarapu 	struct acp_pm_domain *apd;
1473a54d2c8SRex Zhu 	struct amdgpu_device *adev;
14825030321SMaruthi Srinivas Bayyavarapu 
14925030321SMaruthi Srinivas Bayyavarapu 	apd = container_of(genpd, struct acp_pm_domain, gpd);
15025030321SMaruthi Srinivas Bayyavarapu 	if (apd != NULL) {
1513a54d2c8SRex Zhu 		adev = apd->adev;
1523a54d2c8SRex Zhu 	/* call smu to UNGATE ACP block
1533a54d2c8SRex Zhu 	 * smu will
1543a54d2c8SRex Zhu 	 * 1. exit ulv
1553a54d2c8SRex Zhu 	 * 2. turn on acp clock
1563a54d2c8SRex Zhu 	 * 3. power on acp tiles
1573a54d2c8SRex Zhu 	 */
1583a54d2c8SRex Zhu 		amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, false);
15925030321SMaruthi Srinivas Bayyavarapu 	}
16025030321SMaruthi Srinivas Bayyavarapu 	return 0;
16125030321SMaruthi Srinivas Bayyavarapu }
16225030321SMaruthi Srinivas Bayyavarapu 
163*aff89028SKai-Heng Feng static int acp_genpd_add_device(struct device *dev, void *data)
16425030321SMaruthi Srinivas Bayyavarapu {
165*aff89028SKai-Heng Feng 	struct generic_pm_domain *gpd = data;
166*aff89028SKai-Heng Feng 	int ret;
16725030321SMaruthi Srinivas Bayyavarapu 
168*aff89028SKai-Heng Feng 	ret = pm_genpd_add_device(gpd, dev);
169*aff89028SKai-Heng Feng 	if (ret)
170*aff89028SKai-Heng Feng 		dev_err(dev, "Failed to add dev to genpd %d\n", ret);
17125030321SMaruthi Srinivas Bayyavarapu 
172*aff89028SKai-Heng Feng 	return ret;
173*aff89028SKai-Heng Feng }
174*aff89028SKai-Heng Feng 
175*aff89028SKai-Heng Feng static int acp_genpd_remove_device(struct device *dev, void *data)
176*aff89028SKai-Heng Feng {
177*aff89028SKai-Heng Feng 	int ret;
178*aff89028SKai-Heng Feng 
179*aff89028SKai-Heng Feng 	ret = pm_genpd_remove_device(dev);
180*aff89028SKai-Heng Feng 	if (ret)
181*aff89028SKai-Heng Feng 		dev_err(dev, "Failed to remove dev from genpd %d\n", ret);
182*aff89028SKai-Heng Feng 
183*aff89028SKai-Heng Feng 	/* Continue to remove */
184*aff89028SKai-Heng Feng 	return 0;
18525030321SMaruthi Srinivas Bayyavarapu }
18625030321SMaruthi Srinivas Bayyavarapu 
187a8fe58ceSMaruthi Bayyavarapu /**
188a8fe58ceSMaruthi Bayyavarapu  * acp_hw_init - start and test ACP block
189a8fe58ceSMaruthi Bayyavarapu  *
190adf0125aSLee Jones  * @handle: handle used to pass amdgpu_device pointer
191a8fe58ceSMaruthi Bayyavarapu  *
192a8fe58ceSMaruthi Bayyavarapu  */
193a8fe58ceSMaruthi Bayyavarapu static int acp_hw_init(void *handle)
194a8fe58ceSMaruthi Bayyavarapu {
195*aff89028SKai-Heng Feng 	int r;
196a8fe58ceSMaruthi Bayyavarapu 	uint64_t acp_base;
19737c5f2c9SAkshu Agrawal 	u32 val = 0;
19837c5f2c9SAkshu Agrawal 	u32 count = 0;
19957be09c6SNavid Emamdoost 	struct i2s_platform_data *i2s_pdata = NULL;
200a8fe58ceSMaruthi Bayyavarapu 
201a8fe58ceSMaruthi Bayyavarapu 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
202a8fe58ceSMaruthi Bayyavarapu 
203a1255107SAlex Deucher 	const struct amdgpu_ip_block *ip_block =
2042990a1fcSAlex Deucher 		amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_ACP);
205a8fe58ceSMaruthi Bayyavarapu 
206a1255107SAlex Deucher 	if (!ip_block)
207a8fe58ceSMaruthi Bayyavarapu 		return -EINVAL;
208a8fe58ceSMaruthi Bayyavarapu 
209a8fe58ceSMaruthi Bayyavarapu 	r = amd_acp_hw_init(adev->acp.cgs_device,
210a1255107SAlex Deucher 			    ip_block->version->major, ip_block->version->minor);
211a8fe58ceSMaruthi Bayyavarapu 	/* -ENODEV means board uses AZ rather than ACP */
212be2d6aa5SRex Zhu 	if (r == -ENODEV) {
213be2d6aa5SRex Zhu 		amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, true);
214a8fe58ceSMaruthi Bayyavarapu 		return 0;
215be2d6aa5SRex Zhu 	} else if (r) {
216a8fe58ceSMaruthi Bayyavarapu 		return r;
217be2d6aa5SRex Zhu 	}
218a8fe58ceSMaruthi Bayyavarapu 
219d32d6617SRex Zhu 	if (adev->rmmio_size == 0 || adev->rmmio_size < 0x5289)
220d32d6617SRex Zhu 		return -EINVAL;
221d32d6617SRex Zhu 
222d32d6617SRex Zhu 	acp_base = adev->rmmio_base;
223d32d6617SRex Zhu 
2241062ddb6SVijendar Mukunda 
22525030321SMaruthi Srinivas Bayyavarapu 	adev->acp.acp_genpd = kzalloc(sizeof(struct acp_pm_domain), GFP_KERNEL);
22625030321SMaruthi Srinivas Bayyavarapu 	if (adev->acp.acp_genpd == NULL)
22725030321SMaruthi Srinivas Bayyavarapu 		return -ENOMEM;
22825030321SMaruthi Srinivas Bayyavarapu 
22925030321SMaruthi Srinivas Bayyavarapu 	adev->acp.acp_genpd->gpd.name = "ACP_AUDIO";
23025030321SMaruthi Srinivas Bayyavarapu 	adev->acp.acp_genpd->gpd.power_off = acp_poweroff;
23125030321SMaruthi Srinivas Bayyavarapu 	adev->acp.acp_genpd->gpd.power_on = acp_poweron;
23225030321SMaruthi Srinivas Bayyavarapu 
23325030321SMaruthi Srinivas Bayyavarapu 
2343a54d2c8SRex Zhu 	adev->acp.acp_genpd->adev = adev;
23525030321SMaruthi Srinivas Bayyavarapu 
23625030321SMaruthi Srinivas Bayyavarapu 	pm_genpd_init(&adev->acp.acp_genpd->gpd, NULL, false);
23725030321SMaruthi Srinivas Bayyavarapu 
2386396bb22SKees Cook 	adev->acp.acp_cell = kcalloc(ACP_DEVS, sizeof(struct mfd_cell),
239a8fe58ceSMaruthi Bayyavarapu 							GFP_KERNEL);
240a8fe58ceSMaruthi Bayyavarapu 
24157be09c6SNavid Emamdoost 	if (adev->acp.acp_cell == NULL) {
24257be09c6SNavid Emamdoost 		r = -ENOMEM;
24357be09c6SNavid Emamdoost 		goto failure;
24457be09c6SNavid Emamdoost 	}
245a8fe58ceSMaruthi Bayyavarapu 
2462d95ceb4SVijendar Mukunda 	adev->acp.acp_res = kcalloc(5, sizeof(struct resource), GFP_KERNEL);
247a8fe58ceSMaruthi Bayyavarapu 	if (adev->acp.acp_res == NULL) {
24857be09c6SNavid Emamdoost 		r = -ENOMEM;
24957be09c6SNavid Emamdoost 		goto failure;
250a8fe58ceSMaruthi Bayyavarapu 	}
251a8fe58ceSMaruthi Bayyavarapu 
2522d95ceb4SVijendar Mukunda 	i2s_pdata = kcalloc(3, sizeof(struct i2s_platform_data), GFP_KERNEL);
253a8fe58ceSMaruthi Bayyavarapu 	if (i2s_pdata == NULL) {
25457be09c6SNavid Emamdoost 		r = -ENOMEM;
25557be09c6SNavid Emamdoost 		goto failure;
256a8fe58ceSMaruthi Bayyavarapu 	}
257a8fe58ceSMaruthi Bayyavarapu 
25881454cadSVijendar Mukunda 	switch (adev->asic_type) {
25981454cadSVijendar Mukunda 	case CHIP_STONEY:
26081454cadSVijendar Mukunda 		i2s_pdata[0].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
26181454cadSVijendar Mukunda 			DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
26281454cadSVijendar Mukunda 		break;
26381454cadSVijendar Mukunda 	default:
264a8fe58ceSMaruthi Bayyavarapu 		i2s_pdata[0].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET;
26581454cadSVijendar Mukunda 	}
266a8fe58ceSMaruthi Bayyavarapu 	i2s_pdata[0].cap = DWC_I2S_PLAY;
267a8fe58ceSMaruthi Bayyavarapu 	i2s_pdata[0].snd_rates = SNDRV_PCM_RATE_8000_96000;
268a8fe58ceSMaruthi Bayyavarapu 	i2s_pdata[0].i2s_reg_comp1 = ACP_I2S_COMP1_PLAY_REG_OFFSET;
269a8fe58ceSMaruthi Bayyavarapu 	i2s_pdata[0].i2s_reg_comp2 = ACP_I2S_COMP2_PLAY_REG_OFFSET;
27081454cadSVijendar Mukunda 	switch (adev->asic_type) {
27181454cadSVijendar Mukunda 	case CHIP_STONEY:
27281454cadSVijendar Mukunda 		i2s_pdata[1].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
27381454cadSVijendar Mukunda 			DW_I2S_QUIRK_COMP_PARAM1 |
27481454cadSVijendar Mukunda 			DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
27581454cadSVijendar Mukunda 		break;
27681454cadSVijendar Mukunda 	default:
277a8fe58ceSMaruthi Bayyavarapu 		i2s_pdata[1].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
278a8fe58ceSMaruthi Bayyavarapu 			DW_I2S_QUIRK_COMP_PARAM1;
27981454cadSVijendar Mukunda 	}
28081454cadSVijendar Mukunda 
281a8fe58ceSMaruthi Bayyavarapu 	i2s_pdata[1].cap = DWC_I2S_RECORD;
282a8fe58ceSMaruthi Bayyavarapu 	i2s_pdata[1].snd_rates = SNDRV_PCM_RATE_8000_96000;
283a8fe58ceSMaruthi Bayyavarapu 	i2s_pdata[1].i2s_reg_comp1 = ACP_I2S_COMP1_CAP_REG_OFFSET;
284a8fe58ceSMaruthi Bayyavarapu 	i2s_pdata[1].i2s_reg_comp2 = ACP_I2S_COMP2_CAP_REG_OFFSET;
285a8fe58ceSMaruthi Bayyavarapu 
2862d95ceb4SVijendar Mukunda 	i2s_pdata[2].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET;
2872d95ceb4SVijendar Mukunda 	switch (adev->asic_type) {
2882d95ceb4SVijendar Mukunda 	case CHIP_STONEY:
2892d95ceb4SVijendar Mukunda 		i2s_pdata[2].quirks |= DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
2902d95ceb4SVijendar Mukunda 		break;
2912d95ceb4SVijendar Mukunda 	default:
2922d95ceb4SVijendar Mukunda 		break;
2932d95ceb4SVijendar Mukunda 	}
2942d95ceb4SVijendar Mukunda 
2952d95ceb4SVijendar Mukunda 	i2s_pdata[2].cap = DWC_I2S_PLAY | DWC_I2S_RECORD;
2962d95ceb4SVijendar Mukunda 	i2s_pdata[2].snd_rates = SNDRV_PCM_RATE_8000_96000;
2972d95ceb4SVijendar Mukunda 	i2s_pdata[2].i2s_reg_comp1 = ACP_BT_COMP1_REG_OFFSET;
2982d95ceb4SVijendar Mukunda 	i2s_pdata[2].i2s_reg_comp2 = ACP_BT_COMP2_REG_OFFSET;
2992d95ceb4SVijendar Mukunda 
300a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_res[0].name = "acp2x_dma";
301a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_res[0].flags = IORESOURCE_MEM;
302a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_res[0].start = acp_base;
303a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_res[0].end = acp_base + ACP_DMA_REGS_END;
304a8fe58ceSMaruthi Bayyavarapu 
305a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_res[1].name = "acp2x_dw_i2s_play";
306a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_res[1].flags = IORESOURCE_MEM;
307a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_res[1].start = acp_base + ACP_I2S_PLAY_REGS_START;
308a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_res[1].end = acp_base + ACP_I2S_PLAY_REGS_END;
309a8fe58ceSMaruthi Bayyavarapu 
310a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_res[2].name = "acp2x_dw_i2s_cap";
311a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_res[2].flags = IORESOURCE_MEM;
312a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_res[2].start = acp_base + ACP_I2S_CAP_REGS_START;
313a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_res[2].end = acp_base + ACP_I2S_CAP_REGS_END;
314a8fe58ceSMaruthi Bayyavarapu 
3152d95ceb4SVijendar Mukunda 	adev->acp.acp_res[3].name = "acp2x_dw_bt_i2s_play_cap";
3162d95ceb4SVijendar Mukunda 	adev->acp.acp_res[3].flags = IORESOURCE_MEM;
3172d95ceb4SVijendar Mukunda 	adev->acp.acp_res[3].start = acp_base + ACP_BT_PLAY_REGS_START;
3182d95ceb4SVijendar Mukunda 	adev->acp.acp_res[3].end = acp_base + ACP_BT_PLAY_REGS_END;
3192d95ceb4SVijendar Mukunda 
3202d95ceb4SVijendar Mukunda 	adev->acp.acp_res[4].name = "acp2x_dma_irq";
3212d95ceb4SVijendar Mukunda 	adev->acp.acp_res[4].flags = IORESOURCE_IRQ;
3222d95ceb4SVijendar Mukunda 	adev->acp.acp_res[4].start = amdgpu_irq_create_mapping(adev, 162);
3232d95ceb4SVijendar Mukunda 	adev->acp.acp_res[4].end = adev->acp.acp_res[4].start;
324a8fe58ceSMaruthi Bayyavarapu 
325a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_cell[0].name = "acp_audio_dma";
3262d95ceb4SVijendar Mukunda 	adev->acp.acp_cell[0].num_resources = 5;
327a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_cell[0].resources = &adev->acp.acp_res[0];
3281fd16f36SVijendar Mukunda 	adev->acp.acp_cell[0].platform_data = &adev->asic_type;
3291fd16f36SVijendar Mukunda 	adev->acp.acp_cell[0].pdata_size = sizeof(adev->asic_type);
330a8fe58ceSMaruthi Bayyavarapu 
331a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_cell[1].name = "designware-i2s";
332a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_cell[1].num_resources = 1;
333a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_cell[1].resources = &adev->acp.acp_res[1];
334a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_cell[1].platform_data = &i2s_pdata[0];
335a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_cell[1].pdata_size = sizeof(struct i2s_platform_data);
336a8fe58ceSMaruthi Bayyavarapu 
337a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_cell[2].name = "designware-i2s";
338a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_cell[2].num_resources = 1;
339a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_cell[2].resources = &adev->acp.acp_res[2];
340a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_cell[2].platform_data = &i2s_pdata[1];
341a8fe58ceSMaruthi Bayyavarapu 	adev->acp.acp_cell[2].pdata_size = sizeof(struct i2s_platform_data);
342a8fe58ceSMaruthi Bayyavarapu 
3432d95ceb4SVijendar Mukunda 	adev->acp.acp_cell[3].name = "designware-i2s";
3442d95ceb4SVijendar Mukunda 	adev->acp.acp_cell[3].num_resources = 1;
3452d95ceb4SVijendar Mukunda 	adev->acp.acp_cell[3].resources = &adev->acp.acp_res[3];
3462d95ceb4SVijendar Mukunda 	adev->acp.acp_cell[3].platform_data = &i2s_pdata[2];
3472d95ceb4SVijendar Mukunda 	adev->acp.acp_cell[3].pdata_size = sizeof(struct i2s_platform_data);
3482d95ceb4SVijendar Mukunda 
349a8fe58ceSMaruthi Bayyavarapu 	r = mfd_add_hotplug_devices(adev->acp.parent, adev->acp.acp_cell,
350a8fe58ceSMaruthi Bayyavarapu 								ACP_DEVS);
351a8fe58ceSMaruthi Bayyavarapu 	if (r)
35257be09c6SNavid Emamdoost 		goto failure;
353a8fe58ceSMaruthi Bayyavarapu 
354*aff89028SKai-Heng Feng 	r = device_for_each_child(adev->acp.parent, &adev->acp.acp_genpd->gpd,
355*aff89028SKai-Heng Feng 				  acp_genpd_add_device);
356*aff89028SKai-Heng Feng 	if (r)
35757be09c6SNavid Emamdoost 		goto failure;
35825030321SMaruthi Srinivas Bayyavarapu 
35937c5f2c9SAkshu Agrawal 	/* Assert Soft reset of ACP */
36037c5f2c9SAkshu Agrawal 	val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
36137c5f2c9SAkshu Agrawal 
36237c5f2c9SAkshu Agrawal 	val |= ACP_SOFT_RESET__SoftResetAud_MASK;
36337c5f2c9SAkshu Agrawal 	cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
36437c5f2c9SAkshu Agrawal 
36537c5f2c9SAkshu Agrawal 	count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
36637c5f2c9SAkshu Agrawal 	while (true) {
36737c5f2c9SAkshu Agrawal 		val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
36837c5f2c9SAkshu Agrawal 		if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
36937c5f2c9SAkshu Agrawal 		    (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
37037c5f2c9SAkshu Agrawal 			break;
37137c5f2c9SAkshu Agrawal 		if (--count == 0) {
37237c5f2c9SAkshu Agrawal 			dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
37357be09c6SNavid Emamdoost 			r = -ETIMEDOUT;
37457be09c6SNavid Emamdoost 			goto failure;
37537c5f2c9SAkshu Agrawal 		}
37637c5f2c9SAkshu Agrawal 		udelay(100);
37737c5f2c9SAkshu Agrawal 	}
37837c5f2c9SAkshu Agrawal 	/* Enable clock to ACP and wait until the clock is enabled */
37937c5f2c9SAkshu Agrawal 	val = cgs_read_register(adev->acp.cgs_device, mmACP_CONTROL);
38037c5f2c9SAkshu Agrawal 	val = val | ACP_CONTROL__ClkEn_MASK;
38137c5f2c9SAkshu Agrawal 	cgs_write_register(adev->acp.cgs_device, mmACP_CONTROL, val);
38237c5f2c9SAkshu Agrawal 
38337c5f2c9SAkshu Agrawal 	count = ACP_CLOCK_EN_TIME_OUT_VALUE;
38437c5f2c9SAkshu Agrawal 
38537c5f2c9SAkshu Agrawal 	while (true) {
38637c5f2c9SAkshu Agrawal 		val = cgs_read_register(adev->acp.cgs_device, mmACP_STATUS);
38737c5f2c9SAkshu Agrawal 		if (val & (u32) 0x1)
38837c5f2c9SAkshu Agrawal 			break;
38937c5f2c9SAkshu Agrawal 		if (--count == 0) {
39037c5f2c9SAkshu Agrawal 			dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
39157be09c6SNavid Emamdoost 			r = -ETIMEDOUT;
39257be09c6SNavid Emamdoost 			goto failure;
39337c5f2c9SAkshu Agrawal 		}
39437c5f2c9SAkshu Agrawal 		udelay(100);
39537c5f2c9SAkshu Agrawal 	}
39637c5f2c9SAkshu Agrawal 	/* Deassert the SOFT RESET flags */
39737c5f2c9SAkshu Agrawal 	val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
39837c5f2c9SAkshu Agrawal 	val &= ~ACP_SOFT_RESET__SoftResetAud_MASK;
39937c5f2c9SAkshu Agrawal 	cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
400a8fe58ceSMaruthi Bayyavarapu 	return 0;
40157be09c6SNavid Emamdoost 
40257be09c6SNavid Emamdoost failure:
40357be09c6SNavid Emamdoost 	kfree(i2s_pdata);
40457be09c6SNavid Emamdoost 	kfree(adev->acp.acp_res);
40557be09c6SNavid Emamdoost 	kfree(adev->acp.acp_cell);
40657be09c6SNavid Emamdoost 	kfree(adev->acp.acp_genpd);
40757be09c6SNavid Emamdoost 	return r;
408a8fe58ceSMaruthi Bayyavarapu }
409a8fe58ceSMaruthi Bayyavarapu 
410a8fe58ceSMaruthi Bayyavarapu /**
411a8fe58ceSMaruthi Bayyavarapu  * acp_hw_fini - stop the hardware block
412a8fe58ceSMaruthi Bayyavarapu  *
413adf0125aSLee Jones  * @handle: handle used to pass amdgpu_device pointer
414a8fe58ceSMaruthi Bayyavarapu  *
415a8fe58ceSMaruthi Bayyavarapu  */
416a8fe58ceSMaruthi Bayyavarapu static int acp_hw_fini(void *handle)
417a8fe58ceSMaruthi Bayyavarapu {
41837c5f2c9SAkshu Agrawal 	u32 val = 0;
41937c5f2c9SAkshu Agrawal 	u32 count = 0;
420a8fe58ceSMaruthi Bayyavarapu 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
421a8fe58ceSMaruthi Bayyavarapu 
422757124d9SAlex Deucher 	/* return early if no ACP */
4231062ddb6SVijendar Mukunda 	if (!adev->acp.acp_genpd) {
424be2d6aa5SRex Zhu 		amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, false);
425757124d9SAlex Deucher 		return 0;
426be2d6aa5SRex Zhu 	}
427757124d9SAlex Deucher 
42837c5f2c9SAkshu Agrawal 	/* Assert Soft reset of ACP */
42937c5f2c9SAkshu Agrawal 	val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
43037c5f2c9SAkshu Agrawal 
43137c5f2c9SAkshu Agrawal 	val |= ACP_SOFT_RESET__SoftResetAud_MASK;
43237c5f2c9SAkshu Agrawal 	cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
43337c5f2c9SAkshu Agrawal 
43437c5f2c9SAkshu Agrawal 	count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
43537c5f2c9SAkshu Agrawal 	while (true) {
43637c5f2c9SAkshu Agrawal 		val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
43737c5f2c9SAkshu Agrawal 		if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
43837c5f2c9SAkshu Agrawal 		    (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
43937c5f2c9SAkshu Agrawal 			break;
44037c5f2c9SAkshu Agrawal 		if (--count == 0) {
44137c5f2c9SAkshu Agrawal 			dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
44237c5f2c9SAkshu Agrawal 			return -ETIMEDOUT;
44337c5f2c9SAkshu Agrawal 		}
44437c5f2c9SAkshu Agrawal 		udelay(100);
44537c5f2c9SAkshu Agrawal 	}
44637c5f2c9SAkshu Agrawal 	/* Disable ACP clock */
44737c5f2c9SAkshu Agrawal 	val = cgs_read_register(adev->acp.cgs_device, mmACP_CONTROL);
44837c5f2c9SAkshu Agrawal 	val &= ~ACP_CONTROL__ClkEn_MASK;
44937c5f2c9SAkshu Agrawal 	cgs_write_register(adev->acp.cgs_device, mmACP_CONTROL, val);
45037c5f2c9SAkshu Agrawal 
45137c5f2c9SAkshu Agrawal 	count = ACP_CLOCK_EN_TIME_OUT_VALUE;
45237c5f2c9SAkshu Agrawal 
45337c5f2c9SAkshu Agrawal 	while (true) {
45437c5f2c9SAkshu Agrawal 		val = cgs_read_register(adev->acp.cgs_device, mmACP_STATUS);
45537c5f2c9SAkshu Agrawal 		if (val & (u32) 0x1)
45637c5f2c9SAkshu Agrawal 			break;
45737c5f2c9SAkshu Agrawal 		if (--count == 0) {
45837c5f2c9SAkshu Agrawal 			dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
45937c5f2c9SAkshu Agrawal 			return -ETIMEDOUT;
46037c5f2c9SAkshu Agrawal 		}
46137c5f2c9SAkshu Agrawal 		udelay(100);
46237c5f2c9SAkshu Agrawal 	}
46337c5f2c9SAkshu Agrawal 
464*aff89028SKai-Heng Feng 	device_for_each_child(adev->acp.parent, NULL,
465*aff89028SKai-Heng Feng 			      acp_genpd_remove_device);
46625030321SMaruthi Srinivas Bayyavarapu 
467a8fe58ceSMaruthi Bayyavarapu 	mfd_remove_devices(adev->acp.parent);
468a8fe58ceSMaruthi Bayyavarapu 	kfree(adev->acp.acp_res);
4691062ddb6SVijendar Mukunda 	kfree(adev->acp.acp_genpd);
470a8fe58ceSMaruthi Bayyavarapu 	kfree(adev->acp.acp_cell);
471a8fe58ceSMaruthi Bayyavarapu 
472a8fe58ceSMaruthi Bayyavarapu 	return 0;
473a8fe58ceSMaruthi Bayyavarapu }
474a8fe58ceSMaruthi Bayyavarapu 
475a8fe58ceSMaruthi Bayyavarapu static int acp_suspend(void *handle)
476a8fe58ceSMaruthi Bayyavarapu {
477be2d6aa5SRex Zhu 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
478be2d6aa5SRex Zhu 
479be2d6aa5SRex Zhu 	/* power up on suspend */
480be2d6aa5SRex Zhu 	if (!adev->acp.acp_cell)
481be2d6aa5SRex Zhu 		amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, false);
482a8fe58ceSMaruthi Bayyavarapu 	return 0;
483a8fe58ceSMaruthi Bayyavarapu }
484a8fe58ceSMaruthi Bayyavarapu 
485a8fe58ceSMaruthi Bayyavarapu static int acp_resume(void *handle)
486a8fe58ceSMaruthi Bayyavarapu {
487be2d6aa5SRex Zhu 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
488be2d6aa5SRex Zhu 
489be2d6aa5SRex Zhu 	/* power down again on resume */
490be2d6aa5SRex Zhu 	if (!adev->acp.acp_cell)
491be2d6aa5SRex Zhu 		amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, true);
492a8fe58ceSMaruthi Bayyavarapu 	return 0;
493a8fe58ceSMaruthi Bayyavarapu }
494a8fe58ceSMaruthi Bayyavarapu 
495a8fe58ceSMaruthi Bayyavarapu static int acp_early_init(void *handle)
496a8fe58ceSMaruthi Bayyavarapu {
497a8fe58ceSMaruthi Bayyavarapu 	return 0;
498a8fe58ceSMaruthi Bayyavarapu }
499a8fe58ceSMaruthi Bayyavarapu 
500a8fe58ceSMaruthi Bayyavarapu static bool acp_is_idle(void *handle)
501a8fe58ceSMaruthi Bayyavarapu {
502a8fe58ceSMaruthi Bayyavarapu 	return true;
503a8fe58ceSMaruthi Bayyavarapu }
504a8fe58ceSMaruthi Bayyavarapu 
505a8fe58ceSMaruthi Bayyavarapu static int acp_wait_for_idle(void *handle)
506a8fe58ceSMaruthi Bayyavarapu {
507a8fe58ceSMaruthi Bayyavarapu 	return 0;
508a8fe58ceSMaruthi Bayyavarapu }
509a8fe58ceSMaruthi Bayyavarapu 
510a8fe58ceSMaruthi Bayyavarapu static int acp_soft_reset(void *handle)
511a8fe58ceSMaruthi Bayyavarapu {
512a8fe58ceSMaruthi Bayyavarapu 	return 0;
513a8fe58ceSMaruthi Bayyavarapu }
514a8fe58ceSMaruthi Bayyavarapu 
515a8fe58ceSMaruthi Bayyavarapu static int acp_set_clockgating_state(void *handle,
516a8fe58ceSMaruthi Bayyavarapu 				     enum amd_clockgating_state state)
517a8fe58ceSMaruthi Bayyavarapu {
518a8fe58ceSMaruthi Bayyavarapu 	return 0;
519a8fe58ceSMaruthi Bayyavarapu }
520a8fe58ceSMaruthi Bayyavarapu 
521a8fe58ceSMaruthi Bayyavarapu static int acp_set_powergating_state(void *handle,
522a8fe58ceSMaruthi Bayyavarapu 				     enum amd_powergating_state state)
523a8fe58ceSMaruthi Bayyavarapu {
524c36628d8SRex Zhu 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
525a9d4fe2fSNirmoy Das 	bool enable = (state == AMD_PG_STATE_GATE);
526c36628d8SRex Zhu 
527c36628d8SRex Zhu 	amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, enable);
528c36628d8SRex Zhu 
529a8fe58ceSMaruthi Bayyavarapu 	return 0;
530a8fe58ceSMaruthi Bayyavarapu }
531a8fe58ceSMaruthi Bayyavarapu 
532a1255107SAlex Deucher static const struct amd_ip_funcs acp_ip_funcs = {
53388a907d6STom St Denis 	.name = "acp_ip",
534a8fe58ceSMaruthi Bayyavarapu 	.early_init = acp_early_init,
535a8fe58ceSMaruthi Bayyavarapu 	.late_init = NULL,
536a8fe58ceSMaruthi Bayyavarapu 	.sw_init = acp_sw_init,
537a8fe58ceSMaruthi Bayyavarapu 	.sw_fini = acp_sw_fini,
538a8fe58ceSMaruthi Bayyavarapu 	.hw_init = acp_hw_init,
539a8fe58ceSMaruthi Bayyavarapu 	.hw_fini = acp_hw_fini,
540a8fe58ceSMaruthi Bayyavarapu 	.suspend = acp_suspend,
541a8fe58ceSMaruthi Bayyavarapu 	.resume = acp_resume,
542a8fe58ceSMaruthi Bayyavarapu 	.is_idle = acp_is_idle,
543a8fe58ceSMaruthi Bayyavarapu 	.wait_for_idle = acp_wait_for_idle,
544a8fe58ceSMaruthi Bayyavarapu 	.soft_reset = acp_soft_reset,
545a8fe58ceSMaruthi Bayyavarapu 	.set_clockgating_state = acp_set_clockgating_state,
546a8fe58ceSMaruthi Bayyavarapu 	.set_powergating_state = acp_set_powergating_state,
547a8fe58ceSMaruthi Bayyavarapu };
548a1255107SAlex Deucher 
549a1255107SAlex Deucher const struct amdgpu_ip_block_version acp_ip_block =
550a1255107SAlex Deucher {
551a1255107SAlex Deucher 	.type = AMD_IP_BLOCK_TYPE_ACP,
552a1255107SAlex Deucher 	.major = 2,
553a1255107SAlex Deucher 	.minor = 2,
554a1255107SAlex Deucher 	.rev = 0,
555a1255107SAlex Deucher 	.funcs = &acp_ip_funcs,
556a1255107SAlex Deucher };
557