xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/amdgpu.h (revision 90cbee20)
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #ifndef __AMDGPU_H__
29 #define __AMDGPU_H__
30 
31 #ifdef pr_fmt
32 #undef pr_fmt
33 #endif
34 
35 #define pr_fmt(fmt) "amdgpu: " fmt
36 
37 #ifdef dev_fmt
38 #undef dev_fmt
39 #endif
40 
41 #define dev_fmt(fmt) "amdgpu: " fmt
42 
43 #include "amdgpu_ctx.h"
44 
45 #include <linux/atomic.h>
46 #include <linux/wait.h>
47 #include <linux/list.h>
48 #include <linux/kref.h>
49 #include <linux/rbtree.h>
50 #include <linux/hashtable.h>
51 #include <linux/dma-fence.h>
52 #include <linux/pci.h>
53 
54 #include <drm/ttm/ttm_bo.h>
55 #include <drm/ttm/ttm_placement.h>
56 #include <drm/ttm/ttm_execbuf_util.h>
57 
58 #include <drm/amdgpu_drm.h>
59 #include <drm/drm_gem.h>
60 #include <drm/drm_ioctl.h>
61 
62 #include <kgd_kfd_interface.h>
63 #include "dm_pp_interface.h"
64 #include "kgd_pp_interface.h"
65 
66 #include "amd_shared.h"
67 #include "amdgpu_mode.h"
68 #include "amdgpu_ih.h"
69 #include "amdgpu_irq.h"
70 #include "amdgpu_ucode.h"
71 #include "amdgpu_ttm.h"
72 #include "amdgpu_psp.h"
73 #include "amdgpu_gds.h"
74 #include "amdgpu_sync.h"
75 #include "amdgpu_ring.h"
76 #include "amdgpu_vm.h"
77 #include "amdgpu_dpm.h"
78 #include "amdgpu_acp.h"
79 #include "amdgpu_uvd.h"
80 #include "amdgpu_vce.h"
81 #include "amdgpu_vcn.h"
82 #include "amdgpu_jpeg.h"
83 #include "amdgpu_gmc.h"
84 #include "amdgpu_gfx.h"
85 #include "amdgpu_sdma.h"
86 #include "amdgpu_lsdma.h"
87 #include "amdgpu_nbio.h"
88 #include "amdgpu_hdp.h"
89 #include "amdgpu_dm.h"
90 #include "amdgpu_virt.h"
91 #include "amdgpu_csa.h"
92 #include "amdgpu_mes_ctx.h"
93 #include "amdgpu_gart.h"
94 #include "amdgpu_debugfs.h"
95 #include "amdgpu_job.h"
96 #include "amdgpu_bo_list.h"
97 #include "amdgpu_gem.h"
98 #include "amdgpu_doorbell.h"
99 #include "amdgpu_amdkfd.h"
100 #include "amdgpu_discovery.h"
101 #include "amdgpu_mes.h"
102 #include "amdgpu_umc.h"
103 #include "amdgpu_mmhub.h"
104 #include "amdgpu_gfxhub.h"
105 #include "amdgpu_df.h"
106 #include "amdgpu_smuio.h"
107 #include "amdgpu_fdinfo.h"
108 #include "amdgpu_mca.h"
109 #include "amdgpu_ras.h"
110 
111 #define MAX_GPU_INSTANCE		16
112 
113 struct amdgpu_gpu_instance
114 {
115 	struct amdgpu_device		*adev;
116 	int				mgpu_fan_enabled;
117 };
118 
119 struct amdgpu_mgpu_info
120 {
121 	struct amdgpu_gpu_instance	gpu_ins[MAX_GPU_INSTANCE];
122 	struct mutex			mutex;
123 	uint32_t			num_gpu;
124 	uint32_t			num_dgpu;
125 	uint32_t			num_apu;
126 
127 	/* delayed reset_func for XGMI configuration if necessary */
128 	struct delayed_work		delayed_reset_work;
129 	bool				pending_reset;
130 };
131 
132 enum amdgpu_ss {
133 	AMDGPU_SS_DRV_LOAD,
134 	AMDGPU_SS_DEV_D0,
135 	AMDGPU_SS_DEV_D3,
136 	AMDGPU_SS_DRV_UNLOAD
137 };
138 
139 struct amdgpu_watchdog_timer
140 {
141 	bool timeout_fatal_disable;
142 	uint32_t period; /* maxCycles = (1 << period), the number of cycles before a timeout */
143 };
144 
145 #define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH	256
146 
147 /*
148  * Modules parameters.
149  */
150 extern int amdgpu_modeset;
151 extern unsigned int amdgpu_vram_limit;
152 extern int amdgpu_vis_vram_limit;
153 extern int amdgpu_gart_size;
154 extern int amdgpu_gtt_size;
155 extern int amdgpu_moverate;
156 extern int amdgpu_audio;
157 extern int amdgpu_disp_priority;
158 extern int amdgpu_hw_i2c;
159 extern int amdgpu_pcie_gen2;
160 extern int amdgpu_msi;
161 extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
162 extern int amdgpu_dpm;
163 extern int amdgpu_fw_load_type;
164 extern int amdgpu_aspm;
165 extern int amdgpu_runtime_pm;
166 extern uint amdgpu_ip_block_mask;
167 extern int amdgpu_bapm;
168 extern int amdgpu_deep_color;
169 extern int amdgpu_vm_size;
170 extern int amdgpu_vm_block_size;
171 extern int amdgpu_vm_fragment_size;
172 extern int amdgpu_vm_fault_stop;
173 extern int amdgpu_vm_debug;
174 extern int amdgpu_vm_update_mode;
175 extern int amdgpu_exp_hw_support;
176 extern int amdgpu_dc;
177 extern int amdgpu_sched_jobs;
178 extern int amdgpu_sched_hw_submission;
179 extern uint amdgpu_pcie_gen_cap;
180 extern uint amdgpu_pcie_lane_cap;
181 extern u64 amdgpu_cg_mask;
182 extern uint amdgpu_pg_mask;
183 extern uint amdgpu_sdma_phase_quantum;
184 extern char *amdgpu_disable_cu;
185 extern char *amdgpu_virtual_display;
186 extern uint amdgpu_pp_feature_mask;
187 extern uint amdgpu_force_long_training;
188 extern int amdgpu_lbpw;
189 extern int amdgpu_compute_multipipe;
190 extern int amdgpu_gpu_recovery;
191 extern int amdgpu_emu_mode;
192 extern uint amdgpu_smu_memory_pool_size;
193 extern int amdgpu_smu_pptable_id;
194 extern uint amdgpu_dc_feature_mask;
195 extern uint amdgpu_freesync_vid_mode;
196 extern uint amdgpu_dc_debug_mask;
197 extern uint amdgpu_dc_visual_confirm;
198 extern uint amdgpu_dm_abm_level;
199 extern int amdgpu_backlight;
200 extern struct amdgpu_mgpu_info mgpu_info;
201 extern int amdgpu_ras_enable;
202 extern uint amdgpu_ras_mask;
203 extern int amdgpu_bad_page_threshold;
204 extern bool amdgpu_ignore_bad_page_threshold;
205 extern struct amdgpu_watchdog_timer amdgpu_watchdog_timer;
206 extern int amdgpu_async_gfx_ring;
207 extern int amdgpu_mcbp;
208 extern int amdgpu_discovery;
209 extern int amdgpu_mes;
210 extern int amdgpu_mes_kiq;
211 extern int amdgpu_noretry;
212 extern int amdgpu_force_asic_type;
213 extern int amdgpu_smartshift_bias;
214 extern int amdgpu_use_xgmi_p2p;
215 #ifdef CONFIG_HSA_AMD
216 extern int sched_policy;
217 extern bool debug_evictions;
218 extern bool no_system_mem_limit;
219 extern int halt_if_hws_hang;
220 #else
221 static const int __maybe_unused sched_policy = KFD_SCHED_POLICY_HWS;
222 static const bool __maybe_unused debug_evictions; /* = false */
223 static const bool __maybe_unused no_system_mem_limit;
224 static const int __maybe_unused halt_if_hws_hang;
225 #endif
226 #ifdef CONFIG_HSA_AMD_P2P
227 extern bool pcie_p2p;
228 #endif
229 
230 extern int amdgpu_tmz;
231 extern int amdgpu_reset_method;
232 
233 #ifdef CONFIG_DRM_AMDGPU_SI
234 extern int amdgpu_si_support;
235 #endif
236 #ifdef CONFIG_DRM_AMDGPU_CIK
237 extern int amdgpu_cik_support;
238 #endif
239 extern int amdgpu_num_kcq;
240 
241 #define AMDGPU_VCNFW_LOG_SIZE (32 * 1024)
242 extern int amdgpu_vcnfw_log;
243 extern int amdgpu_sg_display;
244 
245 extern uint amdgpu_user_partt_mode;
246 
247 #define AMDGPU_VM_MAX_NUM_CTX			4096
248 #define AMDGPU_SG_THRESHOLD			(256*1024*1024)
249 #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
250 #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
251 #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
252 #define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
253 #define AMDGPUFB_CONN_LIMIT			4
254 #define AMDGPU_BIOS_NUM_SCRATCH			16
255 
256 #define AMDGPU_VBIOS_VGA_ALLOCATION		(9 * 1024 * 1024) /* reserve 8MB for vga emulator and 1 MB for FB */
257 
258 /* hard reset data */
259 #define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b
260 
261 /* reset flags */
262 #define AMDGPU_RESET_GFX			(1 << 0)
263 #define AMDGPU_RESET_COMPUTE			(1 << 1)
264 #define AMDGPU_RESET_DMA			(1 << 2)
265 #define AMDGPU_RESET_CP				(1 << 3)
266 #define AMDGPU_RESET_GRBM			(1 << 4)
267 #define AMDGPU_RESET_DMA1			(1 << 5)
268 #define AMDGPU_RESET_RLC			(1 << 6)
269 #define AMDGPU_RESET_SEM			(1 << 7)
270 #define AMDGPU_RESET_IH				(1 << 8)
271 #define AMDGPU_RESET_VMC			(1 << 9)
272 #define AMDGPU_RESET_MC				(1 << 10)
273 #define AMDGPU_RESET_DISPLAY			(1 << 11)
274 #define AMDGPU_RESET_UVD			(1 << 12)
275 #define AMDGPU_RESET_VCE			(1 << 13)
276 #define AMDGPU_RESET_VCE1			(1 << 14)
277 
278 /* max cursor sizes (in pixels) */
279 #define CIK_CURSOR_WIDTH 128
280 #define CIK_CURSOR_HEIGHT 128
281 
282 /* smart shift bias level limits */
283 #define AMDGPU_SMARTSHIFT_MAX_BIAS (100)
284 #define AMDGPU_SMARTSHIFT_MIN_BIAS (-100)
285 
286 struct amdgpu_xcp_mgr;
287 struct amdgpu_device;
288 struct amdgpu_irq_src;
289 struct amdgpu_fpriv;
290 struct amdgpu_bo_va_mapping;
291 struct kfd_vm_fault_info;
292 struct amdgpu_hive_info;
293 struct amdgpu_reset_context;
294 struct amdgpu_reset_control;
295 
296 enum amdgpu_cp_irq {
297 	AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
298 	AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
299 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
300 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
301 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
302 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
303 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
304 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
305 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
306 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
307 
308 	AMDGPU_CP_IRQ_LAST
309 };
310 
311 enum amdgpu_thermal_irq {
312 	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
313 	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
314 
315 	AMDGPU_THERMAL_IRQ_LAST
316 };
317 
318 enum amdgpu_kiq_irq {
319 	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
320 	AMDGPU_CP_KIQ_IRQ_LAST
321 };
322 #define SRIOV_USEC_TIMEOUT  1200000 /* wait 12 * 100ms for SRIOV */
323 #define MAX_KIQ_REG_WAIT       5000 /* in usecs, 5ms */
324 #define MAX_KIQ_REG_BAILOUT_INTERVAL   5 /* in msecs, 5ms */
325 #define MAX_KIQ_REG_TRY 1000
326 
327 int amdgpu_device_ip_set_clockgating_state(void *dev,
328 					   enum amd_ip_block_type block_type,
329 					   enum amd_clockgating_state state);
330 int amdgpu_device_ip_set_powergating_state(void *dev,
331 					   enum amd_ip_block_type block_type,
332 					   enum amd_powergating_state state);
333 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
334 					    u64 *flags);
335 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
336 				   enum amd_ip_block_type block_type);
337 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
338 			      enum amd_ip_block_type block_type);
339 
340 #define AMDGPU_MAX_IP_NUM 16
341 
342 struct amdgpu_ip_block_status {
343 	bool valid;
344 	bool sw;
345 	bool hw;
346 	bool late_initialized;
347 	bool hang;
348 };
349 
350 struct amdgpu_ip_block_version {
351 	const enum amd_ip_block_type type;
352 	const u32 major;
353 	const u32 minor;
354 	const u32 rev;
355 	const struct amd_ip_funcs *funcs;
356 };
357 
358 #define HW_REV(_Major, _Minor, _Rev) \
359 	((((uint32_t) (_Major)) << 16) | ((uint32_t) (_Minor) << 8) | ((uint32_t) (_Rev)))
360 
361 struct amdgpu_ip_block {
362 	struct amdgpu_ip_block_status status;
363 	const struct amdgpu_ip_block_version *version;
364 };
365 
366 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
367 				       enum amd_ip_block_type type,
368 				       u32 major, u32 minor);
369 
370 struct amdgpu_ip_block *
371 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
372 			      enum amd_ip_block_type type);
373 
374 int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
375 			       const struct amdgpu_ip_block_version *ip_block_version);
376 
377 /*
378  * BIOS.
379  */
380 bool amdgpu_get_bios(struct amdgpu_device *adev);
381 bool amdgpu_read_bios(struct amdgpu_device *adev);
382 bool amdgpu_soc15_read_bios_from_rom(struct amdgpu_device *adev,
383 				     u8 *bios, u32 length_bytes);
384 /*
385  * Clocks
386  */
387 
388 #define AMDGPU_MAX_PPLL 3
389 
390 struct amdgpu_clock {
391 	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
392 	struct amdgpu_pll spll;
393 	struct amdgpu_pll mpll;
394 	/* 10 Khz units */
395 	uint32_t default_mclk;
396 	uint32_t default_sclk;
397 	uint32_t default_dispclk;
398 	uint32_t current_dispclk;
399 	uint32_t dp_extclk;
400 	uint32_t max_pixel_clock;
401 };
402 
403 /* sub-allocation manager, it has to be protected by another lock.
404  * By conception this is an helper for other part of the driver
405  * like the indirect buffer or semaphore, which both have their
406  * locking.
407  *
408  * Principe is simple, we keep a list of sub allocation in offset
409  * order (first entry has offset == 0, last entry has the highest
410  * offset).
411  *
412  * When allocating new object we first check if there is room at
413  * the end total_size - (last_object_offset + last_object_size) >=
414  * alloc_size. If so we allocate new object there.
415  *
416  * When there is not enough room at the end, we start waiting for
417  * each sub object until we reach object_offset+object_size >=
418  * alloc_size, this object then become the sub object we return.
419  *
420  * Alignment can't be bigger than page size.
421  *
422  * Hole are not considered for allocation to keep things simple.
423  * Assumption is that there won't be hole (all object on same
424  * alignment).
425  */
426 
427 struct amdgpu_sa_manager {
428 	struct drm_suballoc_manager	base;
429 	struct amdgpu_bo		*bo;
430 	uint64_t			gpu_addr;
431 	void				*cpu_ptr;
432 };
433 
434 int amdgpu_fence_slab_init(void);
435 void amdgpu_fence_slab_fini(void);
436 
437 /*
438  * IRQS.
439  */
440 
441 struct amdgpu_flip_work {
442 	struct delayed_work		flip_work;
443 	struct work_struct		unpin_work;
444 	struct amdgpu_device		*adev;
445 	int				crtc_id;
446 	u32				target_vblank;
447 	uint64_t			base;
448 	struct drm_pending_vblank_event *event;
449 	struct amdgpu_bo		*old_abo;
450 	unsigned			shared_count;
451 	struct dma_fence		**shared;
452 	struct dma_fence_cb		cb;
453 	bool				async;
454 };
455 
456 
457 /*
458  * file private structure
459  */
460 
461 struct amdgpu_fpriv {
462 	struct amdgpu_vm	vm;
463 	struct amdgpu_bo_va	*prt_va;
464 	struct amdgpu_bo_va	*csa_va;
465 	struct mutex		bo_list_lock;
466 	struct idr		bo_list_handles;
467 	struct amdgpu_ctx_mgr	ctx_mgr;
468 };
469 
470 int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);
471 
472 /*
473  * Writeback
474  */
475 #define AMDGPU_MAX_WB 1024	/* Reserve at most 1024 WB slots for amdgpu-owned rings. */
476 
477 struct amdgpu_wb {
478 	struct amdgpu_bo	*wb_obj;
479 	volatile uint32_t	*wb;
480 	uint64_t		gpu_addr;
481 	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
482 	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
483 };
484 
485 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
486 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
487 
488 /*
489  * Benchmarking
490  */
491 int amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
492 
493 /*
494  * ASIC specific register table accessible by UMD
495  */
496 struct amdgpu_allowed_register_entry {
497 	uint32_t reg_offset;
498 	bool grbm_indexed;
499 };
500 
501 enum amd_reset_method {
502 	AMD_RESET_METHOD_NONE = -1,
503 	AMD_RESET_METHOD_LEGACY = 0,
504 	AMD_RESET_METHOD_MODE0,
505 	AMD_RESET_METHOD_MODE1,
506 	AMD_RESET_METHOD_MODE2,
507 	AMD_RESET_METHOD_BACO,
508 	AMD_RESET_METHOD_PCI,
509 };
510 
511 struct amdgpu_video_codec_info {
512 	u32 codec_type;
513 	u32 max_width;
514 	u32 max_height;
515 	u32 max_pixels_per_frame;
516 	u32 max_level;
517 };
518 
519 #define codec_info_build(type, width, height, level) \
520 			 .codec_type = type,\
521 			 .max_width = width,\
522 			 .max_height = height,\
523 			 .max_pixels_per_frame = height * width,\
524 			 .max_level = level,
525 
526 struct amdgpu_video_codecs {
527 	const u32 codec_count;
528 	const struct amdgpu_video_codec_info *codec_array;
529 };
530 
531 /*
532  * ASIC specific functions.
533  */
534 struct amdgpu_asic_funcs {
535 	bool (*read_disabled_bios)(struct amdgpu_device *adev);
536 	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
537 				   u8 *bios, u32 length_bytes);
538 	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
539 			     u32 sh_num, u32 reg_offset, u32 *value);
540 	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
541 	int (*reset)(struct amdgpu_device *adev);
542 	enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
543 	/* get the reference clock */
544 	u32 (*get_xclk)(struct amdgpu_device *adev);
545 	/* MM block clocks */
546 	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
547 	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
548 	/* static power management */
549 	int (*get_pcie_lanes)(struct amdgpu_device *adev);
550 	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
551 	/* get config memsize register */
552 	u32 (*get_config_memsize)(struct amdgpu_device *adev);
553 	/* flush hdp write queue */
554 	void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
555 	/* invalidate hdp read cache */
556 	void (*invalidate_hdp)(struct amdgpu_device *adev,
557 			       struct amdgpu_ring *ring);
558 	/* check if the asic needs a full reset of if soft reset will work */
559 	bool (*need_full_reset)(struct amdgpu_device *adev);
560 	/* initialize doorbell layout for specific asic*/
561 	void (*init_doorbell_index)(struct amdgpu_device *adev);
562 	/* PCIe bandwidth usage */
563 	void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
564 			       uint64_t *count1);
565 	/* do we need to reset the asic at init time (e.g., kexec) */
566 	bool (*need_reset_on_init)(struct amdgpu_device *adev);
567 	/* PCIe replay counter */
568 	uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
569 	/* device supports BACO */
570 	bool (*supports_baco)(struct amdgpu_device *adev);
571 	/* pre asic_init quirks */
572 	void (*pre_asic_init)(struct amdgpu_device *adev);
573 	/* enter/exit umd stable pstate */
574 	int (*update_umd_stable_pstate)(struct amdgpu_device *adev, bool enter);
575 	/* query video codecs */
576 	int (*query_video_codecs)(struct amdgpu_device *adev, bool encode,
577 				  const struct amdgpu_video_codecs **codecs);
578 	/* encode "> 32bits" smn addressing */
579 	u64 (*encode_ext_smn_addressing)(int ext_id);
580 };
581 
582 /*
583  * IOCTL.
584  */
585 int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
586 				struct drm_file *filp);
587 
588 int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
589 int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
590 				    struct drm_file *filp);
591 int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
592 int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
593 				struct drm_file *filp);
594 
595 /* VRAM scratch page for HDP bug, default vram page */
596 struct amdgpu_mem_scratch {
597 	struct amdgpu_bo		*robj;
598 	volatile uint32_t		*ptr;
599 	u64				gpu_addr;
600 };
601 
602 /*
603  * CGS
604  */
605 struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
606 void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
607 
608 /*
609  * Core structure, functions and helpers.
610  */
611 typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
612 typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
613 
614 typedef uint32_t (*amdgpu_rreg_ext_t)(struct amdgpu_device*, uint64_t);
615 typedef void (*amdgpu_wreg_ext_t)(struct amdgpu_device*, uint64_t, uint32_t);
616 
617 typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
618 typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);
619 
620 typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
621 typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
622 
623 struct amdgpu_mmio_remap {
624 	u32 reg_offset;
625 	resource_size_t bus_addr;
626 };
627 
628 /* Define the HW IP blocks will be used in driver , add more if necessary */
629 enum amd_hw_ip_block_type {
630 	GC_HWIP = 1,
631 	HDP_HWIP,
632 	SDMA0_HWIP,
633 	SDMA1_HWIP,
634 	SDMA2_HWIP,
635 	SDMA3_HWIP,
636 	SDMA4_HWIP,
637 	SDMA5_HWIP,
638 	SDMA6_HWIP,
639 	SDMA7_HWIP,
640 	LSDMA_HWIP,
641 	MMHUB_HWIP,
642 	ATHUB_HWIP,
643 	NBIO_HWIP,
644 	MP0_HWIP,
645 	MP1_HWIP,
646 	UVD_HWIP,
647 	VCN_HWIP = UVD_HWIP,
648 	JPEG_HWIP = VCN_HWIP,
649 	VCN1_HWIP,
650 	VCE_HWIP,
651 	DF_HWIP,
652 	DCE_HWIP,
653 	OSSSYS_HWIP,
654 	SMUIO_HWIP,
655 	PWR_HWIP,
656 	NBIF_HWIP,
657 	THM_HWIP,
658 	CLK_HWIP,
659 	UMC_HWIP,
660 	RSMU_HWIP,
661 	XGMI_HWIP,
662 	DCI_HWIP,
663 	PCIE_HWIP,
664 	MAX_HWIP
665 };
666 
667 #define HWIP_MAX_INSTANCE	44
668 
669 #define HW_ID_MAX		300
670 #define IP_VERSION(mj, mn, rv) (((mj) << 16) | ((mn) << 8) | (rv))
671 #define IP_VERSION_MAJ(ver) ((ver) >> 16)
672 #define IP_VERSION_MIN(ver) (((ver) >> 8) & 0xFF)
673 #define IP_VERSION_REV(ver) ((ver) & 0xFF)
674 
675 struct amdgpu_ip_map_info {
676 	/* Map of logical to actual dev instances */
677 	uint32_t 		dev_inst[MAX_HWIP][HWIP_MAX_INSTANCE];
678 	int8_t (*logical_to_dev_inst)(struct amdgpu_device *adev,
679 				      enum amd_hw_ip_block_type block,
680 				      int8_t inst);
681 
682 };
683 
684 struct amd_powerplay {
685 	void *pp_handle;
686 	const struct amd_pm_funcs *pp_funcs;
687 };
688 
689 struct ip_discovery_top;
690 
691 /* polaris10 kickers */
692 #define ASICID_IS_P20(did, rid)		(((did == 0x67DF) && \
693 					 ((rid == 0xE3) || \
694 					  (rid == 0xE4) || \
695 					  (rid == 0xE5) || \
696 					  (rid == 0xE7) || \
697 					  (rid == 0xEF))) || \
698 					 ((did == 0x6FDF) && \
699 					 ((rid == 0xE7) || \
700 					  (rid == 0xEF) || \
701 					  (rid == 0xFF))))
702 
703 #define ASICID_IS_P30(did, rid)		((did == 0x67DF) && \
704 					((rid == 0xE1) || \
705 					 (rid == 0xF7)))
706 
707 /* polaris11 kickers */
708 #define ASICID_IS_P21(did, rid)		(((did == 0x67EF) && \
709 					 ((rid == 0xE0) || \
710 					  (rid == 0xE5))) || \
711 					 ((did == 0x67FF) && \
712 					 ((rid == 0xCF) || \
713 					  (rid == 0xEF) || \
714 					  (rid == 0xFF))))
715 
716 #define ASICID_IS_P31(did, rid)		((did == 0x67EF) && \
717 					((rid == 0xE2)))
718 
719 /* polaris12 kickers */
720 #define ASICID_IS_P23(did, rid)		(((did == 0x6987) && \
721 					 ((rid == 0xC0) || \
722 					  (rid == 0xC1) || \
723 					  (rid == 0xC3) || \
724 					  (rid == 0xC7))) || \
725 					 ((did == 0x6981) && \
726 					 ((rid == 0x00) || \
727 					  (rid == 0x01) || \
728 					  (rid == 0x10))))
729 
730 struct amdgpu_mqd_prop {
731 	uint64_t mqd_gpu_addr;
732 	uint64_t hqd_base_gpu_addr;
733 	uint64_t rptr_gpu_addr;
734 	uint64_t wptr_gpu_addr;
735 	uint32_t queue_size;
736 	bool use_doorbell;
737 	uint32_t doorbell_index;
738 	uint64_t eop_gpu_addr;
739 	uint32_t hqd_pipe_priority;
740 	uint32_t hqd_queue_priority;
741 	bool hqd_active;
742 };
743 
744 struct amdgpu_mqd {
745 	unsigned mqd_size;
746 	int (*init_mqd)(struct amdgpu_device *adev, void *mqd,
747 			struct amdgpu_mqd_prop *p);
748 };
749 
750 #define AMDGPU_RESET_MAGIC_NUM 64
751 #define AMDGPU_MAX_DF_PERFMONS 4
752 #define AMDGPU_PRODUCT_NAME_LEN 64
753 struct amdgpu_reset_domain;
754 
755 /*
756  * Non-zero (true) if the GPU has VRAM. Zero (false) otherwise.
757  */
758 #define AMDGPU_HAS_VRAM(_adev) ((_adev)->gmc.real_vram_size)
759 
760 struct amdgpu_device {
761 	struct device			*dev;
762 	struct pci_dev			*pdev;
763 	struct drm_device		ddev;
764 
765 #ifdef CONFIG_DRM_AMD_ACP
766 	struct amdgpu_acp		acp;
767 #endif
768 	struct amdgpu_hive_info *hive;
769 	struct amdgpu_xcp_mgr *xcp_mgr;
770 	/* ASIC */
771 	enum amd_asic_type		asic_type;
772 	uint32_t			family;
773 	uint32_t			rev_id;
774 	uint32_t			external_rev_id;
775 	unsigned long			flags;
776 	unsigned long			apu_flags;
777 	int				usec_timeout;
778 	const struct amdgpu_asic_funcs	*asic_funcs;
779 	bool				shutdown;
780 	bool				need_swiotlb;
781 	bool				accel_working;
782 	struct notifier_block		acpi_nb;
783 	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
784 	struct debugfs_blob_wrapper     debugfs_vbios_blob;
785 	struct debugfs_blob_wrapper     debugfs_discovery_blob;
786 	struct mutex			srbm_mutex;
787 	/* GRBM index mutex. Protects concurrent access to GRBM index */
788 	struct mutex                    grbm_idx_mutex;
789 	struct dev_pm_domain		vga_pm_domain;
790 	bool				have_disp_power_ref;
791 	bool                            have_atomics_support;
792 
793 	/* BIOS */
794 	bool				is_atom_fw;
795 	uint8_t				*bios;
796 	uint32_t			bios_size;
797 	uint32_t			bios_scratch_reg_offset;
798 	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
799 
800 	/* Register/doorbell mmio */
801 	resource_size_t			rmmio_base;
802 	resource_size_t			rmmio_size;
803 	void __iomem			*rmmio;
804 	/* protects concurrent MM_INDEX/DATA based register access */
805 	spinlock_t mmio_idx_lock;
806 	struct amdgpu_mmio_remap        rmmio_remap;
807 	/* protects concurrent SMC based register access */
808 	spinlock_t smc_idx_lock;
809 	amdgpu_rreg_t			smc_rreg;
810 	amdgpu_wreg_t			smc_wreg;
811 	/* protects concurrent PCIE register access */
812 	spinlock_t pcie_idx_lock;
813 	amdgpu_rreg_t			pcie_rreg;
814 	amdgpu_wreg_t			pcie_wreg;
815 	amdgpu_rreg_t			pciep_rreg;
816 	amdgpu_wreg_t			pciep_wreg;
817 	amdgpu_rreg_ext_t		pcie_rreg_ext;
818 	amdgpu_wreg_ext_t		pcie_wreg_ext;
819 	amdgpu_rreg64_t			pcie_rreg64;
820 	amdgpu_wreg64_t			pcie_wreg64;
821 	/* protects concurrent UVD register access */
822 	spinlock_t uvd_ctx_idx_lock;
823 	amdgpu_rreg_t			uvd_ctx_rreg;
824 	amdgpu_wreg_t			uvd_ctx_wreg;
825 	/* protects concurrent DIDT register access */
826 	spinlock_t didt_idx_lock;
827 	amdgpu_rreg_t			didt_rreg;
828 	amdgpu_wreg_t			didt_wreg;
829 	/* protects concurrent gc_cac register access */
830 	spinlock_t gc_cac_idx_lock;
831 	amdgpu_rreg_t			gc_cac_rreg;
832 	amdgpu_wreg_t			gc_cac_wreg;
833 	/* protects concurrent se_cac register access */
834 	spinlock_t se_cac_idx_lock;
835 	amdgpu_rreg_t			se_cac_rreg;
836 	amdgpu_wreg_t			se_cac_wreg;
837 	/* protects concurrent ENDPOINT (audio) register access */
838 	spinlock_t audio_endpt_idx_lock;
839 	amdgpu_block_rreg_t		audio_endpt_rreg;
840 	amdgpu_block_wreg_t		audio_endpt_wreg;
841 	struct amdgpu_doorbell		doorbell;
842 
843 	/* clock/pll info */
844 	struct amdgpu_clock            clock;
845 
846 	/* MC */
847 	struct amdgpu_gmc		gmc;
848 	struct amdgpu_gart		gart;
849 	dma_addr_t			dummy_page_addr;
850 	struct amdgpu_vm_manager	vm_manager;
851 	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
852 	DECLARE_BITMAP(vmhubs_mask, AMDGPU_MAX_VMHUBS);
853 
854 	/* memory management */
855 	struct amdgpu_mman		mman;
856 	struct amdgpu_mem_scratch	mem_scratch;
857 	struct amdgpu_wb		wb;
858 	atomic64_t			num_bytes_moved;
859 	atomic64_t			num_evictions;
860 	atomic64_t			num_vram_cpu_page_faults;
861 	atomic_t			gpu_reset_counter;
862 	atomic_t			vram_lost_counter;
863 
864 	/* data for buffer migration throttling */
865 	struct {
866 		spinlock_t		lock;
867 		s64			last_update_us;
868 		s64			accum_us; /* accumulated microseconds */
869 		s64			accum_us_vis; /* for visible VRAM */
870 		u32			log2_max_MBps;
871 	} mm_stats;
872 
873 	/* display */
874 	bool				enable_virtual_display;
875 	struct amdgpu_vkms_output       *amdgpu_vkms_output;
876 	struct amdgpu_mode_info		mode_info;
877 	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
878 	struct delayed_work         hotplug_work;
879 	struct amdgpu_irq_src		crtc_irq;
880 	struct amdgpu_irq_src		vline0_irq;
881 	struct amdgpu_irq_src		vupdate_irq;
882 	struct amdgpu_irq_src		pageflip_irq;
883 	struct amdgpu_irq_src		hpd_irq;
884 	struct amdgpu_irq_src		dmub_trace_irq;
885 	struct amdgpu_irq_src		dmub_outbox_irq;
886 
887 	/* rings */
888 	u64				fence_context;
889 	unsigned			num_rings;
890 	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
891 	struct dma_fence __rcu		*gang_submit;
892 	bool				ib_pool_ready;
893 	struct amdgpu_sa_manager	ib_pools[AMDGPU_IB_POOL_MAX];
894 	struct amdgpu_sched		gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX];
895 
896 	/* interrupts */
897 	struct amdgpu_irq		irq;
898 
899 	/* powerplay */
900 	struct amd_powerplay		powerplay;
901 	struct amdgpu_pm		pm;
902 	u64				cg_flags;
903 	u32				pg_flags;
904 
905 	/* nbio */
906 	struct amdgpu_nbio		nbio;
907 
908 	/* hdp */
909 	struct amdgpu_hdp		hdp;
910 
911 	/* smuio */
912 	struct amdgpu_smuio		smuio;
913 
914 	/* mmhub */
915 	struct amdgpu_mmhub		mmhub;
916 
917 	/* gfxhub */
918 	struct amdgpu_gfxhub		gfxhub;
919 
920 	/* gfx */
921 	struct amdgpu_gfx		gfx;
922 
923 	/* sdma */
924 	struct amdgpu_sdma		sdma;
925 
926 	/* lsdma */
927 	struct amdgpu_lsdma		lsdma;
928 
929 	/* uvd */
930 	struct amdgpu_uvd		uvd;
931 
932 	/* vce */
933 	struct amdgpu_vce		vce;
934 
935 	/* vcn */
936 	struct amdgpu_vcn		vcn;
937 
938 	/* jpeg */
939 	struct amdgpu_jpeg		jpeg;
940 
941 	/* firmwares */
942 	struct amdgpu_firmware		firmware;
943 
944 	/* PSP */
945 	struct psp_context		psp;
946 
947 	/* GDS */
948 	struct amdgpu_gds		gds;
949 
950 	/* KFD */
951 	struct amdgpu_kfd_dev		kfd;
952 
953 	/* UMC */
954 	struct amdgpu_umc		umc;
955 
956 	/* display related functionality */
957 	struct amdgpu_display_manager dm;
958 
959 	/* mes */
960 	bool                            enable_mes;
961 	bool                            enable_mes_kiq;
962 	struct amdgpu_mes               mes;
963 	struct amdgpu_mqd               mqds[AMDGPU_HW_IP_NUM];
964 
965 	/* df */
966 	struct amdgpu_df                df;
967 
968 	/* MCA */
969 	struct amdgpu_mca               mca;
970 
971 	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
972 	uint32_t		        harvest_ip_mask;
973 	int				num_ip_blocks;
974 	struct mutex	mn_lock;
975 	DECLARE_HASHTABLE(mn_hash, 7);
976 
977 	/* tracking pinned memory */
978 	atomic64_t vram_pin_size;
979 	atomic64_t visible_pin_size;
980 	atomic64_t gart_pin_size;
981 
982 	/* soc15 register offset based on ip, instance and  segment */
983 	uint32_t		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
984 	struct amdgpu_ip_map_info	ip_map;
985 
986 	/* delayed work_func for deferring clockgating during resume */
987 	struct delayed_work     delayed_init_work;
988 
989 	struct amdgpu_virt	virt;
990 
991 	/* link all shadow bo */
992 	struct list_head                shadow_list;
993 	struct mutex                    shadow_list_lock;
994 
995 	/* record hw reset is performed */
996 	bool has_hw_reset;
997 	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
998 
999 	/* s3/s4 mask */
1000 	bool                            in_suspend;
1001 	bool				in_s3;
1002 	bool				in_s4;
1003 	bool				in_s0ix;
1004 
1005 	enum pp_mp1_state               mp1_state;
1006 	struct amdgpu_doorbell_index doorbell_index;
1007 
1008 	struct mutex			notifier_lock;
1009 
1010 	int asic_reset_res;
1011 	struct work_struct		xgmi_reset_work;
1012 	struct list_head		reset_list;
1013 
1014 	long				gfx_timeout;
1015 	long				sdma_timeout;
1016 	long				video_timeout;
1017 	long				compute_timeout;
1018 
1019 	uint64_t			unique_id;
1020 	uint64_t	df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
1021 
1022 	/* enable runtime pm on the device */
1023 	bool                            in_runpm;
1024 	bool                            has_pr3;
1025 
1026 	bool                            ucode_sysfs_en;
1027 	bool                            psp_sysfs_en;
1028 
1029 	/* Chip product information */
1030 	char				product_number[20];
1031 	char				product_name[AMDGPU_PRODUCT_NAME_LEN];
1032 	char				serial[20];
1033 
1034 	atomic_t			throttling_logging_enabled;
1035 	struct ratelimit_state		throttling_logging_rs;
1036 	uint32_t                        ras_hw_enabled;
1037 	uint32_t                        ras_enabled;
1038 
1039 	bool                            no_hw_access;
1040 	struct pci_saved_state          *pci_state;
1041 	pci_channel_state_t		pci_channel_state;
1042 
1043 	struct amdgpu_reset_control     *reset_cntl;
1044 	uint32_t                        ip_versions[MAX_HWIP][HWIP_MAX_INSTANCE];
1045 
1046 	bool				ram_is_direct_mapped;
1047 
1048 	struct list_head                ras_list;
1049 
1050 	struct ip_discovery_top         *ip_top;
1051 
1052 	struct amdgpu_reset_domain	*reset_domain;
1053 
1054 	struct mutex			benchmark_mutex;
1055 
1056 	/* reset dump register */
1057 	uint32_t                        *reset_dump_reg_list;
1058 	uint32_t			*reset_dump_reg_value;
1059 	int                             num_regs;
1060 #ifdef CONFIG_DEV_COREDUMP
1061 	struct amdgpu_task_info         reset_task_info;
1062 	bool                            reset_vram_lost;
1063 	struct timespec64               reset_time;
1064 #endif
1065 
1066 	bool                            scpm_enabled;
1067 	uint32_t                        scpm_status;
1068 
1069 	struct work_struct		reset_work;
1070 
1071 	bool                            job_hang;
1072 	bool                            dc_enabled;
1073 	/* Mask of active clusters */
1074 	uint32_t			aid_mask;
1075 };
1076 
1077 static inline struct amdgpu_device *drm_to_adev(struct drm_device *ddev)
1078 {
1079 	return container_of(ddev, struct amdgpu_device, ddev);
1080 }
1081 
1082 static inline struct drm_device *adev_to_drm(struct amdgpu_device *adev)
1083 {
1084 	return &adev->ddev;
1085 }
1086 
1087 static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_device *bdev)
1088 {
1089 	return container_of(bdev, struct amdgpu_device, mman.bdev);
1090 }
1091 
1092 int amdgpu_device_init(struct amdgpu_device *adev,
1093 		       uint32_t flags);
1094 void amdgpu_device_fini_hw(struct amdgpu_device *adev);
1095 void amdgpu_device_fini_sw(struct amdgpu_device *adev);
1096 
1097 int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1098 
1099 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
1100 			     void *buf, size_t size, bool write);
1101 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
1102 				 void *buf, size_t size, bool write);
1103 
1104 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
1105 			       void *buf, size_t size, bool write);
1106 uint32_t amdgpu_device_wait_on_rreg(struct amdgpu_device *adev,
1107 			    uint32_t inst, uint32_t reg_addr, char reg_name[],
1108 			    uint32_t expected_value, uint32_t mask);
1109 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
1110 			    uint32_t reg, uint32_t acc_flags);
1111 u32 amdgpu_device_indirect_rreg_ext(struct amdgpu_device *adev,
1112 				    u64 reg_addr);
1113 void amdgpu_device_wreg(struct amdgpu_device *adev,
1114 			uint32_t reg, uint32_t v,
1115 			uint32_t acc_flags);
1116 void amdgpu_device_indirect_wreg_ext(struct amdgpu_device *adev,
1117 				     u64 reg_addr, u32 reg_data);
1118 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
1119 			     uint32_t reg, uint32_t v);
1120 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
1121 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
1122 
1123 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
1124 				u32 reg_addr);
1125 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
1126 				  u32 reg_addr);
1127 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
1128 				 u32 reg_addr, u32 reg_data);
1129 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
1130 				   u32 reg_addr, u64 reg_data);
1131 u32 amdgpu_device_get_rev_id(struct amdgpu_device *adev);
1132 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
1133 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
1134 
1135 void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev);
1136 
1137 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
1138 				 struct amdgpu_reset_context *reset_context);
1139 
1140 int amdgpu_do_asic_reset(struct list_head *device_list_handle,
1141 			 struct amdgpu_reset_context *reset_context);
1142 
1143 int emu_soc_asic_init(struct amdgpu_device *adev);
1144 
1145 /*
1146  * Registers read & write functions.
1147  */
1148 #define AMDGPU_REGS_NO_KIQ    (1<<1)
1149 #define AMDGPU_REGS_RLC	(1<<2)
1150 
1151 #define RREG32_NO_KIQ(reg) amdgpu_device_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1152 #define WREG32_NO_KIQ(reg, v) amdgpu_device_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1153 
1154 #define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg))
1155 #define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v))
1156 
1157 #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
1158 #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
1159 
1160 #define RREG32(reg) amdgpu_device_rreg(adev, (reg), 0)
1161 #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_device_rreg(adev, (reg), 0))
1162 #define WREG32(reg, v) amdgpu_device_wreg(adev, (reg), (v), 0)
1163 #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1164 #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1165 #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1166 #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
1167 #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1168 #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
1169 #define RREG32_PCIE_EXT(reg) adev->pcie_rreg_ext(adev, (reg))
1170 #define WREG32_PCIE_EXT(reg, v) adev->pcie_wreg_ext(adev, (reg), (v))
1171 #define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
1172 #define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
1173 #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1174 #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1175 #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1176 #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1177 #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1178 #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1179 #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1180 #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
1181 #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1182 #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
1183 #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1184 #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1185 #define WREG32_P(reg, val, mask)				\
1186 	do {							\
1187 		uint32_t tmp_ = RREG32(reg);			\
1188 		tmp_ &= (mask);					\
1189 		tmp_ |= ((val) & ~(mask));			\
1190 		WREG32(reg, tmp_);				\
1191 	} while (0)
1192 #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1193 #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1194 #define WREG32_PLL_P(reg, val, mask)				\
1195 	do {							\
1196 		uint32_t tmp_ = RREG32_PLL(reg);		\
1197 		tmp_ &= (mask);					\
1198 		tmp_ |= ((val) & ~(mask));			\
1199 		WREG32_PLL(reg, tmp_);				\
1200 	} while (0)
1201 
1202 #define WREG32_SMC_P(_Reg, _Val, _Mask)                         \
1203 	do {                                                    \
1204 		u32 tmp = RREG32_SMC(_Reg);                     \
1205 		tmp &= (_Mask);                                 \
1206 		tmp |= ((_Val) & ~(_Mask));                     \
1207 		WREG32_SMC(_Reg, tmp);                          \
1208 	} while (0)
1209 
1210 #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_device_rreg((adev), (reg), false))
1211 
1212 #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1213 #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1214 
1215 #define REG_SET_FIELD(orig_val, reg, field, field_val)			\
1216 	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
1217 	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1218 
1219 #define REG_GET_FIELD(value, reg, field)				\
1220 	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1221 
1222 #define WREG32_FIELD(reg, field, val)	\
1223 	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1224 
1225 #define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
1226 	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1227 
1228 /*
1229  * BIOS helpers.
1230  */
1231 #define RBIOS8(i) (adev->bios[i])
1232 #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1233 #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1234 
1235 /*
1236  * ASICs macro.
1237  */
1238 #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1239 #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
1240 #define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
1241 #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1242 #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1243 #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1244 #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1245 #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1246 #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
1247 #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1248 #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
1249 #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1250 #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1251 #define amdgpu_asic_flush_hdp(adev, r) \
1252 	((adev)->asic_funcs->flush_hdp ? (adev)->asic_funcs->flush_hdp((adev), (r)) : (adev)->hdp.funcs->flush_hdp((adev), (r)))
1253 #define amdgpu_asic_invalidate_hdp(adev, r) \
1254 	((adev)->asic_funcs->invalidate_hdp ? (adev)->asic_funcs->invalidate_hdp((adev), (r)) : \
1255 	 ((adev)->hdp.funcs->invalidate_hdp ? (adev)->hdp.funcs->invalidate_hdp((adev), (r)) : (void)0))
1256 #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1257 #define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1258 #define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
1259 #define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1260 #define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
1261 #define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev))
1262 #define amdgpu_asic_pre_asic_init(adev) (adev)->asic_funcs->pre_asic_init((adev))
1263 #define amdgpu_asic_update_umd_stable_pstate(adev, enter) \
1264 	((adev)->asic_funcs->update_umd_stable_pstate ? (adev)->asic_funcs->update_umd_stable_pstate((adev), (enter)) : 0)
1265 #define amdgpu_asic_query_video_codecs(adev, e, c) (adev)->asic_funcs->query_video_codecs((adev), (e), (c))
1266 
1267 #define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter));
1268 
1269 #define for_each_inst(i, inst_mask)                                            \
1270 	for (i = ffs(inst_mask) - 1; inst_mask;                                \
1271 	     inst_mask &= ~(1U << i), i = ffs(inst_mask) - 1)
1272 
1273 #define MIN(X, Y) ((X) < (Y) ? (X) : (Y))
1274 
1275 /* Common functions */
1276 bool amdgpu_device_has_job_running(struct amdgpu_device *adev);
1277 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
1278 int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1279 			      struct amdgpu_job *job,
1280 			      struct amdgpu_reset_context *reset_context);
1281 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
1282 int amdgpu_device_pci_reset(struct amdgpu_device *adev);
1283 bool amdgpu_device_need_post(struct amdgpu_device *adev);
1284 bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev);
1285 bool amdgpu_device_aspm_support_quirk(void);
1286 
1287 void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1288 				  u64 num_vis_bytes);
1289 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1290 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
1291 					     const u32 *registers,
1292 					     const u32 array_size);
1293 
1294 int amdgpu_device_mode1_reset(struct amdgpu_device *adev);
1295 bool amdgpu_device_supports_atpx(struct drm_device *dev);
1296 bool amdgpu_device_supports_px(struct drm_device *dev);
1297 bool amdgpu_device_supports_boco(struct drm_device *dev);
1298 bool amdgpu_device_supports_smart_shift(struct drm_device *dev);
1299 bool amdgpu_device_supports_baco(struct drm_device *dev);
1300 bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
1301 				      struct amdgpu_device *peer_adev);
1302 int amdgpu_device_baco_enter(struct drm_device *dev);
1303 int amdgpu_device_baco_exit(struct drm_device *dev);
1304 
1305 void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
1306 		struct amdgpu_ring *ring);
1307 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
1308 		struct amdgpu_ring *ring);
1309 
1310 void amdgpu_device_halt(struct amdgpu_device *adev);
1311 u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
1312 				u32 reg);
1313 void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
1314 				u32 reg, u32 v);
1315 struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
1316 					    struct dma_fence *gang);
1317 bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev);
1318 
1319 /* atpx handler */
1320 #if defined(CONFIG_VGA_SWITCHEROO)
1321 void amdgpu_register_atpx_handler(void);
1322 void amdgpu_unregister_atpx_handler(void);
1323 bool amdgpu_has_atpx_dgpu_power_cntl(void);
1324 bool amdgpu_is_atpx_hybrid(void);
1325 bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1326 bool amdgpu_has_atpx(void);
1327 #else
1328 static inline void amdgpu_register_atpx_handler(void) {}
1329 static inline void amdgpu_unregister_atpx_handler(void) {}
1330 static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
1331 static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1332 static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
1333 static inline bool amdgpu_has_atpx(void) { return false; }
1334 #endif
1335 
1336 #if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
1337 void *amdgpu_atpx_get_dhandle(void);
1338 #else
1339 static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
1340 #endif
1341 
1342 /*
1343  * KMS
1344  */
1345 extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1346 extern const int amdgpu_max_kms_ioctl;
1347 
1348 int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags);
1349 void amdgpu_driver_unload_kms(struct drm_device *dev);
1350 void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1351 int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1352 void amdgpu_driver_postclose_kms(struct drm_device *dev,
1353 				 struct drm_file *file_priv);
1354 void amdgpu_driver_release_kms(struct drm_device *dev);
1355 
1356 int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1357 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon);
1358 int amdgpu_device_resume(struct drm_device *dev, bool fbcon);
1359 u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc);
1360 int amdgpu_enable_vblank_kms(struct drm_crtc *crtc);
1361 void amdgpu_disable_vblank_kms(struct drm_crtc *crtc);
1362 int amdgpu_info_ioctl(struct drm_device *dev, void *data,
1363 		      struct drm_file *filp);
1364 
1365 /*
1366  * functions used by amdgpu_encoder.c
1367  */
1368 struct amdgpu_afmt_acr {
1369 	u32 clock;
1370 
1371 	int n_32khz;
1372 	int cts_32khz;
1373 
1374 	int n_44_1khz;
1375 	int cts_44_1khz;
1376 
1377 	int n_48khz;
1378 	int cts_48khz;
1379 
1380 };
1381 
1382 struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1383 
1384 /* amdgpu_acpi.c */
1385 
1386 /* ATCS Device/Driver State */
1387 #define AMDGPU_ATCS_PSC_DEV_STATE_D0		0
1388 #define AMDGPU_ATCS_PSC_DEV_STATE_D3_HOT	3
1389 #define AMDGPU_ATCS_PSC_DRV_STATE_OPR		0
1390 #define AMDGPU_ATCS_PSC_DRV_STATE_NOT_OPR	1
1391 
1392 #if defined(CONFIG_ACPI)
1393 int amdgpu_acpi_init(struct amdgpu_device *adev);
1394 void amdgpu_acpi_fini(struct amdgpu_device *adev);
1395 bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1396 bool amdgpu_acpi_is_power_shift_control_supported(void);
1397 int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1398 						u8 perf_req, bool advertise);
1399 int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev,
1400 				    u8 dev_state, bool drv_state);
1401 int amdgpu_acpi_smart_shift_update(struct drm_device *dev, enum amdgpu_ss ss_state);
1402 int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1403 
1404 void amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps *caps);
1405 bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev);
1406 void amdgpu_acpi_detect(void);
1407 #else
1408 static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1409 static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1410 static inline bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev) { return false; }
1411 static inline void amdgpu_acpi_detect(void) { }
1412 static inline bool amdgpu_acpi_is_power_shift_control_supported(void) { return false; }
1413 static inline int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev,
1414 						  u8 dev_state, bool drv_state) { return 0; }
1415 static inline int amdgpu_acpi_smart_shift_update(struct drm_device *dev,
1416 						 enum amdgpu_ss ss_state) { return 0; }
1417 #endif
1418 
1419 #if defined(CONFIG_ACPI) && defined(CONFIG_SUSPEND)
1420 bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev);
1421 bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev);
1422 #else
1423 static inline bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev) { return false; }
1424 static inline bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev) { return false; }
1425 #endif
1426 
1427 #if defined(CONFIG_DRM_AMD_DC)
1428 int amdgpu_dm_display_resume(struct amdgpu_device *adev );
1429 #else
1430 static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
1431 #endif
1432 
1433 
1434 void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
1435 void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);
1436 
1437 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev,
1438 					   pci_channel_state_t state);
1439 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev);
1440 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev);
1441 void amdgpu_pci_resume(struct pci_dev *pdev);
1442 
1443 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev);
1444 bool amdgpu_device_load_pci_state(struct pci_dev *pdev);
1445 
1446 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev);
1447 
1448 int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
1449 			       enum amd_clockgating_state state);
1450 int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
1451 			       enum amd_powergating_state state);
1452 
1453 static inline bool amdgpu_device_has_timeouts_enabled(struct amdgpu_device *adev)
1454 {
1455 	return amdgpu_gpu_recovery != 0 &&
1456 		adev->gfx_timeout != MAX_SCHEDULE_TIMEOUT &&
1457 		adev->compute_timeout != MAX_SCHEDULE_TIMEOUT &&
1458 		adev->sdma_timeout != MAX_SCHEDULE_TIMEOUT &&
1459 		adev->video_timeout != MAX_SCHEDULE_TIMEOUT;
1460 }
1461 
1462 #include "amdgpu_object.h"
1463 
1464 static inline bool amdgpu_is_tmz(struct amdgpu_device *adev)
1465 {
1466        return adev->gmc.tmz_enabled;
1467 }
1468 
1469 int amdgpu_in_reset(struct amdgpu_device *adev);
1470 
1471 #endif
1472