197b2e202SAlex Deucher /* 297b2e202SAlex Deucher * Copyright 2008 Advanced Micro Devices, Inc. 397b2e202SAlex Deucher * Copyright 2008 Red Hat Inc. 497b2e202SAlex Deucher * Copyright 2009 Jerome Glisse. 597b2e202SAlex Deucher * 697b2e202SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a 797b2e202SAlex Deucher * copy of this software and associated documentation files (the "Software"), 897b2e202SAlex Deucher * to deal in the Software without restriction, including without limitation 997b2e202SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense, 1097b2e202SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the 1197b2e202SAlex Deucher * Software is furnished to do so, subject to the following conditions: 1297b2e202SAlex Deucher * 1397b2e202SAlex Deucher * The above copyright notice and this permission notice shall be included in 1497b2e202SAlex Deucher * all copies or substantial portions of the Software. 1597b2e202SAlex Deucher * 1697b2e202SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1797b2e202SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1897b2e202SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1997b2e202SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 2097b2e202SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 2197b2e202SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2297b2e202SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE. 2397b2e202SAlex Deucher * 2497b2e202SAlex Deucher * Authors: Dave Airlie 2597b2e202SAlex Deucher * Alex Deucher 2697b2e202SAlex Deucher * Jerome Glisse 2797b2e202SAlex Deucher */ 2897b2e202SAlex Deucher #ifndef __AMDGPU_H__ 2997b2e202SAlex Deucher #define __AMDGPU_H__ 3097b2e202SAlex Deucher 31d57229b1SAurabindo Pillai #ifdef pr_fmt 32d57229b1SAurabindo Pillai #undef pr_fmt 33d57229b1SAurabindo Pillai #endif 34d57229b1SAurabindo Pillai 35d57229b1SAurabindo Pillai #define pr_fmt(fmt) "amdgpu: " fmt 36d57229b1SAurabindo Pillai 37539489fcSAurabindo Pillai #ifdef dev_fmt 38539489fcSAurabindo Pillai #undef dev_fmt 39539489fcSAurabindo Pillai #endif 40539489fcSAurabindo Pillai 41539489fcSAurabindo Pillai #define dev_fmt(fmt) "amdgpu: " fmt 42539489fcSAurabindo Pillai 438290268fSChristian König #include "amdgpu_ctx.h" 448290268fSChristian König 4597b2e202SAlex Deucher #include <linux/atomic.h> 4697b2e202SAlex Deucher #include <linux/wait.h> 4797b2e202SAlex Deucher #include <linux/list.h> 4897b2e202SAlex Deucher #include <linux/kref.h> 49a9f87f64SChristian König #include <linux/rbtree.h> 5097b2e202SAlex Deucher #include <linux/hashtable.h> 51f54d1867SChris Wilson #include <linux/dma-fence.h> 52c9a6b82fSAndrey Grodzovsky #include <linux/pci.h> 53c9a6b82fSAndrey Grodzovsky #include <linux/aer.h> 5497b2e202SAlex Deucher 55248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_bo_api.h> 56248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_bo_driver.h> 57248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_placement.h> 58248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_execbuf_util.h> 5997b2e202SAlex Deucher 607e5a547fSChunming Zhou #include <drm/amdgpu_drm.h> 61f867723bSSam Ravnborg #include <drm/drm_gem.h> 62f867723bSSam Ravnborg #include <drm/drm_ioctl.h> 631b1f42d8SLucas Stach #include <drm/gpu_scheduler.h> 6497b2e202SAlex Deucher 6578c16834SAndres Rodriguez #include <kgd_kfd_interface.h> 66c79563a3SRex Zhu #include "dm_pp_interface.h" 67c79563a3SRex Zhu #include "kgd_pp_interface.h" 6878c16834SAndres Rodriguez 695fc3aeebSyanyang1 #include "amd_shared.h" 7097b2e202SAlex Deucher #include "amdgpu_mode.h" 7197b2e202SAlex Deucher #include "amdgpu_ih.h" 7297b2e202SAlex Deucher #include "amdgpu_irq.h" 7397b2e202SAlex Deucher #include "amdgpu_ucode.h" 74c632d799SFlora Cui #include "amdgpu_ttm.h" 750e5ca0d1SHuang Rui #include "amdgpu_psp.h" 7697b2e202SAlex Deucher #include "amdgpu_gds.h" 7756113504SChristian König #include "amdgpu_sync.h" 7878023016SChristian König #include "amdgpu_ring.h" 79073440d2SChristian König #include "amdgpu_vm.h" 80cf097881SAlex Deucher #include "amdgpu_dpm.h" 81a8fe58ceSMaruthi Bayyavarapu #include "amdgpu_acp.h" 824df654d2SLeo Liu #include "amdgpu_uvd.h" 835e568178SLeo Liu #include "amdgpu_vce.h" 8495aa13f6SLeo Liu #include "amdgpu_vcn.h" 8588a1c40aSLeo Liu #include "amdgpu_jpeg.h" 869a189996SChristian König #include "amdgpu_mn.h" 87770d13b1SChristian König #include "amdgpu_gmc.h" 88448fe192SHuang Rui #include "amdgpu_gfx.h" 89bb7743bcSHuang Rui #include "amdgpu_sdma.h" 90bebc0762SHawking Zhang #include "amdgpu_nbio.h" 91455d40c9SLikun Gao #include "amdgpu_hdp.h" 924562236bSHarry Wentland #include "amdgpu_dm.h" 93ceeb50edSMonk Liu #include "amdgpu_virt.h" 947946340fSRex Zhu #include "amdgpu_csa.h" 953490bdb5SChristian König #include "amdgpu_gart.h" 9675758255SAlex Deucher #include "amdgpu_debugfs.h" 97050d9d43SChristian König #include "amdgpu_job.h" 984a8c21a1SChristian König #include "amdgpu_bo_list.h" 992cddc50eSHuang Rui #include "amdgpu_gem.h" 100cde577bdSOak Zeng #include "amdgpu_doorbell.h" 101611736d8SFelix Kuehling #include "amdgpu_amdkfd.h" 102137d63abSHuang Rui #include "amdgpu_smu.h" 103f39f5bb1SXiaojie Yuan #include "amdgpu_discovery.h" 104a538bbe7SJack Xiao #include "amdgpu_mes.h" 1059e585a52SHawking Zhang #include "amdgpu_umc.h" 1063d093da0STao Zhou #include "amdgpu_mmhub.h" 1078ffff9b4SOak Zeng #include "amdgpu_gfxhub.h" 108bdf84a80SJoseph Greathouse #include "amdgpu_df.h" 109293f2563SHawking Zhang #include "amdgpu_smuio.h" 110c79563a3SRex Zhu 11162d73fbcSEvan Quan #define MAX_GPU_INSTANCE 16 11262d73fbcSEvan Quan 11362d73fbcSEvan Quan struct amdgpu_gpu_instance 11462d73fbcSEvan Quan { 11562d73fbcSEvan Quan struct amdgpu_device *adev; 11662d73fbcSEvan Quan int mgpu_fan_enabled; 11762d73fbcSEvan Quan }; 11862d73fbcSEvan Quan 11962d73fbcSEvan Quan struct amdgpu_mgpu_info 12062d73fbcSEvan Quan { 12162d73fbcSEvan Quan struct amdgpu_gpu_instance gpu_ins[MAX_GPU_INSTANCE]; 12262d73fbcSEvan Quan struct mutex mutex; 12362d73fbcSEvan Quan uint32_t num_gpu; 12462d73fbcSEvan Quan uint32_t num_dgpu; 12562d73fbcSEvan Quan uint32_t num_apu; 126e3c1b071Sshaoyunl 127e3c1b071Sshaoyunl /* delayed reset_func for XGMI configuration if necessary */ 128e3c1b071Sshaoyunl struct delayed_work delayed_reset_work; 129e3c1b071Sshaoyunl bool pending_reset; 13062d73fbcSEvan Quan }; 13162d73fbcSEvan Quan 13288f8575bSDennis Li struct amdgpu_watchdog_timer 13388f8575bSDennis Li { 13488f8575bSDennis Li bool timeout_fatal_disable; 13588f8575bSDennis Li uint32_t period; /* maxCycles = (1 << period), the number of cycles before a timeout */ 136b80d8475SAlex Deucher }; 13797b2e202SAlex Deucher 138f440ff44SWambui Karuga #define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH 256 13971f98027SAlex Deucher 14097b2e202SAlex Deucher /* 14197b2e202SAlex Deucher * Modules parameters. 14297b2e202SAlex Deucher */ 14397b2e202SAlex Deucher extern int amdgpu_modeset; 14497b2e202SAlex Deucher extern int amdgpu_vram_limit; 145218b5dcdSJohn Brooks extern int amdgpu_vis_vram_limit; 14683e74db6SAlex Deucher extern int amdgpu_gart_size; 14736d38372SChristian König extern int amdgpu_gtt_size; 14895844d20SMarek Olšák extern int amdgpu_moverate; 14997b2e202SAlex Deucher extern int amdgpu_benchmarking; 15097b2e202SAlex Deucher extern int amdgpu_testing; 15197b2e202SAlex Deucher extern int amdgpu_audio; 15297b2e202SAlex Deucher extern int amdgpu_disp_priority; 15397b2e202SAlex Deucher extern int amdgpu_hw_i2c; 15497b2e202SAlex Deucher extern int amdgpu_pcie_gen2; 15597b2e202SAlex Deucher extern int amdgpu_msi; 156f440ff44SWambui Karuga extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH]; 15797b2e202SAlex Deucher extern int amdgpu_dpm; 158e635ee07SHuang Rui extern int amdgpu_fw_load_type; 15997b2e202SAlex Deucher extern int amdgpu_aspm; 16097b2e202SAlex Deucher extern int amdgpu_runtime_pm; 1610b693f0bSRex Zhu extern uint amdgpu_ip_block_mask; 16297b2e202SAlex Deucher extern int amdgpu_bapm; 16397b2e202SAlex Deucher extern int amdgpu_deep_color; 16497b2e202SAlex Deucher extern int amdgpu_vm_size; 16597b2e202SAlex Deucher extern int amdgpu_vm_block_size; 166d07f14beSRoger He extern int amdgpu_vm_fragment_size; 167d9c13156SChristian König extern int amdgpu_vm_fault_stop; 168b495bd3aSChristian König extern int amdgpu_vm_debug; 1699a4b7d4cSHarish Kasiviswanathan extern int amdgpu_vm_update_mode; 1707e0ff20cSWambui Karuga extern int amdgpu_exp_hw_support; 1714562236bSHarry Wentland extern int amdgpu_dc; 1721333f723SJammy Zhou extern int amdgpu_sched_jobs; 1734afcb303SJammy Zhou extern int amdgpu_sched_hw_submission; 1740b693f0bSRex Zhu extern uint amdgpu_pcie_gen_cap; 1750b693f0bSRex Zhu extern uint amdgpu_pcie_lane_cap; 1760b693f0bSRex Zhu extern uint amdgpu_cg_mask; 1770b693f0bSRex Zhu extern uint amdgpu_pg_mask; 1780b693f0bSRex Zhu extern uint amdgpu_sdma_phase_quantum; 1796f8941a2SNicolai Hähnle extern char *amdgpu_disable_cu; 1809accf2fdSEmily Deng extern char *amdgpu_virtual_display; 1810b693f0bSRex Zhu extern uint amdgpu_pp_feature_mask; 182367039bfSTianci.Yin extern uint amdgpu_force_long_training; 18365781c78SMonk Liu extern int amdgpu_job_hang_limit; 184e8835e0eSHawking Zhang extern int amdgpu_lbpw; 1854a75aefeSAndres Rodriguez extern int amdgpu_compute_multipipe; 186dcebf026SAndrey Grodzovsky extern int amdgpu_gpu_recovery; 187bfca0289SShaoyun Liu extern int amdgpu_emu_mode; 1887951e376SRex Zhu extern uint amdgpu_smu_memory_pool_size; 1898738a82bSLijo Lazar extern int amdgpu_smu_pptable_id; 1907875a226SAlex Deucher extern uint amdgpu_dc_feature_mask; 191a85ba005SNikola Cornij extern uint amdgpu_freesync_vid_mode; 1928a791dabSHarry Wentland extern uint amdgpu_dc_debug_mask; 193ad4de27fSNicholas Kazlauskas extern uint amdgpu_dm_abm_level; 1947a46f05eSTakashi Iwai extern int amdgpu_backlight; 19562d73fbcSEvan Quan extern struct amdgpu_mgpu_info mgpu_info; 1961218252fSxinhui pan extern int amdgpu_ras_enable; 1971218252fSxinhui pan extern uint amdgpu_ras_mask; 198acc0204cSGuchun Chen extern int amdgpu_bad_page_threshold; 19988f8575bSDennis Li extern struct amdgpu_watchdog_timer amdgpu_watchdog_timer; 20051bcce46SHawking Zhang extern int amdgpu_async_gfx_ring; 201b239c017SJack Xiao extern int amdgpu_mcbp; 202a190d1c7SXiaojie Yuan extern int amdgpu_discovery; 20338487284SJack Xiao extern int amdgpu_mes; 20475ee6487SFelix Kuehling extern int amdgpu_noretry; 2054e66d7d2SYong Zhao extern int amdgpu_force_asic_type; 2068c9f69bcSShirish S #ifdef CONFIG_HSA_AMD 207aa978594SHuang Rui extern int sched_policy; 208b2057956SFelix Kuehling extern bool debug_evictions; 209b80f050fSPhilip Yang extern bool no_system_mem_limit; 210a35ad98bSShirish S #else 21102f40f82SLee Jones static const int __maybe_unused sched_policy = KFD_SCHED_POLICY_HWS; 21202f40f82SLee Jones static const bool __maybe_unused debug_evictions; /* = false */ 21302f40f82SLee Jones static const bool __maybe_unused no_system_mem_limit; 2148c9f69bcSShirish S #endif 21597b2e202SAlex Deucher 216d7ccb38dSHuang Rui extern int amdgpu_tmz; 217273da6ffSWenhui Sheng extern int amdgpu_reset_method; 218d7ccb38dSHuang Rui 2196dd13096SFelix Kuehling #ifdef CONFIG_DRM_AMDGPU_SI 2206dd13096SFelix Kuehling extern int amdgpu_si_support; 2216dd13096SFelix Kuehling #endif 2227df28986SFelix Kuehling #ifdef CONFIG_DRM_AMDGPU_CIK 2237df28986SFelix Kuehling extern int amdgpu_cik_support; 2247df28986SFelix Kuehling #endif 225a300de40SMonk Liu extern int amdgpu_num_kcq; 22697b2e202SAlex Deucher 22708d1bdd4SRex Zhu #define AMDGPU_VM_MAX_NUM_CTX 4096 2286c8d74caSSamuel Li #define AMDGPU_SG_THRESHOLD (256*1024*1024) 22955ed8cafSChunming Zhou #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */ 2304b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000 23197b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */ 2328c5e13ecSAndrey Grodzovsky #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2) 23397b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32 23497b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT 4 235a5bde2f9SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH 16 23697b2e202SAlex Deucher 23781b54fb7SAlex Deucher #define AMDGPU_VBIOS_VGA_ALLOCATION (9 * 1024 * 1024) /* reserve 8MB for vga emulator and 1 MB for FB */ 23881b54fb7SAlex Deucher 23997b2e202SAlex Deucher /* hard reset data */ 24097b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b 24197b2e202SAlex Deucher 24297b2e202SAlex Deucher /* reset flags */ 24397b2e202SAlex Deucher #define AMDGPU_RESET_GFX (1 << 0) 24497b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE (1 << 1) 24597b2e202SAlex Deucher #define AMDGPU_RESET_DMA (1 << 2) 24697b2e202SAlex Deucher #define AMDGPU_RESET_CP (1 << 3) 24797b2e202SAlex Deucher #define AMDGPU_RESET_GRBM (1 << 4) 24897b2e202SAlex Deucher #define AMDGPU_RESET_DMA1 (1 << 5) 24997b2e202SAlex Deucher #define AMDGPU_RESET_RLC (1 << 6) 25097b2e202SAlex Deucher #define AMDGPU_RESET_SEM (1 << 7) 25197b2e202SAlex Deucher #define AMDGPU_RESET_IH (1 << 8) 25297b2e202SAlex Deucher #define AMDGPU_RESET_VMC (1 << 9) 25397b2e202SAlex Deucher #define AMDGPU_RESET_MC (1 << 10) 25497b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY (1 << 11) 25597b2e202SAlex Deucher #define AMDGPU_RESET_UVD (1 << 12) 25697b2e202SAlex Deucher #define AMDGPU_RESET_VCE (1 << 13) 25797b2e202SAlex Deucher #define AMDGPU_RESET_VCE1 (1 << 14) 25897b2e202SAlex Deucher 25997b2e202SAlex Deucher /* max cursor sizes (in pixels) */ 26097b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128 26197b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128 26297b2e202SAlex Deucher 26397b2e202SAlex Deucher struct amdgpu_device; 26497b2e202SAlex Deucher struct amdgpu_ib; 26597b2e202SAlex Deucher struct amdgpu_cs_parser; 266bb977d37SChunming Zhou struct amdgpu_job; 26797b2e202SAlex Deucher struct amdgpu_irq_src; 2680b492a4cSAlex Deucher struct amdgpu_fpriv; 2699cca0b8eSChristian König struct amdgpu_bo_va_mapping; 270102c16a0SLyude Paul struct amdgpu_atif; 271992af942SJonathan Kim struct kfd_vm_fault_info; 272d95e8e97SDennis Li struct amdgpu_hive_info; 27304442bf7SLijo Lazar struct amdgpu_reset_context; 274e071dce3SLijo Lazar struct amdgpu_reset_control; 27597b2e202SAlex Deucher 27697b2e202SAlex Deucher enum amdgpu_cp_irq { 27753b2fe41SHawking Zhang AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0, 27853b2fe41SHawking Zhang AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP, 27997b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP, 28097b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP, 28197b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP, 28297b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP, 28397b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP, 28497b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP, 28597b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP, 28697b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP, 28797b2e202SAlex Deucher 28897b2e202SAlex Deucher AMDGPU_CP_IRQ_LAST 28997b2e202SAlex Deucher }; 29097b2e202SAlex Deucher 29197b2e202SAlex Deucher enum amdgpu_thermal_irq { 29297b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0, 29397b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_HIGH_TO_LOW, 29497b2e202SAlex Deucher 29597b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LAST 29697b2e202SAlex Deucher }; 29797b2e202SAlex Deucher 2984e638ae9SXiangliang Yu enum amdgpu_kiq_irq { 2994e638ae9SXiangliang Yu AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0, 3004e638ae9SXiangliang Yu AMDGPU_CP_KIQ_IRQ_LAST 3014e638ae9SXiangliang Yu }; 3024e638ae9SXiangliang Yu 3033890d111SEmily Deng #define MAX_KIQ_REG_WAIT 5000 /* in usecs, 5ms */ 3043890d111SEmily Deng #define MAX_KIQ_REG_BAILOUT_INTERVAL 5 /* in msecs, 5ms */ 305006cc1a2SJiawei Gu #define MAX_KIQ_REG_TRY 1000 3063890d111SEmily Deng 30743fa561fSRex Zhu int amdgpu_device_ip_set_clockgating_state(void *dev, 3085fc3aeebSyanyang1 enum amd_ip_block_type block_type, 3095fc3aeebSyanyang1 enum amd_clockgating_state state); 31043fa561fSRex Zhu int amdgpu_device_ip_set_powergating_state(void *dev, 3115fc3aeebSyanyang1 enum amd_ip_block_type block_type, 3125fc3aeebSyanyang1 enum amd_powergating_state state); 3132990a1fcSAlex Deucher void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev, 3142990a1fcSAlex Deucher u32 *flags); 3152990a1fcSAlex Deucher int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev, 3165dbbb60bSAlex Deucher enum amd_ip_block_type block_type); 3172990a1fcSAlex Deucher bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev, 3185dbbb60bSAlex Deucher enum amd_ip_block_type block_type); 31997b2e202SAlex Deucher 320a1255107SAlex Deucher #define AMDGPU_MAX_IP_NUM 16 321a1255107SAlex Deucher 322a1255107SAlex Deucher struct amdgpu_ip_block_status { 323a1255107SAlex Deucher bool valid; 324a1255107SAlex Deucher bool sw; 325a1255107SAlex Deucher bool hw; 326a1255107SAlex Deucher bool late_initialized; 327a1255107SAlex Deucher bool hang; 328a1255107SAlex Deucher }; 329a1255107SAlex Deucher 33097b2e202SAlex Deucher struct amdgpu_ip_block_version { 331a1255107SAlex Deucher const enum amd_ip_block_type type; 332a1255107SAlex Deucher const u32 major; 333a1255107SAlex Deucher const u32 minor; 334a1255107SAlex Deucher const u32 rev; 3355fc3aeebSyanyang1 const struct amd_ip_funcs *funcs; 33697b2e202SAlex Deucher }; 33797b2e202SAlex Deucher 338efe4f000STianci.Yin #define HW_REV(_Major, _Minor, _Rev) \ 339efe4f000STianci.Yin ((((uint32_t) (_Major)) << 16) | ((uint32_t) (_Minor) << 8) | ((uint32_t) (_Rev))) 340efe4f000STianci.Yin 341a1255107SAlex Deucher struct amdgpu_ip_block { 342a1255107SAlex Deucher struct amdgpu_ip_block_status status; 343a1255107SAlex Deucher const struct amdgpu_ip_block_version *version; 344a1255107SAlex Deucher }; 345a1255107SAlex Deucher 3462990a1fcSAlex Deucher int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev, 3475fc3aeebSyanyang1 enum amd_ip_block_type type, 34897b2e202SAlex Deucher u32 major, u32 minor); 34997b2e202SAlex Deucher 3502990a1fcSAlex Deucher struct amdgpu_ip_block * 3512990a1fcSAlex Deucher amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev, 3525fc3aeebSyanyang1 enum amd_ip_block_type type); 35397b2e202SAlex Deucher 3542990a1fcSAlex Deucher int amdgpu_device_ip_block_add(struct amdgpu_device *adev, 355a1255107SAlex Deucher const struct amdgpu_ip_block_version *ip_block_version); 356a1255107SAlex Deucher 35797b2e202SAlex Deucher /* 35897b2e202SAlex Deucher * BIOS. 35997b2e202SAlex Deucher */ 36097b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev); 36197b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev); 36297b2e202SAlex Deucher 36397b2e202SAlex Deucher /* 36497b2e202SAlex Deucher * Clocks 36597b2e202SAlex Deucher */ 36697b2e202SAlex Deucher 36797b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3 36897b2e202SAlex Deucher 36997b2e202SAlex Deucher struct amdgpu_clock { 37097b2e202SAlex Deucher struct amdgpu_pll ppll[AMDGPU_MAX_PPLL]; 37197b2e202SAlex Deucher struct amdgpu_pll spll; 37297b2e202SAlex Deucher struct amdgpu_pll mpll; 37397b2e202SAlex Deucher /* 10 Khz units */ 37497b2e202SAlex Deucher uint32_t default_mclk; 37597b2e202SAlex Deucher uint32_t default_sclk; 37697b2e202SAlex Deucher uint32_t default_dispclk; 37797b2e202SAlex Deucher uint32_t current_dispclk; 37897b2e202SAlex Deucher uint32_t dp_extclk; 37997b2e202SAlex Deucher uint32_t max_pixel_clock; 38097b2e202SAlex Deucher }; 38197b2e202SAlex Deucher 38297b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock. 38397b2e202SAlex Deucher * By conception this is an helper for other part of the driver 38497b2e202SAlex Deucher * like the indirect buffer or semaphore, which both have their 38597b2e202SAlex Deucher * locking. 38697b2e202SAlex Deucher * 38797b2e202SAlex Deucher * Principe is simple, we keep a list of sub allocation in offset 38897b2e202SAlex Deucher * order (first entry has offset == 0, last entry has the highest 38997b2e202SAlex Deucher * offset). 39097b2e202SAlex Deucher * 39197b2e202SAlex Deucher * When allocating new object we first check if there is room at 39297b2e202SAlex Deucher * the end total_size - (last_object_offset + last_object_size) >= 39397b2e202SAlex Deucher * alloc_size. If so we allocate new object there. 39497b2e202SAlex Deucher * 39597b2e202SAlex Deucher * When there is not enough room at the end, we start waiting for 39697b2e202SAlex Deucher * each sub object until we reach object_offset+object_size >= 39797b2e202SAlex Deucher * alloc_size, this object then become the sub object we return. 39897b2e202SAlex Deucher * 39997b2e202SAlex Deucher * Alignment can't be bigger than page size. 40097b2e202SAlex Deucher * 40197b2e202SAlex Deucher * Hole are not considered for allocation to keep things simple. 40297b2e202SAlex Deucher * Assumption is that there won't be hole (all object on same 40397b2e202SAlex Deucher * alignment). 40497b2e202SAlex Deucher */ 4056ba60b89SChristian König 4066ba60b89SChristian König #define AMDGPU_SA_NUM_FENCE_LISTS 32 4076ba60b89SChristian König 40897b2e202SAlex Deucher struct amdgpu_sa_manager { 40997b2e202SAlex Deucher wait_queue_head_t wq; 41097b2e202SAlex Deucher struct amdgpu_bo *bo; 41197b2e202SAlex Deucher struct list_head *hole; 4126ba60b89SChristian König struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS]; 41397b2e202SAlex Deucher struct list_head olist; 41497b2e202SAlex Deucher unsigned size; 41597b2e202SAlex Deucher uint64_t gpu_addr; 41697b2e202SAlex Deucher void *cpu_ptr; 41797b2e202SAlex Deucher uint32_t domain; 41897b2e202SAlex Deucher uint32_t align; 41997b2e202SAlex Deucher }; 42097b2e202SAlex Deucher 42197b2e202SAlex Deucher /* sub-allocation buffer */ 42297b2e202SAlex Deucher struct amdgpu_sa_bo { 42397b2e202SAlex Deucher struct list_head olist; 42497b2e202SAlex Deucher struct list_head flist; 42597b2e202SAlex Deucher struct amdgpu_sa_manager *manager; 42697b2e202SAlex Deucher unsigned soffset; 42797b2e202SAlex Deucher unsigned eoffset; 428f54d1867SChris Wilson struct dma_fence *fence; 42997b2e202SAlex Deucher }; 43097b2e202SAlex Deucher 431d573de2dSRex Zhu int amdgpu_fence_slab_init(void); 432d573de2dSRex Zhu void amdgpu_fence_slab_fini(void); 43397b2e202SAlex Deucher 43497b2e202SAlex Deucher /* 43597b2e202SAlex Deucher * IRQS. 43697b2e202SAlex Deucher */ 43797b2e202SAlex Deucher 43897b2e202SAlex Deucher struct amdgpu_flip_work { 439325cbba1SMichel Dänzer struct delayed_work flip_work; 44097b2e202SAlex Deucher struct work_struct unpin_work; 44197b2e202SAlex Deucher struct amdgpu_device *adev; 44297b2e202SAlex Deucher int crtc_id; 443325cbba1SMichel Dänzer u32 target_vblank; 44497b2e202SAlex Deucher uint64_t base; 44597b2e202SAlex Deucher struct drm_pending_vblank_event *event; 446765e7fbfSChristian König struct amdgpu_bo *old_abo; 447f54d1867SChris Wilson struct dma_fence *excl; 4481ffd2652SChristian König unsigned shared_count; 449f54d1867SChris Wilson struct dma_fence **shared; 450f54d1867SChris Wilson struct dma_fence_cb cb; 451cb9e59d7SAlex Deucher bool async; 45297b2e202SAlex Deucher }; 45397b2e202SAlex Deucher 45497b2e202SAlex Deucher 45597b2e202SAlex Deucher /* 45697b2e202SAlex Deucher * CP & rings. 45797b2e202SAlex Deucher */ 45897b2e202SAlex Deucher 45997b2e202SAlex Deucher struct amdgpu_ib { 46097b2e202SAlex Deucher struct amdgpu_sa_bo *sa_bo; 46197b2e202SAlex Deucher uint32_t length_dw; 46297b2e202SAlex Deucher uint64_t gpu_addr; 46397b2e202SAlex Deucher uint32_t *ptr; 464de807f81SJammy Zhou uint32_t flags; 46597b2e202SAlex Deucher }; 46697b2e202SAlex Deucher 4671b1f42d8SLucas Stach extern const struct drm_sched_backend_ops amdgpu_sched_ops; 468c1b69ed0SChunming Zhou 46997b2e202SAlex Deucher /* 47097b2e202SAlex Deucher * file private structure 47197b2e202SAlex Deucher */ 47297b2e202SAlex Deucher 47397b2e202SAlex Deucher struct amdgpu_fpriv { 47497b2e202SAlex Deucher struct amdgpu_vm vm; 475b85891bdSJunwei Zhang struct amdgpu_bo_va *prt_va; 4760f4b3c68SChristian König struct amdgpu_bo_va *csa_va; 47797b2e202SAlex Deucher struct mutex bo_list_lock; 47897b2e202SAlex Deucher struct idr bo_list_handles; 47997b2e202SAlex Deucher struct amdgpu_ctx_mgr ctx_mgr; 48097b2e202SAlex Deucher }; 48197b2e202SAlex Deucher 482021830d2SBas Nieuwenhuizen int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv); 483021830d2SBas Nieuwenhuizen 484b07c60c0SChristian König int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm, 485c8e42d57Sxinhui pan unsigned size, 486c8e42d57Sxinhui pan enum amdgpu_ib_pool_type pool, 487c8e42d57Sxinhui pan struct amdgpu_ib *ib); 4884d9c514dSChristian König void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, 489f54d1867SChris Wilson struct dma_fence *f); 490b07c60c0SChristian König int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs, 49150ddc75eSJunwei Zhang struct amdgpu_ib *ibs, struct amdgpu_job *job, 49250ddc75eSJunwei Zhang struct dma_fence **f); 49397b2e202SAlex Deucher int amdgpu_ib_pool_init(struct amdgpu_device *adev); 49497b2e202SAlex Deucher void amdgpu_ib_pool_fini(struct amdgpu_device *adev); 49597b2e202SAlex Deucher int amdgpu_ib_ring_tests(struct amdgpu_device *adev); 49697b2e202SAlex Deucher 49797b2e202SAlex Deucher /* 49897b2e202SAlex Deucher * CS. 49997b2e202SAlex Deucher */ 50097b2e202SAlex Deucher struct amdgpu_cs_chunk { 50197b2e202SAlex Deucher uint32_t chunk_id; 50297b2e202SAlex Deucher uint32_t length_dw; 503758ac17fSChristian König void *kdata; 50497b2e202SAlex Deucher }; 50597b2e202SAlex Deucher 5062624dd15SChunming Zhou struct amdgpu_cs_post_dep { 5072624dd15SChunming Zhou struct drm_syncobj *syncobj; 5082624dd15SChunming Zhou struct dma_fence_chain *chain; 5092624dd15SChunming Zhou u64 point; 5102624dd15SChunming Zhou }; 5112624dd15SChunming Zhou 51297b2e202SAlex Deucher struct amdgpu_cs_parser { 51397b2e202SAlex Deucher struct amdgpu_device *adev; 51497b2e202SAlex Deucher struct drm_file *filp; 5153cb485f3SChristian König struct amdgpu_ctx *ctx; 516c3cca41eSChristian König 51797b2e202SAlex Deucher /* chunks */ 51897b2e202SAlex Deucher unsigned nchunks; 51997b2e202SAlex Deucher struct amdgpu_cs_chunk *chunks; 520c3cca41eSChristian König 52150838c8cSChristian König /* scheduler job object */ 52250838c8cSChristian König struct amdgpu_job *job; 5230d346a14SChristian König struct drm_sched_entity *entity; 524c3cca41eSChristian König 525c3cca41eSChristian König /* buffer objects */ 526c3cca41eSChristian König struct ww_acquire_ctx ticket; 527c3cca41eSChristian König struct amdgpu_bo_list *bo_list; 5283fe89771SChristian König struct amdgpu_mn *mn; 52956467ebfSChristian König struct amdgpu_bo_list_entry vm_pd; 53097b2e202SAlex Deucher struct list_head validated; 531f54d1867SChris Wilson struct dma_fence *fence; 532f69f90a1SChristian König uint64_t bytes_moved_threshold; 53300f06b24SJohn Brooks uint64_t bytes_moved_vis_threshold; 534f69f90a1SChristian König uint64_t bytes_moved; 53500f06b24SJohn Brooks uint64_t bytes_moved_vis; 53697b2e202SAlex Deucher 53797b2e202SAlex Deucher /* user fence */ 53891acbeb6SChristian König struct amdgpu_bo_list_entry uf_entry; 539660e8558SDave Airlie 5402624dd15SChunming Zhou unsigned num_post_deps; 5412624dd15SChunming Zhou struct amdgpu_cs_post_dep *post_deps; 54297b2e202SAlex Deucher }; 54397b2e202SAlex Deucher 5447270f839SChristian König static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, 5457270f839SChristian König uint32_t ib_idx, int idx) 54697b2e202SAlex Deucher { 54750838c8cSChristian König return p->job->ibs[ib_idx].ptr[idx]; 54897b2e202SAlex Deucher } 54997b2e202SAlex Deucher 5507270f839SChristian König static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p, 5517270f839SChristian König uint32_t ib_idx, int idx, 5527270f839SChristian König uint32_t value) 5537270f839SChristian König { 55450838c8cSChristian König p->job->ibs[ib_idx].ptr[idx] = value; 5557270f839SChristian König } 5567270f839SChristian König 55797b2e202SAlex Deucher /* 55897b2e202SAlex Deucher * Writeback 55997b2e202SAlex Deucher */ 56054208194SYintian Tao #define AMDGPU_MAX_WB 256 /* Reserve at most 256 WB slots for amdgpu-owned rings. */ 56197b2e202SAlex Deucher 56297b2e202SAlex Deucher struct amdgpu_wb { 56397b2e202SAlex Deucher struct amdgpu_bo *wb_obj; 56497b2e202SAlex Deucher volatile uint32_t *wb; 56597b2e202SAlex Deucher uint64_t gpu_addr; 56697b2e202SAlex Deucher u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */ 56797b2e202SAlex Deucher unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)]; 56897b2e202SAlex Deucher }; 56997b2e202SAlex Deucher 570131b4b36SAlex Deucher int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb); 571131b4b36SAlex Deucher void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb); 57297b2e202SAlex Deucher 57397b2e202SAlex Deucher /* 57497b2e202SAlex Deucher * Benchmarking 57597b2e202SAlex Deucher */ 57697b2e202SAlex Deucher void amdgpu_benchmark(struct amdgpu_device *adev, int test_number); 57797b2e202SAlex Deucher 57897b2e202SAlex Deucher 57997b2e202SAlex Deucher /* 58097b2e202SAlex Deucher * Testing 58197b2e202SAlex Deucher */ 58297b2e202SAlex Deucher void amdgpu_test_moves(struct amdgpu_device *adev); 58397b2e202SAlex Deucher 58497b2e202SAlex Deucher /* 58597b2e202SAlex Deucher * ASIC specific register table accessible by UMD 58697b2e202SAlex Deucher */ 58797b2e202SAlex Deucher struct amdgpu_allowed_register_entry { 58897b2e202SAlex Deucher uint32_t reg_offset; 58997b2e202SAlex Deucher bool grbm_indexed; 59097b2e202SAlex Deucher }; 59197b2e202SAlex Deucher 5920cf3c64fSAlex Deucher enum amd_reset_method { 593e071dce3SLijo Lazar AMD_RESET_METHOD_NONE = -1, 5940cf3c64fSAlex Deucher AMD_RESET_METHOD_LEGACY = 0, 5950cf3c64fSAlex Deucher AMD_RESET_METHOD_MODE0, 5960cf3c64fSAlex Deucher AMD_RESET_METHOD_MODE1, 5970cf3c64fSAlex Deucher AMD_RESET_METHOD_MODE2, 598af484df8SAlex Deucher AMD_RESET_METHOD_BACO, 599af484df8SAlex Deucher AMD_RESET_METHOD_PCI, 6000cf3c64fSAlex Deucher }; 6010cf3c64fSAlex Deucher 6029269bf18SAlex Deucher struct amdgpu_video_codec_info { 6039269bf18SAlex Deucher u32 codec_type; 6049269bf18SAlex Deucher u32 max_width; 6059269bf18SAlex Deucher u32 max_height; 6069269bf18SAlex Deucher u32 max_pixels_per_frame; 6079269bf18SAlex Deucher u32 max_level; 6089269bf18SAlex Deucher }; 6099269bf18SAlex Deucher 6109269bf18SAlex Deucher struct amdgpu_video_codecs { 6119269bf18SAlex Deucher const u32 codec_count; 6129269bf18SAlex Deucher const struct amdgpu_video_codec_info *codec_array; 6139269bf18SAlex Deucher }; 6149269bf18SAlex Deucher 61597b2e202SAlex Deucher /* 61697b2e202SAlex Deucher * ASIC specific functions. 61797b2e202SAlex Deucher */ 61897b2e202SAlex Deucher struct amdgpu_asic_funcs { 61997b2e202SAlex Deucher bool (*read_disabled_bios)(struct amdgpu_device *adev); 6207946b878SAlex Deucher bool (*read_bios_from_rom)(struct amdgpu_device *adev, 6217946b878SAlex Deucher u8 *bios, u32 length_bytes); 62297b2e202SAlex Deucher int (*read_register)(struct amdgpu_device *adev, u32 se_num, 62397b2e202SAlex Deucher u32 sh_num, u32 reg_offset, u32 *value); 62497b2e202SAlex Deucher void (*set_vga_state)(struct amdgpu_device *adev, bool state); 62597b2e202SAlex Deucher int (*reset)(struct amdgpu_device *adev); 6260cf3c64fSAlex Deucher enum amd_reset_method (*reset_method)(struct amdgpu_device *adev); 62797b2e202SAlex Deucher /* get the reference clock */ 62897b2e202SAlex Deucher u32 (*get_xclk)(struct amdgpu_device *adev); 62997b2e202SAlex Deucher /* MM block clocks */ 63097b2e202SAlex Deucher int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk); 63197b2e202SAlex Deucher int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk); 632841686dfSMaruthi Bayyavarapu /* static power management */ 633841686dfSMaruthi Bayyavarapu int (*get_pcie_lanes)(struct amdgpu_device *adev); 634841686dfSMaruthi Bayyavarapu void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes); 635bbf282d8SAlex Deucher /* get config memsize register */ 636bbf282d8SAlex Deucher u32 (*get_config_memsize)(struct amdgpu_device *adev); 6372df1b8b6SAlex Deucher /* flush hdp write queue */ 63869882565SChristian König void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring); 6392df1b8b6SAlex Deucher /* invalidate hdp read cache */ 64069882565SChristian König void (*invalidate_hdp)(struct amdgpu_device *adev, 64169882565SChristian König struct amdgpu_ring *ring); 64269070690SAlex Deucher /* check if the asic needs a full reset of if soft reset will work */ 64369070690SAlex Deucher bool (*need_full_reset)(struct amdgpu_device *adev); 6445253163aSOak Zeng /* initialize doorbell layout for specific asic*/ 6455253163aSOak Zeng void (*init_doorbell_index)(struct amdgpu_device *adev); 646b45e18acSKent Russell /* PCIe bandwidth usage */ 647b45e18acSKent Russell void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0, 648b45e18acSKent Russell uint64_t *count1); 64944401889SAlex Deucher /* do we need to reset the asic at init time (e.g., kexec) */ 65044401889SAlex Deucher bool (*need_reset_on_init)(struct amdgpu_device *adev); 651dcea6e65SKent Russell /* PCIe replay counter */ 652dcea6e65SKent Russell uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev); 65369d5436dSAlex Deucher /* device supports BACO */ 65469d5436dSAlex Deucher bool (*supports_baco)(struct amdgpu_device *adev); 6559737a923SAlex Deucher /* pre asic_init quirks */ 6569737a923SAlex Deucher void (*pre_asic_init)(struct amdgpu_device *adev); 657f2b75bc2SEvan Quan /* enter/exit umd stable pstate */ 658f2b75bc2SEvan Quan int (*update_umd_stable_pstate)(struct amdgpu_device *adev, bool enter); 6599269bf18SAlex Deucher /* query video codecs */ 6609269bf18SAlex Deucher int (*query_video_codecs)(struct amdgpu_device *adev, bool encode, 6619269bf18SAlex Deucher const struct amdgpu_video_codecs **codecs); 66297b2e202SAlex Deucher }; 66397b2e202SAlex Deucher 66497b2e202SAlex Deucher /* 66597b2e202SAlex Deucher * IOCTL. 66697b2e202SAlex Deucher */ 66797b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data, 66897b2e202SAlex Deucher struct drm_file *filp); 66997b2e202SAlex Deucher 67097b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 6717ca24cf2SMarek Olšák int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data, 6727ca24cf2SMarek Olšák struct drm_file *filp); 67397b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 674eef18a82SJunwei Zhang int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data, 675eef18a82SJunwei Zhang struct drm_file *filp); 67697b2e202SAlex Deucher 67797b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */ 67897b2e202SAlex Deucher struct amdgpu_vram_scratch { 67997b2e202SAlex Deucher struct amdgpu_bo *robj; 68097b2e202SAlex Deucher volatile uint32_t *ptr; 68197b2e202SAlex Deucher u64 gpu_addr; 68297b2e202SAlex Deucher }; 68397b2e202SAlex Deucher 68497b2e202SAlex Deucher /* 68597b2e202SAlex Deucher * ACPI 68697b2e202SAlex Deucher */ 68797b2e202SAlex Deucher struct amdgpu_atcs_functions { 68897b2e202SAlex Deucher bool get_ext_state; 68997b2e202SAlex Deucher bool pcie_perf_req; 69097b2e202SAlex Deucher bool pcie_dev_rdy; 69197b2e202SAlex Deucher bool pcie_bus_width; 69297b2e202SAlex Deucher }; 69397b2e202SAlex Deucher 69497b2e202SAlex Deucher struct amdgpu_atcs { 69597b2e202SAlex Deucher struct amdgpu_atcs_functions functions; 69697b2e202SAlex Deucher }; 69797b2e202SAlex Deucher 69897b2e202SAlex Deucher /* 699d03846afSChunming Zhou * CGS 700d03846afSChunming Zhou */ 701110e6f26SDave Airlie struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev); 702110e6f26SDave Airlie void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device); 703a8fe58ceSMaruthi Bayyavarapu 704a8fe58ceSMaruthi Bayyavarapu /* 70597b2e202SAlex Deucher * Core structure, functions and helpers. 70697b2e202SAlex Deucher */ 70797b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t); 70897b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 70997b2e202SAlex Deucher 7104fa1c6a6STao Zhou typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t); 7114fa1c6a6STao Zhou typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t); 7124fa1c6a6STao Zhou 71397b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 71497b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t); 71597b2e202SAlex Deucher 71688807dc8SOak Zeng struct amdgpu_mmio_remap { 71788807dc8SOak Zeng u32 reg_offset; 71888807dc8SOak Zeng resource_size_t bus_addr; 71988807dc8SOak Zeng }; 72088807dc8SOak Zeng 7214522824cSShaoyun Liu /* Define the HW IP blocks will be used in driver , add more if necessary */ 7224522824cSShaoyun Liu enum amd_hw_ip_block_type { 7234522824cSShaoyun Liu GC_HWIP = 1, 7244522824cSShaoyun Liu HDP_HWIP, 7254522824cSShaoyun Liu SDMA0_HWIP, 7264522824cSShaoyun Liu SDMA1_HWIP, 727fa5d2e6fSLe Ma SDMA2_HWIP, 728fa5d2e6fSLe Ma SDMA3_HWIP, 729fa5d2e6fSLe Ma SDMA4_HWIP, 730fa5d2e6fSLe Ma SDMA5_HWIP, 731fa5d2e6fSLe Ma SDMA6_HWIP, 732fa5d2e6fSLe Ma SDMA7_HWIP, 7334522824cSShaoyun Liu MMHUB_HWIP, 7344522824cSShaoyun Liu ATHUB_HWIP, 7354522824cSShaoyun Liu NBIO_HWIP, 7364522824cSShaoyun Liu MP0_HWIP, 737e6636ae1SEvan Quan MP1_HWIP, 7384522824cSShaoyun Liu UVD_HWIP, 7394522824cSShaoyun Liu VCN_HWIP = UVD_HWIP, 74088a1c40aSLeo Liu JPEG_HWIP = VCN_HWIP, 7414522824cSShaoyun Liu VCE_HWIP, 7424522824cSShaoyun Liu DF_HWIP, 7434522824cSShaoyun Liu DCE_HWIP, 7444522824cSShaoyun Liu OSSSYS_HWIP, 7454522824cSShaoyun Liu SMUIO_HWIP, 7464522824cSShaoyun Liu PWR_HWIP, 7474522824cSShaoyun Liu NBIF_HWIP, 748e6636ae1SEvan Quan THM_HWIP, 74973b19174SRex Zhu CLK_HWIP, 7506501a771SHawking Zhang UMC_HWIP, 7516501a771SHawking Zhang RSMU_HWIP, 7524522824cSShaoyun Liu MAX_HWIP 7534522824cSShaoyun Liu }; 7544522824cSShaoyun Liu 755113b47e7SLe Ma #define HWIP_MAX_INSTANCE 8 7564522824cSShaoyun Liu 75711dc9364SRex Zhu struct amd_powerplay { 75811dc9364SRex Zhu void *pp_handle; 75911dc9364SRex Zhu const struct amd_pm_funcs *pp_funcs; 76011dc9364SRex Zhu }; 76111dc9364SRex Zhu 76273275181SEvan Quan /* polaris10 kickers */ 76373275181SEvan Quan #define ASICID_IS_P20(did, rid) (((did == 0x67DF) && \ 76473275181SEvan Quan ((rid == 0xE3) || \ 76573275181SEvan Quan (rid == 0xE4) || \ 76673275181SEvan Quan (rid == 0xE5) || \ 76773275181SEvan Quan (rid == 0xE7) || \ 76873275181SEvan Quan (rid == 0xEF))) || \ 76973275181SEvan Quan ((did == 0x6FDF) && \ 77073275181SEvan Quan ((rid == 0xE7) || \ 77173275181SEvan Quan (rid == 0xEF) || \ 77273275181SEvan Quan (rid == 0xFF)))) 77373275181SEvan Quan 77473275181SEvan Quan #define ASICID_IS_P30(did, rid) ((did == 0x67DF) && \ 77573275181SEvan Quan ((rid == 0xE1) || \ 77673275181SEvan Quan (rid == 0xF7))) 77773275181SEvan Quan 77873275181SEvan Quan /* polaris11 kickers */ 77973275181SEvan Quan #define ASICID_IS_P21(did, rid) (((did == 0x67EF) && \ 78073275181SEvan Quan ((rid == 0xE0) || \ 78173275181SEvan Quan (rid == 0xE5))) || \ 78273275181SEvan Quan ((did == 0x67FF) && \ 78373275181SEvan Quan ((rid == 0xCF) || \ 78473275181SEvan Quan (rid == 0xEF) || \ 78573275181SEvan Quan (rid == 0xFF)))) 78673275181SEvan Quan 78773275181SEvan Quan #define ASICID_IS_P31(did, rid) ((did == 0x67EF) && \ 78873275181SEvan Quan ((rid == 0xE2))) 78973275181SEvan Quan 79073275181SEvan Quan /* polaris12 kickers */ 79173275181SEvan Quan #define ASICID_IS_P23(did, rid) (((did == 0x6987) && \ 79273275181SEvan Quan ((rid == 0xC0) || \ 79373275181SEvan Quan (rid == 0xC1) || \ 79473275181SEvan Quan (rid == 0xC3) || \ 79573275181SEvan Quan (rid == 0xC7))) || \ 79673275181SEvan Quan ((did == 0x6981) && \ 79773275181SEvan Quan ((rid == 0x00) || \ 79873275181SEvan Quan (rid == 0x01) || \ 79973275181SEvan Quan (rid == 0x10)))) 80073275181SEvan Quan 8010c49e0b8SChunming Zhou #define AMDGPU_RESET_MAGIC_NUM 64 802e4cf4bf5SJonathan Kim #define AMDGPU_MAX_DF_PERFMONS 4 80397b2e202SAlex Deucher struct amdgpu_device { 80497b2e202SAlex Deucher struct device *dev; 80597b2e202SAlex Deucher struct pci_dev *pdev; 8068aba21b7SLuben Tuikov struct drm_device ddev; 80797b2e202SAlex Deucher 808a8fe58ceSMaruthi Bayyavarapu #ifdef CONFIG_DRM_AMD_ACP 809a8fe58ceSMaruthi Bayyavarapu struct amdgpu_acp acp; 810a8fe58ceSMaruthi Bayyavarapu #endif 811d95e8e97SDennis Li struct amdgpu_hive_info *hive; 81297b2e202SAlex Deucher /* ASIC */ 8132f7d10b3SJammy Zhou enum amd_asic_type asic_type; 81497b2e202SAlex Deucher uint32_t family; 81597b2e202SAlex Deucher uint32_t rev_id; 81697b2e202SAlex Deucher uint32_t external_rev_id; 81797b2e202SAlex Deucher unsigned long flags; 81854f78a76SAlex Deucher unsigned long apu_flags; 81997b2e202SAlex Deucher int usec_timeout; 82097b2e202SAlex Deucher const struct amdgpu_asic_funcs *asic_funcs; 82197b2e202SAlex Deucher bool shutdown; 822fd5fd480SChunming Zhou bool need_swiotlb; 82397b2e202SAlex Deucher bool accel_working; 82497b2e202SAlex Deucher struct notifier_block acpi_nb; 82597b2e202SAlex Deucher struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS]; 82698d28ac2SNirmoy Das struct debugfs_blob_wrapper debugfs_vbios_blob; 827102c16a0SLyude Paul struct amdgpu_atif *atif; 82897b2e202SAlex Deucher struct amdgpu_atcs atcs; 82997b2e202SAlex Deucher struct mutex srbm_mutex; 83097b2e202SAlex Deucher /* GRBM index mutex. Protects concurrent access to GRBM index */ 83197b2e202SAlex Deucher struct mutex grbm_idx_mutex; 83297b2e202SAlex Deucher struct dev_pm_domain vga_pm_domain; 83397b2e202SAlex Deucher bool have_disp_power_ref; 834bae17d2aSJack Xiao bool have_atomics_support; 83597b2e202SAlex Deucher 83697b2e202SAlex Deucher /* BIOS */ 8370cdd5005SAlex Deucher bool is_atom_fw; 83897b2e202SAlex Deucher uint8_t *bios; 839a9f5db9cSEvan Quan uint32_t bios_size; 840a5bde2f9SAlex Deucher uint32_t bios_scratch_reg_offset; 84197b2e202SAlex Deucher uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH]; 84297b2e202SAlex Deucher 84397b2e202SAlex Deucher /* Register/doorbell mmio */ 84497b2e202SAlex Deucher resource_size_t rmmio_base; 84597b2e202SAlex Deucher resource_size_t rmmio_size; 84697b2e202SAlex Deucher void __iomem *rmmio; 84797b2e202SAlex Deucher /* protects concurrent MM_INDEX/DATA based register access */ 84897b2e202SAlex Deucher spinlock_t mmio_idx_lock; 84988807dc8SOak Zeng struct amdgpu_mmio_remap rmmio_remap; 85097b2e202SAlex Deucher /* protects concurrent SMC based register access */ 85197b2e202SAlex Deucher spinlock_t smc_idx_lock; 85297b2e202SAlex Deucher amdgpu_rreg_t smc_rreg; 85397b2e202SAlex Deucher amdgpu_wreg_t smc_wreg; 85497b2e202SAlex Deucher /* protects concurrent PCIE register access */ 85597b2e202SAlex Deucher spinlock_t pcie_idx_lock; 85697b2e202SAlex Deucher amdgpu_rreg_t pcie_rreg; 85797b2e202SAlex Deucher amdgpu_wreg_t pcie_wreg; 85836b9a952SHuang Rui amdgpu_rreg_t pciep_rreg; 85936b9a952SHuang Rui amdgpu_wreg_t pciep_wreg; 8604fa1c6a6STao Zhou amdgpu_rreg64_t pcie_rreg64; 8614fa1c6a6STao Zhou amdgpu_wreg64_t pcie_wreg64; 86297b2e202SAlex Deucher /* protects concurrent UVD register access */ 86397b2e202SAlex Deucher spinlock_t uvd_ctx_idx_lock; 86497b2e202SAlex Deucher amdgpu_rreg_t uvd_ctx_rreg; 86597b2e202SAlex Deucher amdgpu_wreg_t uvd_ctx_wreg; 86697b2e202SAlex Deucher /* protects concurrent DIDT register access */ 86797b2e202SAlex Deucher spinlock_t didt_idx_lock; 86897b2e202SAlex Deucher amdgpu_rreg_t didt_rreg; 86997b2e202SAlex Deucher amdgpu_wreg_t didt_wreg; 870ccdbb20aSRex Zhu /* protects concurrent gc_cac register access */ 871ccdbb20aSRex Zhu spinlock_t gc_cac_idx_lock; 872ccdbb20aSRex Zhu amdgpu_rreg_t gc_cac_rreg; 873ccdbb20aSRex Zhu amdgpu_wreg_t gc_cac_wreg; 87416abb5d2SEvan Quan /* protects concurrent se_cac register access */ 87516abb5d2SEvan Quan spinlock_t se_cac_idx_lock; 87616abb5d2SEvan Quan amdgpu_rreg_t se_cac_rreg; 87716abb5d2SEvan Quan amdgpu_wreg_t se_cac_wreg; 87897b2e202SAlex Deucher /* protects concurrent ENDPOINT (audio) register access */ 87997b2e202SAlex Deucher spinlock_t audio_endpt_idx_lock; 88097b2e202SAlex Deucher amdgpu_block_rreg_t audio_endpt_rreg; 88197b2e202SAlex Deucher amdgpu_block_wreg_t audio_endpt_wreg; 88297b2e202SAlex Deucher struct amdgpu_doorbell doorbell; 88397b2e202SAlex Deucher 88497b2e202SAlex Deucher /* clock/pll info */ 88597b2e202SAlex Deucher struct amdgpu_clock clock; 88697b2e202SAlex Deucher 88797b2e202SAlex Deucher /* MC */ 888770d13b1SChristian König struct amdgpu_gmc gmc; 88997b2e202SAlex Deucher struct amdgpu_gart gart; 89092e71b06SChristian König dma_addr_t dummy_page_addr; 89197b2e202SAlex Deucher struct amdgpu_vm_manager vm_manager; 892e60f8db5SAlex Xie struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS]; 8931daa2bfaSLe Ma unsigned num_vmhubs; 89497b2e202SAlex Deucher 89597b2e202SAlex Deucher /* memory management */ 89697b2e202SAlex Deucher struct amdgpu_mman mman; 89797b2e202SAlex Deucher struct amdgpu_vram_scratch vram_scratch; 89897b2e202SAlex Deucher struct amdgpu_wb wb; 89997b2e202SAlex Deucher atomic64_t num_bytes_moved; 900dbd5ed60SChristian König atomic64_t num_evictions; 90168e2c5ffSMarek Olšák atomic64_t num_vram_cpu_page_faults; 902d94aed5aSMarek Olšák atomic_t gpu_reset_counter; 903f1892138SChunming Zhou atomic_t vram_lost_counter; 90497b2e202SAlex Deucher 90595844d20SMarek Olšák /* data for buffer migration throttling */ 90695844d20SMarek Olšák struct { 90795844d20SMarek Olšák spinlock_t lock; 90895844d20SMarek Olšák s64 last_update_us; 90995844d20SMarek Olšák s64 accum_us; /* accumulated microseconds */ 91000f06b24SJohn Brooks s64 accum_us_vis; /* for visible VRAM */ 91195844d20SMarek Olšák u32 log2_max_MBps; 91295844d20SMarek Olšák } mm_stats; 91395844d20SMarek Olšák 91497b2e202SAlex Deucher /* display */ 9159accf2fdSEmily Deng bool enable_virtual_display; 91697b2e202SAlex Deucher struct amdgpu_mode_info mode_info; 9174562236bSHarry Wentland /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */ 91897b2e202SAlex Deucher struct work_struct hotplug_work; 91997b2e202SAlex Deucher struct amdgpu_irq_src crtc_irq; 92011f1a553SWayne Lin struct amdgpu_irq_src vline0_irq; 921d2574c33SMario Kleiner struct amdgpu_irq_src vupdate_irq; 92297b2e202SAlex Deucher struct amdgpu_irq_src pageflip_irq; 92397b2e202SAlex Deucher struct amdgpu_irq_src hpd_irq; 924c79fe9b4SLeo (Hanghong) Ma struct amdgpu_irq_src dmub_trace_irq; 925*f066af88SJude Shih struct amdgpu_irq_src dmub_outbox_irq; 92697b2e202SAlex Deucher 92797b2e202SAlex Deucher /* rings */ 92876bf0db5SChristian König u64 fence_context; 92997b2e202SAlex Deucher unsigned num_rings; 93097b2e202SAlex Deucher struct amdgpu_ring *rings[AMDGPU_MAX_RINGS]; 93197b2e202SAlex Deucher bool ib_pool_ready; 9329ecefb19SChristian König struct amdgpu_sa_manager ib_pools[AMDGPU_IB_POOL_MAX]; 9331c6d567bSNirmoy Das struct amdgpu_sched gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX]; 93497b2e202SAlex Deucher 93597b2e202SAlex Deucher /* interrupts */ 93697b2e202SAlex Deucher struct amdgpu_irq irq; 93797b2e202SAlex Deucher 9381f7371b2SAlex Deucher /* powerplay */ 9391f7371b2SAlex Deucher struct amd_powerplay powerplay; 940f3898ea1SEric Huang bool pp_force_state_enabled; 9411f7371b2SAlex Deucher 942137d63abSHuang Rui /* smu */ 943137d63abSHuang Rui struct smu_context smu; 944137d63abSHuang Rui 94597b2e202SAlex Deucher /* dpm */ 94697b2e202SAlex Deucher struct amdgpu_pm pm; 94797b2e202SAlex Deucher u32 cg_flags; 94897b2e202SAlex Deucher u32 pg_flags; 94997b2e202SAlex Deucher 950bebc0762SHawking Zhang /* nbio */ 951bebc0762SHawking Zhang struct amdgpu_nbio nbio; 952bebc0762SHawking Zhang 953b291a387SHawking Zhang /* hdp */ 954b291a387SHawking Zhang struct amdgpu_hdp hdp; 955b291a387SHawking Zhang 956293f2563SHawking Zhang /* smuio */ 957293f2563SHawking Zhang struct amdgpu_smuio smuio; 958293f2563SHawking Zhang 959d3a5a121STao Zhou /* mmhub */ 960d3a5a121STao Zhou struct amdgpu_mmhub mmhub; 961d3a5a121STao Zhou 9628ffff9b4SOak Zeng /* gfxhub */ 9638ffff9b4SOak Zeng struct amdgpu_gfxhub gfxhub; 9648ffff9b4SOak Zeng 96597b2e202SAlex Deucher /* gfx */ 96697b2e202SAlex Deucher struct amdgpu_gfx gfx; 96797b2e202SAlex Deucher 96897b2e202SAlex Deucher /* sdma */ 969c113ea1cSAlex Deucher struct amdgpu_sdma sdma; 97097b2e202SAlex Deucher 97197b2e202SAlex Deucher /* uvd */ 97297b2e202SAlex Deucher struct amdgpu_uvd uvd; 97397b2e202SAlex Deucher 97497b2e202SAlex Deucher /* vce */ 97597b2e202SAlex Deucher struct amdgpu_vce vce; 97695d0906fSLeo Liu 97795d0906fSLeo Liu /* vcn */ 97895d0906fSLeo Liu struct amdgpu_vcn vcn; 97997b2e202SAlex Deucher 98088a1c40aSLeo Liu /* jpeg */ 98188a1c40aSLeo Liu struct amdgpu_jpeg jpeg; 98288a1c40aSLeo Liu 98397b2e202SAlex Deucher /* firmwares */ 98497b2e202SAlex Deucher struct amdgpu_firmware firmware; 98597b2e202SAlex Deucher 9860e5ca0d1SHuang Rui /* PSP */ 9870e5ca0d1SHuang Rui struct psp_context psp; 9880e5ca0d1SHuang Rui 98997b2e202SAlex Deucher /* GDS */ 99097b2e202SAlex Deucher struct amdgpu_gds gds; 99197b2e202SAlex Deucher 992611736d8SFelix Kuehling /* KFD */ 993611736d8SFelix Kuehling struct amdgpu_kfd_dev kfd; 994611736d8SFelix Kuehling 995045c0216STao Zhou /* UMC */ 996045c0216STao Zhou struct amdgpu_umc umc; 997045c0216STao Zhou 9984562236bSHarry Wentland /* display related functionality */ 9994562236bSHarry Wentland struct amdgpu_display_manager dm; 10004562236bSHarry Wentland 1001a538bbe7SJack Xiao /* mes */ 1002a538bbe7SJack Xiao bool enable_mes; 1003a538bbe7SJack Xiao struct amdgpu_mes mes; 1004a538bbe7SJack Xiao 1005bdf84a80SJoseph Greathouse /* df */ 1006bdf84a80SJoseph Greathouse struct amdgpu_df df; 1007bdf84a80SJoseph Greathouse 1008a1255107SAlex Deucher struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM]; 100997b2e202SAlex Deucher int num_ip_blocks; 101097b2e202SAlex Deucher struct mutex mn_lock; 101197b2e202SAlex Deucher DECLARE_HASHTABLE(mn_hash, 7); 101297b2e202SAlex Deucher 101397b2e202SAlex Deucher /* tracking pinned memory */ 1014a5ccfe5cSMichel Dänzer atomic64_t vram_pin_size; 1015a5ccfe5cSMichel Dänzer atomic64_t visible_pin_size; 1016a5ccfe5cSMichel Dänzer atomic64_t gart_pin_size; 1017130e0371SOded Gabbay 10184522824cSShaoyun Liu /* soc15 register offset based on ip, instance and segment */ 10194522824cSShaoyun Liu uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE]; 10204522824cSShaoyun Liu 10212dc80b00SShirish S /* delayed work_func for deferring clockgating during resume */ 1022beff74bcSAlex Deucher struct delayed_work delayed_init_work; 10232dc80b00SShirish S 10245a5099cbSXiangliang Yu struct amdgpu_virt virt; 10250c4e7fa5SChunming Zhou 10260c4e7fa5SChunming Zhou /* link all shadow bo */ 10270c4e7fa5SChunming Zhou struct list_head shadow_list; 10280c4e7fa5SChunming Zhou struct mutex shadow_list_lock; 10295c1354bdSChunming Zhou 1030c836fec5SJim Qu /* record hw reset is performed */ 1031c836fec5SJim Qu bool has_hw_reset; 10320c49e0b8SChunming Zhou u8 reset_magic[AMDGPU_RESET_MAGIC_NUM]; 1033c836fec5SJim Qu 103444779b43SRex Zhu /* s3/s4 mask */ 103544779b43SRex Zhu bool in_suspend; 103662498733SAlex Deucher bool in_s3; 103762498733SAlex Deucher bool in_s4; 103862498733SAlex Deucher bool in_s0ix; 1039b092b196SPrike Liang 104053b3f8f4SDennis Li atomic_t in_gpu_reset; 1041a3a09142SAlex Deucher enum pp_mp1_state mp1_state; 10426049db43SDennis Li struct rw_semaphore reset_sem; 1043409c5191SOak Zeng struct amdgpu_doorbell_index doorbell_index; 1044d4535e2cSAndrey Grodzovsky 104562914a99SJason Gunthorpe struct mutex notifier_lock; 104662914a99SJason Gunthorpe 104726bc5340SAndrey Grodzovsky int asic_reset_res; 1048d4535e2cSAndrey Grodzovsky struct work_struct xgmi_reset_work; 1049655ce9cbSshaoyunl struct list_head reset_list; 10509b638f97Sshaoyunl 1051912dfc84SEvan Quan long gfx_timeout; 1052912dfc84SEvan Quan long sdma_timeout; 1053912dfc84SEvan Quan long video_timeout; 1054912dfc84SEvan Quan long compute_timeout; 1055fb2dbfd2SKent Russell 1056fb2dbfd2SKent Russell uint64_t unique_id; 1057e4cf4bf5SJonathan Kim uint64_t df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS]; 10585c5b2ba0SEvan Quan 10596ae6c7d4SAlex Deucher /* enable runtime pm on the device */ 10606ae6c7d4SAlex Deucher bool runpm; 1061f0f7ddfcSAlex Deucher bool in_runpm; 1062b10c1c5bSAlex Deucher bool has_pr3; 10637c868b59SYintian Tao 10647c868b59SYintian Tao bool pm_sysfs_en; 10657c868b59SYintian Tao bool ucode_sysfs_en; 1066bd607166SKent Russell 1067bd607166SKent Russell /* Chip product information */ 1068bd607166SKent Russell char product_number[16]; 1069bd607166SKent Russell char product_name[32]; 10708df1a28fSDan Carpenter char serial[20]; 1071728e7e0cSJiange Zhao 1072728e7e0cSJiange Zhao struct amdgpu_autodump autodump; 1073b265bdbdSEvan Quan 1074b265bdbdSEvan Quan atomic_t throttling_logging_enabled; 1075b265bdbdSEvan Quan struct ratelimit_state throttling_logging_rs; 10765436ab94SStanley.Yang uint32_t ras_features; 1077c1dd4aa6SAndrey Grodzovsky 1078bf36b52eSAndrey Grodzovsky bool in_pci_err_recovery; 1079c1dd4aa6SAndrey Grodzovsky struct pci_saved_state *pci_state; 108004442bf7SLijo Lazar 1081e071dce3SLijo Lazar struct amdgpu_reset_control *reset_cntl; 108297b2e202SAlex Deucher }; 108397b2e202SAlex Deucher 10841348969aSLuben Tuikov static inline struct amdgpu_device *drm_to_adev(struct drm_device *ddev) 10851348969aSLuben Tuikov { 10868aba21b7SLuben Tuikov return container_of(ddev, struct amdgpu_device, ddev); 10871348969aSLuben Tuikov } 10881348969aSLuben Tuikov 10894a580877SLuben Tuikov static inline struct drm_device *adev_to_drm(struct amdgpu_device *adev) 10904a580877SLuben Tuikov { 10918aba21b7SLuben Tuikov return &adev->ddev; 10924a580877SLuben Tuikov } 10934a580877SLuben Tuikov 10948af8a109SChristian König static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_device *bdev) 1095a7d64de6SChristian König { 1096a7d64de6SChristian König return container_of(bdev, struct amdgpu_device, mman.bdev); 1097a7d64de6SChristian König } 1098a7d64de6SChristian König 109997b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev, 110097b2e202SAlex Deucher uint32_t flags); 110197b2e202SAlex Deucher void amdgpu_device_fini(struct amdgpu_device *adev); 110297b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev); 110397b2e202SAlex Deucher 1104e35e2b11STianci.Yin void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos, 1105e35e2b11STianci.Yin uint32_t *buf, size_t size, bool write); 1106f7ee1874SHawking Zhang uint32_t amdgpu_device_rreg(struct amdgpu_device *adev, 1107f7ee1874SHawking Zhang uint32_t reg, uint32_t acc_flags); 1108f7ee1874SHawking Zhang void amdgpu_device_wreg(struct amdgpu_device *adev, 1109f7ee1874SHawking Zhang uint32_t reg, uint32_t v, 111015d72fd7SMonk Liu uint32_t acc_flags); 1111f7ee1874SHawking Zhang void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev, 1112f7ee1874SHawking Zhang uint32_t reg, uint32_t v); 1113421a2a30SMonk Liu void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value); 1114421a2a30SMonk Liu uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset); 1115421a2a30SMonk Liu 11161bba3683SHawking Zhang u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev, 11171bba3683SHawking Zhang u32 pcie_index, u32 pcie_data, 11181bba3683SHawking Zhang u32 reg_addr); 11191bba3683SHawking Zhang u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev, 11201bba3683SHawking Zhang u32 pcie_index, u32 pcie_data, 11211bba3683SHawking Zhang u32 reg_addr); 11221bba3683SHawking Zhang void amdgpu_device_indirect_wreg(struct amdgpu_device *adev, 11231bba3683SHawking Zhang u32 pcie_index, u32 pcie_data, 11241bba3683SHawking Zhang u32 reg_addr, u32 reg_data); 11251bba3683SHawking Zhang void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev, 11261bba3683SHawking Zhang u32 pcie_index, u32 pcie_data, 11271bba3683SHawking Zhang u32 reg_addr, u64 reg_data); 11281bba3683SHawking Zhang 11294562236bSHarry Wentland bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type); 11304562236bSHarry Wentland bool amdgpu_device_has_dc_support(struct amdgpu_device *adev); 11314562236bSHarry Wentland 1132e3c1b071Sshaoyunl int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev, 113304442bf7SLijo Lazar struct amdgpu_reset_context *reset_context); 1134e3c1b071Sshaoyunl 113504442bf7SLijo Lazar int amdgpu_do_asic_reset(struct list_head *device_list_handle, 113604442bf7SLijo Lazar struct amdgpu_reset_context *reset_context); 1137e3c1b071Sshaoyunl 11389475a943SShaoyun Liu int emu_soc_asic_init(struct amdgpu_device *adev); 11399475a943SShaoyun Liu 114097b2e202SAlex Deucher /* 114197b2e202SAlex Deucher * Registers read & write functions. 114297b2e202SAlex Deucher */ 114315d72fd7SMonk Liu #define AMDGPU_REGS_NO_KIQ (1<<1) 114415d72fd7SMonk Liu 1145f7ee1874SHawking Zhang #define RREG32_NO_KIQ(reg) amdgpu_device_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ) 1146f7ee1874SHawking Zhang #define WREG32_NO_KIQ(reg, v) amdgpu_device_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ) 114715d72fd7SMonk Liu 1148f384ff95SHawking Zhang #define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg)) 1149f384ff95SHawking Zhang #define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v)) 1150c68dbcd8Schen gong 1151421a2a30SMonk Liu #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg)) 1152421a2a30SMonk Liu #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v)) 1153421a2a30SMonk Liu 1154f7ee1874SHawking Zhang #define RREG32(reg) amdgpu_device_rreg(adev, (reg), 0) 1155f7ee1874SHawking Zhang #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_device_rreg(adev, (reg), 0)) 1156f7ee1874SHawking Zhang #define WREG32(reg, v) amdgpu_device_wreg(adev, (reg), (v), 0) 115797b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 115897b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 115997b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg)) 116097b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v)) 116136b9a952SHuang Rui #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg)) 116236b9a952SHuang Rui #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v)) 11634fa1c6a6STao Zhou #define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg)) 11644fa1c6a6STao Zhou #define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v)) 116597b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg)) 116697b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v)) 116797b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg)) 116897b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v)) 116997b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg)) 117097b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v)) 1171ccdbb20aSRex Zhu #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg)) 1172ccdbb20aSRex Zhu #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v)) 117316abb5d2SEvan Quan #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg)) 117416abb5d2SEvan Quan #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v)) 117597b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg)) 117697b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v)) 117797b2e202SAlex Deucher #define WREG32_P(reg, val, mask) \ 117897b2e202SAlex Deucher do { \ 117997b2e202SAlex Deucher uint32_t tmp_ = RREG32(reg); \ 118097b2e202SAlex Deucher tmp_ &= (mask); \ 118197b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \ 118297b2e202SAlex Deucher WREG32(reg, tmp_); \ 118397b2e202SAlex Deucher } while (0) 118497b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and) 118597b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) 118697b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask) \ 118797b2e202SAlex Deucher do { \ 118897b2e202SAlex Deucher uint32_t tmp_ = RREG32_PLL(reg); \ 118997b2e202SAlex Deucher tmp_ &= (mask); \ 119097b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \ 119197b2e202SAlex Deucher WREG32_PLL(reg, tmp_); \ 119297b2e202SAlex Deucher } while (0) 1193fb40bcebSAlex Jivin 1194fb40bcebSAlex Jivin #define WREG32_SMC_P(_Reg, _Val, _Mask) \ 1195fb40bcebSAlex Jivin do { \ 1196fb40bcebSAlex Jivin u32 tmp = RREG32_SMC(_Reg); \ 1197fb40bcebSAlex Jivin tmp &= (_Mask); \ 1198fb40bcebSAlex Jivin tmp |= ((_Val) & ~(_Mask)); \ 1199fb40bcebSAlex Jivin WREG32_SMC(_Reg, tmp); \ 1200fb40bcebSAlex Jivin } while (0) 1201fb40bcebSAlex Jivin 1202f7ee1874SHawking Zhang #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_device_rreg((adev), (reg), false)) 120397b2e202SAlex Deucher 120497b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT 120597b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK 120697b2e202SAlex Deucher 120797b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val) \ 120897b2e202SAlex Deucher (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \ 120997b2e202SAlex Deucher (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field)))) 121097b2e202SAlex Deucher 121197b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field) \ 121297b2e202SAlex Deucher (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field)) 121397b2e202SAlex Deucher 121461cb8cefSTom St Denis #define WREG32_FIELD(reg, field, val) \ 121561cb8cefSTom St Denis WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 121661cb8cefSTom St Denis 1217ccaf3574STom St Denis #define WREG32_FIELD_OFFSET(reg, offset, field, val) \ 1218ccaf3574STom St Denis WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 1219ccaf3574STom St Denis 122097b2e202SAlex Deucher /* 122197b2e202SAlex Deucher * BIOS helpers. 122297b2e202SAlex Deucher */ 122397b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i]) 122497b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8)) 122597b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16)) 122697b2e202SAlex Deucher 122797b2e202SAlex Deucher /* 122897b2e202SAlex Deucher * ASICs macro. 122997b2e202SAlex Deucher */ 123097b2e202SAlex Deucher #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state)) 123197b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev)) 12320cf3c64fSAlex Deucher #define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev)) 123397b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev)) 123497b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d)) 123597b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec)) 1236841686dfSMaruthi Bayyavarapu #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev)) 1237841686dfSMaruthi Bayyavarapu #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l)) 1238841686dfSMaruthi Bayyavarapu #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev)) 123997b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev)) 12407946b878SAlex Deucher #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l)) 124197b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v))) 1242bbf282d8SAlex Deucher #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev)) 1243455d40c9SLikun Gao #define amdgpu_asic_flush_hdp(adev, r) \ 1244455d40c9SLikun Gao ((adev)->asic_funcs->flush_hdp ? (adev)->asic_funcs->flush_hdp((adev), (r)) : (adev)->hdp.funcs->flush_hdp((adev), (r))) 1245455d40c9SLikun Gao #define amdgpu_asic_invalidate_hdp(adev, r) \ 1246455d40c9SLikun Gao ((adev)->asic_funcs->invalidate_hdp ? (adev)->asic_funcs->invalidate_hdp((adev), (r)) : (adev)->hdp.funcs->invalidate_hdp((adev), (r))) 124769070690SAlex Deucher #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev)) 12485253163aSOak Zeng #define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev)) 1249b45e18acSKent Russell #define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1))) 125044401889SAlex Deucher #define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev)) 1251dcea6e65SKent Russell #define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev))) 125269d5436dSAlex Deucher #define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev)) 12539737a923SAlex Deucher #define amdgpu_asic_pre_asic_init(adev) (adev)->asic_funcs->pre_asic_init((adev)) 1254f2b75bc2SEvan Quan #define amdgpu_asic_update_umd_stable_pstate(adev, enter) \ 1255f2b75bc2SEvan Quan ((adev)->asic_funcs->update_umd_stable_pstate ? (adev)->asic_funcs->update_umd_stable_pstate((adev), (enter)) : 0) 12569269bf18SAlex Deucher #define amdgpu_asic_query_video_codecs(adev, e, c) (adev)->asic_funcs->query_video_codecs((adev), (e), (c)) 125769d5436dSAlex Deucher 1258e3526257SMonk Liu #define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter)); 125997b2e202SAlex Deucher 126097b2e202SAlex Deucher /* Common functions */ 12619a1cddd6Sjqdeng bool amdgpu_device_has_job_running(struct amdgpu_device *adev); 126212938fadSChristian König bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev); 12635f152b5eSAlex Deucher int amdgpu_device_gpu_recover(struct amdgpu_device *adev, 126412938fadSChristian König struct amdgpu_job* job); 12658111c387SAlex Deucher void amdgpu_device_pci_config_reset(struct amdgpu_device *adev); 1266af484df8SAlex Deucher int amdgpu_device_pci_reset(struct amdgpu_device *adev); 126739c640c0SAlex Deucher bool amdgpu_device_need_post(struct amdgpu_device *adev); 1268d5fc5e82SChunming Zhou 126900f06b24SJohn Brooks void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes, 127000f06b24SJohn Brooks u64 num_vis_bytes); 1271d6895ad3SChristian König int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev); 12729c3f2b54SAlex Deucher void amdgpu_device_program_register_sequence(struct amdgpu_device *adev, 127397b2e202SAlex Deucher const u32 *registers, 127497b2e202SAlex Deucher const u32 array_size); 127597b2e202SAlex Deucher 12765c03e584SFeifei Xu int amdgpu_device_mode1_reset(struct amdgpu_device *adev); 1277b98c6299SAlex Deucher bool amdgpu_device_supports_atpx(struct drm_device *dev); 1278b98c6299SAlex Deucher bool amdgpu_device_supports_px(struct drm_device *dev); 127931af062aSAlex Deucher bool amdgpu_device_supports_boco(struct drm_device *dev); 1280a69cba42SAlex Deucher bool amdgpu_device_supports_baco(struct drm_device *dev); 1281992af942SJonathan Kim bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev, 1282992af942SJonathan Kim struct amdgpu_device *peer_adev); 1283361dbd01SAlex Deucher int amdgpu_device_baco_enter(struct drm_device *dev); 1284361dbd01SAlex Deucher int amdgpu_device_baco_exit(struct drm_device *dev); 1285992af942SJonathan Kim 128697b2e202SAlex Deucher /* atpx handler */ 128797b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO) 128897b2e202SAlex Deucher void amdgpu_register_atpx_handler(void); 128997b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void); 1290a78fe133SAlex Deucher bool amdgpu_has_atpx_dgpu_power_cntl(void); 12912f5af82eSAlex Deucher bool amdgpu_is_atpx_hybrid(void); 1292efc83cf4SAlex Deucher bool amdgpu_atpx_dgpu_req_power_for_displays(void); 1293714f88e0SAlex Xie bool amdgpu_has_atpx(void); 129497b2e202SAlex Deucher #else 129597b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {} 129697b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {} 1297a78fe133SAlex Deucher static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; } 12982f5af82eSAlex Deucher static inline bool amdgpu_is_atpx_hybrid(void) { return false; } 1299efc83cf4SAlex Deucher static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; } 1300714f88e0SAlex Xie static inline bool amdgpu_has_atpx(void) { return false; } 130197b2e202SAlex Deucher #endif 130297b2e202SAlex Deucher 130324aeefcdSLyude Paul #if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI) 130424aeefcdSLyude Paul void *amdgpu_atpx_get_dhandle(void); 130524aeefcdSLyude Paul #else 130624aeefcdSLyude Paul static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; } 130724aeefcdSLyude Paul #endif 130824aeefcdSLyude Paul 130997b2e202SAlex Deucher /* 131097b2e202SAlex Deucher * KMS 131197b2e202SAlex Deucher */ 131297b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[]; 1313f498d9edSNils Wallménius extern const int amdgpu_max_kms_ioctl; 131497b2e202SAlex Deucher 13158aba21b7SLuben Tuikov int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags); 131611b3c20bSGabriel Krisman Bertazi void amdgpu_driver_unload_kms(struct drm_device *dev); 131797b2e202SAlex Deucher void amdgpu_driver_lastclose_kms(struct drm_device *dev); 131897b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv); 131997b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev, 132097b2e202SAlex Deucher struct drm_file *file_priv); 1321cdd61df6SAlex Deucher int amdgpu_device_ip_suspend(struct amdgpu_device *adev); 1322de185019SAlex Deucher int amdgpu_device_suspend(struct drm_device *dev, bool fbcon); 1323de185019SAlex Deucher int amdgpu_device_resume(struct drm_device *dev, bool fbcon); 1324e3eff4b5SThomas Zimmermann u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc); 1325e3eff4b5SThomas Zimmermann int amdgpu_enable_vblank_kms(struct drm_crtc *crtc); 1326e3eff4b5SThomas Zimmermann void amdgpu_disable_vblank_kms(struct drm_crtc *crtc); 132797b2e202SAlex Deucher long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd, 132897b2e202SAlex Deucher unsigned long arg); 1329b1246bd4SLuben Tuikov int amdgpu_info_ioctl(struct drm_device *dev, void *data, 1330b1246bd4SLuben Tuikov struct drm_file *filp); 133197b2e202SAlex Deucher 133297b2e202SAlex Deucher /* 133397b2e202SAlex Deucher * functions used by amdgpu_encoder.c 133497b2e202SAlex Deucher */ 133597b2e202SAlex Deucher struct amdgpu_afmt_acr { 133697b2e202SAlex Deucher u32 clock; 133797b2e202SAlex Deucher 133897b2e202SAlex Deucher int n_32khz; 133997b2e202SAlex Deucher int cts_32khz; 134097b2e202SAlex Deucher 134197b2e202SAlex Deucher int n_44_1khz; 134297b2e202SAlex Deucher int cts_44_1khz; 134397b2e202SAlex Deucher 134497b2e202SAlex Deucher int n_48khz; 134597b2e202SAlex Deucher int cts_48khz; 134697b2e202SAlex Deucher 134797b2e202SAlex Deucher }; 134897b2e202SAlex Deucher 134997b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock); 135097b2e202SAlex Deucher 135197b2e202SAlex Deucher /* amdgpu_acpi.c */ 135297b2e202SAlex Deucher #if defined(CONFIG_ACPI) 135397b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev); 135497b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev); 135597b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev); 135697b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev, 135797b2e202SAlex Deucher u8 perf_req, bool advertise); 135897b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev); 1359206bbafeSDavid Francis 1360206bbafeSDavid Francis void amdgpu_acpi_get_backlight_caps(struct amdgpu_device *adev, 1361206bbafeSDavid Francis struct amdgpu_dm_backlight_caps *caps); 13629ca5b8a1SLikun Gao bool amdgpu_acpi_is_s0ix_supported(struct amdgpu_device *adev); 136397b2e202SAlex Deucher #else 136497b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; } 136597b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { } 13669ca5b8a1SLikun Gao static inline bool amdgpu_acpi_is_s0ix_supported(struct amdgpu_device *adev) { return false; } 136797b2e202SAlex Deucher #endif 136897b2e202SAlex Deucher 13699cca0b8eSChristian König int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser, 13709cca0b8eSChristian König uint64_t addr, struct amdgpu_bo **bo, 13719cca0b8eSChristian König struct amdgpu_bo_va_mapping **mapping); 137297b2e202SAlex Deucher 13734562236bSHarry Wentland #if defined(CONFIG_DRM_AMD_DC) 13744562236bSHarry Wentland int amdgpu_dm_display_resume(struct amdgpu_device *adev ); 13754562236bSHarry Wentland #else 13764562236bSHarry Wentland static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; } 13774562236bSHarry Wentland #endif 13784562236bSHarry Wentland 1379fdafb359SEvan Quan 1380fdafb359SEvan Quan void amdgpu_register_gpu_instance(struct amdgpu_device *adev); 1381fdafb359SEvan Quan void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev); 1382fdafb359SEvan Quan 1383c9a6b82fSAndrey Grodzovsky pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, 1384c9a6b82fSAndrey Grodzovsky pci_channel_state_t state); 1385c9a6b82fSAndrey Grodzovsky pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev); 1386c9a6b82fSAndrey Grodzovsky pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev); 1387c9a6b82fSAndrey Grodzovsky void amdgpu_pci_resume(struct pci_dev *pdev); 1388c9a6b82fSAndrey Grodzovsky 1389c1dd4aa6SAndrey Grodzovsky bool amdgpu_device_cache_pci_state(struct pci_dev *pdev); 1390c1dd4aa6SAndrey Grodzovsky bool amdgpu_device_load_pci_state(struct pci_dev *pdev); 1391c1dd4aa6SAndrey Grodzovsky 139256b53c0bSDennis Li bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev); 139356b53c0bSDennis Li 13945d89bb2dSLijo Lazar int amdgpu_device_set_cg_state(struct amdgpu_device *adev, 13955d89bb2dSLijo Lazar enum amd_clockgating_state state); 13965d89bb2dSLijo Lazar int amdgpu_device_set_pg_state(struct amdgpu_device *adev, 13975d89bb2dSLijo Lazar enum amd_powergating_state state); 13985d89bb2dSLijo Lazar 139997b2e202SAlex Deucher #include "amdgpu_object.h" 1400e4cf4bf5SJonathan Kim 1401c6252390SLuben Tuikov static inline bool amdgpu_is_tmz(struct amdgpu_device *adev) 1402c6252390SLuben Tuikov { 1403c6252390SLuben Tuikov return adev->gmc.tmz_enabled; 1404c6252390SLuben Tuikov } 1405e4cf4bf5SJonathan Kim 140653b3f8f4SDennis Li static inline int amdgpu_in_reset(struct amdgpu_device *adev) 140753b3f8f4SDennis Li { 140853b3f8f4SDennis Li return atomic_read(&adev->in_gpu_reset); 140953b3f8f4SDennis Li } 1410c6252390SLuben Tuikov #endif 1411