xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/amdgpu.h (revision d71518b5)
197b2e202SAlex Deucher /*
297b2e202SAlex Deucher  * Copyright 2008 Advanced Micro Devices, Inc.
397b2e202SAlex Deucher  * Copyright 2008 Red Hat Inc.
497b2e202SAlex Deucher  * Copyright 2009 Jerome Glisse.
597b2e202SAlex Deucher  *
697b2e202SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
797b2e202SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
897b2e202SAlex Deucher  * to deal in the Software without restriction, including without limitation
997b2e202SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
1097b2e202SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
1197b2e202SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
1297b2e202SAlex Deucher  *
1397b2e202SAlex Deucher  * The above copyright notice and this permission notice shall be included in
1497b2e202SAlex Deucher  * all copies or substantial portions of the Software.
1597b2e202SAlex Deucher  *
1697b2e202SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1797b2e202SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1897b2e202SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1997b2e202SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
2097b2e202SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2197b2e202SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2297b2e202SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
2397b2e202SAlex Deucher  *
2497b2e202SAlex Deucher  * Authors: Dave Airlie
2597b2e202SAlex Deucher  *          Alex Deucher
2697b2e202SAlex Deucher  *          Jerome Glisse
2797b2e202SAlex Deucher  */
2897b2e202SAlex Deucher #ifndef __AMDGPU_H__
2997b2e202SAlex Deucher #define __AMDGPU_H__
3097b2e202SAlex Deucher 
3197b2e202SAlex Deucher #include <linux/atomic.h>
3297b2e202SAlex Deucher #include <linux/wait.h>
3397b2e202SAlex Deucher #include <linux/list.h>
3497b2e202SAlex Deucher #include <linux/kref.h>
3597b2e202SAlex Deucher #include <linux/interval_tree.h>
3697b2e202SAlex Deucher #include <linux/hashtable.h>
3797b2e202SAlex Deucher #include <linux/fence.h>
3897b2e202SAlex Deucher 
3997b2e202SAlex Deucher #include <ttm/ttm_bo_api.h>
4097b2e202SAlex Deucher #include <ttm/ttm_bo_driver.h>
4197b2e202SAlex Deucher #include <ttm/ttm_placement.h>
4297b2e202SAlex Deucher #include <ttm/ttm_module.h>
4397b2e202SAlex Deucher #include <ttm/ttm_execbuf_util.h>
4497b2e202SAlex Deucher 
45d03846afSChunming Zhou #include <drm/drmP.h>
4697b2e202SAlex Deucher #include <drm/drm_gem.h>
477e5a547fSChunming Zhou #include <drm/amdgpu_drm.h>
4897b2e202SAlex Deucher 
495fc3aeebSyanyang1 #include "amd_shared.h"
5097b2e202SAlex Deucher #include "amdgpu_mode.h"
5197b2e202SAlex Deucher #include "amdgpu_ih.h"
5297b2e202SAlex Deucher #include "amdgpu_irq.h"
5397b2e202SAlex Deucher #include "amdgpu_ucode.h"
5497b2e202SAlex Deucher #include "amdgpu_gds.h"
551f7371b2SAlex Deucher #include "amd_powerplay.h"
56a8fe58ceSMaruthi Bayyavarapu #include "amdgpu_acp.h"
5797b2e202SAlex Deucher 
58b80d8475SAlex Deucher #include "gpu_scheduler.h"
59b80d8475SAlex Deucher 
6097b2e202SAlex Deucher /*
6197b2e202SAlex Deucher  * Modules parameters.
6297b2e202SAlex Deucher  */
6397b2e202SAlex Deucher extern int amdgpu_modeset;
6497b2e202SAlex Deucher extern int amdgpu_vram_limit;
6597b2e202SAlex Deucher extern int amdgpu_gart_size;
6697b2e202SAlex Deucher extern int amdgpu_benchmarking;
6797b2e202SAlex Deucher extern int amdgpu_testing;
6897b2e202SAlex Deucher extern int amdgpu_audio;
6997b2e202SAlex Deucher extern int amdgpu_disp_priority;
7097b2e202SAlex Deucher extern int amdgpu_hw_i2c;
7197b2e202SAlex Deucher extern int amdgpu_pcie_gen2;
7297b2e202SAlex Deucher extern int amdgpu_msi;
7397b2e202SAlex Deucher extern int amdgpu_lockup_timeout;
7497b2e202SAlex Deucher extern int amdgpu_dpm;
7597b2e202SAlex Deucher extern int amdgpu_smc_load_fw;
7697b2e202SAlex Deucher extern int amdgpu_aspm;
7797b2e202SAlex Deucher extern int amdgpu_runtime_pm;
7897b2e202SAlex Deucher extern unsigned amdgpu_ip_block_mask;
7997b2e202SAlex Deucher extern int amdgpu_bapm;
8097b2e202SAlex Deucher extern int amdgpu_deep_color;
8197b2e202SAlex Deucher extern int amdgpu_vm_size;
8297b2e202SAlex Deucher extern int amdgpu_vm_block_size;
83d9c13156SChristian König extern int amdgpu_vm_fault_stop;
84b495bd3aSChristian König extern int amdgpu_vm_debug;
851333f723SJammy Zhou extern int amdgpu_sched_jobs;
864afcb303SJammy Zhou extern int amdgpu_sched_hw_submission;
871f7371b2SAlex Deucher extern int amdgpu_powerplay;
8897b2e202SAlex Deucher 
894b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
9097b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
9197b2e202SAlex Deucher #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
9297b2e202SAlex Deucher /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
9397b2e202SAlex Deucher #define AMDGPU_IB_POOL_SIZE			16
9497b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
9597b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT			4
9697b2e202SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH			8
9797b2e202SAlex Deucher 
9897b2e202SAlex Deucher /* max number of rings */
9997b2e202SAlex Deucher #define AMDGPU_MAX_RINGS			16
10097b2e202SAlex Deucher #define AMDGPU_MAX_GFX_RINGS			1
10197b2e202SAlex Deucher #define AMDGPU_MAX_COMPUTE_RINGS		8
10297b2e202SAlex Deucher #define AMDGPU_MAX_VCE_RINGS			2
10397b2e202SAlex Deucher 
10436f523a7SJammy Zhou /* max number of IP instances */
10536f523a7SJammy Zhou #define AMDGPU_MAX_SDMA_INSTANCES		2
10636f523a7SJammy Zhou 
10797b2e202SAlex Deucher /* hardcode that limit for now */
10897b2e202SAlex Deucher #define AMDGPU_VA_RESERVED_SIZE			(8 << 20)
10997b2e202SAlex Deucher 
11097b2e202SAlex Deucher /* hard reset data */
11197b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b
11297b2e202SAlex Deucher 
11397b2e202SAlex Deucher /* reset flags */
11497b2e202SAlex Deucher #define AMDGPU_RESET_GFX			(1 << 0)
11597b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE			(1 << 1)
11697b2e202SAlex Deucher #define AMDGPU_RESET_DMA			(1 << 2)
11797b2e202SAlex Deucher #define AMDGPU_RESET_CP				(1 << 3)
11897b2e202SAlex Deucher #define AMDGPU_RESET_GRBM			(1 << 4)
11997b2e202SAlex Deucher #define AMDGPU_RESET_DMA1			(1 << 5)
12097b2e202SAlex Deucher #define AMDGPU_RESET_RLC			(1 << 6)
12197b2e202SAlex Deucher #define AMDGPU_RESET_SEM			(1 << 7)
12297b2e202SAlex Deucher #define AMDGPU_RESET_IH				(1 << 8)
12397b2e202SAlex Deucher #define AMDGPU_RESET_VMC			(1 << 9)
12497b2e202SAlex Deucher #define AMDGPU_RESET_MC				(1 << 10)
12597b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY			(1 << 11)
12697b2e202SAlex Deucher #define AMDGPU_RESET_UVD			(1 << 12)
12797b2e202SAlex Deucher #define AMDGPU_RESET_VCE			(1 << 13)
12897b2e202SAlex Deucher #define AMDGPU_RESET_VCE1			(1 << 14)
12997b2e202SAlex Deucher 
13097b2e202SAlex Deucher /* CG block flags */
13197b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_GFX			(1 << 0)
13297b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_MC			(1 << 1)
13397b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_SDMA			(1 << 2)
13497b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_UVD			(1 << 3)
13597b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_VCE			(1 << 4)
13697b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_HDP			(1 << 5)
13797b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_BIF			(1 << 6)
13897b2e202SAlex Deucher 
13997b2e202SAlex Deucher /* CG flags */
14097b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_MGCG		(1 << 0)
14197b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_MGLS		(1 << 1)
14297b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CGCG		(1 << 2)
14397b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CGLS		(1 << 3)
14497b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CGTS		(1 << 4)
14597b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS		(1 << 5)
14697b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CP_LS		(1 << 6)
14797b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_RLC_LS		(1 << 7)
14897b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_MC_LS			(1 << 8)
14997b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_MC_MGCG		(1 << 9)
15097b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_SDMA_LS		(1 << 10)
15197b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_SDMA_MGCG		(1 << 11)
15297b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_BIF_LS		(1 << 12)
15397b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_UVD_MGCG		(1 << 13)
15497b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_VCE_MGCG		(1 << 14)
15597b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_HDP_LS		(1 << 15)
15697b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_HDP_MGCG		(1 << 16)
15797b2e202SAlex Deucher 
15897b2e202SAlex Deucher /* PG flags */
15997b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_GFX_PG		(1 << 0)
16097b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_GFX_SMG		(1 << 1)
16197b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_GFX_DMG		(1 << 2)
16297b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_UVD			(1 << 3)
16397b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_VCE			(1 << 4)
16497b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_CP			(1 << 5)
16597b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_GDS			(1 << 6)
16697b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_RLC_SMU_HS		(1 << 7)
16797b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_SDMA			(1 << 8)
16897b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_ACP			(1 << 9)
16997b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_SAMU			(1 << 10)
17097b2e202SAlex Deucher 
17197b2e202SAlex Deucher /* GFX current status */
17297b2e202SAlex Deucher #define AMDGPU_GFX_NORMAL_MODE			0x00000000L
17397b2e202SAlex Deucher #define AMDGPU_GFX_SAFE_MODE			0x00000001L
17497b2e202SAlex Deucher #define AMDGPU_GFX_PG_DISABLED_MODE		0x00000002L
17597b2e202SAlex Deucher #define AMDGPU_GFX_CG_DISABLED_MODE		0x00000004L
17697b2e202SAlex Deucher #define AMDGPU_GFX_LBPW_DISABLED_MODE		0x00000008L
17797b2e202SAlex Deucher 
17897b2e202SAlex Deucher /* max cursor sizes (in pixels) */
17997b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128
18097b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128
18197b2e202SAlex Deucher 
18297b2e202SAlex Deucher struct amdgpu_device;
18397b2e202SAlex Deucher struct amdgpu_fence;
18497b2e202SAlex Deucher struct amdgpu_ib;
18597b2e202SAlex Deucher struct amdgpu_vm;
18697b2e202SAlex Deucher struct amdgpu_ring;
18797b2e202SAlex Deucher struct amdgpu_cs_parser;
188bb977d37SChunming Zhou struct amdgpu_job;
18997b2e202SAlex Deucher struct amdgpu_irq_src;
1900b492a4cSAlex Deucher struct amdgpu_fpriv;
19197b2e202SAlex Deucher 
19297b2e202SAlex Deucher enum amdgpu_cp_irq {
19397b2e202SAlex Deucher 	AMDGPU_CP_IRQ_GFX_EOP = 0,
19497b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
19597b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
19697b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
19797b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
19897b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
19997b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
20097b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
20197b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
20297b2e202SAlex Deucher 
20397b2e202SAlex Deucher 	AMDGPU_CP_IRQ_LAST
20497b2e202SAlex Deucher };
20597b2e202SAlex Deucher 
20697b2e202SAlex Deucher enum amdgpu_sdma_irq {
20797b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_TRAP0 = 0,
20897b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_TRAP1,
20997b2e202SAlex Deucher 
21097b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_LAST
21197b2e202SAlex Deucher };
21297b2e202SAlex Deucher 
21397b2e202SAlex Deucher enum amdgpu_thermal_irq {
21497b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
21597b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
21697b2e202SAlex Deucher 
21797b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_LAST
21897b2e202SAlex Deucher };
21997b2e202SAlex Deucher 
22097b2e202SAlex Deucher int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
2215fc3aeebSyanyang1 				  enum amd_ip_block_type block_type,
2225fc3aeebSyanyang1 				  enum amd_clockgating_state state);
22397b2e202SAlex Deucher int amdgpu_set_powergating_state(struct amdgpu_device *adev,
2245fc3aeebSyanyang1 				  enum amd_ip_block_type block_type,
2255fc3aeebSyanyang1 				  enum amd_powergating_state state);
22697b2e202SAlex Deucher 
22797b2e202SAlex Deucher struct amdgpu_ip_block_version {
2285fc3aeebSyanyang1 	enum amd_ip_block_type type;
22997b2e202SAlex Deucher 	u32 major;
23097b2e202SAlex Deucher 	u32 minor;
23197b2e202SAlex Deucher 	u32 rev;
2325fc3aeebSyanyang1 	const struct amd_ip_funcs *funcs;
23397b2e202SAlex Deucher };
23497b2e202SAlex Deucher 
23597b2e202SAlex Deucher int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
2365fc3aeebSyanyang1 				enum amd_ip_block_type type,
23797b2e202SAlex Deucher 				u32 major, u32 minor);
23897b2e202SAlex Deucher 
23997b2e202SAlex Deucher const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
24097b2e202SAlex Deucher 					struct amdgpu_device *adev,
2415fc3aeebSyanyang1 					enum amd_ip_block_type type);
24297b2e202SAlex Deucher 
24397b2e202SAlex Deucher /* provided by hw blocks that can move/clear data.  e.g., gfx or sdma */
24497b2e202SAlex Deucher struct amdgpu_buffer_funcs {
24597b2e202SAlex Deucher 	/* maximum bytes in a single operation */
24697b2e202SAlex Deucher 	uint32_t	copy_max_bytes;
24797b2e202SAlex Deucher 
24897b2e202SAlex Deucher 	/* number of dw to reserve per operation */
24997b2e202SAlex Deucher 	unsigned	copy_num_dw;
25097b2e202SAlex Deucher 
25197b2e202SAlex Deucher 	/* used for buffer migration */
252c7ae72c0SChunming Zhou 	void (*emit_copy_buffer)(struct amdgpu_ib *ib,
25397b2e202SAlex Deucher 				 /* src addr in bytes */
25497b2e202SAlex Deucher 				 uint64_t src_offset,
25597b2e202SAlex Deucher 				 /* dst addr in bytes */
25697b2e202SAlex Deucher 				 uint64_t dst_offset,
25797b2e202SAlex Deucher 				 /* number of byte to transfer */
25897b2e202SAlex Deucher 				 uint32_t byte_count);
25997b2e202SAlex Deucher 
26097b2e202SAlex Deucher 	/* maximum bytes in a single operation */
26197b2e202SAlex Deucher 	uint32_t	fill_max_bytes;
26297b2e202SAlex Deucher 
26397b2e202SAlex Deucher 	/* number of dw to reserve per operation */
26497b2e202SAlex Deucher 	unsigned	fill_num_dw;
26597b2e202SAlex Deucher 
26697b2e202SAlex Deucher 	/* used for buffer clearing */
2676e7a3840SChunming Zhou 	void (*emit_fill_buffer)(struct amdgpu_ib *ib,
26897b2e202SAlex Deucher 				 /* value to write to memory */
26997b2e202SAlex Deucher 				 uint32_t src_data,
27097b2e202SAlex Deucher 				 /* dst addr in bytes */
27197b2e202SAlex Deucher 				 uint64_t dst_offset,
27297b2e202SAlex Deucher 				 /* number of byte to fill */
27397b2e202SAlex Deucher 				 uint32_t byte_count);
27497b2e202SAlex Deucher };
27597b2e202SAlex Deucher 
27697b2e202SAlex Deucher /* provided by hw blocks that can write ptes, e.g., sdma */
27797b2e202SAlex Deucher struct amdgpu_vm_pte_funcs {
27897b2e202SAlex Deucher 	/* copy pte entries from GART */
27997b2e202SAlex Deucher 	void (*copy_pte)(struct amdgpu_ib *ib,
28097b2e202SAlex Deucher 			 uint64_t pe, uint64_t src,
28197b2e202SAlex Deucher 			 unsigned count);
28297b2e202SAlex Deucher 	/* write pte one entry at a time with addr mapping */
28397b2e202SAlex Deucher 	void (*write_pte)(struct amdgpu_ib *ib,
284b07c9d2aSChristian König 			  const dma_addr_t *pages_addr, uint64_t pe,
28597b2e202SAlex Deucher 			  uint64_t addr, unsigned count,
28697b2e202SAlex Deucher 			  uint32_t incr, uint32_t flags);
28797b2e202SAlex Deucher 	/* for linear pte/pde updates without addr mapping */
28897b2e202SAlex Deucher 	void (*set_pte_pde)(struct amdgpu_ib *ib,
28997b2e202SAlex Deucher 			    uint64_t pe,
29097b2e202SAlex Deucher 			    uint64_t addr, unsigned count,
29197b2e202SAlex Deucher 			    uint32_t incr, uint32_t flags);
29297b2e202SAlex Deucher };
29397b2e202SAlex Deucher 
29497b2e202SAlex Deucher /* provided by the gmc block */
29597b2e202SAlex Deucher struct amdgpu_gart_funcs {
29697b2e202SAlex Deucher 	/* flush the vm tlb via mmio */
29797b2e202SAlex Deucher 	void (*flush_gpu_tlb)(struct amdgpu_device *adev,
29897b2e202SAlex Deucher 			      uint32_t vmid);
29997b2e202SAlex Deucher 	/* write pte/pde updates using the cpu */
30097b2e202SAlex Deucher 	int (*set_pte_pde)(struct amdgpu_device *adev,
30197b2e202SAlex Deucher 			   void *cpu_pt_addr, /* cpu addr of page table */
30297b2e202SAlex Deucher 			   uint32_t gpu_page_idx, /* pte/pde to update */
30397b2e202SAlex Deucher 			   uint64_t addr, /* addr to write into pte/pde */
30497b2e202SAlex Deucher 			   uint32_t flags); /* access flags */
30597b2e202SAlex Deucher };
30697b2e202SAlex Deucher 
30797b2e202SAlex Deucher /* provided by the ih block */
30897b2e202SAlex Deucher struct amdgpu_ih_funcs {
30997b2e202SAlex Deucher 	/* ring read/write ptr handling, called from interrupt context */
31097b2e202SAlex Deucher 	u32 (*get_wptr)(struct amdgpu_device *adev);
31197b2e202SAlex Deucher 	void (*decode_iv)(struct amdgpu_device *adev,
31297b2e202SAlex Deucher 			  struct amdgpu_iv_entry *entry);
31397b2e202SAlex Deucher 	void (*set_rptr)(struct amdgpu_device *adev);
31497b2e202SAlex Deucher };
31597b2e202SAlex Deucher 
31697b2e202SAlex Deucher /* provided by hw blocks that expose a ring buffer for commands */
31797b2e202SAlex Deucher struct amdgpu_ring_funcs {
31897b2e202SAlex Deucher 	/* ring read/write ptr handling */
31997b2e202SAlex Deucher 	u32 (*get_rptr)(struct amdgpu_ring *ring);
32097b2e202SAlex Deucher 	u32 (*get_wptr)(struct amdgpu_ring *ring);
32197b2e202SAlex Deucher 	void (*set_wptr)(struct amdgpu_ring *ring);
32297b2e202SAlex Deucher 	/* validating and patching of IBs */
32397b2e202SAlex Deucher 	int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
32497b2e202SAlex Deucher 	/* command emit functions */
32597b2e202SAlex Deucher 	void (*emit_ib)(struct amdgpu_ring *ring,
32697b2e202SAlex Deucher 			struct amdgpu_ib *ib);
32797b2e202SAlex Deucher 	void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
328890ee23fSChunming Zhou 			   uint64_t seq, unsigned flags);
32997b2e202SAlex Deucher 	void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
33097b2e202SAlex Deucher 			      uint64_t pd_addr);
331d2edb07bSChristian König 	void (*emit_hdp_flush)(struct amdgpu_ring *ring);
33297b2e202SAlex Deucher 	void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
33397b2e202SAlex Deucher 				uint32_t gds_base, uint32_t gds_size,
33497b2e202SAlex Deucher 				uint32_t gws_base, uint32_t gws_size,
33597b2e202SAlex Deucher 				uint32_t oa_base, uint32_t oa_size);
33697b2e202SAlex Deucher 	/* testing functions */
33797b2e202SAlex Deucher 	int (*test_ring)(struct amdgpu_ring *ring);
33897b2e202SAlex Deucher 	int (*test_ib)(struct amdgpu_ring *ring);
339edff0e28SJammy Zhou 	/* insert NOP packets */
340edff0e28SJammy Zhou 	void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
3419e5d5309SChristian König 	/* pad the indirect buffer to the necessary number of dw */
3429e5d5309SChristian König 	void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
34397b2e202SAlex Deucher };
34497b2e202SAlex Deucher 
34597b2e202SAlex Deucher /*
34697b2e202SAlex Deucher  * BIOS.
34797b2e202SAlex Deucher  */
34897b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev);
34997b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev);
35097b2e202SAlex Deucher 
35197b2e202SAlex Deucher /*
35297b2e202SAlex Deucher  * Dummy page
35397b2e202SAlex Deucher  */
35497b2e202SAlex Deucher struct amdgpu_dummy_page {
35597b2e202SAlex Deucher 	struct page	*page;
35697b2e202SAlex Deucher 	dma_addr_t	addr;
35797b2e202SAlex Deucher };
35897b2e202SAlex Deucher int amdgpu_dummy_page_init(struct amdgpu_device *adev);
35997b2e202SAlex Deucher void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
36097b2e202SAlex Deucher 
36197b2e202SAlex Deucher 
36297b2e202SAlex Deucher /*
36397b2e202SAlex Deucher  * Clocks
36497b2e202SAlex Deucher  */
36597b2e202SAlex Deucher 
36697b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3
36797b2e202SAlex Deucher 
36897b2e202SAlex Deucher struct amdgpu_clock {
36997b2e202SAlex Deucher 	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
37097b2e202SAlex Deucher 	struct amdgpu_pll spll;
37197b2e202SAlex Deucher 	struct amdgpu_pll mpll;
37297b2e202SAlex Deucher 	/* 10 Khz units */
37397b2e202SAlex Deucher 	uint32_t default_mclk;
37497b2e202SAlex Deucher 	uint32_t default_sclk;
37597b2e202SAlex Deucher 	uint32_t default_dispclk;
37697b2e202SAlex Deucher 	uint32_t current_dispclk;
37797b2e202SAlex Deucher 	uint32_t dp_extclk;
37897b2e202SAlex Deucher 	uint32_t max_pixel_clock;
37997b2e202SAlex Deucher };
38097b2e202SAlex Deucher 
38197b2e202SAlex Deucher /*
38297b2e202SAlex Deucher  * Fences.
38397b2e202SAlex Deucher  */
38497b2e202SAlex Deucher struct amdgpu_fence_driver {
38597b2e202SAlex Deucher 	uint64_t			gpu_addr;
38697b2e202SAlex Deucher 	volatile uint32_t		*cpu_addr;
38797b2e202SAlex Deucher 	/* sync_seq is protected by ring emission lock */
3885907a0d8SChristian König 	uint64_t			sync_seq;
38997b2e202SAlex Deucher 	atomic64_t			last_seq;
39097b2e202SAlex Deucher 	bool				initialized;
39197b2e202SAlex Deucher 	struct amdgpu_irq_src		*irq_src;
39297b2e202SAlex Deucher 	unsigned			irq_type;
393c2776afeSChristian König 	struct timer_list		fallback_timer;
3947f06c236Smonk.liu 	wait_queue_head_t		fence_queue;
39597b2e202SAlex Deucher };
39697b2e202SAlex Deucher 
39797b2e202SAlex Deucher /* some special values for the owner field */
39897b2e202SAlex Deucher #define AMDGPU_FENCE_OWNER_UNDEFINED	((void*)0ul)
39997b2e202SAlex Deucher #define AMDGPU_FENCE_OWNER_VM		((void*)1ul)
40097b2e202SAlex Deucher 
401890ee23fSChunming Zhou #define AMDGPU_FENCE_FLAG_64BIT         (1 << 0)
402890ee23fSChunming Zhou #define AMDGPU_FENCE_FLAG_INT           (1 << 1)
403890ee23fSChunming Zhou 
40497b2e202SAlex Deucher struct amdgpu_fence {
40597b2e202SAlex Deucher 	struct fence base;
4064cef9267SChunming Zhou 
40797b2e202SAlex Deucher 	/* RB, DMA, etc. */
40897b2e202SAlex Deucher 	struct amdgpu_ring		*ring;
40997b2e202SAlex Deucher 	uint64_t			seq;
41097b2e202SAlex Deucher 
41197b2e202SAlex Deucher 	/* filp or special value for fence creator */
41297b2e202SAlex Deucher 	void				*owner;
41397b2e202SAlex Deucher 
41497b2e202SAlex Deucher 	wait_queue_t			fence_wake;
41597b2e202SAlex Deucher };
41697b2e202SAlex Deucher 
41797b2e202SAlex Deucher struct amdgpu_user_fence {
41897b2e202SAlex Deucher 	/* write-back bo */
41997b2e202SAlex Deucher 	struct amdgpu_bo 	*bo;
42097b2e202SAlex Deucher 	/* write-back address offset to bo start */
42197b2e202SAlex Deucher 	uint32_t                offset;
42297b2e202SAlex Deucher };
42397b2e202SAlex Deucher 
42497b2e202SAlex Deucher int amdgpu_fence_driver_init(struct amdgpu_device *adev);
42597b2e202SAlex Deucher void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
42697b2e202SAlex Deucher void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
42797b2e202SAlex Deucher 
4284f839a24SChristian König int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
42997b2e202SAlex Deucher int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
43097b2e202SAlex Deucher 				   struct amdgpu_irq_src *irq_src,
43197b2e202SAlex Deucher 				   unsigned irq_type);
4325ceb54c6SAlex Deucher void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
4335ceb54c6SAlex Deucher void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
43497b2e202SAlex Deucher int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
43597b2e202SAlex Deucher 		      struct amdgpu_fence **fence);
43697b2e202SAlex Deucher void amdgpu_fence_process(struct amdgpu_ring *ring);
43797b2e202SAlex Deucher int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
43897b2e202SAlex Deucher int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
43997b2e202SAlex Deucher unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
44097b2e202SAlex Deucher 
44197b2e202SAlex Deucher /*
44297b2e202SAlex Deucher  * TTM.
44397b2e202SAlex Deucher  */
44497b2e202SAlex Deucher struct amdgpu_mman {
44597b2e202SAlex Deucher 	struct ttm_bo_global_ref        bo_global_ref;
44697b2e202SAlex Deucher 	struct drm_global_reference	mem_global_ref;
44797b2e202SAlex Deucher 	struct ttm_bo_device		bdev;
44897b2e202SAlex Deucher 	bool				mem_global_referenced;
44997b2e202SAlex Deucher 	bool				initialized;
45097b2e202SAlex Deucher 
45197b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS)
45297b2e202SAlex Deucher 	struct dentry			*vram;
45397b2e202SAlex Deucher 	struct dentry			*gtt;
45497b2e202SAlex Deucher #endif
45597b2e202SAlex Deucher 
45697b2e202SAlex Deucher 	/* buffer handling */
45797b2e202SAlex Deucher 	const struct amdgpu_buffer_funcs	*buffer_funcs;
45897b2e202SAlex Deucher 	struct amdgpu_ring			*buffer_funcs_ring;
45997b2e202SAlex Deucher };
46097b2e202SAlex Deucher 
46197b2e202SAlex Deucher int amdgpu_copy_buffer(struct amdgpu_ring *ring,
46297b2e202SAlex Deucher 		       uint64_t src_offset,
46397b2e202SAlex Deucher 		       uint64_t dst_offset,
46497b2e202SAlex Deucher 		       uint32_t byte_count,
46597b2e202SAlex Deucher 		       struct reservation_object *resv,
466c7ae72c0SChunming Zhou 		       struct fence **fence);
46797b2e202SAlex Deucher int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
46897b2e202SAlex Deucher 
46997b2e202SAlex Deucher struct amdgpu_bo_list_entry {
47097b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
47197b2e202SAlex Deucher 	struct ttm_validate_buffer	tv;
47297b2e202SAlex Deucher 	struct amdgpu_bo_va		*bo_va;
47397b2e202SAlex Deucher 	uint32_t			priority;
47497b2e202SAlex Deucher };
47597b2e202SAlex Deucher 
47697b2e202SAlex Deucher struct amdgpu_bo_va_mapping {
47797b2e202SAlex Deucher 	struct list_head		list;
47897b2e202SAlex Deucher 	struct interval_tree_node	it;
47997b2e202SAlex Deucher 	uint64_t			offset;
48097b2e202SAlex Deucher 	uint32_t			flags;
48197b2e202SAlex Deucher };
48297b2e202SAlex Deucher 
48397b2e202SAlex Deucher /* bo virtual addresses in a specific vm */
48497b2e202SAlex Deucher struct amdgpu_bo_va {
48569b576a1SChunming Zhou 	struct mutex		        mutex;
48697b2e202SAlex Deucher 	/* protected by bo being reserved */
48797b2e202SAlex Deucher 	struct list_head		bo_list;
488bb1e38a4SChunming Zhou 	struct fence		        *last_pt_update;
48997b2e202SAlex Deucher 	unsigned			ref_count;
49097b2e202SAlex Deucher 
4917fc11959SChristian König 	/* protected by vm mutex and spinlock */
49297b2e202SAlex Deucher 	struct list_head		vm_status;
49397b2e202SAlex Deucher 
4947fc11959SChristian König 	/* mappings for this bo_va */
4957fc11959SChristian König 	struct list_head		invalids;
4967fc11959SChristian König 	struct list_head		valids;
4977fc11959SChristian König 
49897b2e202SAlex Deucher 	/* constant after initialization */
49997b2e202SAlex Deucher 	struct amdgpu_vm		*vm;
50097b2e202SAlex Deucher 	struct amdgpu_bo		*bo;
50197b2e202SAlex Deucher };
50297b2e202SAlex Deucher 
5037e5a547fSChunming Zhou #define AMDGPU_GEM_DOMAIN_MAX		0x3
5047e5a547fSChunming Zhou 
50597b2e202SAlex Deucher struct amdgpu_bo {
50697b2e202SAlex Deucher 	/* Protected by gem.mutex */
50797b2e202SAlex Deucher 	struct list_head		list;
50897b2e202SAlex Deucher 	/* Protected by tbo.reserved */
5091ea863fdSChristian König 	u32				prefered_domains;
5101ea863fdSChristian König 	u32				allowed_domains;
5117e5a547fSChunming Zhou 	struct ttm_place		placements[AMDGPU_GEM_DOMAIN_MAX + 1];
51297b2e202SAlex Deucher 	struct ttm_placement		placement;
51397b2e202SAlex Deucher 	struct ttm_buffer_object	tbo;
51497b2e202SAlex Deucher 	struct ttm_bo_kmap_obj		kmap;
51597b2e202SAlex Deucher 	u64				flags;
51697b2e202SAlex Deucher 	unsigned			pin_count;
51797b2e202SAlex Deucher 	void				*kptr;
51897b2e202SAlex Deucher 	u64				tiling_flags;
51997b2e202SAlex Deucher 	u64				metadata_flags;
52097b2e202SAlex Deucher 	void				*metadata;
52197b2e202SAlex Deucher 	u32				metadata_size;
52297b2e202SAlex Deucher 	/* list of all virtual address to which this bo
52397b2e202SAlex Deucher 	 * is associated to
52497b2e202SAlex Deucher 	 */
52597b2e202SAlex Deucher 	struct list_head		va;
52697b2e202SAlex Deucher 	/* Constant after initialization */
52797b2e202SAlex Deucher 	struct amdgpu_device		*adev;
52897b2e202SAlex Deucher 	struct drm_gem_object		gem_base;
52982b9c55bSChristian König 	struct amdgpu_bo		*parent;
53097b2e202SAlex Deucher 
53197b2e202SAlex Deucher 	struct ttm_bo_kmap_obj		dma_buf_vmap;
53297b2e202SAlex Deucher 	pid_t				pid;
53397b2e202SAlex Deucher 	struct amdgpu_mn		*mn;
53497b2e202SAlex Deucher 	struct list_head		mn_list;
53597b2e202SAlex Deucher };
53697b2e202SAlex Deucher #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
53797b2e202SAlex Deucher 
53897b2e202SAlex Deucher void amdgpu_gem_object_free(struct drm_gem_object *obj);
53997b2e202SAlex Deucher int amdgpu_gem_object_open(struct drm_gem_object *obj,
54097b2e202SAlex Deucher 				struct drm_file *file_priv);
54197b2e202SAlex Deucher void amdgpu_gem_object_close(struct drm_gem_object *obj,
54297b2e202SAlex Deucher 				struct drm_file *file_priv);
54397b2e202SAlex Deucher unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
54497b2e202SAlex Deucher struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
54597b2e202SAlex Deucher struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
54697b2e202SAlex Deucher 							struct dma_buf_attachment *attach,
54797b2e202SAlex Deucher 							struct sg_table *sg);
54897b2e202SAlex Deucher struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
54997b2e202SAlex Deucher 					struct drm_gem_object *gobj,
55097b2e202SAlex Deucher 					int flags);
55197b2e202SAlex Deucher int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
55297b2e202SAlex Deucher void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
55397b2e202SAlex Deucher struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
55497b2e202SAlex Deucher void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
55597b2e202SAlex Deucher void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
55697b2e202SAlex Deucher int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
55797b2e202SAlex Deucher 
55897b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock.
55997b2e202SAlex Deucher  * By conception this is an helper for other part of the driver
56097b2e202SAlex Deucher  * like the indirect buffer or semaphore, which both have their
56197b2e202SAlex Deucher  * locking.
56297b2e202SAlex Deucher  *
56397b2e202SAlex Deucher  * Principe is simple, we keep a list of sub allocation in offset
56497b2e202SAlex Deucher  * order (first entry has offset == 0, last entry has the highest
56597b2e202SAlex Deucher  * offset).
56697b2e202SAlex Deucher  *
56797b2e202SAlex Deucher  * When allocating new object we first check if there is room at
56897b2e202SAlex Deucher  * the end total_size - (last_object_offset + last_object_size) >=
56997b2e202SAlex Deucher  * alloc_size. If so we allocate new object there.
57097b2e202SAlex Deucher  *
57197b2e202SAlex Deucher  * When there is not enough room at the end, we start waiting for
57297b2e202SAlex Deucher  * each sub object until we reach object_offset+object_size >=
57397b2e202SAlex Deucher  * alloc_size, this object then become the sub object we return.
57497b2e202SAlex Deucher  *
57597b2e202SAlex Deucher  * Alignment can't be bigger than page size.
57697b2e202SAlex Deucher  *
57797b2e202SAlex Deucher  * Hole are not considered for allocation to keep things simple.
57897b2e202SAlex Deucher  * Assumption is that there won't be hole (all object on same
57997b2e202SAlex Deucher  * alignment).
58097b2e202SAlex Deucher  */
58197b2e202SAlex Deucher struct amdgpu_sa_manager {
58297b2e202SAlex Deucher 	wait_queue_head_t	wq;
58397b2e202SAlex Deucher 	struct amdgpu_bo	*bo;
58497b2e202SAlex Deucher 	struct list_head	*hole;
58597b2e202SAlex Deucher 	struct list_head	flist[AMDGPU_MAX_RINGS];
58697b2e202SAlex Deucher 	struct list_head	olist;
58797b2e202SAlex Deucher 	unsigned		size;
58897b2e202SAlex Deucher 	uint64_t		gpu_addr;
58997b2e202SAlex Deucher 	void			*cpu_ptr;
59097b2e202SAlex Deucher 	uint32_t		domain;
59197b2e202SAlex Deucher 	uint32_t		align;
59297b2e202SAlex Deucher };
59397b2e202SAlex Deucher 
59497b2e202SAlex Deucher struct amdgpu_sa_bo;
59597b2e202SAlex Deucher 
59697b2e202SAlex Deucher /* sub-allocation buffer */
59797b2e202SAlex Deucher struct amdgpu_sa_bo {
59897b2e202SAlex Deucher 	struct list_head		olist;
59997b2e202SAlex Deucher 	struct list_head		flist;
60097b2e202SAlex Deucher 	struct amdgpu_sa_manager	*manager;
60197b2e202SAlex Deucher 	unsigned			soffset;
60297b2e202SAlex Deucher 	unsigned			eoffset;
6034ce9891eSChunming Zhou 	struct fence		        *fence;
60497b2e202SAlex Deucher };
60597b2e202SAlex Deucher 
60697b2e202SAlex Deucher /*
60797b2e202SAlex Deucher  * GEM objects.
60897b2e202SAlex Deucher  */
60997b2e202SAlex Deucher struct amdgpu_gem {
61097b2e202SAlex Deucher 	struct mutex		mutex;
61197b2e202SAlex Deucher 	struct list_head	objects;
61297b2e202SAlex Deucher };
61397b2e202SAlex Deucher 
61497b2e202SAlex Deucher int amdgpu_gem_init(struct amdgpu_device *adev);
61597b2e202SAlex Deucher void amdgpu_gem_fini(struct amdgpu_device *adev);
61697b2e202SAlex Deucher int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
61797b2e202SAlex Deucher 				int alignment, u32 initial_domain,
61897b2e202SAlex Deucher 				u64 flags, bool kernel,
61997b2e202SAlex Deucher 				struct drm_gem_object **obj);
62097b2e202SAlex Deucher 
62197b2e202SAlex Deucher int amdgpu_mode_dumb_create(struct drm_file *file_priv,
62297b2e202SAlex Deucher 			    struct drm_device *dev,
62397b2e202SAlex Deucher 			    struct drm_mode_create_dumb *args);
62497b2e202SAlex Deucher int amdgpu_mode_dumb_mmap(struct drm_file *filp,
62597b2e202SAlex Deucher 			  struct drm_device *dev,
62697b2e202SAlex Deucher 			  uint32_t handle, uint64_t *offset_p);
62797b2e202SAlex Deucher /*
62897b2e202SAlex Deucher  * Synchronization
62997b2e202SAlex Deucher  */
63097b2e202SAlex Deucher struct amdgpu_sync {
631f91b3a69SChristian König 	DECLARE_HASHTABLE(fences, 4);
6323c62338cSChunming Zhou 	struct fence	        *last_vm_update;
63397b2e202SAlex Deucher };
63497b2e202SAlex Deucher 
63597b2e202SAlex Deucher void amdgpu_sync_create(struct amdgpu_sync *sync);
63691e1a520SChristian König int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
63791e1a520SChristian König 		      struct fence *f);
63897b2e202SAlex Deucher int amdgpu_sync_resv(struct amdgpu_device *adev,
63997b2e202SAlex Deucher 		     struct amdgpu_sync *sync,
64097b2e202SAlex Deucher 		     struct reservation_object *resv,
64197b2e202SAlex Deucher 		     void *owner);
642e61235dbSChristian König struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
643f91b3a69SChristian König int amdgpu_sync_wait(struct amdgpu_sync *sync);
6448a8f0b48SChristian König void amdgpu_sync_free(struct amdgpu_sync *sync);
64597b2e202SAlex Deucher 
64697b2e202SAlex Deucher /*
64797b2e202SAlex Deucher  * GART structures, functions & helpers
64897b2e202SAlex Deucher  */
64997b2e202SAlex Deucher struct amdgpu_mc;
65097b2e202SAlex Deucher 
65197b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SIZE 4096
65297b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
65397b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SHIFT 12
65497b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
65597b2e202SAlex Deucher 
65697b2e202SAlex Deucher struct amdgpu_gart {
65797b2e202SAlex Deucher 	dma_addr_t			table_addr;
65897b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
65997b2e202SAlex Deucher 	void				*ptr;
66097b2e202SAlex Deucher 	unsigned			num_gpu_pages;
66197b2e202SAlex Deucher 	unsigned			num_cpu_pages;
66297b2e202SAlex Deucher 	unsigned			table_size;
66397b2e202SAlex Deucher 	struct page			**pages;
66497b2e202SAlex Deucher 	dma_addr_t			*pages_addr;
66597b2e202SAlex Deucher 	bool				ready;
66697b2e202SAlex Deucher 	const struct amdgpu_gart_funcs *gart_funcs;
66797b2e202SAlex Deucher };
66897b2e202SAlex Deucher 
66997b2e202SAlex Deucher int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
67097b2e202SAlex Deucher void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
67197b2e202SAlex Deucher int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
67297b2e202SAlex Deucher void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
67397b2e202SAlex Deucher int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
67497b2e202SAlex Deucher void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
67597b2e202SAlex Deucher int amdgpu_gart_init(struct amdgpu_device *adev);
67697b2e202SAlex Deucher void amdgpu_gart_fini(struct amdgpu_device *adev);
67797b2e202SAlex Deucher void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
67897b2e202SAlex Deucher 			int pages);
67997b2e202SAlex Deucher int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
68097b2e202SAlex Deucher 		     int pages, struct page **pagelist,
68197b2e202SAlex Deucher 		     dma_addr_t *dma_addr, uint32_t flags);
68297b2e202SAlex Deucher 
68397b2e202SAlex Deucher /*
68497b2e202SAlex Deucher  * GPU MC structures, functions & helpers
68597b2e202SAlex Deucher  */
68697b2e202SAlex Deucher struct amdgpu_mc {
68797b2e202SAlex Deucher 	resource_size_t		aper_size;
68897b2e202SAlex Deucher 	resource_size_t		aper_base;
68997b2e202SAlex Deucher 	resource_size_t		agp_base;
69097b2e202SAlex Deucher 	/* for some chips with <= 32MB we need to lie
69197b2e202SAlex Deucher 	 * about vram size near mc fb location */
69297b2e202SAlex Deucher 	u64			mc_vram_size;
69397b2e202SAlex Deucher 	u64			visible_vram_size;
69497b2e202SAlex Deucher 	u64			gtt_size;
69597b2e202SAlex Deucher 	u64			gtt_start;
69697b2e202SAlex Deucher 	u64			gtt_end;
69797b2e202SAlex Deucher 	u64			vram_start;
69897b2e202SAlex Deucher 	u64			vram_end;
69997b2e202SAlex Deucher 	unsigned		vram_width;
70097b2e202SAlex Deucher 	u64			real_vram_size;
70197b2e202SAlex Deucher 	int			vram_mtrr;
70297b2e202SAlex Deucher 	u64                     gtt_base_align;
70397b2e202SAlex Deucher 	u64                     mc_mask;
70497b2e202SAlex Deucher 	const struct firmware   *fw;	/* MC firmware */
70597b2e202SAlex Deucher 	uint32_t                fw_version;
70697b2e202SAlex Deucher 	struct amdgpu_irq_src	vm_fault;
70781c59f54SKen Wang 	uint32_t		vram_type;
70897b2e202SAlex Deucher };
70997b2e202SAlex Deucher 
71097b2e202SAlex Deucher /*
71197b2e202SAlex Deucher  * GPU doorbell structures, functions & helpers
71297b2e202SAlex Deucher  */
71397b2e202SAlex Deucher typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
71497b2e202SAlex Deucher {
71597b2e202SAlex Deucher 	AMDGPU_DOORBELL_KIQ                     = 0x000,
71697b2e202SAlex Deucher 	AMDGPU_DOORBELL_HIQ                     = 0x001,
71797b2e202SAlex Deucher 	AMDGPU_DOORBELL_DIQ                     = 0x002,
71897b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING0               = 0x010,
71997b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING1               = 0x011,
72097b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING2               = 0x012,
72197b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING3               = 0x013,
72297b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING4               = 0x014,
72397b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING5               = 0x015,
72497b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING6               = 0x016,
72597b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING7               = 0x017,
72697b2e202SAlex Deucher 	AMDGPU_DOORBELL_GFX_RING0               = 0x020,
72797b2e202SAlex Deucher 	AMDGPU_DOORBELL_sDMA_ENGINE0            = 0x1E0,
72897b2e202SAlex Deucher 	AMDGPU_DOORBELL_sDMA_ENGINE1            = 0x1E1,
72997b2e202SAlex Deucher 	AMDGPU_DOORBELL_IH                      = 0x1E8,
73097b2e202SAlex Deucher 	AMDGPU_DOORBELL_MAX_ASSIGNMENT          = 0x3FF,
73197b2e202SAlex Deucher 	AMDGPU_DOORBELL_INVALID                 = 0xFFFF
73297b2e202SAlex Deucher } AMDGPU_DOORBELL_ASSIGNMENT;
73397b2e202SAlex Deucher 
73497b2e202SAlex Deucher struct amdgpu_doorbell {
73597b2e202SAlex Deucher 	/* doorbell mmio */
73697b2e202SAlex Deucher 	resource_size_t		base;
73797b2e202SAlex Deucher 	resource_size_t		size;
73897b2e202SAlex Deucher 	u32 __iomem		*ptr;
73997b2e202SAlex Deucher 	u32			num_doorbells;	/* Number of doorbells actually reserved for amdgpu. */
74097b2e202SAlex Deucher };
74197b2e202SAlex Deucher 
74297b2e202SAlex Deucher void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
74397b2e202SAlex Deucher 				phys_addr_t *aperture_base,
74497b2e202SAlex Deucher 				size_t *aperture_size,
74597b2e202SAlex Deucher 				size_t *start_offset);
74697b2e202SAlex Deucher 
74797b2e202SAlex Deucher /*
74897b2e202SAlex Deucher  * IRQS.
74997b2e202SAlex Deucher  */
75097b2e202SAlex Deucher 
75197b2e202SAlex Deucher struct amdgpu_flip_work {
75297b2e202SAlex Deucher 	struct work_struct		flip_work;
75397b2e202SAlex Deucher 	struct work_struct		unpin_work;
75497b2e202SAlex Deucher 	struct amdgpu_device		*adev;
75597b2e202SAlex Deucher 	int				crtc_id;
75697b2e202SAlex Deucher 	uint64_t			base;
75797b2e202SAlex Deucher 	struct drm_pending_vblank_event *event;
75897b2e202SAlex Deucher 	struct amdgpu_bo		*old_rbo;
7591ffd2652SChristian König 	struct fence			*excl;
7601ffd2652SChristian König 	unsigned			shared_count;
7611ffd2652SChristian König 	struct fence			**shared;
76297b2e202SAlex Deucher };
76397b2e202SAlex Deucher 
76497b2e202SAlex Deucher 
76597b2e202SAlex Deucher /*
76697b2e202SAlex Deucher  * CP & rings.
76797b2e202SAlex Deucher  */
76897b2e202SAlex Deucher 
76997b2e202SAlex Deucher struct amdgpu_ib {
77097b2e202SAlex Deucher 	struct amdgpu_sa_bo		*sa_bo;
77197b2e202SAlex Deucher 	uint32_t			length_dw;
77297b2e202SAlex Deucher 	uint64_t			gpu_addr;
77397b2e202SAlex Deucher 	uint32_t			*ptr;
77497b2e202SAlex Deucher 	struct amdgpu_fence		*fence;
77597b2e202SAlex Deucher 	struct amdgpu_user_fence        *user;
7768d0a7ceaSChristian König 	bool				grabbed_vmid;
77797b2e202SAlex Deucher 	struct amdgpu_vm		*vm;
7783cb485f3SChristian König 	struct amdgpu_ctx		*ctx;
77997b2e202SAlex Deucher 	struct amdgpu_sync		sync;
78097b2e202SAlex Deucher 	uint32_t			gds_base, gds_size;
78197b2e202SAlex Deucher 	uint32_t			gws_base, gws_size;
78297b2e202SAlex Deucher 	uint32_t			oa_base, oa_size;
783de807f81SJammy Zhou 	uint32_t			flags;
7845430a3ffSChristian König 	/* resulting sequence number */
7855430a3ffSChristian König 	uint64_t			sequence;
78697b2e202SAlex Deucher };
78797b2e202SAlex Deucher 
78897b2e202SAlex Deucher enum amdgpu_ring_type {
78997b2e202SAlex Deucher 	AMDGPU_RING_TYPE_GFX,
79097b2e202SAlex Deucher 	AMDGPU_RING_TYPE_COMPUTE,
79197b2e202SAlex Deucher 	AMDGPU_RING_TYPE_SDMA,
79297b2e202SAlex Deucher 	AMDGPU_RING_TYPE_UVD,
79397b2e202SAlex Deucher 	AMDGPU_RING_TYPE_VCE
79497b2e202SAlex Deucher };
79597b2e202SAlex Deucher 
796c1b69ed0SChunming Zhou extern struct amd_sched_backend_ops amdgpu_sched_ops;
797c1b69ed0SChunming Zhou 
79850838c8cSChristian König int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
79950838c8cSChristian König 		     struct amdgpu_job **job);
800d71518b5SChristian König int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
801d71518b5SChristian König 			     struct amdgpu_job **job);
80250838c8cSChristian König void amdgpu_job_free(struct amdgpu_job *job);
803d71518b5SChristian König int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
804d71518b5SChristian König 		      void *owner, struct fence **f);
8053c704e93SChunming Zhou 
80697b2e202SAlex Deucher struct amdgpu_ring {
80797b2e202SAlex Deucher 	struct amdgpu_device		*adev;
80897b2e202SAlex Deucher 	const struct amdgpu_ring_funcs	*funcs;
80997b2e202SAlex Deucher 	struct amdgpu_fence_driver	fence_drv;
8104f839a24SChristian König 	struct amd_gpu_scheduler 	sched;
81197b2e202SAlex Deucher 
812176e1ab1SChunming Zhou 	spinlock_t              fence_lock;
81397b2e202SAlex Deucher 	struct amdgpu_bo	*ring_obj;
81497b2e202SAlex Deucher 	volatile uint32_t	*ring;
81597b2e202SAlex Deucher 	unsigned		rptr_offs;
81697b2e202SAlex Deucher 	u64			next_rptr_gpu_addr;
81797b2e202SAlex Deucher 	volatile u32		*next_rptr_cpu_addr;
81897b2e202SAlex Deucher 	unsigned		wptr;
81997b2e202SAlex Deucher 	unsigned		wptr_old;
82097b2e202SAlex Deucher 	unsigned		ring_size;
821c7e6be23SChristian König 	unsigned		max_dw;
82297b2e202SAlex Deucher 	int			count_dw;
82397b2e202SAlex Deucher 	uint64_t		gpu_addr;
82497b2e202SAlex Deucher 	uint32_t		align_mask;
82597b2e202SAlex Deucher 	uint32_t		ptr_mask;
82697b2e202SAlex Deucher 	bool			ready;
82797b2e202SAlex Deucher 	u32			nop;
82897b2e202SAlex Deucher 	u32			idx;
82997b2e202SAlex Deucher 	u32			me;
83097b2e202SAlex Deucher 	u32			pipe;
83197b2e202SAlex Deucher 	u32			queue;
83297b2e202SAlex Deucher 	struct amdgpu_bo	*mqd_obj;
83397b2e202SAlex Deucher 	u32			doorbell_index;
83497b2e202SAlex Deucher 	bool			use_doorbell;
83597b2e202SAlex Deucher 	unsigned		wptr_offs;
83697b2e202SAlex Deucher 	unsigned		next_rptr_offs;
83797b2e202SAlex Deucher 	unsigned		fence_offs;
8383cb485f3SChristian König 	struct amdgpu_ctx	*current_ctx;
83997b2e202SAlex Deucher 	enum amdgpu_ring_type	type;
84097b2e202SAlex Deucher 	char			name[16];
8414274f5d4SChunming Zhou 	bool                    is_pte_ring;
84297b2e202SAlex Deucher };
84397b2e202SAlex Deucher 
84497b2e202SAlex Deucher /*
84597b2e202SAlex Deucher  * VM
84697b2e202SAlex Deucher  */
84797b2e202SAlex Deucher 
84897b2e202SAlex Deucher /* maximum number of VMIDs */
84997b2e202SAlex Deucher #define AMDGPU_NUM_VM	16
85097b2e202SAlex Deucher 
85197b2e202SAlex Deucher /* number of entries in page table */
85297b2e202SAlex Deucher #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
85397b2e202SAlex Deucher 
85497b2e202SAlex Deucher /* PTBs (Page Table Blocks) need to be aligned to 32K */
85597b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN_SIZE   32768
85697b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
85797b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
85897b2e202SAlex Deucher 
85997b2e202SAlex Deucher #define AMDGPU_PTE_VALID	(1 << 0)
86097b2e202SAlex Deucher #define AMDGPU_PTE_SYSTEM	(1 << 1)
86197b2e202SAlex Deucher #define AMDGPU_PTE_SNOOPED	(1 << 2)
86297b2e202SAlex Deucher 
86397b2e202SAlex Deucher /* VI only */
86497b2e202SAlex Deucher #define AMDGPU_PTE_EXECUTABLE	(1 << 4)
86597b2e202SAlex Deucher 
86697b2e202SAlex Deucher #define AMDGPU_PTE_READABLE	(1 << 5)
86797b2e202SAlex Deucher #define AMDGPU_PTE_WRITEABLE	(1 << 6)
86897b2e202SAlex Deucher 
86997b2e202SAlex Deucher /* PTE (Page Table Entry) fragment field for different page sizes */
87097b2e202SAlex Deucher #define AMDGPU_PTE_FRAG_4KB	(0 << 7)
87197b2e202SAlex Deucher #define AMDGPU_PTE_FRAG_64KB	(4 << 7)
87297b2e202SAlex Deucher #define AMDGPU_LOG2_PAGES_PER_FRAG 4
87397b2e202SAlex Deucher 
874d9c13156SChristian König /* How to programm VM fault handling */
875d9c13156SChristian König #define AMDGPU_VM_FAULT_STOP_NEVER	0
876d9c13156SChristian König #define AMDGPU_VM_FAULT_STOP_FIRST	1
877d9c13156SChristian König #define AMDGPU_VM_FAULT_STOP_ALWAYS	2
878d9c13156SChristian König 
87997b2e202SAlex Deucher struct amdgpu_vm_pt {
880ee1782c3SChristian König 	struct amdgpu_bo_list_entry	entry;
88197b2e202SAlex Deucher 	uint64_t			addr;
88297b2e202SAlex Deucher };
88397b2e202SAlex Deucher 
88497b2e202SAlex Deucher struct amdgpu_vm_id {
88597b2e202SAlex Deucher 	unsigned		id;
88697b2e202SAlex Deucher 	uint64_t		pd_gpu_addr;
88797b2e202SAlex Deucher 	/* last flushed PD/PT update */
8883c62338cSChunming Zhou 	struct fence	        *flushed_updates;
88997b2e202SAlex Deucher };
89097b2e202SAlex Deucher 
89197b2e202SAlex Deucher struct amdgpu_vm {
89225cfc3c2SChristian König 	/* tree of virtual addresses mapped */
89325cfc3c2SChristian König 	spinlock_t		it_lock;
89497b2e202SAlex Deucher 	struct rb_root		va;
89597b2e202SAlex Deucher 
8967fc11959SChristian König 	/* protecting invalidated */
89797b2e202SAlex Deucher 	spinlock_t		status_lock;
89897b2e202SAlex Deucher 
89997b2e202SAlex Deucher 	/* BOs moved, but not yet updated in the PT */
90097b2e202SAlex Deucher 	struct list_head	invalidated;
90197b2e202SAlex Deucher 
9027fc11959SChristian König 	/* BOs cleared in the PT because of a move */
9037fc11959SChristian König 	struct list_head	cleared;
9047fc11959SChristian König 
9057fc11959SChristian König 	/* BO mappings freed, but not yet updated in the PT */
90697b2e202SAlex Deucher 	struct list_head	freed;
90797b2e202SAlex Deucher 
90897b2e202SAlex Deucher 	/* contains the page directory */
90997b2e202SAlex Deucher 	struct amdgpu_bo	*page_directory;
91097b2e202SAlex Deucher 	unsigned		max_pde_used;
91105906decSBas Nieuwenhuizen 	struct fence		*page_directory_fence;
91297b2e202SAlex Deucher 
91397b2e202SAlex Deucher 	/* array of page tables, one for each page directory entry */
91497b2e202SAlex Deucher 	struct amdgpu_vm_pt	*page_tables;
91597b2e202SAlex Deucher 
91697b2e202SAlex Deucher 	/* for id and flush management per ring */
91797b2e202SAlex Deucher 	struct amdgpu_vm_id	ids[AMDGPU_MAX_RINGS];
91825cfc3c2SChristian König 
91981d75a30Sjimqu 	/* protecting freed */
92081d75a30Sjimqu 	spinlock_t		freed_lock;
92197b2e202SAlex Deucher };
92297b2e202SAlex Deucher 
923a9a78b32SChristian König struct amdgpu_vm_manager_id {
924a9a78b32SChristian König 	struct list_head	list;
9251c16c0a7SChristian König 	struct fence		*active;
9261c16c0a7SChristian König 	atomic_long_t		owner;
927a9a78b32SChristian König };
928a9a78b32SChristian König 
929a9a78b32SChristian König struct amdgpu_vm_manager {
930a9a78b32SChristian König 	/* Handling of VMIDs */
931a9a78b32SChristian König 	struct mutex				lock;
932a9a78b32SChristian König 	unsigned				num_ids;
933a9a78b32SChristian König 	struct list_head			ids_lru;
934a9a78b32SChristian König 	struct amdgpu_vm_manager_id		ids[AMDGPU_NUM_VM];
9351c16c0a7SChristian König 
93697b2e202SAlex Deucher 	uint32_t				max_pfn;
93797b2e202SAlex Deucher 	/* vram base address for page table entry  */
93897b2e202SAlex Deucher 	u64					vram_base_offset;
93997b2e202SAlex Deucher 	/* is vm enabled? */
94097b2e202SAlex Deucher 	bool					enabled;
94197b2e202SAlex Deucher 	/* vm pte handling */
94297b2e202SAlex Deucher 	const struct amdgpu_vm_pte_funcs        *vm_pte_funcs;
94397b2e202SAlex Deucher 	struct amdgpu_ring                      *vm_pte_funcs_ring;
94497b2e202SAlex Deucher };
94597b2e202SAlex Deucher 
946a9a78b32SChristian König void amdgpu_vm_manager_init(struct amdgpu_device *adev);
947ea89f8c9SChristian König void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
9488b4fb00bSChristian König int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
9498b4fb00bSChristian König void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
95056467ebfSChristian König void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
9513c0eea6cSChristian König 			 struct list_head *validated,
95256467ebfSChristian König 			 struct amdgpu_bo_list_entry *entry);
953ee1782c3SChristian König void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
954eceb8a15SChristian König void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
955eceb8a15SChristian König 				  struct amdgpu_vm *vm);
9568b4fb00bSChristian König int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
95794dd0a4aSChristian König 		      struct amdgpu_sync *sync, struct fence *fence);
9588b4fb00bSChristian König void amdgpu_vm_flush(struct amdgpu_ring *ring,
9598b4fb00bSChristian König 		     struct amdgpu_vm *vm,
9608b4fb00bSChristian König 		     struct fence *updates);
961b07c9d2aSChristian König uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
9628b4fb00bSChristian König int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
9638b4fb00bSChristian König 				    struct amdgpu_vm *vm);
9648b4fb00bSChristian König int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
9658b4fb00bSChristian König 			  struct amdgpu_vm *vm);
9668b4fb00bSChristian König int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
9678b4fb00bSChristian König 			     struct amdgpu_sync *sync);
9688b4fb00bSChristian König int amdgpu_vm_bo_update(struct amdgpu_device *adev,
9698b4fb00bSChristian König 			struct amdgpu_bo_va *bo_va,
9708b4fb00bSChristian König 			struct ttm_mem_reg *mem);
9718b4fb00bSChristian König void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
9728b4fb00bSChristian König 			     struct amdgpu_bo *bo);
9738b4fb00bSChristian König struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
9748b4fb00bSChristian König 				       struct amdgpu_bo *bo);
9758b4fb00bSChristian König struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
9768b4fb00bSChristian König 				      struct amdgpu_vm *vm,
9778b4fb00bSChristian König 				      struct amdgpu_bo *bo);
9788b4fb00bSChristian König int amdgpu_vm_bo_map(struct amdgpu_device *adev,
9798b4fb00bSChristian König 		     struct amdgpu_bo_va *bo_va,
9808b4fb00bSChristian König 		     uint64_t addr, uint64_t offset,
9818b4fb00bSChristian König 		     uint64_t size, uint32_t flags);
9828b4fb00bSChristian König int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
9838b4fb00bSChristian König 		       struct amdgpu_bo_va *bo_va,
9848b4fb00bSChristian König 		       uint64_t addr);
9858b4fb00bSChristian König void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
9868b4fb00bSChristian König 		      struct amdgpu_bo_va *bo_va);
9878b4fb00bSChristian König 
98897b2e202SAlex Deucher /*
98997b2e202SAlex Deucher  * context related structures
99097b2e202SAlex Deucher  */
99197b2e202SAlex Deucher 
99221c16bf6SChristian König struct amdgpu_ctx_ring {
99321c16bf6SChristian König 	uint64_t		sequence;
99437cd0ca2SChunming Zhou 	struct fence		**fences;
99591404fb2SChristian König 	struct amd_sched_entity	entity;
99621c16bf6SChristian König };
99721c16bf6SChristian König 
99897b2e202SAlex Deucher struct amdgpu_ctx {
99997b2e202SAlex Deucher 	struct kref		refcount;
10009cb7e5a9SChunming Zhou 	struct amdgpu_device    *adev;
1001d94aed5aSMarek Olšák 	unsigned		reset_counter;
100221c16bf6SChristian König 	spinlock_t		ring_lock;
100337cd0ca2SChunming Zhou 	struct fence            **fences;
100421c16bf6SChristian König 	struct amdgpu_ctx_ring	rings[AMDGPU_MAX_RINGS];
100597b2e202SAlex Deucher };
100697b2e202SAlex Deucher 
100797b2e202SAlex Deucher struct amdgpu_ctx_mgr {
100897b2e202SAlex Deucher 	struct amdgpu_device	*adev;
10090147ee0fSMarek Olšák 	struct mutex		lock;
10100b492a4cSAlex Deucher 	/* protected by lock */
10110b492a4cSAlex Deucher 	struct idr		ctx_handles;
101297b2e202SAlex Deucher };
101397b2e202SAlex Deucher 
1014d033a6deSChunming Zhou int amdgpu_ctx_init(struct amdgpu_device *adev, enum amd_sched_priority pri,
101547f38501SChristian König 		    struct amdgpu_ctx *ctx);
101647f38501SChristian König void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
10170b492a4cSAlex Deucher 
10180b492a4cSAlex Deucher struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
10190b492a4cSAlex Deucher int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
10200b492a4cSAlex Deucher 
102121c16bf6SChristian König uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
1022ce882e6dSChristian König 			      struct fence *fence);
102321c16bf6SChristian König struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
102421c16bf6SChristian König 				   struct amdgpu_ring *ring, uint64_t seq);
102521c16bf6SChristian König 
10260b492a4cSAlex Deucher int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
10270b492a4cSAlex Deucher 		     struct drm_file *filp);
10280b492a4cSAlex Deucher 
1029efd4ccb5SChristian König void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1030efd4ccb5SChristian König void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
10310b492a4cSAlex Deucher 
103297b2e202SAlex Deucher /*
103397b2e202SAlex Deucher  * file private structure
103497b2e202SAlex Deucher  */
103597b2e202SAlex Deucher 
103697b2e202SAlex Deucher struct amdgpu_fpriv {
103797b2e202SAlex Deucher 	struct amdgpu_vm	vm;
103897b2e202SAlex Deucher 	struct mutex		bo_list_lock;
103997b2e202SAlex Deucher 	struct idr		bo_list_handles;
104097b2e202SAlex Deucher 	struct amdgpu_ctx_mgr	ctx_mgr;
104197b2e202SAlex Deucher };
104297b2e202SAlex Deucher 
104397b2e202SAlex Deucher /*
104497b2e202SAlex Deucher  * residency list
104597b2e202SAlex Deucher  */
104697b2e202SAlex Deucher 
104797b2e202SAlex Deucher struct amdgpu_bo_list {
104897b2e202SAlex Deucher 	struct mutex lock;
104997b2e202SAlex Deucher 	struct amdgpu_bo *gds_obj;
105097b2e202SAlex Deucher 	struct amdgpu_bo *gws_obj;
105197b2e202SAlex Deucher 	struct amdgpu_bo *oa_obj;
105297b2e202SAlex Deucher 	bool has_userptr;
105397b2e202SAlex Deucher 	unsigned num_entries;
105497b2e202SAlex Deucher 	struct amdgpu_bo_list_entry *array;
105597b2e202SAlex Deucher };
105697b2e202SAlex Deucher 
105797b2e202SAlex Deucher struct amdgpu_bo_list *
105897b2e202SAlex Deucher amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1059636ce25cSChristian König void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1060636ce25cSChristian König 			     struct list_head *validated);
106197b2e202SAlex Deucher void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
106297b2e202SAlex Deucher void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
106397b2e202SAlex Deucher 
106497b2e202SAlex Deucher /*
106597b2e202SAlex Deucher  * GFX stuff
106697b2e202SAlex Deucher  */
106797b2e202SAlex Deucher #include "clearstate_defs.h"
106897b2e202SAlex Deucher 
106997b2e202SAlex Deucher struct amdgpu_rlc {
107097b2e202SAlex Deucher 	/* for power gating */
107197b2e202SAlex Deucher 	struct amdgpu_bo	*save_restore_obj;
107297b2e202SAlex Deucher 	uint64_t		save_restore_gpu_addr;
107397b2e202SAlex Deucher 	volatile uint32_t	*sr_ptr;
107497b2e202SAlex Deucher 	const u32               *reg_list;
107597b2e202SAlex Deucher 	u32                     reg_list_size;
107697b2e202SAlex Deucher 	/* for clear state */
107797b2e202SAlex Deucher 	struct amdgpu_bo	*clear_state_obj;
107897b2e202SAlex Deucher 	uint64_t		clear_state_gpu_addr;
107997b2e202SAlex Deucher 	volatile uint32_t	*cs_ptr;
108097b2e202SAlex Deucher 	const struct cs_section_def   *cs_data;
108197b2e202SAlex Deucher 	u32                     clear_state_size;
108297b2e202SAlex Deucher 	/* for cp tables */
108397b2e202SAlex Deucher 	struct amdgpu_bo	*cp_table_obj;
108497b2e202SAlex Deucher 	uint64_t		cp_table_gpu_addr;
108597b2e202SAlex Deucher 	volatile uint32_t	*cp_table_ptr;
108697b2e202SAlex Deucher 	u32                     cp_table_size;
108797b2e202SAlex Deucher };
108897b2e202SAlex Deucher 
108997b2e202SAlex Deucher struct amdgpu_mec {
109097b2e202SAlex Deucher 	struct amdgpu_bo	*hpd_eop_obj;
109197b2e202SAlex Deucher 	u64			hpd_eop_gpu_addr;
109297b2e202SAlex Deucher 	u32 num_pipe;
109397b2e202SAlex Deucher 	u32 num_mec;
109497b2e202SAlex Deucher 	u32 num_queue;
109597b2e202SAlex Deucher };
109697b2e202SAlex Deucher 
109797b2e202SAlex Deucher /*
109897b2e202SAlex Deucher  * GPU scratch registers structures, functions & helpers
109997b2e202SAlex Deucher  */
110097b2e202SAlex Deucher struct amdgpu_scratch {
110197b2e202SAlex Deucher 	unsigned		num_reg;
110297b2e202SAlex Deucher 	uint32_t                reg_base;
110397b2e202SAlex Deucher 	bool			free[32];
110497b2e202SAlex Deucher 	uint32_t		reg[32];
110597b2e202SAlex Deucher };
110697b2e202SAlex Deucher 
110797b2e202SAlex Deucher /*
110897b2e202SAlex Deucher  * GFX configurations
110997b2e202SAlex Deucher  */
111097b2e202SAlex Deucher struct amdgpu_gca_config {
111197b2e202SAlex Deucher 	unsigned max_shader_engines;
111297b2e202SAlex Deucher 	unsigned max_tile_pipes;
111397b2e202SAlex Deucher 	unsigned max_cu_per_sh;
111497b2e202SAlex Deucher 	unsigned max_sh_per_se;
111597b2e202SAlex Deucher 	unsigned max_backends_per_se;
111697b2e202SAlex Deucher 	unsigned max_texture_channel_caches;
111797b2e202SAlex Deucher 	unsigned max_gprs;
111897b2e202SAlex Deucher 	unsigned max_gs_threads;
111997b2e202SAlex Deucher 	unsigned max_hw_contexts;
112097b2e202SAlex Deucher 	unsigned sc_prim_fifo_size_frontend;
112197b2e202SAlex Deucher 	unsigned sc_prim_fifo_size_backend;
112297b2e202SAlex Deucher 	unsigned sc_hiz_tile_fifo_size;
112397b2e202SAlex Deucher 	unsigned sc_earlyz_tile_fifo_size;
112497b2e202SAlex Deucher 
112597b2e202SAlex Deucher 	unsigned num_tile_pipes;
112697b2e202SAlex Deucher 	unsigned backend_enable_mask;
112797b2e202SAlex Deucher 	unsigned mem_max_burst_length_bytes;
112897b2e202SAlex Deucher 	unsigned mem_row_size_in_kb;
112997b2e202SAlex Deucher 	unsigned shader_engine_tile_size;
113097b2e202SAlex Deucher 	unsigned num_gpus;
113197b2e202SAlex Deucher 	unsigned multi_gpu_tile_size;
113297b2e202SAlex Deucher 	unsigned mc_arb_ramcfg;
113397b2e202SAlex Deucher 	unsigned gb_addr_config;
113497b2e202SAlex Deucher 
113597b2e202SAlex Deucher 	uint32_t tile_mode_array[32];
113697b2e202SAlex Deucher 	uint32_t macrotile_mode_array[16];
113797b2e202SAlex Deucher };
113897b2e202SAlex Deucher 
113997b2e202SAlex Deucher struct amdgpu_gfx {
114097b2e202SAlex Deucher 	struct mutex			gpu_clock_mutex;
114197b2e202SAlex Deucher 	struct amdgpu_gca_config	config;
114297b2e202SAlex Deucher 	struct amdgpu_rlc		rlc;
114397b2e202SAlex Deucher 	struct amdgpu_mec		mec;
114497b2e202SAlex Deucher 	struct amdgpu_scratch		scratch;
114597b2e202SAlex Deucher 	const struct firmware		*me_fw;	/* ME firmware */
114697b2e202SAlex Deucher 	uint32_t			me_fw_version;
114797b2e202SAlex Deucher 	const struct firmware		*pfp_fw; /* PFP firmware */
114897b2e202SAlex Deucher 	uint32_t			pfp_fw_version;
114997b2e202SAlex Deucher 	const struct firmware		*ce_fw;	/* CE firmware */
115097b2e202SAlex Deucher 	uint32_t			ce_fw_version;
115197b2e202SAlex Deucher 	const struct firmware		*rlc_fw; /* RLC firmware */
115297b2e202SAlex Deucher 	uint32_t			rlc_fw_version;
115397b2e202SAlex Deucher 	const struct firmware		*mec_fw; /* MEC firmware */
115497b2e202SAlex Deucher 	uint32_t			mec_fw_version;
115597b2e202SAlex Deucher 	const struct firmware		*mec2_fw; /* MEC2 firmware */
115697b2e202SAlex Deucher 	uint32_t			mec2_fw_version;
115702558a00SKen Wang 	uint32_t			me_feature_version;
115802558a00SKen Wang 	uint32_t			ce_feature_version;
115902558a00SKen Wang 	uint32_t			pfp_feature_version;
1160351643d7SJammy Zhou 	uint32_t			rlc_feature_version;
1161351643d7SJammy Zhou 	uint32_t			mec_feature_version;
1162351643d7SJammy Zhou 	uint32_t			mec2_feature_version;
116397b2e202SAlex Deucher 	struct amdgpu_ring		gfx_ring[AMDGPU_MAX_GFX_RINGS];
116497b2e202SAlex Deucher 	unsigned			num_gfx_rings;
116597b2e202SAlex Deucher 	struct amdgpu_ring		compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
116697b2e202SAlex Deucher 	unsigned			num_compute_rings;
116797b2e202SAlex Deucher 	struct amdgpu_irq_src		eop_irq;
116897b2e202SAlex Deucher 	struct amdgpu_irq_src		priv_reg_irq;
116997b2e202SAlex Deucher 	struct amdgpu_irq_src		priv_inst_irq;
117097b2e202SAlex Deucher 	/* gfx status */
117197b2e202SAlex Deucher 	uint32_t gfx_current_status;
1172a101a899SKen Wang 	/* ce ram size*/
1173a101a899SKen Wang 	unsigned ce_ram_size;
117497b2e202SAlex Deucher };
117597b2e202SAlex Deucher 
1176b07c60c0SChristian König int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
117797b2e202SAlex Deucher 		  unsigned size, struct amdgpu_ib *ib);
117897b2e202SAlex Deucher void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
1179b07c60c0SChristian König int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
1180ec72b800SChristian König 		       struct amdgpu_ib *ib, void *owner,
1181ec72b800SChristian König 		       struct fence **f);
118297b2e202SAlex Deucher int amdgpu_ib_pool_init(struct amdgpu_device *adev);
118397b2e202SAlex Deucher void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
118497b2e202SAlex Deucher int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
118597b2e202SAlex Deucher int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1186edff0e28SJammy Zhou void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
11879e5d5309SChristian König void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
118897b2e202SAlex Deucher void amdgpu_ring_commit(struct amdgpu_ring *ring);
118997b2e202SAlex Deucher void amdgpu_ring_undo(struct amdgpu_ring *ring);
119097b2e202SAlex Deucher unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
119197b2e202SAlex Deucher 			    uint32_t **data);
119297b2e202SAlex Deucher int amdgpu_ring_restore(struct amdgpu_ring *ring,
119397b2e202SAlex Deucher 			unsigned size, uint32_t *data);
119497b2e202SAlex Deucher int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
119597b2e202SAlex Deucher 		     unsigned ring_size, u32 nop, u32 align_mask,
119697b2e202SAlex Deucher 		     struct amdgpu_irq_src *irq_src, unsigned irq_type,
119797b2e202SAlex Deucher 		     enum amdgpu_ring_type ring_type);
119897b2e202SAlex Deucher void amdgpu_ring_fini(struct amdgpu_ring *ring);
11998120b61fSChristian König struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f);
120097b2e202SAlex Deucher 
120197b2e202SAlex Deucher /*
120297b2e202SAlex Deucher  * CS.
120397b2e202SAlex Deucher  */
120497b2e202SAlex Deucher struct amdgpu_cs_chunk {
120597b2e202SAlex Deucher 	uint32_t		chunk_id;
120697b2e202SAlex Deucher 	uint32_t		length_dw;
120797b2e202SAlex Deucher 	uint32_t		*kdata;
120897b2e202SAlex Deucher };
120997b2e202SAlex Deucher 
121097b2e202SAlex Deucher struct amdgpu_cs_parser {
121197b2e202SAlex Deucher 	struct amdgpu_device	*adev;
121297b2e202SAlex Deucher 	struct drm_file		*filp;
12133cb485f3SChristian König 	struct amdgpu_ctx	*ctx;
1214c3cca41eSChristian König 
121597b2e202SAlex Deucher 	/* chunks */
121697b2e202SAlex Deucher 	unsigned		nchunks;
121797b2e202SAlex Deucher 	struct amdgpu_cs_chunk	*chunks;
1218c3cca41eSChristian König 
121950838c8cSChristian König 	/* scheduler job object */
122050838c8cSChristian König 	struct amdgpu_job	*job;
1221c3cca41eSChristian König 
1222c3cca41eSChristian König 	/* buffer objects */
1223c3cca41eSChristian König 	struct ww_acquire_ctx		ticket;
1224c3cca41eSChristian König 	struct amdgpu_bo_list		*bo_list;
122556467ebfSChristian König 	struct amdgpu_bo_list_entry	vm_pd;
122697b2e202SAlex Deucher 	struct list_head		validated;
1227984810fcSChristian König 	struct fence			*fence;
1228f69f90a1SChristian König 	uint64_t			bytes_moved_threshold;
1229f69f90a1SChristian König 	uint64_t			bytes_moved;
123097b2e202SAlex Deucher 
123197b2e202SAlex Deucher 	/* user fence */
123291acbeb6SChristian König 	struct amdgpu_bo_list_entry	uf_entry;
123397b2e202SAlex Deucher };
123497b2e202SAlex Deucher 
1235bb977d37SChunming Zhou struct amdgpu_job {
1236bb977d37SChunming Zhou 	struct amd_sched_job    base;
1237bb977d37SChunming Zhou 	struct amdgpu_device	*adev;
1238b07c60c0SChristian König 	struct amdgpu_ring	*ring;
1239bb977d37SChunming Zhou 	struct amdgpu_ib	*ibs;
1240bb977d37SChunming Zhou 	uint32_t		num_ibs;
1241e2840221SChristian König 	void			*owner;
1242bb977d37SChunming Zhou 	struct amdgpu_user_fence uf;
1243bb977d37SChunming Zhou };
1244a6db8a33SJunwei Zhang #define to_amdgpu_job(sched_job)		\
1245a6db8a33SJunwei Zhang 		container_of((sched_job), struct amdgpu_job, base)
1246bb977d37SChunming Zhou 
12477270f839SChristian König static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
12487270f839SChristian König 				      uint32_t ib_idx, int idx)
124997b2e202SAlex Deucher {
125050838c8cSChristian König 	return p->job->ibs[ib_idx].ptr[idx];
125197b2e202SAlex Deucher }
125297b2e202SAlex Deucher 
12537270f839SChristian König static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
12547270f839SChristian König 				       uint32_t ib_idx, int idx,
12557270f839SChristian König 				       uint32_t value)
12567270f839SChristian König {
125750838c8cSChristian König 	p->job->ibs[ib_idx].ptr[idx] = value;
12587270f839SChristian König }
12597270f839SChristian König 
126097b2e202SAlex Deucher /*
126197b2e202SAlex Deucher  * Writeback
126297b2e202SAlex Deucher  */
126397b2e202SAlex Deucher #define AMDGPU_MAX_WB 1024	/* Reserve at most 1024 WB slots for amdgpu-owned rings. */
126497b2e202SAlex Deucher 
126597b2e202SAlex Deucher struct amdgpu_wb {
126697b2e202SAlex Deucher 	struct amdgpu_bo	*wb_obj;
126797b2e202SAlex Deucher 	volatile uint32_t	*wb;
126897b2e202SAlex Deucher 	uint64_t		gpu_addr;
126997b2e202SAlex Deucher 	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
127097b2e202SAlex Deucher 	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
127197b2e202SAlex Deucher };
127297b2e202SAlex Deucher 
127397b2e202SAlex Deucher int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
127497b2e202SAlex Deucher void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
127597b2e202SAlex Deucher 
127697b2e202SAlex Deucher 
127797b2e202SAlex Deucher 
127897b2e202SAlex Deucher enum amdgpu_int_thermal_type {
127997b2e202SAlex Deucher 	THERMAL_TYPE_NONE,
128097b2e202SAlex Deucher 	THERMAL_TYPE_EXTERNAL,
128197b2e202SAlex Deucher 	THERMAL_TYPE_EXTERNAL_GPIO,
128297b2e202SAlex Deucher 	THERMAL_TYPE_RV6XX,
128397b2e202SAlex Deucher 	THERMAL_TYPE_RV770,
128497b2e202SAlex Deucher 	THERMAL_TYPE_ADT7473_WITH_INTERNAL,
128597b2e202SAlex Deucher 	THERMAL_TYPE_EVERGREEN,
128697b2e202SAlex Deucher 	THERMAL_TYPE_SUMO,
128797b2e202SAlex Deucher 	THERMAL_TYPE_NI,
128897b2e202SAlex Deucher 	THERMAL_TYPE_SI,
128997b2e202SAlex Deucher 	THERMAL_TYPE_EMC2103_WITH_INTERNAL,
129097b2e202SAlex Deucher 	THERMAL_TYPE_CI,
129197b2e202SAlex Deucher 	THERMAL_TYPE_KV,
129297b2e202SAlex Deucher };
129397b2e202SAlex Deucher 
129497b2e202SAlex Deucher enum amdgpu_dpm_auto_throttle_src {
129597b2e202SAlex Deucher 	AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
129697b2e202SAlex Deucher 	AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
129797b2e202SAlex Deucher };
129897b2e202SAlex Deucher 
129997b2e202SAlex Deucher enum amdgpu_dpm_event_src {
130097b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
130197b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
130297b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
130397b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
130497b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
130597b2e202SAlex Deucher };
130697b2e202SAlex Deucher 
130797b2e202SAlex Deucher #define AMDGPU_MAX_VCE_LEVELS 6
130897b2e202SAlex Deucher 
130997b2e202SAlex Deucher enum amdgpu_vce_level {
131097b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_AC_ALL = 0,     /* AC, All cases */
131197b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_EE = 1,      /* DC, entropy encoding */
131297b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_LL_LOW = 2,  /* DC, low latency queue, res <= 720 */
131397b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
131497b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_GP_LOW = 4,  /* DC, general purpose queue, res <= 720 */
131597b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
131697b2e202SAlex Deucher };
131797b2e202SAlex Deucher 
131897b2e202SAlex Deucher struct amdgpu_ps {
131997b2e202SAlex Deucher 	u32 caps; /* vbios flags */
132097b2e202SAlex Deucher 	u32 class; /* vbios flags */
132197b2e202SAlex Deucher 	u32 class2; /* vbios flags */
132297b2e202SAlex Deucher 	/* UVD clocks */
132397b2e202SAlex Deucher 	u32 vclk;
132497b2e202SAlex Deucher 	u32 dclk;
132597b2e202SAlex Deucher 	/* VCE clocks */
132697b2e202SAlex Deucher 	u32 evclk;
132797b2e202SAlex Deucher 	u32 ecclk;
132897b2e202SAlex Deucher 	bool vce_active;
132997b2e202SAlex Deucher 	enum amdgpu_vce_level vce_level;
133097b2e202SAlex Deucher 	/* asic priv */
133197b2e202SAlex Deucher 	void *ps_priv;
133297b2e202SAlex Deucher };
133397b2e202SAlex Deucher 
133497b2e202SAlex Deucher struct amdgpu_dpm_thermal {
133597b2e202SAlex Deucher 	/* thermal interrupt work */
133697b2e202SAlex Deucher 	struct work_struct work;
133797b2e202SAlex Deucher 	/* low temperature threshold */
133897b2e202SAlex Deucher 	int                min_temp;
133997b2e202SAlex Deucher 	/* high temperature threshold */
134097b2e202SAlex Deucher 	int                max_temp;
134197b2e202SAlex Deucher 	/* was last interrupt low to high or high to low */
134297b2e202SAlex Deucher 	bool               high_to_low;
134397b2e202SAlex Deucher 	/* interrupt source */
134497b2e202SAlex Deucher 	struct amdgpu_irq_src	irq;
134597b2e202SAlex Deucher };
134697b2e202SAlex Deucher 
134797b2e202SAlex Deucher enum amdgpu_clk_action
134897b2e202SAlex Deucher {
134997b2e202SAlex Deucher 	AMDGPU_SCLK_UP = 1,
135097b2e202SAlex Deucher 	AMDGPU_SCLK_DOWN
135197b2e202SAlex Deucher };
135297b2e202SAlex Deucher 
135397b2e202SAlex Deucher struct amdgpu_blacklist_clocks
135497b2e202SAlex Deucher {
135597b2e202SAlex Deucher 	u32 sclk;
135697b2e202SAlex Deucher 	u32 mclk;
135797b2e202SAlex Deucher 	enum amdgpu_clk_action action;
135897b2e202SAlex Deucher };
135997b2e202SAlex Deucher 
136097b2e202SAlex Deucher struct amdgpu_clock_and_voltage_limits {
136197b2e202SAlex Deucher 	u32 sclk;
136297b2e202SAlex Deucher 	u32 mclk;
136397b2e202SAlex Deucher 	u16 vddc;
136497b2e202SAlex Deucher 	u16 vddci;
136597b2e202SAlex Deucher };
136697b2e202SAlex Deucher 
136797b2e202SAlex Deucher struct amdgpu_clock_array {
136897b2e202SAlex Deucher 	u32 count;
136997b2e202SAlex Deucher 	u32 *values;
137097b2e202SAlex Deucher };
137197b2e202SAlex Deucher 
137297b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_entry {
137397b2e202SAlex Deucher 	u32 clk;
137497b2e202SAlex Deucher 	u16 v;
137597b2e202SAlex Deucher };
137697b2e202SAlex Deucher 
137797b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table {
137897b2e202SAlex Deucher 	u32 count;
137997b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_entry *entries;
138097b2e202SAlex Deucher };
138197b2e202SAlex Deucher 
138297b2e202SAlex Deucher union amdgpu_cac_leakage_entry {
138397b2e202SAlex Deucher 	struct {
138497b2e202SAlex Deucher 		u16 vddc;
138597b2e202SAlex Deucher 		u32 leakage;
138697b2e202SAlex Deucher 	};
138797b2e202SAlex Deucher 	struct {
138897b2e202SAlex Deucher 		u16 vddc1;
138997b2e202SAlex Deucher 		u16 vddc2;
139097b2e202SAlex Deucher 		u16 vddc3;
139197b2e202SAlex Deucher 	};
139297b2e202SAlex Deucher };
139397b2e202SAlex Deucher 
139497b2e202SAlex Deucher struct amdgpu_cac_leakage_table {
139597b2e202SAlex Deucher 	u32 count;
139697b2e202SAlex Deucher 	union amdgpu_cac_leakage_entry *entries;
139797b2e202SAlex Deucher };
139897b2e202SAlex Deucher 
139997b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_entry {
140097b2e202SAlex Deucher 	u16 voltage;
140197b2e202SAlex Deucher 	u32 sclk;
140297b2e202SAlex Deucher 	u32 mclk;
140397b2e202SAlex Deucher };
140497b2e202SAlex Deucher 
140597b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_table {
140697b2e202SAlex Deucher 	u32 count;
140797b2e202SAlex Deucher 	struct amdgpu_phase_shedding_limits_entry *entries;
140897b2e202SAlex Deucher };
140997b2e202SAlex Deucher 
141097b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_entry {
141197b2e202SAlex Deucher 	u32 vclk;
141297b2e202SAlex Deucher 	u32 dclk;
141397b2e202SAlex Deucher 	u16 v;
141497b2e202SAlex Deucher };
141597b2e202SAlex Deucher 
141697b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_table {
141797b2e202SAlex Deucher 	u8 count;
141897b2e202SAlex Deucher 	struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
141997b2e202SAlex Deucher };
142097b2e202SAlex Deucher 
142197b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_entry {
142297b2e202SAlex Deucher 	u32 ecclk;
142397b2e202SAlex Deucher 	u32 evclk;
142497b2e202SAlex Deucher 	u16 v;
142597b2e202SAlex Deucher };
142697b2e202SAlex Deucher 
142797b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_table {
142897b2e202SAlex Deucher 	u8 count;
142997b2e202SAlex Deucher 	struct amdgpu_vce_clock_voltage_dependency_entry *entries;
143097b2e202SAlex Deucher };
143197b2e202SAlex Deucher 
143297b2e202SAlex Deucher struct amdgpu_ppm_table {
143397b2e202SAlex Deucher 	u8 ppm_design;
143497b2e202SAlex Deucher 	u16 cpu_core_number;
143597b2e202SAlex Deucher 	u32 platform_tdp;
143697b2e202SAlex Deucher 	u32 small_ac_platform_tdp;
143797b2e202SAlex Deucher 	u32 platform_tdc;
143897b2e202SAlex Deucher 	u32 small_ac_platform_tdc;
143997b2e202SAlex Deucher 	u32 apu_tdp;
144097b2e202SAlex Deucher 	u32 dgpu_tdp;
144197b2e202SAlex Deucher 	u32 dgpu_ulv_power;
144297b2e202SAlex Deucher 	u32 tj_max;
144397b2e202SAlex Deucher };
144497b2e202SAlex Deucher 
144597b2e202SAlex Deucher struct amdgpu_cac_tdp_table {
144697b2e202SAlex Deucher 	u16 tdp;
144797b2e202SAlex Deucher 	u16 configurable_tdp;
144897b2e202SAlex Deucher 	u16 tdc;
144997b2e202SAlex Deucher 	u16 battery_power_limit;
145097b2e202SAlex Deucher 	u16 small_power_limit;
145197b2e202SAlex Deucher 	u16 low_cac_leakage;
145297b2e202SAlex Deucher 	u16 high_cac_leakage;
145397b2e202SAlex Deucher 	u16 maximum_power_delivery_limit;
145497b2e202SAlex Deucher };
145597b2e202SAlex Deucher 
145697b2e202SAlex Deucher struct amdgpu_dpm_dynamic_state {
145797b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
145897b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
145997b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
146097b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
146197b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
146297b2e202SAlex Deucher 	struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
146397b2e202SAlex Deucher 	struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
146497b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
146597b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
146697b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
146797b2e202SAlex Deucher 	struct amdgpu_clock_array valid_sclk_values;
146897b2e202SAlex Deucher 	struct amdgpu_clock_array valid_mclk_values;
146997b2e202SAlex Deucher 	struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
147097b2e202SAlex Deucher 	struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
147197b2e202SAlex Deucher 	u32 mclk_sclk_ratio;
147297b2e202SAlex Deucher 	u32 sclk_mclk_delta;
147397b2e202SAlex Deucher 	u16 vddc_vddci_delta;
147497b2e202SAlex Deucher 	u16 min_vddc_for_pcie_gen2;
147597b2e202SAlex Deucher 	struct amdgpu_cac_leakage_table cac_leakage_table;
147697b2e202SAlex Deucher 	struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
147797b2e202SAlex Deucher 	struct amdgpu_ppm_table *ppm_table;
147897b2e202SAlex Deucher 	struct amdgpu_cac_tdp_table *cac_tdp_table;
147997b2e202SAlex Deucher };
148097b2e202SAlex Deucher 
148197b2e202SAlex Deucher struct amdgpu_dpm_fan {
148297b2e202SAlex Deucher 	u16 t_min;
148397b2e202SAlex Deucher 	u16 t_med;
148497b2e202SAlex Deucher 	u16 t_high;
148597b2e202SAlex Deucher 	u16 pwm_min;
148697b2e202SAlex Deucher 	u16 pwm_med;
148797b2e202SAlex Deucher 	u16 pwm_high;
148897b2e202SAlex Deucher 	u8 t_hyst;
148997b2e202SAlex Deucher 	u32 cycle_delay;
149097b2e202SAlex Deucher 	u16 t_max;
149197b2e202SAlex Deucher 	u8 control_mode;
149297b2e202SAlex Deucher 	u16 default_max_fan_pwm;
149397b2e202SAlex Deucher 	u16 default_fan_output_sensitivity;
149497b2e202SAlex Deucher 	u16 fan_output_sensitivity;
149597b2e202SAlex Deucher 	bool ucode_fan_control;
149697b2e202SAlex Deucher };
149797b2e202SAlex Deucher 
149897b2e202SAlex Deucher enum amdgpu_pcie_gen {
149997b2e202SAlex Deucher 	AMDGPU_PCIE_GEN1 = 0,
150097b2e202SAlex Deucher 	AMDGPU_PCIE_GEN2 = 1,
150197b2e202SAlex Deucher 	AMDGPU_PCIE_GEN3 = 2,
150297b2e202SAlex Deucher 	AMDGPU_PCIE_GEN_INVALID = 0xffff
150397b2e202SAlex Deucher };
150497b2e202SAlex Deucher 
150597b2e202SAlex Deucher enum amdgpu_dpm_forced_level {
150697b2e202SAlex Deucher 	AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
150797b2e202SAlex Deucher 	AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
150897b2e202SAlex Deucher 	AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1509f3898ea1SEric Huang 	AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
151097b2e202SAlex Deucher };
151197b2e202SAlex Deucher 
151297b2e202SAlex Deucher struct amdgpu_vce_state {
151397b2e202SAlex Deucher 	/* vce clocks */
151497b2e202SAlex Deucher 	u32 evclk;
151597b2e202SAlex Deucher 	u32 ecclk;
151697b2e202SAlex Deucher 	/* gpu clocks */
151797b2e202SAlex Deucher 	u32 sclk;
151897b2e202SAlex Deucher 	u32 mclk;
151997b2e202SAlex Deucher 	u8 clk_idx;
152097b2e202SAlex Deucher 	u8 pstate;
152197b2e202SAlex Deucher };
152297b2e202SAlex Deucher 
152397b2e202SAlex Deucher struct amdgpu_dpm_funcs {
152497b2e202SAlex Deucher 	int (*get_temperature)(struct amdgpu_device *adev);
152597b2e202SAlex Deucher 	int (*pre_set_power_state)(struct amdgpu_device *adev);
152697b2e202SAlex Deucher 	int (*set_power_state)(struct amdgpu_device *adev);
152797b2e202SAlex Deucher 	void (*post_set_power_state)(struct amdgpu_device *adev);
152897b2e202SAlex Deucher 	void (*display_configuration_changed)(struct amdgpu_device *adev);
152997b2e202SAlex Deucher 	u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
153097b2e202SAlex Deucher 	u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
153197b2e202SAlex Deucher 	void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
153297b2e202SAlex Deucher 	void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
153397b2e202SAlex Deucher 	int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
153497b2e202SAlex Deucher 	bool (*vblank_too_short)(struct amdgpu_device *adev);
153597b2e202SAlex Deucher 	void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
1536b7a07769SSonny Jiang 	void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
153797b2e202SAlex Deucher 	void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
153897b2e202SAlex Deucher 	void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
153997b2e202SAlex Deucher 	u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
154097b2e202SAlex Deucher 	int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
154197b2e202SAlex Deucher 	int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
154297b2e202SAlex Deucher };
154397b2e202SAlex Deucher 
154497b2e202SAlex Deucher struct amdgpu_dpm {
154597b2e202SAlex Deucher 	struct amdgpu_ps        *ps;
154697b2e202SAlex Deucher 	/* number of valid power states */
154797b2e202SAlex Deucher 	int                     num_ps;
154897b2e202SAlex Deucher 	/* current power state that is active */
154997b2e202SAlex Deucher 	struct amdgpu_ps        *current_ps;
155097b2e202SAlex Deucher 	/* requested power state */
155197b2e202SAlex Deucher 	struct amdgpu_ps        *requested_ps;
155297b2e202SAlex Deucher 	/* boot up power state */
155397b2e202SAlex Deucher 	struct amdgpu_ps        *boot_ps;
155497b2e202SAlex Deucher 	/* default uvd power state */
155597b2e202SAlex Deucher 	struct amdgpu_ps        *uvd_ps;
155697b2e202SAlex Deucher 	/* vce requirements */
155797b2e202SAlex Deucher 	struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
155897b2e202SAlex Deucher 	enum amdgpu_vce_level vce_level;
15593a2c788dSRex Zhu 	enum amd_pm_state_type state;
15603a2c788dSRex Zhu 	enum amd_pm_state_type user_state;
156197b2e202SAlex Deucher 	u32                     platform_caps;
156297b2e202SAlex Deucher 	u32                     voltage_response_time;
156397b2e202SAlex Deucher 	u32                     backbias_response_time;
156497b2e202SAlex Deucher 	void                    *priv;
156597b2e202SAlex Deucher 	u32			new_active_crtcs;
156697b2e202SAlex Deucher 	int			new_active_crtc_count;
156797b2e202SAlex Deucher 	u32			current_active_crtcs;
156897b2e202SAlex Deucher 	int			current_active_crtc_count;
156997b2e202SAlex Deucher 	struct amdgpu_dpm_dynamic_state dyn_state;
157097b2e202SAlex Deucher 	struct amdgpu_dpm_fan fan;
157197b2e202SAlex Deucher 	u32 tdp_limit;
157297b2e202SAlex Deucher 	u32 near_tdp_limit;
157397b2e202SAlex Deucher 	u32 near_tdp_limit_adjusted;
157497b2e202SAlex Deucher 	u32 sq_ramping_threshold;
157597b2e202SAlex Deucher 	u32 cac_leakage;
157697b2e202SAlex Deucher 	u16 tdp_od_limit;
157797b2e202SAlex Deucher 	u32 tdp_adjustment;
157897b2e202SAlex Deucher 	u16 load_line_slope;
157997b2e202SAlex Deucher 	bool power_control;
158097b2e202SAlex Deucher 	bool ac_power;
158197b2e202SAlex Deucher 	/* special states active */
158297b2e202SAlex Deucher 	bool                    thermal_active;
158397b2e202SAlex Deucher 	bool                    uvd_active;
158497b2e202SAlex Deucher 	bool                    vce_active;
158597b2e202SAlex Deucher 	/* thermal handling */
158697b2e202SAlex Deucher 	struct amdgpu_dpm_thermal thermal;
158797b2e202SAlex Deucher 	/* forced levels */
158897b2e202SAlex Deucher 	enum amdgpu_dpm_forced_level forced_level;
158997b2e202SAlex Deucher };
159097b2e202SAlex Deucher 
159197b2e202SAlex Deucher struct amdgpu_pm {
159297b2e202SAlex Deucher 	struct mutex		mutex;
159397b2e202SAlex Deucher 	u32                     current_sclk;
159497b2e202SAlex Deucher 	u32                     current_mclk;
159597b2e202SAlex Deucher 	u32                     default_sclk;
159697b2e202SAlex Deucher 	u32                     default_mclk;
159797b2e202SAlex Deucher 	struct amdgpu_i2c_chan *i2c_bus;
159897b2e202SAlex Deucher 	/* internal thermal controller on rv6xx+ */
159997b2e202SAlex Deucher 	enum amdgpu_int_thermal_type int_thermal_type;
160097b2e202SAlex Deucher 	struct device	        *int_hwmon_dev;
160197b2e202SAlex Deucher 	/* fan control parameters */
160297b2e202SAlex Deucher 	bool                    no_fan;
160397b2e202SAlex Deucher 	u8                      fan_pulses_per_revolution;
160497b2e202SAlex Deucher 	u8                      fan_min_rpm;
160597b2e202SAlex Deucher 	u8                      fan_max_rpm;
160697b2e202SAlex Deucher 	/* dpm */
160797b2e202SAlex Deucher 	bool                    dpm_enabled;
1608c86f5ebfSAlex Deucher 	bool                    sysfs_initialized;
160997b2e202SAlex Deucher 	struct amdgpu_dpm       dpm;
161097b2e202SAlex Deucher 	const struct firmware	*fw;	/* SMC firmware */
161197b2e202SAlex Deucher 	uint32_t                fw_version;
161297b2e202SAlex Deucher 	const struct amdgpu_dpm_funcs *funcs;
1613d0dd7f0cSAlex Deucher 	uint32_t                pcie_gen_mask;
1614d0dd7f0cSAlex Deucher 	uint32_t                pcie_mlw_mask;
16157fb72a1fSRex Zhu 	struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
161697b2e202SAlex Deucher };
161797b2e202SAlex Deucher 
1618d0dd7f0cSAlex Deucher void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1619d0dd7f0cSAlex Deucher 
162097b2e202SAlex Deucher /*
162197b2e202SAlex Deucher  * UVD
162297b2e202SAlex Deucher  */
162397b2e202SAlex Deucher #define AMDGPU_MAX_UVD_HANDLES	10
162497b2e202SAlex Deucher #define AMDGPU_UVD_STACK_SIZE	(1024*1024)
162597b2e202SAlex Deucher #define AMDGPU_UVD_HEAP_SIZE	(1024*1024)
162697b2e202SAlex Deucher #define AMDGPU_UVD_FIRMWARE_OFFSET 256
162797b2e202SAlex Deucher 
162897b2e202SAlex Deucher struct amdgpu_uvd {
162997b2e202SAlex Deucher 	struct amdgpu_bo	*vcpu_bo;
163097b2e202SAlex Deucher 	void			*cpu_addr;
163197b2e202SAlex Deucher 	uint64_t		gpu_addr;
163297b2e202SAlex Deucher 	atomic_t		handles[AMDGPU_MAX_UVD_HANDLES];
163397b2e202SAlex Deucher 	struct drm_file		*filp[AMDGPU_MAX_UVD_HANDLES];
163497b2e202SAlex Deucher 	struct delayed_work	idle_work;
163597b2e202SAlex Deucher 	const struct firmware	*fw;	/* UVD firmware */
163697b2e202SAlex Deucher 	struct amdgpu_ring	ring;
163797b2e202SAlex Deucher 	struct amdgpu_irq_src	irq;
163897b2e202SAlex Deucher 	bool			address_64_bit;
163997b2e202SAlex Deucher };
164097b2e202SAlex Deucher 
164197b2e202SAlex Deucher /*
164297b2e202SAlex Deucher  * VCE
164397b2e202SAlex Deucher  */
164497b2e202SAlex Deucher #define AMDGPU_MAX_VCE_HANDLES	16
164597b2e202SAlex Deucher #define AMDGPU_VCE_FIRMWARE_OFFSET 256
164697b2e202SAlex Deucher 
16476a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
16486a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
16496a585777SAlex Deucher 
165097b2e202SAlex Deucher struct amdgpu_vce {
165197b2e202SAlex Deucher 	struct amdgpu_bo	*vcpu_bo;
165297b2e202SAlex Deucher 	uint64_t		gpu_addr;
165397b2e202SAlex Deucher 	unsigned		fw_version;
165497b2e202SAlex Deucher 	unsigned		fb_version;
165597b2e202SAlex Deucher 	atomic_t		handles[AMDGPU_MAX_VCE_HANDLES];
165697b2e202SAlex Deucher 	struct drm_file		*filp[AMDGPU_MAX_VCE_HANDLES];
1657f1689ec1SChristian König 	uint32_t		img_size[AMDGPU_MAX_VCE_HANDLES];
165897b2e202SAlex Deucher 	struct delayed_work	idle_work;
165997b2e202SAlex Deucher 	const struct firmware	*fw;	/* VCE firmware */
166097b2e202SAlex Deucher 	struct amdgpu_ring	ring[AMDGPU_MAX_VCE_RINGS];
166197b2e202SAlex Deucher 	struct amdgpu_irq_src	irq;
16626a585777SAlex Deucher 	unsigned		harvest_config;
166397b2e202SAlex Deucher };
166497b2e202SAlex Deucher 
166597b2e202SAlex Deucher /*
166697b2e202SAlex Deucher  * SDMA
166797b2e202SAlex Deucher  */
1668c113ea1cSAlex Deucher struct amdgpu_sdma_instance {
166997b2e202SAlex Deucher 	/* SDMA firmware */
167097b2e202SAlex Deucher 	const struct firmware	*fw;
167197b2e202SAlex Deucher 	uint32_t		fw_version;
1672cfa2104fSJammy Zhou 	uint32_t		feature_version;
167397b2e202SAlex Deucher 
167497b2e202SAlex Deucher 	struct amdgpu_ring	ring;
167518111de0SJammy Zhou 	bool			burst_nop;
167697b2e202SAlex Deucher };
167797b2e202SAlex Deucher 
1678c113ea1cSAlex Deucher struct amdgpu_sdma {
1679c113ea1cSAlex Deucher 	struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1680c113ea1cSAlex Deucher 	struct amdgpu_irq_src	trap_irq;
1681c113ea1cSAlex Deucher 	struct amdgpu_irq_src	illegal_inst_irq;
1682c113ea1cSAlex Deucher 	int 			num_instances;
1683c113ea1cSAlex Deucher };
1684c113ea1cSAlex Deucher 
168597b2e202SAlex Deucher /*
168697b2e202SAlex Deucher  * Firmware
168797b2e202SAlex Deucher  */
168897b2e202SAlex Deucher struct amdgpu_firmware {
168997b2e202SAlex Deucher 	struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
169097b2e202SAlex Deucher 	bool smu_load;
169197b2e202SAlex Deucher 	struct amdgpu_bo *fw_buf;
169297b2e202SAlex Deucher 	unsigned int fw_size;
169397b2e202SAlex Deucher };
169497b2e202SAlex Deucher 
169597b2e202SAlex Deucher /*
169697b2e202SAlex Deucher  * Benchmarking
169797b2e202SAlex Deucher  */
169897b2e202SAlex Deucher void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
169997b2e202SAlex Deucher 
170097b2e202SAlex Deucher 
170197b2e202SAlex Deucher /*
170297b2e202SAlex Deucher  * Testing
170397b2e202SAlex Deucher  */
170497b2e202SAlex Deucher void amdgpu_test_moves(struct amdgpu_device *adev);
170597b2e202SAlex Deucher void amdgpu_test_ring_sync(struct amdgpu_device *adev,
170697b2e202SAlex Deucher 			   struct amdgpu_ring *cpA,
170797b2e202SAlex Deucher 			   struct amdgpu_ring *cpB);
170897b2e202SAlex Deucher void amdgpu_test_syncing(struct amdgpu_device *adev);
170997b2e202SAlex Deucher 
171097b2e202SAlex Deucher /*
171197b2e202SAlex Deucher  * MMU Notifier
171297b2e202SAlex Deucher  */
171397b2e202SAlex Deucher #if defined(CONFIG_MMU_NOTIFIER)
171497b2e202SAlex Deucher int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
171597b2e202SAlex Deucher void amdgpu_mn_unregister(struct amdgpu_bo *bo);
171697b2e202SAlex Deucher #else
17171d1106b0SHarry Wentland static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
171897b2e202SAlex Deucher {
171997b2e202SAlex Deucher 	return -ENODEV;
172097b2e202SAlex Deucher }
17211d1106b0SHarry Wentland static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
172297b2e202SAlex Deucher #endif
172397b2e202SAlex Deucher 
172497b2e202SAlex Deucher /*
172597b2e202SAlex Deucher  * Debugfs
172697b2e202SAlex Deucher  */
172797b2e202SAlex Deucher struct amdgpu_debugfs {
172897b2e202SAlex Deucher 	struct drm_info_list	*files;
172997b2e202SAlex Deucher 	unsigned		num_files;
173097b2e202SAlex Deucher };
173197b2e202SAlex Deucher 
173297b2e202SAlex Deucher int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
173397b2e202SAlex Deucher 			     struct drm_info_list *files,
173497b2e202SAlex Deucher 			     unsigned nfiles);
173597b2e202SAlex Deucher int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
173697b2e202SAlex Deucher 
173797b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS)
173897b2e202SAlex Deucher int amdgpu_debugfs_init(struct drm_minor *minor);
173997b2e202SAlex Deucher void amdgpu_debugfs_cleanup(struct drm_minor *minor);
174097b2e202SAlex Deucher #endif
174197b2e202SAlex Deucher 
174297b2e202SAlex Deucher /*
174397b2e202SAlex Deucher  * amdgpu smumgr functions
174497b2e202SAlex Deucher  */
174597b2e202SAlex Deucher struct amdgpu_smumgr_funcs {
174697b2e202SAlex Deucher 	int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
174797b2e202SAlex Deucher 	int (*request_smu_load_fw)(struct amdgpu_device *adev);
174897b2e202SAlex Deucher 	int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
174997b2e202SAlex Deucher };
175097b2e202SAlex Deucher 
175197b2e202SAlex Deucher /*
175297b2e202SAlex Deucher  * amdgpu smumgr
175397b2e202SAlex Deucher  */
175497b2e202SAlex Deucher struct amdgpu_smumgr {
175597b2e202SAlex Deucher 	struct amdgpu_bo *toc_buf;
175697b2e202SAlex Deucher 	struct amdgpu_bo *smu_buf;
175797b2e202SAlex Deucher 	/* asic priv smu data */
175897b2e202SAlex Deucher 	void *priv;
175997b2e202SAlex Deucher 	spinlock_t smu_lock;
176097b2e202SAlex Deucher 	/* smumgr functions */
176197b2e202SAlex Deucher 	const struct amdgpu_smumgr_funcs *smumgr_funcs;
176297b2e202SAlex Deucher 	/* ucode loading complete flag */
176397b2e202SAlex Deucher 	uint32_t fw_flags;
176497b2e202SAlex Deucher };
176597b2e202SAlex Deucher 
176697b2e202SAlex Deucher /*
176797b2e202SAlex Deucher  * ASIC specific register table accessible by UMD
176897b2e202SAlex Deucher  */
176997b2e202SAlex Deucher struct amdgpu_allowed_register_entry {
177097b2e202SAlex Deucher 	uint32_t reg_offset;
177197b2e202SAlex Deucher 	bool untouched;
177297b2e202SAlex Deucher 	bool grbm_indexed;
177397b2e202SAlex Deucher };
177497b2e202SAlex Deucher 
177597b2e202SAlex Deucher struct amdgpu_cu_info {
177697b2e202SAlex Deucher 	uint32_t number; /* total active CU number */
177797b2e202SAlex Deucher 	uint32_t ao_cu_mask;
177897b2e202SAlex Deucher 	uint32_t bitmap[4][4];
177997b2e202SAlex Deucher };
178097b2e202SAlex Deucher 
178197b2e202SAlex Deucher 
178297b2e202SAlex Deucher /*
178397b2e202SAlex Deucher  * ASIC specific functions.
178497b2e202SAlex Deucher  */
178597b2e202SAlex Deucher struct amdgpu_asic_funcs {
178697b2e202SAlex Deucher 	bool (*read_disabled_bios)(struct amdgpu_device *adev);
17877946b878SAlex Deucher 	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
17887946b878SAlex Deucher 				   u8 *bios, u32 length_bytes);
178997b2e202SAlex Deucher 	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
179097b2e202SAlex Deucher 			     u32 sh_num, u32 reg_offset, u32 *value);
179197b2e202SAlex Deucher 	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
179297b2e202SAlex Deucher 	int (*reset)(struct amdgpu_device *adev);
179397b2e202SAlex Deucher 	/* wait for mc_idle */
179497b2e202SAlex Deucher 	int (*wait_for_mc_idle)(struct amdgpu_device *adev);
179597b2e202SAlex Deucher 	/* get the reference clock */
179697b2e202SAlex Deucher 	u32 (*get_xclk)(struct amdgpu_device *adev);
179797b2e202SAlex Deucher 	/* get the gpu clock counter */
179897b2e202SAlex Deucher 	uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
179997b2e202SAlex Deucher 	int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
180097b2e202SAlex Deucher 	/* MM block clocks */
180197b2e202SAlex Deucher 	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
180297b2e202SAlex Deucher 	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
180397b2e202SAlex Deucher };
180497b2e202SAlex Deucher 
180597b2e202SAlex Deucher /*
180697b2e202SAlex Deucher  * IOCTL.
180797b2e202SAlex Deucher  */
180897b2e202SAlex Deucher int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
180997b2e202SAlex Deucher 			    struct drm_file *filp);
181097b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
181197b2e202SAlex Deucher 				struct drm_file *filp);
181297b2e202SAlex Deucher 
181397b2e202SAlex Deucher int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
181497b2e202SAlex Deucher 			  struct drm_file *filp);
181597b2e202SAlex Deucher int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
181697b2e202SAlex Deucher 			struct drm_file *filp);
181797b2e202SAlex Deucher int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
181897b2e202SAlex Deucher 			  struct drm_file *filp);
181997b2e202SAlex Deucher int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
182097b2e202SAlex Deucher 			      struct drm_file *filp);
182197b2e202SAlex Deucher int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
182297b2e202SAlex Deucher 			  struct drm_file *filp);
182397b2e202SAlex Deucher int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
182497b2e202SAlex Deucher 			struct drm_file *filp);
182597b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
182697b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
182797b2e202SAlex Deucher 
182897b2e202SAlex Deucher int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
182997b2e202SAlex Deucher 				struct drm_file *filp);
183097b2e202SAlex Deucher 
183197b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */
183297b2e202SAlex Deucher struct amdgpu_vram_scratch {
183397b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
183497b2e202SAlex Deucher 	volatile uint32_t		*ptr;
183597b2e202SAlex Deucher 	u64				gpu_addr;
183697b2e202SAlex Deucher };
183797b2e202SAlex Deucher 
183897b2e202SAlex Deucher /*
183997b2e202SAlex Deucher  * ACPI
184097b2e202SAlex Deucher  */
184197b2e202SAlex Deucher struct amdgpu_atif_notification_cfg {
184297b2e202SAlex Deucher 	bool enabled;
184397b2e202SAlex Deucher 	int command_code;
184497b2e202SAlex Deucher };
184597b2e202SAlex Deucher 
184697b2e202SAlex Deucher struct amdgpu_atif_notifications {
184797b2e202SAlex Deucher 	bool display_switch;
184897b2e202SAlex Deucher 	bool expansion_mode_change;
184997b2e202SAlex Deucher 	bool thermal_state;
185097b2e202SAlex Deucher 	bool forced_power_state;
185197b2e202SAlex Deucher 	bool system_power_state;
185297b2e202SAlex Deucher 	bool display_conf_change;
185397b2e202SAlex Deucher 	bool px_gfx_switch;
185497b2e202SAlex Deucher 	bool brightness_change;
185597b2e202SAlex Deucher 	bool dgpu_display_event;
185697b2e202SAlex Deucher };
185797b2e202SAlex Deucher 
185897b2e202SAlex Deucher struct amdgpu_atif_functions {
185997b2e202SAlex Deucher 	bool system_params;
186097b2e202SAlex Deucher 	bool sbios_requests;
186197b2e202SAlex Deucher 	bool select_active_disp;
186297b2e202SAlex Deucher 	bool lid_state;
186397b2e202SAlex Deucher 	bool get_tv_standard;
186497b2e202SAlex Deucher 	bool set_tv_standard;
186597b2e202SAlex Deucher 	bool get_panel_expansion_mode;
186697b2e202SAlex Deucher 	bool set_panel_expansion_mode;
186797b2e202SAlex Deucher 	bool temperature_change;
186897b2e202SAlex Deucher 	bool graphics_device_types;
186997b2e202SAlex Deucher };
187097b2e202SAlex Deucher 
187197b2e202SAlex Deucher struct amdgpu_atif {
187297b2e202SAlex Deucher 	struct amdgpu_atif_notifications notifications;
187397b2e202SAlex Deucher 	struct amdgpu_atif_functions functions;
187497b2e202SAlex Deucher 	struct amdgpu_atif_notification_cfg notification_cfg;
187597b2e202SAlex Deucher 	struct amdgpu_encoder *encoder_for_bl;
187697b2e202SAlex Deucher };
187797b2e202SAlex Deucher 
187897b2e202SAlex Deucher struct amdgpu_atcs_functions {
187997b2e202SAlex Deucher 	bool get_ext_state;
188097b2e202SAlex Deucher 	bool pcie_perf_req;
188197b2e202SAlex Deucher 	bool pcie_dev_rdy;
188297b2e202SAlex Deucher 	bool pcie_bus_width;
188397b2e202SAlex Deucher };
188497b2e202SAlex Deucher 
188597b2e202SAlex Deucher struct amdgpu_atcs {
188697b2e202SAlex Deucher 	struct amdgpu_atcs_functions functions;
188797b2e202SAlex Deucher };
188897b2e202SAlex Deucher 
188997b2e202SAlex Deucher /*
1890d03846afSChunming Zhou  * CGS
1891d03846afSChunming Zhou  */
1892d03846afSChunming Zhou void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1893d03846afSChunming Zhou void amdgpu_cgs_destroy_device(void *cgs_device);
1894d03846afSChunming Zhou 
1895d03846afSChunming Zhou 
1896d03846afSChunming Zhou /*
1897a8fe58ceSMaruthi Bayyavarapu  * CGS
1898a8fe58ceSMaruthi Bayyavarapu  */
1899a8fe58ceSMaruthi Bayyavarapu void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1900a8fe58ceSMaruthi Bayyavarapu void amdgpu_cgs_destroy_device(void *cgs_device);
1901a8fe58ceSMaruthi Bayyavarapu 
1902a8fe58ceSMaruthi Bayyavarapu 
19037e471e6fSAlex Deucher /* GPU virtualization */
19047e471e6fSAlex Deucher struct amdgpu_virtualization {
19057e471e6fSAlex Deucher 	bool supports_sr_iov;
19067e471e6fSAlex Deucher };
19077e471e6fSAlex Deucher 
1908a8fe58ceSMaruthi Bayyavarapu /*
190997b2e202SAlex Deucher  * Core structure, functions and helpers.
191097b2e202SAlex Deucher  */
191197b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
191297b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
191397b2e202SAlex Deucher 
191497b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
191597b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
191697b2e202SAlex Deucher 
19178faf0e08SAlex Deucher struct amdgpu_ip_block_status {
19188faf0e08SAlex Deucher 	bool valid;
19198faf0e08SAlex Deucher 	bool sw;
19208faf0e08SAlex Deucher 	bool hw;
19218faf0e08SAlex Deucher };
19228faf0e08SAlex Deucher 
192397b2e202SAlex Deucher struct amdgpu_device {
192497b2e202SAlex Deucher 	struct device			*dev;
192597b2e202SAlex Deucher 	struct drm_device		*ddev;
192697b2e202SAlex Deucher 	struct pci_dev			*pdev;
192797b2e202SAlex Deucher 
1928a8fe58ceSMaruthi Bayyavarapu #ifdef CONFIG_DRM_AMD_ACP
1929a8fe58ceSMaruthi Bayyavarapu 	struct amdgpu_acp		acp;
1930a8fe58ceSMaruthi Bayyavarapu #endif
1931a8fe58ceSMaruthi Bayyavarapu 
193297b2e202SAlex Deucher 	/* ASIC */
19332f7d10b3SJammy Zhou 	enum amd_asic_type		asic_type;
193497b2e202SAlex Deucher 	uint32_t			family;
193597b2e202SAlex Deucher 	uint32_t			rev_id;
193697b2e202SAlex Deucher 	uint32_t			external_rev_id;
193797b2e202SAlex Deucher 	unsigned long			flags;
193897b2e202SAlex Deucher 	int				usec_timeout;
193997b2e202SAlex Deucher 	const struct amdgpu_asic_funcs	*asic_funcs;
194097b2e202SAlex Deucher 	bool				shutdown;
194197b2e202SAlex Deucher 	bool				suspend;
194297b2e202SAlex Deucher 	bool				need_dma32;
194397b2e202SAlex Deucher 	bool				accel_working;
194497b2e202SAlex Deucher 	struct work_struct 		reset_work;
194597b2e202SAlex Deucher 	struct notifier_block		acpi_nb;
194697b2e202SAlex Deucher 	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
194797b2e202SAlex Deucher 	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
194897b2e202SAlex Deucher 	unsigned 			debugfs_count;
194997b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS)
195097b2e202SAlex Deucher 	struct dentry			*debugfs_regs;
195197b2e202SAlex Deucher #endif
195297b2e202SAlex Deucher 	struct amdgpu_atif		atif;
195397b2e202SAlex Deucher 	struct amdgpu_atcs		atcs;
195497b2e202SAlex Deucher 	struct mutex			srbm_mutex;
195597b2e202SAlex Deucher 	/* GRBM index mutex. Protects concurrent access to GRBM index */
195697b2e202SAlex Deucher 	struct mutex                    grbm_idx_mutex;
195797b2e202SAlex Deucher 	struct dev_pm_domain		vga_pm_domain;
195897b2e202SAlex Deucher 	bool				have_disp_power_ref;
195997b2e202SAlex Deucher 
196097b2e202SAlex Deucher 	/* BIOS */
196197b2e202SAlex Deucher 	uint8_t				*bios;
196297b2e202SAlex Deucher 	bool				is_atom_bios;
196397b2e202SAlex Deucher 	uint16_t			bios_header_start;
196497b2e202SAlex Deucher 	struct amdgpu_bo		*stollen_vga_memory;
196597b2e202SAlex Deucher 	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
196697b2e202SAlex Deucher 
196797b2e202SAlex Deucher 	/* Register/doorbell mmio */
196897b2e202SAlex Deucher 	resource_size_t			rmmio_base;
196997b2e202SAlex Deucher 	resource_size_t			rmmio_size;
197097b2e202SAlex Deucher 	void __iomem			*rmmio;
197197b2e202SAlex Deucher 	/* protects concurrent MM_INDEX/DATA based register access */
197297b2e202SAlex Deucher 	spinlock_t mmio_idx_lock;
197397b2e202SAlex Deucher 	/* protects concurrent SMC based register access */
197497b2e202SAlex Deucher 	spinlock_t smc_idx_lock;
197597b2e202SAlex Deucher 	amdgpu_rreg_t			smc_rreg;
197697b2e202SAlex Deucher 	amdgpu_wreg_t			smc_wreg;
197797b2e202SAlex Deucher 	/* protects concurrent PCIE register access */
197897b2e202SAlex Deucher 	spinlock_t pcie_idx_lock;
197997b2e202SAlex Deucher 	amdgpu_rreg_t			pcie_rreg;
198097b2e202SAlex Deucher 	amdgpu_wreg_t			pcie_wreg;
198197b2e202SAlex Deucher 	/* protects concurrent UVD register access */
198297b2e202SAlex Deucher 	spinlock_t uvd_ctx_idx_lock;
198397b2e202SAlex Deucher 	amdgpu_rreg_t			uvd_ctx_rreg;
198497b2e202SAlex Deucher 	amdgpu_wreg_t			uvd_ctx_wreg;
198597b2e202SAlex Deucher 	/* protects concurrent DIDT register access */
198697b2e202SAlex Deucher 	spinlock_t didt_idx_lock;
198797b2e202SAlex Deucher 	amdgpu_rreg_t			didt_rreg;
198897b2e202SAlex Deucher 	amdgpu_wreg_t			didt_wreg;
198997b2e202SAlex Deucher 	/* protects concurrent ENDPOINT (audio) register access */
199097b2e202SAlex Deucher 	spinlock_t audio_endpt_idx_lock;
199197b2e202SAlex Deucher 	amdgpu_block_rreg_t		audio_endpt_rreg;
199297b2e202SAlex Deucher 	amdgpu_block_wreg_t		audio_endpt_wreg;
199397b2e202SAlex Deucher 	void __iomem                    *rio_mem;
199497b2e202SAlex Deucher 	resource_size_t			rio_mem_size;
199597b2e202SAlex Deucher 	struct amdgpu_doorbell		doorbell;
199697b2e202SAlex Deucher 
199797b2e202SAlex Deucher 	/* clock/pll info */
199897b2e202SAlex Deucher 	struct amdgpu_clock            clock;
199997b2e202SAlex Deucher 
200097b2e202SAlex Deucher 	/* MC */
200197b2e202SAlex Deucher 	struct amdgpu_mc		mc;
200297b2e202SAlex Deucher 	struct amdgpu_gart		gart;
200397b2e202SAlex Deucher 	struct amdgpu_dummy_page	dummy_page;
200497b2e202SAlex Deucher 	struct amdgpu_vm_manager	vm_manager;
200597b2e202SAlex Deucher 
200697b2e202SAlex Deucher 	/* memory management */
200797b2e202SAlex Deucher 	struct amdgpu_mman		mman;
200897b2e202SAlex Deucher 	struct amdgpu_gem		gem;
200997b2e202SAlex Deucher 	struct amdgpu_vram_scratch	vram_scratch;
201097b2e202SAlex Deucher 	struct amdgpu_wb		wb;
201197b2e202SAlex Deucher 	atomic64_t			vram_usage;
201297b2e202SAlex Deucher 	atomic64_t			vram_vis_usage;
201397b2e202SAlex Deucher 	atomic64_t			gtt_usage;
201497b2e202SAlex Deucher 	atomic64_t			num_bytes_moved;
2015d94aed5aSMarek Olšák 	atomic_t			gpu_reset_counter;
201697b2e202SAlex Deucher 
201797b2e202SAlex Deucher 	/* display */
201897b2e202SAlex Deucher 	struct amdgpu_mode_info		mode_info;
201997b2e202SAlex Deucher 	struct work_struct		hotplug_work;
202097b2e202SAlex Deucher 	struct amdgpu_irq_src		crtc_irq;
202197b2e202SAlex Deucher 	struct amdgpu_irq_src		pageflip_irq;
202297b2e202SAlex Deucher 	struct amdgpu_irq_src		hpd_irq;
202397b2e202SAlex Deucher 
202497b2e202SAlex Deucher 	/* rings */
202597b2e202SAlex Deucher 	unsigned			fence_context;
202697b2e202SAlex Deucher 	unsigned			num_rings;
202797b2e202SAlex Deucher 	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
202897b2e202SAlex Deucher 	bool				ib_pool_ready;
202997b2e202SAlex Deucher 	struct amdgpu_sa_manager	ring_tmp_bo;
203097b2e202SAlex Deucher 
203197b2e202SAlex Deucher 	/* interrupts */
203297b2e202SAlex Deucher 	struct amdgpu_irq		irq;
203397b2e202SAlex Deucher 
20341f7371b2SAlex Deucher 	/* powerplay */
20351f7371b2SAlex Deucher 	struct amd_powerplay		powerplay;
2036e61710c5SJammy Zhou 	bool				pp_enabled;
2037f3898ea1SEric Huang 	bool				pp_force_state_enabled;
20381f7371b2SAlex Deucher 
203997b2e202SAlex Deucher 	/* dpm */
204097b2e202SAlex Deucher 	struct amdgpu_pm		pm;
204197b2e202SAlex Deucher 	u32				cg_flags;
204297b2e202SAlex Deucher 	u32				pg_flags;
204397b2e202SAlex Deucher 
204497b2e202SAlex Deucher 	/* amdgpu smumgr */
204597b2e202SAlex Deucher 	struct amdgpu_smumgr smu;
204697b2e202SAlex Deucher 
204797b2e202SAlex Deucher 	/* gfx */
204897b2e202SAlex Deucher 	struct amdgpu_gfx		gfx;
204997b2e202SAlex Deucher 
205097b2e202SAlex Deucher 	/* sdma */
2051c113ea1cSAlex Deucher 	struct amdgpu_sdma		sdma;
205297b2e202SAlex Deucher 
205397b2e202SAlex Deucher 	/* uvd */
205497b2e202SAlex Deucher 	bool				has_uvd;
205597b2e202SAlex Deucher 	struct amdgpu_uvd		uvd;
205697b2e202SAlex Deucher 
205797b2e202SAlex Deucher 	/* vce */
205897b2e202SAlex Deucher 	struct amdgpu_vce		vce;
205997b2e202SAlex Deucher 
206097b2e202SAlex Deucher 	/* firmwares */
206197b2e202SAlex Deucher 	struct amdgpu_firmware		firmware;
206297b2e202SAlex Deucher 
206397b2e202SAlex Deucher 	/* GDS */
206497b2e202SAlex Deucher 	struct amdgpu_gds		gds;
206597b2e202SAlex Deucher 
206697b2e202SAlex Deucher 	const struct amdgpu_ip_block_version *ip_blocks;
206797b2e202SAlex Deucher 	int				num_ip_blocks;
20688faf0e08SAlex Deucher 	struct amdgpu_ip_block_status	*ip_block_status;
206997b2e202SAlex Deucher 	struct mutex	mn_lock;
207097b2e202SAlex Deucher 	DECLARE_HASHTABLE(mn_hash, 7);
207197b2e202SAlex Deucher 
207297b2e202SAlex Deucher 	/* tracking pinned memory */
207397b2e202SAlex Deucher 	u64 vram_pin_size;
207497b2e202SAlex Deucher 	u64 gart_pin_size;
2075130e0371SOded Gabbay 
2076130e0371SOded Gabbay 	/* amdkfd interface */
2077130e0371SOded Gabbay 	struct kfd_dev          *kfd;
207823ca0e4eSChunming Zhou 
207923ca0e4eSChunming Zhou 	/* kernel conext for IB submission */
208047f38501SChristian König 	struct amdgpu_ctx	kernel_ctx;
20817e471e6fSAlex Deucher 
20827e471e6fSAlex Deucher 	struct amdgpu_virtualization virtualization;
208397b2e202SAlex Deucher };
208497b2e202SAlex Deucher 
208597b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev);
208697b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev,
208797b2e202SAlex Deucher 		       struct drm_device *ddev,
208897b2e202SAlex Deucher 		       struct pci_dev *pdev,
208997b2e202SAlex Deucher 		       uint32_t flags);
209097b2e202SAlex Deucher void amdgpu_device_fini(struct amdgpu_device *adev);
209197b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
209297b2e202SAlex Deucher 
209397b2e202SAlex Deucher uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
209497b2e202SAlex Deucher 			bool always_indirect);
209597b2e202SAlex Deucher void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
209697b2e202SAlex Deucher 		    bool always_indirect);
209797b2e202SAlex Deucher u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
209897b2e202SAlex Deucher void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
209997b2e202SAlex Deucher 
210097b2e202SAlex Deucher u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
210197b2e202SAlex Deucher void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
210297b2e202SAlex Deucher 
210397b2e202SAlex Deucher /*
210497b2e202SAlex Deucher  * Cast helper
210597b2e202SAlex Deucher  */
210697b2e202SAlex Deucher extern const struct fence_ops amdgpu_fence_ops;
210797b2e202SAlex Deucher static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
210897b2e202SAlex Deucher {
210997b2e202SAlex Deucher 	struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
211097b2e202SAlex Deucher 
211197b2e202SAlex Deucher 	if (__f->base.ops == &amdgpu_fence_ops)
211297b2e202SAlex Deucher 		return __f;
211397b2e202SAlex Deucher 
211497b2e202SAlex Deucher 	return NULL;
211597b2e202SAlex Deucher }
211697b2e202SAlex Deucher 
211797b2e202SAlex Deucher /*
211897b2e202SAlex Deucher  * Registers read & write functions.
211997b2e202SAlex Deucher  */
212097b2e202SAlex Deucher #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
212197b2e202SAlex Deucher #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
212297b2e202SAlex Deucher #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
212397b2e202SAlex Deucher #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
212497b2e202SAlex Deucher #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
212597b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
212697b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
212797b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
212897b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
212997b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
213097b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
213197b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
213297b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
213397b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
213497b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
213597b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
213697b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
213797b2e202SAlex Deucher #define WREG32_P(reg, val, mask)				\
213897b2e202SAlex Deucher 	do {							\
213997b2e202SAlex Deucher 		uint32_t tmp_ = RREG32(reg);			\
214097b2e202SAlex Deucher 		tmp_ &= (mask);					\
214197b2e202SAlex Deucher 		tmp_ |= ((val) & ~(mask));			\
214297b2e202SAlex Deucher 		WREG32(reg, tmp_);				\
214397b2e202SAlex Deucher 	} while (0)
214497b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
214597b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
214697b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask)				\
214797b2e202SAlex Deucher 	do {							\
214897b2e202SAlex Deucher 		uint32_t tmp_ = RREG32_PLL(reg);		\
214997b2e202SAlex Deucher 		tmp_ &= (mask);					\
215097b2e202SAlex Deucher 		tmp_ |= ((val) & ~(mask));			\
215197b2e202SAlex Deucher 		WREG32_PLL(reg, tmp_);				\
215297b2e202SAlex Deucher 	} while (0)
215397b2e202SAlex Deucher #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
215497b2e202SAlex Deucher #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
215597b2e202SAlex Deucher #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
215697b2e202SAlex Deucher 
215797b2e202SAlex Deucher #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
215897b2e202SAlex Deucher #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
215997b2e202SAlex Deucher 
216097b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
216197b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
216297b2e202SAlex Deucher 
216397b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val)			\
216497b2e202SAlex Deucher 	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
216597b2e202SAlex Deucher 	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
216697b2e202SAlex Deucher 
216797b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field)				\
216897b2e202SAlex Deucher 	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
216997b2e202SAlex Deucher 
217097b2e202SAlex Deucher /*
217197b2e202SAlex Deucher  * BIOS helpers.
217297b2e202SAlex Deucher  */
217397b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i])
217497b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
217597b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
217697b2e202SAlex Deucher 
217797b2e202SAlex Deucher /*
217897b2e202SAlex Deucher  * RING helpers.
217997b2e202SAlex Deucher  */
218097b2e202SAlex Deucher static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
218197b2e202SAlex Deucher {
218297b2e202SAlex Deucher 	if (ring->count_dw <= 0)
218386c2b790SJammy Zhou 		DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
218497b2e202SAlex Deucher 	ring->ring[ring->wptr++] = v;
218597b2e202SAlex Deucher 	ring->wptr &= ring->ptr_mask;
218697b2e202SAlex Deucher 	ring->count_dw--;
218797b2e202SAlex Deucher }
218897b2e202SAlex Deucher 
2189c113ea1cSAlex Deucher static inline struct amdgpu_sdma_instance *
2190c113ea1cSAlex Deucher amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
21914b2f7e2cSJammy Zhou {
21924b2f7e2cSJammy Zhou 	struct amdgpu_device *adev = ring->adev;
21934b2f7e2cSJammy Zhou 	int i;
21944b2f7e2cSJammy Zhou 
2195c113ea1cSAlex Deucher 	for (i = 0; i < adev->sdma.num_instances; i++)
2196c113ea1cSAlex Deucher 		if (&adev->sdma.instance[i].ring == ring)
21974b2f7e2cSJammy Zhou 			break;
21984b2f7e2cSJammy Zhou 
21994b2f7e2cSJammy Zhou 	if (i < AMDGPU_MAX_SDMA_INSTANCES)
2200c113ea1cSAlex Deucher 		return &adev->sdma.instance[i];
22014b2f7e2cSJammy Zhou 	else
22024b2f7e2cSJammy Zhou 		return NULL;
22034b2f7e2cSJammy Zhou }
22044b2f7e2cSJammy Zhou 
220597b2e202SAlex Deucher /*
220697b2e202SAlex Deucher  * ASICs macro.
220797b2e202SAlex Deucher  */
220897b2e202SAlex Deucher #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
220997b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
221097b2e202SAlex Deucher #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
221197b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
221297b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
221397b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
221497b2e202SAlex Deucher #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
221597b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
22167946b878SAlex Deucher #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
221797b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
221897b2e202SAlex Deucher #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
221997b2e202SAlex Deucher #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
222097b2e202SAlex Deucher #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
222197b2e202SAlex Deucher #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2222b07c9d2aSChristian König #define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
222397b2e202SAlex Deucher #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
222497b2e202SAlex Deucher #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
222597b2e202SAlex Deucher #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
222697b2e202SAlex Deucher #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
222797b2e202SAlex Deucher #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
222897b2e202SAlex Deucher #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
222997b2e202SAlex Deucher #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
223097b2e202SAlex Deucher #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
223197b2e202SAlex Deucher #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
2232890ee23fSChunming Zhou #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
223397b2e202SAlex Deucher #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
2234d2edb07bSChristian König #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
22359e5d5309SChristian König #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
223697b2e202SAlex Deucher #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
223797b2e202SAlex Deucher #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
223897b2e202SAlex Deucher #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
223997b2e202SAlex Deucher #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
224097b2e202SAlex Deucher #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
224197b2e202SAlex Deucher #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
224297b2e202SAlex Deucher #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
224397b2e202SAlex Deucher #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
224497b2e202SAlex Deucher #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
224597b2e202SAlex Deucher #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
224697b2e202SAlex Deucher #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
224797b2e202SAlex Deucher #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
224897b2e202SAlex Deucher #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
224997b2e202SAlex Deucher #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
225097b2e202SAlex Deucher #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
225197b2e202SAlex Deucher #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
225297b2e202SAlex Deucher #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
225397b2e202SAlex Deucher #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
225497b2e202SAlex Deucher #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
2255c7ae72c0SChunming Zhou #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib),  (s), (d), (b))
22566e7a3840SChunming Zhou #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
225797b2e202SAlex Deucher #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
225897b2e202SAlex Deucher #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
225997b2e202SAlex Deucher #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
226097b2e202SAlex Deucher #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
226197b2e202SAlex Deucher #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
226297b2e202SAlex Deucher #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
226397b2e202SAlex Deucher #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
22643af76f23SRex Zhu 
22653af76f23SRex Zhu #define amdgpu_dpm_get_temperature(adev) \
22664b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22673af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
22684b5ece24SEric Huang 	      (adev)->pm.funcs->get_temperature((adev)))
22693af76f23SRex Zhu 
22703af76f23SRex Zhu #define amdgpu_dpm_set_fan_control_mode(adev, m) \
22714b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22723af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
22734b5ece24SEric Huang 	      (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
22743af76f23SRex Zhu 
22753af76f23SRex Zhu #define amdgpu_dpm_get_fan_control_mode(adev) \
22764b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22773af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
22784b5ece24SEric Huang 	      (adev)->pm.funcs->get_fan_control_mode((adev)))
22793af76f23SRex Zhu 
22803af76f23SRex Zhu #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
22814b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22823af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
22834b5ece24SEric Huang 	      (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
22843af76f23SRex Zhu 
22853af76f23SRex Zhu #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
22864b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22873af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
22884b5ece24SEric Huang 	      (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
228997b2e202SAlex Deucher 
22901b5708ffSRex Zhu #define amdgpu_dpm_get_sclk(adev, l) \
22914b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22921b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
22934b5ece24SEric Huang 		(adev)->pm.funcs->get_sclk((adev), (l)))
22941b5708ffSRex Zhu 
22951b5708ffSRex Zhu #define amdgpu_dpm_get_mclk(adev, l)  \
22964b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22971b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
22984b5ece24SEric Huang 	      (adev)->pm.funcs->get_mclk((adev), (l)))
22991b5708ffSRex Zhu 
23001b5708ffSRex Zhu 
23011b5708ffSRex Zhu #define amdgpu_dpm_force_performance_level(adev, l) \
23024b5ece24SEric Huang 	((adev)->pp_enabled ?						\
23031b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
23044b5ece24SEric Huang 	      (adev)->pm.funcs->force_performance_level((adev), (l)))
23051b5708ffSRex Zhu 
23061b5708ffSRex Zhu #define amdgpu_dpm_powergate_uvd(adev, g) \
23074b5ece24SEric Huang 	((adev)->pp_enabled ?						\
23081b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
23094b5ece24SEric Huang 	      (adev)->pm.funcs->powergate_uvd((adev), (g)))
23101b5708ffSRex Zhu 
23111b5708ffSRex Zhu #define amdgpu_dpm_powergate_vce(adev, g) \
23124b5ece24SEric Huang 	((adev)->pp_enabled ?						\
23131b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
23144b5ece24SEric Huang 	      (adev)->pm.funcs->powergate_vce((adev), (g)))
23151b5708ffSRex Zhu 
23161b5708ffSRex Zhu #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
23174b5ece24SEric Huang 	((adev)->pp_enabled ?						\
23181b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
23194b5ece24SEric Huang 	      (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
23201b5708ffSRex Zhu 
23211b5708ffSRex Zhu #define amdgpu_dpm_get_current_power_state(adev) \
23221b5708ffSRex Zhu 	(adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
23231b5708ffSRex Zhu 
23241b5708ffSRex Zhu #define amdgpu_dpm_get_performance_level(adev) \
23251b5708ffSRex Zhu 	(adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
23261b5708ffSRex Zhu 
2327f3898ea1SEric Huang #define amdgpu_dpm_get_pp_num_states(adev, data) \
2328f3898ea1SEric Huang 	(adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2329f3898ea1SEric Huang 
2330f3898ea1SEric Huang #define amdgpu_dpm_get_pp_table(adev, table) \
2331f3898ea1SEric Huang 	(adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2332f3898ea1SEric Huang 
2333f3898ea1SEric Huang #define amdgpu_dpm_set_pp_table(adev, buf, size) \
2334f3898ea1SEric Huang 	(adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2335f3898ea1SEric Huang 
2336f3898ea1SEric Huang #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2337f3898ea1SEric Huang 	(adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2338f3898ea1SEric Huang 
2339f3898ea1SEric Huang #define amdgpu_dpm_force_clock_level(adev, type, level) \
2340f3898ea1SEric Huang 		(adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2341f3898ea1SEric Huang 
23421b5708ffSRex Zhu #define amdgpu_dpm_dispatch_task(adev, event_id, input, output)		\
23431b5708ffSRex Zhu 	(adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
234497b2e202SAlex Deucher 
234597b2e202SAlex Deucher #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
234697b2e202SAlex Deucher 
234797b2e202SAlex Deucher /* Common functions */
234897b2e202SAlex Deucher int amdgpu_gpu_reset(struct amdgpu_device *adev);
234997b2e202SAlex Deucher void amdgpu_pci_config_reset(struct amdgpu_device *adev);
235097b2e202SAlex Deucher bool amdgpu_card_posted(struct amdgpu_device *adev);
235197b2e202SAlex Deucher void amdgpu_update_display_priority(struct amdgpu_device *adev);
2352d5fc5e82SChunming Zhou 
235397b2e202SAlex Deucher int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
235497b2e202SAlex Deucher int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
235597b2e202SAlex Deucher 		       u32 ip_instance, u32 ring,
235697b2e202SAlex Deucher 		       struct amdgpu_ring **out_ring);
235797b2e202SAlex Deucher void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
235897b2e202SAlex Deucher bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
235997b2e202SAlex Deucher int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
236097b2e202SAlex Deucher 				     uint32_t flags);
2361cc325d19SChristian König struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
2362d7006964SChristian König bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2363d7006964SChristian König 				  unsigned long end);
236497b2e202SAlex Deucher bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
236597b2e202SAlex Deucher uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
236697b2e202SAlex Deucher 				 struct ttm_mem_reg *mem);
236797b2e202SAlex Deucher void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
236897b2e202SAlex Deucher void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
236997b2e202SAlex Deucher void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
237097b2e202SAlex Deucher void amdgpu_program_register_sequence(struct amdgpu_device *adev,
237197b2e202SAlex Deucher 					     const u32 *registers,
237297b2e202SAlex Deucher 					     const u32 array_size);
237397b2e202SAlex Deucher 
237497b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev);
237597b2e202SAlex Deucher /* atpx handler */
237697b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO)
237797b2e202SAlex Deucher void amdgpu_register_atpx_handler(void);
237897b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void);
237997b2e202SAlex Deucher #else
238097b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {}
238197b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {}
238297b2e202SAlex Deucher #endif
238397b2e202SAlex Deucher 
238497b2e202SAlex Deucher /*
238597b2e202SAlex Deucher  * KMS
238697b2e202SAlex Deucher  */
238797b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
238897b2e202SAlex Deucher extern int amdgpu_max_kms_ioctl;
238997b2e202SAlex Deucher 
239097b2e202SAlex Deucher int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
239197b2e202SAlex Deucher int amdgpu_driver_unload_kms(struct drm_device *dev);
239297b2e202SAlex Deucher void amdgpu_driver_lastclose_kms(struct drm_device *dev);
239397b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
239497b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev,
239597b2e202SAlex Deucher 				 struct drm_file *file_priv);
239697b2e202SAlex Deucher void amdgpu_driver_preclose_kms(struct drm_device *dev,
239797b2e202SAlex Deucher 				struct drm_file *file_priv);
239897b2e202SAlex Deucher int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
239997b2e202SAlex Deucher int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
240088e72717SThierry Reding u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
240188e72717SThierry Reding int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
240288e72717SThierry Reding void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
240388e72717SThierry Reding int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
240497b2e202SAlex Deucher 				    int *max_error,
240597b2e202SAlex Deucher 				    struct timeval *vblank_time,
240697b2e202SAlex Deucher 				    unsigned flags);
240797b2e202SAlex Deucher long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
240897b2e202SAlex Deucher 			     unsigned long arg);
240997b2e202SAlex Deucher 
241097b2e202SAlex Deucher /*
241197b2e202SAlex Deucher  * functions used by amdgpu_encoder.c
241297b2e202SAlex Deucher  */
241397b2e202SAlex Deucher struct amdgpu_afmt_acr {
241497b2e202SAlex Deucher 	u32 clock;
241597b2e202SAlex Deucher 
241697b2e202SAlex Deucher 	int n_32khz;
241797b2e202SAlex Deucher 	int cts_32khz;
241897b2e202SAlex Deucher 
241997b2e202SAlex Deucher 	int n_44_1khz;
242097b2e202SAlex Deucher 	int cts_44_1khz;
242197b2e202SAlex Deucher 
242297b2e202SAlex Deucher 	int n_48khz;
242397b2e202SAlex Deucher 	int cts_48khz;
242497b2e202SAlex Deucher 
242597b2e202SAlex Deucher };
242697b2e202SAlex Deucher 
242797b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
242897b2e202SAlex Deucher 
242997b2e202SAlex Deucher /* amdgpu_acpi.c */
243097b2e202SAlex Deucher #if defined(CONFIG_ACPI)
243197b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev);
243297b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev);
243397b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
243497b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
243597b2e202SAlex Deucher 						u8 perf_req, bool advertise);
243697b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
243797b2e202SAlex Deucher #else
243897b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
243997b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
244097b2e202SAlex Deucher #endif
244197b2e202SAlex Deucher 
244297b2e202SAlex Deucher struct amdgpu_bo_va_mapping *
244397b2e202SAlex Deucher amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
244497b2e202SAlex Deucher 		       uint64_t addr, struct amdgpu_bo **bo);
244597b2e202SAlex Deucher 
244697b2e202SAlex Deucher #include "amdgpu_object.h"
244797b2e202SAlex Deucher 
244897b2e202SAlex Deucher #endif
2449