xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/amdgpu.h (revision cd474ba0)
197b2e202SAlex Deucher /*
297b2e202SAlex Deucher  * Copyright 2008 Advanced Micro Devices, Inc.
397b2e202SAlex Deucher  * Copyright 2008 Red Hat Inc.
497b2e202SAlex Deucher  * Copyright 2009 Jerome Glisse.
597b2e202SAlex Deucher  *
697b2e202SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
797b2e202SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
897b2e202SAlex Deucher  * to deal in the Software without restriction, including without limitation
997b2e202SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
1097b2e202SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
1197b2e202SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
1297b2e202SAlex Deucher  *
1397b2e202SAlex Deucher  * The above copyright notice and this permission notice shall be included in
1497b2e202SAlex Deucher  * all copies or substantial portions of the Software.
1597b2e202SAlex Deucher  *
1697b2e202SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1797b2e202SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1897b2e202SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1997b2e202SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
2097b2e202SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2197b2e202SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2297b2e202SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
2397b2e202SAlex Deucher  *
2497b2e202SAlex Deucher  * Authors: Dave Airlie
2597b2e202SAlex Deucher  *          Alex Deucher
2697b2e202SAlex Deucher  *          Jerome Glisse
2797b2e202SAlex Deucher  */
2897b2e202SAlex Deucher #ifndef __AMDGPU_H__
2997b2e202SAlex Deucher #define __AMDGPU_H__
3097b2e202SAlex Deucher 
3197b2e202SAlex Deucher #include <linux/atomic.h>
3297b2e202SAlex Deucher #include <linux/wait.h>
3397b2e202SAlex Deucher #include <linux/list.h>
3497b2e202SAlex Deucher #include <linux/kref.h>
3597b2e202SAlex Deucher #include <linux/interval_tree.h>
3697b2e202SAlex Deucher #include <linux/hashtable.h>
3797b2e202SAlex Deucher #include <linux/fence.h>
3897b2e202SAlex Deucher 
3997b2e202SAlex Deucher #include <ttm/ttm_bo_api.h>
4097b2e202SAlex Deucher #include <ttm/ttm_bo_driver.h>
4197b2e202SAlex Deucher #include <ttm/ttm_placement.h>
4297b2e202SAlex Deucher #include <ttm/ttm_module.h>
4397b2e202SAlex Deucher #include <ttm/ttm_execbuf_util.h>
4497b2e202SAlex Deucher 
45d03846afSChunming Zhou #include <drm/drmP.h>
4697b2e202SAlex Deucher #include <drm/drm_gem.h>
477e5a547fSChunming Zhou #include <drm/amdgpu_drm.h>
4897b2e202SAlex Deucher 
495fc3aeebSyanyang1 #include "amd_shared.h"
5097b2e202SAlex Deucher #include "amdgpu_mode.h"
5197b2e202SAlex Deucher #include "amdgpu_ih.h"
5297b2e202SAlex Deucher #include "amdgpu_irq.h"
5397b2e202SAlex Deucher #include "amdgpu_ucode.h"
5497b2e202SAlex Deucher #include "amdgpu_gds.h"
551f7371b2SAlex Deucher #include "amd_powerplay.h"
5697b2e202SAlex Deucher 
57b80d8475SAlex Deucher #include "gpu_scheduler.h"
58b80d8475SAlex Deucher 
5997b2e202SAlex Deucher /*
6097b2e202SAlex Deucher  * Modules parameters.
6197b2e202SAlex Deucher  */
6297b2e202SAlex Deucher extern int amdgpu_modeset;
6397b2e202SAlex Deucher extern int amdgpu_vram_limit;
6497b2e202SAlex Deucher extern int amdgpu_gart_size;
6597b2e202SAlex Deucher extern int amdgpu_benchmarking;
6697b2e202SAlex Deucher extern int amdgpu_testing;
6797b2e202SAlex Deucher extern int amdgpu_audio;
6897b2e202SAlex Deucher extern int amdgpu_disp_priority;
6997b2e202SAlex Deucher extern int amdgpu_hw_i2c;
7097b2e202SAlex Deucher extern int amdgpu_pcie_gen2;
7197b2e202SAlex Deucher extern int amdgpu_msi;
7297b2e202SAlex Deucher extern int amdgpu_lockup_timeout;
7397b2e202SAlex Deucher extern int amdgpu_dpm;
7497b2e202SAlex Deucher extern int amdgpu_smc_load_fw;
7597b2e202SAlex Deucher extern int amdgpu_aspm;
7697b2e202SAlex Deucher extern int amdgpu_runtime_pm;
7797b2e202SAlex Deucher extern int amdgpu_hard_reset;
7897b2e202SAlex Deucher extern unsigned amdgpu_ip_block_mask;
7997b2e202SAlex Deucher extern int amdgpu_bapm;
8097b2e202SAlex Deucher extern int amdgpu_deep_color;
8197b2e202SAlex Deucher extern int amdgpu_vm_size;
8297b2e202SAlex Deucher extern int amdgpu_vm_block_size;
83d9c13156SChristian König extern int amdgpu_vm_fault_stop;
84b495bd3aSChristian König extern int amdgpu_vm_debug;
85b80d8475SAlex Deucher extern int amdgpu_enable_scheduler;
861333f723SJammy Zhou extern int amdgpu_sched_jobs;
874afcb303SJammy Zhou extern int amdgpu_sched_hw_submission;
883daea9e3SChristian König extern int amdgpu_enable_semaphores;
891f7371b2SAlex Deucher extern int amdgpu_powerplay;
90cd474ba0SAlex Deucher extern unsigned amdgpu_pcie_gen_cap;
91cd474ba0SAlex Deucher extern unsigned amdgpu_pcie_lane_cap;
9297b2e202SAlex Deucher 
934b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
9497b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
9597b2e202SAlex Deucher #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
9697b2e202SAlex Deucher /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
9797b2e202SAlex Deucher #define AMDGPU_IB_POOL_SIZE			16
9897b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
9997b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT			4
10097b2e202SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH			8
10197b2e202SAlex Deucher 
10297b2e202SAlex Deucher /* max number of rings */
10397b2e202SAlex Deucher #define AMDGPU_MAX_RINGS			16
10497b2e202SAlex Deucher #define AMDGPU_MAX_GFX_RINGS			1
10597b2e202SAlex Deucher #define AMDGPU_MAX_COMPUTE_RINGS		8
10697b2e202SAlex Deucher #define AMDGPU_MAX_VCE_RINGS			2
10797b2e202SAlex Deucher 
10836f523a7SJammy Zhou /* max number of IP instances */
10936f523a7SJammy Zhou #define AMDGPU_MAX_SDMA_INSTANCES		2
11036f523a7SJammy Zhou 
11197b2e202SAlex Deucher /* number of hw syncs before falling back on blocking */
11297b2e202SAlex Deucher #define AMDGPU_NUM_SYNCS			4
11397b2e202SAlex Deucher 
11497b2e202SAlex Deucher /* hardcode that limit for now */
11597b2e202SAlex Deucher #define AMDGPU_VA_RESERVED_SIZE			(8 << 20)
11697b2e202SAlex Deucher 
11797b2e202SAlex Deucher /* hard reset data */
11897b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b
11997b2e202SAlex Deucher 
12097b2e202SAlex Deucher /* reset flags */
12197b2e202SAlex Deucher #define AMDGPU_RESET_GFX			(1 << 0)
12297b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE			(1 << 1)
12397b2e202SAlex Deucher #define AMDGPU_RESET_DMA			(1 << 2)
12497b2e202SAlex Deucher #define AMDGPU_RESET_CP				(1 << 3)
12597b2e202SAlex Deucher #define AMDGPU_RESET_GRBM			(1 << 4)
12697b2e202SAlex Deucher #define AMDGPU_RESET_DMA1			(1 << 5)
12797b2e202SAlex Deucher #define AMDGPU_RESET_RLC			(1 << 6)
12897b2e202SAlex Deucher #define AMDGPU_RESET_SEM			(1 << 7)
12997b2e202SAlex Deucher #define AMDGPU_RESET_IH				(1 << 8)
13097b2e202SAlex Deucher #define AMDGPU_RESET_VMC			(1 << 9)
13197b2e202SAlex Deucher #define AMDGPU_RESET_MC				(1 << 10)
13297b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY			(1 << 11)
13397b2e202SAlex Deucher #define AMDGPU_RESET_UVD			(1 << 12)
13497b2e202SAlex Deucher #define AMDGPU_RESET_VCE			(1 << 13)
13597b2e202SAlex Deucher #define AMDGPU_RESET_VCE1			(1 << 14)
13697b2e202SAlex Deucher 
13797b2e202SAlex Deucher /* CG block flags */
13897b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_GFX			(1 << 0)
13997b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_MC			(1 << 1)
14097b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_SDMA			(1 << 2)
14197b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_UVD			(1 << 3)
14297b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_VCE			(1 << 4)
14397b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_HDP			(1 << 5)
14497b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_BIF			(1 << 6)
14597b2e202SAlex Deucher 
14697b2e202SAlex Deucher /* CG flags */
14797b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_MGCG		(1 << 0)
14897b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_MGLS		(1 << 1)
14997b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CGCG		(1 << 2)
15097b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CGLS		(1 << 3)
15197b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CGTS		(1 << 4)
15297b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS		(1 << 5)
15397b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CP_LS		(1 << 6)
15497b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_RLC_LS		(1 << 7)
15597b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_MC_LS			(1 << 8)
15697b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_MC_MGCG		(1 << 9)
15797b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_SDMA_LS		(1 << 10)
15897b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_SDMA_MGCG		(1 << 11)
15997b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_BIF_LS		(1 << 12)
16097b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_UVD_MGCG		(1 << 13)
16197b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_VCE_MGCG		(1 << 14)
16297b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_HDP_LS		(1 << 15)
16397b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_HDP_MGCG		(1 << 16)
16497b2e202SAlex Deucher 
16597b2e202SAlex Deucher /* PG flags */
16697b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_GFX_PG		(1 << 0)
16797b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_GFX_SMG		(1 << 1)
16897b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_GFX_DMG		(1 << 2)
16997b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_UVD			(1 << 3)
17097b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_VCE			(1 << 4)
17197b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_CP			(1 << 5)
17297b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_GDS			(1 << 6)
17397b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_RLC_SMU_HS		(1 << 7)
17497b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_SDMA			(1 << 8)
17597b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_ACP			(1 << 9)
17697b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_SAMU			(1 << 10)
17797b2e202SAlex Deucher 
17897b2e202SAlex Deucher /* GFX current status */
17997b2e202SAlex Deucher #define AMDGPU_GFX_NORMAL_MODE			0x00000000L
18097b2e202SAlex Deucher #define AMDGPU_GFX_SAFE_MODE			0x00000001L
18197b2e202SAlex Deucher #define AMDGPU_GFX_PG_DISABLED_MODE		0x00000002L
18297b2e202SAlex Deucher #define AMDGPU_GFX_CG_DISABLED_MODE		0x00000004L
18397b2e202SAlex Deucher #define AMDGPU_GFX_LBPW_DISABLED_MODE		0x00000008L
18497b2e202SAlex Deucher 
18597b2e202SAlex Deucher /* max cursor sizes (in pixels) */
18697b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128
18797b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128
18897b2e202SAlex Deucher 
18997b2e202SAlex Deucher struct amdgpu_device;
19097b2e202SAlex Deucher struct amdgpu_fence;
19197b2e202SAlex Deucher struct amdgpu_ib;
19297b2e202SAlex Deucher struct amdgpu_vm;
19397b2e202SAlex Deucher struct amdgpu_ring;
19497b2e202SAlex Deucher struct amdgpu_semaphore;
19597b2e202SAlex Deucher struct amdgpu_cs_parser;
196bb977d37SChunming Zhou struct amdgpu_job;
19797b2e202SAlex Deucher struct amdgpu_irq_src;
1980b492a4cSAlex Deucher struct amdgpu_fpriv;
19997b2e202SAlex Deucher 
20097b2e202SAlex Deucher enum amdgpu_cp_irq {
20197b2e202SAlex Deucher 	AMDGPU_CP_IRQ_GFX_EOP = 0,
20297b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
20397b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
20497b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
20597b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
20697b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
20797b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
20897b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
20997b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
21097b2e202SAlex Deucher 
21197b2e202SAlex Deucher 	AMDGPU_CP_IRQ_LAST
21297b2e202SAlex Deucher };
21397b2e202SAlex Deucher 
21497b2e202SAlex Deucher enum amdgpu_sdma_irq {
21597b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_TRAP0 = 0,
21697b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_TRAP1,
21797b2e202SAlex Deucher 
21897b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_LAST
21997b2e202SAlex Deucher };
22097b2e202SAlex Deucher 
22197b2e202SAlex Deucher enum amdgpu_thermal_irq {
22297b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
22397b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
22497b2e202SAlex Deucher 
22597b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_LAST
22697b2e202SAlex Deucher };
22797b2e202SAlex Deucher 
22897b2e202SAlex Deucher int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
2295fc3aeebSyanyang1 				  enum amd_ip_block_type block_type,
2305fc3aeebSyanyang1 				  enum amd_clockgating_state state);
23197b2e202SAlex Deucher int amdgpu_set_powergating_state(struct amdgpu_device *adev,
2325fc3aeebSyanyang1 				  enum amd_ip_block_type block_type,
2335fc3aeebSyanyang1 				  enum amd_powergating_state state);
23497b2e202SAlex Deucher 
23597b2e202SAlex Deucher struct amdgpu_ip_block_version {
2365fc3aeebSyanyang1 	enum amd_ip_block_type type;
23797b2e202SAlex Deucher 	u32 major;
23897b2e202SAlex Deucher 	u32 minor;
23997b2e202SAlex Deucher 	u32 rev;
2405fc3aeebSyanyang1 	const struct amd_ip_funcs *funcs;
24197b2e202SAlex Deucher };
24297b2e202SAlex Deucher 
24397b2e202SAlex Deucher int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
2445fc3aeebSyanyang1 				enum amd_ip_block_type type,
24597b2e202SAlex Deucher 				u32 major, u32 minor);
24697b2e202SAlex Deucher 
24797b2e202SAlex Deucher const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
24897b2e202SAlex Deucher 					struct amdgpu_device *adev,
2495fc3aeebSyanyang1 					enum amd_ip_block_type type);
25097b2e202SAlex Deucher 
25197b2e202SAlex Deucher /* provided by hw blocks that can move/clear data.  e.g., gfx or sdma */
25297b2e202SAlex Deucher struct amdgpu_buffer_funcs {
25397b2e202SAlex Deucher 	/* maximum bytes in a single operation */
25497b2e202SAlex Deucher 	uint32_t	copy_max_bytes;
25597b2e202SAlex Deucher 
25697b2e202SAlex Deucher 	/* number of dw to reserve per operation */
25797b2e202SAlex Deucher 	unsigned	copy_num_dw;
25897b2e202SAlex Deucher 
25997b2e202SAlex Deucher 	/* used for buffer migration */
260c7ae72c0SChunming Zhou 	void (*emit_copy_buffer)(struct amdgpu_ib *ib,
26197b2e202SAlex Deucher 				 /* src addr in bytes */
26297b2e202SAlex Deucher 				 uint64_t src_offset,
26397b2e202SAlex Deucher 				 /* dst addr in bytes */
26497b2e202SAlex Deucher 				 uint64_t dst_offset,
26597b2e202SAlex Deucher 				 /* number of byte to transfer */
26697b2e202SAlex Deucher 				 uint32_t byte_count);
26797b2e202SAlex Deucher 
26897b2e202SAlex Deucher 	/* maximum bytes in a single operation */
26997b2e202SAlex Deucher 	uint32_t	fill_max_bytes;
27097b2e202SAlex Deucher 
27197b2e202SAlex Deucher 	/* number of dw to reserve per operation */
27297b2e202SAlex Deucher 	unsigned	fill_num_dw;
27397b2e202SAlex Deucher 
27497b2e202SAlex Deucher 	/* used for buffer clearing */
2756e7a3840SChunming Zhou 	void (*emit_fill_buffer)(struct amdgpu_ib *ib,
27697b2e202SAlex Deucher 				 /* value to write to memory */
27797b2e202SAlex Deucher 				 uint32_t src_data,
27897b2e202SAlex Deucher 				 /* dst addr in bytes */
27997b2e202SAlex Deucher 				 uint64_t dst_offset,
28097b2e202SAlex Deucher 				 /* number of byte to fill */
28197b2e202SAlex Deucher 				 uint32_t byte_count);
28297b2e202SAlex Deucher };
28397b2e202SAlex Deucher 
28497b2e202SAlex Deucher /* provided by hw blocks that can write ptes, e.g., sdma */
28597b2e202SAlex Deucher struct amdgpu_vm_pte_funcs {
28697b2e202SAlex Deucher 	/* copy pte entries from GART */
28797b2e202SAlex Deucher 	void (*copy_pte)(struct amdgpu_ib *ib,
28897b2e202SAlex Deucher 			 uint64_t pe, uint64_t src,
28997b2e202SAlex Deucher 			 unsigned count);
29097b2e202SAlex Deucher 	/* write pte one entry at a time with addr mapping */
29197b2e202SAlex Deucher 	void (*write_pte)(struct amdgpu_ib *ib,
29297b2e202SAlex Deucher 			  uint64_t pe,
29397b2e202SAlex Deucher 			  uint64_t addr, unsigned count,
29497b2e202SAlex Deucher 			  uint32_t incr, uint32_t flags);
29597b2e202SAlex Deucher 	/* for linear pte/pde updates without addr mapping */
29697b2e202SAlex Deucher 	void (*set_pte_pde)(struct amdgpu_ib *ib,
29797b2e202SAlex Deucher 			    uint64_t pe,
29897b2e202SAlex Deucher 			    uint64_t addr, unsigned count,
29997b2e202SAlex Deucher 			    uint32_t incr, uint32_t flags);
30097b2e202SAlex Deucher 	/* pad the indirect buffer to the necessary number of dw */
30197b2e202SAlex Deucher 	void (*pad_ib)(struct amdgpu_ib *ib);
30297b2e202SAlex Deucher };
30397b2e202SAlex Deucher 
30497b2e202SAlex Deucher /* provided by the gmc block */
30597b2e202SAlex Deucher struct amdgpu_gart_funcs {
30697b2e202SAlex Deucher 	/* flush the vm tlb via mmio */
30797b2e202SAlex Deucher 	void (*flush_gpu_tlb)(struct amdgpu_device *adev,
30897b2e202SAlex Deucher 			      uint32_t vmid);
30997b2e202SAlex Deucher 	/* write pte/pde updates using the cpu */
31097b2e202SAlex Deucher 	int (*set_pte_pde)(struct amdgpu_device *adev,
31197b2e202SAlex Deucher 			   void *cpu_pt_addr, /* cpu addr of page table */
31297b2e202SAlex Deucher 			   uint32_t gpu_page_idx, /* pte/pde to update */
31397b2e202SAlex Deucher 			   uint64_t addr, /* addr to write into pte/pde */
31497b2e202SAlex Deucher 			   uint32_t flags); /* access flags */
31597b2e202SAlex Deucher };
31697b2e202SAlex Deucher 
31797b2e202SAlex Deucher /* provided by the ih block */
31897b2e202SAlex Deucher struct amdgpu_ih_funcs {
31997b2e202SAlex Deucher 	/* ring read/write ptr handling, called from interrupt context */
32097b2e202SAlex Deucher 	u32 (*get_wptr)(struct amdgpu_device *adev);
32197b2e202SAlex Deucher 	void (*decode_iv)(struct amdgpu_device *adev,
32297b2e202SAlex Deucher 			  struct amdgpu_iv_entry *entry);
32397b2e202SAlex Deucher 	void (*set_rptr)(struct amdgpu_device *adev);
32497b2e202SAlex Deucher };
32597b2e202SAlex Deucher 
32697b2e202SAlex Deucher /* provided by hw blocks that expose a ring buffer for commands */
32797b2e202SAlex Deucher struct amdgpu_ring_funcs {
32897b2e202SAlex Deucher 	/* ring read/write ptr handling */
32997b2e202SAlex Deucher 	u32 (*get_rptr)(struct amdgpu_ring *ring);
33097b2e202SAlex Deucher 	u32 (*get_wptr)(struct amdgpu_ring *ring);
33197b2e202SAlex Deucher 	void (*set_wptr)(struct amdgpu_ring *ring);
33297b2e202SAlex Deucher 	/* validating and patching of IBs */
33397b2e202SAlex Deucher 	int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
33497b2e202SAlex Deucher 	/* command emit functions */
33597b2e202SAlex Deucher 	void (*emit_ib)(struct amdgpu_ring *ring,
33697b2e202SAlex Deucher 			struct amdgpu_ib *ib);
33797b2e202SAlex Deucher 	void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
338890ee23fSChunming Zhou 			   uint64_t seq, unsigned flags);
33997b2e202SAlex Deucher 	bool (*emit_semaphore)(struct amdgpu_ring *ring,
34097b2e202SAlex Deucher 			       struct amdgpu_semaphore *semaphore,
34197b2e202SAlex Deucher 			       bool emit_wait);
34297b2e202SAlex Deucher 	void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
34397b2e202SAlex Deucher 			      uint64_t pd_addr);
344d2edb07bSChristian König 	void (*emit_hdp_flush)(struct amdgpu_ring *ring);
34597b2e202SAlex Deucher 	void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
34697b2e202SAlex Deucher 				uint32_t gds_base, uint32_t gds_size,
34797b2e202SAlex Deucher 				uint32_t gws_base, uint32_t gws_size,
34897b2e202SAlex Deucher 				uint32_t oa_base, uint32_t oa_size);
34997b2e202SAlex Deucher 	/* testing functions */
35097b2e202SAlex Deucher 	int (*test_ring)(struct amdgpu_ring *ring);
35197b2e202SAlex Deucher 	int (*test_ib)(struct amdgpu_ring *ring);
352edff0e28SJammy Zhou 	/* insert NOP packets */
353edff0e28SJammy Zhou 	void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
35497b2e202SAlex Deucher };
35597b2e202SAlex Deucher 
35697b2e202SAlex Deucher /*
35797b2e202SAlex Deucher  * BIOS.
35897b2e202SAlex Deucher  */
35997b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev);
36097b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev);
36197b2e202SAlex Deucher 
36297b2e202SAlex Deucher /*
36397b2e202SAlex Deucher  * Dummy page
36497b2e202SAlex Deucher  */
36597b2e202SAlex Deucher struct amdgpu_dummy_page {
36697b2e202SAlex Deucher 	struct page	*page;
36797b2e202SAlex Deucher 	dma_addr_t	addr;
36897b2e202SAlex Deucher };
36997b2e202SAlex Deucher int amdgpu_dummy_page_init(struct amdgpu_device *adev);
37097b2e202SAlex Deucher void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
37197b2e202SAlex Deucher 
37297b2e202SAlex Deucher 
37397b2e202SAlex Deucher /*
37497b2e202SAlex Deucher  * Clocks
37597b2e202SAlex Deucher  */
37697b2e202SAlex Deucher 
37797b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3
37897b2e202SAlex Deucher 
37997b2e202SAlex Deucher struct amdgpu_clock {
38097b2e202SAlex Deucher 	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
38197b2e202SAlex Deucher 	struct amdgpu_pll spll;
38297b2e202SAlex Deucher 	struct amdgpu_pll mpll;
38397b2e202SAlex Deucher 	/* 10 Khz units */
38497b2e202SAlex Deucher 	uint32_t default_mclk;
38597b2e202SAlex Deucher 	uint32_t default_sclk;
38697b2e202SAlex Deucher 	uint32_t default_dispclk;
38797b2e202SAlex Deucher 	uint32_t current_dispclk;
38897b2e202SAlex Deucher 	uint32_t dp_extclk;
38997b2e202SAlex Deucher 	uint32_t max_pixel_clock;
39097b2e202SAlex Deucher };
39197b2e202SAlex Deucher 
39297b2e202SAlex Deucher /*
39397b2e202SAlex Deucher  * Fences.
39497b2e202SAlex Deucher  */
39597b2e202SAlex Deucher struct amdgpu_fence_driver {
39697b2e202SAlex Deucher 	uint64_t			gpu_addr;
39797b2e202SAlex Deucher 	volatile uint32_t		*cpu_addr;
39897b2e202SAlex Deucher 	/* sync_seq is protected by ring emission lock */
39997b2e202SAlex Deucher 	uint64_t			sync_seq[AMDGPU_MAX_RINGS];
40097b2e202SAlex Deucher 	atomic64_t			last_seq;
40197b2e202SAlex Deucher 	bool				initialized;
40297b2e202SAlex Deucher 	struct amdgpu_irq_src		*irq_src;
40397b2e202SAlex Deucher 	unsigned			irq_type;
404c2776afeSChristian König 	struct timer_list		fallback_timer;
4057f06c236Smonk.liu 	wait_queue_head_t		fence_queue;
40697b2e202SAlex Deucher };
40797b2e202SAlex Deucher 
40897b2e202SAlex Deucher /* some special values for the owner field */
40997b2e202SAlex Deucher #define AMDGPU_FENCE_OWNER_UNDEFINED	((void*)0ul)
41097b2e202SAlex Deucher #define AMDGPU_FENCE_OWNER_VM		((void*)1ul)
41197b2e202SAlex Deucher 
412890ee23fSChunming Zhou #define AMDGPU_FENCE_FLAG_64BIT         (1 << 0)
413890ee23fSChunming Zhou #define AMDGPU_FENCE_FLAG_INT           (1 << 1)
414890ee23fSChunming Zhou 
41597b2e202SAlex Deucher struct amdgpu_fence {
41697b2e202SAlex Deucher 	struct fence base;
4174cef9267SChunming Zhou 
41897b2e202SAlex Deucher 	/* RB, DMA, etc. */
41997b2e202SAlex Deucher 	struct amdgpu_ring		*ring;
42097b2e202SAlex Deucher 	uint64_t			seq;
42197b2e202SAlex Deucher 
42297b2e202SAlex Deucher 	/* filp or special value for fence creator */
42397b2e202SAlex Deucher 	void				*owner;
42497b2e202SAlex Deucher 
42597b2e202SAlex Deucher 	wait_queue_t			fence_wake;
42697b2e202SAlex Deucher };
42797b2e202SAlex Deucher 
42897b2e202SAlex Deucher struct amdgpu_user_fence {
42997b2e202SAlex Deucher 	/* write-back bo */
43097b2e202SAlex Deucher 	struct amdgpu_bo 	*bo;
43197b2e202SAlex Deucher 	/* write-back address offset to bo start */
43297b2e202SAlex Deucher 	uint32_t                offset;
43397b2e202SAlex Deucher };
43497b2e202SAlex Deucher 
43597b2e202SAlex Deucher int amdgpu_fence_driver_init(struct amdgpu_device *adev);
43697b2e202SAlex Deucher void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
43797b2e202SAlex Deucher void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
43897b2e202SAlex Deucher 
4394f839a24SChristian König int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
44097b2e202SAlex Deucher int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
44197b2e202SAlex Deucher 				   struct amdgpu_irq_src *irq_src,
44297b2e202SAlex Deucher 				   unsigned irq_type);
4435ceb54c6SAlex Deucher void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
4445ceb54c6SAlex Deucher void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
44597b2e202SAlex Deucher int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
44697b2e202SAlex Deucher 		      struct amdgpu_fence **fence);
44797b2e202SAlex Deucher void amdgpu_fence_process(struct amdgpu_ring *ring);
44897b2e202SAlex Deucher int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
44997b2e202SAlex Deucher int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
45097b2e202SAlex Deucher unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
45197b2e202SAlex Deucher 
45297b2e202SAlex Deucher bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
45397b2e202SAlex Deucher 			    struct amdgpu_ring *ring);
45497b2e202SAlex Deucher void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
45597b2e202SAlex Deucher 			    struct amdgpu_ring *ring);
45697b2e202SAlex Deucher 
45797b2e202SAlex Deucher /*
45897b2e202SAlex Deucher  * TTM.
45997b2e202SAlex Deucher  */
46097b2e202SAlex Deucher struct amdgpu_mman {
46197b2e202SAlex Deucher 	struct ttm_bo_global_ref        bo_global_ref;
46297b2e202SAlex Deucher 	struct drm_global_reference	mem_global_ref;
46397b2e202SAlex Deucher 	struct ttm_bo_device		bdev;
46497b2e202SAlex Deucher 	bool				mem_global_referenced;
46597b2e202SAlex Deucher 	bool				initialized;
46697b2e202SAlex Deucher 
46797b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS)
46897b2e202SAlex Deucher 	struct dentry			*vram;
46997b2e202SAlex Deucher 	struct dentry			*gtt;
47097b2e202SAlex Deucher #endif
47197b2e202SAlex Deucher 
47297b2e202SAlex Deucher 	/* buffer handling */
47397b2e202SAlex Deucher 	const struct amdgpu_buffer_funcs	*buffer_funcs;
47497b2e202SAlex Deucher 	struct amdgpu_ring			*buffer_funcs_ring;
47597b2e202SAlex Deucher };
47697b2e202SAlex Deucher 
47797b2e202SAlex Deucher int amdgpu_copy_buffer(struct amdgpu_ring *ring,
47897b2e202SAlex Deucher 		       uint64_t src_offset,
47997b2e202SAlex Deucher 		       uint64_t dst_offset,
48097b2e202SAlex Deucher 		       uint32_t byte_count,
48197b2e202SAlex Deucher 		       struct reservation_object *resv,
482c7ae72c0SChunming Zhou 		       struct fence **fence);
48397b2e202SAlex Deucher int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
48497b2e202SAlex Deucher 
48597b2e202SAlex Deucher struct amdgpu_bo_list_entry {
48697b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
48797b2e202SAlex Deucher 	struct ttm_validate_buffer	tv;
48897b2e202SAlex Deucher 	struct amdgpu_bo_va		*bo_va;
48997b2e202SAlex Deucher 	unsigned			prefered_domains;
49097b2e202SAlex Deucher 	unsigned			allowed_domains;
49197b2e202SAlex Deucher 	uint32_t			priority;
49297b2e202SAlex Deucher };
49397b2e202SAlex Deucher 
49497b2e202SAlex Deucher struct amdgpu_bo_va_mapping {
49597b2e202SAlex Deucher 	struct list_head		list;
49697b2e202SAlex Deucher 	struct interval_tree_node	it;
49797b2e202SAlex Deucher 	uint64_t			offset;
49897b2e202SAlex Deucher 	uint32_t			flags;
49997b2e202SAlex Deucher };
50097b2e202SAlex Deucher 
50197b2e202SAlex Deucher /* bo virtual addresses in a specific vm */
50297b2e202SAlex Deucher struct amdgpu_bo_va {
50369b576a1SChunming Zhou 	struct mutex		        mutex;
50497b2e202SAlex Deucher 	/* protected by bo being reserved */
50597b2e202SAlex Deucher 	struct list_head		bo_list;
506bb1e38a4SChunming Zhou 	struct fence		        *last_pt_update;
50797b2e202SAlex Deucher 	unsigned			ref_count;
50897b2e202SAlex Deucher 
5097fc11959SChristian König 	/* protected by vm mutex and spinlock */
51097b2e202SAlex Deucher 	struct list_head		vm_status;
51197b2e202SAlex Deucher 
5127fc11959SChristian König 	/* mappings for this bo_va */
5137fc11959SChristian König 	struct list_head		invalids;
5147fc11959SChristian König 	struct list_head		valids;
5157fc11959SChristian König 
51697b2e202SAlex Deucher 	/* constant after initialization */
51797b2e202SAlex Deucher 	struct amdgpu_vm		*vm;
51897b2e202SAlex Deucher 	struct amdgpu_bo		*bo;
51997b2e202SAlex Deucher };
52097b2e202SAlex Deucher 
5217e5a547fSChunming Zhou #define AMDGPU_GEM_DOMAIN_MAX		0x3
5227e5a547fSChunming Zhou 
52397b2e202SAlex Deucher struct amdgpu_bo {
52497b2e202SAlex Deucher 	/* Protected by gem.mutex */
52597b2e202SAlex Deucher 	struct list_head		list;
52697b2e202SAlex Deucher 	/* Protected by tbo.reserved */
52797b2e202SAlex Deucher 	u32				initial_domain;
5287e5a547fSChunming Zhou 	struct ttm_place		placements[AMDGPU_GEM_DOMAIN_MAX + 1];
52997b2e202SAlex Deucher 	struct ttm_placement		placement;
53097b2e202SAlex Deucher 	struct ttm_buffer_object	tbo;
53197b2e202SAlex Deucher 	struct ttm_bo_kmap_obj		kmap;
53297b2e202SAlex Deucher 	u64				flags;
53397b2e202SAlex Deucher 	unsigned			pin_count;
53497b2e202SAlex Deucher 	void				*kptr;
53597b2e202SAlex Deucher 	u64				tiling_flags;
53697b2e202SAlex Deucher 	u64				metadata_flags;
53797b2e202SAlex Deucher 	void				*metadata;
53897b2e202SAlex Deucher 	u32				metadata_size;
53997b2e202SAlex Deucher 	/* list of all virtual address to which this bo
54097b2e202SAlex Deucher 	 * is associated to
54197b2e202SAlex Deucher 	 */
54297b2e202SAlex Deucher 	struct list_head		va;
54397b2e202SAlex Deucher 	/* Constant after initialization */
54497b2e202SAlex Deucher 	struct amdgpu_device		*adev;
54597b2e202SAlex Deucher 	struct drm_gem_object		gem_base;
54682b9c55bSChristian König 	struct amdgpu_bo		*parent;
54797b2e202SAlex Deucher 
54897b2e202SAlex Deucher 	struct ttm_bo_kmap_obj		dma_buf_vmap;
54997b2e202SAlex Deucher 	pid_t				pid;
55097b2e202SAlex Deucher 	struct amdgpu_mn		*mn;
55197b2e202SAlex Deucher 	struct list_head		mn_list;
55297b2e202SAlex Deucher };
55397b2e202SAlex Deucher #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
55497b2e202SAlex Deucher 
55597b2e202SAlex Deucher void amdgpu_gem_object_free(struct drm_gem_object *obj);
55697b2e202SAlex Deucher int amdgpu_gem_object_open(struct drm_gem_object *obj,
55797b2e202SAlex Deucher 				struct drm_file *file_priv);
55897b2e202SAlex Deucher void amdgpu_gem_object_close(struct drm_gem_object *obj,
55997b2e202SAlex Deucher 				struct drm_file *file_priv);
56097b2e202SAlex Deucher unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
56197b2e202SAlex Deucher struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
56297b2e202SAlex Deucher struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
56397b2e202SAlex Deucher 							struct dma_buf_attachment *attach,
56497b2e202SAlex Deucher 							struct sg_table *sg);
56597b2e202SAlex Deucher struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
56697b2e202SAlex Deucher 					struct drm_gem_object *gobj,
56797b2e202SAlex Deucher 					int flags);
56897b2e202SAlex Deucher int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
56997b2e202SAlex Deucher void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
57097b2e202SAlex Deucher struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
57197b2e202SAlex Deucher void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
57297b2e202SAlex Deucher void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
57397b2e202SAlex Deucher int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
57497b2e202SAlex Deucher 
57597b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock.
57697b2e202SAlex Deucher  * By conception this is an helper for other part of the driver
57797b2e202SAlex Deucher  * like the indirect buffer or semaphore, which both have their
57897b2e202SAlex Deucher  * locking.
57997b2e202SAlex Deucher  *
58097b2e202SAlex Deucher  * Principe is simple, we keep a list of sub allocation in offset
58197b2e202SAlex Deucher  * order (first entry has offset == 0, last entry has the highest
58297b2e202SAlex Deucher  * offset).
58397b2e202SAlex Deucher  *
58497b2e202SAlex Deucher  * When allocating new object we first check if there is room at
58597b2e202SAlex Deucher  * the end total_size - (last_object_offset + last_object_size) >=
58697b2e202SAlex Deucher  * alloc_size. If so we allocate new object there.
58797b2e202SAlex Deucher  *
58897b2e202SAlex Deucher  * When there is not enough room at the end, we start waiting for
58997b2e202SAlex Deucher  * each sub object until we reach object_offset+object_size >=
59097b2e202SAlex Deucher  * alloc_size, this object then become the sub object we return.
59197b2e202SAlex Deucher  *
59297b2e202SAlex Deucher  * Alignment can't be bigger than page size.
59397b2e202SAlex Deucher  *
59497b2e202SAlex Deucher  * Hole are not considered for allocation to keep things simple.
59597b2e202SAlex Deucher  * Assumption is that there won't be hole (all object on same
59697b2e202SAlex Deucher  * alignment).
59797b2e202SAlex Deucher  */
59897b2e202SAlex Deucher struct amdgpu_sa_manager {
59997b2e202SAlex Deucher 	wait_queue_head_t	wq;
60097b2e202SAlex Deucher 	struct amdgpu_bo	*bo;
60197b2e202SAlex Deucher 	struct list_head	*hole;
60297b2e202SAlex Deucher 	struct list_head	flist[AMDGPU_MAX_RINGS];
60397b2e202SAlex Deucher 	struct list_head	olist;
60497b2e202SAlex Deucher 	unsigned		size;
60597b2e202SAlex Deucher 	uint64_t		gpu_addr;
60697b2e202SAlex Deucher 	void			*cpu_ptr;
60797b2e202SAlex Deucher 	uint32_t		domain;
60897b2e202SAlex Deucher 	uint32_t		align;
60997b2e202SAlex Deucher };
61097b2e202SAlex Deucher 
61197b2e202SAlex Deucher struct amdgpu_sa_bo;
61297b2e202SAlex Deucher 
61397b2e202SAlex Deucher /* sub-allocation buffer */
61497b2e202SAlex Deucher struct amdgpu_sa_bo {
61597b2e202SAlex Deucher 	struct list_head		olist;
61697b2e202SAlex Deucher 	struct list_head		flist;
61797b2e202SAlex Deucher 	struct amdgpu_sa_manager	*manager;
61897b2e202SAlex Deucher 	unsigned			soffset;
61997b2e202SAlex Deucher 	unsigned			eoffset;
6204ce9891eSChunming Zhou 	struct fence		        *fence;
62197b2e202SAlex Deucher };
62297b2e202SAlex Deucher 
62397b2e202SAlex Deucher /*
62497b2e202SAlex Deucher  * GEM objects.
62597b2e202SAlex Deucher  */
62697b2e202SAlex Deucher struct amdgpu_gem {
62797b2e202SAlex Deucher 	struct mutex		mutex;
62897b2e202SAlex Deucher 	struct list_head	objects;
62997b2e202SAlex Deucher };
63097b2e202SAlex Deucher 
63197b2e202SAlex Deucher int amdgpu_gem_init(struct amdgpu_device *adev);
63297b2e202SAlex Deucher void amdgpu_gem_fini(struct amdgpu_device *adev);
63397b2e202SAlex Deucher int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
63497b2e202SAlex Deucher 				int alignment, u32 initial_domain,
63597b2e202SAlex Deucher 				u64 flags, bool kernel,
63697b2e202SAlex Deucher 				struct drm_gem_object **obj);
63797b2e202SAlex Deucher 
63897b2e202SAlex Deucher int amdgpu_mode_dumb_create(struct drm_file *file_priv,
63997b2e202SAlex Deucher 			    struct drm_device *dev,
64097b2e202SAlex Deucher 			    struct drm_mode_create_dumb *args);
64197b2e202SAlex Deucher int amdgpu_mode_dumb_mmap(struct drm_file *filp,
64297b2e202SAlex Deucher 			  struct drm_device *dev,
64397b2e202SAlex Deucher 			  uint32_t handle, uint64_t *offset_p);
64497b2e202SAlex Deucher 
64597b2e202SAlex Deucher /*
64697b2e202SAlex Deucher  * Semaphores.
64797b2e202SAlex Deucher  */
64897b2e202SAlex Deucher struct amdgpu_semaphore {
64997b2e202SAlex Deucher 	struct amdgpu_sa_bo	*sa_bo;
65097b2e202SAlex Deucher 	signed			waiters;
65197b2e202SAlex Deucher 	uint64_t		gpu_addr;
65297b2e202SAlex Deucher };
65397b2e202SAlex Deucher 
65497b2e202SAlex Deucher int amdgpu_semaphore_create(struct amdgpu_device *adev,
65597b2e202SAlex Deucher 			    struct amdgpu_semaphore **semaphore);
65697b2e202SAlex Deucher bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
65797b2e202SAlex Deucher 				  struct amdgpu_semaphore *semaphore);
65897b2e202SAlex Deucher bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
65997b2e202SAlex Deucher 				struct amdgpu_semaphore *semaphore);
66097b2e202SAlex Deucher void amdgpu_semaphore_free(struct amdgpu_device *adev,
66197b2e202SAlex Deucher 			   struct amdgpu_semaphore **semaphore,
6624ce9891eSChunming Zhou 			   struct fence *fence);
66397b2e202SAlex Deucher 
66497b2e202SAlex Deucher /*
66597b2e202SAlex Deucher  * Synchronization
66697b2e202SAlex Deucher  */
66797b2e202SAlex Deucher struct amdgpu_sync {
66897b2e202SAlex Deucher 	struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
66916545c32SChristian König 	struct fence		*sync_to[AMDGPU_MAX_RINGS];
670f91b3a69SChristian König 	DECLARE_HASHTABLE(fences, 4);
6713c62338cSChunming Zhou 	struct fence	        *last_vm_update;
67297b2e202SAlex Deucher };
67397b2e202SAlex Deucher 
67497b2e202SAlex Deucher void amdgpu_sync_create(struct amdgpu_sync *sync);
67591e1a520SChristian König int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
67691e1a520SChristian König 		      struct fence *f);
67797b2e202SAlex Deucher int amdgpu_sync_resv(struct amdgpu_device *adev,
67897b2e202SAlex Deucher 		     struct amdgpu_sync *sync,
67997b2e202SAlex Deucher 		     struct reservation_object *resv,
68097b2e202SAlex Deucher 		     void *owner);
68197b2e202SAlex Deucher int amdgpu_sync_rings(struct amdgpu_sync *sync,
68297b2e202SAlex Deucher 		      struct amdgpu_ring *ring);
683e61235dbSChristian König struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
684f91b3a69SChristian König int amdgpu_sync_wait(struct amdgpu_sync *sync);
68597b2e202SAlex Deucher void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
6864ce9891eSChunming Zhou 		      struct fence *fence);
68797b2e202SAlex Deucher 
68897b2e202SAlex Deucher /*
68997b2e202SAlex Deucher  * GART structures, functions & helpers
69097b2e202SAlex Deucher  */
69197b2e202SAlex Deucher struct amdgpu_mc;
69297b2e202SAlex Deucher 
69397b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SIZE 4096
69497b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
69597b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SHIFT 12
69697b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
69797b2e202SAlex Deucher 
69897b2e202SAlex Deucher struct amdgpu_gart {
69997b2e202SAlex Deucher 	dma_addr_t			table_addr;
70097b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
70197b2e202SAlex Deucher 	void				*ptr;
70297b2e202SAlex Deucher 	unsigned			num_gpu_pages;
70397b2e202SAlex Deucher 	unsigned			num_cpu_pages;
70497b2e202SAlex Deucher 	unsigned			table_size;
70597b2e202SAlex Deucher 	struct page			**pages;
70697b2e202SAlex Deucher 	dma_addr_t			*pages_addr;
70797b2e202SAlex Deucher 	bool				ready;
70897b2e202SAlex Deucher 	const struct amdgpu_gart_funcs *gart_funcs;
70997b2e202SAlex Deucher };
71097b2e202SAlex Deucher 
71197b2e202SAlex Deucher int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
71297b2e202SAlex Deucher void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
71397b2e202SAlex Deucher int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
71497b2e202SAlex Deucher void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
71597b2e202SAlex Deucher int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
71697b2e202SAlex Deucher void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
71797b2e202SAlex Deucher int amdgpu_gart_init(struct amdgpu_device *adev);
71897b2e202SAlex Deucher void amdgpu_gart_fini(struct amdgpu_device *adev);
71997b2e202SAlex Deucher void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
72097b2e202SAlex Deucher 			int pages);
72197b2e202SAlex Deucher int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
72297b2e202SAlex Deucher 		     int pages, struct page **pagelist,
72397b2e202SAlex Deucher 		     dma_addr_t *dma_addr, uint32_t flags);
72497b2e202SAlex Deucher 
72597b2e202SAlex Deucher /*
72697b2e202SAlex Deucher  * GPU MC structures, functions & helpers
72797b2e202SAlex Deucher  */
72897b2e202SAlex Deucher struct amdgpu_mc {
72997b2e202SAlex Deucher 	resource_size_t		aper_size;
73097b2e202SAlex Deucher 	resource_size_t		aper_base;
73197b2e202SAlex Deucher 	resource_size_t		agp_base;
73297b2e202SAlex Deucher 	/* for some chips with <= 32MB we need to lie
73397b2e202SAlex Deucher 	 * about vram size near mc fb location */
73497b2e202SAlex Deucher 	u64			mc_vram_size;
73597b2e202SAlex Deucher 	u64			visible_vram_size;
73697b2e202SAlex Deucher 	u64			gtt_size;
73797b2e202SAlex Deucher 	u64			gtt_start;
73897b2e202SAlex Deucher 	u64			gtt_end;
73997b2e202SAlex Deucher 	u64			vram_start;
74097b2e202SAlex Deucher 	u64			vram_end;
74197b2e202SAlex Deucher 	unsigned		vram_width;
74297b2e202SAlex Deucher 	u64			real_vram_size;
74397b2e202SAlex Deucher 	int			vram_mtrr;
74497b2e202SAlex Deucher 	u64                     gtt_base_align;
74597b2e202SAlex Deucher 	u64                     mc_mask;
74697b2e202SAlex Deucher 	const struct firmware   *fw;	/* MC firmware */
74797b2e202SAlex Deucher 	uint32_t                fw_version;
74897b2e202SAlex Deucher 	struct amdgpu_irq_src	vm_fault;
74981c59f54SKen Wang 	uint32_t		vram_type;
75097b2e202SAlex Deucher };
75197b2e202SAlex Deucher 
75297b2e202SAlex Deucher /*
75397b2e202SAlex Deucher  * GPU doorbell structures, functions & helpers
75497b2e202SAlex Deucher  */
75597b2e202SAlex Deucher typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
75697b2e202SAlex Deucher {
75797b2e202SAlex Deucher 	AMDGPU_DOORBELL_KIQ                     = 0x000,
75897b2e202SAlex Deucher 	AMDGPU_DOORBELL_HIQ                     = 0x001,
75997b2e202SAlex Deucher 	AMDGPU_DOORBELL_DIQ                     = 0x002,
76097b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING0               = 0x010,
76197b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING1               = 0x011,
76297b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING2               = 0x012,
76397b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING3               = 0x013,
76497b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING4               = 0x014,
76597b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING5               = 0x015,
76697b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING6               = 0x016,
76797b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING7               = 0x017,
76897b2e202SAlex Deucher 	AMDGPU_DOORBELL_GFX_RING0               = 0x020,
76997b2e202SAlex Deucher 	AMDGPU_DOORBELL_sDMA_ENGINE0            = 0x1E0,
77097b2e202SAlex Deucher 	AMDGPU_DOORBELL_sDMA_ENGINE1            = 0x1E1,
77197b2e202SAlex Deucher 	AMDGPU_DOORBELL_IH                      = 0x1E8,
77297b2e202SAlex Deucher 	AMDGPU_DOORBELL_MAX_ASSIGNMENT          = 0x3FF,
77397b2e202SAlex Deucher 	AMDGPU_DOORBELL_INVALID                 = 0xFFFF
77497b2e202SAlex Deucher } AMDGPU_DOORBELL_ASSIGNMENT;
77597b2e202SAlex Deucher 
77697b2e202SAlex Deucher struct amdgpu_doorbell {
77797b2e202SAlex Deucher 	/* doorbell mmio */
77897b2e202SAlex Deucher 	resource_size_t		base;
77997b2e202SAlex Deucher 	resource_size_t		size;
78097b2e202SAlex Deucher 	u32 __iomem		*ptr;
78197b2e202SAlex Deucher 	u32			num_doorbells;	/* Number of doorbells actually reserved for amdgpu. */
78297b2e202SAlex Deucher };
78397b2e202SAlex Deucher 
78497b2e202SAlex Deucher void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
78597b2e202SAlex Deucher 				phys_addr_t *aperture_base,
78697b2e202SAlex Deucher 				size_t *aperture_size,
78797b2e202SAlex Deucher 				size_t *start_offset);
78897b2e202SAlex Deucher 
78997b2e202SAlex Deucher /*
79097b2e202SAlex Deucher  * IRQS.
79197b2e202SAlex Deucher  */
79297b2e202SAlex Deucher 
79397b2e202SAlex Deucher struct amdgpu_flip_work {
79497b2e202SAlex Deucher 	struct work_struct		flip_work;
79597b2e202SAlex Deucher 	struct work_struct		unpin_work;
79697b2e202SAlex Deucher 	struct amdgpu_device		*adev;
79797b2e202SAlex Deucher 	int				crtc_id;
79897b2e202SAlex Deucher 	uint64_t			base;
79997b2e202SAlex Deucher 	struct drm_pending_vblank_event *event;
80097b2e202SAlex Deucher 	struct amdgpu_bo		*old_rbo;
8011ffd2652SChristian König 	struct fence			*excl;
8021ffd2652SChristian König 	unsigned			shared_count;
8031ffd2652SChristian König 	struct fence			**shared;
80497b2e202SAlex Deucher };
80597b2e202SAlex Deucher 
80697b2e202SAlex Deucher 
80797b2e202SAlex Deucher /*
80897b2e202SAlex Deucher  * CP & rings.
80997b2e202SAlex Deucher  */
81097b2e202SAlex Deucher 
81197b2e202SAlex Deucher struct amdgpu_ib {
81297b2e202SAlex Deucher 	struct amdgpu_sa_bo		*sa_bo;
81397b2e202SAlex Deucher 	uint32_t			length_dw;
81497b2e202SAlex Deucher 	uint64_t			gpu_addr;
81597b2e202SAlex Deucher 	uint32_t			*ptr;
81697b2e202SAlex Deucher 	struct amdgpu_ring		*ring;
81797b2e202SAlex Deucher 	struct amdgpu_fence		*fence;
81897b2e202SAlex Deucher 	struct amdgpu_user_fence        *user;
81997b2e202SAlex Deucher 	struct amdgpu_vm		*vm;
8203cb485f3SChristian König 	struct amdgpu_ctx		*ctx;
82197b2e202SAlex Deucher 	struct amdgpu_sync		sync;
82297b2e202SAlex Deucher 	uint32_t			gds_base, gds_size;
82397b2e202SAlex Deucher 	uint32_t			gws_base, gws_size;
82497b2e202SAlex Deucher 	uint32_t			oa_base, oa_size;
825de807f81SJammy Zhou 	uint32_t			flags;
8265430a3ffSChristian König 	/* resulting sequence number */
8275430a3ffSChristian König 	uint64_t			sequence;
82897b2e202SAlex Deucher };
82997b2e202SAlex Deucher 
83097b2e202SAlex Deucher enum amdgpu_ring_type {
83197b2e202SAlex Deucher 	AMDGPU_RING_TYPE_GFX,
83297b2e202SAlex Deucher 	AMDGPU_RING_TYPE_COMPUTE,
83397b2e202SAlex Deucher 	AMDGPU_RING_TYPE_SDMA,
83497b2e202SAlex Deucher 	AMDGPU_RING_TYPE_UVD,
83597b2e202SAlex Deucher 	AMDGPU_RING_TYPE_VCE
83697b2e202SAlex Deucher };
83797b2e202SAlex Deucher 
838c1b69ed0SChunming Zhou extern struct amd_sched_backend_ops amdgpu_sched_ops;
839c1b69ed0SChunming Zhou 
8403c704e93SChunming Zhou int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
8413c704e93SChunming Zhou 					 struct amdgpu_ring *ring,
8423c704e93SChunming Zhou 					 struct amdgpu_ib *ibs,
8433c704e93SChunming Zhou 					 unsigned num_ibs,
844bb977d37SChunming Zhou 					 int (*free_job)(struct amdgpu_job *),
8451763552eSChunming Zhou 					 void *owner,
8461763552eSChunming Zhou 					 struct fence **fence);
8473c704e93SChunming Zhou 
84897b2e202SAlex Deucher struct amdgpu_ring {
84997b2e202SAlex Deucher 	struct amdgpu_device		*adev;
85097b2e202SAlex Deucher 	const struct amdgpu_ring_funcs	*funcs;
85197b2e202SAlex Deucher 	struct amdgpu_fence_driver	fence_drv;
8524f839a24SChristian König 	struct amd_gpu_scheduler 	sched;
85397b2e202SAlex Deucher 
854176e1ab1SChunming Zhou 	spinlock_t              fence_lock;
85597b2e202SAlex Deucher 	struct mutex		*ring_lock;
85697b2e202SAlex Deucher 	struct amdgpu_bo	*ring_obj;
85797b2e202SAlex Deucher 	volatile uint32_t	*ring;
85897b2e202SAlex Deucher 	unsigned		rptr_offs;
85997b2e202SAlex Deucher 	u64			next_rptr_gpu_addr;
86097b2e202SAlex Deucher 	volatile u32		*next_rptr_cpu_addr;
86197b2e202SAlex Deucher 	unsigned		wptr;
86297b2e202SAlex Deucher 	unsigned		wptr_old;
86397b2e202SAlex Deucher 	unsigned		ring_size;
86497b2e202SAlex Deucher 	unsigned		ring_free_dw;
86597b2e202SAlex Deucher 	int			count_dw;
86697b2e202SAlex Deucher 	uint64_t		gpu_addr;
86797b2e202SAlex Deucher 	uint32_t		align_mask;
86897b2e202SAlex Deucher 	uint32_t		ptr_mask;
86997b2e202SAlex Deucher 	bool			ready;
87097b2e202SAlex Deucher 	u32			nop;
87197b2e202SAlex Deucher 	u32			idx;
87297b2e202SAlex Deucher 	u64			last_semaphore_signal_addr;
87397b2e202SAlex Deucher 	u64			last_semaphore_wait_addr;
87497b2e202SAlex Deucher 	u32			me;
87597b2e202SAlex Deucher 	u32			pipe;
87697b2e202SAlex Deucher 	u32			queue;
87797b2e202SAlex Deucher 	struct amdgpu_bo	*mqd_obj;
87897b2e202SAlex Deucher 	u32			doorbell_index;
87997b2e202SAlex Deucher 	bool			use_doorbell;
88097b2e202SAlex Deucher 	unsigned		wptr_offs;
88197b2e202SAlex Deucher 	unsigned		next_rptr_offs;
88297b2e202SAlex Deucher 	unsigned		fence_offs;
8833cb485f3SChristian König 	struct amdgpu_ctx	*current_ctx;
88497b2e202SAlex Deucher 	enum amdgpu_ring_type	type;
88597b2e202SAlex Deucher 	char			name[16];
8864274f5d4SChunming Zhou 	bool                    is_pte_ring;
88797b2e202SAlex Deucher };
88897b2e202SAlex Deucher 
88997b2e202SAlex Deucher /*
89097b2e202SAlex Deucher  * VM
89197b2e202SAlex Deucher  */
89297b2e202SAlex Deucher 
89397b2e202SAlex Deucher /* maximum number of VMIDs */
89497b2e202SAlex Deucher #define AMDGPU_NUM_VM	16
89597b2e202SAlex Deucher 
89697b2e202SAlex Deucher /* number of entries in page table */
89797b2e202SAlex Deucher #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
89897b2e202SAlex Deucher 
89997b2e202SAlex Deucher /* PTBs (Page Table Blocks) need to be aligned to 32K */
90097b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN_SIZE   32768
90197b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
90297b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
90397b2e202SAlex Deucher 
90497b2e202SAlex Deucher #define AMDGPU_PTE_VALID	(1 << 0)
90597b2e202SAlex Deucher #define AMDGPU_PTE_SYSTEM	(1 << 1)
90697b2e202SAlex Deucher #define AMDGPU_PTE_SNOOPED	(1 << 2)
90797b2e202SAlex Deucher 
90897b2e202SAlex Deucher /* VI only */
90997b2e202SAlex Deucher #define AMDGPU_PTE_EXECUTABLE	(1 << 4)
91097b2e202SAlex Deucher 
91197b2e202SAlex Deucher #define AMDGPU_PTE_READABLE	(1 << 5)
91297b2e202SAlex Deucher #define AMDGPU_PTE_WRITEABLE	(1 << 6)
91397b2e202SAlex Deucher 
91497b2e202SAlex Deucher /* PTE (Page Table Entry) fragment field for different page sizes */
91597b2e202SAlex Deucher #define AMDGPU_PTE_FRAG_4KB	(0 << 7)
91697b2e202SAlex Deucher #define AMDGPU_PTE_FRAG_64KB	(4 << 7)
91797b2e202SAlex Deucher #define AMDGPU_LOG2_PAGES_PER_FRAG 4
91897b2e202SAlex Deucher 
919d9c13156SChristian König /* How to programm VM fault handling */
920d9c13156SChristian König #define AMDGPU_VM_FAULT_STOP_NEVER	0
921d9c13156SChristian König #define AMDGPU_VM_FAULT_STOP_FIRST	1
922d9c13156SChristian König #define AMDGPU_VM_FAULT_STOP_ALWAYS	2
923d9c13156SChristian König 
92497b2e202SAlex Deucher struct amdgpu_vm_pt {
925ee1782c3SChristian König 	struct amdgpu_bo_list_entry	entry;
92697b2e202SAlex Deucher 	uint64_t			addr;
92797b2e202SAlex Deucher };
92897b2e202SAlex Deucher 
92997b2e202SAlex Deucher struct amdgpu_vm_id {
93097b2e202SAlex Deucher 	unsigned		id;
93197b2e202SAlex Deucher 	uint64_t		pd_gpu_addr;
93297b2e202SAlex Deucher 	/* last flushed PD/PT update */
9333c62338cSChunming Zhou 	struct fence	        *flushed_updates;
93497b2e202SAlex Deucher };
93597b2e202SAlex Deucher 
93697b2e202SAlex Deucher struct amdgpu_vm {
93797b2e202SAlex Deucher 	struct rb_root		va;
93897b2e202SAlex Deucher 
9397fc11959SChristian König 	/* protecting invalidated */
94097b2e202SAlex Deucher 	spinlock_t		status_lock;
94197b2e202SAlex Deucher 
94297b2e202SAlex Deucher 	/* BOs moved, but not yet updated in the PT */
94397b2e202SAlex Deucher 	struct list_head	invalidated;
94497b2e202SAlex Deucher 
9457fc11959SChristian König 	/* BOs cleared in the PT because of a move */
9467fc11959SChristian König 	struct list_head	cleared;
9477fc11959SChristian König 
9487fc11959SChristian König 	/* BO mappings freed, but not yet updated in the PT */
94997b2e202SAlex Deucher 	struct list_head	freed;
95097b2e202SAlex Deucher 
95197b2e202SAlex Deucher 	/* contains the page directory */
95297b2e202SAlex Deucher 	struct amdgpu_bo	*page_directory;
95397b2e202SAlex Deucher 	unsigned		max_pde_used;
95405906decSBas Nieuwenhuizen 	struct fence		*page_directory_fence;
95597b2e202SAlex Deucher 
95697b2e202SAlex Deucher 	/* array of page tables, one for each page directory entry */
95797b2e202SAlex Deucher 	struct amdgpu_vm_pt	*page_tables;
95897b2e202SAlex Deucher 
95997b2e202SAlex Deucher 	/* for id and flush management per ring */
96097b2e202SAlex Deucher 	struct amdgpu_vm_id	ids[AMDGPU_MAX_RINGS];
961c25867dfSChunming Zhou 	/* for interval tree */
962c25867dfSChunming Zhou 	spinlock_t		it_lock;
96381d75a30Sjimqu 	/* protecting freed */
96481d75a30Sjimqu 	spinlock_t		freed_lock;
96597b2e202SAlex Deucher };
96697b2e202SAlex Deucher 
96797b2e202SAlex Deucher struct amdgpu_vm_manager {
9681c16c0a7SChristian König 	struct {
9691c16c0a7SChristian König 		struct fence	*active;
9701c16c0a7SChristian König 		atomic_long_t	owner;
9711c16c0a7SChristian König 	} ids[AMDGPU_NUM_VM];
9721c16c0a7SChristian König 
97397b2e202SAlex Deucher 	uint32_t				max_pfn;
97497b2e202SAlex Deucher 	/* number of VMIDs */
97597b2e202SAlex Deucher 	unsigned				nvm;
97697b2e202SAlex Deucher 	/* vram base address for page table entry  */
97797b2e202SAlex Deucher 	u64					vram_base_offset;
97897b2e202SAlex Deucher 	/* is vm enabled? */
97997b2e202SAlex Deucher 	bool					enabled;
98097b2e202SAlex Deucher 	/* vm pte handling */
98197b2e202SAlex Deucher 	const struct amdgpu_vm_pte_funcs        *vm_pte_funcs;
98297b2e202SAlex Deucher 	struct amdgpu_ring                      *vm_pte_funcs_ring;
98397b2e202SAlex Deucher };
98497b2e202SAlex Deucher 
985ea89f8c9SChristian König void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
9868b4fb00bSChristian König int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
9878b4fb00bSChristian König void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
98856467ebfSChristian König void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
9893c0eea6cSChristian König 			 struct list_head *validated,
99056467ebfSChristian König 			 struct amdgpu_bo_list_entry *entry);
991ee1782c3SChristian König void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
992eceb8a15SChristian König void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
993eceb8a15SChristian König 				  struct amdgpu_vm *vm);
9948b4fb00bSChristian König int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
9958b4fb00bSChristian König 		      struct amdgpu_sync *sync);
9968b4fb00bSChristian König void amdgpu_vm_flush(struct amdgpu_ring *ring,
9978b4fb00bSChristian König 		     struct amdgpu_vm *vm,
9988b4fb00bSChristian König 		     struct fence *updates);
9998b4fb00bSChristian König void amdgpu_vm_fence(struct amdgpu_device *adev,
10008b4fb00bSChristian König 		     struct amdgpu_vm *vm,
10018b4fb00bSChristian König 		     struct fence *fence);
10028b4fb00bSChristian König uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
10038b4fb00bSChristian König int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
10048b4fb00bSChristian König 				    struct amdgpu_vm *vm);
10058b4fb00bSChristian König int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
10068b4fb00bSChristian König 			  struct amdgpu_vm *vm);
10078b4fb00bSChristian König int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
10088b4fb00bSChristian König 			     struct amdgpu_sync *sync);
10098b4fb00bSChristian König int amdgpu_vm_bo_update(struct amdgpu_device *adev,
10108b4fb00bSChristian König 			struct amdgpu_bo_va *bo_va,
10118b4fb00bSChristian König 			struct ttm_mem_reg *mem);
10128b4fb00bSChristian König void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
10138b4fb00bSChristian König 			     struct amdgpu_bo *bo);
10148b4fb00bSChristian König struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
10158b4fb00bSChristian König 				       struct amdgpu_bo *bo);
10168b4fb00bSChristian König struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
10178b4fb00bSChristian König 				      struct amdgpu_vm *vm,
10188b4fb00bSChristian König 				      struct amdgpu_bo *bo);
10198b4fb00bSChristian König int amdgpu_vm_bo_map(struct amdgpu_device *adev,
10208b4fb00bSChristian König 		     struct amdgpu_bo_va *bo_va,
10218b4fb00bSChristian König 		     uint64_t addr, uint64_t offset,
10228b4fb00bSChristian König 		     uint64_t size, uint32_t flags);
10238b4fb00bSChristian König int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
10248b4fb00bSChristian König 		       struct amdgpu_bo_va *bo_va,
10258b4fb00bSChristian König 		       uint64_t addr);
10268b4fb00bSChristian König void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
10278b4fb00bSChristian König 		      struct amdgpu_bo_va *bo_va);
10288b4fb00bSChristian König int amdgpu_vm_free_job(struct amdgpu_job *job);
10298b4fb00bSChristian König 
103097b2e202SAlex Deucher /*
103197b2e202SAlex Deucher  * context related structures
103297b2e202SAlex Deucher  */
103397b2e202SAlex Deucher 
103421c16bf6SChristian König struct amdgpu_ctx_ring {
103521c16bf6SChristian König 	uint64_t		sequence;
103637cd0ca2SChunming Zhou 	struct fence		**fences;
103791404fb2SChristian König 	struct amd_sched_entity	entity;
103821c16bf6SChristian König };
103921c16bf6SChristian König 
104097b2e202SAlex Deucher struct amdgpu_ctx {
104197b2e202SAlex Deucher 	struct kref		refcount;
10429cb7e5a9SChunming Zhou 	struct amdgpu_device    *adev;
1043d94aed5aSMarek Olšák 	unsigned		reset_counter;
104421c16bf6SChristian König 	spinlock_t		ring_lock;
104537cd0ca2SChunming Zhou 	struct fence            **fences;
104621c16bf6SChristian König 	struct amdgpu_ctx_ring	rings[AMDGPU_MAX_RINGS];
104797b2e202SAlex Deucher };
104897b2e202SAlex Deucher 
104997b2e202SAlex Deucher struct amdgpu_ctx_mgr {
105097b2e202SAlex Deucher 	struct amdgpu_device	*adev;
10510147ee0fSMarek Olšák 	struct mutex		lock;
10520b492a4cSAlex Deucher 	/* protected by lock */
10530b492a4cSAlex Deucher 	struct idr		ctx_handles;
105497b2e202SAlex Deucher };
105597b2e202SAlex Deucher 
1056d033a6deSChunming Zhou int amdgpu_ctx_init(struct amdgpu_device *adev, enum amd_sched_priority pri,
105747f38501SChristian König 		    struct amdgpu_ctx *ctx);
105847f38501SChristian König void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
10590b492a4cSAlex Deucher 
10600b492a4cSAlex Deucher struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
10610b492a4cSAlex Deucher int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
10620b492a4cSAlex Deucher 
106321c16bf6SChristian König uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
1064ce882e6dSChristian König 			      struct fence *fence);
106521c16bf6SChristian König struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
106621c16bf6SChristian König 				   struct amdgpu_ring *ring, uint64_t seq);
106721c16bf6SChristian König 
10680b492a4cSAlex Deucher int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
10690b492a4cSAlex Deucher 		     struct drm_file *filp);
10700b492a4cSAlex Deucher 
1071efd4ccb5SChristian König void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1072efd4ccb5SChristian König void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
10730b492a4cSAlex Deucher 
107497b2e202SAlex Deucher /*
107597b2e202SAlex Deucher  * file private structure
107697b2e202SAlex Deucher  */
107797b2e202SAlex Deucher 
107897b2e202SAlex Deucher struct amdgpu_fpriv {
107997b2e202SAlex Deucher 	struct amdgpu_vm	vm;
108097b2e202SAlex Deucher 	struct mutex		bo_list_lock;
108197b2e202SAlex Deucher 	struct idr		bo_list_handles;
108297b2e202SAlex Deucher 	struct amdgpu_ctx_mgr	ctx_mgr;
108397b2e202SAlex Deucher };
108497b2e202SAlex Deucher 
108597b2e202SAlex Deucher /*
108697b2e202SAlex Deucher  * residency list
108797b2e202SAlex Deucher  */
108897b2e202SAlex Deucher 
108997b2e202SAlex Deucher struct amdgpu_bo_list {
109097b2e202SAlex Deucher 	struct mutex lock;
109197b2e202SAlex Deucher 	struct amdgpu_bo *gds_obj;
109297b2e202SAlex Deucher 	struct amdgpu_bo *gws_obj;
109397b2e202SAlex Deucher 	struct amdgpu_bo *oa_obj;
109497b2e202SAlex Deucher 	bool has_userptr;
109597b2e202SAlex Deucher 	unsigned num_entries;
109697b2e202SAlex Deucher 	struct amdgpu_bo_list_entry *array;
109797b2e202SAlex Deucher };
109897b2e202SAlex Deucher 
109997b2e202SAlex Deucher struct amdgpu_bo_list *
110097b2e202SAlex Deucher amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
110197b2e202SAlex Deucher void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
110297b2e202SAlex Deucher void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
110397b2e202SAlex Deucher 
110497b2e202SAlex Deucher /*
110597b2e202SAlex Deucher  * GFX stuff
110697b2e202SAlex Deucher  */
110797b2e202SAlex Deucher #include "clearstate_defs.h"
110897b2e202SAlex Deucher 
110997b2e202SAlex Deucher struct amdgpu_rlc {
111097b2e202SAlex Deucher 	/* for power gating */
111197b2e202SAlex Deucher 	struct amdgpu_bo	*save_restore_obj;
111297b2e202SAlex Deucher 	uint64_t		save_restore_gpu_addr;
111397b2e202SAlex Deucher 	volatile uint32_t	*sr_ptr;
111497b2e202SAlex Deucher 	const u32               *reg_list;
111597b2e202SAlex Deucher 	u32                     reg_list_size;
111697b2e202SAlex Deucher 	/* for clear state */
111797b2e202SAlex Deucher 	struct amdgpu_bo	*clear_state_obj;
111897b2e202SAlex Deucher 	uint64_t		clear_state_gpu_addr;
111997b2e202SAlex Deucher 	volatile uint32_t	*cs_ptr;
112097b2e202SAlex Deucher 	const struct cs_section_def   *cs_data;
112197b2e202SAlex Deucher 	u32                     clear_state_size;
112297b2e202SAlex Deucher 	/* for cp tables */
112397b2e202SAlex Deucher 	struct amdgpu_bo	*cp_table_obj;
112497b2e202SAlex Deucher 	uint64_t		cp_table_gpu_addr;
112597b2e202SAlex Deucher 	volatile uint32_t	*cp_table_ptr;
112697b2e202SAlex Deucher 	u32                     cp_table_size;
112797b2e202SAlex Deucher };
112897b2e202SAlex Deucher 
112997b2e202SAlex Deucher struct amdgpu_mec {
113097b2e202SAlex Deucher 	struct amdgpu_bo	*hpd_eop_obj;
113197b2e202SAlex Deucher 	u64			hpd_eop_gpu_addr;
113297b2e202SAlex Deucher 	u32 num_pipe;
113397b2e202SAlex Deucher 	u32 num_mec;
113497b2e202SAlex Deucher 	u32 num_queue;
113597b2e202SAlex Deucher };
113697b2e202SAlex Deucher 
113797b2e202SAlex Deucher /*
113897b2e202SAlex Deucher  * GPU scratch registers structures, functions & helpers
113997b2e202SAlex Deucher  */
114097b2e202SAlex Deucher struct amdgpu_scratch {
114197b2e202SAlex Deucher 	unsigned		num_reg;
114297b2e202SAlex Deucher 	uint32_t                reg_base;
114397b2e202SAlex Deucher 	bool			free[32];
114497b2e202SAlex Deucher 	uint32_t		reg[32];
114597b2e202SAlex Deucher };
114697b2e202SAlex Deucher 
114797b2e202SAlex Deucher /*
114897b2e202SAlex Deucher  * GFX configurations
114997b2e202SAlex Deucher  */
115097b2e202SAlex Deucher struct amdgpu_gca_config {
115197b2e202SAlex Deucher 	unsigned max_shader_engines;
115297b2e202SAlex Deucher 	unsigned max_tile_pipes;
115397b2e202SAlex Deucher 	unsigned max_cu_per_sh;
115497b2e202SAlex Deucher 	unsigned max_sh_per_se;
115597b2e202SAlex Deucher 	unsigned max_backends_per_se;
115697b2e202SAlex Deucher 	unsigned max_texture_channel_caches;
115797b2e202SAlex Deucher 	unsigned max_gprs;
115897b2e202SAlex Deucher 	unsigned max_gs_threads;
115997b2e202SAlex Deucher 	unsigned max_hw_contexts;
116097b2e202SAlex Deucher 	unsigned sc_prim_fifo_size_frontend;
116197b2e202SAlex Deucher 	unsigned sc_prim_fifo_size_backend;
116297b2e202SAlex Deucher 	unsigned sc_hiz_tile_fifo_size;
116397b2e202SAlex Deucher 	unsigned sc_earlyz_tile_fifo_size;
116497b2e202SAlex Deucher 
116597b2e202SAlex Deucher 	unsigned num_tile_pipes;
116697b2e202SAlex Deucher 	unsigned backend_enable_mask;
116797b2e202SAlex Deucher 	unsigned mem_max_burst_length_bytes;
116897b2e202SAlex Deucher 	unsigned mem_row_size_in_kb;
116997b2e202SAlex Deucher 	unsigned shader_engine_tile_size;
117097b2e202SAlex Deucher 	unsigned num_gpus;
117197b2e202SAlex Deucher 	unsigned multi_gpu_tile_size;
117297b2e202SAlex Deucher 	unsigned mc_arb_ramcfg;
117397b2e202SAlex Deucher 	unsigned gb_addr_config;
117497b2e202SAlex Deucher 
117597b2e202SAlex Deucher 	uint32_t tile_mode_array[32];
117697b2e202SAlex Deucher 	uint32_t macrotile_mode_array[16];
117797b2e202SAlex Deucher };
117897b2e202SAlex Deucher 
117997b2e202SAlex Deucher struct amdgpu_gfx {
118097b2e202SAlex Deucher 	struct mutex			gpu_clock_mutex;
118197b2e202SAlex Deucher 	struct amdgpu_gca_config	config;
118297b2e202SAlex Deucher 	struct amdgpu_rlc		rlc;
118397b2e202SAlex Deucher 	struct amdgpu_mec		mec;
118497b2e202SAlex Deucher 	struct amdgpu_scratch		scratch;
118597b2e202SAlex Deucher 	const struct firmware		*me_fw;	/* ME firmware */
118697b2e202SAlex Deucher 	uint32_t			me_fw_version;
118797b2e202SAlex Deucher 	const struct firmware		*pfp_fw; /* PFP firmware */
118897b2e202SAlex Deucher 	uint32_t			pfp_fw_version;
118997b2e202SAlex Deucher 	const struct firmware		*ce_fw;	/* CE firmware */
119097b2e202SAlex Deucher 	uint32_t			ce_fw_version;
119197b2e202SAlex Deucher 	const struct firmware		*rlc_fw; /* RLC firmware */
119297b2e202SAlex Deucher 	uint32_t			rlc_fw_version;
119397b2e202SAlex Deucher 	const struct firmware		*mec_fw; /* MEC firmware */
119497b2e202SAlex Deucher 	uint32_t			mec_fw_version;
119597b2e202SAlex Deucher 	const struct firmware		*mec2_fw; /* MEC2 firmware */
119697b2e202SAlex Deucher 	uint32_t			mec2_fw_version;
119702558a00SKen Wang 	uint32_t			me_feature_version;
119802558a00SKen Wang 	uint32_t			ce_feature_version;
119902558a00SKen Wang 	uint32_t			pfp_feature_version;
1200351643d7SJammy Zhou 	uint32_t			rlc_feature_version;
1201351643d7SJammy Zhou 	uint32_t			mec_feature_version;
1202351643d7SJammy Zhou 	uint32_t			mec2_feature_version;
120397b2e202SAlex Deucher 	struct amdgpu_ring		gfx_ring[AMDGPU_MAX_GFX_RINGS];
120497b2e202SAlex Deucher 	unsigned			num_gfx_rings;
120597b2e202SAlex Deucher 	struct amdgpu_ring		compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
120697b2e202SAlex Deucher 	unsigned			num_compute_rings;
120797b2e202SAlex Deucher 	struct amdgpu_irq_src		eop_irq;
120897b2e202SAlex Deucher 	struct amdgpu_irq_src		priv_reg_irq;
120997b2e202SAlex Deucher 	struct amdgpu_irq_src		priv_inst_irq;
121097b2e202SAlex Deucher 	/* gfx status */
121197b2e202SAlex Deucher 	uint32_t gfx_current_status;
1212a101a899SKen Wang 	/* ce ram size*/
1213a101a899SKen Wang 	unsigned ce_ram_size;
121497b2e202SAlex Deucher };
121597b2e202SAlex Deucher 
121697b2e202SAlex Deucher int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
121797b2e202SAlex Deucher 		  unsigned size, struct amdgpu_ib *ib);
121897b2e202SAlex Deucher void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
121997b2e202SAlex Deucher int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
122097b2e202SAlex Deucher 		       struct amdgpu_ib *ib, void *owner);
122197b2e202SAlex Deucher int amdgpu_ib_pool_init(struct amdgpu_device *adev);
122297b2e202SAlex Deucher void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
122397b2e202SAlex Deucher int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
122497b2e202SAlex Deucher /* Ring access between begin & end cannot sleep */
122597b2e202SAlex Deucher void amdgpu_ring_free_size(struct amdgpu_ring *ring);
122697b2e202SAlex Deucher int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
122797b2e202SAlex Deucher int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
1228edff0e28SJammy Zhou void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
122997b2e202SAlex Deucher void amdgpu_ring_commit(struct amdgpu_ring *ring);
123097b2e202SAlex Deucher void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
123197b2e202SAlex Deucher void amdgpu_ring_undo(struct amdgpu_ring *ring);
123297b2e202SAlex Deucher void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
123397b2e202SAlex Deucher unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
123497b2e202SAlex Deucher 			    uint32_t **data);
123597b2e202SAlex Deucher int amdgpu_ring_restore(struct amdgpu_ring *ring,
123697b2e202SAlex Deucher 			unsigned size, uint32_t *data);
123797b2e202SAlex Deucher int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
123897b2e202SAlex Deucher 		     unsigned ring_size, u32 nop, u32 align_mask,
123997b2e202SAlex Deucher 		     struct amdgpu_irq_src *irq_src, unsigned irq_type,
124097b2e202SAlex Deucher 		     enum amdgpu_ring_type ring_type);
124197b2e202SAlex Deucher void amdgpu_ring_fini(struct amdgpu_ring *ring);
12428120b61fSChristian König struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f);
124397b2e202SAlex Deucher 
124497b2e202SAlex Deucher /*
124597b2e202SAlex Deucher  * CS.
124697b2e202SAlex Deucher  */
124797b2e202SAlex Deucher struct amdgpu_cs_chunk {
124897b2e202SAlex Deucher 	uint32_t		chunk_id;
124997b2e202SAlex Deucher 	uint32_t		length_dw;
125097b2e202SAlex Deucher 	uint32_t		*kdata;
125197b2e202SAlex Deucher 	void __user		*user_ptr;
125297b2e202SAlex Deucher };
125397b2e202SAlex Deucher 
125497b2e202SAlex Deucher struct amdgpu_cs_parser {
125597b2e202SAlex Deucher 	struct amdgpu_device	*adev;
125697b2e202SAlex Deucher 	struct drm_file		*filp;
12573cb485f3SChristian König 	struct amdgpu_ctx	*ctx;
125897b2e202SAlex Deucher 	struct amdgpu_bo_list *bo_list;
125997b2e202SAlex Deucher 	/* chunks */
126097b2e202SAlex Deucher 	unsigned		nchunks;
126197b2e202SAlex Deucher 	struct amdgpu_cs_chunk	*chunks;
126297b2e202SAlex Deucher 	/* relocations */
126356467ebfSChristian König 	struct amdgpu_bo_list_entry	vm_pd;
126497b2e202SAlex Deucher 	struct list_head	validated;
1265984810fcSChristian König 	struct fence		*fence;
126697b2e202SAlex Deucher 
126797b2e202SAlex Deucher 	struct amdgpu_ib	*ibs;
126897b2e202SAlex Deucher 	uint32_t		num_ibs;
126997b2e202SAlex Deucher 
127097b2e202SAlex Deucher 	struct ww_acquire_ctx	ticket;
127197b2e202SAlex Deucher 
127297b2e202SAlex Deucher 	/* user fence */
127397b2e202SAlex Deucher 	struct amdgpu_user_fence	uf;
127491acbeb6SChristian König 	struct amdgpu_bo_list_entry	uf_entry;
127597b2e202SAlex Deucher };
127697b2e202SAlex Deucher 
1277bb977d37SChunming Zhou struct amdgpu_job {
1278bb977d37SChunming Zhou 	struct amd_sched_job    base;
1279bb977d37SChunming Zhou 	struct amdgpu_device	*adev;
1280bb977d37SChunming Zhou 	struct amdgpu_ib	*ibs;
1281bb977d37SChunming Zhou 	uint32_t		num_ibs;
1282e2840221SChristian König 	void			*owner;
1283bb977d37SChunming Zhou 	struct amdgpu_user_fence uf;
12844c7eb91cSJunwei Zhang 	int (*free_job)(struct amdgpu_job *job);
1285bb977d37SChunming Zhou };
1286a6db8a33SJunwei Zhang #define to_amdgpu_job(sched_job)		\
1287a6db8a33SJunwei Zhang 		container_of((sched_job), struct amdgpu_job, base)
1288bb977d37SChunming Zhou 
128997b2e202SAlex Deucher static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
129097b2e202SAlex Deucher {
129197b2e202SAlex Deucher 	return p->ibs[ib_idx].ptr[idx];
129297b2e202SAlex Deucher }
129397b2e202SAlex Deucher 
129497b2e202SAlex Deucher /*
129597b2e202SAlex Deucher  * Writeback
129697b2e202SAlex Deucher  */
129797b2e202SAlex Deucher #define AMDGPU_MAX_WB 1024	/* Reserve at most 1024 WB slots for amdgpu-owned rings. */
129897b2e202SAlex Deucher 
129997b2e202SAlex Deucher struct amdgpu_wb {
130097b2e202SAlex Deucher 	struct amdgpu_bo	*wb_obj;
130197b2e202SAlex Deucher 	volatile uint32_t	*wb;
130297b2e202SAlex Deucher 	uint64_t		gpu_addr;
130397b2e202SAlex Deucher 	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
130497b2e202SAlex Deucher 	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
130597b2e202SAlex Deucher };
130697b2e202SAlex Deucher 
130797b2e202SAlex Deucher int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
130897b2e202SAlex Deucher void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
130997b2e202SAlex Deucher 
131097b2e202SAlex Deucher 
131197b2e202SAlex Deucher 
131297b2e202SAlex Deucher enum amdgpu_int_thermal_type {
131397b2e202SAlex Deucher 	THERMAL_TYPE_NONE,
131497b2e202SAlex Deucher 	THERMAL_TYPE_EXTERNAL,
131597b2e202SAlex Deucher 	THERMAL_TYPE_EXTERNAL_GPIO,
131697b2e202SAlex Deucher 	THERMAL_TYPE_RV6XX,
131797b2e202SAlex Deucher 	THERMAL_TYPE_RV770,
131897b2e202SAlex Deucher 	THERMAL_TYPE_ADT7473_WITH_INTERNAL,
131997b2e202SAlex Deucher 	THERMAL_TYPE_EVERGREEN,
132097b2e202SAlex Deucher 	THERMAL_TYPE_SUMO,
132197b2e202SAlex Deucher 	THERMAL_TYPE_NI,
132297b2e202SAlex Deucher 	THERMAL_TYPE_SI,
132397b2e202SAlex Deucher 	THERMAL_TYPE_EMC2103_WITH_INTERNAL,
132497b2e202SAlex Deucher 	THERMAL_TYPE_CI,
132597b2e202SAlex Deucher 	THERMAL_TYPE_KV,
132697b2e202SAlex Deucher };
132797b2e202SAlex Deucher 
132897b2e202SAlex Deucher enum amdgpu_dpm_auto_throttle_src {
132997b2e202SAlex Deucher 	AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
133097b2e202SAlex Deucher 	AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
133197b2e202SAlex Deucher };
133297b2e202SAlex Deucher 
133397b2e202SAlex Deucher enum amdgpu_dpm_event_src {
133497b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
133597b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
133697b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
133797b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
133897b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
133997b2e202SAlex Deucher };
134097b2e202SAlex Deucher 
134197b2e202SAlex Deucher #define AMDGPU_MAX_VCE_LEVELS 6
134297b2e202SAlex Deucher 
134397b2e202SAlex Deucher enum amdgpu_vce_level {
134497b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_AC_ALL = 0,     /* AC, All cases */
134597b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_EE = 1,      /* DC, entropy encoding */
134697b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_LL_LOW = 2,  /* DC, low latency queue, res <= 720 */
134797b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
134897b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_GP_LOW = 4,  /* DC, general purpose queue, res <= 720 */
134997b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
135097b2e202SAlex Deucher };
135197b2e202SAlex Deucher 
135297b2e202SAlex Deucher struct amdgpu_ps {
135397b2e202SAlex Deucher 	u32 caps; /* vbios flags */
135497b2e202SAlex Deucher 	u32 class; /* vbios flags */
135597b2e202SAlex Deucher 	u32 class2; /* vbios flags */
135697b2e202SAlex Deucher 	/* UVD clocks */
135797b2e202SAlex Deucher 	u32 vclk;
135897b2e202SAlex Deucher 	u32 dclk;
135997b2e202SAlex Deucher 	/* VCE clocks */
136097b2e202SAlex Deucher 	u32 evclk;
136197b2e202SAlex Deucher 	u32 ecclk;
136297b2e202SAlex Deucher 	bool vce_active;
136397b2e202SAlex Deucher 	enum amdgpu_vce_level vce_level;
136497b2e202SAlex Deucher 	/* asic priv */
136597b2e202SAlex Deucher 	void *ps_priv;
136697b2e202SAlex Deucher };
136797b2e202SAlex Deucher 
136897b2e202SAlex Deucher struct amdgpu_dpm_thermal {
136997b2e202SAlex Deucher 	/* thermal interrupt work */
137097b2e202SAlex Deucher 	struct work_struct work;
137197b2e202SAlex Deucher 	/* low temperature threshold */
137297b2e202SAlex Deucher 	int                min_temp;
137397b2e202SAlex Deucher 	/* high temperature threshold */
137497b2e202SAlex Deucher 	int                max_temp;
137597b2e202SAlex Deucher 	/* was last interrupt low to high or high to low */
137697b2e202SAlex Deucher 	bool               high_to_low;
137797b2e202SAlex Deucher 	/* interrupt source */
137897b2e202SAlex Deucher 	struct amdgpu_irq_src	irq;
137997b2e202SAlex Deucher };
138097b2e202SAlex Deucher 
138197b2e202SAlex Deucher enum amdgpu_clk_action
138297b2e202SAlex Deucher {
138397b2e202SAlex Deucher 	AMDGPU_SCLK_UP = 1,
138497b2e202SAlex Deucher 	AMDGPU_SCLK_DOWN
138597b2e202SAlex Deucher };
138697b2e202SAlex Deucher 
138797b2e202SAlex Deucher struct amdgpu_blacklist_clocks
138897b2e202SAlex Deucher {
138997b2e202SAlex Deucher 	u32 sclk;
139097b2e202SAlex Deucher 	u32 mclk;
139197b2e202SAlex Deucher 	enum amdgpu_clk_action action;
139297b2e202SAlex Deucher };
139397b2e202SAlex Deucher 
139497b2e202SAlex Deucher struct amdgpu_clock_and_voltage_limits {
139597b2e202SAlex Deucher 	u32 sclk;
139697b2e202SAlex Deucher 	u32 mclk;
139797b2e202SAlex Deucher 	u16 vddc;
139897b2e202SAlex Deucher 	u16 vddci;
139997b2e202SAlex Deucher };
140097b2e202SAlex Deucher 
140197b2e202SAlex Deucher struct amdgpu_clock_array {
140297b2e202SAlex Deucher 	u32 count;
140397b2e202SAlex Deucher 	u32 *values;
140497b2e202SAlex Deucher };
140597b2e202SAlex Deucher 
140697b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_entry {
140797b2e202SAlex Deucher 	u32 clk;
140897b2e202SAlex Deucher 	u16 v;
140997b2e202SAlex Deucher };
141097b2e202SAlex Deucher 
141197b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table {
141297b2e202SAlex Deucher 	u32 count;
141397b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_entry *entries;
141497b2e202SAlex Deucher };
141597b2e202SAlex Deucher 
141697b2e202SAlex Deucher union amdgpu_cac_leakage_entry {
141797b2e202SAlex Deucher 	struct {
141897b2e202SAlex Deucher 		u16 vddc;
141997b2e202SAlex Deucher 		u32 leakage;
142097b2e202SAlex Deucher 	};
142197b2e202SAlex Deucher 	struct {
142297b2e202SAlex Deucher 		u16 vddc1;
142397b2e202SAlex Deucher 		u16 vddc2;
142497b2e202SAlex Deucher 		u16 vddc3;
142597b2e202SAlex Deucher 	};
142697b2e202SAlex Deucher };
142797b2e202SAlex Deucher 
142897b2e202SAlex Deucher struct amdgpu_cac_leakage_table {
142997b2e202SAlex Deucher 	u32 count;
143097b2e202SAlex Deucher 	union amdgpu_cac_leakage_entry *entries;
143197b2e202SAlex Deucher };
143297b2e202SAlex Deucher 
143397b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_entry {
143497b2e202SAlex Deucher 	u16 voltage;
143597b2e202SAlex Deucher 	u32 sclk;
143697b2e202SAlex Deucher 	u32 mclk;
143797b2e202SAlex Deucher };
143897b2e202SAlex Deucher 
143997b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_table {
144097b2e202SAlex Deucher 	u32 count;
144197b2e202SAlex Deucher 	struct amdgpu_phase_shedding_limits_entry *entries;
144297b2e202SAlex Deucher };
144397b2e202SAlex Deucher 
144497b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_entry {
144597b2e202SAlex Deucher 	u32 vclk;
144697b2e202SAlex Deucher 	u32 dclk;
144797b2e202SAlex Deucher 	u16 v;
144897b2e202SAlex Deucher };
144997b2e202SAlex Deucher 
145097b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_table {
145197b2e202SAlex Deucher 	u8 count;
145297b2e202SAlex Deucher 	struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
145397b2e202SAlex Deucher };
145497b2e202SAlex Deucher 
145597b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_entry {
145697b2e202SAlex Deucher 	u32 ecclk;
145797b2e202SAlex Deucher 	u32 evclk;
145897b2e202SAlex Deucher 	u16 v;
145997b2e202SAlex Deucher };
146097b2e202SAlex Deucher 
146197b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_table {
146297b2e202SAlex Deucher 	u8 count;
146397b2e202SAlex Deucher 	struct amdgpu_vce_clock_voltage_dependency_entry *entries;
146497b2e202SAlex Deucher };
146597b2e202SAlex Deucher 
146697b2e202SAlex Deucher struct amdgpu_ppm_table {
146797b2e202SAlex Deucher 	u8 ppm_design;
146897b2e202SAlex Deucher 	u16 cpu_core_number;
146997b2e202SAlex Deucher 	u32 platform_tdp;
147097b2e202SAlex Deucher 	u32 small_ac_platform_tdp;
147197b2e202SAlex Deucher 	u32 platform_tdc;
147297b2e202SAlex Deucher 	u32 small_ac_platform_tdc;
147397b2e202SAlex Deucher 	u32 apu_tdp;
147497b2e202SAlex Deucher 	u32 dgpu_tdp;
147597b2e202SAlex Deucher 	u32 dgpu_ulv_power;
147697b2e202SAlex Deucher 	u32 tj_max;
147797b2e202SAlex Deucher };
147897b2e202SAlex Deucher 
147997b2e202SAlex Deucher struct amdgpu_cac_tdp_table {
148097b2e202SAlex Deucher 	u16 tdp;
148197b2e202SAlex Deucher 	u16 configurable_tdp;
148297b2e202SAlex Deucher 	u16 tdc;
148397b2e202SAlex Deucher 	u16 battery_power_limit;
148497b2e202SAlex Deucher 	u16 small_power_limit;
148597b2e202SAlex Deucher 	u16 low_cac_leakage;
148697b2e202SAlex Deucher 	u16 high_cac_leakage;
148797b2e202SAlex Deucher 	u16 maximum_power_delivery_limit;
148897b2e202SAlex Deucher };
148997b2e202SAlex Deucher 
149097b2e202SAlex Deucher struct amdgpu_dpm_dynamic_state {
149197b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
149297b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
149397b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
149497b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
149597b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
149697b2e202SAlex Deucher 	struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
149797b2e202SAlex Deucher 	struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
149897b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
149997b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
150097b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
150197b2e202SAlex Deucher 	struct amdgpu_clock_array valid_sclk_values;
150297b2e202SAlex Deucher 	struct amdgpu_clock_array valid_mclk_values;
150397b2e202SAlex Deucher 	struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
150497b2e202SAlex Deucher 	struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
150597b2e202SAlex Deucher 	u32 mclk_sclk_ratio;
150697b2e202SAlex Deucher 	u32 sclk_mclk_delta;
150797b2e202SAlex Deucher 	u16 vddc_vddci_delta;
150897b2e202SAlex Deucher 	u16 min_vddc_for_pcie_gen2;
150997b2e202SAlex Deucher 	struct amdgpu_cac_leakage_table cac_leakage_table;
151097b2e202SAlex Deucher 	struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
151197b2e202SAlex Deucher 	struct amdgpu_ppm_table *ppm_table;
151297b2e202SAlex Deucher 	struct amdgpu_cac_tdp_table *cac_tdp_table;
151397b2e202SAlex Deucher };
151497b2e202SAlex Deucher 
151597b2e202SAlex Deucher struct amdgpu_dpm_fan {
151697b2e202SAlex Deucher 	u16 t_min;
151797b2e202SAlex Deucher 	u16 t_med;
151897b2e202SAlex Deucher 	u16 t_high;
151997b2e202SAlex Deucher 	u16 pwm_min;
152097b2e202SAlex Deucher 	u16 pwm_med;
152197b2e202SAlex Deucher 	u16 pwm_high;
152297b2e202SAlex Deucher 	u8 t_hyst;
152397b2e202SAlex Deucher 	u32 cycle_delay;
152497b2e202SAlex Deucher 	u16 t_max;
152597b2e202SAlex Deucher 	u8 control_mode;
152697b2e202SAlex Deucher 	u16 default_max_fan_pwm;
152797b2e202SAlex Deucher 	u16 default_fan_output_sensitivity;
152897b2e202SAlex Deucher 	u16 fan_output_sensitivity;
152997b2e202SAlex Deucher 	bool ucode_fan_control;
153097b2e202SAlex Deucher };
153197b2e202SAlex Deucher 
153297b2e202SAlex Deucher enum amdgpu_pcie_gen {
153397b2e202SAlex Deucher 	AMDGPU_PCIE_GEN1 = 0,
153497b2e202SAlex Deucher 	AMDGPU_PCIE_GEN2 = 1,
153597b2e202SAlex Deucher 	AMDGPU_PCIE_GEN3 = 2,
153697b2e202SAlex Deucher 	AMDGPU_PCIE_GEN_INVALID = 0xffff
153797b2e202SAlex Deucher };
153897b2e202SAlex Deucher 
153997b2e202SAlex Deucher enum amdgpu_dpm_forced_level {
154097b2e202SAlex Deucher 	AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
154197b2e202SAlex Deucher 	AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
154297b2e202SAlex Deucher 	AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
154397b2e202SAlex Deucher };
154497b2e202SAlex Deucher 
154597b2e202SAlex Deucher struct amdgpu_vce_state {
154697b2e202SAlex Deucher 	/* vce clocks */
154797b2e202SAlex Deucher 	u32 evclk;
154897b2e202SAlex Deucher 	u32 ecclk;
154997b2e202SAlex Deucher 	/* gpu clocks */
155097b2e202SAlex Deucher 	u32 sclk;
155197b2e202SAlex Deucher 	u32 mclk;
155297b2e202SAlex Deucher 	u8 clk_idx;
155397b2e202SAlex Deucher 	u8 pstate;
155497b2e202SAlex Deucher };
155597b2e202SAlex Deucher 
155697b2e202SAlex Deucher struct amdgpu_dpm_funcs {
155797b2e202SAlex Deucher 	int (*get_temperature)(struct amdgpu_device *adev);
155897b2e202SAlex Deucher 	int (*pre_set_power_state)(struct amdgpu_device *adev);
155997b2e202SAlex Deucher 	int (*set_power_state)(struct amdgpu_device *adev);
156097b2e202SAlex Deucher 	void (*post_set_power_state)(struct amdgpu_device *adev);
156197b2e202SAlex Deucher 	void (*display_configuration_changed)(struct amdgpu_device *adev);
156297b2e202SAlex Deucher 	u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
156397b2e202SAlex Deucher 	u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
156497b2e202SAlex Deucher 	void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
156597b2e202SAlex Deucher 	void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
156697b2e202SAlex Deucher 	int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
156797b2e202SAlex Deucher 	bool (*vblank_too_short)(struct amdgpu_device *adev);
156897b2e202SAlex Deucher 	void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
1569b7a07769SSonny Jiang 	void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
157097b2e202SAlex Deucher 	void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
157197b2e202SAlex Deucher 	void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
157297b2e202SAlex Deucher 	u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
157397b2e202SAlex Deucher 	int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
157497b2e202SAlex Deucher 	int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
157597b2e202SAlex Deucher };
157697b2e202SAlex Deucher 
157797b2e202SAlex Deucher struct amdgpu_dpm {
157897b2e202SAlex Deucher 	struct amdgpu_ps        *ps;
157997b2e202SAlex Deucher 	/* number of valid power states */
158097b2e202SAlex Deucher 	int                     num_ps;
158197b2e202SAlex Deucher 	/* current power state that is active */
158297b2e202SAlex Deucher 	struct amdgpu_ps        *current_ps;
158397b2e202SAlex Deucher 	/* requested power state */
158497b2e202SAlex Deucher 	struct amdgpu_ps        *requested_ps;
158597b2e202SAlex Deucher 	/* boot up power state */
158697b2e202SAlex Deucher 	struct amdgpu_ps        *boot_ps;
158797b2e202SAlex Deucher 	/* default uvd power state */
158897b2e202SAlex Deucher 	struct amdgpu_ps        *uvd_ps;
158997b2e202SAlex Deucher 	/* vce requirements */
159097b2e202SAlex Deucher 	struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
159197b2e202SAlex Deucher 	enum amdgpu_vce_level vce_level;
15923a2c788dSRex Zhu 	enum amd_pm_state_type state;
15933a2c788dSRex Zhu 	enum amd_pm_state_type user_state;
159497b2e202SAlex Deucher 	u32                     platform_caps;
159597b2e202SAlex Deucher 	u32                     voltage_response_time;
159697b2e202SAlex Deucher 	u32                     backbias_response_time;
159797b2e202SAlex Deucher 	void                    *priv;
159897b2e202SAlex Deucher 	u32			new_active_crtcs;
159997b2e202SAlex Deucher 	int			new_active_crtc_count;
160097b2e202SAlex Deucher 	u32			current_active_crtcs;
160197b2e202SAlex Deucher 	int			current_active_crtc_count;
160297b2e202SAlex Deucher 	struct amdgpu_dpm_dynamic_state dyn_state;
160397b2e202SAlex Deucher 	struct amdgpu_dpm_fan fan;
160497b2e202SAlex Deucher 	u32 tdp_limit;
160597b2e202SAlex Deucher 	u32 near_tdp_limit;
160697b2e202SAlex Deucher 	u32 near_tdp_limit_adjusted;
160797b2e202SAlex Deucher 	u32 sq_ramping_threshold;
160897b2e202SAlex Deucher 	u32 cac_leakage;
160997b2e202SAlex Deucher 	u16 tdp_od_limit;
161097b2e202SAlex Deucher 	u32 tdp_adjustment;
161197b2e202SAlex Deucher 	u16 load_line_slope;
161297b2e202SAlex Deucher 	bool power_control;
161397b2e202SAlex Deucher 	bool ac_power;
161497b2e202SAlex Deucher 	/* special states active */
161597b2e202SAlex Deucher 	bool                    thermal_active;
161697b2e202SAlex Deucher 	bool                    uvd_active;
161797b2e202SAlex Deucher 	bool                    vce_active;
161897b2e202SAlex Deucher 	/* thermal handling */
161997b2e202SAlex Deucher 	struct amdgpu_dpm_thermal thermal;
162097b2e202SAlex Deucher 	/* forced levels */
162197b2e202SAlex Deucher 	enum amdgpu_dpm_forced_level forced_level;
162297b2e202SAlex Deucher };
162397b2e202SAlex Deucher 
162497b2e202SAlex Deucher struct amdgpu_pm {
162597b2e202SAlex Deucher 	struct mutex		mutex;
162697b2e202SAlex Deucher 	u32                     current_sclk;
162797b2e202SAlex Deucher 	u32                     current_mclk;
162897b2e202SAlex Deucher 	u32                     default_sclk;
162997b2e202SAlex Deucher 	u32                     default_mclk;
163097b2e202SAlex Deucher 	struct amdgpu_i2c_chan *i2c_bus;
163197b2e202SAlex Deucher 	/* internal thermal controller on rv6xx+ */
163297b2e202SAlex Deucher 	enum amdgpu_int_thermal_type int_thermal_type;
163397b2e202SAlex Deucher 	struct device	        *int_hwmon_dev;
163497b2e202SAlex Deucher 	/* fan control parameters */
163597b2e202SAlex Deucher 	bool                    no_fan;
163697b2e202SAlex Deucher 	u8                      fan_pulses_per_revolution;
163797b2e202SAlex Deucher 	u8                      fan_min_rpm;
163897b2e202SAlex Deucher 	u8                      fan_max_rpm;
163997b2e202SAlex Deucher 	/* dpm */
164097b2e202SAlex Deucher 	bool                    dpm_enabled;
1641c86f5ebfSAlex Deucher 	bool                    sysfs_initialized;
164297b2e202SAlex Deucher 	struct amdgpu_dpm       dpm;
164397b2e202SAlex Deucher 	const struct firmware	*fw;	/* SMC firmware */
164497b2e202SAlex Deucher 	uint32_t                fw_version;
164597b2e202SAlex Deucher 	const struct amdgpu_dpm_funcs *funcs;
1646d0dd7f0cSAlex Deucher 	uint32_t                pcie_gen_mask;
1647d0dd7f0cSAlex Deucher 	uint32_t                pcie_mlw_mask;
16487fb72a1fSRex Zhu 	struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
164997b2e202SAlex Deucher };
165097b2e202SAlex Deucher 
1651d0dd7f0cSAlex Deucher void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1652d0dd7f0cSAlex Deucher 
165397b2e202SAlex Deucher /*
165497b2e202SAlex Deucher  * UVD
165597b2e202SAlex Deucher  */
165697b2e202SAlex Deucher #define AMDGPU_MAX_UVD_HANDLES	10
165797b2e202SAlex Deucher #define AMDGPU_UVD_STACK_SIZE	(1024*1024)
165897b2e202SAlex Deucher #define AMDGPU_UVD_HEAP_SIZE	(1024*1024)
165997b2e202SAlex Deucher #define AMDGPU_UVD_FIRMWARE_OFFSET 256
166097b2e202SAlex Deucher 
166197b2e202SAlex Deucher struct amdgpu_uvd {
166297b2e202SAlex Deucher 	struct amdgpu_bo	*vcpu_bo;
166397b2e202SAlex Deucher 	void			*cpu_addr;
166497b2e202SAlex Deucher 	uint64_t		gpu_addr;
166597b2e202SAlex Deucher 	atomic_t		handles[AMDGPU_MAX_UVD_HANDLES];
166697b2e202SAlex Deucher 	struct drm_file		*filp[AMDGPU_MAX_UVD_HANDLES];
166797b2e202SAlex Deucher 	struct delayed_work	idle_work;
166897b2e202SAlex Deucher 	const struct firmware	*fw;	/* UVD firmware */
166997b2e202SAlex Deucher 	struct amdgpu_ring	ring;
167097b2e202SAlex Deucher 	struct amdgpu_irq_src	irq;
167197b2e202SAlex Deucher 	bool			address_64_bit;
167297b2e202SAlex Deucher };
167397b2e202SAlex Deucher 
167497b2e202SAlex Deucher /*
167597b2e202SAlex Deucher  * VCE
167697b2e202SAlex Deucher  */
167797b2e202SAlex Deucher #define AMDGPU_MAX_VCE_HANDLES	16
167897b2e202SAlex Deucher #define AMDGPU_VCE_FIRMWARE_OFFSET 256
167997b2e202SAlex Deucher 
16806a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
16816a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
16826a585777SAlex Deucher 
168397b2e202SAlex Deucher struct amdgpu_vce {
168497b2e202SAlex Deucher 	struct amdgpu_bo	*vcpu_bo;
168597b2e202SAlex Deucher 	uint64_t		gpu_addr;
168697b2e202SAlex Deucher 	unsigned		fw_version;
168797b2e202SAlex Deucher 	unsigned		fb_version;
168897b2e202SAlex Deucher 	atomic_t		handles[AMDGPU_MAX_VCE_HANDLES];
168997b2e202SAlex Deucher 	struct drm_file		*filp[AMDGPU_MAX_VCE_HANDLES];
1690f1689ec1SChristian König 	uint32_t		img_size[AMDGPU_MAX_VCE_HANDLES];
169197b2e202SAlex Deucher 	struct delayed_work	idle_work;
169297b2e202SAlex Deucher 	const struct firmware	*fw;	/* VCE firmware */
169397b2e202SAlex Deucher 	struct amdgpu_ring	ring[AMDGPU_MAX_VCE_RINGS];
169497b2e202SAlex Deucher 	struct amdgpu_irq_src	irq;
16956a585777SAlex Deucher 	unsigned		harvest_config;
169697b2e202SAlex Deucher };
169797b2e202SAlex Deucher 
169897b2e202SAlex Deucher /*
169997b2e202SAlex Deucher  * SDMA
170097b2e202SAlex Deucher  */
1701c113ea1cSAlex Deucher struct amdgpu_sdma_instance {
170297b2e202SAlex Deucher 	/* SDMA firmware */
170397b2e202SAlex Deucher 	const struct firmware	*fw;
170497b2e202SAlex Deucher 	uint32_t		fw_version;
1705cfa2104fSJammy Zhou 	uint32_t		feature_version;
170697b2e202SAlex Deucher 
170797b2e202SAlex Deucher 	struct amdgpu_ring	ring;
170818111de0SJammy Zhou 	bool			burst_nop;
170997b2e202SAlex Deucher };
171097b2e202SAlex Deucher 
1711c113ea1cSAlex Deucher struct amdgpu_sdma {
1712c113ea1cSAlex Deucher 	struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1713c113ea1cSAlex Deucher 	struct amdgpu_irq_src	trap_irq;
1714c113ea1cSAlex Deucher 	struct amdgpu_irq_src	illegal_inst_irq;
1715c113ea1cSAlex Deucher 	int 			num_instances;
1716c113ea1cSAlex Deucher };
1717c113ea1cSAlex Deucher 
171897b2e202SAlex Deucher /*
171997b2e202SAlex Deucher  * Firmware
172097b2e202SAlex Deucher  */
172197b2e202SAlex Deucher struct amdgpu_firmware {
172297b2e202SAlex Deucher 	struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
172397b2e202SAlex Deucher 	bool smu_load;
172497b2e202SAlex Deucher 	struct amdgpu_bo *fw_buf;
172597b2e202SAlex Deucher 	unsigned int fw_size;
172697b2e202SAlex Deucher };
172797b2e202SAlex Deucher 
172897b2e202SAlex Deucher /*
172997b2e202SAlex Deucher  * Benchmarking
173097b2e202SAlex Deucher  */
173197b2e202SAlex Deucher void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
173297b2e202SAlex Deucher 
173397b2e202SAlex Deucher 
173497b2e202SAlex Deucher /*
173597b2e202SAlex Deucher  * Testing
173697b2e202SAlex Deucher  */
173797b2e202SAlex Deucher void amdgpu_test_moves(struct amdgpu_device *adev);
173897b2e202SAlex Deucher void amdgpu_test_ring_sync(struct amdgpu_device *adev,
173997b2e202SAlex Deucher 			   struct amdgpu_ring *cpA,
174097b2e202SAlex Deucher 			   struct amdgpu_ring *cpB);
174197b2e202SAlex Deucher void amdgpu_test_syncing(struct amdgpu_device *adev);
174297b2e202SAlex Deucher 
174397b2e202SAlex Deucher /*
174497b2e202SAlex Deucher  * MMU Notifier
174597b2e202SAlex Deucher  */
174697b2e202SAlex Deucher #if defined(CONFIG_MMU_NOTIFIER)
174797b2e202SAlex Deucher int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
174897b2e202SAlex Deucher void amdgpu_mn_unregister(struct amdgpu_bo *bo);
174997b2e202SAlex Deucher #else
17501d1106b0SHarry Wentland static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
175197b2e202SAlex Deucher {
175297b2e202SAlex Deucher 	return -ENODEV;
175397b2e202SAlex Deucher }
17541d1106b0SHarry Wentland static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
175597b2e202SAlex Deucher #endif
175697b2e202SAlex Deucher 
175797b2e202SAlex Deucher /*
175897b2e202SAlex Deucher  * Debugfs
175997b2e202SAlex Deucher  */
176097b2e202SAlex Deucher struct amdgpu_debugfs {
176197b2e202SAlex Deucher 	struct drm_info_list	*files;
176297b2e202SAlex Deucher 	unsigned		num_files;
176397b2e202SAlex Deucher };
176497b2e202SAlex Deucher 
176597b2e202SAlex Deucher int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
176697b2e202SAlex Deucher 			     struct drm_info_list *files,
176797b2e202SAlex Deucher 			     unsigned nfiles);
176897b2e202SAlex Deucher int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
176997b2e202SAlex Deucher 
177097b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS)
177197b2e202SAlex Deucher int amdgpu_debugfs_init(struct drm_minor *minor);
177297b2e202SAlex Deucher void amdgpu_debugfs_cleanup(struct drm_minor *minor);
177397b2e202SAlex Deucher #endif
177497b2e202SAlex Deucher 
177597b2e202SAlex Deucher /*
177697b2e202SAlex Deucher  * amdgpu smumgr functions
177797b2e202SAlex Deucher  */
177897b2e202SAlex Deucher struct amdgpu_smumgr_funcs {
177997b2e202SAlex Deucher 	int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
178097b2e202SAlex Deucher 	int (*request_smu_load_fw)(struct amdgpu_device *adev);
178197b2e202SAlex Deucher 	int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
178297b2e202SAlex Deucher };
178397b2e202SAlex Deucher 
178497b2e202SAlex Deucher /*
178597b2e202SAlex Deucher  * amdgpu smumgr
178697b2e202SAlex Deucher  */
178797b2e202SAlex Deucher struct amdgpu_smumgr {
178897b2e202SAlex Deucher 	struct amdgpu_bo *toc_buf;
178997b2e202SAlex Deucher 	struct amdgpu_bo *smu_buf;
179097b2e202SAlex Deucher 	/* asic priv smu data */
179197b2e202SAlex Deucher 	void *priv;
179297b2e202SAlex Deucher 	spinlock_t smu_lock;
179397b2e202SAlex Deucher 	/* smumgr functions */
179497b2e202SAlex Deucher 	const struct amdgpu_smumgr_funcs *smumgr_funcs;
179597b2e202SAlex Deucher 	/* ucode loading complete flag */
179697b2e202SAlex Deucher 	uint32_t fw_flags;
179797b2e202SAlex Deucher };
179897b2e202SAlex Deucher 
179997b2e202SAlex Deucher /*
180097b2e202SAlex Deucher  * ASIC specific register table accessible by UMD
180197b2e202SAlex Deucher  */
180297b2e202SAlex Deucher struct amdgpu_allowed_register_entry {
180397b2e202SAlex Deucher 	uint32_t reg_offset;
180497b2e202SAlex Deucher 	bool untouched;
180597b2e202SAlex Deucher 	bool grbm_indexed;
180697b2e202SAlex Deucher };
180797b2e202SAlex Deucher 
180897b2e202SAlex Deucher struct amdgpu_cu_info {
180997b2e202SAlex Deucher 	uint32_t number; /* total active CU number */
181097b2e202SAlex Deucher 	uint32_t ao_cu_mask;
181197b2e202SAlex Deucher 	uint32_t bitmap[4][4];
181297b2e202SAlex Deucher };
181397b2e202SAlex Deucher 
181497b2e202SAlex Deucher 
181597b2e202SAlex Deucher /*
181697b2e202SAlex Deucher  * ASIC specific functions.
181797b2e202SAlex Deucher  */
181897b2e202SAlex Deucher struct amdgpu_asic_funcs {
181997b2e202SAlex Deucher 	bool (*read_disabled_bios)(struct amdgpu_device *adev);
18207946b878SAlex Deucher 	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
18217946b878SAlex Deucher 				   u8 *bios, u32 length_bytes);
182297b2e202SAlex Deucher 	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
182397b2e202SAlex Deucher 			     u32 sh_num, u32 reg_offset, u32 *value);
182497b2e202SAlex Deucher 	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
182597b2e202SAlex Deucher 	int (*reset)(struct amdgpu_device *adev);
182697b2e202SAlex Deucher 	/* wait for mc_idle */
182797b2e202SAlex Deucher 	int (*wait_for_mc_idle)(struct amdgpu_device *adev);
182897b2e202SAlex Deucher 	/* get the reference clock */
182997b2e202SAlex Deucher 	u32 (*get_xclk)(struct amdgpu_device *adev);
183097b2e202SAlex Deucher 	/* get the gpu clock counter */
183197b2e202SAlex Deucher 	uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
183297b2e202SAlex Deucher 	int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
183397b2e202SAlex Deucher 	/* MM block clocks */
183497b2e202SAlex Deucher 	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
183597b2e202SAlex Deucher 	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
183697b2e202SAlex Deucher };
183797b2e202SAlex Deucher 
183897b2e202SAlex Deucher /*
183997b2e202SAlex Deucher  * IOCTL.
184097b2e202SAlex Deucher  */
184197b2e202SAlex Deucher int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
184297b2e202SAlex Deucher 			    struct drm_file *filp);
184397b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
184497b2e202SAlex Deucher 				struct drm_file *filp);
184597b2e202SAlex Deucher 
184697b2e202SAlex Deucher int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
184797b2e202SAlex Deucher 			  struct drm_file *filp);
184897b2e202SAlex Deucher int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
184997b2e202SAlex Deucher 			struct drm_file *filp);
185097b2e202SAlex Deucher int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
185197b2e202SAlex Deucher 			  struct drm_file *filp);
185297b2e202SAlex Deucher int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
185397b2e202SAlex Deucher 			      struct drm_file *filp);
185497b2e202SAlex Deucher int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
185597b2e202SAlex Deucher 			  struct drm_file *filp);
185697b2e202SAlex Deucher int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
185797b2e202SAlex Deucher 			struct drm_file *filp);
185897b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
185997b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
186097b2e202SAlex Deucher 
186197b2e202SAlex Deucher int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
186297b2e202SAlex Deucher 				struct drm_file *filp);
186397b2e202SAlex Deucher 
186497b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */
186597b2e202SAlex Deucher struct amdgpu_vram_scratch {
186697b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
186797b2e202SAlex Deucher 	volatile uint32_t		*ptr;
186897b2e202SAlex Deucher 	u64				gpu_addr;
186997b2e202SAlex Deucher };
187097b2e202SAlex Deucher 
187197b2e202SAlex Deucher /*
187297b2e202SAlex Deucher  * ACPI
187397b2e202SAlex Deucher  */
187497b2e202SAlex Deucher struct amdgpu_atif_notification_cfg {
187597b2e202SAlex Deucher 	bool enabled;
187697b2e202SAlex Deucher 	int command_code;
187797b2e202SAlex Deucher };
187897b2e202SAlex Deucher 
187997b2e202SAlex Deucher struct amdgpu_atif_notifications {
188097b2e202SAlex Deucher 	bool display_switch;
188197b2e202SAlex Deucher 	bool expansion_mode_change;
188297b2e202SAlex Deucher 	bool thermal_state;
188397b2e202SAlex Deucher 	bool forced_power_state;
188497b2e202SAlex Deucher 	bool system_power_state;
188597b2e202SAlex Deucher 	bool display_conf_change;
188697b2e202SAlex Deucher 	bool px_gfx_switch;
188797b2e202SAlex Deucher 	bool brightness_change;
188897b2e202SAlex Deucher 	bool dgpu_display_event;
188997b2e202SAlex Deucher };
189097b2e202SAlex Deucher 
189197b2e202SAlex Deucher struct amdgpu_atif_functions {
189297b2e202SAlex Deucher 	bool system_params;
189397b2e202SAlex Deucher 	bool sbios_requests;
189497b2e202SAlex Deucher 	bool select_active_disp;
189597b2e202SAlex Deucher 	bool lid_state;
189697b2e202SAlex Deucher 	bool get_tv_standard;
189797b2e202SAlex Deucher 	bool set_tv_standard;
189897b2e202SAlex Deucher 	bool get_panel_expansion_mode;
189997b2e202SAlex Deucher 	bool set_panel_expansion_mode;
190097b2e202SAlex Deucher 	bool temperature_change;
190197b2e202SAlex Deucher 	bool graphics_device_types;
190297b2e202SAlex Deucher };
190397b2e202SAlex Deucher 
190497b2e202SAlex Deucher struct amdgpu_atif {
190597b2e202SAlex Deucher 	struct amdgpu_atif_notifications notifications;
190697b2e202SAlex Deucher 	struct amdgpu_atif_functions functions;
190797b2e202SAlex Deucher 	struct amdgpu_atif_notification_cfg notification_cfg;
190897b2e202SAlex Deucher 	struct amdgpu_encoder *encoder_for_bl;
190997b2e202SAlex Deucher };
191097b2e202SAlex Deucher 
191197b2e202SAlex Deucher struct amdgpu_atcs_functions {
191297b2e202SAlex Deucher 	bool get_ext_state;
191397b2e202SAlex Deucher 	bool pcie_perf_req;
191497b2e202SAlex Deucher 	bool pcie_dev_rdy;
191597b2e202SAlex Deucher 	bool pcie_bus_width;
191697b2e202SAlex Deucher };
191797b2e202SAlex Deucher 
191897b2e202SAlex Deucher struct amdgpu_atcs {
191997b2e202SAlex Deucher 	struct amdgpu_atcs_functions functions;
192097b2e202SAlex Deucher };
192197b2e202SAlex Deucher 
192297b2e202SAlex Deucher /*
1923d03846afSChunming Zhou  * CGS
1924d03846afSChunming Zhou  */
1925d03846afSChunming Zhou void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1926d03846afSChunming Zhou void amdgpu_cgs_destroy_device(void *cgs_device);
1927d03846afSChunming Zhou 
1928d03846afSChunming Zhou 
1929d03846afSChunming Zhou /*
193097b2e202SAlex Deucher  * Core structure, functions and helpers.
193197b2e202SAlex Deucher  */
193297b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
193397b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
193497b2e202SAlex Deucher 
193597b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
193697b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
193797b2e202SAlex Deucher 
19388faf0e08SAlex Deucher struct amdgpu_ip_block_status {
19398faf0e08SAlex Deucher 	bool valid;
19408faf0e08SAlex Deucher 	bool sw;
19418faf0e08SAlex Deucher 	bool hw;
19428faf0e08SAlex Deucher };
19438faf0e08SAlex Deucher 
194497b2e202SAlex Deucher struct amdgpu_device {
194597b2e202SAlex Deucher 	struct device			*dev;
194697b2e202SAlex Deucher 	struct drm_device		*ddev;
194797b2e202SAlex Deucher 	struct pci_dev			*pdev;
194897b2e202SAlex Deucher 
194997b2e202SAlex Deucher 	/* ASIC */
19502f7d10b3SJammy Zhou 	enum amd_asic_type		asic_type;
195197b2e202SAlex Deucher 	uint32_t			family;
195297b2e202SAlex Deucher 	uint32_t			rev_id;
195397b2e202SAlex Deucher 	uint32_t			external_rev_id;
195497b2e202SAlex Deucher 	unsigned long			flags;
195597b2e202SAlex Deucher 	int				usec_timeout;
195697b2e202SAlex Deucher 	const struct amdgpu_asic_funcs	*asic_funcs;
195797b2e202SAlex Deucher 	bool				shutdown;
195897b2e202SAlex Deucher 	bool				suspend;
195997b2e202SAlex Deucher 	bool				need_dma32;
196097b2e202SAlex Deucher 	bool				accel_working;
196197b2e202SAlex Deucher 	struct work_struct 		reset_work;
196297b2e202SAlex Deucher 	struct notifier_block		acpi_nb;
196397b2e202SAlex Deucher 	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
196497b2e202SAlex Deucher 	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
196597b2e202SAlex Deucher 	unsigned 			debugfs_count;
196697b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS)
196797b2e202SAlex Deucher 	struct dentry			*debugfs_regs;
196897b2e202SAlex Deucher #endif
196997b2e202SAlex Deucher 	struct amdgpu_atif		atif;
197097b2e202SAlex Deucher 	struct amdgpu_atcs		atcs;
197197b2e202SAlex Deucher 	struct mutex			srbm_mutex;
197297b2e202SAlex Deucher 	/* GRBM index mutex. Protects concurrent access to GRBM index */
197397b2e202SAlex Deucher 	struct mutex                    grbm_idx_mutex;
197497b2e202SAlex Deucher 	struct dev_pm_domain		vga_pm_domain;
197597b2e202SAlex Deucher 	bool				have_disp_power_ref;
197697b2e202SAlex Deucher 
197797b2e202SAlex Deucher 	/* BIOS */
197897b2e202SAlex Deucher 	uint8_t				*bios;
197997b2e202SAlex Deucher 	bool				is_atom_bios;
198097b2e202SAlex Deucher 	uint16_t			bios_header_start;
198197b2e202SAlex Deucher 	struct amdgpu_bo		*stollen_vga_memory;
198297b2e202SAlex Deucher 	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
198397b2e202SAlex Deucher 
198497b2e202SAlex Deucher 	/* Register/doorbell mmio */
198597b2e202SAlex Deucher 	resource_size_t			rmmio_base;
198697b2e202SAlex Deucher 	resource_size_t			rmmio_size;
198797b2e202SAlex Deucher 	void __iomem			*rmmio;
198897b2e202SAlex Deucher 	/* protects concurrent MM_INDEX/DATA based register access */
198997b2e202SAlex Deucher 	spinlock_t mmio_idx_lock;
199097b2e202SAlex Deucher 	/* protects concurrent SMC based register access */
199197b2e202SAlex Deucher 	spinlock_t smc_idx_lock;
199297b2e202SAlex Deucher 	amdgpu_rreg_t			smc_rreg;
199397b2e202SAlex Deucher 	amdgpu_wreg_t			smc_wreg;
199497b2e202SAlex Deucher 	/* protects concurrent PCIE register access */
199597b2e202SAlex Deucher 	spinlock_t pcie_idx_lock;
199697b2e202SAlex Deucher 	amdgpu_rreg_t			pcie_rreg;
199797b2e202SAlex Deucher 	amdgpu_wreg_t			pcie_wreg;
199897b2e202SAlex Deucher 	/* protects concurrent UVD register access */
199997b2e202SAlex Deucher 	spinlock_t uvd_ctx_idx_lock;
200097b2e202SAlex Deucher 	amdgpu_rreg_t			uvd_ctx_rreg;
200197b2e202SAlex Deucher 	amdgpu_wreg_t			uvd_ctx_wreg;
200297b2e202SAlex Deucher 	/* protects concurrent DIDT register access */
200397b2e202SAlex Deucher 	spinlock_t didt_idx_lock;
200497b2e202SAlex Deucher 	amdgpu_rreg_t			didt_rreg;
200597b2e202SAlex Deucher 	amdgpu_wreg_t			didt_wreg;
200697b2e202SAlex Deucher 	/* protects concurrent ENDPOINT (audio) register access */
200797b2e202SAlex Deucher 	spinlock_t audio_endpt_idx_lock;
200897b2e202SAlex Deucher 	amdgpu_block_rreg_t		audio_endpt_rreg;
200997b2e202SAlex Deucher 	amdgpu_block_wreg_t		audio_endpt_wreg;
201097b2e202SAlex Deucher 	void __iomem                    *rio_mem;
201197b2e202SAlex Deucher 	resource_size_t			rio_mem_size;
201297b2e202SAlex Deucher 	struct amdgpu_doorbell		doorbell;
201397b2e202SAlex Deucher 
201497b2e202SAlex Deucher 	/* clock/pll info */
201597b2e202SAlex Deucher 	struct amdgpu_clock            clock;
201697b2e202SAlex Deucher 
201797b2e202SAlex Deucher 	/* MC */
201897b2e202SAlex Deucher 	struct amdgpu_mc		mc;
201997b2e202SAlex Deucher 	struct amdgpu_gart		gart;
202097b2e202SAlex Deucher 	struct amdgpu_dummy_page	dummy_page;
202197b2e202SAlex Deucher 	struct amdgpu_vm_manager	vm_manager;
202297b2e202SAlex Deucher 
202397b2e202SAlex Deucher 	/* memory management */
202497b2e202SAlex Deucher 	struct amdgpu_mman		mman;
202597b2e202SAlex Deucher 	struct amdgpu_gem		gem;
202697b2e202SAlex Deucher 	struct amdgpu_vram_scratch	vram_scratch;
202797b2e202SAlex Deucher 	struct amdgpu_wb		wb;
202897b2e202SAlex Deucher 	atomic64_t			vram_usage;
202997b2e202SAlex Deucher 	atomic64_t			vram_vis_usage;
203097b2e202SAlex Deucher 	atomic64_t			gtt_usage;
203197b2e202SAlex Deucher 	atomic64_t			num_bytes_moved;
2032d94aed5aSMarek Olšák 	atomic_t			gpu_reset_counter;
203397b2e202SAlex Deucher 
203497b2e202SAlex Deucher 	/* display */
203597b2e202SAlex Deucher 	struct amdgpu_mode_info		mode_info;
203697b2e202SAlex Deucher 	struct work_struct		hotplug_work;
203797b2e202SAlex Deucher 	struct amdgpu_irq_src		crtc_irq;
203897b2e202SAlex Deucher 	struct amdgpu_irq_src		pageflip_irq;
203997b2e202SAlex Deucher 	struct amdgpu_irq_src		hpd_irq;
204097b2e202SAlex Deucher 
204197b2e202SAlex Deucher 	/* rings */
204297b2e202SAlex Deucher 	unsigned			fence_context;
204397b2e202SAlex Deucher 	struct mutex			ring_lock;
204497b2e202SAlex Deucher 	unsigned			num_rings;
204597b2e202SAlex Deucher 	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
204697b2e202SAlex Deucher 	bool				ib_pool_ready;
204797b2e202SAlex Deucher 	struct amdgpu_sa_manager	ring_tmp_bo;
204897b2e202SAlex Deucher 
204997b2e202SAlex Deucher 	/* interrupts */
205097b2e202SAlex Deucher 	struct amdgpu_irq		irq;
205197b2e202SAlex Deucher 
20521f7371b2SAlex Deucher 	/* powerplay */
20531f7371b2SAlex Deucher 	struct amd_powerplay		powerplay;
2054e61710c5SJammy Zhou 	bool				pp_enabled;
20551f7371b2SAlex Deucher 
205697b2e202SAlex Deucher 	/* dpm */
205797b2e202SAlex Deucher 	struct amdgpu_pm		pm;
205897b2e202SAlex Deucher 	u32				cg_flags;
205997b2e202SAlex Deucher 	u32				pg_flags;
206097b2e202SAlex Deucher 
206197b2e202SAlex Deucher 	/* amdgpu smumgr */
206297b2e202SAlex Deucher 	struct amdgpu_smumgr smu;
206397b2e202SAlex Deucher 
206497b2e202SAlex Deucher 	/* gfx */
206597b2e202SAlex Deucher 	struct amdgpu_gfx		gfx;
206697b2e202SAlex Deucher 
206797b2e202SAlex Deucher 	/* sdma */
2068c113ea1cSAlex Deucher 	struct amdgpu_sdma		sdma;
206997b2e202SAlex Deucher 
207097b2e202SAlex Deucher 	/* uvd */
207197b2e202SAlex Deucher 	bool				has_uvd;
207297b2e202SAlex Deucher 	struct amdgpu_uvd		uvd;
207397b2e202SAlex Deucher 
207497b2e202SAlex Deucher 	/* vce */
207597b2e202SAlex Deucher 	struct amdgpu_vce		vce;
207697b2e202SAlex Deucher 
207797b2e202SAlex Deucher 	/* firmwares */
207897b2e202SAlex Deucher 	struct amdgpu_firmware		firmware;
207997b2e202SAlex Deucher 
208097b2e202SAlex Deucher 	/* GDS */
208197b2e202SAlex Deucher 	struct amdgpu_gds		gds;
208297b2e202SAlex Deucher 
208397b2e202SAlex Deucher 	const struct amdgpu_ip_block_version *ip_blocks;
208497b2e202SAlex Deucher 	int				num_ip_blocks;
20858faf0e08SAlex Deucher 	struct amdgpu_ip_block_status	*ip_block_status;
208697b2e202SAlex Deucher 	struct mutex	mn_lock;
208797b2e202SAlex Deucher 	DECLARE_HASHTABLE(mn_hash, 7);
208897b2e202SAlex Deucher 
208997b2e202SAlex Deucher 	/* tracking pinned memory */
209097b2e202SAlex Deucher 	u64 vram_pin_size;
209197b2e202SAlex Deucher 	u64 gart_pin_size;
2092130e0371SOded Gabbay 
2093130e0371SOded Gabbay 	/* amdkfd interface */
2094130e0371SOded Gabbay 	struct kfd_dev          *kfd;
209523ca0e4eSChunming Zhou 
209623ca0e4eSChunming Zhou 	/* kernel conext for IB submission */
209747f38501SChristian König 	struct amdgpu_ctx	kernel_ctx;
209897b2e202SAlex Deucher };
209997b2e202SAlex Deucher 
210097b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev);
210197b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev,
210297b2e202SAlex Deucher 		       struct drm_device *ddev,
210397b2e202SAlex Deucher 		       struct pci_dev *pdev,
210497b2e202SAlex Deucher 		       uint32_t flags);
210597b2e202SAlex Deucher void amdgpu_device_fini(struct amdgpu_device *adev);
210697b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
210797b2e202SAlex Deucher 
210897b2e202SAlex Deucher uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
210997b2e202SAlex Deucher 			bool always_indirect);
211097b2e202SAlex Deucher void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
211197b2e202SAlex Deucher 		    bool always_indirect);
211297b2e202SAlex Deucher u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
211397b2e202SAlex Deucher void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
211497b2e202SAlex Deucher 
211597b2e202SAlex Deucher u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
211697b2e202SAlex Deucher void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
211797b2e202SAlex Deucher 
211897b2e202SAlex Deucher /*
211997b2e202SAlex Deucher  * Cast helper
212097b2e202SAlex Deucher  */
212197b2e202SAlex Deucher extern const struct fence_ops amdgpu_fence_ops;
212297b2e202SAlex Deucher static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
212397b2e202SAlex Deucher {
212497b2e202SAlex Deucher 	struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
212597b2e202SAlex Deucher 
212697b2e202SAlex Deucher 	if (__f->base.ops == &amdgpu_fence_ops)
212797b2e202SAlex Deucher 		return __f;
212897b2e202SAlex Deucher 
212997b2e202SAlex Deucher 	return NULL;
213097b2e202SAlex Deucher }
213197b2e202SAlex Deucher 
213297b2e202SAlex Deucher /*
213397b2e202SAlex Deucher  * Registers read & write functions.
213497b2e202SAlex Deucher  */
213597b2e202SAlex Deucher #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
213697b2e202SAlex Deucher #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
213797b2e202SAlex Deucher #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
213897b2e202SAlex Deucher #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
213997b2e202SAlex Deucher #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
214097b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
214197b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
214297b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
214397b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
214497b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
214597b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
214697b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
214797b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
214897b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
214997b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
215097b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
215197b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
215297b2e202SAlex Deucher #define WREG32_P(reg, val, mask)				\
215397b2e202SAlex Deucher 	do {							\
215497b2e202SAlex Deucher 		uint32_t tmp_ = RREG32(reg);			\
215597b2e202SAlex Deucher 		tmp_ &= (mask);					\
215697b2e202SAlex Deucher 		tmp_ |= ((val) & ~(mask));			\
215797b2e202SAlex Deucher 		WREG32(reg, tmp_);				\
215897b2e202SAlex Deucher 	} while (0)
215997b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
216097b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
216197b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask)				\
216297b2e202SAlex Deucher 	do {							\
216397b2e202SAlex Deucher 		uint32_t tmp_ = RREG32_PLL(reg);		\
216497b2e202SAlex Deucher 		tmp_ &= (mask);					\
216597b2e202SAlex Deucher 		tmp_ |= ((val) & ~(mask));			\
216697b2e202SAlex Deucher 		WREG32_PLL(reg, tmp_);				\
216797b2e202SAlex Deucher 	} while (0)
216897b2e202SAlex Deucher #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
216997b2e202SAlex Deucher #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
217097b2e202SAlex Deucher #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
217197b2e202SAlex Deucher 
217297b2e202SAlex Deucher #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
217397b2e202SAlex Deucher #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
217497b2e202SAlex Deucher 
217597b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
217697b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
217797b2e202SAlex Deucher 
217897b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val)			\
217997b2e202SAlex Deucher 	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
218097b2e202SAlex Deucher 	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
218197b2e202SAlex Deucher 
218297b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field)				\
218397b2e202SAlex Deucher 	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
218497b2e202SAlex Deucher 
218597b2e202SAlex Deucher /*
218697b2e202SAlex Deucher  * BIOS helpers.
218797b2e202SAlex Deucher  */
218897b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i])
218997b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
219097b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
219197b2e202SAlex Deucher 
219297b2e202SAlex Deucher /*
219397b2e202SAlex Deucher  * RING helpers.
219497b2e202SAlex Deucher  */
219597b2e202SAlex Deucher static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
219697b2e202SAlex Deucher {
219797b2e202SAlex Deucher 	if (ring->count_dw <= 0)
219886c2b790SJammy Zhou 		DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
219997b2e202SAlex Deucher 	ring->ring[ring->wptr++] = v;
220097b2e202SAlex Deucher 	ring->wptr &= ring->ptr_mask;
220197b2e202SAlex Deucher 	ring->count_dw--;
220297b2e202SAlex Deucher 	ring->ring_free_dw--;
220397b2e202SAlex Deucher }
220497b2e202SAlex Deucher 
2205c113ea1cSAlex Deucher static inline struct amdgpu_sdma_instance *
2206c113ea1cSAlex Deucher amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
22074b2f7e2cSJammy Zhou {
22084b2f7e2cSJammy Zhou 	struct amdgpu_device *adev = ring->adev;
22094b2f7e2cSJammy Zhou 	int i;
22104b2f7e2cSJammy Zhou 
2211c113ea1cSAlex Deucher 	for (i = 0; i < adev->sdma.num_instances; i++)
2212c113ea1cSAlex Deucher 		if (&adev->sdma.instance[i].ring == ring)
22134b2f7e2cSJammy Zhou 			break;
22144b2f7e2cSJammy Zhou 
22154b2f7e2cSJammy Zhou 	if (i < AMDGPU_MAX_SDMA_INSTANCES)
2216c113ea1cSAlex Deucher 		return &adev->sdma.instance[i];
22174b2f7e2cSJammy Zhou 	else
22184b2f7e2cSJammy Zhou 		return NULL;
22194b2f7e2cSJammy Zhou }
22204b2f7e2cSJammy Zhou 
222197b2e202SAlex Deucher /*
222297b2e202SAlex Deucher  * ASICs macro.
222397b2e202SAlex Deucher  */
222497b2e202SAlex Deucher #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
222597b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
222697b2e202SAlex Deucher #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
222797b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
222897b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
222997b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
223097b2e202SAlex Deucher #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
223197b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
22327946b878SAlex Deucher #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
223397b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
223497b2e202SAlex Deucher #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
223597b2e202SAlex Deucher #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
223697b2e202SAlex Deucher #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
223797b2e202SAlex Deucher #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
223897b2e202SAlex Deucher #define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
223997b2e202SAlex Deucher #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
224097b2e202SAlex Deucher #define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
224197b2e202SAlex Deucher #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
224297b2e202SAlex Deucher #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
224397b2e202SAlex Deucher #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
224497b2e202SAlex Deucher #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
224597b2e202SAlex Deucher #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
224697b2e202SAlex Deucher #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
224797b2e202SAlex Deucher #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
224897b2e202SAlex Deucher #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
2249890ee23fSChunming Zhou #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
225097b2e202SAlex Deucher #define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
225197b2e202SAlex Deucher #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
2252d2edb07bSChristian König #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
225397b2e202SAlex Deucher #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
225497b2e202SAlex Deucher #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
225597b2e202SAlex Deucher #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
225697b2e202SAlex Deucher #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
225797b2e202SAlex Deucher #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
225897b2e202SAlex Deucher #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
225997b2e202SAlex Deucher #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
226097b2e202SAlex Deucher #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
226197b2e202SAlex Deucher #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
226297b2e202SAlex Deucher #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
226397b2e202SAlex Deucher #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
226497b2e202SAlex Deucher #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
226597b2e202SAlex Deucher #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
226697b2e202SAlex Deucher #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
226797b2e202SAlex Deucher #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
226897b2e202SAlex Deucher #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
226997b2e202SAlex Deucher #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
227097b2e202SAlex Deucher #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
227197b2e202SAlex Deucher #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
2272c7ae72c0SChunming Zhou #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib),  (s), (d), (b))
22736e7a3840SChunming Zhou #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
227497b2e202SAlex Deucher #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
227597b2e202SAlex Deucher #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
227697b2e202SAlex Deucher #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
227797b2e202SAlex Deucher #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
227897b2e202SAlex Deucher #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
227997b2e202SAlex Deucher #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
228097b2e202SAlex Deucher #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
22813af76f23SRex Zhu 
22823af76f23SRex Zhu #define amdgpu_dpm_get_temperature(adev) \
22834b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22843af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
22854b5ece24SEric Huang 	      (adev)->pm.funcs->get_temperature((adev)))
22863af76f23SRex Zhu 
22873af76f23SRex Zhu #define amdgpu_dpm_set_fan_control_mode(adev, m) \
22884b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22893af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
22904b5ece24SEric Huang 	      (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
22913af76f23SRex Zhu 
22923af76f23SRex Zhu #define amdgpu_dpm_get_fan_control_mode(adev) \
22934b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22943af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
22954b5ece24SEric Huang 	      (adev)->pm.funcs->get_fan_control_mode((adev)))
22963af76f23SRex Zhu 
22973af76f23SRex Zhu #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
22984b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22993af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
23004b5ece24SEric Huang 	      (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
23013af76f23SRex Zhu 
23023af76f23SRex Zhu #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
23034b5ece24SEric Huang 	((adev)->pp_enabled ?						\
23043af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
23054b5ece24SEric Huang 	      (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
230697b2e202SAlex Deucher 
23071b5708ffSRex Zhu #define amdgpu_dpm_get_sclk(adev, l) \
23084b5ece24SEric Huang 	((adev)->pp_enabled ?						\
23091b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
23104b5ece24SEric Huang 		(adev)->pm.funcs->get_sclk((adev), (l)))
23111b5708ffSRex Zhu 
23121b5708ffSRex Zhu #define amdgpu_dpm_get_mclk(adev, l)  \
23134b5ece24SEric Huang 	((adev)->pp_enabled ?						\
23141b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
23154b5ece24SEric Huang 	      (adev)->pm.funcs->get_mclk((adev), (l)))
23161b5708ffSRex Zhu 
23171b5708ffSRex Zhu 
23181b5708ffSRex Zhu #define amdgpu_dpm_force_performance_level(adev, l) \
23194b5ece24SEric Huang 	((adev)->pp_enabled ?						\
23201b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
23214b5ece24SEric Huang 	      (adev)->pm.funcs->force_performance_level((adev), (l)))
23221b5708ffSRex Zhu 
23231b5708ffSRex Zhu #define amdgpu_dpm_powergate_uvd(adev, g) \
23244b5ece24SEric Huang 	((adev)->pp_enabled ?						\
23251b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
23264b5ece24SEric Huang 	      (adev)->pm.funcs->powergate_uvd((adev), (g)))
23271b5708ffSRex Zhu 
23281b5708ffSRex Zhu #define amdgpu_dpm_powergate_vce(adev, g) \
23294b5ece24SEric Huang 	((adev)->pp_enabled ?						\
23301b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
23314b5ece24SEric Huang 	      (adev)->pm.funcs->powergate_vce((adev), (g)))
23321b5708ffSRex Zhu 
23331b5708ffSRex Zhu #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
23344b5ece24SEric Huang 	((adev)->pp_enabled ?						\
23351b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
23364b5ece24SEric Huang 	      (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
23371b5708ffSRex Zhu 
23381b5708ffSRex Zhu #define amdgpu_dpm_get_current_power_state(adev) \
23391b5708ffSRex Zhu 	(adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
23401b5708ffSRex Zhu 
23411b5708ffSRex Zhu #define amdgpu_dpm_get_performance_level(adev) \
23421b5708ffSRex Zhu 	(adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
23431b5708ffSRex Zhu 
23441b5708ffSRex Zhu #define amdgpu_dpm_dispatch_task(adev, event_id, input, output)		\
23451b5708ffSRex Zhu 	(adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
234697b2e202SAlex Deucher 
234797b2e202SAlex Deucher #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
234897b2e202SAlex Deucher 
234997b2e202SAlex Deucher /* Common functions */
235097b2e202SAlex Deucher int amdgpu_gpu_reset(struct amdgpu_device *adev);
235197b2e202SAlex Deucher void amdgpu_pci_config_reset(struct amdgpu_device *adev);
235297b2e202SAlex Deucher bool amdgpu_card_posted(struct amdgpu_device *adev);
235397b2e202SAlex Deucher void amdgpu_update_display_priority(struct amdgpu_device *adev);
235497b2e202SAlex Deucher bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
2355d5fc5e82SChunming Zhou 
235697b2e202SAlex Deucher int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
235797b2e202SAlex Deucher int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
235897b2e202SAlex Deucher 		       u32 ip_instance, u32 ring,
235997b2e202SAlex Deucher 		       struct amdgpu_ring **out_ring);
236097b2e202SAlex Deucher void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
236197b2e202SAlex Deucher bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
236297b2e202SAlex Deucher int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
236397b2e202SAlex Deucher 				     uint32_t flags);
236497b2e202SAlex Deucher bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
236597b2e202SAlex Deucher bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
236697b2e202SAlex Deucher uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
236797b2e202SAlex Deucher 				 struct ttm_mem_reg *mem);
236897b2e202SAlex Deucher void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
236997b2e202SAlex Deucher void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
237097b2e202SAlex Deucher void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
237197b2e202SAlex Deucher void amdgpu_program_register_sequence(struct amdgpu_device *adev,
237297b2e202SAlex Deucher 					     const u32 *registers,
237397b2e202SAlex Deucher 					     const u32 array_size);
237497b2e202SAlex Deucher 
237597b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev);
237697b2e202SAlex Deucher /* atpx handler */
237797b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO)
237897b2e202SAlex Deucher void amdgpu_register_atpx_handler(void);
237997b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void);
238097b2e202SAlex Deucher #else
238197b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {}
238297b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {}
238397b2e202SAlex Deucher #endif
238497b2e202SAlex Deucher 
238597b2e202SAlex Deucher /*
238697b2e202SAlex Deucher  * KMS
238797b2e202SAlex Deucher  */
238897b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
238997b2e202SAlex Deucher extern int amdgpu_max_kms_ioctl;
239097b2e202SAlex Deucher 
239197b2e202SAlex Deucher int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
239297b2e202SAlex Deucher int amdgpu_driver_unload_kms(struct drm_device *dev);
239397b2e202SAlex Deucher void amdgpu_driver_lastclose_kms(struct drm_device *dev);
239497b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
239597b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev,
239697b2e202SAlex Deucher 				 struct drm_file *file_priv);
239797b2e202SAlex Deucher void amdgpu_driver_preclose_kms(struct drm_device *dev,
239897b2e202SAlex Deucher 				struct drm_file *file_priv);
239997b2e202SAlex Deucher int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
240097b2e202SAlex Deucher int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
240188e72717SThierry Reding u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
240288e72717SThierry Reding int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
240388e72717SThierry Reding void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
240488e72717SThierry Reding int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
240597b2e202SAlex Deucher 				    int *max_error,
240697b2e202SAlex Deucher 				    struct timeval *vblank_time,
240797b2e202SAlex Deucher 				    unsigned flags);
240897b2e202SAlex Deucher long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
240997b2e202SAlex Deucher 			     unsigned long arg);
241097b2e202SAlex Deucher 
241197b2e202SAlex Deucher /*
241297b2e202SAlex Deucher  * functions used by amdgpu_encoder.c
241397b2e202SAlex Deucher  */
241497b2e202SAlex Deucher struct amdgpu_afmt_acr {
241597b2e202SAlex Deucher 	u32 clock;
241697b2e202SAlex Deucher 
241797b2e202SAlex Deucher 	int n_32khz;
241897b2e202SAlex Deucher 	int cts_32khz;
241997b2e202SAlex Deucher 
242097b2e202SAlex Deucher 	int n_44_1khz;
242197b2e202SAlex Deucher 	int cts_44_1khz;
242297b2e202SAlex Deucher 
242397b2e202SAlex Deucher 	int n_48khz;
242497b2e202SAlex Deucher 	int cts_48khz;
242597b2e202SAlex Deucher 
242697b2e202SAlex Deucher };
242797b2e202SAlex Deucher 
242897b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
242997b2e202SAlex Deucher 
243097b2e202SAlex Deucher /* amdgpu_acpi.c */
243197b2e202SAlex Deucher #if defined(CONFIG_ACPI)
243297b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev);
243397b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev);
243497b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
243597b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
243697b2e202SAlex Deucher 						u8 perf_req, bool advertise);
243797b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
243897b2e202SAlex Deucher #else
243997b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
244097b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
244197b2e202SAlex Deucher #endif
244297b2e202SAlex Deucher 
244397b2e202SAlex Deucher struct amdgpu_bo_va_mapping *
244497b2e202SAlex Deucher amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
244597b2e202SAlex Deucher 		       uint64_t addr, struct amdgpu_bo **bo);
244697b2e202SAlex Deucher 
244797b2e202SAlex Deucher #include "amdgpu_object.h"
244897b2e202SAlex Deucher 
244997b2e202SAlex Deucher #endif
2450