xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/amdgpu.h (revision c0365541)
197b2e202SAlex Deucher /*
297b2e202SAlex Deucher  * Copyright 2008 Advanced Micro Devices, Inc.
397b2e202SAlex Deucher  * Copyright 2008 Red Hat Inc.
497b2e202SAlex Deucher  * Copyright 2009 Jerome Glisse.
597b2e202SAlex Deucher  *
697b2e202SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
797b2e202SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
897b2e202SAlex Deucher  * to deal in the Software without restriction, including without limitation
997b2e202SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
1097b2e202SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
1197b2e202SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
1297b2e202SAlex Deucher  *
1397b2e202SAlex Deucher  * The above copyright notice and this permission notice shall be included in
1497b2e202SAlex Deucher  * all copies or substantial portions of the Software.
1597b2e202SAlex Deucher  *
1697b2e202SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1797b2e202SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1897b2e202SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1997b2e202SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
2097b2e202SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2197b2e202SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2297b2e202SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
2397b2e202SAlex Deucher  *
2497b2e202SAlex Deucher  * Authors: Dave Airlie
2597b2e202SAlex Deucher  *          Alex Deucher
2697b2e202SAlex Deucher  *          Jerome Glisse
2797b2e202SAlex Deucher  */
2897b2e202SAlex Deucher #ifndef __AMDGPU_H__
2997b2e202SAlex Deucher #define __AMDGPU_H__
3097b2e202SAlex Deucher 
3197b2e202SAlex Deucher #include <linux/atomic.h>
3297b2e202SAlex Deucher #include <linux/wait.h>
3397b2e202SAlex Deucher #include <linux/list.h>
3497b2e202SAlex Deucher #include <linux/kref.h>
3597b2e202SAlex Deucher #include <linux/interval_tree.h>
3697b2e202SAlex Deucher #include <linux/hashtable.h>
3797b2e202SAlex Deucher #include <linux/fence.h>
3897b2e202SAlex Deucher 
3997b2e202SAlex Deucher #include <ttm/ttm_bo_api.h>
4097b2e202SAlex Deucher #include <ttm/ttm_bo_driver.h>
4197b2e202SAlex Deucher #include <ttm/ttm_placement.h>
4297b2e202SAlex Deucher #include <ttm/ttm_module.h>
4397b2e202SAlex Deucher #include <ttm/ttm_execbuf_util.h>
4497b2e202SAlex Deucher 
45d03846afSChunming Zhou #include <drm/drmP.h>
4697b2e202SAlex Deucher #include <drm/drm_gem.h>
477e5a547fSChunming Zhou #include <drm/amdgpu_drm.h>
4897b2e202SAlex Deucher 
495fc3aeebSyanyang1 #include "amd_shared.h"
5097b2e202SAlex Deucher #include "amdgpu_mode.h"
5197b2e202SAlex Deucher #include "amdgpu_ih.h"
5297b2e202SAlex Deucher #include "amdgpu_irq.h"
5397b2e202SAlex Deucher #include "amdgpu_ucode.h"
5497b2e202SAlex Deucher #include "amdgpu_gds.h"
551f7371b2SAlex Deucher #include "amd_powerplay.h"
56a8fe58ceSMaruthi Bayyavarapu #include "amdgpu_acp.h"
5797b2e202SAlex Deucher 
58b80d8475SAlex Deucher #include "gpu_scheduler.h"
59b80d8475SAlex Deucher 
6097b2e202SAlex Deucher /*
6197b2e202SAlex Deucher  * Modules parameters.
6297b2e202SAlex Deucher  */
6397b2e202SAlex Deucher extern int amdgpu_modeset;
6497b2e202SAlex Deucher extern int amdgpu_vram_limit;
6597b2e202SAlex Deucher extern int amdgpu_gart_size;
6697b2e202SAlex Deucher extern int amdgpu_benchmarking;
6797b2e202SAlex Deucher extern int amdgpu_testing;
6897b2e202SAlex Deucher extern int amdgpu_audio;
6997b2e202SAlex Deucher extern int amdgpu_disp_priority;
7097b2e202SAlex Deucher extern int amdgpu_hw_i2c;
7197b2e202SAlex Deucher extern int amdgpu_pcie_gen2;
7297b2e202SAlex Deucher extern int amdgpu_msi;
7397b2e202SAlex Deucher extern int amdgpu_lockup_timeout;
7497b2e202SAlex Deucher extern int amdgpu_dpm;
7597b2e202SAlex Deucher extern int amdgpu_smc_load_fw;
7697b2e202SAlex Deucher extern int amdgpu_aspm;
7797b2e202SAlex Deucher extern int amdgpu_runtime_pm;
7897b2e202SAlex Deucher extern unsigned amdgpu_ip_block_mask;
7997b2e202SAlex Deucher extern int amdgpu_bapm;
8097b2e202SAlex Deucher extern int amdgpu_deep_color;
8197b2e202SAlex Deucher extern int amdgpu_vm_size;
8297b2e202SAlex Deucher extern int amdgpu_vm_block_size;
83d9c13156SChristian König extern int amdgpu_vm_fault_stop;
84b495bd3aSChristian König extern int amdgpu_vm_debug;
851333f723SJammy Zhou extern int amdgpu_sched_jobs;
864afcb303SJammy Zhou extern int amdgpu_sched_hw_submission;
871f7371b2SAlex Deucher extern int amdgpu_powerplay;
88cd474ba0SAlex Deucher extern unsigned amdgpu_pcie_gen_cap;
89cd474ba0SAlex Deucher extern unsigned amdgpu_pcie_lane_cap;
9097b2e202SAlex Deucher 
914b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
9297b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
9397b2e202SAlex Deucher #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
9497b2e202SAlex Deucher /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
9597b2e202SAlex Deucher #define AMDGPU_IB_POOL_SIZE			16
9697b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
9797b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT			4
9897b2e202SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH			8
9997b2e202SAlex Deucher 
10097b2e202SAlex Deucher /* max number of rings */
10197b2e202SAlex Deucher #define AMDGPU_MAX_RINGS			16
10297b2e202SAlex Deucher #define AMDGPU_MAX_GFX_RINGS			1
10397b2e202SAlex Deucher #define AMDGPU_MAX_COMPUTE_RINGS		8
10497b2e202SAlex Deucher #define AMDGPU_MAX_VCE_RINGS			2
10597b2e202SAlex Deucher 
10636f523a7SJammy Zhou /* max number of IP instances */
10736f523a7SJammy Zhou #define AMDGPU_MAX_SDMA_INSTANCES		2
10836f523a7SJammy Zhou 
10997b2e202SAlex Deucher /* hardcode that limit for now */
11097b2e202SAlex Deucher #define AMDGPU_VA_RESERVED_SIZE			(8 << 20)
11197b2e202SAlex Deucher 
11297b2e202SAlex Deucher /* hard reset data */
11397b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b
11497b2e202SAlex Deucher 
11597b2e202SAlex Deucher /* reset flags */
11697b2e202SAlex Deucher #define AMDGPU_RESET_GFX			(1 << 0)
11797b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE			(1 << 1)
11897b2e202SAlex Deucher #define AMDGPU_RESET_DMA			(1 << 2)
11997b2e202SAlex Deucher #define AMDGPU_RESET_CP				(1 << 3)
12097b2e202SAlex Deucher #define AMDGPU_RESET_GRBM			(1 << 4)
12197b2e202SAlex Deucher #define AMDGPU_RESET_DMA1			(1 << 5)
12297b2e202SAlex Deucher #define AMDGPU_RESET_RLC			(1 << 6)
12397b2e202SAlex Deucher #define AMDGPU_RESET_SEM			(1 << 7)
12497b2e202SAlex Deucher #define AMDGPU_RESET_IH				(1 << 8)
12597b2e202SAlex Deucher #define AMDGPU_RESET_VMC			(1 << 9)
12697b2e202SAlex Deucher #define AMDGPU_RESET_MC				(1 << 10)
12797b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY			(1 << 11)
12897b2e202SAlex Deucher #define AMDGPU_RESET_UVD			(1 << 12)
12997b2e202SAlex Deucher #define AMDGPU_RESET_VCE			(1 << 13)
13097b2e202SAlex Deucher #define AMDGPU_RESET_VCE1			(1 << 14)
13197b2e202SAlex Deucher 
13297b2e202SAlex Deucher /* GFX current status */
13397b2e202SAlex Deucher #define AMDGPU_GFX_NORMAL_MODE			0x00000000L
13497b2e202SAlex Deucher #define AMDGPU_GFX_SAFE_MODE			0x00000001L
13597b2e202SAlex Deucher #define AMDGPU_GFX_PG_DISABLED_MODE		0x00000002L
13697b2e202SAlex Deucher #define AMDGPU_GFX_CG_DISABLED_MODE		0x00000004L
13797b2e202SAlex Deucher #define AMDGPU_GFX_LBPW_DISABLED_MODE		0x00000008L
13897b2e202SAlex Deucher 
13997b2e202SAlex Deucher /* max cursor sizes (in pixels) */
14097b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128
14197b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128
14297b2e202SAlex Deucher 
14397b2e202SAlex Deucher struct amdgpu_device;
14497b2e202SAlex Deucher struct amdgpu_ib;
14597b2e202SAlex Deucher struct amdgpu_vm;
14697b2e202SAlex Deucher struct amdgpu_ring;
14797b2e202SAlex Deucher struct amdgpu_cs_parser;
148bb977d37SChunming Zhou struct amdgpu_job;
14997b2e202SAlex Deucher struct amdgpu_irq_src;
1500b492a4cSAlex Deucher struct amdgpu_fpriv;
15197b2e202SAlex Deucher 
15297b2e202SAlex Deucher enum amdgpu_cp_irq {
15397b2e202SAlex Deucher 	AMDGPU_CP_IRQ_GFX_EOP = 0,
15497b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
15597b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
15697b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
15797b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
15897b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
15997b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
16097b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
16197b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
16297b2e202SAlex Deucher 
16397b2e202SAlex Deucher 	AMDGPU_CP_IRQ_LAST
16497b2e202SAlex Deucher };
16597b2e202SAlex Deucher 
16697b2e202SAlex Deucher enum amdgpu_sdma_irq {
16797b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_TRAP0 = 0,
16897b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_TRAP1,
16997b2e202SAlex Deucher 
17097b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_LAST
17197b2e202SAlex Deucher };
17297b2e202SAlex Deucher 
17397b2e202SAlex Deucher enum amdgpu_thermal_irq {
17497b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
17597b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
17697b2e202SAlex Deucher 
17797b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_LAST
17897b2e202SAlex Deucher };
17997b2e202SAlex Deucher 
18097b2e202SAlex Deucher int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
1815fc3aeebSyanyang1 				  enum amd_ip_block_type block_type,
1825fc3aeebSyanyang1 				  enum amd_clockgating_state state);
18397b2e202SAlex Deucher int amdgpu_set_powergating_state(struct amdgpu_device *adev,
1845fc3aeebSyanyang1 				  enum amd_ip_block_type block_type,
1855fc3aeebSyanyang1 				  enum amd_powergating_state state);
18697b2e202SAlex Deucher 
18797b2e202SAlex Deucher struct amdgpu_ip_block_version {
1885fc3aeebSyanyang1 	enum amd_ip_block_type type;
18997b2e202SAlex Deucher 	u32 major;
19097b2e202SAlex Deucher 	u32 minor;
19197b2e202SAlex Deucher 	u32 rev;
1925fc3aeebSyanyang1 	const struct amd_ip_funcs *funcs;
19397b2e202SAlex Deucher };
19497b2e202SAlex Deucher 
19597b2e202SAlex Deucher int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
1965fc3aeebSyanyang1 				enum amd_ip_block_type type,
19797b2e202SAlex Deucher 				u32 major, u32 minor);
19897b2e202SAlex Deucher 
19997b2e202SAlex Deucher const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
20097b2e202SAlex Deucher 					struct amdgpu_device *adev,
2015fc3aeebSyanyang1 					enum amd_ip_block_type type);
20297b2e202SAlex Deucher 
20397b2e202SAlex Deucher /* provided by hw blocks that can move/clear data.  e.g., gfx or sdma */
20497b2e202SAlex Deucher struct amdgpu_buffer_funcs {
20597b2e202SAlex Deucher 	/* maximum bytes in a single operation */
20697b2e202SAlex Deucher 	uint32_t	copy_max_bytes;
20797b2e202SAlex Deucher 
20897b2e202SAlex Deucher 	/* number of dw to reserve per operation */
20997b2e202SAlex Deucher 	unsigned	copy_num_dw;
21097b2e202SAlex Deucher 
21197b2e202SAlex Deucher 	/* used for buffer migration */
212c7ae72c0SChunming Zhou 	void (*emit_copy_buffer)(struct amdgpu_ib *ib,
21397b2e202SAlex Deucher 				 /* src addr in bytes */
21497b2e202SAlex Deucher 				 uint64_t src_offset,
21597b2e202SAlex Deucher 				 /* dst addr in bytes */
21697b2e202SAlex Deucher 				 uint64_t dst_offset,
21797b2e202SAlex Deucher 				 /* number of byte to transfer */
21897b2e202SAlex Deucher 				 uint32_t byte_count);
21997b2e202SAlex Deucher 
22097b2e202SAlex Deucher 	/* maximum bytes in a single operation */
22197b2e202SAlex Deucher 	uint32_t	fill_max_bytes;
22297b2e202SAlex Deucher 
22397b2e202SAlex Deucher 	/* number of dw to reserve per operation */
22497b2e202SAlex Deucher 	unsigned	fill_num_dw;
22597b2e202SAlex Deucher 
22697b2e202SAlex Deucher 	/* used for buffer clearing */
2276e7a3840SChunming Zhou 	void (*emit_fill_buffer)(struct amdgpu_ib *ib,
22897b2e202SAlex Deucher 				 /* value to write to memory */
22997b2e202SAlex Deucher 				 uint32_t src_data,
23097b2e202SAlex Deucher 				 /* dst addr in bytes */
23197b2e202SAlex Deucher 				 uint64_t dst_offset,
23297b2e202SAlex Deucher 				 /* number of byte to fill */
23397b2e202SAlex Deucher 				 uint32_t byte_count);
23497b2e202SAlex Deucher };
23597b2e202SAlex Deucher 
23697b2e202SAlex Deucher /* provided by hw blocks that can write ptes, e.g., sdma */
23797b2e202SAlex Deucher struct amdgpu_vm_pte_funcs {
23897b2e202SAlex Deucher 	/* copy pte entries from GART */
23997b2e202SAlex Deucher 	void (*copy_pte)(struct amdgpu_ib *ib,
24097b2e202SAlex Deucher 			 uint64_t pe, uint64_t src,
24197b2e202SAlex Deucher 			 unsigned count);
24297b2e202SAlex Deucher 	/* write pte one entry at a time with addr mapping */
24397b2e202SAlex Deucher 	void (*write_pte)(struct amdgpu_ib *ib,
244b07c9d2aSChristian König 			  const dma_addr_t *pages_addr, uint64_t pe,
24597b2e202SAlex Deucher 			  uint64_t addr, unsigned count,
24697b2e202SAlex Deucher 			  uint32_t incr, uint32_t flags);
24797b2e202SAlex Deucher 	/* for linear pte/pde updates without addr mapping */
24897b2e202SAlex Deucher 	void (*set_pte_pde)(struct amdgpu_ib *ib,
24997b2e202SAlex Deucher 			    uint64_t pe,
25097b2e202SAlex Deucher 			    uint64_t addr, unsigned count,
25197b2e202SAlex Deucher 			    uint32_t incr, uint32_t flags);
25297b2e202SAlex Deucher };
25397b2e202SAlex Deucher 
25497b2e202SAlex Deucher /* provided by the gmc block */
25597b2e202SAlex Deucher struct amdgpu_gart_funcs {
25697b2e202SAlex Deucher 	/* flush the vm tlb via mmio */
25797b2e202SAlex Deucher 	void (*flush_gpu_tlb)(struct amdgpu_device *adev,
25897b2e202SAlex Deucher 			      uint32_t vmid);
25997b2e202SAlex Deucher 	/* write pte/pde updates using the cpu */
26097b2e202SAlex Deucher 	int (*set_pte_pde)(struct amdgpu_device *adev,
26197b2e202SAlex Deucher 			   void *cpu_pt_addr, /* cpu addr of page table */
26297b2e202SAlex Deucher 			   uint32_t gpu_page_idx, /* pte/pde to update */
26397b2e202SAlex Deucher 			   uint64_t addr, /* addr to write into pte/pde */
26497b2e202SAlex Deucher 			   uint32_t flags); /* access flags */
26597b2e202SAlex Deucher };
26697b2e202SAlex Deucher 
26797b2e202SAlex Deucher /* provided by the ih block */
26897b2e202SAlex Deucher struct amdgpu_ih_funcs {
26997b2e202SAlex Deucher 	/* ring read/write ptr handling, called from interrupt context */
27097b2e202SAlex Deucher 	u32 (*get_wptr)(struct amdgpu_device *adev);
27197b2e202SAlex Deucher 	void (*decode_iv)(struct amdgpu_device *adev,
27297b2e202SAlex Deucher 			  struct amdgpu_iv_entry *entry);
27397b2e202SAlex Deucher 	void (*set_rptr)(struct amdgpu_device *adev);
27497b2e202SAlex Deucher };
27597b2e202SAlex Deucher 
27697b2e202SAlex Deucher /* provided by hw blocks that expose a ring buffer for commands */
27797b2e202SAlex Deucher struct amdgpu_ring_funcs {
27897b2e202SAlex Deucher 	/* ring read/write ptr handling */
27997b2e202SAlex Deucher 	u32 (*get_rptr)(struct amdgpu_ring *ring);
28097b2e202SAlex Deucher 	u32 (*get_wptr)(struct amdgpu_ring *ring);
28197b2e202SAlex Deucher 	void (*set_wptr)(struct amdgpu_ring *ring);
28297b2e202SAlex Deucher 	/* validating and patching of IBs */
28397b2e202SAlex Deucher 	int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
28497b2e202SAlex Deucher 	/* command emit functions */
28597b2e202SAlex Deucher 	void (*emit_ib)(struct amdgpu_ring *ring,
28697b2e202SAlex Deucher 			struct amdgpu_ib *ib);
28797b2e202SAlex Deucher 	void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
288890ee23fSChunming Zhou 			   uint64_t seq, unsigned flags);
289b8c7b39eSChristian König 	void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
29097b2e202SAlex Deucher 	void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
29197b2e202SAlex Deucher 			      uint64_t pd_addr);
292d2edb07bSChristian König 	void (*emit_hdp_flush)(struct amdgpu_ring *ring);
29311afbde8SChunming Zhou 	void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
29497b2e202SAlex Deucher 	void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
29597b2e202SAlex Deucher 				uint32_t gds_base, uint32_t gds_size,
29697b2e202SAlex Deucher 				uint32_t gws_base, uint32_t gws_size,
29797b2e202SAlex Deucher 				uint32_t oa_base, uint32_t oa_size);
29897b2e202SAlex Deucher 	/* testing functions */
29997b2e202SAlex Deucher 	int (*test_ring)(struct amdgpu_ring *ring);
30097b2e202SAlex Deucher 	int (*test_ib)(struct amdgpu_ring *ring);
301edff0e28SJammy Zhou 	/* insert NOP packets */
302edff0e28SJammy Zhou 	void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
3039e5d5309SChristian König 	/* pad the indirect buffer to the necessary number of dw */
3049e5d5309SChristian König 	void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
30503ccf481SMonk Liu 	unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
30603ccf481SMonk Liu 	void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
30797b2e202SAlex Deucher };
30897b2e202SAlex Deucher 
30997b2e202SAlex Deucher /*
31097b2e202SAlex Deucher  * BIOS.
31197b2e202SAlex Deucher  */
31297b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev);
31397b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev);
31497b2e202SAlex Deucher 
31597b2e202SAlex Deucher /*
31697b2e202SAlex Deucher  * Dummy page
31797b2e202SAlex Deucher  */
31897b2e202SAlex Deucher struct amdgpu_dummy_page {
31997b2e202SAlex Deucher 	struct page	*page;
32097b2e202SAlex Deucher 	dma_addr_t	addr;
32197b2e202SAlex Deucher };
32297b2e202SAlex Deucher int amdgpu_dummy_page_init(struct amdgpu_device *adev);
32397b2e202SAlex Deucher void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
32497b2e202SAlex Deucher 
32597b2e202SAlex Deucher 
32697b2e202SAlex Deucher /*
32797b2e202SAlex Deucher  * Clocks
32897b2e202SAlex Deucher  */
32997b2e202SAlex Deucher 
33097b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3
33197b2e202SAlex Deucher 
33297b2e202SAlex Deucher struct amdgpu_clock {
33397b2e202SAlex Deucher 	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
33497b2e202SAlex Deucher 	struct amdgpu_pll spll;
33597b2e202SAlex Deucher 	struct amdgpu_pll mpll;
33697b2e202SAlex Deucher 	/* 10 Khz units */
33797b2e202SAlex Deucher 	uint32_t default_mclk;
33897b2e202SAlex Deucher 	uint32_t default_sclk;
33997b2e202SAlex Deucher 	uint32_t default_dispclk;
34097b2e202SAlex Deucher 	uint32_t current_dispclk;
34197b2e202SAlex Deucher 	uint32_t dp_extclk;
34297b2e202SAlex Deucher 	uint32_t max_pixel_clock;
34397b2e202SAlex Deucher };
34497b2e202SAlex Deucher 
34597b2e202SAlex Deucher /*
34697b2e202SAlex Deucher  * Fences.
34797b2e202SAlex Deucher  */
34897b2e202SAlex Deucher struct amdgpu_fence_driver {
34997b2e202SAlex Deucher 	uint64_t			gpu_addr;
35097b2e202SAlex Deucher 	volatile uint32_t		*cpu_addr;
35197b2e202SAlex Deucher 	/* sync_seq is protected by ring emission lock */
352742c085fSChristian König 	uint32_t			sync_seq;
353742c085fSChristian König 	atomic_t			last_seq;
35497b2e202SAlex Deucher 	bool				initialized;
35597b2e202SAlex Deucher 	struct amdgpu_irq_src		*irq_src;
35697b2e202SAlex Deucher 	unsigned			irq_type;
357c2776afeSChristian König 	struct timer_list		fallback_timer;
358c89377d1SChristian König 	unsigned			num_fences_mask;
3594a7d74f1SChristian König 	spinlock_t			lock;
360c89377d1SChristian König 	struct fence			**fences;
36197b2e202SAlex Deucher };
36297b2e202SAlex Deucher 
36397b2e202SAlex Deucher /* some special values for the owner field */
36497b2e202SAlex Deucher #define AMDGPU_FENCE_OWNER_UNDEFINED	((void*)0ul)
36597b2e202SAlex Deucher #define AMDGPU_FENCE_OWNER_VM		((void*)1ul)
36697b2e202SAlex Deucher 
367890ee23fSChunming Zhou #define AMDGPU_FENCE_FLAG_64BIT         (1 << 0)
368890ee23fSChunming Zhou #define AMDGPU_FENCE_FLAG_INT           (1 << 1)
369890ee23fSChunming Zhou 
37097b2e202SAlex Deucher struct amdgpu_user_fence {
37197b2e202SAlex Deucher 	/* write-back bo */
37297b2e202SAlex Deucher 	struct amdgpu_bo 	*bo;
37397b2e202SAlex Deucher 	/* write-back address offset to bo start */
37497b2e202SAlex Deucher 	uint32_t                offset;
37597b2e202SAlex Deucher };
37697b2e202SAlex Deucher 
37797b2e202SAlex Deucher int amdgpu_fence_driver_init(struct amdgpu_device *adev);
37897b2e202SAlex Deucher void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
37997b2e202SAlex Deucher void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
38097b2e202SAlex Deucher 
381e6151a08SChristian König int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
382e6151a08SChristian König 				  unsigned num_hw_submission);
38397b2e202SAlex Deucher int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
38497b2e202SAlex Deucher 				   struct amdgpu_irq_src *irq_src,
38597b2e202SAlex Deucher 				   unsigned irq_type);
3865ceb54c6SAlex Deucher void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
3875ceb54c6SAlex Deucher void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
388364beb2cSChristian König int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
38997b2e202SAlex Deucher void amdgpu_fence_process(struct amdgpu_ring *ring);
39097b2e202SAlex Deucher int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
39197b2e202SAlex Deucher unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
39297b2e202SAlex Deucher 
39397b2e202SAlex Deucher /*
39497b2e202SAlex Deucher  * TTM.
39597b2e202SAlex Deucher  */
39697b2e202SAlex Deucher struct amdgpu_mman {
39797b2e202SAlex Deucher 	struct ttm_bo_global_ref        bo_global_ref;
39897b2e202SAlex Deucher 	struct drm_global_reference	mem_global_ref;
39997b2e202SAlex Deucher 	struct ttm_bo_device		bdev;
40097b2e202SAlex Deucher 	bool				mem_global_referenced;
40197b2e202SAlex Deucher 	bool				initialized;
40297b2e202SAlex Deucher 
40397b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS)
40497b2e202SAlex Deucher 	struct dentry			*vram;
40597b2e202SAlex Deucher 	struct dentry			*gtt;
40697b2e202SAlex Deucher #endif
40797b2e202SAlex Deucher 
40897b2e202SAlex Deucher 	/* buffer handling */
40997b2e202SAlex Deucher 	const struct amdgpu_buffer_funcs	*buffer_funcs;
41097b2e202SAlex Deucher 	struct amdgpu_ring			*buffer_funcs_ring;
411703297c1SChristian König 	/* Scheduler entity for buffer moves */
412703297c1SChristian König 	struct amd_sched_entity			entity;
41397b2e202SAlex Deucher };
41497b2e202SAlex Deucher 
41597b2e202SAlex Deucher int amdgpu_copy_buffer(struct amdgpu_ring *ring,
41697b2e202SAlex Deucher 		       uint64_t src_offset,
41797b2e202SAlex Deucher 		       uint64_t dst_offset,
41897b2e202SAlex Deucher 		       uint32_t byte_count,
41997b2e202SAlex Deucher 		       struct reservation_object *resv,
420c7ae72c0SChunming Zhou 		       struct fence **fence);
42197b2e202SAlex Deucher int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
42297b2e202SAlex Deucher 
42397b2e202SAlex Deucher struct amdgpu_bo_list_entry {
42497b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
42597b2e202SAlex Deucher 	struct ttm_validate_buffer	tv;
42697b2e202SAlex Deucher 	struct amdgpu_bo_va		*bo_va;
42797b2e202SAlex Deucher 	uint32_t			priority;
4282f568dbdSChristian König 	struct page			**user_pages;
4292f568dbdSChristian König 	int				user_invalidated;
43097b2e202SAlex Deucher };
43197b2e202SAlex Deucher 
43297b2e202SAlex Deucher struct amdgpu_bo_va_mapping {
43397b2e202SAlex Deucher 	struct list_head		list;
43497b2e202SAlex Deucher 	struct interval_tree_node	it;
43597b2e202SAlex Deucher 	uint64_t			offset;
43697b2e202SAlex Deucher 	uint32_t			flags;
43797b2e202SAlex Deucher };
43897b2e202SAlex Deucher 
43997b2e202SAlex Deucher /* bo virtual addresses in a specific vm */
44097b2e202SAlex Deucher struct amdgpu_bo_va {
44197b2e202SAlex Deucher 	/* protected by bo being reserved */
44297b2e202SAlex Deucher 	struct list_head		bo_list;
443bb1e38a4SChunming Zhou 	struct fence		        *last_pt_update;
44497b2e202SAlex Deucher 	unsigned			ref_count;
44597b2e202SAlex Deucher 
4467fc11959SChristian König 	/* protected by vm mutex and spinlock */
44797b2e202SAlex Deucher 	struct list_head		vm_status;
44897b2e202SAlex Deucher 
4497fc11959SChristian König 	/* mappings for this bo_va */
4507fc11959SChristian König 	struct list_head		invalids;
4517fc11959SChristian König 	struct list_head		valids;
4527fc11959SChristian König 
45397b2e202SAlex Deucher 	/* constant after initialization */
45497b2e202SAlex Deucher 	struct amdgpu_vm		*vm;
45597b2e202SAlex Deucher 	struct amdgpu_bo		*bo;
45697b2e202SAlex Deucher };
45797b2e202SAlex Deucher 
4587e5a547fSChunming Zhou #define AMDGPU_GEM_DOMAIN_MAX		0x3
4597e5a547fSChunming Zhou 
46097b2e202SAlex Deucher struct amdgpu_bo {
46197b2e202SAlex Deucher 	/* Protected by gem.mutex */
46297b2e202SAlex Deucher 	struct list_head		list;
46397b2e202SAlex Deucher 	/* Protected by tbo.reserved */
4641ea863fdSChristian König 	u32				prefered_domains;
4651ea863fdSChristian König 	u32				allowed_domains;
4667e5a547fSChunming Zhou 	struct ttm_place		placements[AMDGPU_GEM_DOMAIN_MAX + 1];
46797b2e202SAlex Deucher 	struct ttm_placement		placement;
46897b2e202SAlex Deucher 	struct ttm_buffer_object	tbo;
46997b2e202SAlex Deucher 	struct ttm_bo_kmap_obj		kmap;
47097b2e202SAlex Deucher 	u64				flags;
47197b2e202SAlex Deucher 	unsigned			pin_count;
47297b2e202SAlex Deucher 	void				*kptr;
47397b2e202SAlex Deucher 	u64				tiling_flags;
47497b2e202SAlex Deucher 	u64				metadata_flags;
47597b2e202SAlex Deucher 	void				*metadata;
47697b2e202SAlex Deucher 	u32				metadata_size;
47797b2e202SAlex Deucher 	/* list of all virtual address to which this bo
47897b2e202SAlex Deucher 	 * is associated to
47997b2e202SAlex Deucher 	 */
48097b2e202SAlex Deucher 	struct list_head		va;
48197b2e202SAlex Deucher 	/* Constant after initialization */
48297b2e202SAlex Deucher 	struct amdgpu_device		*adev;
48397b2e202SAlex Deucher 	struct drm_gem_object		gem_base;
48482b9c55bSChristian König 	struct amdgpu_bo		*parent;
48597b2e202SAlex Deucher 
48697b2e202SAlex Deucher 	struct ttm_bo_kmap_obj		dma_buf_vmap;
48797b2e202SAlex Deucher 	struct amdgpu_mn		*mn;
48897b2e202SAlex Deucher 	struct list_head		mn_list;
48997b2e202SAlex Deucher };
49097b2e202SAlex Deucher #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
49197b2e202SAlex Deucher 
49297b2e202SAlex Deucher void amdgpu_gem_object_free(struct drm_gem_object *obj);
49397b2e202SAlex Deucher int amdgpu_gem_object_open(struct drm_gem_object *obj,
49497b2e202SAlex Deucher 				struct drm_file *file_priv);
49597b2e202SAlex Deucher void amdgpu_gem_object_close(struct drm_gem_object *obj,
49697b2e202SAlex Deucher 				struct drm_file *file_priv);
49797b2e202SAlex Deucher unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
49897b2e202SAlex Deucher struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
49997b2e202SAlex Deucher struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
50097b2e202SAlex Deucher 							struct dma_buf_attachment *attach,
50197b2e202SAlex Deucher 							struct sg_table *sg);
50297b2e202SAlex Deucher struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
50397b2e202SAlex Deucher 					struct drm_gem_object *gobj,
50497b2e202SAlex Deucher 					int flags);
50597b2e202SAlex Deucher int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
50697b2e202SAlex Deucher void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
50797b2e202SAlex Deucher struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
50897b2e202SAlex Deucher void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
50997b2e202SAlex Deucher void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
51097b2e202SAlex Deucher int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
51197b2e202SAlex Deucher 
51297b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock.
51397b2e202SAlex Deucher  * By conception this is an helper for other part of the driver
51497b2e202SAlex Deucher  * like the indirect buffer or semaphore, which both have their
51597b2e202SAlex Deucher  * locking.
51697b2e202SAlex Deucher  *
51797b2e202SAlex Deucher  * Principe is simple, we keep a list of sub allocation in offset
51897b2e202SAlex Deucher  * order (first entry has offset == 0, last entry has the highest
51997b2e202SAlex Deucher  * offset).
52097b2e202SAlex Deucher  *
52197b2e202SAlex Deucher  * When allocating new object we first check if there is room at
52297b2e202SAlex Deucher  * the end total_size - (last_object_offset + last_object_size) >=
52397b2e202SAlex Deucher  * alloc_size. If so we allocate new object there.
52497b2e202SAlex Deucher  *
52597b2e202SAlex Deucher  * When there is not enough room at the end, we start waiting for
52697b2e202SAlex Deucher  * each sub object until we reach object_offset+object_size >=
52797b2e202SAlex Deucher  * alloc_size, this object then become the sub object we return.
52897b2e202SAlex Deucher  *
52997b2e202SAlex Deucher  * Alignment can't be bigger than page size.
53097b2e202SAlex Deucher  *
53197b2e202SAlex Deucher  * Hole are not considered for allocation to keep things simple.
53297b2e202SAlex Deucher  * Assumption is that there won't be hole (all object on same
53397b2e202SAlex Deucher  * alignment).
53497b2e202SAlex Deucher  */
5356ba60b89SChristian König 
5366ba60b89SChristian König #define AMDGPU_SA_NUM_FENCE_LISTS	32
5376ba60b89SChristian König 
53897b2e202SAlex Deucher struct amdgpu_sa_manager {
53997b2e202SAlex Deucher 	wait_queue_head_t	wq;
54097b2e202SAlex Deucher 	struct amdgpu_bo	*bo;
54197b2e202SAlex Deucher 	struct list_head	*hole;
5426ba60b89SChristian König 	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
54397b2e202SAlex Deucher 	struct list_head	olist;
54497b2e202SAlex Deucher 	unsigned		size;
54597b2e202SAlex Deucher 	uint64_t		gpu_addr;
54697b2e202SAlex Deucher 	void			*cpu_ptr;
54797b2e202SAlex Deucher 	uint32_t		domain;
54897b2e202SAlex Deucher 	uint32_t		align;
54997b2e202SAlex Deucher };
55097b2e202SAlex Deucher 
55197b2e202SAlex Deucher /* sub-allocation buffer */
55297b2e202SAlex Deucher struct amdgpu_sa_bo {
55397b2e202SAlex Deucher 	struct list_head		olist;
55497b2e202SAlex Deucher 	struct list_head		flist;
55597b2e202SAlex Deucher 	struct amdgpu_sa_manager	*manager;
55697b2e202SAlex Deucher 	unsigned			soffset;
55797b2e202SAlex Deucher 	unsigned			eoffset;
5584ce9891eSChunming Zhou 	struct fence		        *fence;
55997b2e202SAlex Deucher };
56097b2e202SAlex Deucher 
56197b2e202SAlex Deucher /*
56297b2e202SAlex Deucher  * GEM objects.
56397b2e202SAlex Deucher  */
564418aa0c2SChristian König void amdgpu_gem_force_release(struct amdgpu_device *adev);
56597b2e202SAlex Deucher int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
56697b2e202SAlex Deucher 				int alignment, u32 initial_domain,
56797b2e202SAlex Deucher 				u64 flags, bool kernel,
56897b2e202SAlex Deucher 				struct drm_gem_object **obj);
56997b2e202SAlex Deucher 
57097b2e202SAlex Deucher int amdgpu_mode_dumb_create(struct drm_file *file_priv,
57197b2e202SAlex Deucher 			    struct drm_device *dev,
57297b2e202SAlex Deucher 			    struct drm_mode_create_dumb *args);
57397b2e202SAlex Deucher int amdgpu_mode_dumb_mmap(struct drm_file *filp,
57497b2e202SAlex Deucher 			  struct drm_device *dev,
57597b2e202SAlex Deucher 			  uint32_t handle, uint64_t *offset_p);
57697b2e202SAlex Deucher /*
57797b2e202SAlex Deucher  * Synchronization
57897b2e202SAlex Deucher  */
57997b2e202SAlex Deucher struct amdgpu_sync {
580f91b3a69SChristian König 	DECLARE_HASHTABLE(fences, 4);
5813c62338cSChunming Zhou 	struct fence	        *last_vm_update;
58297b2e202SAlex Deucher };
58397b2e202SAlex Deucher 
58497b2e202SAlex Deucher void amdgpu_sync_create(struct amdgpu_sync *sync);
58591e1a520SChristian König int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
58691e1a520SChristian König 		      struct fence *f);
58797b2e202SAlex Deucher int amdgpu_sync_resv(struct amdgpu_device *adev,
58897b2e202SAlex Deucher 		     struct amdgpu_sync *sync,
58997b2e202SAlex Deucher 		     struct reservation_object *resv,
59097b2e202SAlex Deucher 		     void *owner);
591832a902fSChristian König bool amdgpu_sync_is_idle(struct amdgpu_sync *sync);
592832a902fSChristian König int amdgpu_sync_cycle_fences(struct amdgpu_sync *dst, struct amdgpu_sync *src,
593832a902fSChristian König 			     struct fence *fence);
594e61235dbSChristian König struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
595f91b3a69SChristian König int amdgpu_sync_wait(struct amdgpu_sync *sync);
5968a8f0b48SChristian König void amdgpu_sync_free(struct amdgpu_sync *sync);
597257bf15aSChristian König int amdgpu_sync_init(void);
598257bf15aSChristian König void amdgpu_sync_fini(void);
59997b2e202SAlex Deucher 
60097b2e202SAlex Deucher /*
60197b2e202SAlex Deucher  * GART structures, functions & helpers
60297b2e202SAlex Deucher  */
60397b2e202SAlex Deucher struct amdgpu_mc;
60497b2e202SAlex Deucher 
60597b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SIZE 4096
60697b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
60797b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SHIFT 12
60897b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
60997b2e202SAlex Deucher 
61097b2e202SAlex Deucher struct amdgpu_gart {
61197b2e202SAlex Deucher 	dma_addr_t			table_addr;
61297b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
61397b2e202SAlex Deucher 	void				*ptr;
61497b2e202SAlex Deucher 	unsigned			num_gpu_pages;
61597b2e202SAlex Deucher 	unsigned			num_cpu_pages;
61697b2e202SAlex Deucher 	unsigned			table_size;
617a1d29476SChristian König #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
61897b2e202SAlex Deucher 	struct page			**pages;
619a1d29476SChristian König #endif
62097b2e202SAlex Deucher 	bool				ready;
62197b2e202SAlex Deucher 	const struct amdgpu_gart_funcs *gart_funcs;
62297b2e202SAlex Deucher };
62397b2e202SAlex Deucher 
62497b2e202SAlex Deucher int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
62597b2e202SAlex Deucher void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
62697b2e202SAlex Deucher int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
62797b2e202SAlex Deucher void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
62897b2e202SAlex Deucher int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
62997b2e202SAlex Deucher void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
63097b2e202SAlex Deucher int amdgpu_gart_init(struct amdgpu_device *adev);
63197b2e202SAlex Deucher void amdgpu_gart_fini(struct amdgpu_device *adev);
63297b2e202SAlex Deucher void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
63397b2e202SAlex Deucher 			int pages);
63497b2e202SAlex Deucher int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
63597b2e202SAlex Deucher 		     int pages, struct page **pagelist,
63697b2e202SAlex Deucher 		     dma_addr_t *dma_addr, uint32_t flags);
63797b2e202SAlex Deucher 
63897b2e202SAlex Deucher /*
63997b2e202SAlex Deucher  * GPU MC structures, functions & helpers
64097b2e202SAlex Deucher  */
64197b2e202SAlex Deucher struct amdgpu_mc {
64297b2e202SAlex Deucher 	resource_size_t		aper_size;
64397b2e202SAlex Deucher 	resource_size_t		aper_base;
64497b2e202SAlex Deucher 	resource_size_t		agp_base;
64597b2e202SAlex Deucher 	/* for some chips with <= 32MB we need to lie
64697b2e202SAlex Deucher 	 * about vram size near mc fb location */
64797b2e202SAlex Deucher 	u64			mc_vram_size;
64897b2e202SAlex Deucher 	u64			visible_vram_size;
64997b2e202SAlex Deucher 	u64			gtt_size;
65097b2e202SAlex Deucher 	u64			gtt_start;
65197b2e202SAlex Deucher 	u64			gtt_end;
65297b2e202SAlex Deucher 	u64			vram_start;
65397b2e202SAlex Deucher 	u64			vram_end;
65497b2e202SAlex Deucher 	unsigned		vram_width;
65597b2e202SAlex Deucher 	u64			real_vram_size;
65697b2e202SAlex Deucher 	int			vram_mtrr;
65797b2e202SAlex Deucher 	u64                     gtt_base_align;
65897b2e202SAlex Deucher 	u64                     mc_mask;
65997b2e202SAlex Deucher 	const struct firmware   *fw;	/* MC firmware */
66097b2e202SAlex Deucher 	uint32_t                fw_version;
66197b2e202SAlex Deucher 	struct amdgpu_irq_src	vm_fault;
66281c59f54SKen Wang 	uint32_t		vram_type;
66397b2e202SAlex Deucher };
66497b2e202SAlex Deucher 
66597b2e202SAlex Deucher /*
66697b2e202SAlex Deucher  * GPU doorbell structures, functions & helpers
66797b2e202SAlex Deucher  */
66897b2e202SAlex Deucher typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
66997b2e202SAlex Deucher {
67097b2e202SAlex Deucher 	AMDGPU_DOORBELL_KIQ                     = 0x000,
67197b2e202SAlex Deucher 	AMDGPU_DOORBELL_HIQ                     = 0x001,
67297b2e202SAlex Deucher 	AMDGPU_DOORBELL_DIQ                     = 0x002,
67397b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING0               = 0x010,
67497b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING1               = 0x011,
67597b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING2               = 0x012,
67697b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING3               = 0x013,
67797b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING4               = 0x014,
67897b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING5               = 0x015,
67997b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING6               = 0x016,
68097b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING7               = 0x017,
68197b2e202SAlex Deucher 	AMDGPU_DOORBELL_GFX_RING0               = 0x020,
68297b2e202SAlex Deucher 	AMDGPU_DOORBELL_sDMA_ENGINE0            = 0x1E0,
68397b2e202SAlex Deucher 	AMDGPU_DOORBELL_sDMA_ENGINE1            = 0x1E1,
68497b2e202SAlex Deucher 	AMDGPU_DOORBELL_IH                      = 0x1E8,
68597b2e202SAlex Deucher 	AMDGPU_DOORBELL_MAX_ASSIGNMENT          = 0x3FF,
68697b2e202SAlex Deucher 	AMDGPU_DOORBELL_INVALID                 = 0xFFFF
68797b2e202SAlex Deucher } AMDGPU_DOORBELL_ASSIGNMENT;
68897b2e202SAlex Deucher 
68997b2e202SAlex Deucher struct amdgpu_doorbell {
69097b2e202SAlex Deucher 	/* doorbell mmio */
69197b2e202SAlex Deucher 	resource_size_t		base;
69297b2e202SAlex Deucher 	resource_size_t		size;
69397b2e202SAlex Deucher 	u32 __iomem		*ptr;
69497b2e202SAlex Deucher 	u32			num_doorbells;	/* Number of doorbells actually reserved for amdgpu. */
69597b2e202SAlex Deucher };
69697b2e202SAlex Deucher 
69797b2e202SAlex Deucher void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
69897b2e202SAlex Deucher 				phys_addr_t *aperture_base,
69997b2e202SAlex Deucher 				size_t *aperture_size,
70097b2e202SAlex Deucher 				size_t *start_offset);
70197b2e202SAlex Deucher 
70297b2e202SAlex Deucher /*
70397b2e202SAlex Deucher  * IRQS.
70497b2e202SAlex Deucher  */
70597b2e202SAlex Deucher 
70697b2e202SAlex Deucher struct amdgpu_flip_work {
70797b2e202SAlex Deucher 	struct work_struct		flip_work;
70897b2e202SAlex Deucher 	struct work_struct		unpin_work;
70997b2e202SAlex Deucher 	struct amdgpu_device		*adev;
71097b2e202SAlex Deucher 	int				crtc_id;
71197b2e202SAlex Deucher 	uint64_t			base;
71297b2e202SAlex Deucher 	struct drm_pending_vblank_event *event;
71397b2e202SAlex Deucher 	struct amdgpu_bo		*old_rbo;
7141ffd2652SChristian König 	struct fence			*excl;
7151ffd2652SChristian König 	unsigned			shared_count;
7161ffd2652SChristian König 	struct fence			**shared;
717c3874b75SChristian König 	struct fence_cb			cb;
71897b2e202SAlex Deucher };
71997b2e202SAlex Deucher 
72097b2e202SAlex Deucher 
72197b2e202SAlex Deucher /*
72297b2e202SAlex Deucher  * CP & rings.
72397b2e202SAlex Deucher  */
72497b2e202SAlex Deucher 
72597b2e202SAlex Deucher struct amdgpu_ib {
72697b2e202SAlex Deucher 	struct amdgpu_sa_bo		*sa_bo;
72797b2e202SAlex Deucher 	uint32_t			length_dw;
72897b2e202SAlex Deucher 	uint64_t			gpu_addr;
72997b2e202SAlex Deucher 	uint32_t			*ptr;
73097b2e202SAlex Deucher 	struct amdgpu_user_fence        *user;
73197b2e202SAlex Deucher 	struct amdgpu_vm		*vm;
7324ff37a83SChristian König 	unsigned			vm_id;
7334ff37a83SChristian König 	uint64_t			vm_pd_addr;
7343cb485f3SChristian König 	struct amdgpu_ctx		*ctx;
73597b2e202SAlex Deucher 	uint32_t			gds_base, gds_size;
73697b2e202SAlex Deucher 	uint32_t			gws_base, gws_size;
73797b2e202SAlex Deucher 	uint32_t			oa_base, oa_size;
738de807f81SJammy Zhou 	uint32_t			flags;
7395430a3ffSChristian König 	/* resulting sequence number */
7405430a3ffSChristian König 	uint64_t			sequence;
74197b2e202SAlex Deucher };
74297b2e202SAlex Deucher 
74397b2e202SAlex Deucher enum amdgpu_ring_type {
74497b2e202SAlex Deucher 	AMDGPU_RING_TYPE_GFX,
74597b2e202SAlex Deucher 	AMDGPU_RING_TYPE_COMPUTE,
74697b2e202SAlex Deucher 	AMDGPU_RING_TYPE_SDMA,
74797b2e202SAlex Deucher 	AMDGPU_RING_TYPE_UVD,
74897b2e202SAlex Deucher 	AMDGPU_RING_TYPE_VCE
74997b2e202SAlex Deucher };
75097b2e202SAlex Deucher 
75162250a91SNils Wallménius extern const struct amd_sched_backend_ops amdgpu_sched_ops;
752c1b69ed0SChunming Zhou 
75350838c8cSChristian König int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
75450838c8cSChristian König 		     struct amdgpu_job **job);
755d71518b5SChristian König int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
756d71518b5SChristian König 			     struct amdgpu_job **job);
757b6723c8dSMonk Liu 
75850838c8cSChristian König void amdgpu_job_free(struct amdgpu_job *job);
759b6723c8dSMonk Liu void amdgpu_job_free_func(struct kref *refcount);
760d71518b5SChristian König int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
7612bd9ccfaSChristian König 		      struct amd_sched_entity *entity, void *owner,
7622bd9ccfaSChristian König 		      struct fence **f);
7630de2479cSMonk Liu void amdgpu_job_timeout_func(struct work_struct *work);
7643c704e93SChunming Zhou 
76597b2e202SAlex Deucher struct amdgpu_ring {
76697b2e202SAlex Deucher 	struct amdgpu_device		*adev;
76797b2e202SAlex Deucher 	const struct amdgpu_ring_funcs	*funcs;
76897b2e202SAlex Deucher 	struct amdgpu_fence_driver	fence_drv;
7694f839a24SChristian König 	struct amd_gpu_scheduler 	sched;
77097b2e202SAlex Deucher 
771176e1ab1SChunming Zhou 	spinlock_t              fence_lock;
77297b2e202SAlex Deucher 	struct amdgpu_bo	*ring_obj;
77397b2e202SAlex Deucher 	volatile uint32_t	*ring;
77497b2e202SAlex Deucher 	unsigned		rptr_offs;
77597b2e202SAlex Deucher 	u64			next_rptr_gpu_addr;
77697b2e202SAlex Deucher 	volatile u32		*next_rptr_cpu_addr;
77797b2e202SAlex Deucher 	unsigned		wptr;
77897b2e202SAlex Deucher 	unsigned		wptr_old;
77997b2e202SAlex Deucher 	unsigned		ring_size;
780c7e6be23SChristian König 	unsigned		max_dw;
78197b2e202SAlex Deucher 	int			count_dw;
78297b2e202SAlex Deucher 	uint64_t		gpu_addr;
78397b2e202SAlex Deucher 	uint32_t		align_mask;
78497b2e202SAlex Deucher 	uint32_t		ptr_mask;
78597b2e202SAlex Deucher 	bool			ready;
78697b2e202SAlex Deucher 	u32			nop;
78797b2e202SAlex Deucher 	u32			idx;
78897b2e202SAlex Deucher 	u32			me;
78997b2e202SAlex Deucher 	u32			pipe;
79097b2e202SAlex Deucher 	u32			queue;
79197b2e202SAlex Deucher 	struct amdgpu_bo	*mqd_obj;
79297b2e202SAlex Deucher 	u32			doorbell_index;
79397b2e202SAlex Deucher 	bool			use_doorbell;
79497b2e202SAlex Deucher 	unsigned		wptr_offs;
79597b2e202SAlex Deucher 	unsigned		next_rptr_offs;
79697b2e202SAlex Deucher 	unsigned		fence_offs;
7973cb485f3SChristian König 	struct amdgpu_ctx	*current_ctx;
79897b2e202SAlex Deucher 	enum amdgpu_ring_type	type;
79997b2e202SAlex Deucher 	char			name[16];
800128cff1aSMonk Liu 	unsigned		cond_exe_offs;
801128cff1aSMonk Liu 	u64				cond_exe_gpu_addr;
802128cff1aSMonk Liu 	volatile u32	*cond_exe_cpu_addr;
80397b2e202SAlex Deucher };
80497b2e202SAlex Deucher 
80597b2e202SAlex Deucher /*
80697b2e202SAlex Deucher  * VM
80797b2e202SAlex Deucher  */
80897b2e202SAlex Deucher 
80997b2e202SAlex Deucher /* maximum number of VMIDs */
81097b2e202SAlex Deucher #define AMDGPU_NUM_VM	16
81197b2e202SAlex Deucher 
81297b2e202SAlex Deucher /* number of entries in page table */
81397b2e202SAlex Deucher #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
81497b2e202SAlex Deucher 
81597b2e202SAlex Deucher /* PTBs (Page Table Blocks) need to be aligned to 32K */
81697b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN_SIZE   32768
81797b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
81897b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
81997b2e202SAlex Deucher 
82097b2e202SAlex Deucher #define AMDGPU_PTE_VALID	(1 << 0)
82197b2e202SAlex Deucher #define AMDGPU_PTE_SYSTEM	(1 << 1)
82297b2e202SAlex Deucher #define AMDGPU_PTE_SNOOPED	(1 << 2)
82397b2e202SAlex Deucher 
82497b2e202SAlex Deucher /* VI only */
82597b2e202SAlex Deucher #define AMDGPU_PTE_EXECUTABLE	(1 << 4)
82697b2e202SAlex Deucher 
82797b2e202SAlex Deucher #define AMDGPU_PTE_READABLE	(1 << 5)
82897b2e202SAlex Deucher #define AMDGPU_PTE_WRITEABLE	(1 << 6)
82997b2e202SAlex Deucher 
83097b2e202SAlex Deucher /* PTE (Page Table Entry) fragment field for different page sizes */
83197b2e202SAlex Deucher #define AMDGPU_PTE_FRAG_4KB	(0 << 7)
83297b2e202SAlex Deucher #define AMDGPU_PTE_FRAG_64KB	(4 << 7)
83397b2e202SAlex Deucher #define AMDGPU_LOG2_PAGES_PER_FRAG 4
83497b2e202SAlex Deucher 
835d9c13156SChristian König /* How to programm VM fault handling */
836d9c13156SChristian König #define AMDGPU_VM_FAULT_STOP_NEVER	0
837d9c13156SChristian König #define AMDGPU_VM_FAULT_STOP_FIRST	1
838d9c13156SChristian König #define AMDGPU_VM_FAULT_STOP_ALWAYS	2
839d9c13156SChristian König 
84097b2e202SAlex Deucher struct amdgpu_vm_pt {
841ee1782c3SChristian König 	struct amdgpu_bo_list_entry	entry;
84297b2e202SAlex Deucher 	uint64_t			addr;
84397b2e202SAlex Deucher };
84497b2e202SAlex Deucher 
84597b2e202SAlex Deucher struct amdgpu_vm {
84625cfc3c2SChristian König 	/* tree of virtual addresses mapped */
84797b2e202SAlex Deucher 	struct rb_root		va;
84897b2e202SAlex Deucher 
8497fc11959SChristian König 	/* protecting invalidated */
85097b2e202SAlex Deucher 	spinlock_t		status_lock;
85197b2e202SAlex Deucher 
85297b2e202SAlex Deucher 	/* BOs moved, but not yet updated in the PT */
85397b2e202SAlex Deucher 	struct list_head	invalidated;
85497b2e202SAlex Deucher 
8557fc11959SChristian König 	/* BOs cleared in the PT because of a move */
8567fc11959SChristian König 	struct list_head	cleared;
8577fc11959SChristian König 
8587fc11959SChristian König 	/* BO mappings freed, but not yet updated in the PT */
85997b2e202SAlex Deucher 	struct list_head	freed;
86097b2e202SAlex Deucher 
86197b2e202SAlex Deucher 	/* contains the page directory */
86297b2e202SAlex Deucher 	struct amdgpu_bo	*page_directory;
86397b2e202SAlex Deucher 	unsigned		max_pde_used;
86405906decSBas Nieuwenhuizen 	struct fence		*page_directory_fence;
86597b2e202SAlex Deucher 
86697b2e202SAlex Deucher 	/* array of page tables, one for each page directory entry */
86797b2e202SAlex Deucher 	struct amdgpu_vm_pt	*page_tables;
86897b2e202SAlex Deucher 
86997b2e202SAlex Deucher 	/* for id and flush management per ring */
870bcb1ba35SChristian König 	struct amdgpu_vm_id	*ids[AMDGPU_MAX_RINGS];
87125cfc3c2SChristian König 
87281d75a30Sjimqu 	/* protecting freed */
87381d75a30Sjimqu 	spinlock_t		freed_lock;
8742bd9ccfaSChristian König 
8752bd9ccfaSChristian König 	/* Scheduler entity for page table updates */
8762bd9ccfaSChristian König 	struct amd_sched_entity	entity;
87797b2e202SAlex Deucher };
87897b2e202SAlex Deucher 
879bcb1ba35SChristian König struct amdgpu_vm_id {
880a9a78b32SChristian König 	struct list_head	list;
881832a902fSChristian König 	struct fence		*first;
882832a902fSChristian König 	struct amdgpu_sync	active;
88341d9eb2cSChristian König 	struct fence		*last_flush;
8841c16c0a7SChristian König 	atomic_long_t		owner;
885971fe9a9SChristian König 
886bcb1ba35SChristian König 	uint64_t		pd_gpu_addr;
887bcb1ba35SChristian König 	/* last flushed PD/PT update */
888bcb1ba35SChristian König 	struct fence		*flushed_updates;
889bcb1ba35SChristian König 
890971fe9a9SChristian König 	uint32_t		gds_base;
891971fe9a9SChristian König 	uint32_t		gds_size;
892971fe9a9SChristian König 	uint32_t		gws_base;
893971fe9a9SChristian König 	uint32_t		gws_size;
894971fe9a9SChristian König 	uint32_t		oa_base;
895971fe9a9SChristian König 	uint32_t		oa_size;
896a9a78b32SChristian König };
897a9a78b32SChristian König 
898a9a78b32SChristian König struct amdgpu_vm_manager {
899a9a78b32SChristian König 	/* Handling of VMIDs */
900a9a78b32SChristian König 	struct mutex				lock;
901a9a78b32SChristian König 	unsigned				num_ids;
902a9a78b32SChristian König 	struct list_head			ids_lru;
903bcb1ba35SChristian König 	struct amdgpu_vm_id			ids[AMDGPU_NUM_VM];
9041c16c0a7SChristian König 
90597b2e202SAlex Deucher 	uint32_t				max_pfn;
90697b2e202SAlex Deucher 	/* vram base address for page table entry  */
90797b2e202SAlex Deucher 	u64					vram_base_offset;
90897b2e202SAlex Deucher 	/* is vm enabled? */
90997b2e202SAlex Deucher 	bool					enabled;
91097b2e202SAlex Deucher 	/* vm pte handling */
91197b2e202SAlex Deucher 	const struct amdgpu_vm_pte_funcs        *vm_pte_funcs;
9122d55e45aSChristian König 	struct amdgpu_ring                      *vm_pte_rings[AMDGPU_MAX_RINGS];
9132d55e45aSChristian König 	unsigned				vm_pte_num_rings;
9142d55e45aSChristian König 	atomic_t				vm_pte_next_ring;
91597b2e202SAlex Deucher };
91697b2e202SAlex Deucher 
917a9a78b32SChristian König void amdgpu_vm_manager_init(struct amdgpu_device *adev);
918ea89f8c9SChristian König void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
9198b4fb00bSChristian König int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
9208b4fb00bSChristian König void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
92156467ebfSChristian König void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
9223c0eea6cSChristian König 			 struct list_head *validated,
92356467ebfSChristian König 			 struct amdgpu_bo_list_entry *entry);
924ee1782c3SChristian König void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
925eceb8a15SChristian König void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
926eceb8a15SChristian König 				  struct amdgpu_vm *vm);
9278b4fb00bSChristian König int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
9284ff37a83SChristian König 		      struct amdgpu_sync *sync, struct fence *fence,
9294ff37a83SChristian König 		      unsigned *vm_id, uint64_t *vm_pd_addr);
93041d9eb2cSChristian König int amdgpu_vm_flush(struct amdgpu_ring *ring,
931cffadc83SChristian König 		    unsigned vm_id, uint64_t pd_addr,
932cffadc83SChristian König 		    uint32_t gds_base, uint32_t gds_size,
933cffadc83SChristian König 		    uint32_t gws_base, uint32_t gws_size,
934cffadc83SChristian König 		    uint32_t oa_base, uint32_t oa_size);
935971fe9a9SChristian König void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
936b07c9d2aSChristian König uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
9378b4fb00bSChristian König int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
9388b4fb00bSChristian König 				    struct amdgpu_vm *vm);
9398b4fb00bSChristian König int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
9408b4fb00bSChristian König 			  struct amdgpu_vm *vm);
9418b4fb00bSChristian König int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
9428b4fb00bSChristian König 			     struct amdgpu_sync *sync);
9438b4fb00bSChristian König int amdgpu_vm_bo_update(struct amdgpu_device *adev,
9448b4fb00bSChristian König 			struct amdgpu_bo_va *bo_va,
9458b4fb00bSChristian König 			struct ttm_mem_reg *mem);
9468b4fb00bSChristian König void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
9478b4fb00bSChristian König 			     struct amdgpu_bo *bo);
9488b4fb00bSChristian König struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
9498b4fb00bSChristian König 				       struct amdgpu_bo *bo);
9508b4fb00bSChristian König struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
9518b4fb00bSChristian König 				      struct amdgpu_vm *vm,
9528b4fb00bSChristian König 				      struct amdgpu_bo *bo);
9538b4fb00bSChristian König int amdgpu_vm_bo_map(struct amdgpu_device *adev,
9548b4fb00bSChristian König 		     struct amdgpu_bo_va *bo_va,
9558b4fb00bSChristian König 		     uint64_t addr, uint64_t offset,
9568b4fb00bSChristian König 		     uint64_t size, uint32_t flags);
9578b4fb00bSChristian König int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
9588b4fb00bSChristian König 		       struct amdgpu_bo_va *bo_va,
9598b4fb00bSChristian König 		       uint64_t addr);
9608b4fb00bSChristian König void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
9618b4fb00bSChristian König 		      struct amdgpu_bo_va *bo_va);
9628b4fb00bSChristian König 
96397b2e202SAlex Deucher /*
96497b2e202SAlex Deucher  * context related structures
96597b2e202SAlex Deucher  */
96697b2e202SAlex Deucher 
96721c16bf6SChristian König struct amdgpu_ctx_ring {
96821c16bf6SChristian König 	uint64_t		sequence;
96937cd0ca2SChunming Zhou 	struct fence		**fences;
97091404fb2SChristian König 	struct amd_sched_entity	entity;
97121c16bf6SChristian König };
97221c16bf6SChristian König 
97397b2e202SAlex Deucher struct amdgpu_ctx {
97497b2e202SAlex Deucher 	struct kref		refcount;
9759cb7e5a9SChunming Zhou 	struct amdgpu_device    *adev;
976d94aed5aSMarek Olšák 	unsigned		reset_counter;
97721c16bf6SChristian König 	spinlock_t		ring_lock;
97837cd0ca2SChunming Zhou 	struct fence            **fences;
97921c16bf6SChristian König 	struct amdgpu_ctx_ring	rings[AMDGPU_MAX_RINGS];
98097b2e202SAlex Deucher };
98197b2e202SAlex Deucher 
98297b2e202SAlex Deucher struct amdgpu_ctx_mgr {
98397b2e202SAlex Deucher 	struct amdgpu_device	*adev;
9840147ee0fSMarek Olšák 	struct mutex		lock;
9850b492a4cSAlex Deucher 	/* protected by lock */
9860b492a4cSAlex Deucher 	struct idr		ctx_handles;
98797b2e202SAlex Deucher };
98897b2e202SAlex Deucher 
9890b492a4cSAlex Deucher struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
9900b492a4cSAlex Deucher int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
9910b492a4cSAlex Deucher 
99221c16bf6SChristian König uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
993ce882e6dSChristian König 			      struct fence *fence);
99421c16bf6SChristian König struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
99521c16bf6SChristian König 				   struct amdgpu_ring *ring, uint64_t seq);
99621c16bf6SChristian König 
9970b492a4cSAlex Deucher int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
9980b492a4cSAlex Deucher 		     struct drm_file *filp);
9990b492a4cSAlex Deucher 
1000efd4ccb5SChristian König void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1001efd4ccb5SChristian König void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
10020b492a4cSAlex Deucher 
100397b2e202SAlex Deucher /*
100497b2e202SAlex Deucher  * file private structure
100597b2e202SAlex Deucher  */
100697b2e202SAlex Deucher 
100797b2e202SAlex Deucher struct amdgpu_fpriv {
100897b2e202SAlex Deucher 	struct amdgpu_vm	vm;
100997b2e202SAlex Deucher 	struct mutex		bo_list_lock;
101097b2e202SAlex Deucher 	struct idr		bo_list_handles;
101197b2e202SAlex Deucher 	struct amdgpu_ctx_mgr	ctx_mgr;
101297b2e202SAlex Deucher };
101397b2e202SAlex Deucher 
101497b2e202SAlex Deucher /*
101597b2e202SAlex Deucher  * residency list
101697b2e202SAlex Deucher  */
101797b2e202SAlex Deucher 
101897b2e202SAlex Deucher struct amdgpu_bo_list {
101997b2e202SAlex Deucher 	struct mutex lock;
102097b2e202SAlex Deucher 	struct amdgpu_bo *gds_obj;
102197b2e202SAlex Deucher 	struct amdgpu_bo *gws_obj;
102297b2e202SAlex Deucher 	struct amdgpu_bo *oa_obj;
1023211dff55SChristian König 	unsigned first_userptr;
102497b2e202SAlex Deucher 	unsigned num_entries;
102597b2e202SAlex Deucher 	struct amdgpu_bo_list_entry *array;
102697b2e202SAlex Deucher };
102797b2e202SAlex Deucher 
102897b2e202SAlex Deucher struct amdgpu_bo_list *
102997b2e202SAlex Deucher amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1030636ce25cSChristian König void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1031636ce25cSChristian König 			     struct list_head *validated);
103297b2e202SAlex Deucher void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
103397b2e202SAlex Deucher void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
103497b2e202SAlex Deucher 
103597b2e202SAlex Deucher /*
103697b2e202SAlex Deucher  * GFX stuff
103797b2e202SAlex Deucher  */
103897b2e202SAlex Deucher #include "clearstate_defs.h"
103997b2e202SAlex Deucher 
104097b2e202SAlex Deucher struct amdgpu_rlc {
104197b2e202SAlex Deucher 	/* for power gating */
104297b2e202SAlex Deucher 	struct amdgpu_bo	*save_restore_obj;
104397b2e202SAlex Deucher 	uint64_t		save_restore_gpu_addr;
104497b2e202SAlex Deucher 	volatile uint32_t	*sr_ptr;
104597b2e202SAlex Deucher 	const u32               *reg_list;
104697b2e202SAlex Deucher 	u32                     reg_list_size;
104797b2e202SAlex Deucher 	/* for clear state */
104897b2e202SAlex Deucher 	struct amdgpu_bo	*clear_state_obj;
104997b2e202SAlex Deucher 	uint64_t		clear_state_gpu_addr;
105097b2e202SAlex Deucher 	volatile uint32_t	*cs_ptr;
105197b2e202SAlex Deucher 	const struct cs_section_def   *cs_data;
105297b2e202SAlex Deucher 	u32                     clear_state_size;
105397b2e202SAlex Deucher 	/* for cp tables */
105497b2e202SAlex Deucher 	struct amdgpu_bo	*cp_table_obj;
105597b2e202SAlex Deucher 	uint64_t		cp_table_gpu_addr;
105697b2e202SAlex Deucher 	volatile uint32_t	*cp_table_ptr;
105797b2e202SAlex Deucher 	u32                     cp_table_size;
105897b2e202SAlex Deucher };
105997b2e202SAlex Deucher 
106097b2e202SAlex Deucher struct amdgpu_mec {
106197b2e202SAlex Deucher 	struct amdgpu_bo	*hpd_eop_obj;
106297b2e202SAlex Deucher 	u64			hpd_eop_gpu_addr;
106397b2e202SAlex Deucher 	u32 num_pipe;
106497b2e202SAlex Deucher 	u32 num_mec;
106597b2e202SAlex Deucher 	u32 num_queue;
106697b2e202SAlex Deucher };
106797b2e202SAlex Deucher 
106897b2e202SAlex Deucher /*
106997b2e202SAlex Deucher  * GPU scratch registers structures, functions & helpers
107097b2e202SAlex Deucher  */
107197b2e202SAlex Deucher struct amdgpu_scratch {
107297b2e202SAlex Deucher 	unsigned		num_reg;
107397b2e202SAlex Deucher 	uint32_t                reg_base;
107497b2e202SAlex Deucher 	bool			free[32];
107597b2e202SAlex Deucher 	uint32_t		reg[32];
107697b2e202SAlex Deucher };
107797b2e202SAlex Deucher 
107897b2e202SAlex Deucher /*
107997b2e202SAlex Deucher  * GFX configurations
108097b2e202SAlex Deucher  */
108197b2e202SAlex Deucher struct amdgpu_gca_config {
108297b2e202SAlex Deucher 	unsigned max_shader_engines;
108397b2e202SAlex Deucher 	unsigned max_tile_pipes;
108497b2e202SAlex Deucher 	unsigned max_cu_per_sh;
108597b2e202SAlex Deucher 	unsigned max_sh_per_se;
108697b2e202SAlex Deucher 	unsigned max_backends_per_se;
108797b2e202SAlex Deucher 	unsigned max_texture_channel_caches;
108897b2e202SAlex Deucher 	unsigned max_gprs;
108997b2e202SAlex Deucher 	unsigned max_gs_threads;
109097b2e202SAlex Deucher 	unsigned max_hw_contexts;
109197b2e202SAlex Deucher 	unsigned sc_prim_fifo_size_frontend;
109297b2e202SAlex Deucher 	unsigned sc_prim_fifo_size_backend;
109397b2e202SAlex Deucher 	unsigned sc_hiz_tile_fifo_size;
109497b2e202SAlex Deucher 	unsigned sc_earlyz_tile_fifo_size;
109597b2e202SAlex Deucher 
109697b2e202SAlex Deucher 	unsigned num_tile_pipes;
109797b2e202SAlex Deucher 	unsigned backend_enable_mask;
109897b2e202SAlex Deucher 	unsigned mem_max_burst_length_bytes;
109997b2e202SAlex Deucher 	unsigned mem_row_size_in_kb;
110097b2e202SAlex Deucher 	unsigned shader_engine_tile_size;
110197b2e202SAlex Deucher 	unsigned num_gpus;
110297b2e202SAlex Deucher 	unsigned multi_gpu_tile_size;
110397b2e202SAlex Deucher 	unsigned mc_arb_ramcfg;
110497b2e202SAlex Deucher 	unsigned gb_addr_config;
11058f8e00c1SAlex Deucher 	unsigned num_rbs;
110697b2e202SAlex Deucher 
110797b2e202SAlex Deucher 	uint32_t tile_mode_array[32];
110897b2e202SAlex Deucher 	uint32_t macrotile_mode_array[16];
110997b2e202SAlex Deucher };
111097b2e202SAlex Deucher 
111197b2e202SAlex Deucher struct amdgpu_gfx {
111297b2e202SAlex Deucher 	struct mutex			gpu_clock_mutex;
111397b2e202SAlex Deucher 	struct amdgpu_gca_config	config;
111497b2e202SAlex Deucher 	struct amdgpu_rlc		rlc;
111597b2e202SAlex Deucher 	struct amdgpu_mec		mec;
111697b2e202SAlex Deucher 	struct amdgpu_scratch		scratch;
111797b2e202SAlex Deucher 	const struct firmware		*me_fw;	/* ME firmware */
111897b2e202SAlex Deucher 	uint32_t			me_fw_version;
111997b2e202SAlex Deucher 	const struct firmware		*pfp_fw; /* PFP firmware */
112097b2e202SAlex Deucher 	uint32_t			pfp_fw_version;
112197b2e202SAlex Deucher 	const struct firmware		*ce_fw;	/* CE firmware */
112297b2e202SAlex Deucher 	uint32_t			ce_fw_version;
112397b2e202SAlex Deucher 	const struct firmware		*rlc_fw; /* RLC firmware */
112497b2e202SAlex Deucher 	uint32_t			rlc_fw_version;
112597b2e202SAlex Deucher 	const struct firmware		*mec_fw; /* MEC firmware */
112697b2e202SAlex Deucher 	uint32_t			mec_fw_version;
112797b2e202SAlex Deucher 	const struct firmware		*mec2_fw; /* MEC2 firmware */
112897b2e202SAlex Deucher 	uint32_t			mec2_fw_version;
112902558a00SKen Wang 	uint32_t			me_feature_version;
113002558a00SKen Wang 	uint32_t			ce_feature_version;
113102558a00SKen Wang 	uint32_t			pfp_feature_version;
1132351643d7SJammy Zhou 	uint32_t			rlc_feature_version;
1133351643d7SJammy Zhou 	uint32_t			mec_feature_version;
1134351643d7SJammy Zhou 	uint32_t			mec2_feature_version;
113597b2e202SAlex Deucher 	struct amdgpu_ring		gfx_ring[AMDGPU_MAX_GFX_RINGS];
113697b2e202SAlex Deucher 	unsigned			num_gfx_rings;
113797b2e202SAlex Deucher 	struct amdgpu_ring		compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
113897b2e202SAlex Deucher 	unsigned			num_compute_rings;
113997b2e202SAlex Deucher 	struct amdgpu_irq_src		eop_irq;
114097b2e202SAlex Deucher 	struct amdgpu_irq_src		priv_reg_irq;
114197b2e202SAlex Deucher 	struct amdgpu_irq_src		priv_inst_irq;
114297b2e202SAlex Deucher 	/* gfx status */
114397b2e202SAlex Deucher 	uint32_t gfx_current_status;
1144a101a899SKen Wang 	/* ce ram size*/
1145a101a899SKen Wang 	unsigned ce_ram_size;
114697b2e202SAlex Deucher };
114797b2e202SAlex Deucher 
1148b07c60c0SChristian König int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
114997b2e202SAlex Deucher 		  unsigned size, struct amdgpu_ib *ib);
1150cc55c45dSMonk Liu void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, struct fence *f);
1151b07c60c0SChristian König int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
1152336d1f5eSChristian König 		       struct amdgpu_ib *ib, struct fence *last_vm_update,
1153ec72b800SChristian König 		       struct fence **f);
115497b2e202SAlex Deucher int amdgpu_ib_pool_init(struct amdgpu_device *adev);
115597b2e202SAlex Deucher void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
115697b2e202SAlex Deucher int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
115797b2e202SAlex Deucher int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1158edff0e28SJammy Zhou void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
11599e5d5309SChristian König void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
116097b2e202SAlex Deucher void amdgpu_ring_commit(struct amdgpu_ring *ring);
116197b2e202SAlex Deucher void amdgpu_ring_undo(struct amdgpu_ring *ring);
116297b2e202SAlex Deucher unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
116397b2e202SAlex Deucher 			    uint32_t **data);
116497b2e202SAlex Deucher int amdgpu_ring_restore(struct amdgpu_ring *ring,
116597b2e202SAlex Deucher 			unsigned size, uint32_t *data);
116697b2e202SAlex Deucher int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
116797b2e202SAlex Deucher 		     unsigned ring_size, u32 nop, u32 align_mask,
116897b2e202SAlex Deucher 		     struct amdgpu_irq_src *irq_src, unsigned irq_type,
116997b2e202SAlex Deucher 		     enum amdgpu_ring_type ring_type);
117097b2e202SAlex Deucher void amdgpu_ring_fini(struct amdgpu_ring *ring);
117197b2e202SAlex Deucher 
117297b2e202SAlex Deucher /*
117397b2e202SAlex Deucher  * CS.
117497b2e202SAlex Deucher  */
117597b2e202SAlex Deucher struct amdgpu_cs_chunk {
117697b2e202SAlex Deucher 	uint32_t		chunk_id;
117797b2e202SAlex Deucher 	uint32_t		length_dw;
117897b2e202SAlex Deucher 	uint32_t		*kdata;
117997b2e202SAlex Deucher };
118097b2e202SAlex Deucher 
118197b2e202SAlex Deucher struct amdgpu_cs_parser {
118297b2e202SAlex Deucher 	struct amdgpu_device	*adev;
118397b2e202SAlex Deucher 	struct drm_file		*filp;
11843cb485f3SChristian König 	struct amdgpu_ctx	*ctx;
1185c3cca41eSChristian König 
118697b2e202SAlex Deucher 	/* chunks */
118797b2e202SAlex Deucher 	unsigned		nchunks;
118897b2e202SAlex Deucher 	struct amdgpu_cs_chunk	*chunks;
1189c3cca41eSChristian König 
119050838c8cSChristian König 	/* scheduler job object */
119150838c8cSChristian König 	struct amdgpu_job	*job;
1192c3cca41eSChristian König 
1193c3cca41eSChristian König 	/* buffer objects */
1194c3cca41eSChristian König 	struct ww_acquire_ctx		ticket;
1195c3cca41eSChristian König 	struct amdgpu_bo_list		*bo_list;
119656467ebfSChristian König 	struct amdgpu_bo_list_entry	vm_pd;
119797b2e202SAlex Deucher 	struct list_head		validated;
1198984810fcSChristian König 	struct fence			*fence;
1199f69f90a1SChristian König 	uint64_t			bytes_moved_threshold;
1200f69f90a1SChristian König 	uint64_t			bytes_moved;
120197b2e202SAlex Deucher 
120297b2e202SAlex Deucher 	/* user fence */
120391acbeb6SChristian König 	struct amdgpu_bo_list_entry	uf_entry;
120497b2e202SAlex Deucher };
120597b2e202SAlex Deucher 
1206bb977d37SChunming Zhou struct amdgpu_job {
1207bb977d37SChunming Zhou 	struct amd_sched_job    base;
1208bb977d37SChunming Zhou 	struct amdgpu_device	*adev;
1209b07c60c0SChristian König 	struct amdgpu_ring	*ring;
1210e86f9ceeSChristian König 	struct amdgpu_sync	sync;
1211bb977d37SChunming Zhou 	struct amdgpu_ib	*ibs;
121273cfa5f5SMonk Liu 	struct fence		*fence; /* the hw fence */
1213bb977d37SChunming Zhou 	uint32_t		num_ibs;
1214e2840221SChristian König 	void			*owner;
1215bb977d37SChunming Zhou 	struct amdgpu_user_fence uf;
1216bb977d37SChunming Zhou };
1217a6db8a33SJunwei Zhang #define to_amdgpu_job(sched_job)		\
1218a6db8a33SJunwei Zhang 		container_of((sched_job), struct amdgpu_job, base)
1219bb977d37SChunming Zhou 
12207270f839SChristian König static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
12217270f839SChristian König 				      uint32_t ib_idx, int idx)
122297b2e202SAlex Deucher {
122350838c8cSChristian König 	return p->job->ibs[ib_idx].ptr[idx];
122497b2e202SAlex Deucher }
122597b2e202SAlex Deucher 
12267270f839SChristian König static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
12277270f839SChristian König 				       uint32_t ib_idx, int idx,
12287270f839SChristian König 				       uint32_t value)
12297270f839SChristian König {
123050838c8cSChristian König 	p->job->ibs[ib_idx].ptr[idx] = value;
12317270f839SChristian König }
12327270f839SChristian König 
123397b2e202SAlex Deucher /*
123497b2e202SAlex Deucher  * Writeback
123597b2e202SAlex Deucher  */
123697b2e202SAlex Deucher #define AMDGPU_MAX_WB 1024	/* Reserve at most 1024 WB slots for amdgpu-owned rings. */
123797b2e202SAlex Deucher 
123897b2e202SAlex Deucher struct amdgpu_wb {
123997b2e202SAlex Deucher 	struct amdgpu_bo	*wb_obj;
124097b2e202SAlex Deucher 	volatile uint32_t	*wb;
124197b2e202SAlex Deucher 	uint64_t		gpu_addr;
124297b2e202SAlex Deucher 	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
124397b2e202SAlex Deucher 	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
124497b2e202SAlex Deucher };
124597b2e202SAlex Deucher 
124697b2e202SAlex Deucher int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
124797b2e202SAlex Deucher void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
124897b2e202SAlex Deucher 
124997b2e202SAlex Deucher 
125097b2e202SAlex Deucher 
125197b2e202SAlex Deucher enum amdgpu_int_thermal_type {
125297b2e202SAlex Deucher 	THERMAL_TYPE_NONE,
125397b2e202SAlex Deucher 	THERMAL_TYPE_EXTERNAL,
125497b2e202SAlex Deucher 	THERMAL_TYPE_EXTERNAL_GPIO,
125597b2e202SAlex Deucher 	THERMAL_TYPE_RV6XX,
125697b2e202SAlex Deucher 	THERMAL_TYPE_RV770,
125797b2e202SAlex Deucher 	THERMAL_TYPE_ADT7473_WITH_INTERNAL,
125897b2e202SAlex Deucher 	THERMAL_TYPE_EVERGREEN,
125997b2e202SAlex Deucher 	THERMAL_TYPE_SUMO,
126097b2e202SAlex Deucher 	THERMAL_TYPE_NI,
126197b2e202SAlex Deucher 	THERMAL_TYPE_SI,
126297b2e202SAlex Deucher 	THERMAL_TYPE_EMC2103_WITH_INTERNAL,
126397b2e202SAlex Deucher 	THERMAL_TYPE_CI,
126497b2e202SAlex Deucher 	THERMAL_TYPE_KV,
126597b2e202SAlex Deucher };
126697b2e202SAlex Deucher 
126797b2e202SAlex Deucher enum amdgpu_dpm_auto_throttle_src {
126897b2e202SAlex Deucher 	AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
126997b2e202SAlex Deucher 	AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
127097b2e202SAlex Deucher };
127197b2e202SAlex Deucher 
127297b2e202SAlex Deucher enum amdgpu_dpm_event_src {
127397b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
127497b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
127597b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
127697b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
127797b2e202SAlex Deucher 	AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
127897b2e202SAlex Deucher };
127997b2e202SAlex Deucher 
128097b2e202SAlex Deucher #define AMDGPU_MAX_VCE_LEVELS 6
128197b2e202SAlex Deucher 
128297b2e202SAlex Deucher enum amdgpu_vce_level {
128397b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_AC_ALL = 0,     /* AC, All cases */
128497b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_EE = 1,      /* DC, entropy encoding */
128597b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_LL_LOW = 2,  /* DC, low latency queue, res <= 720 */
128697b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
128797b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_GP_LOW = 4,  /* DC, general purpose queue, res <= 720 */
128897b2e202SAlex Deucher 	AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
128997b2e202SAlex Deucher };
129097b2e202SAlex Deucher 
129197b2e202SAlex Deucher struct amdgpu_ps {
129297b2e202SAlex Deucher 	u32 caps; /* vbios flags */
129397b2e202SAlex Deucher 	u32 class; /* vbios flags */
129497b2e202SAlex Deucher 	u32 class2; /* vbios flags */
129597b2e202SAlex Deucher 	/* UVD clocks */
129697b2e202SAlex Deucher 	u32 vclk;
129797b2e202SAlex Deucher 	u32 dclk;
129897b2e202SAlex Deucher 	/* VCE clocks */
129997b2e202SAlex Deucher 	u32 evclk;
130097b2e202SAlex Deucher 	u32 ecclk;
130197b2e202SAlex Deucher 	bool vce_active;
130297b2e202SAlex Deucher 	enum amdgpu_vce_level vce_level;
130397b2e202SAlex Deucher 	/* asic priv */
130497b2e202SAlex Deucher 	void *ps_priv;
130597b2e202SAlex Deucher };
130697b2e202SAlex Deucher 
130797b2e202SAlex Deucher struct amdgpu_dpm_thermal {
130897b2e202SAlex Deucher 	/* thermal interrupt work */
130997b2e202SAlex Deucher 	struct work_struct work;
131097b2e202SAlex Deucher 	/* low temperature threshold */
131197b2e202SAlex Deucher 	int                min_temp;
131297b2e202SAlex Deucher 	/* high temperature threshold */
131397b2e202SAlex Deucher 	int                max_temp;
131497b2e202SAlex Deucher 	/* was last interrupt low to high or high to low */
131597b2e202SAlex Deucher 	bool               high_to_low;
131697b2e202SAlex Deucher 	/* interrupt source */
131797b2e202SAlex Deucher 	struct amdgpu_irq_src	irq;
131897b2e202SAlex Deucher };
131997b2e202SAlex Deucher 
132097b2e202SAlex Deucher enum amdgpu_clk_action
132197b2e202SAlex Deucher {
132297b2e202SAlex Deucher 	AMDGPU_SCLK_UP = 1,
132397b2e202SAlex Deucher 	AMDGPU_SCLK_DOWN
132497b2e202SAlex Deucher };
132597b2e202SAlex Deucher 
132697b2e202SAlex Deucher struct amdgpu_blacklist_clocks
132797b2e202SAlex Deucher {
132897b2e202SAlex Deucher 	u32 sclk;
132997b2e202SAlex Deucher 	u32 mclk;
133097b2e202SAlex Deucher 	enum amdgpu_clk_action action;
133197b2e202SAlex Deucher };
133297b2e202SAlex Deucher 
133397b2e202SAlex Deucher struct amdgpu_clock_and_voltage_limits {
133497b2e202SAlex Deucher 	u32 sclk;
133597b2e202SAlex Deucher 	u32 mclk;
133697b2e202SAlex Deucher 	u16 vddc;
133797b2e202SAlex Deucher 	u16 vddci;
133897b2e202SAlex Deucher };
133997b2e202SAlex Deucher 
134097b2e202SAlex Deucher struct amdgpu_clock_array {
134197b2e202SAlex Deucher 	u32 count;
134297b2e202SAlex Deucher 	u32 *values;
134397b2e202SAlex Deucher };
134497b2e202SAlex Deucher 
134597b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_entry {
134697b2e202SAlex Deucher 	u32 clk;
134797b2e202SAlex Deucher 	u16 v;
134897b2e202SAlex Deucher };
134997b2e202SAlex Deucher 
135097b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table {
135197b2e202SAlex Deucher 	u32 count;
135297b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_entry *entries;
135397b2e202SAlex Deucher };
135497b2e202SAlex Deucher 
135597b2e202SAlex Deucher union amdgpu_cac_leakage_entry {
135697b2e202SAlex Deucher 	struct {
135797b2e202SAlex Deucher 		u16 vddc;
135897b2e202SAlex Deucher 		u32 leakage;
135997b2e202SAlex Deucher 	};
136097b2e202SAlex Deucher 	struct {
136197b2e202SAlex Deucher 		u16 vddc1;
136297b2e202SAlex Deucher 		u16 vddc2;
136397b2e202SAlex Deucher 		u16 vddc3;
136497b2e202SAlex Deucher 	};
136597b2e202SAlex Deucher };
136697b2e202SAlex Deucher 
136797b2e202SAlex Deucher struct amdgpu_cac_leakage_table {
136897b2e202SAlex Deucher 	u32 count;
136997b2e202SAlex Deucher 	union amdgpu_cac_leakage_entry *entries;
137097b2e202SAlex Deucher };
137197b2e202SAlex Deucher 
137297b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_entry {
137397b2e202SAlex Deucher 	u16 voltage;
137497b2e202SAlex Deucher 	u32 sclk;
137597b2e202SAlex Deucher 	u32 mclk;
137697b2e202SAlex Deucher };
137797b2e202SAlex Deucher 
137897b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_table {
137997b2e202SAlex Deucher 	u32 count;
138097b2e202SAlex Deucher 	struct amdgpu_phase_shedding_limits_entry *entries;
138197b2e202SAlex Deucher };
138297b2e202SAlex Deucher 
138397b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_entry {
138497b2e202SAlex Deucher 	u32 vclk;
138597b2e202SAlex Deucher 	u32 dclk;
138697b2e202SAlex Deucher 	u16 v;
138797b2e202SAlex Deucher };
138897b2e202SAlex Deucher 
138997b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_table {
139097b2e202SAlex Deucher 	u8 count;
139197b2e202SAlex Deucher 	struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
139297b2e202SAlex Deucher };
139397b2e202SAlex Deucher 
139497b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_entry {
139597b2e202SAlex Deucher 	u32 ecclk;
139697b2e202SAlex Deucher 	u32 evclk;
139797b2e202SAlex Deucher 	u16 v;
139897b2e202SAlex Deucher };
139997b2e202SAlex Deucher 
140097b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_table {
140197b2e202SAlex Deucher 	u8 count;
140297b2e202SAlex Deucher 	struct amdgpu_vce_clock_voltage_dependency_entry *entries;
140397b2e202SAlex Deucher };
140497b2e202SAlex Deucher 
140597b2e202SAlex Deucher struct amdgpu_ppm_table {
140697b2e202SAlex Deucher 	u8 ppm_design;
140797b2e202SAlex Deucher 	u16 cpu_core_number;
140897b2e202SAlex Deucher 	u32 platform_tdp;
140997b2e202SAlex Deucher 	u32 small_ac_platform_tdp;
141097b2e202SAlex Deucher 	u32 platform_tdc;
141197b2e202SAlex Deucher 	u32 small_ac_platform_tdc;
141297b2e202SAlex Deucher 	u32 apu_tdp;
141397b2e202SAlex Deucher 	u32 dgpu_tdp;
141497b2e202SAlex Deucher 	u32 dgpu_ulv_power;
141597b2e202SAlex Deucher 	u32 tj_max;
141697b2e202SAlex Deucher };
141797b2e202SAlex Deucher 
141897b2e202SAlex Deucher struct amdgpu_cac_tdp_table {
141997b2e202SAlex Deucher 	u16 tdp;
142097b2e202SAlex Deucher 	u16 configurable_tdp;
142197b2e202SAlex Deucher 	u16 tdc;
142297b2e202SAlex Deucher 	u16 battery_power_limit;
142397b2e202SAlex Deucher 	u16 small_power_limit;
142497b2e202SAlex Deucher 	u16 low_cac_leakage;
142597b2e202SAlex Deucher 	u16 high_cac_leakage;
142697b2e202SAlex Deucher 	u16 maximum_power_delivery_limit;
142797b2e202SAlex Deucher };
142897b2e202SAlex Deucher 
142997b2e202SAlex Deucher struct amdgpu_dpm_dynamic_state {
143097b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
143197b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
143297b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
143397b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
143497b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
143597b2e202SAlex Deucher 	struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
143697b2e202SAlex Deucher 	struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
143797b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
143897b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
143997b2e202SAlex Deucher 	struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
144097b2e202SAlex Deucher 	struct amdgpu_clock_array valid_sclk_values;
144197b2e202SAlex Deucher 	struct amdgpu_clock_array valid_mclk_values;
144297b2e202SAlex Deucher 	struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
144397b2e202SAlex Deucher 	struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
144497b2e202SAlex Deucher 	u32 mclk_sclk_ratio;
144597b2e202SAlex Deucher 	u32 sclk_mclk_delta;
144697b2e202SAlex Deucher 	u16 vddc_vddci_delta;
144797b2e202SAlex Deucher 	u16 min_vddc_for_pcie_gen2;
144897b2e202SAlex Deucher 	struct amdgpu_cac_leakage_table cac_leakage_table;
144997b2e202SAlex Deucher 	struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
145097b2e202SAlex Deucher 	struct amdgpu_ppm_table *ppm_table;
145197b2e202SAlex Deucher 	struct amdgpu_cac_tdp_table *cac_tdp_table;
145297b2e202SAlex Deucher };
145397b2e202SAlex Deucher 
145497b2e202SAlex Deucher struct amdgpu_dpm_fan {
145597b2e202SAlex Deucher 	u16 t_min;
145697b2e202SAlex Deucher 	u16 t_med;
145797b2e202SAlex Deucher 	u16 t_high;
145897b2e202SAlex Deucher 	u16 pwm_min;
145997b2e202SAlex Deucher 	u16 pwm_med;
146097b2e202SAlex Deucher 	u16 pwm_high;
146197b2e202SAlex Deucher 	u8 t_hyst;
146297b2e202SAlex Deucher 	u32 cycle_delay;
146397b2e202SAlex Deucher 	u16 t_max;
146497b2e202SAlex Deucher 	u8 control_mode;
146597b2e202SAlex Deucher 	u16 default_max_fan_pwm;
146697b2e202SAlex Deucher 	u16 default_fan_output_sensitivity;
146797b2e202SAlex Deucher 	u16 fan_output_sensitivity;
146897b2e202SAlex Deucher 	bool ucode_fan_control;
146997b2e202SAlex Deucher };
147097b2e202SAlex Deucher 
147197b2e202SAlex Deucher enum amdgpu_pcie_gen {
147297b2e202SAlex Deucher 	AMDGPU_PCIE_GEN1 = 0,
147397b2e202SAlex Deucher 	AMDGPU_PCIE_GEN2 = 1,
147497b2e202SAlex Deucher 	AMDGPU_PCIE_GEN3 = 2,
147597b2e202SAlex Deucher 	AMDGPU_PCIE_GEN_INVALID = 0xffff
147697b2e202SAlex Deucher };
147797b2e202SAlex Deucher 
147897b2e202SAlex Deucher enum amdgpu_dpm_forced_level {
147997b2e202SAlex Deucher 	AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
148097b2e202SAlex Deucher 	AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
148197b2e202SAlex Deucher 	AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1482f3898ea1SEric Huang 	AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
148397b2e202SAlex Deucher };
148497b2e202SAlex Deucher 
148597b2e202SAlex Deucher struct amdgpu_vce_state {
148697b2e202SAlex Deucher 	/* vce clocks */
148797b2e202SAlex Deucher 	u32 evclk;
148897b2e202SAlex Deucher 	u32 ecclk;
148997b2e202SAlex Deucher 	/* gpu clocks */
149097b2e202SAlex Deucher 	u32 sclk;
149197b2e202SAlex Deucher 	u32 mclk;
149297b2e202SAlex Deucher 	u8 clk_idx;
149397b2e202SAlex Deucher 	u8 pstate;
149497b2e202SAlex Deucher };
149597b2e202SAlex Deucher 
149697b2e202SAlex Deucher struct amdgpu_dpm_funcs {
149797b2e202SAlex Deucher 	int (*get_temperature)(struct amdgpu_device *adev);
149897b2e202SAlex Deucher 	int (*pre_set_power_state)(struct amdgpu_device *adev);
149997b2e202SAlex Deucher 	int (*set_power_state)(struct amdgpu_device *adev);
150097b2e202SAlex Deucher 	void (*post_set_power_state)(struct amdgpu_device *adev);
150197b2e202SAlex Deucher 	void (*display_configuration_changed)(struct amdgpu_device *adev);
150297b2e202SAlex Deucher 	u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
150397b2e202SAlex Deucher 	u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
150497b2e202SAlex Deucher 	void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
150597b2e202SAlex Deucher 	void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
150697b2e202SAlex Deucher 	int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
150797b2e202SAlex Deucher 	bool (*vblank_too_short)(struct amdgpu_device *adev);
150897b2e202SAlex Deucher 	void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
1509b7a07769SSonny Jiang 	void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
151097b2e202SAlex Deucher 	void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
151197b2e202SAlex Deucher 	void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
151297b2e202SAlex Deucher 	u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
151397b2e202SAlex Deucher 	int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
151497b2e202SAlex Deucher 	int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
151597b2e202SAlex Deucher };
151697b2e202SAlex Deucher 
151797b2e202SAlex Deucher struct amdgpu_dpm {
151897b2e202SAlex Deucher 	struct amdgpu_ps        *ps;
151997b2e202SAlex Deucher 	/* number of valid power states */
152097b2e202SAlex Deucher 	int                     num_ps;
152197b2e202SAlex Deucher 	/* current power state that is active */
152297b2e202SAlex Deucher 	struct amdgpu_ps        *current_ps;
152397b2e202SAlex Deucher 	/* requested power state */
152497b2e202SAlex Deucher 	struct amdgpu_ps        *requested_ps;
152597b2e202SAlex Deucher 	/* boot up power state */
152697b2e202SAlex Deucher 	struct amdgpu_ps        *boot_ps;
152797b2e202SAlex Deucher 	/* default uvd power state */
152897b2e202SAlex Deucher 	struct amdgpu_ps        *uvd_ps;
152997b2e202SAlex Deucher 	/* vce requirements */
153097b2e202SAlex Deucher 	struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
153197b2e202SAlex Deucher 	enum amdgpu_vce_level vce_level;
15323a2c788dSRex Zhu 	enum amd_pm_state_type state;
15333a2c788dSRex Zhu 	enum amd_pm_state_type user_state;
153497b2e202SAlex Deucher 	u32                     platform_caps;
153597b2e202SAlex Deucher 	u32                     voltage_response_time;
153697b2e202SAlex Deucher 	u32                     backbias_response_time;
153797b2e202SAlex Deucher 	void                    *priv;
153897b2e202SAlex Deucher 	u32			new_active_crtcs;
153997b2e202SAlex Deucher 	int			new_active_crtc_count;
154097b2e202SAlex Deucher 	u32			current_active_crtcs;
154197b2e202SAlex Deucher 	int			current_active_crtc_count;
154297b2e202SAlex Deucher 	struct amdgpu_dpm_dynamic_state dyn_state;
154397b2e202SAlex Deucher 	struct amdgpu_dpm_fan fan;
154497b2e202SAlex Deucher 	u32 tdp_limit;
154597b2e202SAlex Deucher 	u32 near_tdp_limit;
154697b2e202SAlex Deucher 	u32 near_tdp_limit_adjusted;
154797b2e202SAlex Deucher 	u32 sq_ramping_threshold;
154897b2e202SAlex Deucher 	u32 cac_leakage;
154997b2e202SAlex Deucher 	u16 tdp_od_limit;
155097b2e202SAlex Deucher 	u32 tdp_adjustment;
155197b2e202SAlex Deucher 	u16 load_line_slope;
155297b2e202SAlex Deucher 	bool power_control;
155397b2e202SAlex Deucher 	bool ac_power;
155497b2e202SAlex Deucher 	/* special states active */
155597b2e202SAlex Deucher 	bool                    thermal_active;
155697b2e202SAlex Deucher 	bool                    uvd_active;
155797b2e202SAlex Deucher 	bool                    vce_active;
155897b2e202SAlex Deucher 	/* thermal handling */
155997b2e202SAlex Deucher 	struct amdgpu_dpm_thermal thermal;
156097b2e202SAlex Deucher 	/* forced levels */
156197b2e202SAlex Deucher 	enum amdgpu_dpm_forced_level forced_level;
156297b2e202SAlex Deucher };
156397b2e202SAlex Deucher 
156497b2e202SAlex Deucher struct amdgpu_pm {
156597b2e202SAlex Deucher 	struct mutex		mutex;
156697b2e202SAlex Deucher 	u32                     current_sclk;
156797b2e202SAlex Deucher 	u32                     current_mclk;
156897b2e202SAlex Deucher 	u32                     default_sclk;
156997b2e202SAlex Deucher 	u32                     default_mclk;
157097b2e202SAlex Deucher 	struct amdgpu_i2c_chan *i2c_bus;
157197b2e202SAlex Deucher 	/* internal thermal controller on rv6xx+ */
157297b2e202SAlex Deucher 	enum amdgpu_int_thermal_type int_thermal_type;
157397b2e202SAlex Deucher 	struct device	        *int_hwmon_dev;
157497b2e202SAlex Deucher 	/* fan control parameters */
157597b2e202SAlex Deucher 	bool                    no_fan;
157697b2e202SAlex Deucher 	u8                      fan_pulses_per_revolution;
157797b2e202SAlex Deucher 	u8                      fan_min_rpm;
157897b2e202SAlex Deucher 	u8                      fan_max_rpm;
157997b2e202SAlex Deucher 	/* dpm */
158097b2e202SAlex Deucher 	bool                    dpm_enabled;
1581c86f5ebfSAlex Deucher 	bool                    sysfs_initialized;
158297b2e202SAlex Deucher 	struct amdgpu_dpm       dpm;
158397b2e202SAlex Deucher 	const struct firmware	*fw;	/* SMC firmware */
158497b2e202SAlex Deucher 	uint32_t                fw_version;
158597b2e202SAlex Deucher 	const struct amdgpu_dpm_funcs *funcs;
1586d0dd7f0cSAlex Deucher 	uint32_t                pcie_gen_mask;
1587d0dd7f0cSAlex Deucher 	uint32_t                pcie_mlw_mask;
15887fb72a1fSRex Zhu 	struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
158997b2e202SAlex Deucher };
159097b2e202SAlex Deucher 
1591d0dd7f0cSAlex Deucher void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1592d0dd7f0cSAlex Deucher 
159397b2e202SAlex Deucher /*
159497b2e202SAlex Deucher  * UVD
159597b2e202SAlex Deucher  */
1596c0365541SArindam Nath #define AMDGPU_DEFAULT_UVD_HANDLES	10
1597c0365541SArindam Nath #define AMDGPU_MAX_UVD_HANDLES		40
1598c0365541SArindam Nath #define AMDGPU_UVD_STACK_SIZE		(200*1024)
1599c0365541SArindam Nath #define AMDGPU_UVD_HEAP_SIZE		(256*1024)
1600c0365541SArindam Nath #define AMDGPU_UVD_SESSION_SIZE		(50*1024)
160197b2e202SAlex Deucher #define AMDGPU_UVD_FIRMWARE_OFFSET	256
160297b2e202SAlex Deucher 
160397b2e202SAlex Deucher struct amdgpu_uvd {
160497b2e202SAlex Deucher 	struct amdgpu_bo	*vcpu_bo;
160597b2e202SAlex Deucher 	void			*cpu_addr;
160697b2e202SAlex Deucher 	uint64_t		gpu_addr;
16073f99dd81SLeo Liu 	void			*saved_bo;
1608c0365541SArindam Nath 	unsigned		max_handles;
160997b2e202SAlex Deucher 	atomic_t		handles[AMDGPU_MAX_UVD_HANDLES];
161097b2e202SAlex Deucher 	struct drm_file		*filp[AMDGPU_MAX_UVD_HANDLES];
161197b2e202SAlex Deucher 	struct delayed_work	idle_work;
161297b2e202SAlex Deucher 	const struct firmware	*fw;	/* UVD firmware */
161397b2e202SAlex Deucher 	struct amdgpu_ring	ring;
161497b2e202SAlex Deucher 	struct amdgpu_irq_src	irq;
161597b2e202SAlex Deucher 	bool			address_64_bit;
1616ead833ecSChristian König 	struct amd_sched_entity entity;
161797b2e202SAlex Deucher };
161897b2e202SAlex Deucher 
161997b2e202SAlex Deucher /*
162097b2e202SAlex Deucher  * VCE
162197b2e202SAlex Deucher  */
162297b2e202SAlex Deucher #define AMDGPU_MAX_VCE_HANDLES	16
162397b2e202SAlex Deucher #define AMDGPU_VCE_FIRMWARE_OFFSET 256
162497b2e202SAlex Deucher 
16256a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
16266a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
16276a585777SAlex Deucher 
162897b2e202SAlex Deucher struct amdgpu_vce {
162997b2e202SAlex Deucher 	struct amdgpu_bo	*vcpu_bo;
163097b2e202SAlex Deucher 	uint64_t		gpu_addr;
163197b2e202SAlex Deucher 	unsigned		fw_version;
163297b2e202SAlex Deucher 	unsigned		fb_version;
163397b2e202SAlex Deucher 	atomic_t		handles[AMDGPU_MAX_VCE_HANDLES];
163497b2e202SAlex Deucher 	struct drm_file		*filp[AMDGPU_MAX_VCE_HANDLES];
1635f1689ec1SChristian König 	uint32_t		img_size[AMDGPU_MAX_VCE_HANDLES];
163697b2e202SAlex Deucher 	struct delayed_work	idle_work;
163797b2e202SAlex Deucher 	const struct firmware	*fw;	/* VCE firmware */
163897b2e202SAlex Deucher 	struct amdgpu_ring	ring[AMDGPU_MAX_VCE_RINGS];
163997b2e202SAlex Deucher 	struct amdgpu_irq_src	irq;
16406a585777SAlex Deucher 	unsigned		harvest_config;
1641c594989cSChristian König 	struct amd_sched_entity	entity;
164297b2e202SAlex Deucher };
164397b2e202SAlex Deucher 
164497b2e202SAlex Deucher /*
164597b2e202SAlex Deucher  * SDMA
164697b2e202SAlex Deucher  */
1647c113ea1cSAlex Deucher struct amdgpu_sdma_instance {
164897b2e202SAlex Deucher 	/* SDMA firmware */
164997b2e202SAlex Deucher 	const struct firmware	*fw;
165097b2e202SAlex Deucher 	uint32_t		fw_version;
1651cfa2104fSJammy Zhou 	uint32_t		feature_version;
165297b2e202SAlex Deucher 
165397b2e202SAlex Deucher 	struct amdgpu_ring	ring;
165418111de0SJammy Zhou 	bool			burst_nop;
165597b2e202SAlex Deucher };
165697b2e202SAlex Deucher 
1657c113ea1cSAlex Deucher struct amdgpu_sdma {
1658c113ea1cSAlex Deucher 	struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1659c113ea1cSAlex Deucher 	struct amdgpu_irq_src	trap_irq;
1660c113ea1cSAlex Deucher 	struct amdgpu_irq_src	illegal_inst_irq;
1661c113ea1cSAlex Deucher 	int 			num_instances;
1662c113ea1cSAlex Deucher };
1663c113ea1cSAlex Deucher 
166497b2e202SAlex Deucher /*
166597b2e202SAlex Deucher  * Firmware
166697b2e202SAlex Deucher  */
166797b2e202SAlex Deucher struct amdgpu_firmware {
166897b2e202SAlex Deucher 	struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
166997b2e202SAlex Deucher 	bool smu_load;
167097b2e202SAlex Deucher 	struct amdgpu_bo *fw_buf;
167197b2e202SAlex Deucher 	unsigned int fw_size;
167297b2e202SAlex Deucher };
167397b2e202SAlex Deucher 
167497b2e202SAlex Deucher /*
167597b2e202SAlex Deucher  * Benchmarking
167697b2e202SAlex Deucher  */
167797b2e202SAlex Deucher void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
167897b2e202SAlex Deucher 
167997b2e202SAlex Deucher 
168097b2e202SAlex Deucher /*
168197b2e202SAlex Deucher  * Testing
168297b2e202SAlex Deucher  */
168397b2e202SAlex Deucher void amdgpu_test_moves(struct amdgpu_device *adev);
168497b2e202SAlex Deucher void amdgpu_test_ring_sync(struct amdgpu_device *adev,
168597b2e202SAlex Deucher 			   struct amdgpu_ring *cpA,
168697b2e202SAlex Deucher 			   struct amdgpu_ring *cpB);
168797b2e202SAlex Deucher void amdgpu_test_syncing(struct amdgpu_device *adev);
168897b2e202SAlex Deucher 
168997b2e202SAlex Deucher /*
169097b2e202SAlex Deucher  * MMU Notifier
169197b2e202SAlex Deucher  */
169297b2e202SAlex Deucher #if defined(CONFIG_MMU_NOTIFIER)
169397b2e202SAlex Deucher int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
169497b2e202SAlex Deucher void amdgpu_mn_unregister(struct amdgpu_bo *bo);
169597b2e202SAlex Deucher #else
16961d1106b0SHarry Wentland static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
169797b2e202SAlex Deucher {
169897b2e202SAlex Deucher 	return -ENODEV;
169997b2e202SAlex Deucher }
17001d1106b0SHarry Wentland static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
170197b2e202SAlex Deucher #endif
170297b2e202SAlex Deucher 
170397b2e202SAlex Deucher /*
170497b2e202SAlex Deucher  * Debugfs
170597b2e202SAlex Deucher  */
170697b2e202SAlex Deucher struct amdgpu_debugfs {
170706ab6832SNils Wallménius 	const struct drm_info_list	*files;
170897b2e202SAlex Deucher 	unsigned		num_files;
170997b2e202SAlex Deucher };
171097b2e202SAlex Deucher 
171197b2e202SAlex Deucher int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
171206ab6832SNils Wallménius 			     const struct drm_info_list *files,
171397b2e202SAlex Deucher 			     unsigned nfiles);
171497b2e202SAlex Deucher int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
171597b2e202SAlex Deucher 
171697b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS)
171797b2e202SAlex Deucher int amdgpu_debugfs_init(struct drm_minor *minor);
171897b2e202SAlex Deucher void amdgpu_debugfs_cleanup(struct drm_minor *minor);
171997b2e202SAlex Deucher #endif
172097b2e202SAlex Deucher 
172197b2e202SAlex Deucher /*
172297b2e202SAlex Deucher  * amdgpu smumgr functions
172397b2e202SAlex Deucher  */
172497b2e202SAlex Deucher struct amdgpu_smumgr_funcs {
172597b2e202SAlex Deucher 	int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
172697b2e202SAlex Deucher 	int (*request_smu_load_fw)(struct amdgpu_device *adev);
172797b2e202SAlex Deucher 	int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
172897b2e202SAlex Deucher };
172997b2e202SAlex Deucher 
173097b2e202SAlex Deucher /*
173197b2e202SAlex Deucher  * amdgpu smumgr
173297b2e202SAlex Deucher  */
173397b2e202SAlex Deucher struct amdgpu_smumgr {
173497b2e202SAlex Deucher 	struct amdgpu_bo *toc_buf;
173597b2e202SAlex Deucher 	struct amdgpu_bo *smu_buf;
173697b2e202SAlex Deucher 	/* asic priv smu data */
173797b2e202SAlex Deucher 	void *priv;
173897b2e202SAlex Deucher 	spinlock_t smu_lock;
173997b2e202SAlex Deucher 	/* smumgr functions */
174097b2e202SAlex Deucher 	const struct amdgpu_smumgr_funcs *smumgr_funcs;
174197b2e202SAlex Deucher 	/* ucode loading complete flag */
174297b2e202SAlex Deucher 	uint32_t fw_flags;
174397b2e202SAlex Deucher };
174497b2e202SAlex Deucher 
174597b2e202SAlex Deucher /*
174697b2e202SAlex Deucher  * ASIC specific register table accessible by UMD
174797b2e202SAlex Deucher  */
174897b2e202SAlex Deucher struct amdgpu_allowed_register_entry {
174997b2e202SAlex Deucher 	uint32_t reg_offset;
175097b2e202SAlex Deucher 	bool untouched;
175197b2e202SAlex Deucher 	bool grbm_indexed;
175297b2e202SAlex Deucher };
175397b2e202SAlex Deucher 
175497b2e202SAlex Deucher struct amdgpu_cu_info {
175597b2e202SAlex Deucher 	uint32_t number; /* total active CU number */
175697b2e202SAlex Deucher 	uint32_t ao_cu_mask;
175797b2e202SAlex Deucher 	uint32_t bitmap[4][4];
175897b2e202SAlex Deucher };
175997b2e202SAlex Deucher 
176097b2e202SAlex Deucher 
176197b2e202SAlex Deucher /*
176297b2e202SAlex Deucher  * ASIC specific functions.
176397b2e202SAlex Deucher  */
176497b2e202SAlex Deucher struct amdgpu_asic_funcs {
176597b2e202SAlex Deucher 	bool (*read_disabled_bios)(struct amdgpu_device *adev);
17667946b878SAlex Deucher 	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
17677946b878SAlex Deucher 				   u8 *bios, u32 length_bytes);
176897b2e202SAlex Deucher 	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
176997b2e202SAlex Deucher 			     u32 sh_num, u32 reg_offset, u32 *value);
177097b2e202SAlex Deucher 	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
177197b2e202SAlex Deucher 	int (*reset)(struct amdgpu_device *adev);
177297b2e202SAlex Deucher 	/* wait for mc_idle */
177397b2e202SAlex Deucher 	int (*wait_for_mc_idle)(struct amdgpu_device *adev);
177497b2e202SAlex Deucher 	/* get the reference clock */
177597b2e202SAlex Deucher 	u32 (*get_xclk)(struct amdgpu_device *adev);
177697b2e202SAlex Deucher 	/* get the gpu clock counter */
177797b2e202SAlex Deucher 	uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
177897b2e202SAlex Deucher 	int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
177997b2e202SAlex Deucher 	/* MM block clocks */
178097b2e202SAlex Deucher 	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
178197b2e202SAlex Deucher 	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
178297b2e202SAlex Deucher };
178397b2e202SAlex Deucher 
178497b2e202SAlex Deucher /*
178597b2e202SAlex Deucher  * IOCTL.
178697b2e202SAlex Deucher  */
178797b2e202SAlex Deucher int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
178897b2e202SAlex Deucher 			    struct drm_file *filp);
178997b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
179097b2e202SAlex Deucher 				struct drm_file *filp);
179197b2e202SAlex Deucher 
179297b2e202SAlex Deucher int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
179397b2e202SAlex Deucher 			  struct drm_file *filp);
179497b2e202SAlex Deucher int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
179597b2e202SAlex Deucher 			struct drm_file *filp);
179697b2e202SAlex Deucher int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
179797b2e202SAlex Deucher 			  struct drm_file *filp);
179897b2e202SAlex Deucher int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
179997b2e202SAlex Deucher 			      struct drm_file *filp);
180097b2e202SAlex Deucher int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
180197b2e202SAlex Deucher 			  struct drm_file *filp);
180297b2e202SAlex Deucher int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
180397b2e202SAlex Deucher 			struct drm_file *filp);
180497b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
180597b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
180697b2e202SAlex Deucher 
180797b2e202SAlex Deucher int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
180897b2e202SAlex Deucher 				struct drm_file *filp);
180997b2e202SAlex Deucher 
181097b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */
181197b2e202SAlex Deucher struct amdgpu_vram_scratch {
181297b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
181397b2e202SAlex Deucher 	volatile uint32_t		*ptr;
181497b2e202SAlex Deucher 	u64				gpu_addr;
181597b2e202SAlex Deucher };
181697b2e202SAlex Deucher 
181797b2e202SAlex Deucher /*
181897b2e202SAlex Deucher  * ACPI
181997b2e202SAlex Deucher  */
182097b2e202SAlex Deucher struct amdgpu_atif_notification_cfg {
182197b2e202SAlex Deucher 	bool enabled;
182297b2e202SAlex Deucher 	int command_code;
182397b2e202SAlex Deucher };
182497b2e202SAlex Deucher 
182597b2e202SAlex Deucher struct amdgpu_atif_notifications {
182697b2e202SAlex Deucher 	bool display_switch;
182797b2e202SAlex Deucher 	bool expansion_mode_change;
182897b2e202SAlex Deucher 	bool thermal_state;
182997b2e202SAlex Deucher 	bool forced_power_state;
183097b2e202SAlex Deucher 	bool system_power_state;
183197b2e202SAlex Deucher 	bool display_conf_change;
183297b2e202SAlex Deucher 	bool px_gfx_switch;
183397b2e202SAlex Deucher 	bool brightness_change;
183497b2e202SAlex Deucher 	bool dgpu_display_event;
183597b2e202SAlex Deucher };
183697b2e202SAlex Deucher 
183797b2e202SAlex Deucher struct amdgpu_atif_functions {
183897b2e202SAlex Deucher 	bool system_params;
183997b2e202SAlex Deucher 	bool sbios_requests;
184097b2e202SAlex Deucher 	bool select_active_disp;
184197b2e202SAlex Deucher 	bool lid_state;
184297b2e202SAlex Deucher 	bool get_tv_standard;
184397b2e202SAlex Deucher 	bool set_tv_standard;
184497b2e202SAlex Deucher 	bool get_panel_expansion_mode;
184597b2e202SAlex Deucher 	bool set_panel_expansion_mode;
184697b2e202SAlex Deucher 	bool temperature_change;
184797b2e202SAlex Deucher 	bool graphics_device_types;
184897b2e202SAlex Deucher };
184997b2e202SAlex Deucher 
185097b2e202SAlex Deucher struct amdgpu_atif {
185197b2e202SAlex Deucher 	struct amdgpu_atif_notifications notifications;
185297b2e202SAlex Deucher 	struct amdgpu_atif_functions functions;
185397b2e202SAlex Deucher 	struct amdgpu_atif_notification_cfg notification_cfg;
185497b2e202SAlex Deucher 	struct amdgpu_encoder *encoder_for_bl;
185597b2e202SAlex Deucher };
185697b2e202SAlex Deucher 
185797b2e202SAlex Deucher struct amdgpu_atcs_functions {
185897b2e202SAlex Deucher 	bool get_ext_state;
185997b2e202SAlex Deucher 	bool pcie_perf_req;
186097b2e202SAlex Deucher 	bool pcie_dev_rdy;
186197b2e202SAlex Deucher 	bool pcie_bus_width;
186297b2e202SAlex Deucher };
186397b2e202SAlex Deucher 
186497b2e202SAlex Deucher struct amdgpu_atcs {
186597b2e202SAlex Deucher 	struct amdgpu_atcs_functions functions;
186697b2e202SAlex Deucher };
186797b2e202SAlex Deucher 
186897b2e202SAlex Deucher /*
1869d03846afSChunming Zhou  * CGS
1870d03846afSChunming Zhou  */
1871d03846afSChunming Zhou void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1872d03846afSChunming Zhou void amdgpu_cgs_destroy_device(void *cgs_device);
1873d03846afSChunming Zhou 
1874d03846afSChunming Zhou 
1875d03846afSChunming Zhou /*
1876a8fe58ceSMaruthi Bayyavarapu  * CGS
1877a8fe58ceSMaruthi Bayyavarapu  */
1878a8fe58ceSMaruthi Bayyavarapu void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1879a8fe58ceSMaruthi Bayyavarapu void amdgpu_cgs_destroy_device(void *cgs_device);
1880a8fe58ceSMaruthi Bayyavarapu 
1881a8fe58ceSMaruthi Bayyavarapu 
18827e471e6fSAlex Deucher /* GPU virtualization */
18837e471e6fSAlex Deucher struct amdgpu_virtualization {
18847e471e6fSAlex Deucher 	bool supports_sr_iov;
18857e471e6fSAlex Deucher };
18867e471e6fSAlex Deucher 
1887a8fe58ceSMaruthi Bayyavarapu /*
188897b2e202SAlex Deucher  * Core structure, functions and helpers.
188997b2e202SAlex Deucher  */
189097b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
189197b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
189297b2e202SAlex Deucher 
189397b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
189497b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
189597b2e202SAlex Deucher 
18968faf0e08SAlex Deucher struct amdgpu_ip_block_status {
18978faf0e08SAlex Deucher 	bool valid;
18988faf0e08SAlex Deucher 	bool sw;
18998faf0e08SAlex Deucher 	bool hw;
19008faf0e08SAlex Deucher };
19018faf0e08SAlex Deucher 
190297b2e202SAlex Deucher struct amdgpu_device {
190397b2e202SAlex Deucher 	struct device			*dev;
190497b2e202SAlex Deucher 	struct drm_device		*ddev;
190597b2e202SAlex Deucher 	struct pci_dev			*pdev;
190697b2e202SAlex Deucher 
1907a8fe58ceSMaruthi Bayyavarapu #ifdef CONFIG_DRM_AMD_ACP
1908a8fe58ceSMaruthi Bayyavarapu 	struct amdgpu_acp		acp;
1909a8fe58ceSMaruthi Bayyavarapu #endif
1910a8fe58ceSMaruthi Bayyavarapu 
191197b2e202SAlex Deucher 	/* ASIC */
19122f7d10b3SJammy Zhou 	enum amd_asic_type		asic_type;
191397b2e202SAlex Deucher 	uint32_t			family;
191497b2e202SAlex Deucher 	uint32_t			rev_id;
191597b2e202SAlex Deucher 	uint32_t			external_rev_id;
191697b2e202SAlex Deucher 	unsigned long			flags;
191797b2e202SAlex Deucher 	int				usec_timeout;
191897b2e202SAlex Deucher 	const struct amdgpu_asic_funcs	*asic_funcs;
191997b2e202SAlex Deucher 	bool				shutdown;
192097b2e202SAlex Deucher 	bool				need_dma32;
192197b2e202SAlex Deucher 	bool				accel_working;
192297b2e202SAlex Deucher 	struct work_struct 		reset_work;
192397b2e202SAlex Deucher 	struct notifier_block		acpi_nb;
192497b2e202SAlex Deucher 	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
192597b2e202SAlex Deucher 	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
192697b2e202SAlex Deucher 	unsigned 			debugfs_count;
192797b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS)
192897b2e202SAlex Deucher 	struct dentry			*debugfs_regs;
192997b2e202SAlex Deucher #endif
193097b2e202SAlex Deucher 	struct amdgpu_atif		atif;
193197b2e202SAlex Deucher 	struct amdgpu_atcs		atcs;
193297b2e202SAlex Deucher 	struct mutex			srbm_mutex;
193397b2e202SAlex Deucher 	/* GRBM index mutex. Protects concurrent access to GRBM index */
193497b2e202SAlex Deucher 	struct mutex                    grbm_idx_mutex;
193597b2e202SAlex Deucher 	struct dev_pm_domain		vga_pm_domain;
193697b2e202SAlex Deucher 	bool				have_disp_power_ref;
193797b2e202SAlex Deucher 
193897b2e202SAlex Deucher 	/* BIOS */
193997b2e202SAlex Deucher 	uint8_t				*bios;
194097b2e202SAlex Deucher 	bool				is_atom_bios;
194197b2e202SAlex Deucher 	struct amdgpu_bo		*stollen_vga_memory;
194297b2e202SAlex Deucher 	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
194397b2e202SAlex Deucher 
194497b2e202SAlex Deucher 	/* Register/doorbell mmio */
194597b2e202SAlex Deucher 	resource_size_t			rmmio_base;
194697b2e202SAlex Deucher 	resource_size_t			rmmio_size;
194797b2e202SAlex Deucher 	void __iomem			*rmmio;
194897b2e202SAlex Deucher 	/* protects concurrent MM_INDEX/DATA based register access */
194997b2e202SAlex Deucher 	spinlock_t mmio_idx_lock;
195097b2e202SAlex Deucher 	/* protects concurrent SMC based register access */
195197b2e202SAlex Deucher 	spinlock_t smc_idx_lock;
195297b2e202SAlex Deucher 	amdgpu_rreg_t			smc_rreg;
195397b2e202SAlex Deucher 	amdgpu_wreg_t			smc_wreg;
195497b2e202SAlex Deucher 	/* protects concurrent PCIE register access */
195597b2e202SAlex Deucher 	spinlock_t pcie_idx_lock;
195697b2e202SAlex Deucher 	amdgpu_rreg_t			pcie_rreg;
195797b2e202SAlex Deucher 	amdgpu_wreg_t			pcie_wreg;
195897b2e202SAlex Deucher 	/* protects concurrent UVD register access */
195997b2e202SAlex Deucher 	spinlock_t uvd_ctx_idx_lock;
196097b2e202SAlex Deucher 	amdgpu_rreg_t			uvd_ctx_rreg;
196197b2e202SAlex Deucher 	amdgpu_wreg_t			uvd_ctx_wreg;
196297b2e202SAlex Deucher 	/* protects concurrent DIDT register access */
196397b2e202SAlex Deucher 	spinlock_t didt_idx_lock;
196497b2e202SAlex Deucher 	amdgpu_rreg_t			didt_rreg;
196597b2e202SAlex Deucher 	amdgpu_wreg_t			didt_wreg;
196697b2e202SAlex Deucher 	/* protects concurrent ENDPOINT (audio) register access */
196797b2e202SAlex Deucher 	spinlock_t audio_endpt_idx_lock;
196897b2e202SAlex Deucher 	amdgpu_block_rreg_t		audio_endpt_rreg;
196997b2e202SAlex Deucher 	amdgpu_block_wreg_t		audio_endpt_wreg;
197097b2e202SAlex Deucher 	void __iomem                    *rio_mem;
197197b2e202SAlex Deucher 	resource_size_t			rio_mem_size;
197297b2e202SAlex Deucher 	struct amdgpu_doorbell		doorbell;
197397b2e202SAlex Deucher 
197497b2e202SAlex Deucher 	/* clock/pll info */
197597b2e202SAlex Deucher 	struct amdgpu_clock            clock;
197697b2e202SAlex Deucher 
197797b2e202SAlex Deucher 	/* MC */
197897b2e202SAlex Deucher 	struct amdgpu_mc		mc;
197997b2e202SAlex Deucher 	struct amdgpu_gart		gart;
198097b2e202SAlex Deucher 	struct amdgpu_dummy_page	dummy_page;
198197b2e202SAlex Deucher 	struct amdgpu_vm_manager	vm_manager;
198297b2e202SAlex Deucher 
198397b2e202SAlex Deucher 	/* memory management */
198497b2e202SAlex Deucher 	struct amdgpu_mman		mman;
198597b2e202SAlex Deucher 	struct amdgpu_vram_scratch	vram_scratch;
198697b2e202SAlex Deucher 	struct amdgpu_wb		wb;
198797b2e202SAlex Deucher 	atomic64_t			vram_usage;
198897b2e202SAlex Deucher 	atomic64_t			vram_vis_usage;
198997b2e202SAlex Deucher 	atomic64_t			gtt_usage;
199097b2e202SAlex Deucher 	atomic64_t			num_bytes_moved;
1991d94aed5aSMarek Olšák 	atomic_t			gpu_reset_counter;
199297b2e202SAlex Deucher 
199397b2e202SAlex Deucher 	/* display */
199497b2e202SAlex Deucher 	struct amdgpu_mode_info		mode_info;
199597b2e202SAlex Deucher 	struct work_struct		hotplug_work;
199697b2e202SAlex Deucher 	struct amdgpu_irq_src		crtc_irq;
199797b2e202SAlex Deucher 	struct amdgpu_irq_src		pageflip_irq;
199897b2e202SAlex Deucher 	struct amdgpu_irq_src		hpd_irq;
199997b2e202SAlex Deucher 
200097b2e202SAlex Deucher 	/* rings */
200197b2e202SAlex Deucher 	unsigned			fence_context;
200297b2e202SAlex Deucher 	unsigned			num_rings;
200397b2e202SAlex Deucher 	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
200497b2e202SAlex Deucher 	bool				ib_pool_ready;
200597b2e202SAlex Deucher 	struct amdgpu_sa_manager	ring_tmp_bo;
200697b2e202SAlex Deucher 
200797b2e202SAlex Deucher 	/* interrupts */
200897b2e202SAlex Deucher 	struct amdgpu_irq		irq;
200997b2e202SAlex Deucher 
20101f7371b2SAlex Deucher 	/* powerplay */
20111f7371b2SAlex Deucher 	struct amd_powerplay		powerplay;
2012e61710c5SJammy Zhou 	bool				pp_enabled;
2013f3898ea1SEric Huang 	bool				pp_force_state_enabled;
20141f7371b2SAlex Deucher 
201597b2e202SAlex Deucher 	/* dpm */
201697b2e202SAlex Deucher 	struct amdgpu_pm		pm;
201797b2e202SAlex Deucher 	u32				cg_flags;
201897b2e202SAlex Deucher 	u32				pg_flags;
201997b2e202SAlex Deucher 
202097b2e202SAlex Deucher 	/* amdgpu smumgr */
202197b2e202SAlex Deucher 	struct amdgpu_smumgr smu;
202297b2e202SAlex Deucher 
202397b2e202SAlex Deucher 	/* gfx */
202497b2e202SAlex Deucher 	struct amdgpu_gfx		gfx;
202597b2e202SAlex Deucher 
202697b2e202SAlex Deucher 	/* sdma */
2027c113ea1cSAlex Deucher 	struct amdgpu_sdma		sdma;
202897b2e202SAlex Deucher 
202997b2e202SAlex Deucher 	/* uvd */
203097b2e202SAlex Deucher 	struct amdgpu_uvd		uvd;
203197b2e202SAlex Deucher 
203297b2e202SAlex Deucher 	/* vce */
203397b2e202SAlex Deucher 	struct amdgpu_vce		vce;
203497b2e202SAlex Deucher 
203597b2e202SAlex Deucher 	/* firmwares */
203697b2e202SAlex Deucher 	struct amdgpu_firmware		firmware;
203797b2e202SAlex Deucher 
203897b2e202SAlex Deucher 	/* GDS */
203997b2e202SAlex Deucher 	struct amdgpu_gds		gds;
204097b2e202SAlex Deucher 
204197b2e202SAlex Deucher 	const struct amdgpu_ip_block_version *ip_blocks;
204297b2e202SAlex Deucher 	int				num_ip_blocks;
20438faf0e08SAlex Deucher 	struct amdgpu_ip_block_status	*ip_block_status;
204497b2e202SAlex Deucher 	struct mutex	mn_lock;
204597b2e202SAlex Deucher 	DECLARE_HASHTABLE(mn_hash, 7);
204697b2e202SAlex Deucher 
204797b2e202SAlex Deucher 	/* tracking pinned memory */
204897b2e202SAlex Deucher 	u64 vram_pin_size;
204997b2e202SAlex Deucher 	u64 gart_pin_size;
2050130e0371SOded Gabbay 
2051130e0371SOded Gabbay 	/* amdkfd interface */
2052130e0371SOded Gabbay 	struct kfd_dev          *kfd;
205323ca0e4eSChunming Zhou 
20547e471e6fSAlex Deucher 	struct amdgpu_virtualization virtualization;
205597b2e202SAlex Deucher };
205697b2e202SAlex Deucher 
205797b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev);
205897b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev,
205997b2e202SAlex Deucher 		       struct drm_device *ddev,
206097b2e202SAlex Deucher 		       struct pci_dev *pdev,
206197b2e202SAlex Deucher 		       uint32_t flags);
206297b2e202SAlex Deucher void amdgpu_device_fini(struct amdgpu_device *adev);
206397b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
206497b2e202SAlex Deucher 
206597b2e202SAlex Deucher uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
206697b2e202SAlex Deucher 			bool always_indirect);
206797b2e202SAlex Deucher void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
206897b2e202SAlex Deucher 		    bool always_indirect);
206997b2e202SAlex Deucher u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
207097b2e202SAlex Deucher void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
207197b2e202SAlex Deucher 
207297b2e202SAlex Deucher u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
207397b2e202SAlex Deucher void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
207497b2e202SAlex Deucher 
207597b2e202SAlex Deucher /*
207697b2e202SAlex Deucher  * Registers read & write functions.
207797b2e202SAlex Deucher  */
207897b2e202SAlex Deucher #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
207997b2e202SAlex Deucher #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
208097b2e202SAlex Deucher #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
208197b2e202SAlex Deucher #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
208297b2e202SAlex Deucher #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
208397b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
208497b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
208597b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
208697b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
208797b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
208897b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
208997b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
209097b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
209197b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
209297b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
209397b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
209497b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
209597b2e202SAlex Deucher #define WREG32_P(reg, val, mask)				\
209697b2e202SAlex Deucher 	do {							\
209797b2e202SAlex Deucher 		uint32_t tmp_ = RREG32(reg);			\
209897b2e202SAlex Deucher 		tmp_ &= (mask);					\
209997b2e202SAlex Deucher 		tmp_ |= ((val) & ~(mask));			\
210097b2e202SAlex Deucher 		WREG32(reg, tmp_);				\
210197b2e202SAlex Deucher 	} while (0)
210297b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
210397b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
210497b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask)				\
210597b2e202SAlex Deucher 	do {							\
210697b2e202SAlex Deucher 		uint32_t tmp_ = RREG32_PLL(reg);		\
210797b2e202SAlex Deucher 		tmp_ &= (mask);					\
210897b2e202SAlex Deucher 		tmp_ |= ((val) & ~(mask));			\
210997b2e202SAlex Deucher 		WREG32_PLL(reg, tmp_);				\
211097b2e202SAlex Deucher 	} while (0)
211197b2e202SAlex Deucher #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
211297b2e202SAlex Deucher #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
211397b2e202SAlex Deucher #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
211497b2e202SAlex Deucher 
211597b2e202SAlex Deucher #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
211697b2e202SAlex Deucher #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
211797b2e202SAlex Deucher 
211897b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
211997b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
212097b2e202SAlex Deucher 
212197b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val)			\
212297b2e202SAlex Deucher 	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
212397b2e202SAlex Deucher 	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
212497b2e202SAlex Deucher 
212597b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field)				\
212697b2e202SAlex Deucher 	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
212797b2e202SAlex Deucher 
212897b2e202SAlex Deucher /*
212997b2e202SAlex Deucher  * BIOS helpers.
213097b2e202SAlex Deucher  */
213197b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i])
213297b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
213397b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
213497b2e202SAlex Deucher 
213597b2e202SAlex Deucher /*
213697b2e202SAlex Deucher  * RING helpers.
213797b2e202SAlex Deucher  */
213897b2e202SAlex Deucher static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
213997b2e202SAlex Deucher {
214097b2e202SAlex Deucher 	if (ring->count_dw <= 0)
214186c2b790SJammy Zhou 		DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
214297b2e202SAlex Deucher 	ring->ring[ring->wptr++] = v;
214397b2e202SAlex Deucher 	ring->wptr &= ring->ptr_mask;
214497b2e202SAlex Deucher 	ring->count_dw--;
214597b2e202SAlex Deucher }
214697b2e202SAlex Deucher 
2147c113ea1cSAlex Deucher static inline struct amdgpu_sdma_instance *
2148c113ea1cSAlex Deucher amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
21494b2f7e2cSJammy Zhou {
21504b2f7e2cSJammy Zhou 	struct amdgpu_device *adev = ring->adev;
21514b2f7e2cSJammy Zhou 	int i;
21524b2f7e2cSJammy Zhou 
2153c113ea1cSAlex Deucher 	for (i = 0; i < adev->sdma.num_instances; i++)
2154c113ea1cSAlex Deucher 		if (&adev->sdma.instance[i].ring == ring)
21554b2f7e2cSJammy Zhou 			break;
21564b2f7e2cSJammy Zhou 
21574b2f7e2cSJammy Zhou 	if (i < AMDGPU_MAX_SDMA_INSTANCES)
2158c113ea1cSAlex Deucher 		return &adev->sdma.instance[i];
21594b2f7e2cSJammy Zhou 	else
21604b2f7e2cSJammy Zhou 		return NULL;
21614b2f7e2cSJammy Zhou }
21624b2f7e2cSJammy Zhou 
216397b2e202SAlex Deucher /*
216497b2e202SAlex Deucher  * ASICs macro.
216597b2e202SAlex Deucher  */
216697b2e202SAlex Deucher #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
216797b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
216897b2e202SAlex Deucher #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
216997b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
217097b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
217197b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
217297b2e202SAlex Deucher #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
217397b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
21747946b878SAlex Deucher #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
217597b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
217697b2e202SAlex Deucher #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
217797b2e202SAlex Deucher #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
217897b2e202SAlex Deucher #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
217997b2e202SAlex Deucher #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2180b07c9d2aSChristian König #define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
218197b2e202SAlex Deucher #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
218297b2e202SAlex Deucher #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
218397b2e202SAlex Deucher #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
218497b2e202SAlex Deucher #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
218597b2e202SAlex Deucher #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
218697b2e202SAlex Deucher #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
218797b2e202SAlex Deucher #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
218897b2e202SAlex Deucher #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2189b8c7b39eSChristian König #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
219097b2e202SAlex Deucher #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
2191890ee23fSChunming Zhou #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
219297b2e202SAlex Deucher #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
2193d2edb07bSChristian König #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
219411afbde8SChunming Zhou #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
21959e5d5309SChristian König #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
219603ccf481SMonk Liu #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
219703ccf481SMonk Liu #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
219897b2e202SAlex Deucher #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
219997b2e202SAlex Deucher #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
220097b2e202SAlex Deucher #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
220197b2e202SAlex Deucher #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
220297b2e202SAlex Deucher #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
220397b2e202SAlex Deucher #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
220497b2e202SAlex Deucher #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
220597b2e202SAlex Deucher #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
220697b2e202SAlex Deucher #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
220797b2e202SAlex Deucher #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
220897b2e202SAlex Deucher #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
220997b2e202SAlex Deucher #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
221097b2e202SAlex Deucher #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
221197b2e202SAlex Deucher #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
221297b2e202SAlex Deucher #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
221397b2e202SAlex Deucher #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
221497b2e202SAlex Deucher #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
221597b2e202SAlex Deucher #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
221697b2e202SAlex Deucher #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
2217c7ae72c0SChunming Zhou #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib),  (s), (d), (b))
22186e7a3840SChunming Zhou #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
221997b2e202SAlex Deucher #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
222097b2e202SAlex Deucher #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
222197b2e202SAlex Deucher #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
222297b2e202SAlex Deucher #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
222397b2e202SAlex Deucher #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
222497b2e202SAlex Deucher #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
222597b2e202SAlex Deucher #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
22263af76f23SRex Zhu 
22273af76f23SRex Zhu #define amdgpu_dpm_get_temperature(adev) \
22284b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22293af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
22304b5ece24SEric Huang 	      (adev)->pm.funcs->get_temperature((adev)))
22313af76f23SRex Zhu 
22323af76f23SRex Zhu #define amdgpu_dpm_set_fan_control_mode(adev, m) \
22334b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22343af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
22354b5ece24SEric Huang 	      (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
22363af76f23SRex Zhu 
22373af76f23SRex Zhu #define amdgpu_dpm_get_fan_control_mode(adev) \
22384b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22393af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
22404b5ece24SEric Huang 	      (adev)->pm.funcs->get_fan_control_mode((adev)))
22413af76f23SRex Zhu 
22423af76f23SRex Zhu #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
22434b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22443af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
22454b5ece24SEric Huang 	      (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
22463af76f23SRex Zhu 
22473af76f23SRex Zhu #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
22484b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22493af76f23SRex Zhu 	      (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
22504b5ece24SEric Huang 	      (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
225197b2e202SAlex Deucher 
22521b5708ffSRex Zhu #define amdgpu_dpm_get_sclk(adev, l) \
22534b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22541b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
22554b5ece24SEric Huang 		(adev)->pm.funcs->get_sclk((adev), (l)))
22561b5708ffSRex Zhu 
22571b5708ffSRex Zhu #define amdgpu_dpm_get_mclk(adev, l)  \
22584b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22591b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
22604b5ece24SEric Huang 	      (adev)->pm.funcs->get_mclk((adev), (l)))
22611b5708ffSRex Zhu 
22621b5708ffSRex Zhu 
22631b5708ffSRex Zhu #define amdgpu_dpm_force_performance_level(adev, l) \
22644b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22651b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
22664b5ece24SEric Huang 	      (adev)->pm.funcs->force_performance_level((adev), (l)))
22671b5708ffSRex Zhu 
22681b5708ffSRex Zhu #define amdgpu_dpm_powergate_uvd(adev, g) \
22694b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22701b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
22714b5ece24SEric Huang 	      (adev)->pm.funcs->powergate_uvd((adev), (g)))
22721b5708ffSRex Zhu 
22731b5708ffSRex Zhu #define amdgpu_dpm_powergate_vce(adev, g) \
22744b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22751b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
22764b5ece24SEric Huang 	      (adev)->pm.funcs->powergate_vce((adev), (g)))
22771b5708ffSRex Zhu 
22781b5708ffSRex Zhu #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
22794b5ece24SEric Huang 	((adev)->pp_enabled ?						\
22801b5708ffSRex Zhu 	      (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
22814b5ece24SEric Huang 	      (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
22821b5708ffSRex Zhu 
22831b5708ffSRex Zhu #define amdgpu_dpm_get_current_power_state(adev) \
22841b5708ffSRex Zhu 	(adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
22851b5708ffSRex Zhu 
22861b5708ffSRex Zhu #define amdgpu_dpm_get_performance_level(adev) \
22871b5708ffSRex Zhu 	(adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
22881b5708ffSRex Zhu 
2289f3898ea1SEric Huang #define amdgpu_dpm_get_pp_num_states(adev, data) \
2290f3898ea1SEric Huang 	(adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2291f3898ea1SEric Huang 
2292f3898ea1SEric Huang #define amdgpu_dpm_get_pp_table(adev, table) \
2293f3898ea1SEric Huang 	(adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2294f3898ea1SEric Huang 
2295f3898ea1SEric Huang #define amdgpu_dpm_set_pp_table(adev, buf, size) \
2296f3898ea1SEric Huang 	(adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2297f3898ea1SEric Huang 
2298f3898ea1SEric Huang #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2299f3898ea1SEric Huang 	(adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2300f3898ea1SEric Huang 
2301f3898ea1SEric Huang #define amdgpu_dpm_force_clock_level(adev, type, level) \
2302f3898ea1SEric Huang 		(adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2303f3898ea1SEric Huang 
23041b5708ffSRex Zhu #define amdgpu_dpm_dispatch_task(adev, event_id, input, output)		\
23051b5708ffSRex Zhu 	(adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
230697b2e202SAlex Deucher 
230797b2e202SAlex Deucher #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
230897b2e202SAlex Deucher 
230997b2e202SAlex Deucher /* Common functions */
231097b2e202SAlex Deucher int amdgpu_gpu_reset(struct amdgpu_device *adev);
231197b2e202SAlex Deucher void amdgpu_pci_config_reset(struct amdgpu_device *adev);
231297b2e202SAlex Deucher bool amdgpu_card_posted(struct amdgpu_device *adev);
231397b2e202SAlex Deucher void amdgpu_update_display_priority(struct amdgpu_device *adev);
2314d5fc5e82SChunming Zhou 
231597b2e202SAlex Deucher int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
231697b2e202SAlex Deucher int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
231797b2e202SAlex Deucher 		       u32 ip_instance, u32 ring,
231897b2e202SAlex Deucher 		       struct amdgpu_ring **out_ring);
231997b2e202SAlex Deucher void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
232097b2e202SAlex Deucher bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
23212f568dbdSChristian König int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
232297b2e202SAlex Deucher int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
232397b2e202SAlex Deucher 				     uint32_t flags);
232497b2e202SAlex Deucher bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
2325cc325d19SChristian König struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
2326d7006964SChristian König bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2327d7006964SChristian König 				  unsigned long end);
23282f568dbdSChristian König bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
23292f568dbdSChristian König 				       int *last_invalidated);
233097b2e202SAlex Deucher bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
233197b2e202SAlex Deucher uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
233297b2e202SAlex Deucher 				 struct ttm_mem_reg *mem);
233397b2e202SAlex Deucher void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
233497b2e202SAlex Deucher void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
233597b2e202SAlex Deucher void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
233697b2e202SAlex Deucher void amdgpu_program_register_sequence(struct amdgpu_device *adev,
233797b2e202SAlex Deucher 					     const u32 *registers,
233897b2e202SAlex Deucher 					     const u32 array_size);
233997b2e202SAlex Deucher 
234097b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev);
234197b2e202SAlex Deucher /* atpx handler */
234297b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO)
234397b2e202SAlex Deucher void amdgpu_register_atpx_handler(void);
234497b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void);
234597b2e202SAlex Deucher #else
234697b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {}
234797b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {}
234897b2e202SAlex Deucher #endif
234997b2e202SAlex Deucher 
235097b2e202SAlex Deucher /*
235197b2e202SAlex Deucher  * KMS
235297b2e202SAlex Deucher  */
235397b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2354f498d9edSNils Wallménius extern const int amdgpu_max_kms_ioctl;
235597b2e202SAlex Deucher 
235697b2e202SAlex Deucher int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
235797b2e202SAlex Deucher int amdgpu_driver_unload_kms(struct drm_device *dev);
235897b2e202SAlex Deucher void amdgpu_driver_lastclose_kms(struct drm_device *dev);
235997b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
236097b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev,
236197b2e202SAlex Deucher 				 struct drm_file *file_priv);
236297b2e202SAlex Deucher void amdgpu_driver_preclose_kms(struct drm_device *dev,
236397b2e202SAlex Deucher 				struct drm_file *file_priv);
236497b2e202SAlex Deucher int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
236597b2e202SAlex Deucher int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
236688e72717SThierry Reding u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
236788e72717SThierry Reding int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
236888e72717SThierry Reding void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
236988e72717SThierry Reding int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
237097b2e202SAlex Deucher 				    int *max_error,
237197b2e202SAlex Deucher 				    struct timeval *vblank_time,
237297b2e202SAlex Deucher 				    unsigned flags);
237397b2e202SAlex Deucher long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
237497b2e202SAlex Deucher 			     unsigned long arg);
237597b2e202SAlex Deucher 
237697b2e202SAlex Deucher /*
237797b2e202SAlex Deucher  * functions used by amdgpu_encoder.c
237897b2e202SAlex Deucher  */
237997b2e202SAlex Deucher struct amdgpu_afmt_acr {
238097b2e202SAlex Deucher 	u32 clock;
238197b2e202SAlex Deucher 
238297b2e202SAlex Deucher 	int n_32khz;
238397b2e202SAlex Deucher 	int cts_32khz;
238497b2e202SAlex Deucher 
238597b2e202SAlex Deucher 	int n_44_1khz;
238697b2e202SAlex Deucher 	int cts_44_1khz;
238797b2e202SAlex Deucher 
238897b2e202SAlex Deucher 	int n_48khz;
238997b2e202SAlex Deucher 	int cts_48khz;
239097b2e202SAlex Deucher 
239197b2e202SAlex Deucher };
239297b2e202SAlex Deucher 
239397b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
239497b2e202SAlex Deucher 
239597b2e202SAlex Deucher /* amdgpu_acpi.c */
239697b2e202SAlex Deucher #if defined(CONFIG_ACPI)
239797b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev);
239897b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev);
239997b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
240097b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
240197b2e202SAlex Deucher 						u8 perf_req, bool advertise);
240297b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
240397b2e202SAlex Deucher #else
240497b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
240597b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
240697b2e202SAlex Deucher #endif
240797b2e202SAlex Deucher 
240897b2e202SAlex Deucher struct amdgpu_bo_va_mapping *
240997b2e202SAlex Deucher amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
241097b2e202SAlex Deucher 		       uint64_t addr, struct amdgpu_bo **bo);
241197b2e202SAlex Deucher 
241297b2e202SAlex Deucher #include "amdgpu_object.h"
241397b2e202SAlex Deucher #endif
2414