xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/amdgpu.h (revision a3185f91)
197b2e202SAlex Deucher /*
297b2e202SAlex Deucher  * Copyright 2008 Advanced Micro Devices, Inc.
397b2e202SAlex Deucher  * Copyright 2008 Red Hat Inc.
497b2e202SAlex Deucher  * Copyright 2009 Jerome Glisse.
597b2e202SAlex Deucher  *
697b2e202SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
797b2e202SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
897b2e202SAlex Deucher  * to deal in the Software without restriction, including without limitation
997b2e202SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
1097b2e202SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
1197b2e202SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
1297b2e202SAlex Deucher  *
1397b2e202SAlex Deucher  * The above copyright notice and this permission notice shall be included in
1497b2e202SAlex Deucher  * all copies or substantial portions of the Software.
1597b2e202SAlex Deucher  *
1697b2e202SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1797b2e202SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1897b2e202SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1997b2e202SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
2097b2e202SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2197b2e202SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2297b2e202SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
2397b2e202SAlex Deucher  *
2497b2e202SAlex Deucher  * Authors: Dave Airlie
2597b2e202SAlex Deucher  *          Alex Deucher
2697b2e202SAlex Deucher  *          Jerome Glisse
2797b2e202SAlex Deucher  */
2897b2e202SAlex Deucher #ifndef __AMDGPU_H__
2997b2e202SAlex Deucher #define __AMDGPU_H__
3097b2e202SAlex Deucher 
31d57229b1SAurabindo Pillai #ifdef pr_fmt
32d57229b1SAurabindo Pillai #undef pr_fmt
33d57229b1SAurabindo Pillai #endif
34d57229b1SAurabindo Pillai 
35d57229b1SAurabindo Pillai #define pr_fmt(fmt) "amdgpu: " fmt
36d57229b1SAurabindo Pillai 
37539489fcSAurabindo Pillai #ifdef dev_fmt
38539489fcSAurabindo Pillai #undef dev_fmt
39539489fcSAurabindo Pillai #endif
40539489fcSAurabindo Pillai 
41539489fcSAurabindo Pillai #define dev_fmt(fmt) "amdgpu: " fmt
42539489fcSAurabindo Pillai 
438290268fSChristian König #include "amdgpu_ctx.h"
448290268fSChristian König 
4597b2e202SAlex Deucher #include <linux/atomic.h>
4697b2e202SAlex Deucher #include <linux/wait.h>
4797b2e202SAlex Deucher #include <linux/list.h>
4897b2e202SAlex Deucher #include <linux/kref.h>
49a9f87f64SChristian König #include <linux/rbtree.h>
5097b2e202SAlex Deucher #include <linux/hashtable.h>
51f54d1867SChris Wilson #include <linux/dma-fence.h>
52c9a6b82fSAndrey Grodzovsky #include <linux/pci.h>
53c9a6b82fSAndrey Grodzovsky #include <linux/aer.h>
5497b2e202SAlex Deucher 
55*a3185f91SChristian König #include <drm/ttm/ttm_bo.h>
56248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_placement.h>
57248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_execbuf_util.h>
5897b2e202SAlex Deucher 
597e5a547fSChunming Zhou #include <drm/amdgpu_drm.h>
60f867723bSSam Ravnborg #include <drm/drm_gem.h>
61f867723bSSam Ravnborg #include <drm/drm_ioctl.h>
6297b2e202SAlex Deucher 
6378c16834SAndres Rodriguez #include <kgd_kfd_interface.h>
64c79563a3SRex Zhu #include "dm_pp_interface.h"
65c79563a3SRex Zhu #include "kgd_pp_interface.h"
6678c16834SAndres Rodriguez 
675fc3aeebSyanyang1 #include "amd_shared.h"
6897b2e202SAlex Deucher #include "amdgpu_mode.h"
6997b2e202SAlex Deucher #include "amdgpu_ih.h"
7097b2e202SAlex Deucher #include "amdgpu_irq.h"
7197b2e202SAlex Deucher #include "amdgpu_ucode.h"
72c632d799SFlora Cui #include "amdgpu_ttm.h"
730e5ca0d1SHuang Rui #include "amdgpu_psp.h"
7497b2e202SAlex Deucher #include "amdgpu_gds.h"
7556113504SChristian König #include "amdgpu_sync.h"
7678023016SChristian König #include "amdgpu_ring.h"
77073440d2SChristian König #include "amdgpu_vm.h"
78cf097881SAlex Deucher #include "amdgpu_dpm.h"
79a8fe58ceSMaruthi Bayyavarapu #include "amdgpu_acp.h"
804df654d2SLeo Liu #include "amdgpu_uvd.h"
815e568178SLeo Liu #include "amdgpu_vce.h"
8295aa13f6SLeo Liu #include "amdgpu_vcn.h"
8388a1c40aSLeo Liu #include "amdgpu_jpeg.h"
84770d13b1SChristian König #include "amdgpu_gmc.h"
85448fe192SHuang Rui #include "amdgpu_gfx.h"
86bb7743bcSHuang Rui #include "amdgpu_sdma.h"
871b491330SLikun Gao #include "amdgpu_lsdma.h"
88bebc0762SHawking Zhang #include "amdgpu_nbio.h"
89455d40c9SLikun Gao #include "amdgpu_hdp.h"
904562236bSHarry Wentland #include "amdgpu_dm.h"
91ceeb50edSMonk Liu #include "amdgpu_virt.h"
927946340fSRex Zhu #include "amdgpu_csa.h"
932bc956efSJack Xiao #include "amdgpu_mes_ctx.h"
943490bdb5SChristian König #include "amdgpu_gart.h"
9575758255SAlex Deucher #include "amdgpu_debugfs.h"
96050d9d43SChristian König #include "amdgpu_job.h"
974a8c21a1SChristian König #include "amdgpu_bo_list.h"
982cddc50eSHuang Rui #include "amdgpu_gem.h"
99cde577bdSOak Zeng #include "amdgpu_doorbell.h"
100611736d8SFelix Kuehling #include "amdgpu_amdkfd.h"
101f39f5bb1SXiaojie Yuan #include "amdgpu_discovery.h"
102a538bbe7SJack Xiao #include "amdgpu_mes.h"
1039e585a52SHawking Zhang #include "amdgpu_umc.h"
1043d093da0STao Zhou #include "amdgpu_mmhub.h"
1058ffff9b4SOak Zeng #include "amdgpu_gfxhub.h"
106bdf84a80SJoseph Greathouse #include "amdgpu_df.h"
107293f2563SHawking Zhang #include "amdgpu_smuio.h"
10887444254SRoy Sun #include "amdgpu_fdinfo.h"
1093907c492SJohn Clements #include "amdgpu_mca.h"
1107cab2124Syipechai #include "amdgpu_ras.h"
111c79563a3SRex Zhu 
11262d73fbcSEvan Quan #define MAX_GPU_INSTANCE		16
11362d73fbcSEvan Quan 
11462d73fbcSEvan Quan struct amdgpu_gpu_instance
11562d73fbcSEvan Quan {
11662d73fbcSEvan Quan 	struct amdgpu_device		*adev;
11762d73fbcSEvan Quan 	int				mgpu_fan_enabled;
11862d73fbcSEvan Quan };
11962d73fbcSEvan Quan 
12062d73fbcSEvan Quan struct amdgpu_mgpu_info
12162d73fbcSEvan Quan {
12262d73fbcSEvan Quan 	struct amdgpu_gpu_instance	gpu_ins[MAX_GPU_INSTANCE];
12362d73fbcSEvan Quan 	struct mutex			mutex;
12462d73fbcSEvan Quan 	uint32_t			num_gpu;
12562d73fbcSEvan Quan 	uint32_t			num_dgpu;
12662d73fbcSEvan Quan 	uint32_t			num_apu;
127e3c1b071Sshaoyunl 
128e3c1b071Sshaoyunl 	/* delayed reset_func for XGMI configuration if necessary */
129e3c1b071Sshaoyunl 	struct delayed_work		delayed_reset_work;
130e3c1b071Sshaoyunl 	bool				pending_reset;
13162d73fbcSEvan Quan };
13262d73fbcSEvan Quan 
1333fa8f89dSSathishkumar S enum amdgpu_ss {
1343fa8f89dSSathishkumar S 	AMDGPU_SS_DRV_LOAD,
1353fa8f89dSSathishkumar S 	AMDGPU_SS_DEV_D0,
1363fa8f89dSSathishkumar S 	AMDGPU_SS_DEV_D3,
1373fa8f89dSSathishkumar S 	AMDGPU_SS_DRV_UNLOAD
1383fa8f89dSSathishkumar S };
1393fa8f89dSSathishkumar S 
14088f8575bSDennis Li struct amdgpu_watchdog_timer
14188f8575bSDennis Li {
14288f8575bSDennis Li 	bool timeout_fatal_disable;
14388f8575bSDennis Li 	uint32_t period; /* maxCycles = (1 << period), the number of cycles before a timeout */
144b80d8475SAlex Deucher };
14597b2e202SAlex Deucher 
146f440ff44SWambui Karuga #define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH	256
14771f98027SAlex Deucher 
14897b2e202SAlex Deucher /*
14997b2e202SAlex Deucher  * Modules parameters.
15097b2e202SAlex Deucher  */
15197b2e202SAlex Deucher extern int amdgpu_modeset;
15297b2e202SAlex Deucher extern int amdgpu_vram_limit;
153218b5dcdSJohn Brooks extern int amdgpu_vis_vram_limit;
15483e74db6SAlex Deucher extern int amdgpu_gart_size;
15536d38372SChristian König extern int amdgpu_gtt_size;
15695844d20SMarek Olšák extern int amdgpu_moverate;
15797b2e202SAlex Deucher extern int amdgpu_audio;
15897b2e202SAlex Deucher extern int amdgpu_disp_priority;
15997b2e202SAlex Deucher extern int amdgpu_hw_i2c;
16097b2e202SAlex Deucher extern int amdgpu_pcie_gen2;
16197b2e202SAlex Deucher extern int amdgpu_msi;
162f440ff44SWambui Karuga extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
16397b2e202SAlex Deucher extern int amdgpu_dpm;
164e635ee07SHuang Rui extern int amdgpu_fw_load_type;
16597b2e202SAlex Deucher extern int amdgpu_aspm;
16697b2e202SAlex Deucher extern int amdgpu_runtime_pm;
1670b693f0bSRex Zhu extern uint amdgpu_ip_block_mask;
16897b2e202SAlex Deucher extern int amdgpu_bapm;
16997b2e202SAlex Deucher extern int amdgpu_deep_color;
17097b2e202SAlex Deucher extern int amdgpu_vm_size;
17197b2e202SAlex Deucher extern int amdgpu_vm_block_size;
172d07f14beSRoger He extern int amdgpu_vm_fragment_size;
173d9c13156SChristian König extern int amdgpu_vm_fault_stop;
174b495bd3aSChristian König extern int amdgpu_vm_debug;
1759a4b7d4cSHarish Kasiviswanathan extern int amdgpu_vm_update_mode;
1767e0ff20cSWambui Karuga extern int amdgpu_exp_hw_support;
1774562236bSHarry Wentland extern int amdgpu_dc;
1781333f723SJammy Zhou extern int amdgpu_sched_jobs;
1794afcb303SJammy Zhou extern int amdgpu_sched_hw_submission;
1800b693f0bSRex Zhu extern uint amdgpu_pcie_gen_cap;
1810b693f0bSRex Zhu extern uint amdgpu_pcie_lane_cap;
18225faeddcSEvan Quan extern u64 amdgpu_cg_mask;
1830b693f0bSRex Zhu extern uint amdgpu_pg_mask;
1840b693f0bSRex Zhu extern uint amdgpu_sdma_phase_quantum;
1856f8941a2SNicolai Hähnle extern char *amdgpu_disable_cu;
1869accf2fdSEmily Deng extern char *amdgpu_virtual_display;
1870b693f0bSRex Zhu extern uint amdgpu_pp_feature_mask;
188367039bfSTianci.Yin extern uint amdgpu_force_long_training;
18965781c78SMonk Liu extern int amdgpu_job_hang_limit;
190e8835e0eSHawking Zhang extern int amdgpu_lbpw;
1914a75aefeSAndres Rodriguez extern int amdgpu_compute_multipipe;
192dcebf026SAndrey Grodzovsky extern int amdgpu_gpu_recovery;
193bfca0289SShaoyun Liu extern int amdgpu_emu_mode;
1947951e376SRex Zhu extern uint amdgpu_smu_memory_pool_size;
1958738a82bSLijo Lazar extern int amdgpu_smu_pptable_id;
1967875a226SAlex Deucher extern uint amdgpu_dc_feature_mask;
1978a791dabSHarry Wentland extern uint amdgpu_dc_debug_mask;
198792a0cddSLeo Li extern uint amdgpu_dc_visual_confirm;
199ad4de27fSNicholas Kazlauskas extern uint amdgpu_dm_abm_level;
2007a46f05eSTakashi Iwai extern int amdgpu_backlight;
20162d73fbcSEvan Quan extern struct amdgpu_mgpu_info mgpu_info;
2021218252fSxinhui pan extern int amdgpu_ras_enable;
2031218252fSxinhui pan extern uint amdgpu_ras_mask;
204acc0204cSGuchun Chen extern int amdgpu_bad_page_threshold;
20568daadf3SKent Russell extern bool amdgpu_ignore_bad_page_threshold;
20688f8575bSDennis Li extern struct amdgpu_watchdog_timer amdgpu_watchdog_timer;
20751bcce46SHawking Zhang extern int amdgpu_async_gfx_ring;
208b239c017SJack Xiao extern int amdgpu_mcbp;
209a190d1c7SXiaojie Yuan extern int amdgpu_discovery;
21038487284SJack Xiao extern int amdgpu_mes;
211928fe236SJack Xiao extern int amdgpu_mes_kiq;
21275ee6487SFelix Kuehling extern int amdgpu_noretry;
2134e66d7d2SYong Zhao extern int amdgpu_force_asic_type;
21430d95a37SSathishkumar S extern int amdgpu_smartshift_bias;
215158a05a0SAlex Sierra extern int amdgpu_use_xgmi_p2p;
2168c9f69bcSShirish S #ifdef CONFIG_HSA_AMD
217aa978594SHuang Rui extern int sched_policy;
218b2057956SFelix Kuehling extern bool debug_evictions;
219b80f050fSPhilip Yang extern bool no_system_mem_limit;
2209a1662f5SGraham Sider extern int halt_if_hws_hang;
221a35ad98bSShirish S #else
22202f40f82SLee Jones static const int __maybe_unused sched_policy = KFD_SCHED_POLICY_HWS;
22302f40f82SLee Jones static const bool __maybe_unused debug_evictions; /* = false */
22402f40f82SLee Jones static const bool __maybe_unused no_system_mem_limit;
2259a1662f5SGraham Sider static const int __maybe_unused halt_if_hws_hang;
2268c9f69bcSShirish S #endif
22708a2fd23SRamesh Errabolu #ifdef CONFIG_HSA_AMD_P2P
22808a2fd23SRamesh Errabolu extern bool pcie_p2p;
22908a2fd23SRamesh Errabolu #endif
23097b2e202SAlex Deucher 
231d7ccb38dSHuang Rui extern int amdgpu_tmz;
232273da6ffSWenhui Sheng extern int amdgpu_reset_method;
233d7ccb38dSHuang Rui 
2346dd13096SFelix Kuehling #ifdef CONFIG_DRM_AMDGPU_SI
2356dd13096SFelix Kuehling extern int amdgpu_si_support;
2366dd13096SFelix Kuehling #endif
2377df28986SFelix Kuehling #ifdef CONFIG_DRM_AMDGPU_CIK
2387df28986SFelix Kuehling extern int amdgpu_cik_support;
2397df28986SFelix Kuehling #endif
240a300de40SMonk Liu extern int amdgpu_num_kcq;
24197b2e202SAlex Deucher 
24211eb648dSRuijing Dong #define AMDGPU_VCNFW_LOG_SIZE (32 * 1024)
24311eb648dSRuijing Dong extern int amdgpu_vcnfw_log;
24411eb648dSRuijing Dong 
24508d1bdd4SRex Zhu #define AMDGPU_VM_MAX_NUM_CTX			4096
2466c8d74caSSamuel Li #define AMDGPU_SG_THRESHOLD			(256*1024*1024)
24755ed8cafSChunming Zhou #define AMDGPU_DEFAULT_GTT_SIZE_MB		3072ULL /* 3GB by default */
2484b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
24997b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
2508c5e13ecSAndrey Grodzovsky #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
25197b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
25297b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT			4
253a5bde2f9SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH			16
25497b2e202SAlex Deucher 
25581b54fb7SAlex Deucher #define AMDGPU_VBIOS_VGA_ALLOCATION		(9 * 1024 * 1024) /* reserve 8MB for vga emulator and 1 MB for FB */
25681b54fb7SAlex Deucher 
25797b2e202SAlex Deucher /* hard reset data */
25897b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b
25997b2e202SAlex Deucher 
26097b2e202SAlex Deucher /* reset flags */
26197b2e202SAlex Deucher #define AMDGPU_RESET_GFX			(1 << 0)
26297b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE			(1 << 1)
26397b2e202SAlex Deucher #define AMDGPU_RESET_DMA			(1 << 2)
26497b2e202SAlex Deucher #define AMDGPU_RESET_CP				(1 << 3)
26597b2e202SAlex Deucher #define AMDGPU_RESET_GRBM			(1 << 4)
26697b2e202SAlex Deucher #define AMDGPU_RESET_DMA1			(1 << 5)
26797b2e202SAlex Deucher #define AMDGPU_RESET_RLC			(1 << 6)
26897b2e202SAlex Deucher #define AMDGPU_RESET_SEM			(1 << 7)
26997b2e202SAlex Deucher #define AMDGPU_RESET_IH				(1 << 8)
27097b2e202SAlex Deucher #define AMDGPU_RESET_VMC			(1 << 9)
27197b2e202SAlex Deucher #define AMDGPU_RESET_MC				(1 << 10)
27297b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY			(1 << 11)
27397b2e202SAlex Deucher #define AMDGPU_RESET_UVD			(1 << 12)
27497b2e202SAlex Deucher #define AMDGPU_RESET_VCE			(1 << 13)
27597b2e202SAlex Deucher #define AMDGPU_RESET_VCE1			(1 << 14)
27697b2e202SAlex Deucher 
27797b2e202SAlex Deucher /* max cursor sizes (in pixels) */
27897b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128
27997b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128
28097b2e202SAlex Deucher 
281faf26f2bSpengfuyuan /* smart shift bias level limits */
28230d95a37SSathishkumar S #define AMDGPU_SMARTSHIFT_MAX_BIAS (100)
28330d95a37SSathishkumar S #define AMDGPU_SMARTSHIFT_MIN_BIAS (-100)
28430d95a37SSathishkumar S 
28597b2e202SAlex Deucher struct amdgpu_device;
28697b2e202SAlex Deucher struct amdgpu_irq_src;
2870b492a4cSAlex Deucher struct amdgpu_fpriv;
2889cca0b8eSChristian König struct amdgpu_bo_va_mapping;
289992af942SJonathan Kim struct kfd_vm_fault_info;
290d95e8e97SDennis Li struct amdgpu_hive_info;
29104442bf7SLijo Lazar struct amdgpu_reset_context;
292e071dce3SLijo Lazar struct amdgpu_reset_control;
29397b2e202SAlex Deucher 
29497b2e202SAlex Deucher enum amdgpu_cp_irq {
29553b2fe41SHawking Zhang 	AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
29653b2fe41SHawking Zhang 	AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
29797b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
29897b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
29997b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
30097b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
30197b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
30297b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
30397b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
30497b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
30597b2e202SAlex Deucher 
30697b2e202SAlex Deucher 	AMDGPU_CP_IRQ_LAST
30797b2e202SAlex Deucher };
30897b2e202SAlex Deucher 
30997b2e202SAlex Deucher enum amdgpu_thermal_irq {
31097b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
31197b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
31297b2e202SAlex Deucher 
31397b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_LAST
31497b2e202SAlex Deucher };
31597b2e202SAlex Deucher 
3164e638ae9SXiangliang Yu enum amdgpu_kiq_irq {
3174e638ae9SXiangliang Yu 	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
3184e638ae9SXiangliang Yu 	AMDGPU_CP_KIQ_IRQ_LAST
3194e638ae9SXiangliang Yu };
320373008bfSDusica Milinkovic #define SRIOV_USEC_TIMEOUT  1200000 /* wait 12 * 100ms for SRIOV */
3213890d111SEmily Deng #define MAX_KIQ_REG_WAIT       5000 /* in usecs, 5ms */
3223890d111SEmily Deng #define MAX_KIQ_REG_BAILOUT_INTERVAL   5 /* in msecs, 5ms */
323006cc1a2SJiawei Gu #define MAX_KIQ_REG_TRY 1000
3243890d111SEmily Deng 
32543fa561fSRex Zhu int amdgpu_device_ip_set_clockgating_state(void *dev,
3265fc3aeebSyanyang1 					   enum amd_ip_block_type block_type,
3275fc3aeebSyanyang1 					   enum amd_clockgating_state state);
32843fa561fSRex Zhu int amdgpu_device_ip_set_powergating_state(void *dev,
3295fc3aeebSyanyang1 					   enum amd_ip_block_type block_type,
3305fc3aeebSyanyang1 					   enum amd_powergating_state state);
3312990a1fcSAlex Deucher void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
33225faeddcSEvan Quan 					    u64 *flags);
3332990a1fcSAlex Deucher int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
3345dbbb60bSAlex Deucher 				   enum amd_ip_block_type block_type);
3352990a1fcSAlex Deucher bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
3365dbbb60bSAlex Deucher 			      enum amd_ip_block_type block_type);
33797b2e202SAlex Deucher 
338a1255107SAlex Deucher #define AMDGPU_MAX_IP_NUM 16
339a1255107SAlex Deucher 
340a1255107SAlex Deucher struct amdgpu_ip_block_status {
341a1255107SAlex Deucher 	bool valid;
342a1255107SAlex Deucher 	bool sw;
343a1255107SAlex Deucher 	bool hw;
344a1255107SAlex Deucher 	bool late_initialized;
345a1255107SAlex Deucher 	bool hang;
346a1255107SAlex Deucher };
347a1255107SAlex Deucher 
34897b2e202SAlex Deucher struct amdgpu_ip_block_version {
349a1255107SAlex Deucher 	const enum amd_ip_block_type type;
350a1255107SAlex Deucher 	const u32 major;
351a1255107SAlex Deucher 	const u32 minor;
352a1255107SAlex Deucher 	const u32 rev;
3535fc3aeebSyanyang1 	const struct amd_ip_funcs *funcs;
35497b2e202SAlex Deucher };
35597b2e202SAlex Deucher 
356efe4f000STianci.Yin #define HW_REV(_Major, _Minor, _Rev) \
357efe4f000STianci.Yin 	((((uint32_t) (_Major)) << 16) | ((uint32_t) (_Minor) << 8) | ((uint32_t) (_Rev)))
358efe4f000STianci.Yin 
359a1255107SAlex Deucher struct amdgpu_ip_block {
360a1255107SAlex Deucher 	struct amdgpu_ip_block_status status;
361a1255107SAlex Deucher 	const struct amdgpu_ip_block_version *version;
362a1255107SAlex Deucher };
363a1255107SAlex Deucher 
3642990a1fcSAlex Deucher int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
3655fc3aeebSyanyang1 				       enum amd_ip_block_type type,
36697b2e202SAlex Deucher 				       u32 major, u32 minor);
36797b2e202SAlex Deucher 
3682990a1fcSAlex Deucher struct amdgpu_ip_block *
3692990a1fcSAlex Deucher amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
3705fc3aeebSyanyang1 			      enum amd_ip_block_type type);
37197b2e202SAlex Deucher 
3722990a1fcSAlex Deucher int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
373a1255107SAlex Deucher 			       const struct amdgpu_ip_block_version *ip_block_version);
374a1255107SAlex Deucher 
37597b2e202SAlex Deucher /*
37697b2e202SAlex Deucher  * BIOS.
37797b2e202SAlex Deucher  */
37897b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev);
37997b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev);
38004022982SHawking Zhang bool amdgpu_soc15_read_bios_from_rom(struct amdgpu_device *adev,
38104022982SHawking Zhang 				     u8 *bios, u32 length_bytes);
38297b2e202SAlex Deucher /*
38397b2e202SAlex Deucher  * Clocks
38497b2e202SAlex Deucher  */
38597b2e202SAlex Deucher 
38697b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3
38797b2e202SAlex Deucher 
38897b2e202SAlex Deucher struct amdgpu_clock {
38997b2e202SAlex Deucher 	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
39097b2e202SAlex Deucher 	struct amdgpu_pll spll;
39197b2e202SAlex Deucher 	struct amdgpu_pll mpll;
39297b2e202SAlex Deucher 	/* 10 Khz units */
39397b2e202SAlex Deucher 	uint32_t default_mclk;
39497b2e202SAlex Deucher 	uint32_t default_sclk;
39597b2e202SAlex Deucher 	uint32_t default_dispclk;
39697b2e202SAlex Deucher 	uint32_t current_dispclk;
39797b2e202SAlex Deucher 	uint32_t dp_extclk;
39897b2e202SAlex Deucher 	uint32_t max_pixel_clock;
39997b2e202SAlex Deucher };
40097b2e202SAlex Deucher 
40197b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock.
40297b2e202SAlex Deucher  * By conception this is an helper for other part of the driver
40397b2e202SAlex Deucher  * like the indirect buffer or semaphore, which both have their
40497b2e202SAlex Deucher  * locking.
40597b2e202SAlex Deucher  *
40697b2e202SAlex Deucher  * Principe is simple, we keep a list of sub allocation in offset
40797b2e202SAlex Deucher  * order (first entry has offset == 0, last entry has the highest
40897b2e202SAlex Deucher  * offset).
40997b2e202SAlex Deucher  *
41097b2e202SAlex Deucher  * When allocating new object we first check if there is room at
41197b2e202SAlex Deucher  * the end total_size - (last_object_offset + last_object_size) >=
41297b2e202SAlex Deucher  * alloc_size. If so we allocate new object there.
41397b2e202SAlex Deucher  *
41497b2e202SAlex Deucher  * When there is not enough room at the end, we start waiting for
41597b2e202SAlex Deucher  * each sub object until we reach object_offset+object_size >=
41697b2e202SAlex Deucher  * alloc_size, this object then become the sub object we return.
41797b2e202SAlex Deucher  *
41897b2e202SAlex Deucher  * Alignment can't be bigger than page size.
41997b2e202SAlex Deucher  *
42097b2e202SAlex Deucher  * Hole are not considered for allocation to keep things simple.
42197b2e202SAlex Deucher  * Assumption is that there won't be hole (all object on same
42297b2e202SAlex Deucher  * alignment).
42397b2e202SAlex Deucher  */
4246ba60b89SChristian König 
4256ba60b89SChristian König #define AMDGPU_SA_NUM_FENCE_LISTS	32
4266ba60b89SChristian König 
42797b2e202SAlex Deucher struct amdgpu_sa_manager {
42897b2e202SAlex Deucher 	wait_queue_head_t	wq;
42997b2e202SAlex Deucher 	struct amdgpu_bo	*bo;
43097b2e202SAlex Deucher 	struct list_head	*hole;
4316ba60b89SChristian König 	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
43297b2e202SAlex Deucher 	struct list_head	olist;
43397b2e202SAlex Deucher 	unsigned		size;
43497b2e202SAlex Deucher 	uint64_t		gpu_addr;
43597b2e202SAlex Deucher 	void			*cpu_ptr;
43697b2e202SAlex Deucher 	uint32_t		domain;
43797b2e202SAlex Deucher 	uint32_t		align;
43897b2e202SAlex Deucher };
43997b2e202SAlex Deucher 
44097b2e202SAlex Deucher /* sub-allocation buffer */
44197b2e202SAlex Deucher struct amdgpu_sa_bo {
44297b2e202SAlex Deucher 	struct list_head		olist;
44397b2e202SAlex Deucher 	struct list_head		flist;
44497b2e202SAlex Deucher 	struct amdgpu_sa_manager	*manager;
44597b2e202SAlex Deucher 	unsigned			soffset;
44697b2e202SAlex Deucher 	unsigned			eoffset;
447f54d1867SChris Wilson 	struct dma_fence	        *fence;
44897b2e202SAlex Deucher };
44997b2e202SAlex Deucher 
450d573de2dSRex Zhu int amdgpu_fence_slab_init(void);
451d573de2dSRex Zhu void amdgpu_fence_slab_fini(void);
45297b2e202SAlex Deucher 
45397b2e202SAlex Deucher /*
45497b2e202SAlex Deucher  * IRQS.
45597b2e202SAlex Deucher  */
45697b2e202SAlex Deucher 
45797b2e202SAlex Deucher struct amdgpu_flip_work {
458325cbba1SMichel Dänzer 	struct delayed_work		flip_work;
45997b2e202SAlex Deucher 	struct work_struct		unpin_work;
46097b2e202SAlex Deucher 	struct amdgpu_device		*adev;
46197b2e202SAlex Deucher 	int				crtc_id;
462325cbba1SMichel Dänzer 	u32				target_vblank;
46397b2e202SAlex Deucher 	uint64_t			base;
46497b2e202SAlex Deucher 	struct drm_pending_vblank_event *event;
465765e7fbfSChristian König 	struct amdgpu_bo		*old_abo;
4661ffd2652SChristian König 	unsigned			shared_count;
467f54d1867SChris Wilson 	struct dma_fence		**shared;
468f54d1867SChris Wilson 	struct dma_fence_cb		cb;
469cb9e59d7SAlex Deucher 	bool				async;
47097b2e202SAlex Deucher };
47197b2e202SAlex Deucher 
47297b2e202SAlex Deucher 
47397b2e202SAlex Deucher /*
47497b2e202SAlex Deucher  * file private structure
47597b2e202SAlex Deucher  */
47697b2e202SAlex Deucher 
47797b2e202SAlex Deucher struct amdgpu_fpriv {
47897b2e202SAlex Deucher 	struct amdgpu_vm	vm;
479b85891bdSJunwei Zhang 	struct amdgpu_bo_va	*prt_va;
4800f4b3c68SChristian König 	struct amdgpu_bo_va	*csa_va;
48197b2e202SAlex Deucher 	struct mutex		bo_list_lock;
48297b2e202SAlex Deucher 	struct idr		bo_list_handles;
48397b2e202SAlex Deucher 	struct amdgpu_ctx_mgr	ctx_mgr;
48497b2e202SAlex Deucher };
48597b2e202SAlex Deucher 
486021830d2SBas Nieuwenhuizen int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);
487021830d2SBas Nieuwenhuizen 
48897b2e202SAlex Deucher /*
48997b2e202SAlex Deucher  * Writeback
49097b2e202SAlex Deucher  */
49154208194SYintian Tao #define AMDGPU_MAX_WB 256	/* Reserve at most 256 WB slots for amdgpu-owned rings. */
49297b2e202SAlex Deucher 
49397b2e202SAlex Deucher struct amdgpu_wb {
49497b2e202SAlex Deucher 	struct amdgpu_bo	*wb_obj;
49597b2e202SAlex Deucher 	volatile uint32_t	*wb;
49697b2e202SAlex Deucher 	uint64_t		gpu_addr;
49797b2e202SAlex Deucher 	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
49897b2e202SAlex Deucher 	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
49997b2e202SAlex Deucher };
50097b2e202SAlex Deucher 
501131b4b36SAlex Deucher int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
502131b4b36SAlex Deucher void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
50397b2e202SAlex Deucher 
50497b2e202SAlex Deucher /*
50597b2e202SAlex Deucher  * Benchmarking
50697b2e202SAlex Deucher  */
507e460f244SAlex Deucher int amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
50897b2e202SAlex Deucher 
50997b2e202SAlex Deucher /*
51097b2e202SAlex Deucher  * ASIC specific register table accessible by UMD
51197b2e202SAlex Deucher  */
51297b2e202SAlex Deucher struct amdgpu_allowed_register_entry {
51397b2e202SAlex Deucher 	uint32_t reg_offset;
51497b2e202SAlex Deucher 	bool grbm_indexed;
51597b2e202SAlex Deucher };
51697b2e202SAlex Deucher 
5170cf3c64fSAlex Deucher enum amd_reset_method {
518e071dce3SLijo Lazar 	AMD_RESET_METHOD_NONE = -1,
5190cf3c64fSAlex Deucher 	AMD_RESET_METHOD_LEGACY = 0,
5200cf3c64fSAlex Deucher 	AMD_RESET_METHOD_MODE0,
5210cf3c64fSAlex Deucher 	AMD_RESET_METHOD_MODE1,
5220cf3c64fSAlex Deucher 	AMD_RESET_METHOD_MODE2,
523af484df8SAlex Deucher 	AMD_RESET_METHOD_BACO,
524af484df8SAlex Deucher 	AMD_RESET_METHOD_PCI,
5250cf3c64fSAlex Deucher };
5260cf3c64fSAlex Deucher 
5279269bf18SAlex Deucher struct amdgpu_video_codec_info {
5289269bf18SAlex Deucher 	u32 codec_type;
5299269bf18SAlex Deucher 	u32 max_width;
5309269bf18SAlex Deucher 	u32 max_height;
5319269bf18SAlex Deucher 	u32 max_pixels_per_frame;
5329269bf18SAlex Deucher 	u32 max_level;
5339269bf18SAlex Deucher };
5349269bf18SAlex Deucher 
5359075096bSVeerabadhran Gopalakrishnan #define codec_info_build(type, width, height, level) \
5369075096bSVeerabadhran Gopalakrishnan 			 .codec_type = type,\
5379075096bSVeerabadhran Gopalakrishnan 			 .max_width = width,\
5389075096bSVeerabadhran Gopalakrishnan 			 .max_height = height,\
5399075096bSVeerabadhran Gopalakrishnan 			 .max_pixels_per_frame = height * width,\
5409075096bSVeerabadhran Gopalakrishnan 			 .max_level = level,
5419075096bSVeerabadhran Gopalakrishnan 
5429269bf18SAlex Deucher struct amdgpu_video_codecs {
5439269bf18SAlex Deucher 	const u32 codec_count;
5449269bf18SAlex Deucher 	const struct amdgpu_video_codec_info *codec_array;
5459269bf18SAlex Deucher };
5469269bf18SAlex Deucher 
54797b2e202SAlex Deucher /*
54897b2e202SAlex Deucher  * ASIC specific functions.
54997b2e202SAlex Deucher  */
55097b2e202SAlex Deucher struct amdgpu_asic_funcs {
55197b2e202SAlex Deucher 	bool (*read_disabled_bios)(struct amdgpu_device *adev);
5527946b878SAlex Deucher 	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
5537946b878SAlex Deucher 				   u8 *bios, u32 length_bytes);
55497b2e202SAlex Deucher 	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
55597b2e202SAlex Deucher 			     u32 sh_num, u32 reg_offset, u32 *value);
55697b2e202SAlex Deucher 	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
55797b2e202SAlex Deucher 	int (*reset)(struct amdgpu_device *adev);
5580cf3c64fSAlex Deucher 	enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
55997b2e202SAlex Deucher 	/* get the reference clock */
56097b2e202SAlex Deucher 	u32 (*get_xclk)(struct amdgpu_device *adev);
56197b2e202SAlex Deucher 	/* MM block clocks */
56297b2e202SAlex Deucher 	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
56397b2e202SAlex Deucher 	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
564841686dfSMaruthi Bayyavarapu 	/* static power management */
565841686dfSMaruthi Bayyavarapu 	int (*get_pcie_lanes)(struct amdgpu_device *adev);
566841686dfSMaruthi Bayyavarapu 	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
567bbf282d8SAlex Deucher 	/* get config memsize register */
568bbf282d8SAlex Deucher 	u32 (*get_config_memsize)(struct amdgpu_device *adev);
5692df1b8b6SAlex Deucher 	/* flush hdp write queue */
57069882565SChristian König 	void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
5712df1b8b6SAlex Deucher 	/* invalidate hdp read cache */
57269882565SChristian König 	void (*invalidate_hdp)(struct amdgpu_device *adev,
57369882565SChristian König 			       struct amdgpu_ring *ring);
57469070690SAlex Deucher 	/* check if the asic needs a full reset of if soft reset will work */
57569070690SAlex Deucher 	bool (*need_full_reset)(struct amdgpu_device *adev);
5765253163aSOak Zeng 	/* initialize doorbell layout for specific asic*/
5775253163aSOak Zeng 	void (*init_doorbell_index)(struct amdgpu_device *adev);
578b45e18acSKent Russell 	/* PCIe bandwidth usage */
579b45e18acSKent Russell 	void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
580b45e18acSKent Russell 			       uint64_t *count1);
58144401889SAlex Deucher 	/* do we need to reset the asic at init time (e.g., kexec) */
58244401889SAlex Deucher 	bool (*need_reset_on_init)(struct amdgpu_device *adev);
583dcea6e65SKent Russell 	/* PCIe replay counter */
584dcea6e65SKent Russell 	uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
58569d5436dSAlex Deucher 	/* device supports BACO */
58669d5436dSAlex Deucher 	bool (*supports_baco)(struct amdgpu_device *adev);
5879737a923SAlex Deucher 	/* pre asic_init quirks */
5889737a923SAlex Deucher 	void (*pre_asic_init)(struct amdgpu_device *adev);
589f2b75bc2SEvan Quan 	/* enter/exit umd stable pstate */
590f2b75bc2SEvan Quan 	int (*update_umd_stable_pstate)(struct amdgpu_device *adev, bool enter);
5919269bf18SAlex Deucher 	/* query video codecs */
5929269bf18SAlex Deucher 	int (*query_video_codecs)(struct amdgpu_device *adev, bool encode,
5939269bf18SAlex Deucher 				  const struct amdgpu_video_codecs **codecs);
59497b2e202SAlex Deucher };
59597b2e202SAlex Deucher 
59697b2e202SAlex Deucher /*
59797b2e202SAlex Deucher  * IOCTL.
59897b2e202SAlex Deucher  */
59997b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
60097b2e202SAlex Deucher 				struct drm_file *filp);
60197b2e202SAlex Deucher 
60297b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
6037ca24cf2SMarek Olšák int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
6047ca24cf2SMarek Olšák 				    struct drm_file *filp);
60597b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
606eef18a82SJunwei Zhang int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
607eef18a82SJunwei Zhang 				struct drm_file *filp);
60897b2e202SAlex Deucher 
60997b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */
61097b2e202SAlex Deucher struct amdgpu_vram_scratch {
61197b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
61297b2e202SAlex Deucher 	volatile uint32_t		*ptr;
61397b2e202SAlex Deucher 	u64				gpu_addr;
61497b2e202SAlex Deucher };
61597b2e202SAlex Deucher 
61697b2e202SAlex Deucher /*
617d03846afSChunming Zhou  * CGS
618d03846afSChunming Zhou  */
619110e6f26SDave Airlie struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
620110e6f26SDave Airlie void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
621a8fe58ceSMaruthi Bayyavarapu 
622a8fe58ceSMaruthi Bayyavarapu /*
62397b2e202SAlex Deucher  * Core structure, functions and helpers.
62497b2e202SAlex Deucher  */
62597b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
62697b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
62797b2e202SAlex Deucher 
6284fa1c6a6STao Zhou typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
6294fa1c6a6STao Zhou typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);
6304fa1c6a6STao Zhou 
63197b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
63297b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
63397b2e202SAlex Deucher 
63488807dc8SOak Zeng struct amdgpu_mmio_remap {
63588807dc8SOak Zeng 	u32 reg_offset;
63688807dc8SOak Zeng 	resource_size_t bus_addr;
63788807dc8SOak Zeng };
63888807dc8SOak Zeng 
6394522824cSShaoyun Liu /* Define the HW IP blocks will be used in driver , add more if necessary */
6404522824cSShaoyun Liu enum amd_hw_ip_block_type {
6414522824cSShaoyun Liu 	GC_HWIP = 1,
6424522824cSShaoyun Liu 	HDP_HWIP,
6434522824cSShaoyun Liu 	SDMA0_HWIP,
6444522824cSShaoyun Liu 	SDMA1_HWIP,
645fa5d2e6fSLe Ma 	SDMA2_HWIP,
646fa5d2e6fSLe Ma 	SDMA3_HWIP,
647fa5d2e6fSLe Ma 	SDMA4_HWIP,
648fa5d2e6fSLe Ma 	SDMA5_HWIP,
649fa5d2e6fSLe Ma 	SDMA6_HWIP,
650fa5d2e6fSLe Ma 	SDMA7_HWIP,
6511b491330SLikun Gao 	LSDMA_HWIP,
6524522824cSShaoyun Liu 	MMHUB_HWIP,
6534522824cSShaoyun Liu 	ATHUB_HWIP,
6544522824cSShaoyun Liu 	NBIO_HWIP,
6554522824cSShaoyun Liu 	MP0_HWIP,
656e6636ae1SEvan Quan 	MP1_HWIP,
6574522824cSShaoyun Liu 	UVD_HWIP,
6584522824cSShaoyun Liu 	VCN_HWIP = UVD_HWIP,
65988a1c40aSLeo Liu 	JPEG_HWIP = VCN_HWIP,
6605eceb201SAlex Deucher 	VCN1_HWIP,
6614522824cSShaoyun Liu 	VCE_HWIP,
6624522824cSShaoyun Liu 	DF_HWIP,
6634522824cSShaoyun Liu 	DCE_HWIP,
6644522824cSShaoyun Liu 	OSSSYS_HWIP,
6654522824cSShaoyun Liu 	SMUIO_HWIP,
6664522824cSShaoyun Liu 	PWR_HWIP,
6674522824cSShaoyun Liu 	NBIF_HWIP,
668e6636ae1SEvan Quan 	THM_HWIP,
66973b19174SRex Zhu 	CLK_HWIP,
6706501a771SHawking Zhang 	UMC_HWIP,
6716501a771SHawking Zhang 	RSMU_HWIP,
6721534db55SAlex Deucher 	XGMI_HWIP,
6735f931489SAlex Deucher 	DCI_HWIP,
67462f8f5c3SEvan Quan 	PCIE_HWIP,
6754522824cSShaoyun Liu 	MAX_HWIP
6764522824cSShaoyun Liu };
6774522824cSShaoyun Liu 
6787a94c860SHawking Zhang #define HWIP_MAX_INSTANCE	28
6794522824cSShaoyun Liu 
6805f52e9a7SAlex Deucher #define HW_ID_MAX		300
6815f52e9a7SAlex Deucher #define IP_VERSION(mj, mn, rv) (((mj) << 16) | ((mn) << 8) | (rv))
6821d5eee7dSLikun Gao #define IP_VERSION_MAJ(ver) ((ver) >> 16)
6831d5eee7dSLikun Gao #define IP_VERSION_MIN(ver) (((ver) >> 8) & 0xFF)
6841d5eee7dSLikun Gao #define IP_VERSION_REV(ver) ((ver) & 0xFF)
6855f52e9a7SAlex Deucher 
68611dc9364SRex Zhu struct amd_powerplay {
68711dc9364SRex Zhu 	void *pp_handle;
68811dc9364SRex Zhu 	const struct amd_pm_funcs *pp_funcs;
68911dc9364SRex Zhu };
69011dc9364SRex Zhu 
691a6c40b17SLuben Tuikov struct ip_discovery_top;
692a6c40b17SLuben Tuikov 
69373275181SEvan Quan /* polaris10 kickers */
69473275181SEvan Quan #define ASICID_IS_P20(did, rid)		(((did == 0x67DF) && \
69573275181SEvan Quan 					 ((rid == 0xE3) || \
69673275181SEvan Quan 					  (rid == 0xE4) || \
69773275181SEvan Quan 					  (rid == 0xE5) || \
69873275181SEvan Quan 					  (rid == 0xE7) || \
69973275181SEvan Quan 					  (rid == 0xEF))) || \
70073275181SEvan Quan 					 ((did == 0x6FDF) && \
70173275181SEvan Quan 					 ((rid == 0xE7) || \
70273275181SEvan Quan 					  (rid == 0xEF) || \
70373275181SEvan Quan 					  (rid == 0xFF))))
70473275181SEvan Quan 
70573275181SEvan Quan #define ASICID_IS_P30(did, rid)		((did == 0x67DF) && \
70673275181SEvan Quan 					((rid == 0xE1) || \
70773275181SEvan Quan 					 (rid == 0xF7)))
70873275181SEvan Quan 
70973275181SEvan Quan /* polaris11 kickers */
71073275181SEvan Quan #define ASICID_IS_P21(did, rid)		(((did == 0x67EF) && \
71173275181SEvan Quan 					 ((rid == 0xE0) || \
71273275181SEvan Quan 					  (rid == 0xE5))) || \
71373275181SEvan Quan 					 ((did == 0x67FF) && \
71473275181SEvan Quan 					 ((rid == 0xCF) || \
71573275181SEvan Quan 					  (rid == 0xEF) || \
71673275181SEvan Quan 					  (rid == 0xFF))))
71773275181SEvan Quan 
71873275181SEvan Quan #define ASICID_IS_P31(did, rid)		((did == 0x67EF) && \
71973275181SEvan Quan 					((rid == 0xE2)))
72073275181SEvan Quan 
72173275181SEvan Quan /* polaris12 kickers */
72273275181SEvan Quan #define ASICID_IS_P23(did, rid)		(((did == 0x6987) && \
72373275181SEvan Quan 					 ((rid == 0xC0) || \
72473275181SEvan Quan 					  (rid == 0xC1) || \
72573275181SEvan Quan 					  (rid == 0xC3) || \
72673275181SEvan Quan 					  (rid == 0xC7))) || \
72773275181SEvan Quan 					 ((did == 0x6981) && \
72873275181SEvan Quan 					 ((rid == 0x00) || \
72973275181SEvan Quan 					  (rid == 0x01) || \
73073275181SEvan Quan 					  (rid == 0x10))))
73173275181SEvan Quan 
7325405a526SJack Xiao struct amdgpu_mqd_prop {
7335405a526SJack Xiao 	uint64_t mqd_gpu_addr;
7345405a526SJack Xiao 	uint64_t hqd_base_gpu_addr;
7355405a526SJack Xiao 	uint64_t rptr_gpu_addr;
7365405a526SJack Xiao 	uint64_t wptr_gpu_addr;
7375405a526SJack Xiao 	uint32_t queue_size;
7385405a526SJack Xiao 	bool use_doorbell;
7395405a526SJack Xiao 	uint32_t doorbell_index;
7405405a526SJack Xiao 	uint64_t eop_gpu_addr;
7415405a526SJack Xiao 	uint32_t hqd_pipe_priority;
7425405a526SJack Xiao 	uint32_t hqd_queue_priority;
7435405a526SJack Xiao 	bool hqd_active;
7445405a526SJack Xiao };
7455405a526SJack Xiao 
7465405a526SJack Xiao struct amdgpu_mqd {
7475405a526SJack Xiao 	unsigned mqd_size;
7485405a526SJack Xiao 	int (*init_mqd)(struct amdgpu_device *adev, void *mqd,
7495405a526SJack Xiao 			struct amdgpu_mqd_prop *p);
7505405a526SJack Xiao };
7515405a526SJack Xiao 
7520c49e0b8SChunming Zhou #define AMDGPU_RESET_MAGIC_NUM 64
753e4cf4bf5SJonathan Kim #define AMDGPU_MAX_DF_PERFMONS 4
7546c92fe5fSKent Russell #define AMDGPU_PRODUCT_NAME_LEN 64
755cfbb6b00SAndrey Grodzovsky struct amdgpu_reset_domain;
756a4c63cafSAndrey Grodzovsky 
75797b2e202SAlex Deucher struct amdgpu_device {
75897b2e202SAlex Deucher 	struct device			*dev;
75997b2e202SAlex Deucher 	struct pci_dev			*pdev;
7608aba21b7SLuben Tuikov 	struct drm_device		ddev;
76197b2e202SAlex Deucher 
762a8fe58ceSMaruthi Bayyavarapu #ifdef CONFIG_DRM_AMD_ACP
763a8fe58ceSMaruthi Bayyavarapu 	struct amdgpu_acp		acp;
764a8fe58ceSMaruthi Bayyavarapu #endif
765d95e8e97SDennis Li 	struct amdgpu_hive_info *hive;
76697b2e202SAlex Deucher 	/* ASIC */
7672f7d10b3SJammy Zhou 	enum amd_asic_type		asic_type;
76897b2e202SAlex Deucher 	uint32_t			family;
76997b2e202SAlex Deucher 	uint32_t			rev_id;
77097b2e202SAlex Deucher 	uint32_t			external_rev_id;
77197b2e202SAlex Deucher 	unsigned long			flags;
77254f78a76SAlex Deucher 	unsigned long			apu_flags;
77397b2e202SAlex Deucher 	int				usec_timeout;
77497b2e202SAlex Deucher 	const struct amdgpu_asic_funcs	*asic_funcs;
77597b2e202SAlex Deucher 	bool				shutdown;
776fd5fd480SChunming Zhou 	bool				need_swiotlb;
77797b2e202SAlex Deucher 	bool				accel_working;
77897b2e202SAlex Deucher 	struct notifier_block		acpi_nb;
77997b2e202SAlex Deucher 	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
78098d28ac2SNirmoy Das 	struct debugfs_blob_wrapper     debugfs_vbios_blob;
78181d1bf01SAlex Deucher 	struct debugfs_blob_wrapper     debugfs_discovery_blob;
78297b2e202SAlex Deucher 	struct mutex			srbm_mutex;
78397b2e202SAlex Deucher 	/* GRBM index mutex. Protects concurrent access to GRBM index */
78497b2e202SAlex Deucher 	struct mutex                    grbm_idx_mutex;
78597b2e202SAlex Deucher 	struct dev_pm_domain		vga_pm_domain;
78697b2e202SAlex Deucher 	bool				have_disp_power_ref;
787bae17d2aSJack Xiao 	bool                            have_atomics_support;
78897b2e202SAlex Deucher 
78997b2e202SAlex Deucher 	/* BIOS */
7900cdd5005SAlex Deucher 	bool				is_atom_fw;
79197b2e202SAlex Deucher 	uint8_t				*bios;
792a9f5db9cSEvan Quan 	uint32_t			bios_size;
793a5bde2f9SAlex Deucher 	uint32_t			bios_scratch_reg_offset;
79497b2e202SAlex Deucher 	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
79597b2e202SAlex Deucher 
79697b2e202SAlex Deucher 	/* Register/doorbell mmio */
79797b2e202SAlex Deucher 	resource_size_t			rmmio_base;
79897b2e202SAlex Deucher 	resource_size_t			rmmio_size;
79997b2e202SAlex Deucher 	void __iomem			*rmmio;
80097b2e202SAlex Deucher 	/* protects concurrent MM_INDEX/DATA based register access */
80197b2e202SAlex Deucher 	spinlock_t mmio_idx_lock;
80288807dc8SOak Zeng 	struct amdgpu_mmio_remap        rmmio_remap;
80397b2e202SAlex Deucher 	/* protects concurrent SMC based register access */
80497b2e202SAlex Deucher 	spinlock_t smc_idx_lock;
80597b2e202SAlex Deucher 	amdgpu_rreg_t			smc_rreg;
80697b2e202SAlex Deucher 	amdgpu_wreg_t			smc_wreg;
80797b2e202SAlex Deucher 	/* protects concurrent PCIE register access */
80897b2e202SAlex Deucher 	spinlock_t pcie_idx_lock;
80997b2e202SAlex Deucher 	amdgpu_rreg_t			pcie_rreg;
81097b2e202SAlex Deucher 	amdgpu_wreg_t			pcie_wreg;
81136b9a952SHuang Rui 	amdgpu_rreg_t			pciep_rreg;
81236b9a952SHuang Rui 	amdgpu_wreg_t			pciep_wreg;
8134fa1c6a6STao Zhou 	amdgpu_rreg64_t			pcie_rreg64;
8144fa1c6a6STao Zhou 	amdgpu_wreg64_t			pcie_wreg64;
81597b2e202SAlex Deucher 	/* protects concurrent UVD register access */
81697b2e202SAlex Deucher 	spinlock_t uvd_ctx_idx_lock;
81797b2e202SAlex Deucher 	amdgpu_rreg_t			uvd_ctx_rreg;
81897b2e202SAlex Deucher 	amdgpu_wreg_t			uvd_ctx_wreg;
81997b2e202SAlex Deucher 	/* protects concurrent DIDT register access */
82097b2e202SAlex Deucher 	spinlock_t didt_idx_lock;
82197b2e202SAlex Deucher 	amdgpu_rreg_t			didt_rreg;
82297b2e202SAlex Deucher 	amdgpu_wreg_t			didt_wreg;
823ccdbb20aSRex Zhu 	/* protects concurrent gc_cac register access */
824ccdbb20aSRex Zhu 	spinlock_t gc_cac_idx_lock;
825ccdbb20aSRex Zhu 	amdgpu_rreg_t			gc_cac_rreg;
826ccdbb20aSRex Zhu 	amdgpu_wreg_t			gc_cac_wreg;
82716abb5d2SEvan Quan 	/* protects concurrent se_cac register access */
82816abb5d2SEvan Quan 	spinlock_t se_cac_idx_lock;
82916abb5d2SEvan Quan 	amdgpu_rreg_t			se_cac_rreg;
83016abb5d2SEvan Quan 	amdgpu_wreg_t			se_cac_wreg;
83197b2e202SAlex Deucher 	/* protects concurrent ENDPOINT (audio) register access */
83297b2e202SAlex Deucher 	spinlock_t audio_endpt_idx_lock;
83397b2e202SAlex Deucher 	amdgpu_block_rreg_t		audio_endpt_rreg;
83497b2e202SAlex Deucher 	amdgpu_block_wreg_t		audio_endpt_wreg;
83597b2e202SAlex Deucher 	struct amdgpu_doorbell		doorbell;
83697b2e202SAlex Deucher 
83797b2e202SAlex Deucher 	/* clock/pll info */
83897b2e202SAlex Deucher 	struct amdgpu_clock            clock;
83997b2e202SAlex Deucher 
84097b2e202SAlex Deucher 	/* MC */
841770d13b1SChristian König 	struct amdgpu_gmc		gmc;
84297b2e202SAlex Deucher 	struct amdgpu_gart		gart;
84392e71b06SChristian König 	dma_addr_t			dummy_page_addr;
84497b2e202SAlex Deucher 	struct amdgpu_vm_manager	vm_manager;
845e60f8db5SAlex Xie 	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
8461daa2bfaSLe Ma 	unsigned			num_vmhubs;
84797b2e202SAlex Deucher 
84897b2e202SAlex Deucher 	/* memory management */
84997b2e202SAlex Deucher 	struct amdgpu_mman		mman;
85097b2e202SAlex Deucher 	struct amdgpu_vram_scratch	vram_scratch;
85197b2e202SAlex Deucher 	struct amdgpu_wb		wb;
85297b2e202SAlex Deucher 	atomic64_t			num_bytes_moved;
853dbd5ed60SChristian König 	atomic64_t			num_evictions;
85468e2c5ffSMarek Olšák 	atomic64_t			num_vram_cpu_page_faults;
855d94aed5aSMarek Olšák 	atomic_t			gpu_reset_counter;
856f1892138SChunming Zhou 	atomic_t			vram_lost_counter;
85797b2e202SAlex Deucher 
85895844d20SMarek Olšák 	/* data for buffer migration throttling */
85995844d20SMarek Olšák 	struct {
86095844d20SMarek Olšák 		spinlock_t		lock;
86195844d20SMarek Olšák 		s64			last_update_us;
86295844d20SMarek Olšák 		s64			accum_us; /* accumulated microseconds */
86300f06b24SJohn Brooks 		s64			accum_us_vis; /* for visible VRAM */
86495844d20SMarek Olšák 		u32			log2_max_MBps;
86595844d20SMarek Olšák 	} mm_stats;
86695844d20SMarek Olšák 
86797b2e202SAlex Deucher 	/* display */
8689accf2fdSEmily Deng 	bool				enable_virtual_display;
86984ec374bSRyan Taylor 	struct amdgpu_vkms_output       *amdgpu_vkms_output;
87097b2e202SAlex Deucher 	struct amdgpu_mode_info		mode_info;
8714562236bSHarry Wentland 	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
87297b2e202SAlex Deucher 	struct work_struct		hotplug_work;
87397b2e202SAlex Deucher 	struct amdgpu_irq_src		crtc_irq;
87411f1a553SWayne Lin 	struct amdgpu_irq_src		vline0_irq;
875d2574c33SMario Kleiner 	struct amdgpu_irq_src		vupdate_irq;
87697b2e202SAlex Deucher 	struct amdgpu_irq_src		pageflip_irq;
87797b2e202SAlex Deucher 	struct amdgpu_irq_src		hpd_irq;
878c79fe9b4SLeo (Hanghong) Ma 	struct amdgpu_irq_src		dmub_trace_irq;
879f066af88SJude Shih 	struct amdgpu_irq_src		dmub_outbox_irq;
88097b2e202SAlex Deucher 
88197b2e202SAlex Deucher 	/* rings */
88276bf0db5SChristian König 	u64				fence_context;
88397b2e202SAlex Deucher 	unsigned			num_rings;
88497b2e202SAlex Deucher 	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
88568ce8b24SChristian König 	struct dma_fence __rcu		*gang_submit;
88697b2e202SAlex Deucher 	bool				ib_pool_ready;
8879ecefb19SChristian König 	struct amdgpu_sa_manager	ib_pools[AMDGPU_IB_POOL_MAX];
8881c6d567bSNirmoy Das 	struct amdgpu_sched		gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX];
88997b2e202SAlex Deucher 
89097b2e202SAlex Deucher 	/* interrupts */
89197b2e202SAlex Deucher 	struct amdgpu_irq		irq;
89297b2e202SAlex Deucher 
8931f7371b2SAlex Deucher 	/* powerplay */
8941f7371b2SAlex Deucher 	struct amd_powerplay		powerplay;
89597b2e202SAlex Deucher 	struct amdgpu_pm		pm;
89625faeddcSEvan Quan 	u64				cg_flags;
89797b2e202SAlex Deucher 	u32				pg_flags;
89897b2e202SAlex Deucher 
899bebc0762SHawking Zhang 	/* nbio */
900bebc0762SHawking Zhang 	struct amdgpu_nbio		nbio;
901bebc0762SHawking Zhang 
902b291a387SHawking Zhang 	/* hdp */
903b291a387SHawking Zhang 	struct amdgpu_hdp		hdp;
904b291a387SHawking Zhang 
905293f2563SHawking Zhang 	/* smuio */
906293f2563SHawking Zhang 	struct amdgpu_smuio		smuio;
907293f2563SHawking Zhang 
908d3a5a121STao Zhou 	/* mmhub */
909d3a5a121STao Zhou 	struct amdgpu_mmhub		mmhub;
910d3a5a121STao Zhou 
9118ffff9b4SOak Zeng 	/* gfxhub */
9128ffff9b4SOak Zeng 	struct amdgpu_gfxhub		gfxhub;
9138ffff9b4SOak Zeng 
91497b2e202SAlex Deucher 	/* gfx */
91597b2e202SAlex Deucher 	struct amdgpu_gfx		gfx;
91697b2e202SAlex Deucher 
91797b2e202SAlex Deucher 	/* sdma */
918c113ea1cSAlex Deucher 	struct amdgpu_sdma		sdma;
91997b2e202SAlex Deucher 
9201b491330SLikun Gao 	/* lsdma */
9211b491330SLikun Gao 	struct amdgpu_lsdma		lsdma;
9221b491330SLikun Gao 
92397b2e202SAlex Deucher 	/* uvd */
92497b2e202SAlex Deucher 	struct amdgpu_uvd		uvd;
92597b2e202SAlex Deucher 
92697b2e202SAlex Deucher 	/* vce */
92797b2e202SAlex Deucher 	struct amdgpu_vce		vce;
92895d0906fSLeo Liu 
92995d0906fSLeo Liu 	/* vcn */
93095d0906fSLeo Liu 	struct amdgpu_vcn		vcn;
93197b2e202SAlex Deucher 
93288a1c40aSLeo Liu 	/* jpeg */
93388a1c40aSLeo Liu 	struct amdgpu_jpeg		jpeg;
93488a1c40aSLeo Liu 
93597b2e202SAlex Deucher 	/* firmwares */
93697b2e202SAlex Deucher 	struct amdgpu_firmware		firmware;
93797b2e202SAlex Deucher 
9380e5ca0d1SHuang Rui 	/* PSP */
9390e5ca0d1SHuang Rui 	struct psp_context		psp;
9400e5ca0d1SHuang Rui 
94197b2e202SAlex Deucher 	/* GDS */
94297b2e202SAlex Deucher 	struct amdgpu_gds		gds;
94397b2e202SAlex Deucher 
944611736d8SFelix Kuehling 	/* KFD */
945611736d8SFelix Kuehling 	struct amdgpu_kfd_dev		kfd;
946611736d8SFelix Kuehling 
947045c0216STao Zhou 	/* UMC */
948045c0216STao Zhou 	struct amdgpu_umc		umc;
949045c0216STao Zhou 
9504562236bSHarry Wentland 	/* display related functionality */
9514562236bSHarry Wentland 	struct amdgpu_display_manager dm;
9524562236bSHarry Wentland 
953a538bbe7SJack Xiao 	/* mes */
954a538bbe7SJack Xiao 	bool                            enable_mes;
955928fe236SJack Xiao 	bool                            enable_mes_kiq;
956a538bbe7SJack Xiao 	struct amdgpu_mes               mes;
9575405a526SJack Xiao 	struct amdgpu_mqd               mqds[AMDGPU_HW_IP_NUM];
958a538bbe7SJack Xiao 
959bdf84a80SJoseph Greathouse 	/* df */
960bdf84a80SJoseph Greathouse 	struct amdgpu_df                df;
961bdf84a80SJoseph Greathouse 
9623907c492SJohn Clements 	/* MCA */
9633907c492SJohn Clements 	struct amdgpu_mca               mca;
9643907c492SJohn Clements 
965a1255107SAlex Deucher 	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
96683a0b863SLikun GAO 	uint32_t		        harvest_ip_mask;
96797b2e202SAlex Deucher 	int				num_ip_blocks;
96897b2e202SAlex Deucher 	struct mutex	mn_lock;
96997b2e202SAlex Deucher 	DECLARE_HASHTABLE(mn_hash, 7);
97097b2e202SAlex Deucher 
97197b2e202SAlex Deucher 	/* tracking pinned memory */
972a5ccfe5cSMichel Dänzer 	atomic64_t vram_pin_size;
973a5ccfe5cSMichel Dänzer 	atomic64_t visible_pin_size;
974a5ccfe5cSMichel Dänzer 	atomic64_t gart_pin_size;
975130e0371SOded Gabbay 
9764522824cSShaoyun Liu 	/* soc15 register offset based on ip, instance and  segment */
9774522824cSShaoyun Liu 	uint32_t		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
9784522824cSShaoyun Liu 
9792dc80b00SShirish S 	/* delayed work_func for deferring clockgating during resume */
980beff74bcSAlex Deucher 	struct delayed_work     delayed_init_work;
9812dc80b00SShirish S 
9825a5099cbSXiangliang Yu 	struct amdgpu_virt	virt;
9830c4e7fa5SChunming Zhou 
9840c4e7fa5SChunming Zhou 	/* link all shadow bo */
9850c4e7fa5SChunming Zhou 	struct list_head                shadow_list;
9860c4e7fa5SChunming Zhou 	struct mutex                    shadow_list_lock;
9875c1354bdSChunming Zhou 
988c836fec5SJim Qu 	/* record hw reset is performed */
989c836fec5SJim Qu 	bool has_hw_reset;
9900c49e0b8SChunming Zhou 	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
991c836fec5SJim Qu 
99244779b43SRex Zhu 	/* s3/s4 mask */
99344779b43SRex Zhu 	bool                            in_suspend;
99462498733SAlex Deucher 	bool				in_s3;
99562498733SAlex Deucher 	bool				in_s4;
99662498733SAlex Deucher 	bool				in_s0ix;
997b092b196SPrike Liang 
998a3a09142SAlex Deucher 	enum pp_mp1_state               mp1_state;
999409c5191SOak Zeng 	struct amdgpu_doorbell_index doorbell_index;
1000d4535e2cSAndrey Grodzovsky 
100162914a99SJason Gunthorpe 	struct mutex			notifier_lock;
100262914a99SJason Gunthorpe 
100326bc5340SAndrey Grodzovsky 	int asic_reset_res;
1004d4535e2cSAndrey Grodzovsky 	struct work_struct		xgmi_reset_work;
1005655ce9cbSshaoyunl 	struct list_head		reset_list;
10069b638f97Sshaoyunl 
1007912dfc84SEvan Quan 	long				gfx_timeout;
1008912dfc84SEvan Quan 	long				sdma_timeout;
1009912dfc84SEvan Quan 	long				video_timeout;
1010912dfc84SEvan Quan 	long				compute_timeout;
1011fb2dbfd2SKent Russell 
1012fb2dbfd2SKent Russell 	uint64_t			unique_id;
1013e4cf4bf5SJonathan Kim 	uint64_t	df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
10145c5b2ba0SEvan Quan 
10156ae6c7d4SAlex Deucher 	/* enable runtime pm on the device */
1016f0f7ddfcSAlex Deucher 	bool                            in_runpm;
1017b10c1c5bSAlex Deucher 	bool                            has_pr3;
10187c868b59SYintian Tao 
10197c868b59SYintian Tao 	bool                            pm_sysfs_en;
10207c868b59SYintian Tao 	bool                            ucode_sysfs_en;
10218424f2ccSLikun Gao 	bool                            psp_sysfs_en;
1022bd607166SKent Russell 
1023bd607166SKent Russell 	/* Chip product information */
10241f83db6bSRoy Sun 	char				product_number[20];
10256c92fe5fSKent Russell 	char				product_name[AMDGPU_PRODUCT_NAME_LEN];
10268df1a28fSDan Carpenter 	char				serial[20];
1027728e7e0cSJiange Zhao 
1028b265bdbdSEvan Quan 	atomic_t			throttling_logging_enabled;
1029b265bdbdSEvan Quan 	struct ratelimit_state		throttling_logging_rs;
10308ab0d6f0SLuben Tuikov 	uint32_t                        ras_hw_enabled;
10318ab0d6f0SLuben Tuikov 	uint32_t                        ras_enabled;
1032c1dd4aa6SAndrey Grodzovsky 
10337afefb81SAndrey Grodzovsky 	bool                            no_hw_access;
1034c1dd4aa6SAndrey Grodzovsky 	struct pci_saved_state          *pci_state;
1035e17e27f9SGuchun Chen 	pci_channel_state_t		pci_channel_state;
103604442bf7SLijo Lazar 
1037e071dce3SLijo Lazar 	struct amdgpu_reset_control     *reset_cntl;
1038fe9c5c9aSLijo Lazar 	uint32_t                        ip_versions[MAX_HWIP][HWIP_MAX_INSTANCE];
10394a74c38cSPhilip Yang 
10404a74c38cSPhilip Yang 	bool				ram_is_direct_mapped;
10416492e1b0Syipechai 
10426492e1b0Syipechai 	struct list_head                ras_list;
1043a6c40b17SLuben Tuikov 
1044a6c40b17SLuben Tuikov 	struct ip_discovery_top         *ip_top;
104554f43c17SDave Airlie 
1046cfbb6b00SAndrey Grodzovsky 	struct amdgpu_reset_domain	*reset_domain;
104738a15ad9SDave Airlie 
1048f113cc32SAlex Deucher 	struct mutex			benchmark_mutex;
10495ce5a584SSomalapuram Amaranath 
10505ce5a584SSomalapuram Amaranath 	/* reset dump register */
10515ce5a584SSomalapuram Amaranath 	uint32_t                        *reset_dump_reg_list;
1052651d7ee6SSomalapuram Amaranath 	uint32_t			*reset_dump_reg_value;
10535ce5a584SSomalapuram Amaranath 	int                             num_regs;
10543d8785f6SSomalapuram Amaranath #ifdef CONFIG_DEV_COREDUMP
10553d8785f6SSomalapuram Amaranath 	struct amdgpu_task_info         reset_task_info;
10563d8785f6SSomalapuram Amaranath 	bool                            reset_vram_lost;
10573d8785f6SSomalapuram Amaranath 	struct timespec64               reset_time;
10583d8785f6SSomalapuram Amaranath #endif
10597f318f4eSLikun Gao 
10607f318f4eSLikun Gao 	bool                            scpm_enabled;
10617f318f4eSLikun Gao 	uint32_t                        scpm_status;
10622f83658fSAndrey Grodzovsky 
10632f83658fSAndrey Grodzovsky 	struct work_struct		reset_work;
10645bd8d53fSVictor Zhao 
1065194eb174SVictor Zhao 	bool                            job_hang;
1066d09ef243SAlex Deucher 	bool                            dc_enabled;
106797b2e202SAlex Deucher };
106897b2e202SAlex Deucher 
10691348969aSLuben Tuikov static inline struct amdgpu_device *drm_to_adev(struct drm_device *ddev)
10701348969aSLuben Tuikov {
10718aba21b7SLuben Tuikov 	return container_of(ddev, struct amdgpu_device, ddev);
10721348969aSLuben Tuikov }
10731348969aSLuben Tuikov 
10744a580877SLuben Tuikov static inline struct drm_device *adev_to_drm(struct amdgpu_device *adev)
10754a580877SLuben Tuikov {
10768aba21b7SLuben Tuikov 	return &adev->ddev;
10774a580877SLuben Tuikov }
10784a580877SLuben Tuikov 
10798af8a109SChristian König static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_device *bdev)
1080a7d64de6SChristian König {
1081a7d64de6SChristian König 	return container_of(bdev, struct amdgpu_device, mman.bdev);
1082a7d64de6SChristian König }
1083a7d64de6SChristian König 
108497b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev,
108597b2e202SAlex Deucher 		       uint32_t flags);
108672c8c97bSAndrey Grodzovsky void amdgpu_device_fini_hw(struct amdgpu_device *adev);
108772c8c97bSAndrey Grodzovsky void amdgpu_device_fini_sw(struct amdgpu_device *adev);
108872c8c97bSAndrey Grodzovsky 
108997b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
109097b2e202SAlex Deucher 
1091048af66bSKevin Wang void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
1092048af66bSKevin Wang 			     void *buf, size_t size, bool write);
1093048af66bSKevin Wang size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
1094048af66bSKevin Wang 				 void *buf, size_t size, bool write);
1095048af66bSKevin Wang 
1096e35e2b11STianci.Yin void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
1097048af66bSKevin Wang 			       void *buf, size_t size, bool write);
1098f7ee1874SHawking Zhang uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
1099f7ee1874SHawking Zhang 			    uint32_t reg, uint32_t acc_flags);
1100f7ee1874SHawking Zhang void amdgpu_device_wreg(struct amdgpu_device *adev,
1101f7ee1874SHawking Zhang 			uint32_t reg, uint32_t v,
110215d72fd7SMonk Liu 			uint32_t acc_flags);
1103f7ee1874SHawking Zhang void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
1104f7ee1874SHawking Zhang 			     uint32_t reg, uint32_t v);
1105421a2a30SMonk Liu void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
1106421a2a30SMonk Liu uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
1107421a2a30SMonk Liu 
11081bba3683SHawking Zhang u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
11091bba3683SHawking Zhang 				u32 pcie_index, u32 pcie_data,
11101bba3683SHawking Zhang 				u32 reg_addr);
11111bba3683SHawking Zhang u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
11121bba3683SHawking Zhang 				  u32 pcie_index, u32 pcie_data,
11131bba3683SHawking Zhang 				  u32 reg_addr);
11141bba3683SHawking Zhang void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
11151bba3683SHawking Zhang 				 u32 pcie_index, u32 pcie_data,
11161bba3683SHawking Zhang 				 u32 reg_addr, u32 reg_data);
11171bba3683SHawking Zhang void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
11181bba3683SHawking Zhang 				   u32 pcie_index, u32 pcie_data,
11191bba3683SHawking Zhang 				   u32 reg_addr, u64 reg_data);
11201bba3683SHawking Zhang 
11214562236bSHarry Wentland bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
11224562236bSHarry Wentland bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
11234562236bSHarry Wentland 
112425263da3SAlex Deucher void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev);
112525263da3SAlex Deucher 
1126e3c1b071Sshaoyunl int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
112704442bf7SLijo Lazar 				 struct amdgpu_reset_context *reset_context);
1128e3c1b071Sshaoyunl 
112904442bf7SLijo Lazar int amdgpu_do_asic_reset(struct list_head *device_list_handle,
113004442bf7SLijo Lazar 			 struct amdgpu_reset_context *reset_context);
1131e3c1b071Sshaoyunl 
11329475a943SShaoyun Liu int emu_soc_asic_init(struct amdgpu_device *adev);
11339475a943SShaoyun Liu 
113497b2e202SAlex Deucher /*
113597b2e202SAlex Deucher  * Registers read & write functions.
113697b2e202SAlex Deucher  */
113715d72fd7SMonk Liu #define AMDGPU_REGS_NO_KIQ    (1<<1)
1138a5504e9aSPeng Ju Zhou #define AMDGPU_REGS_RLC	(1<<2)
113915d72fd7SMonk Liu 
1140f7ee1874SHawking Zhang #define RREG32_NO_KIQ(reg) amdgpu_device_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1141f7ee1874SHawking Zhang #define WREG32_NO_KIQ(reg, v) amdgpu_device_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
114215d72fd7SMonk Liu 
1143f384ff95SHawking Zhang #define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg))
1144f384ff95SHawking Zhang #define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v))
1145c68dbcd8Schen gong 
1146421a2a30SMonk Liu #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
1147421a2a30SMonk Liu #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
1148421a2a30SMonk Liu 
1149f7ee1874SHawking Zhang #define RREG32(reg) amdgpu_device_rreg(adev, (reg), 0)
1150f7ee1874SHawking Zhang #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_device_rreg(adev, (reg), 0))
1151f7ee1874SHawking Zhang #define WREG32(reg, v) amdgpu_device_wreg(adev, (reg), (v), 0)
115297b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
115397b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
115497b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
115597b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
115636b9a952SHuang Rui #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
115736b9a952SHuang Rui #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
11584fa1c6a6STao Zhou #define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
11594fa1c6a6STao Zhou #define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
116097b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
116197b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
116297b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
116397b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
116497b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
116597b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1166ccdbb20aSRex Zhu #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1167ccdbb20aSRex Zhu #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
116816abb5d2SEvan Quan #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
116916abb5d2SEvan Quan #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
117097b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
117197b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
117297b2e202SAlex Deucher #define WREG32_P(reg, val, mask)				\
117397b2e202SAlex Deucher 	do {							\
117497b2e202SAlex Deucher 		uint32_t tmp_ = RREG32(reg);			\
117597b2e202SAlex Deucher 		tmp_ &= (mask);					\
117697b2e202SAlex Deucher 		tmp_ |= ((val) & ~(mask));			\
117797b2e202SAlex Deucher 		WREG32(reg, tmp_);				\
117897b2e202SAlex Deucher 	} while (0)
117997b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
118097b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
118197b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask)				\
118297b2e202SAlex Deucher 	do {							\
118397b2e202SAlex Deucher 		uint32_t tmp_ = RREG32_PLL(reg);		\
118497b2e202SAlex Deucher 		tmp_ &= (mask);					\
118597b2e202SAlex Deucher 		tmp_ |= ((val) & ~(mask));			\
118697b2e202SAlex Deucher 		WREG32_PLL(reg, tmp_);				\
118797b2e202SAlex Deucher 	} while (0)
1188fb40bcebSAlex Jivin 
1189fb40bcebSAlex Jivin #define WREG32_SMC_P(_Reg, _Val, _Mask)                         \
1190fb40bcebSAlex Jivin 	do {                                                    \
1191fb40bcebSAlex Jivin 		u32 tmp = RREG32_SMC(_Reg);                     \
1192fb40bcebSAlex Jivin 		tmp &= (_Mask);                                 \
1193fb40bcebSAlex Jivin 		tmp |= ((_Val) & ~(_Mask));                     \
1194fb40bcebSAlex Jivin 		WREG32_SMC(_Reg, tmp);                          \
1195fb40bcebSAlex Jivin 	} while (0)
1196fb40bcebSAlex Jivin 
1197f7ee1874SHawking Zhang #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_device_rreg((adev), (reg), false))
119897b2e202SAlex Deucher 
119997b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
120097b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
120197b2e202SAlex Deucher 
120297b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val)			\
120397b2e202SAlex Deucher 	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
120497b2e202SAlex Deucher 	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
120597b2e202SAlex Deucher 
120697b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field)				\
120797b2e202SAlex Deucher 	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
120897b2e202SAlex Deucher 
120961cb8cefSTom St Denis #define WREG32_FIELD(reg, field, val)	\
121061cb8cefSTom St Denis 	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
121161cb8cefSTom St Denis 
1212ccaf3574STom St Denis #define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
1213ccaf3574STom St Denis 	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1214ccaf3574STom St Denis 
121597b2e202SAlex Deucher /*
121697b2e202SAlex Deucher  * BIOS helpers.
121797b2e202SAlex Deucher  */
121897b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i])
121997b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
122097b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
122197b2e202SAlex Deucher 
122297b2e202SAlex Deucher /*
122397b2e202SAlex Deucher  * ASICs macro.
122497b2e202SAlex Deucher  */
122597b2e202SAlex Deucher #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
122697b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
12270cf3c64fSAlex Deucher #define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
122897b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
122997b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
123097b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1231841686dfSMaruthi Bayyavarapu #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1232841686dfSMaruthi Bayyavarapu #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1233841686dfSMaruthi Bayyavarapu #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
123497b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
12357946b878SAlex Deucher #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
123697b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1237bbf282d8SAlex Deucher #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1238455d40c9SLikun Gao #define amdgpu_asic_flush_hdp(adev, r) \
1239455d40c9SLikun Gao 	((adev)->asic_funcs->flush_hdp ? (adev)->asic_funcs->flush_hdp((adev), (r)) : (adev)->hdp.funcs->flush_hdp((adev), (r)))
1240455d40c9SLikun Gao #define amdgpu_asic_invalidate_hdp(adev, r) \
1241563fcfbfSLikun Gao 	((adev)->asic_funcs->invalidate_hdp ? (adev)->asic_funcs->invalidate_hdp((adev), (r)) : \
1242563fcfbfSLikun Gao 	 ((adev)->hdp.funcs->invalidate_hdp ? (adev)->hdp.funcs->invalidate_hdp((adev), (r)) : 0))
124369070690SAlex Deucher #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
12445253163aSOak Zeng #define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1245b45e18acSKent Russell #define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
124644401889SAlex Deucher #define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1247dcea6e65SKent Russell #define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
124869d5436dSAlex Deucher #define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev))
12499737a923SAlex Deucher #define amdgpu_asic_pre_asic_init(adev) (adev)->asic_funcs->pre_asic_init((adev))
1250f2b75bc2SEvan Quan #define amdgpu_asic_update_umd_stable_pstate(adev, enter) \
1251f2b75bc2SEvan Quan 	((adev)->asic_funcs->update_umd_stable_pstate ? (adev)->asic_funcs->update_umd_stable_pstate((adev), (enter)) : 0)
12529269bf18SAlex Deucher #define amdgpu_asic_query_video_codecs(adev, e, c) (adev)->asic_funcs->query_video_codecs((adev), (e), (c))
125369d5436dSAlex Deucher 
1254e3526257SMonk Liu #define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter));
125597b2e202SAlex Deucher 
12560d8318e1SEvan Quan #define MIN(X, Y) ((X) < (Y) ? (X) : (Y))
12570d8318e1SEvan Quan 
125897b2e202SAlex Deucher /* Common functions */
12599a1cddd6Sjqdeng bool amdgpu_device_has_job_running(struct amdgpu_device *adev);
126012938fadSChristian König bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
12615f152b5eSAlex Deucher int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1262f1549c09SLikun Gao 			      struct amdgpu_job *job,
1263f1549c09SLikun Gao 			      struct amdgpu_reset_context *reset_context);
12648111c387SAlex Deucher void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
1265af484df8SAlex Deucher int amdgpu_device_pci_reset(struct amdgpu_device *adev);
126639c640c0SAlex Deucher bool amdgpu_device_need_post(struct amdgpu_device *adev);
12670ab5d711SMario Limonciello bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev);
1268d5fc5e82SChunming Zhou 
126900f06b24SJohn Brooks void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
127000f06b24SJohn Brooks 				  u64 num_vis_bytes);
1271d6895ad3SChristian König int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
12729c3f2b54SAlex Deucher void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
127397b2e202SAlex Deucher 					     const u32 *registers,
127497b2e202SAlex Deucher 					     const u32 array_size);
127597b2e202SAlex Deucher 
12765c03e584SFeifei Xu int amdgpu_device_mode1_reset(struct amdgpu_device *adev);
1277b98c6299SAlex Deucher bool amdgpu_device_supports_atpx(struct drm_device *dev);
1278b98c6299SAlex Deucher bool amdgpu_device_supports_px(struct drm_device *dev);
127931af062aSAlex Deucher bool amdgpu_device_supports_boco(struct drm_device *dev);
12803fa8f89dSSathishkumar S bool amdgpu_device_supports_smart_shift(struct drm_device *dev);
1281a69cba42SAlex Deucher bool amdgpu_device_supports_baco(struct drm_device *dev);
1282992af942SJonathan Kim bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
1283992af942SJonathan Kim 				      struct amdgpu_device *peer_adev);
1284361dbd01SAlex Deucher int amdgpu_device_baco_enter(struct drm_device *dev);
1285361dbd01SAlex Deucher int amdgpu_device_baco_exit(struct drm_device *dev);
1286992af942SJonathan Kim 
1287810085ddSEric Huang void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
1288810085ddSEric Huang 		struct amdgpu_ring *ring);
1289810085ddSEric Huang void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
1290810085ddSEric Huang 		struct amdgpu_ring *ring);
1291810085ddSEric Huang 
129234f3a4a9SLang Yu void amdgpu_device_halt(struct amdgpu_device *adev);
129386700a40SXiaojian Du u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
129486700a40SXiaojian Du 				u32 reg);
129586700a40SXiaojian Du void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
129686700a40SXiaojian Du 				u32 reg, u32 v);
129768ce8b24SChristian König struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
129868ce8b24SChristian König 					    struct dma_fence *gang);
1299220c8cc8SAlex Deucher bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev);
130034f3a4a9SLang Yu 
130197b2e202SAlex Deucher /* atpx handler */
130297b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO)
130397b2e202SAlex Deucher void amdgpu_register_atpx_handler(void);
130497b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void);
1305a78fe133SAlex Deucher bool amdgpu_has_atpx_dgpu_power_cntl(void);
13062f5af82eSAlex Deucher bool amdgpu_is_atpx_hybrid(void);
1307efc83cf4SAlex Deucher bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1308714f88e0SAlex Xie bool amdgpu_has_atpx(void);
130997b2e202SAlex Deucher #else
131097b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {}
131197b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {}
1312a78fe133SAlex Deucher static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
13132f5af82eSAlex Deucher static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1314efc83cf4SAlex Deucher static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
1315714f88e0SAlex Xie static inline bool amdgpu_has_atpx(void) { return false; }
131697b2e202SAlex Deucher #endif
131797b2e202SAlex Deucher 
131824aeefcdSLyude Paul #if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
131924aeefcdSLyude Paul void *amdgpu_atpx_get_dhandle(void);
132024aeefcdSLyude Paul #else
132124aeefcdSLyude Paul static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
132224aeefcdSLyude Paul #endif
132324aeefcdSLyude Paul 
132497b2e202SAlex Deucher /*
132597b2e202SAlex Deucher  * KMS
132697b2e202SAlex Deucher  */
132797b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1328f498d9edSNils Wallménius extern const int amdgpu_max_kms_ioctl;
132997b2e202SAlex Deucher 
13308aba21b7SLuben Tuikov int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags);
133111b3c20bSGabriel Krisman Bertazi void amdgpu_driver_unload_kms(struct drm_device *dev);
133297b2e202SAlex Deucher void amdgpu_driver_lastclose_kms(struct drm_device *dev);
133397b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
133497b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev,
133597b2e202SAlex Deucher 				 struct drm_file *file_priv);
133672c8c97bSAndrey Grodzovsky void amdgpu_driver_release_kms(struct drm_device *dev);
133772c8c97bSAndrey Grodzovsky 
1338cdd61df6SAlex Deucher int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1339de185019SAlex Deucher int amdgpu_device_suspend(struct drm_device *dev, bool fbcon);
1340de185019SAlex Deucher int amdgpu_device_resume(struct drm_device *dev, bool fbcon);
1341e3eff4b5SThomas Zimmermann u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc);
1342e3eff4b5SThomas Zimmermann int amdgpu_enable_vblank_kms(struct drm_crtc *crtc);
1343e3eff4b5SThomas Zimmermann void amdgpu_disable_vblank_kms(struct drm_crtc *crtc);
1344b1246bd4SLuben Tuikov int amdgpu_info_ioctl(struct drm_device *dev, void *data,
1345b1246bd4SLuben Tuikov 		      struct drm_file *filp);
134697b2e202SAlex Deucher 
134797b2e202SAlex Deucher /*
134897b2e202SAlex Deucher  * functions used by amdgpu_encoder.c
134997b2e202SAlex Deucher  */
135097b2e202SAlex Deucher struct amdgpu_afmt_acr {
135197b2e202SAlex Deucher 	u32 clock;
135297b2e202SAlex Deucher 
135397b2e202SAlex Deucher 	int n_32khz;
135497b2e202SAlex Deucher 	int cts_32khz;
135597b2e202SAlex Deucher 
135697b2e202SAlex Deucher 	int n_44_1khz;
135797b2e202SAlex Deucher 	int cts_44_1khz;
135897b2e202SAlex Deucher 
135997b2e202SAlex Deucher 	int n_48khz;
136097b2e202SAlex Deucher 	int cts_48khz;
136197b2e202SAlex Deucher 
136297b2e202SAlex Deucher };
136397b2e202SAlex Deucher 
136497b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
136597b2e202SAlex Deucher 
136697b2e202SAlex Deucher /* amdgpu_acpi.c */
13673fa8f89dSSathishkumar S 
13683fa8f89dSSathishkumar S /* ATCS Device/Driver State */
13693fa8f89dSSathishkumar S #define AMDGPU_ATCS_PSC_DEV_STATE_D0		0
13703fa8f89dSSathishkumar S #define AMDGPU_ATCS_PSC_DEV_STATE_D3_HOT	3
13713fa8f89dSSathishkumar S #define AMDGPU_ATCS_PSC_DRV_STATE_OPR		0
13723fa8f89dSSathishkumar S #define AMDGPU_ATCS_PSC_DRV_STATE_NOT_OPR	1
13733fa8f89dSSathishkumar S 
137497b2e202SAlex Deucher #if defined(CONFIG_ACPI)
137597b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev);
137697b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev);
137797b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
137816eb48c6SSathishkumar S bool amdgpu_acpi_is_power_shift_control_supported(void);
137997b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
138097b2e202SAlex Deucher 						u8 perf_req, bool advertise);
138116eb48c6SSathishkumar S int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev,
138216eb48c6SSathishkumar S 				    u8 dev_state, bool drv_state);
13833fa8f89dSSathishkumar S int amdgpu_acpi_smart_shift_update(struct drm_device *dev, enum amdgpu_ss ss_state);
138497b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1385206bbafeSDavid Francis 
1386f9b7f370SAlex Deucher void amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps *caps);
1387f9b7f370SAlex Deucher void amdgpu_acpi_detect(void);
138897b2e202SAlex Deucher #else
138997b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
139097b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1391f9b7f370SAlex Deucher static inline void amdgpu_acpi_detect(void) { }
139216eb48c6SSathishkumar S static inline bool amdgpu_acpi_is_power_shift_control_supported(void) { return false; }
139316eb48c6SSathishkumar S static inline int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev,
139416eb48c6SSathishkumar S 						  u8 dev_state, bool drv_state) { return 0; }
13953fa8f89dSSathishkumar S static inline int amdgpu_acpi_smart_shift_update(struct drm_device *dev,
13963fa8f89dSSathishkumar S 						 enum amdgpu_ss ss_state) { return 0; }
139797b2e202SAlex Deucher #endif
139897b2e202SAlex Deucher 
1399f588a1bbSMario Limonciello #if defined(CONFIG_ACPI) && defined(CONFIG_SUSPEND)
140018b66aceSMario Limonciello bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev);
14010223e516SMario Limonciello bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev);
1402f588a1bbSMario Limonciello bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev);
1403f588a1bbSMario Limonciello #else
1404f588a1bbSMario Limonciello static inline bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev) { return false; }
14050223e516SMario Limonciello static inline bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev) { return false; }
140618b66aceSMario Limonciello static inline bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev) { return false; }
1407f588a1bbSMario Limonciello #endif
1408f588a1bbSMario Limonciello 
14094562236bSHarry Wentland #if defined(CONFIG_DRM_AMD_DC)
14104562236bSHarry Wentland int amdgpu_dm_display_resume(struct amdgpu_device *adev );
14114562236bSHarry Wentland #else
14124562236bSHarry Wentland static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
14134562236bSHarry Wentland #endif
14144562236bSHarry Wentland 
1415fdafb359SEvan Quan 
1416fdafb359SEvan Quan void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
1417fdafb359SEvan Quan void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);
1418fdafb359SEvan Quan 
1419c9a6b82fSAndrey Grodzovsky pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev,
1420c9a6b82fSAndrey Grodzovsky 					   pci_channel_state_t state);
1421c9a6b82fSAndrey Grodzovsky pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev);
1422c9a6b82fSAndrey Grodzovsky pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev);
1423c9a6b82fSAndrey Grodzovsky void amdgpu_pci_resume(struct pci_dev *pdev);
1424c9a6b82fSAndrey Grodzovsky 
1425c1dd4aa6SAndrey Grodzovsky bool amdgpu_device_cache_pci_state(struct pci_dev *pdev);
1426c1dd4aa6SAndrey Grodzovsky bool amdgpu_device_load_pci_state(struct pci_dev *pdev);
1427c1dd4aa6SAndrey Grodzovsky 
142856b53c0bSDennis Li bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev);
142956b53c0bSDennis Li 
14305d89bb2dSLijo Lazar int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
14315d89bb2dSLijo Lazar 			       enum amd_clockgating_state state);
14325d89bb2dSLijo Lazar int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
14335d89bb2dSLijo Lazar 			       enum amd_powergating_state state);
14345d89bb2dSLijo Lazar 
1435400ef298SJonathan Kim static inline bool amdgpu_device_has_timeouts_enabled(struct amdgpu_device *adev)
1436400ef298SJonathan Kim {
1437400ef298SJonathan Kim 	return amdgpu_gpu_recovery != 0 &&
1438400ef298SJonathan Kim 		adev->gfx_timeout != MAX_SCHEDULE_TIMEOUT &&
1439400ef298SJonathan Kim 		adev->compute_timeout != MAX_SCHEDULE_TIMEOUT &&
1440400ef298SJonathan Kim 		adev->sdma_timeout != MAX_SCHEDULE_TIMEOUT &&
1441400ef298SJonathan Kim 		adev->video_timeout != MAX_SCHEDULE_TIMEOUT;
1442400ef298SJonathan Kim }
1443400ef298SJonathan Kim 
144497b2e202SAlex Deucher #include "amdgpu_object.h"
1445e4cf4bf5SJonathan Kim 
1446c6252390SLuben Tuikov static inline bool amdgpu_is_tmz(struct amdgpu_device *adev)
1447c6252390SLuben Tuikov {
1448c6252390SLuben Tuikov        return adev->gmc.tmz_enabled;
1449c6252390SLuben Tuikov }
1450e4cf4bf5SJonathan Kim 
145189a7a870SAndrey Grodzovsky int amdgpu_in_reset(struct amdgpu_device *adev);
145289a7a870SAndrey Grodzovsky 
1453c6252390SLuben Tuikov #endif
1454