197b2e202SAlex Deucher /* 297b2e202SAlex Deucher * Copyright 2008 Advanced Micro Devices, Inc. 397b2e202SAlex Deucher * Copyright 2008 Red Hat Inc. 497b2e202SAlex Deucher * Copyright 2009 Jerome Glisse. 597b2e202SAlex Deucher * 697b2e202SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a 797b2e202SAlex Deucher * copy of this software and associated documentation files (the "Software"), 897b2e202SAlex Deucher * to deal in the Software without restriction, including without limitation 997b2e202SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense, 1097b2e202SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the 1197b2e202SAlex Deucher * Software is furnished to do so, subject to the following conditions: 1297b2e202SAlex Deucher * 1397b2e202SAlex Deucher * The above copyright notice and this permission notice shall be included in 1497b2e202SAlex Deucher * all copies or substantial portions of the Software. 1597b2e202SAlex Deucher * 1697b2e202SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1797b2e202SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1897b2e202SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1997b2e202SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 2097b2e202SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 2197b2e202SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2297b2e202SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE. 2397b2e202SAlex Deucher * 2497b2e202SAlex Deucher * Authors: Dave Airlie 2597b2e202SAlex Deucher * Alex Deucher 2697b2e202SAlex Deucher * Jerome Glisse 2797b2e202SAlex Deucher */ 2897b2e202SAlex Deucher #ifndef __AMDGPU_H__ 2997b2e202SAlex Deucher #define __AMDGPU_H__ 3097b2e202SAlex Deucher 3197b2e202SAlex Deucher #include <linux/atomic.h> 3297b2e202SAlex Deucher #include <linux/wait.h> 3397b2e202SAlex Deucher #include <linux/list.h> 3497b2e202SAlex Deucher #include <linux/kref.h> 3597b2e202SAlex Deucher #include <linux/interval_tree.h> 3697b2e202SAlex Deucher #include <linux/hashtable.h> 3797b2e202SAlex Deucher #include <linux/fence.h> 3897b2e202SAlex Deucher 3997b2e202SAlex Deucher #include <ttm/ttm_bo_api.h> 4097b2e202SAlex Deucher #include <ttm/ttm_bo_driver.h> 4197b2e202SAlex Deucher #include <ttm/ttm_placement.h> 4297b2e202SAlex Deucher #include <ttm/ttm_module.h> 4397b2e202SAlex Deucher #include <ttm/ttm_execbuf_util.h> 4497b2e202SAlex Deucher 45d03846afSChunming Zhou #include <drm/drmP.h> 4697b2e202SAlex Deucher #include <drm/drm_gem.h> 477e5a547fSChunming Zhou #include <drm/amdgpu_drm.h> 4897b2e202SAlex Deucher 495fc3aeebSyanyang1 #include "amd_shared.h" 5097b2e202SAlex Deucher #include "amdgpu_mode.h" 5197b2e202SAlex Deucher #include "amdgpu_ih.h" 5297b2e202SAlex Deucher #include "amdgpu_irq.h" 5397b2e202SAlex Deucher #include "amdgpu_ucode.h" 54c632d799SFlora Cui #include "amdgpu_ttm.h" 5597b2e202SAlex Deucher #include "amdgpu_gds.h" 561f7371b2SAlex Deucher #include "amd_powerplay.h" 57a8fe58ceSMaruthi Bayyavarapu #include "amdgpu_acp.h" 5897b2e202SAlex Deucher 59b80d8475SAlex Deucher #include "gpu_scheduler.h" 60b80d8475SAlex Deucher 6197b2e202SAlex Deucher /* 6297b2e202SAlex Deucher * Modules parameters. 6397b2e202SAlex Deucher */ 6497b2e202SAlex Deucher extern int amdgpu_modeset; 6597b2e202SAlex Deucher extern int amdgpu_vram_limit; 6697b2e202SAlex Deucher extern int amdgpu_gart_size; 6795844d20SMarek Olšák extern int amdgpu_moverate; 6897b2e202SAlex Deucher extern int amdgpu_benchmarking; 6997b2e202SAlex Deucher extern int amdgpu_testing; 7097b2e202SAlex Deucher extern int amdgpu_audio; 7197b2e202SAlex Deucher extern int amdgpu_disp_priority; 7297b2e202SAlex Deucher extern int amdgpu_hw_i2c; 7397b2e202SAlex Deucher extern int amdgpu_pcie_gen2; 7497b2e202SAlex Deucher extern int amdgpu_msi; 7597b2e202SAlex Deucher extern int amdgpu_lockup_timeout; 7697b2e202SAlex Deucher extern int amdgpu_dpm; 7797b2e202SAlex Deucher extern int amdgpu_smc_load_fw; 7897b2e202SAlex Deucher extern int amdgpu_aspm; 7997b2e202SAlex Deucher extern int amdgpu_runtime_pm; 8097b2e202SAlex Deucher extern unsigned amdgpu_ip_block_mask; 8197b2e202SAlex Deucher extern int amdgpu_bapm; 8297b2e202SAlex Deucher extern int amdgpu_deep_color; 8397b2e202SAlex Deucher extern int amdgpu_vm_size; 8497b2e202SAlex Deucher extern int amdgpu_vm_block_size; 85d9c13156SChristian König extern int amdgpu_vm_fault_stop; 86b495bd3aSChristian König extern int amdgpu_vm_debug; 871333f723SJammy Zhou extern int amdgpu_sched_jobs; 884afcb303SJammy Zhou extern int amdgpu_sched_hw_submission; 891f7371b2SAlex Deucher extern int amdgpu_powerplay; 906bb6b297SHuang Rui extern int amdgpu_powercontainment; 91cd474ba0SAlex Deucher extern unsigned amdgpu_pcie_gen_cap; 92cd474ba0SAlex Deucher extern unsigned amdgpu_pcie_lane_cap; 93395d1fb9SNicolai Hähnle extern unsigned amdgpu_cg_mask; 94395d1fb9SNicolai Hähnle extern unsigned amdgpu_pg_mask; 956f8941a2SNicolai Hähnle extern char *amdgpu_disable_cu; 9666bc3f7fSRex Zhu extern int amdgpu_sclk_deep_sleep_en; 979accf2fdSEmily Deng extern char *amdgpu_virtual_display; 985141e9d2SRex Zhu extern unsigned amdgpu_pp_feature_mask; 9997b2e202SAlex Deucher 1004b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000 10197b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */ 10297b2e202SAlex Deucher #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2) 10397b2e202SAlex Deucher /* AMDGPU_IB_POOL_SIZE must be a power of 2 */ 10497b2e202SAlex Deucher #define AMDGPU_IB_POOL_SIZE 16 10597b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32 10697b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT 4 10797b2e202SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH 8 10897b2e202SAlex Deucher 10997b2e202SAlex Deucher /* max number of rings */ 11097b2e202SAlex Deucher #define AMDGPU_MAX_RINGS 16 11197b2e202SAlex Deucher #define AMDGPU_MAX_GFX_RINGS 1 11297b2e202SAlex Deucher #define AMDGPU_MAX_COMPUTE_RINGS 8 1136f0359ffSAlex Deucher #define AMDGPU_MAX_VCE_RINGS 3 11497b2e202SAlex Deucher 11536f523a7SJammy Zhou /* max number of IP instances */ 11636f523a7SJammy Zhou #define AMDGPU_MAX_SDMA_INSTANCES 2 11736f523a7SJammy Zhou 11897b2e202SAlex Deucher /* hardcode that limit for now */ 11997b2e202SAlex Deucher #define AMDGPU_VA_RESERVED_SIZE (8 << 20) 12097b2e202SAlex Deucher 12197b2e202SAlex Deucher /* hard reset data */ 12297b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b 12397b2e202SAlex Deucher 12497b2e202SAlex Deucher /* reset flags */ 12597b2e202SAlex Deucher #define AMDGPU_RESET_GFX (1 << 0) 12697b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE (1 << 1) 12797b2e202SAlex Deucher #define AMDGPU_RESET_DMA (1 << 2) 12897b2e202SAlex Deucher #define AMDGPU_RESET_CP (1 << 3) 12997b2e202SAlex Deucher #define AMDGPU_RESET_GRBM (1 << 4) 13097b2e202SAlex Deucher #define AMDGPU_RESET_DMA1 (1 << 5) 13197b2e202SAlex Deucher #define AMDGPU_RESET_RLC (1 << 6) 13297b2e202SAlex Deucher #define AMDGPU_RESET_SEM (1 << 7) 13397b2e202SAlex Deucher #define AMDGPU_RESET_IH (1 << 8) 13497b2e202SAlex Deucher #define AMDGPU_RESET_VMC (1 << 9) 13597b2e202SAlex Deucher #define AMDGPU_RESET_MC (1 << 10) 13697b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY (1 << 11) 13797b2e202SAlex Deucher #define AMDGPU_RESET_UVD (1 << 12) 13897b2e202SAlex Deucher #define AMDGPU_RESET_VCE (1 << 13) 13997b2e202SAlex Deucher #define AMDGPU_RESET_VCE1 (1 << 14) 14097b2e202SAlex Deucher 14197b2e202SAlex Deucher /* GFX current status */ 14297b2e202SAlex Deucher #define AMDGPU_GFX_NORMAL_MODE 0x00000000L 14397b2e202SAlex Deucher #define AMDGPU_GFX_SAFE_MODE 0x00000001L 14497b2e202SAlex Deucher #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L 14597b2e202SAlex Deucher #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L 14697b2e202SAlex Deucher #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L 14797b2e202SAlex Deucher 14897b2e202SAlex Deucher /* max cursor sizes (in pixels) */ 14997b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128 15097b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128 15197b2e202SAlex Deucher 15297b2e202SAlex Deucher struct amdgpu_device; 15397b2e202SAlex Deucher struct amdgpu_ib; 15497b2e202SAlex Deucher struct amdgpu_vm; 15597b2e202SAlex Deucher struct amdgpu_ring; 15697b2e202SAlex Deucher struct amdgpu_cs_parser; 157bb977d37SChunming Zhou struct amdgpu_job; 15897b2e202SAlex Deucher struct amdgpu_irq_src; 1590b492a4cSAlex Deucher struct amdgpu_fpriv; 16097b2e202SAlex Deucher 16197b2e202SAlex Deucher enum amdgpu_cp_irq { 16297b2e202SAlex Deucher AMDGPU_CP_IRQ_GFX_EOP = 0, 16397b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP, 16497b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP, 16597b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP, 16697b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP, 16797b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP, 16897b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP, 16997b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP, 17097b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP, 17197b2e202SAlex Deucher 17297b2e202SAlex Deucher AMDGPU_CP_IRQ_LAST 17397b2e202SAlex Deucher }; 17497b2e202SAlex Deucher 17597b2e202SAlex Deucher enum amdgpu_sdma_irq { 17697b2e202SAlex Deucher AMDGPU_SDMA_IRQ_TRAP0 = 0, 17797b2e202SAlex Deucher AMDGPU_SDMA_IRQ_TRAP1, 17897b2e202SAlex Deucher 17997b2e202SAlex Deucher AMDGPU_SDMA_IRQ_LAST 18097b2e202SAlex Deucher }; 18197b2e202SAlex Deucher 18297b2e202SAlex Deucher enum amdgpu_thermal_irq { 18397b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0, 18497b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_HIGH_TO_LOW, 18597b2e202SAlex Deucher 18697b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LAST 18797b2e202SAlex Deucher }; 18897b2e202SAlex Deucher 18997b2e202SAlex Deucher int amdgpu_set_clockgating_state(struct amdgpu_device *adev, 1905fc3aeebSyanyang1 enum amd_ip_block_type block_type, 1915fc3aeebSyanyang1 enum amd_clockgating_state state); 19297b2e202SAlex Deucher int amdgpu_set_powergating_state(struct amdgpu_device *adev, 1935fc3aeebSyanyang1 enum amd_ip_block_type block_type, 1945fc3aeebSyanyang1 enum amd_powergating_state state); 1955dbbb60bSAlex Deucher int amdgpu_wait_for_idle(struct amdgpu_device *adev, 1965dbbb60bSAlex Deucher enum amd_ip_block_type block_type); 1975dbbb60bSAlex Deucher bool amdgpu_is_idle(struct amdgpu_device *adev, 1985dbbb60bSAlex Deucher enum amd_ip_block_type block_type); 19997b2e202SAlex Deucher 20097b2e202SAlex Deucher struct amdgpu_ip_block_version { 2015fc3aeebSyanyang1 enum amd_ip_block_type type; 20297b2e202SAlex Deucher u32 major; 20397b2e202SAlex Deucher u32 minor; 20497b2e202SAlex Deucher u32 rev; 2055fc3aeebSyanyang1 const struct amd_ip_funcs *funcs; 20697b2e202SAlex Deucher }; 20797b2e202SAlex Deucher 20897b2e202SAlex Deucher int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev, 2095fc3aeebSyanyang1 enum amd_ip_block_type type, 21097b2e202SAlex Deucher u32 major, u32 minor); 21197b2e202SAlex Deucher 21297b2e202SAlex Deucher const struct amdgpu_ip_block_version * amdgpu_get_ip_block( 21397b2e202SAlex Deucher struct amdgpu_device *adev, 2145fc3aeebSyanyang1 enum amd_ip_block_type type); 21597b2e202SAlex Deucher 21697b2e202SAlex Deucher /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */ 21797b2e202SAlex Deucher struct amdgpu_buffer_funcs { 21897b2e202SAlex Deucher /* maximum bytes in a single operation */ 21997b2e202SAlex Deucher uint32_t copy_max_bytes; 22097b2e202SAlex Deucher 22197b2e202SAlex Deucher /* number of dw to reserve per operation */ 22297b2e202SAlex Deucher unsigned copy_num_dw; 22397b2e202SAlex Deucher 22497b2e202SAlex Deucher /* used for buffer migration */ 225c7ae72c0SChunming Zhou void (*emit_copy_buffer)(struct amdgpu_ib *ib, 22697b2e202SAlex Deucher /* src addr in bytes */ 22797b2e202SAlex Deucher uint64_t src_offset, 22897b2e202SAlex Deucher /* dst addr in bytes */ 22997b2e202SAlex Deucher uint64_t dst_offset, 23097b2e202SAlex Deucher /* number of byte to transfer */ 23197b2e202SAlex Deucher uint32_t byte_count); 23297b2e202SAlex Deucher 23397b2e202SAlex Deucher /* maximum bytes in a single operation */ 23497b2e202SAlex Deucher uint32_t fill_max_bytes; 23597b2e202SAlex Deucher 23697b2e202SAlex Deucher /* number of dw to reserve per operation */ 23797b2e202SAlex Deucher unsigned fill_num_dw; 23897b2e202SAlex Deucher 23997b2e202SAlex Deucher /* used for buffer clearing */ 2406e7a3840SChunming Zhou void (*emit_fill_buffer)(struct amdgpu_ib *ib, 24197b2e202SAlex Deucher /* value to write to memory */ 24297b2e202SAlex Deucher uint32_t src_data, 24397b2e202SAlex Deucher /* dst addr in bytes */ 24497b2e202SAlex Deucher uint64_t dst_offset, 24597b2e202SAlex Deucher /* number of byte to fill */ 24697b2e202SAlex Deucher uint32_t byte_count); 24797b2e202SAlex Deucher }; 24897b2e202SAlex Deucher 24997b2e202SAlex Deucher /* provided by hw blocks that can write ptes, e.g., sdma */ 25097b2e202SAlex Deucher struct amdgpu_vm_pte_funcs { 25197b2e202SAlex Deucher /* copy pte entries from GART */ 25297b2e202SAlex Deucher void (*copy_pte)(struct amdgpu_ib *ib, 25397b2e202SAlex Deucher uint64_t pe, uint64_t src, 25497b2e202SAlex Deucher unsigned count); 25597b2e202SAlex Deucher /* write pte one entry at a time with addr mapping */ 256de9ea7bdSChristian König void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe, 257de9ea7bdSChristian König uint64_t value, unsigned count, 258de9ea7bdSChristian König uint32_t incr); 25997b2e202SAlex Deucher /* for linear pte/pde updates without addr mapping */ 26097b2e202SAlex Deucher void (*set_pte_pde)(struct amdgpu_ib *ib, 26197b2e202SAlex Deucher uint64_t pe, 26297b2e202SAlex Deucher uint64_t addr, unsigned count, 26397b2e202SAlex Deucher uint32_t incr, uint32_t flags); 26497b2e202SAlex Deucher }; 26597b2e202SAlex Deucher 26697b2e202SAlex Deucher /* provided by the gmc block */ 26797b2e202SAlex Deucher struct amdgpu_gart_funcs { 26897b2e202SAlex Deucher /* flush the vm tlb via mmio */ 26997b2e202SAlex Deucher void (*flush_gpu_tlb)(struct amdgpu_device *adev, 27097b2e202SAlex Deucher uint32_t vmid); 27197b2e202SAlex Deucher /* write pte/pde updates using the cpu */ 27297b2e202SAlex Deucher int (*set_pte_pde)(struct amdgpu_device *adev, 27397b2e202SAlex Deucher void *cpu_pt_addr, /* cpu addr of page table */ 27497b2e202SAlex Deucher uint32_t gpu_page_idx, /* pte/pde to update */ 27597b2e202SAlex Deucher uint64_t addr, /* addr to write into pte/pde */ 27697b2e202SAlex Deucher uint32_t flags); /* access flags */ 27797b2e202SAlex Deucher }; 27897b2e202SAlex Deucher 27997b2e202SAlex Deucher /* provided by the ih block */ 28097b2e202SAlex Deucher struct amdgpu_ih_funcs { 28197b2e202SAlex Deucher /* ring read/write ptr handling, called from interrupt context */ 28297b2e202SAlex Deucher u32 (*get_wptr)(struct amdgpu_device *adev); 28397b2e202SAlex Deucher void (*decode_iv)(struct amdgpu_device *adev, 28497b2e202SAlex Deucher struct amdgpu_iv_entry *entry); 28597b2e202SAlex Deucher void (*set_rptr)(struct amdgpu_device *adev); 28697b2e202SAlex Deucher }; 28797b2e202SAlex Deucher 28897b2e202SAlex Deucher /* provided by hw blocks that expose a ring buffer for commands */ 28997b2e202SAlex Deucher struct amdgpu_ring_funcs { 29097b2e202SAlex Deucher /* ring read/write ptr handling */ 29197b2e202SAlex Deucher u32 (*get_rptr)(struct amdgpu_ring *ring); 29297b2e202SAlex Deucher u32 (*get_wptr)(struct amdgpu_ring *ring); 29397b2e202SAlex Deucher void (*set_wptr)(struct amdgpu_ring *ring); 29497b2e202SAlex Deucher /* validating and patching of IBs */ 29597b2e202SAlex Deucher int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx); 29697b2e202SAlex Deucher /* command emit functions */ 29797b2e202SAlex Deucher void (*emit_ib)(struct amdgpu_ring *ring, 298d88bf583SChristian König struct amdgpu_ib *ib, 299d88bf583SChristian König unsigned vm_id, bool ctx_switch); 30097b2e202SAlex Deucher void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr, 301890ee23fSChunming Zhou uint64_t seq, unsigned flags); 302b8c7b39eSChristian König void (*emit_pipeline_sync)(struct amdgpu_ring *ring); 30397b2e202SAlex Deucher void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id, 30497b2e202SAlex Deucher uint64_t pd_addr); 305d2edb07bSChristian König void (*emit_hdp_flush)(struct amdgpu_ring *ring); 30611afbde8SChunming Zhou void (*emit_hdp_invalidate)(struct amdgpu_ring *ring); 30797b2e202SAlex Deucher void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid, 30897b2e202SAlex Deucher uint32_t gds_base, uint32_t gds_size, 30997b2e202SAlex Deucher uint32_t gws_base, uint32_t gws_size, 31097b2e202SAlex Deucher uint32_t oa_base, uint32_t oa_size); 31197b2e202SAlex Deucher /* testing functions */ 31297b2e202SAlex Deucher int (*test_ring)(struct amdgpu_ring *ring); 313bbec97aaSChristian König int (*test_ib)(struct amdgpu_ring *ring, long timeout); 314edff0e28SJammy Zhou /* insert NOP packets */ 315edff0e28SJammy Zhou void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count); 3169e5d5309SChristian König /* pad the indirect buffer to the necessary number of dw */ 3179e5d5309SChristian König void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib); 31803ccf481SMonk Liu unsigned (*init_cond_exec)(struct amdgpu_ring *ring); 31903ccf481SMonk Liu void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset); 320f06505b8SChristian König /* note usage for clock and power gating */ 321f06505b8SChristian König void (*begin_use)(struct amdgpu_ring *ring); 322f06505b8SChristian König void (*end_use)(struct amdgpu_ring *ring); 323c2167a65SMonk Liu void (*emit_switch_buffer) (struct amdgpu_ring *ring); 324753ad49cSMonk Liu void (*emit_cntxcntl) (struct amdgpu_ring *ring, uint32_t flags); 325b6384ff5SAlex Deucher unsigned (*get_emit_ib_size) (struct amdgpu_ring *ring); 326b6384ff5SAlex Deucher unsigned (*get_dma_frame_size) (struct amdgpu_ring *ring); 32797b2e202SAlex Deucher }; 32897b2e202SAlex Deucher 32997b2e202SAlex Deucher /* 33097b2e202SAlex Deucher * BIOS. 33197b2e202SAlex Deucher */ 33297b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev); 33397b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev); 33497b2e202SAlex Deucher 33597b2e202SAlex Deucher /* 33697b2e202SAlex Deucher * Dummy page 33797b2e202SAlex Deucher */ 33897b2e202SAlex Deucher struct amdgpu_dummy_page { 33997b2e202SAlex Deucher struct page *page; 34097b2e202SAlex Deucher dma_addr_t addr; 34197b2e202SAlex Deucher }; 34297b2e202SAlex Deucher int amdgpu_dummy_page_init(struct amdgpu_device *adev); 34397b2e202SAlex Deucher void amdgpu_dummy_page_fini(struct amdgpu_device *adev); 34497b2e202SAlex Deucher 34597b2e202SAlex Deucher 34697b2e202SAlex Deucher /* 34797b2e202SAlex Deucher * Clocks 34897b2e202SAlex Deucher */ 34997b2e202SAlex Deucher 35097b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3 35197b2e202SAlex Deucher 35297b2e202SAlex Deucher struct amdgpu_clock { 35397b2e202SAlex Deucher struct amdgpu_pll ppll[AMDGPU_MAX_PPLL]; 35497b2e202SAlex Deucher struct amdgpu_pll spll; 35597b2e202SAlex Deucher struct amdgpu_pll mpll; 35697b2e202SAlex Deucher /* 10 Khz units */ 35797b2e202SAlex Deucher uint32_t default_mclk; 35897b2e202SAlex Deucher uint32_t default_sclk; 35997b2e202SAlex Deucher uint32_t default_dispclk; 36097b2e202SAlex Deucher uint32_t current_dispclk; 36197b2e202SAlex Deucher uint32_t dp_extclk; 36297b2e202SAlex Deucher uint32_t max_pixel_clock; 36397b2e202SAlex Deucher }; 36497b2e202SAlex Deucher 36597b2e202SAlex Deucher /* 36697b2e202SAlex Deucher * Fences. 36797b2e202SAlex Deucher */ 36897b2e202SAlex Deucher struct amdgpu_fence_driver { 36997b2e202SAlex Deucher uint64_t gpu_addr; 37097b2e202SAlex Deucher volatile uint32_t *cpu_addr; 37197b2e202SAlex Deucher /* sync_seq is protected by ring emission lock */ 372742c085fSChristian König uint32_t sync_seq; 373742c085fSChristian König atomic_t last_seq; 37497b2e202SAlex Deucher bool initialized; 37597b2e202SAlex Deucher struct amdgpu_irq_src *irq_src; 37697b2e202SAlex Deucher unsigned irq_type; 377c2776afeSChristian König struct timer_list fallback_timer; 378c89377d1SChristian König unsigned num_fences_mask; 3794a7d74f1SChristian König spinlock_t lock; 380c89377d1SChristian König struct fence **fences; 38197b2e202SAlex Deucher }; 38297b2e202SAlex Deucher 38397b2e202SAlex Deucher /* some special values for the owner field */ 38497b2e202SAlex Deucher #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul) 38597b2e202SAlex Deucher #define AMDGPU_FENCE_OWNER_VM ((void*)1ul) 38697b2e202SAlex Deucher 387890ee23fSChunming Zhou #define AMDGPU_FENCE_FLAG_64BIT (1 << 0) 388890ee23fSChunming Zhou #define AMDGPU_FENCE_FLAG_INT (1 << 1) 389890ee23fSChunming Zhou 39097b2e202SAlex Deucher int amdgpu_fence_driver_init(struct amdgpu_device *adev); 39197b2e202SAlex Deucher void amdgpu_fence_driver_fini(struct amdgpu_device *adev); 39297b2e202SAlex Deucher void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev); 39397b2e202SAlex Deucher 394e6151a08SChristian König int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring, 395e6151a08SChristian König unsigned num_hw_submission); 39697b2e202SAlex Deucher int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring, 39797b2e202SAlex Deucher struct amdgpu_irq_src *irq_src, 39897b2e202SAlex Deucher unsigned irq_type); 3995ceb54c6SAlex Deucher void amdgpu_fence_driver_suspend(struct amdgpu_device *adev); 4005ceb54c6SAlex Deucher void amdgpu_fence_driver_resume(struct amdgpu_device *adev); 401364beb2cSChristian König int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence); 40297b2e202SAlex Deucher void amdgpu_fence_process(struct amdgpu_ring *ring); 40397b2e202SAlex Deucher int amdgpu_fence_wait_empty(struct amdgpu_ring *ring); 40497b2e202SAlex Deucher unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring); 40597b2e202SAlex Deucher 40697b2e202SAlex Deucher /* 407c632d799SFlora Cui * BO. 40897b2e202SAlex Deucher */ 40929b3259aSChristian König 41097b2e202SAlex Deucher struct amdgpu_bo_list_entry { 41197b2e202SAlex Deucher struct amdgpu_bo *robj; 41297b2e202SAlex Deucher struct ttm_validate_buffer tv; 41397b2e202SAlex Deucher struct amdgpu_bo_va *bo_va; 41497b2e202SAlex Deucher uint32_t priority; 4152f568dbdSChristian König struct page **user_pages; 4162f568dbdSChristian König int user_invalidated; 41797b2e202SAlex Deucher }; 41897b2e202SAlex Deucher 41997b2e202SAlex Deucher struct amdgpu_bo_va_mapping { 42097b2e202SAlex Deucher struct list_head list; 42197b2e202SAlex Deucher struct interval_tree_node it; 42297b2e202SAlex Deucher uint64_t offset; 42397b2e202SAlex Deucher uint32_t flags; 42497b2e202SAlex Deucher }; 42597b2e202SAlex Deucher 42697b2e202SAlex Deucher /* bo virtual addresses in a specific vm */ 42797b2e202SAlex Deucher struct amdgpu_bo_va { 42897b2e202SAlex Deucher /* protected by bo being reserved */ 42997b2e202SAlex Deucher struct list_head bo_list; 430bb1e38a4SChunming Zhou struct fence *last_pt_update; 43197b2e202SAlex Deucher unsigned ref_count; 43297b2e202SAlex Deucher 4337fc11959SChristian König /* protected by vm mutex and spinlock */ 43497b2e202SAlex Deucher struct list_head vm_status; 43597b2e202SAlex Deucher 4367fc11959SChristian König /* mappings for this bo_va */ 4377fc11959SChristian König struct list_head invalids; 4387fc11959SChristian König struct list_head valids; 4397fc11959SChristian König 44097b2e202SAlex Deucher /* constant after initialization */ 44197b2e202SAlex Deucher struct amdgpu_vm *vm; 44297b2e202SAlex Deucher struct amdgpu_bo *bo; 44397b2e202SAlex Deucher }; 44497b2e202SAlex Deucher 4457e5a547fSChunming Zhou #define AMDGPU_GEM_DOMAIN_MAX 0x3 4467e5a547fSChunming Zhou 44797b2e202SAlex Deucher struct amdgpu_bo { 44897b2e202SAlex Deucher /* Protected by gem.mutex */ 44997b2e202SAlex Deucher struct list_head list; 45097b2e202SAlex Deucher /* Protected by tbo.reserved */ 4511ea863fdSChristian König u32 prefered_domains; 4521ea863fdSChristian König u32 allowed_domains; 4537e5a547fSChunming Zhou struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1]; 45497b2e202SAlex Deucher struct ttm_placement placement; 45597b2e202SAlex Deucher struct ttm_buffer_object tbo; 45697b2e202SAlex Deucher struct ttm_bo_kmap_obj kmap; 45797b2e202SAlex Deucher u64 flags; 45897b2e202SAlex Deucher unsigned pin_count; 45997b2e202SAlex Deucher void *kptr; 46097b2e202SAlex Deucher u64 tiling_flags; 46197b2e202SAlex Deucher u64 metadata_flags; 46297b2e202SAlex Deucher void *metadata; 46397b2e202SAlex Deucher u32 metadata_size; 46497b2e202SAlex Deucher /* list of all virtual address to which this bo 46597b2e202SAlex Deucher * is associated to 46697b2e202SAlex Deucher */ 46797b2e202SAlex Deucher struct list_head va; 46897b2e202SAlex Deucher /* Constant after initialization */ 46997b2e202SAlex Deucher struct amdgpu_device *adev; 47097b2e202SAlex Deucher struct drm_gem_object gem_base; 47182b9c55bSChristian König struct amdgpu_bo *parent; 472e7893c4bSChunming Zhou struct amdgpu_bo *shadow; 47397b2e202SAlex Deucher 47497b2e202SAlex Deucher struct ttm_bo_kmap_obj dma_buf_vmap; 47597b2e202SAlex Deucher struct amdgpu_mn *mn; 47697b2e202SAlex Deucher struct list_head mn_list; 4770c4e7fa5SChunming Zhou struct list_head shadow_list; 47897b2e202SAlex Deucher }; 47997b2e202SAlex Deucher #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base) 48097b2e202SAlex Deucher 48197b2e202SAlex Deucher void amdgpu_gem_object_free(struct drm_gem_object *obj); 48297b2e202SAlex Deucher int amdgpu_gem_object_open(struct drm_gem_object *obj, 48397b2e202SAlex Deucher struct drm_file *file_priv); 48497b2e202SAlex Deucher void amdgpu_gem_object_close(struct drm_gem_object *obj, 48597b2e202SAlex Deucher struct drm_file *file_priv); 48697b2e202SAlex Deucher unsigned long amdgpu_gem_timeout(uint64_t timeout_ns); 48797b2e202SAlex Deucher struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj); 4884d9c514dSChristian König struct drm_gem_object * 4894d9c514dSChristian König amdgpu_gem_prime_import_sg_table(struct drm_device *dev, 49097b2e202SAlex Deucher struct dma_buf_attachment *attach, 49197b2e202SAlex Deucher struct sg_table *sg); 49297b2e202SAlex Deucher struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev, 49397b2e202SAlex Deucher struct drm_gem_object *gobj, 49497b2e202SAlex Deucher int flags); 49597b2e202SAlex Deucher int amdgpu_gem_prime_pin(struct drm_gem_object *obj); 49697b2e202SAlex Deucher void amdgpu_gem_prime_unpin(struct drm_gem_object *obj); 49797b2e202SAlex Deucher struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *); 49897b2e202SAlex Deucher void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj); 49997b2e202SAlex Deucher void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); 50097b2e202SAlex Deucher int amdgpu_gem_debugfs_init(struct amdgpu_device *adev); 50197b2e202SAlex Deucher 50297b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock. 50397b2e202SAlex Deucher * By conception this is an helper for other part of the driver 50497b2e202SAlex Deucher * like the indirect buffer or semaphore, which both have their 50597b2e202SAlex Deucher * locking. 50697b2e202SAlex Deucher * 50797b2e202SAlex Deucher * Principe is simple, we keep a list of sub allocation in offset 50897b2e202SAlex Deucher * order (first entry has offset == 0, last entry has the highest 50997b2e202SAlex Deucher * offset). 51097b2e202SAlex Deucher * 51197b2e202SAlex Deucher * When allocating new object we first check if there is room at 51297b2e202SAlex Deucher * the end total_size - (last_object_offset + last_object_size) >= 51397b2e202SAlex Deucher * alloc_size. If so we allocate new object there. 51497b2e202SAlex Deucher * 51597b2e202SAlex Deucher * When there is not enough room at the end, we start waiting for 51697b2e202SAlex Deucher * each sub object until we reach object_offset+object_size >= 51797b2e202SAlex Deucher * alloc_size, this object then become the sub object we return. 51897b2e202SAlex Deucher * 51997b2e202SAlex Deucher * Alignment can't be bigger than page size. 52097b2e202SAlex Deucher * 52197b2e202SAlex Deucher * Hole are not considered for allocation to keep things simple. 52297b2e202SAlex Deucher * Assumption is that there won't be hole (all object on same 52397b2e202SAlex Deucher * alignment). 52497b2e202SAlex Deucher */ 5256ba60b89SChristian König 5266ba60b89SChristian König #define AMDGPU_SA_NUM_FENCE_LISTS 32 5276ba60b89SChristian König 52897b2e202SAlex Deucher struct amdgpu_sa_manager { 52997b2e202SAlex Deucher wait_queue_head_t wq; 53097b2e202SAlex Deucher struct amdgpu_bo *bo; 53197b2e202SAlex Deucher struct list_head *hole; 5326ba60b89SChristian König struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS]; 53397b2e202SAlex Deucher struct list_head olist; 53497b2e202SAlex Deucher unsigned size; 53597b2e202SAlex Deucher uint64_t gpu_addr; 53697b2e202SAlex Deucher void *cpu_ptr; 53797b2e202SAlex Deucher uint32_t domain; 53897b2e202SAlex Deucher uint32_t align; 53997b2e202SAlex Deucher }; 54097b2e202SAlex Deucher 54197b2e202SAlex Deucher /* sub-allocation buffer */ 54297b2e202SAlex Deucher struct amdgpu_sa_bo { 54397b2e202SAlex Deucher struct list_head olist; 54497b2e202SAlex Deucher struct list_head flist; 54597b2e202SAlex Deucher struct amdgpu_sa_manager *manager; 54697b2e202SAlex Deucher unsigned soffset; 54797b2e202SAlex Deucher unsigned eoffset; 5484ce9891eSChunming Zhou struct fence *fence; 54997b2e202SAlex Deucher }; 55097b2e202SAlex Deucher 55197b2e202SAlex Deucher /* 55297b2e202SAlex Deucher * GEM objects. 55397b2e202SAlex Deucher */ 554418aa0c2SChristian König void amdgpu_gem_force_release(struct amdgpu_device *adev); 55597b2e202SAlex Deucher int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size, 55697b2e202SAlex Deucher int alignment, u32 initial_domain, 55797b2e202SAlex Deucher u64 flags, bool kernel, 55897b2e202SAlex Deucher struct drm_gem_object **obj); 55997b2e202SAlex Deucher 56097b2e202SAlex Deucher int amdgpu_mode_dumb_create(struct drm_file *file_priv, 56197b2e202SAlex Deucher struct drm_device *dev, 56297b2e202SAlex Deucher struct drm_mode_create_dumb *args); 56397b2e202SAlex Deucher int amdgpu_mode_dumb_mmap(struct drm_file *filp, 56497b2e202SAlex Deucher struct drm_device *dev, 56597b2e202SAlex Deucher uint32_t handle, uint64_t *offset_p); 56697b2e202SAlex Deucher /* 56797b2e202SAlex Deucher * Synchronization 56897b2e202SAlex Deucher */ 56997b2e202SAlex Deucher struct amdgpu_sync { 570f91b3a69SChristian König DECLARE_HASHTABLE(fences, 4); 5713c62338cSChunming Zhou struct fence *last_vm_update; 57297b2e202SAlex Deucher }; 57397b2e202SAlex Deucher 57497b2e202SAlex Deucher void amdgpu_sync_create(struct amdgpu_sync *sync); 57591e1a520SChristian König int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync, 57691e1a520SChristian König struct fence *f); 57797b2e202SAlex Deucher int amdgpu_sync_resv(struct amdgpu_device *adev, 57897b2e202SAlex Deucher struct amdgpu_sync *sync, 57997b2e202SAlex Deucher struct reservation_object *resv, 58097b2e202SAlex Deucher void *owner); 5811fbb2e92SChristian König struct fence *amdgpu_sync_peek_fence(struct amdgpu_sync *sync, 58235420238SChristian König struct amdgpu_ring *ring); 583e61235dbSChristian König struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync); 5848a8f0b48SChristian König void amdgpu_sync_free(struct amdgpu_sync *sync); 585257bf15aSChristian König int amdgpu_sync_init(void); 586257bf15aSChristian König void amdgpu_sync_fini(void); 587d573de2dSRex Zhu int amdgpu_fence_slab_init(void); 588d573de2dSRex Zhu void amdgpu_fence_slab_fini(void); 58997b2e202SAlex Deucher 59097b2e202SAlex Deucher /* 59197b2e202SAlex Deucher * GART structures, functions & helpers 59297b2e202SAlex Deucher */ 59397b2e202SAlex Deucher struct amdgpu_mc; 59497b2e202SAlex Deucher 59597b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SIZE 4096 59697b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1) 59797b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SHIFT 12 59897b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK) 59997b2e202SAlex Deucher 60097b2e202SAlex Deucher struct amdgpu_gart { 60197b2e202SAlex Deucher dma_addr_t table_addr; 60297b2e202SAlex Deucher struct amdgpu_bo *robj; 60397b2e202SAlex Deucher void *ptr; 60497b2e202SAlex Deucher unsigned num_gpu_pages; 60597b2e202SAlex Deucher unsigned num_cpu_pages; 60697b2e202SAlex Deucher unsigned table_size; 607a1d29476SChristian König #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS 60897b2e202SAlex Deucher struct page **pages; 609a1d29476SChristian König #endif 61097b2e202SAlex Deucher bool ready; 61197b2e202SAlex Deucher const struct amdgpu_gart_funcs *gart_funcs; 61297b2e202SAlex Deucher }; 61397b2e202SAlex Deucher 61497b2e202SAlex Deucher int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev); 61597b2e202SAlex Deucher void amdgpu_gart_table_ram_free(struct amdgpu_device *adev); 61697b2e202SAlex Deucher int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev); 61797b2e202SAlex Deucher void amdgpu_gart_table_vram_free(struct amdgpu_device *adev); 61897b2e202SAlex Deucher int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev); 61997b2e202SAlex Deucher void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev); 62097b2e202SAlex Deucher int amdgpu_gart_init(struct amdgpu_device *adev); 62197b2e202SAlex Deucher void amdgpu_gart_fini(struct amdgpu_device *adev); 62297b2e202SAlex Deucher void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset, 62397b2e202SAlex Deucher int pages); 62497b2e202SAlex Deucher int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset, 62597b2e202SAlex Deucher int pages, struct page **pagelist, 62697b2e202SAlex Deucher dma_addr_t *dma_addr, uint32_t flags); 6272c0d7318SChunming Zhou int amdgpu_ttm_recover_gart(struct amdgpu_device *adev); 62897b2e202SAlex Deucher 62997b2e202SAlex Deucher /* 63097b2e202SAlex Deucher * GPU MC structures, functions & helpers 63197b2e202SAlex Deucher */ 63297b2e202SAlex Deucher struct amdgpu_mc { 63397b2e202SAlex Deucher resource_size_t aper_size; 63497b2e202SAlex Deucher resource_size_t aper_base; 63597b2e202SAlex Deucher resource_size_t agp_base; 63697b2e202SAlex Deucher /* for some chips with <= 32MB we need to lie 63797b2e202SAlex Deucher * about vram size near mc fb location */ 63897b2e202SAlex Deucher u64 mc_vram_size; 63997b2e202SAlex Deucher u64 visible_vram_size; 64097b2e202SAlex Deucher u64 gtt_size; 64197b2e202SAlex Deucher u64 gtt_start; 64297b2e202SAlex Deucher u64 gtt_end; 64397b2e202SAlex Deucher u64 vram_start; 64497b2e202SAlex Deucher u64 vram_end; 64597b2e202SAlex Deucher unsigned vram_width; 64697b2e202SAlex Deucher u64 real_vram_size; 64797b2e202SAlex Deucher int vram_mtrr; 64897b2e202SAlex Deucher u64 gtt_base_align; 64997b2e202SAlex Deucher u64 mc_mask; 65097b2e202SAlex Deucher const struct firmware *fw; /* MC firmware */ 65197b2e202SAlex Deucher uint32_t fw_version; 65297b2e202SAlex Deucher struct amdgpu_irq_src vm_fault; 65381c59f54SKen Wang uint32_t vram_type; 65450b0197aSChunming Zhou uint32_t srbm_soft_reset; 65550b0197aSChunming Zhou struct amdgpu_mode_mc_save save; 65697b2e202SAlex Deucher }; 65797b2e202SAlex Deucher 65897b2e202SAlex Deucher /* 65997b2e202SAlex Deucher * GPU doorbell structures, functions & helpers 66097b2e202SAlex Deucher */ 66197b2e202SAlex Deucher typedef enum _AMDGPU_DOORBELL_ASSIGNMENT 66297b2e202SAlex Deucher { 66397b2e202SAlex Deucher AMDGPU_DOORBELL_KIQ = 0x000, 66497b2e202SAlex Deucher AMDGPU_DOORBELL_HIQ = 0x001, 66597b2e202SAlex Deucher AMDGPU_DOORBELL_DIQ = 0x002, 66697b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING0 = 0x010, 66797b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING1 = 0x011, 66897b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING2 = 0x012, 66997b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING3 = 0x013, 67097b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING4 = 0x014, 67197b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING5 = 0x015, 67297b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING6 = 0x016, 67397b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING7 = 0x017, 67497b2e202SAlex Deucher AMDGPU_DOORBELL_GFX_RING0 = 0x020, 67597b2e202SAlex Deucher AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0, 67697b2e202SAlex Deucher AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1, 67797b2e202SAlex Deucher AMDGPU_DOORBELL_IH = 0x1E8, 67897b2e202SAlex Deucher AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF, 67997b2e202SAlex Deucher AMDGPU_DOORBELL_INVALID = 0xFFFF 68097b2e202SAlex Deucher } AMDGPU_DOORBELL_ASSIGNMENT; 68197b2e202SAlex Deucher 68297b2e202SAlex Deucher struct amdgpu_doorbell { 68397b2e202SAlex Deucher /* doorbell mmio */ 68497b2e202SAlex Deucher resource_size_t base; 68597b2e202SAlex Deucher resource_size_t size; 68697b2e202SAlex Deucher u32 __iomem *ptr; 68797b2e202SAlex Deucher u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */ 68897b2e202SAlex Deucher }; 68997b2e202SAlex Deucher 69097b2e202SAlex Deucher void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev, 69197b2e202SAlex Deucher phys_addr_t *aperture_base, 69297b2e202SAlex Deucher size_t *aperture_size, 69397b2e202SAlex Deucher size_t *start_offset); 69497b2e202SAlex Deucher 69597b2e202SAlex Deucher /* 69697b2e202SAlex Deucher * IRQS. 69797b2e202SAlex Deucher */ 69897b2e202SAlex Deucher 69997b2e202SAlex Deucher struct amdgpu_flip_work { 700325cbba1SMichel Dänzer struct delayed_work flip_work; 70197b2e202SAlex Deucher struct work_struct unpin_work; 70297b2e202SAlex Deucher struct amdgpu_device *adev; 70397b2e202SAlex Deucher int crtc_id; 704325cbba1SMichel Dänzer u32 target_vblank; 70597b2e202SAlex Deucher uint64_t base; 70697b2e202SAlex Deucher struct drm_pending_vblank_event *event; 70797b2e202SAlex Deucher struct amdgpu_bo *old_rbo; 7081ffd2652SChristian König struct fence *excl; 7091ffd2652SChristian König unsigned shared_count; 7101ffd2652SChristian König struct fence **shared; 711c3874b75SChristian König struct fence_cb cb; 712cb9e59d7SAlex Deucher bool async; 71397b2e202SAlex Deucher }; 71497b2e202SAlex Deucher 71597b2e202SAlex Deucher 71697b2e202SAlex Deucher /* 71797b2e202SAlex Deucher * CP & rings. 71897b2e202SAlex Deucher */ 71997b2e202SAlex Deucher 72097b2e202SAlex Deucher struct amdgpu_ib { 72197b2e202SAlex Deucher struct amdgpu_sa_bo *sa_bo; 72297b2e202SAlex Deucher uint32_t length_dw; 72397b2e202SAlex Deucher uint64_t gpu_addr; 72497b2e202SAlex Deucher uint32_t *ptr; 725de807f81SJammy Zhou uint32_t flags; 72697b2e202SAlex Deucher }; 72797b2e202SAlex Deucher 72897b2e202SAlex Deucher enum amdgpu_ring_type { 72997b2e202SAlex Deucher AMDGPU_RING_TYPE_GFX, 73097b2e202SAlex Deucher AMDGPU_RING_TYPE_COMPUTE, 73197b2e202SAlex Deucher AMDGPU_RING_TYPE_SDMA, 73297b2e202SAlex Deucher AMDGPU_RING_TYPE_UVD, 73397b2e202SAlex Deucher AMDGPU_RING_TYPE_VCE 73497b2e202SAlex Deucher }; 73597b2e202SAlex Deucher 73662250a91SNils Wallménius extern const struct amd_sched_backend_ops amdgpu_sched_ops; 737c1b69ed0SChunming Zhou 73850838c8cSChristian König int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs, 739c5637837SMonk Liu struct amdgpu_job **job, struct amdgpu_vm *vm); 740d71518b5SChristian König int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size, 741d71518b5SChristian König struct amdgpu_job **job); 742b6723c8dSMonk Liu 743a5fb4ec2SChristian König void amdgpu_job_free_resources(struct amdgpu_job *job); 74450838c8cSChristian König void amdgpu_job_free(struct amdgpu_job *job); 745d71518b5SChristian König int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring, 7462bd9ccfaSChristian König struct amd_sched_entity *entity, void *owner, 7472bd9ccfaSChristian König struct fence **f); 7483c704e93SChunming Zhou 74997b2e202SAlex Deucher struct amdgpu_ring { 75097b2e202SAlex Deucher struct amdgpu_device *adev; 75197b2e202SAlex Deucher const struct amdgpu_ring_funcs *funcs; 75297b2e202SAlex Deucher struct amdgpu_fence_driver fence_drv; 7534f839a24SChristian König struct amd_gpu_scheduler sched; 75497b2e202SAlex Deucher 75597b2e202SAlex Deucher struct amdgpu_bo *ring_obj; 75697b2e202SAlex Deucher volatile uint32_t *ring; 75797b2e202SAlex Deucher unsigned rptr_offs; 75897b2e202SAlex Deucher unsigned wptr; 75997b2e202SAlex Deucher unsigned wptr_old; 76097b2e202SAlex Deucher unsigned ring_size; 761c7e6be23SChristian König unsigned max_dw; 76297b2e202SAlex Deucher int count_dw; 76397b2e202SAlex Deucher uint64_t gpu_addr; 76497b2e202SAlex Deucher uint32_t align_mask; 76597b2e202SAlex Deucher uint32_t ptr_mask; 76697b2e202SAlex Deucher bool ready; 76797b2e202SAlex Deucher u32 nop; 76897b2e202SAlex Deucher u32 idx; 76997b2e202SAlex Deucher u32 me; 77097b2e202SAlex Deucher u32 pipe; 77197b2e202SAlex Deucher u32 queue; 77297b2e202SAlex Deucher struct amdgpu_bo *mqd_obj; 77397b2e202SAlex Deucher u32 doorbell_index; 77497b2e202SAlex Deucher bool use_doorbell; 77597b2e202SAlex Deucher unsigned wptr_offs; 77697b2e202SAlex Deucher unsigned fence_offs; 777aa3b73f6SChristian König uint64_t current_ctx; 77897b2e202SAlex Deucher enum amdgpu_ring_type type; 77997b2e202SAlex Deucher char name[16]; 780128cff1aSMonk Liu unsigned cond_exe_offs; 781128cff1aSMonk Liu u64 cond_exe_gpu_addr; 782128cff1aSMonk Liu volatile u32 *cond_exe_cpu_addr; 783a909c6bdSMonk Liu #if defined(CONFIG_DEBUG_FS) 784a909c6bdSMonk Liu struct dentry *ent; 785a909c6bdSMonk Liu #endif 78697b2e202SAlex Deucher }; 78797b2e202SAlex Deucher 78897b2e202SAlex Deucher /* 78997b2e202SAlex Deucher * VM 79097b2e202SAlex Deucher */ 79197b2e202SAlex Deucher 79297b2e202SAlex Deucher /* maximum number of VMIDs */ 79397b2e202SAlex Deucher #define AMDGPU_NUM_VM 16 79497b2e202SAlex Deucher 79596105e53SChristian König /* Maximum number of PTEs the hardware can write with one command */ 79696105e53SChristian König #define AMDGPU_VM_MAX_UPDATE_SIZE 0x3FFFF 79796105e53SChristian König 79897b2e202SAlex Deucher /* number of entries in page table */ 79997b2e202SAlex Deucher #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size) 80097b2e202SAlex Deucher 80197b2e202SAlex Deucher /* PTBs (Page Table Blocks) need to be aligned to 32K */ 80297b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN_SIZE 32768 80397b2e202SAlex Deucher 8041303c73cSChristian König /* LOG2 number of continuous pages for the fragment field */ 8051303c73cSChristian König #define AMDGPU_LOG2_PAGES_PER_FRAG 4 8061303c73cSChristian König 80797b2e202SAlex Deucher #define AMDGPU_PTE_VALID (1 << 0) 80897b2e202SAlex Deucher #define AMDGPU_PTE_SYSTEM (1 << 1) 80997b2e202SAlex Deucher #define AMDGPU_PTE_SNOOPED (1 << 2) 81097b2e202SAlex Deucher 81197b2e202SAlex Deucher /* VI only */ 81297b2e202SAlex Deucher #define AMDGPU_PTE_EXECUTABLE (1 << 4) 81397b2e202SAlex Deucher 81497b2e202SAlex Deucher #define AMDGPU_PTE_READABLE (1 << 5) 81597b2e202SAlex Deucher #define AMDGPU_PTE_WRITEABLE (1 << 6) 81697b2e202SAlex Deucher 8171303c73cSChristian König #define AMDGPU_PTE_FRAG(x) ((x & 0x1f) << 7) 81897b2e202SAlex Deucher 819d9c13156SChristian König /* How to programm VM fault handling */ 820d9c13156SChristian König #define AMDGPU_VM_FAULT_STOP_NEVER 0 821d9c13156SChristian König #define AMDGPU_VM_FAULT_STOP_FIRST 1 822d9c13156SChristian König #define AMDGPU_VM_FAULT_STOP_ALWAYS 2 823d9c13156SChristian König 82497b2e202SAlex Deucher struct amdgpu_vm_pt { 825ee1782c3SChristian König struct amdgpu_bo_list_entry entry; 82697b2e202SAlex Deucher uint64_t addr; 8276557e3d2SChunming Zhou uint64_t shadow_addr; 82897b2e202SAlex Deucher }; 82997b2e202SAlex Deucher 83097b2e202SAlex Deucher struct amdgpu_vm { 83125cfc3c2SChristian König /* tree of virtual addresses mapped */ 83297b2e202SAlex Deucher struct rb_root va; 83397b2e202SAlex Deucher 8347fc11959SChristian König /* protecting invalidated */ 83597b2e202SAlex Deucher spinlock_t status_lock; 83697b2e202SAlex Deucher 83797b2e202SAlex Deucher /* BOs moved, but not yet updated in the PT */ 83897b2e202SAlex Deucher struct list_head invalidated; 83997b2e202SAlex Deucher 8407fc11959SChristian König /* BOs cleared in the PT because of a move */ 8417fc11959SChristian König struct list_head cleared; 8427fc11959SChristian König 8437fc11959SChristian König /* BO mappings freed, but not yet updated in the PT */ 84497b2e202SAlex Deucher struct list_head freed; 84597b2e202SAlex Deucher 84697b2e202SAlex Deucher /* contains the page directory */ 84797b2e202SAlex Deucher struct amdgpu_bo *page_directory; 84897b2e202SAlex Deucher unsigned max_pde_used; 84905906decSBas Nieuwenhuizen struct fence *page_directory_fence; 8505a712a87SChristian König uint64_t last_eviction_counter; 85197b2e202SAlex Deucher 85297b2e202SAlex Deucher /* array of page tables, one for each page directory entry */ 85397b2e202SAlex Deucher struct amdgpu_vm_pt *page_tables; 85497b2e202SAlex Deucher 85597b2e202SAlex Deucher /* for id and flush management per ring */ 856bcb1ba35SChristian König struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS]; 85725cfc3c2SChristian König 85881d75a30Sjimqu /* protecting freed */ 85981d75a30Sjimqu spinlock_t freed_lock; 8602bd9ccfaSChristian König 8612bd9ccfaSChristian König /* Scheduler entity for page table updates */ 8622bd9ccfaSChristian König struct amd_sched_entity entity; 863031e2983SChunming Zhou 864031e2983SChunming Zhou /* client id */ 865031e2983SChunming Zhou u64 client_id; 86697b2e202SAlex Deucher }; 86797b2e202SAlex Deucher 868bcb1ba35SChristian König struct amdgpu_vm_id { 869a9a78b32SChristian König struct list_head list; 870832a902fSChristian König struct fence *first; 871832a902fSChristian König struct amdgpu_sync active; 87241d9eb2cSChristian König struct fence *last_flush; 8730ea54b9bSChristian König atomic64_t owner; 874971fe9a9SChristian König 875bcb1ba35SChristian König uint64_t pd_gpu_addr; 876bcb1ba35SChristian König /* last flushed PD/PT update */ 877bcb1ba35SChristian König struct fence *flushed_updates; 878bcb1ba35SChristian König 8796adb0513SChunming Zhou uint32_t current_gpu_reset_count; 8806adb0513SChunming Zhou 881971fe9a9SChristian König uint32_t gds_base; 882971fe9a9SChristian König uint32_t gds_size; 883971fe9a9SChristian König uint32_t gws_base; 884971fe9a9SChristian König uint32_t gws_size; 885971fe9a9SChristian König uint32_t oa_base; 886971fe9a9SChristian König uint32_t oa_size; 887a9a78b32SChristian König }; 888a9a78b32SChristian König 889a9a78b32SChristian König struct amdgpu_vm_manager { 890a9a78b32SChristian König /* Handling of VMIDs */ 891a9a78b32SChristian König struct mutex lock; 892a9a78b32SChristian König unsigned num_ids; 893a9a78b32SChristian König struct list_head ids_lru; 894bcb1ba35SChristian König struct amdgpu_vm_id ids[AMDGPU_NUM_VM]; 8951c16c0a7SChristian König 8961fbb2e92SChristian König /* Handling of VM fences */ 8971fbb2e92SChristian König u64 fence_context; 8981fbb2e92SChristian König unsigned seqno[AMDGPU_MAX_RINGS]; 8991fbb2e92SChristian König 90097b2e202SAlex Deucher uint32_t max_pfn; 90197b2e202SAlex Deucher /* vram base address for page table entry */ 90297b2e202SAlex Deucher u64 vram_base_offset; 90397b2e202SAlex Deucher /* is vm enabled? */ 90497b2e202SAlex Deucher bool enabled; 90597b2e202SAlex Deucher /* vm pte handling */ 90697b2e202SAlex Deucher const struct amdgpu_vm_pte_funcs *vm_pte_funcs; 9072d55e45aSChristian König struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS]; 9082d55e45aSChristian König unsigned vm_pte_num_rings; 9092d55e45aSChristian König atomic_t vm_pte_next_ring; 910031e2983SChunming Zhou /* client id counter */ 911031e2983SChunming Zhou atomic64_t client_counter; 91297b2e202SAlex Deucher }; 91397b2e202SAlex Deucher 914a9a78b32SChristian König void amdgpu_vm_manager_init(struct amdgpu_device *adev); 915ea89f8c9SChristian König void amdgpu_vm_manager_fini(struct amdgpu_device *adev); 9168b4fb00bSChristian König int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm); 9178b4fb00bSChristian König void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm); 91856467ebfSChristian König void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm, 9193c0eea6cSChristian König struct list_head *validated, 92056467ebfSChristian König struct amdgpu_bo_list_entry *entry); 9215a712a87SChristian König void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm, 9225a712a87SChristian König struct list_head *duplicates); 923eceb8a15SChristian König void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev, 924eceb8a15SChristian König struct amdgpu_vm *vm); 9258b4fb00bSChristian König int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring, 9264ff37a83SChristian König struct amdgpu_sync *sync, struct fence *fence, 927fd53be30SChunming Zhou struct amdgpu_job *job); 928fd53be30SChunming Zhou int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job); 929971fe9a9SChristian König void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id); 9308b4fb00bSChristian König int amdgpu_vm_update_page_directory(struct amdgpu_device *adev, 9318b4fb00bSChristian König struct amdgpu_vm *vm); 9328b4fb00bSChristian König int amdgpu_vm_clear_freed(struct amdgpu_device *adev, 9338b4fb00bSChristian König struct amdgpu_vm *vm); 9348b4fb00bSChristian König int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm, 9358b4fb00bSChristian König struct amdgpu_sync *sync); 9368b4fb00bSChristian König int amdgpu_vm_bo_update(struct amdgpu_device *adev, 9378b4fb00bSChristian König struct amdgpu_bo_va *bo_va, 93899e124f4SChristian König bool clear); 9398b4fb00bSChristian König void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev, 9408b4fb00bSChristian König struct amdgpu_bo *bo); 9418b4fb00bSChristian König struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm, 9428b4fb00bSChristian König struct amdgpu_bo *bo); 9438b4fb00bSChristian König struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev, 9448b4fb00bSChristian König struct amdgpu_vm *vm, 9458b4fb00bSChristian König struct amdgpu_bo *bo); 9468b4fb00bSChristian König int amdgpu_vm_bo_map(struct amdgpu_device *adev, 9478b4fb00bSChristian König struct amdgpu_bo_va *bo_va, 9488b4fb00bSChristian König uint64_t addr, uint64_t offset, 9498b4fb00bSChristian König uint64_t size, uint32_t flags); 9508b4fb00bSChristian König int amdgpu_vm_bo_unmap(struct amdgpu_device *adev, 9518b4fb00bSChristian König struct amdgpu_bo_va *bo_va, 9528b4fb00bSChristian König uint64_t addr); 9538b4fb00bSChristian König void amdgpu_vm_bo_rmv(struct amdgpu_device *adev, 9548b4fb00bSChristian König struct amdgpu_bo_va *bo_va); 9558b4fb00bSChristian König 95697b2e202SAlex Deucher /* 95797b2e202SAlex Deucher * context related structures 95897b2e202SAlex Deucher */ 95997b2e202SAlex Deucher 96021c16bf6SChristian König struct amdgpu_ctx_ring { 96121c16bf6SChristian König uint64_t sequence; 96237cd0ca2SChunming Zhou struct fence **fences; 96391404fb2SChristian König struct amd_sched_entity entity; 96421c16bf6SChristian König }; 96521c16bf6SChristian König 96697b2e202SAlex Deucher struct amdgpu_ctx { 96797b2e202SAlex Deucher struct kref refcount; 9689cb7e5a9SChunming Zhou struct amdgpu_device *adev; 969d94aed5aSMarek Olšák unsigned reset_counter; 97021c16bf6SChristian König spinlock_t ring_lock; 97137cd0ca2SChunming Zhou struct fence **fences; 97221c16bf6SChristian König struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS]; 973753ad49cSMonk Liu bool preamble_presented; 97497b2e202SAlex Deucher }; 97597b2e202SAlex Deucher 97697b2e202SAlex Deucher struct amdgpu_ctx_mgr { 97797b2e202SAlex Deucher struct amdgpu_device *adev; 9780147ee0fSMarek Olšák struct mutex lock; 9790b492a4cSAlex Deucher /* protected by lock */ 9800b492a4cSAlex Deucher struct idr ctx_handles; 98197b2e202SAlex Deucher }; 98297b2e202SAlex Deucher 9830b492a4cSAlex Deucher struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id); 9840b492a4cSAlex Deucher int amdgpu_ctx_put(struct amdgpu_ctx *ctx); 9850b492a4cSAlex Deucher 98621c16bf6SChristian König uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring, 987ce882e6dSChristian König struct fence *fence); 98821c16bf6SChristian König struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx, 98921c16bf6SChristian König struct amdgpu_ring *ring, uint64_t seq); 99021c16bf6SChristian König 9910b492a4cSAlex Deucher int amdgpu_ctx_ioctl(struct drm_device *dev, void *data, 9920b492a4cSAlex Deucher struct drm_file *filp); 9930b492a4cSAlex Deucher 994efd4ccb5SChristian König void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr); 995efd4ccb5SChristian König void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr); 9960b492a4cSAlex Deucher 99797b2e202SAlex Deucher /* 99897b2e202SAlex Deucher * file private structure 99997b2e202SAlex Deucher */ 100097b2e202SAlex Deucher 100197b2e202SAlex Deucher struct amdgpu_fpriv { 100297b2e202SAlex Deucher struct amdgpu_vm vm; 100397b2e202SAlex Deucher struct mutex bo_list_lock; 100497b2e202SAlex Deucher struct idr bo_list_handles; 100597b2e202SAlex Deucher struct amdgpu_ctx_mgr ctx_mgr; 100697b2e202SAlex Deucher }; 100797b2e202SAlex Deucher 100897b2e202SAlex Deucher /* 100997b2e202SAlex Deucher * residency list 101097b2e202SAlex Deucher */ 101197b2e202SAlex Deucher 101297b2e202SAlex Deucher struct amdgpu_bo_list { 101397b2e202SAlex Deucher struct mutex lock; 101497b2e202SAlex Deucher struct amdgpu_bo *gds_obj; 101597b2e202SAlex Deucher struct amdgpu_bo *gws_obj; 101697b2e202SAlex Deucher struct amdgpu_bo *oa_obj; 1017211dff55SChristian König unsigned first_userptr; 101897b2e202SAlex Deucher unsigned num_entries; 101997b2e202SAlex Deucher struct amdgpu_bo_list_entry *array; 102097b2e202SAlex Deucher }; 102197b2e202SAlex Deucher 102297b2e202SAlex Deucher struct amdgpu_bo_list * 102397b2e202SAlex Deucher amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id); 1024636ce25cSChristian König void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list, 1025636ce25cSChristian König struct list_head *validated); 102697b2e202SAlex Deucher void amdgpu_bo_list_put(struct amdgpu_bo_list *list); 102797b2e202SAlex Deucher void amdgpu_bo_list_free(struct amdgpu_bo_list *list); 102897b2e202SAlex Deucher 102997b2e202SAlex Deucher /* 103097b2e202SAlex Deucher * GFX stuff 103197b2e202SAlex Deucher */ 103297b2e202SAlex Deucher #include "clearstate_defs.h" 103397b2e202SAlex Deucher 103479e5412cSAlex Deucher struct amdgpu_rlc_funcs { 103579e5412cSAlex Deucher void (*enter_safe_mode)(struct amdgpu_device *adev); 103679e5412cSAlex Deucher void (*exit_safe_mode)(struct amdgpu_device *adev); 103779e5412cSAlex Deucher }; 103879e5412cSAlex Deucher 103997b2e202SAlex Deucher struct amdgpu_rlc { 104097b2e202SAlex Deucher /* for power gating */ 104197b2e202SAlex Deucher struct amdgpu_bo *save_restore_obj; 104297b2e202SAlex Deucher uint64_t save_restore_gpu_addr; 104397b2e202SAlex Deucher volatile uint32_t *sr_ptr; 104497b2e202SAlex Deucher const u32 *reg_list; 104597b2e202SAlex Deucher u32 reg_list_size; 104697b2e202SAlex Deucher /* for clear state */ 104797b2e202SAlex Deucher struct amdgpu_bo *clear_state_obj; 104897b2e202SAlex Deucher uint64_t clear_state_gpu_addr; 104997b2e202SAlex Deucher volatile uint32_t *cs_ptr; 105097b2e202SAlex Deucher const struct cs_section_def *cs_data; 105197b2e202SAlex Deucher u32 clear_state_size; 105297b2e202SAlex Deucher /* for cp tables */ 105397b2e202SAlex Deucher struct amdgpu_bo *cp_table_obj; 105497b2e202SAlex Deucher uint64_t cp_table_gpu_addr; 105597b2e202SAlex Deucher volatile uint32_t *cp_table_ptr; 105697b2e202SAlex Deucher u32 cp_table_size; 105779e5412cSAlex Deucher 105879e5412cSAlex Deucher /* safe mode for updating CG/PG state */ 105979e5412cSAlex Deucher bool in_safe_mode; 106079e5412cSAlex Deucher const struct amdgpu_rlc_funcs *funcs; 10612b6cd977SEric Huang 10622b6cd977SEric Huang /* for firmware data */ 10632b6cd977SEric Huang u32 save_and_restore_offset; 10642b6cd977SEric Huang u32 clear_state_descriptor_offset; 10652b6cd977SEric Huang u32 avail_scratch_ram_locations; 10662b6cd977SEric Huang u32 reg_restore_list_size; 10672b6cd977SEric Huang u32 reg_list_format_start; 10682b6cd977SEric Huang u32 reg_list_format_separate_start; 10692b6cd977SEric Huang u32 starting_offsets_start; 10702b6cd977SEric Huang u32 reg_list_format_size_bytes; 10712b6cd977SEric Huang u32 reg_list_size_bytes; 10722b6cd977SEric Huang 10732b6cd977SEric Huang u32 *register_list_format; 10742b6cd977SEric Huang u32 *register_restore; 107597b2e202SAlex Deucher }; 107697b2e202SAlex Deucher 107797b2e202SAlex Deucher struct amdgpu_mec { 107897b2e202SAlex Deucher struct amdgpu_bo *hpd_eop_obj; 107997b2e202SAlex Deucher u64 hpd_eop_gpu_addr; 108097b2e202SAlex Deucher u32 num_pipe; 108197b2e202SAlex Deucher u32 num_mec; 108297b2e202SAlex Deucher u32 num_queue; 108397b2e202SAlex Deucher }; 108497b2e202SAlex Deucher 108597b2e202SAlex Deucher /* 108697b2e202SAlex Deucher * GPU scratch registers structures, functions & helpers 108797b2e202SAlex Deucher */ 108897b2e202SAlex Deucher struct amdgpu_scratch { 108997b2e202SAlex Deucher unsigned num_reg; 109097b2e202SAlex Deucher uint32_t reg_base; 109197b2e202SAlex Deucher bool free[32]; 109297b2e202SAlex Deucher uint32_t reg[32]; 109397b2e202SAlex Deucher }; 109497b2e202SAlex Deucher 109597b2e202SAlex Deucher /* 109697b2e202SAlex Deucher * GFX configurations 109797b2e202SAlex Deucher */ 109897b2e202SAlex Deucher struct amdgpu_gca_config { 109997b2e202SAlex Deucher unsigned max_shader_engines; 110097b2e202SAlex Deucher unsigned max_tile_pipes; 110197b2e202SAlex Deucher unsigned max_cu_per_sh; 110297b2e202SAlex Deucher unsigned max_sh_per_se; 110397b2e202SAlex Deucher unsigned max_backends_per_se; 110497b2e202SAlex Deucher unsigned max_texture_channel_caches; 110597b2e202SAlex Deucher unsigned max_gprs; 110697b2e202SAlex Deucher unsigned max_gs_threads; 110797b2e202SAlex Deucher unsigned max_hw_contexts; 110897b2e202SAlex Deucher unsigned sc_prim_fifo_size_frontend; 110997b2e202SAlex Deucher unsigned sc_prim_fifo_size_backend; 111097b2e202SAlex Deucher unsigned sc_hiz_tile_fifo_size; 111197b2e202SAlex Deucher unsigned sc_earlyz_tile_fifo_size; 111297b2e202SAlex Deucher 111397b2e202SAlex Deucher unsigned num_tile_pipes; 111497b2e202SAlex Deucher unsigned backend_enable_mask; 111597b2e202SAlex Deucher unsigned mem_max_burst_length_bytes; 111697b2e202SAlex Deucher unsigned mem_row_size_in_kb; 111797b2e202SAlex Deucher unsigned shader_engine_tile_size; 111897b2e202SAlex Deucher unsigned num_gpus; 111997b2e202SAlex Deucher unsigned multi_gpu_tile_size; 112097b2e202SAlex Deucher unsigned mc_arb_ramcfg; 112197b2e202SAlex Deucher unsigned gb_addr_config; 11228f8e00c1SAlex Deucher unsigned num_rbs; 112397b2e202SAlex Deucher 112497b2e202SAlex Deucher uint32_t tile_mode_array[32]; 112597b2e202SAlex Deucher uint32_t macrotile_mode_array[16]; 112697b2e202SAlex Deucher }; 112797b2e202SAlex Deucher 11287dae69a2SAlex Deucher struct amdgpu_cu_info { 11297dae69a2SAlex Deucher uint32_t number; /* total active CU number */ 11307dae69a2SAlex Deucher uint32_t ao_cu_mask; 11317dae69a2SAlex Deucher uint32_t bitmap[4][4]; 11327dae69a2SAlex Deucher }; 11337dae69a2SAlex Deucher 1134b95e31fdSAlex Deucher struct amdgpu_gfx_funcs { 1135b95e31fdSAlex Deucher /* get the gpu clock counter */ 1136b95e31fdSAlex Deucher uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev); 11379559ef5bSTom St Denis void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance); 1138b95e31fdSAlex Deucher }; 1139b95e31fdSAlex Deucher 114097b2e202SAlex Deucher struct amdgpu_gfx { 114197b2e202SAlex Deucher struct mutex gpu_clock_mutex; 114297b2e202SAlex Deucher struct amdgpu_gca_config config; 114397b2e202SAlex Deucher struct amdgpu_rlc rlc; 114497b2e202SAlex Deucher struct amdgpu_mec mec; 114597b2e202SAlex Deucher struct amdgpu_scratch scratch; 114697b2e202SAlex Deucher const struct firmware *me_fw; /* ME firmware */ 114797b2e202SAlex Deucher uint32_t me_fw_version; 114897b2e202SAlex Deucher const struct firmware *pfp_fw; /* PFP firmware */ 114997b2e202SAlex Deucher uint32_t pfp_fw_version; 115097b2e202SAlex Deucher const struct firmware *ce_fw; /* CE firmware */ 115197b2e202SAlex Deucher uint32_t ce_fw_version; 115297b2e202SAlex Deucher const struct firmware *rlc_fw; /* RLC firmware */ 115397b2e202SAlex Deucher uint32_t rlc_fw_version; 115497b2e202SAlex Deucher const struct firmware *mec_fw; /* MEC firmware */ 115597b2e202SAlex Deucher uint32_t mec_fw_version; 115697b2e202SAlex Deucher const struct firmware *mec2_fw; /* MEC2 firmware */ 115797b2e202SAlex Deucher uint32_t mec2_fw_version; 115802558a00SKen Wang uint32_t me_feature_version; 115902558a00SKen Wang uint32_t ce_feature_version; 116002558a00SKen Wang uint32_t pfp_feature_version; 1161351643d7SJammy Zhou uint32_t rlc_feature_version; 1162351643d7SJammy Zhou uint32_t mec_feature_version; 1163351643d7SJammy Zhou uint32_t mec2_feature_version; 116497b2e202SAlex Deucher struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS]; 116597b2e202SAlex Deucher unsigned num_gfx_rings; 116697b2e202SAlex Deucher struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS]; 116797b2e202SAlex Deucher unsigned num_compute_rings; 116897b2e202SAlex Deucher struct amdgpu_irq_src eop_irq; 116997b2e202SAlex Deucher struct amdgpu_irq_src priv_reg_irq; 117097b2e202SAlex Deucher struct amdgpu_irq_src priv_inst_irq; 117197b2e202SAlex Deucher /* gfx status */ 117297b2e202SAlex Deucher uint32_t gfx_current_status; 1173a101a899SKen Wang /* ce ram size*/ 1174a101a899SKen Wang unsigned ce_ram_size; 11757dae69a2SAlex Deucher struct amdgpu_cu_info cu_info; 1176b95e31fdSAlex Deucher const struct amdgpu_gfx_funcs *funcs; 11773d7c6384SChunming Zhou 11783d7c6384SChunming Zhou /* reset mask */ 11793d7c6384SChunming Zhou uint32_t grbm_soft_reset; 11803d7c6384SChunming Zhou uint32_t srbm_soft_reset; 118197b2e202SAlex Deucher }; 118297b2e202SAlex Deucher 1183b07c60c0SChristian König int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm, 118497b2e202SAlex Deucher unsigned size, struct amdgpu_ib *ib); 11854d9c514dSChristian König void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, 11864d9c514dSChristian König struct fence *f); 1187b07c60c0SChristian König int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs, 1188336d1f5eSChristian König struct amdgpu_ib *ib, struct fence *last_vm_update, 1189c5637837SMonk Liu struct amdgpu_job *job, struct fence **f); 119097b2e202SAlex Deucher int amdgpu_ib_pool_init(struct amdgpu_device *adev); 119197b2e202SAlex Deucher void amdgpu_ib_pool_fini(struct amdgpu_device *adev); 119297b2e202SAlex Deucher int amdgpu_ib_ring_tests(struct amdgpu_device *adev); 119397b2e202SAlex Deucher int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw); 1194edff0e28SJammy Zhou void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count); 11959e5d5309SChristian König void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib); 119697b2e202SAlex Deucher void amdgpu_ring_commit(struct amdgpu_ring *ring); 119797b2e202SAlex Deucher void amdgpu_ring_undo(struct amdgpu_ring *ring); 119897b2e202SAlex Deucher int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring, 119997b2e202SAlex Deucher unsigned ring_size, u32 nop, u32 align_mask, 120097b2e202SAlex Deucher struct amdgpu_irq_src *irq_src, unsigned irq_type, 120197b2e202SAlex Deucher enum amdgpu_ring_type ring_type); 120297b2e202SAlex Deucher void amdgpu_ring_fini(struct amdgpu_ring *ring); 120397b2e202SAlex Deucher 120497b2e202SAlex Deucher /* 120597b2e202SAlex Deucher * CS. 120697b2e202SAlex Deucher */ 120797b2e202SAlex Deucher struct amdgpu_cs_chunk { 120897b2e202SAlex Deucher uint32_t chunk_id; 120997b2e202SAlex Deucher uint32_t length_dw; 1210758ac17fSChristian König void *kdata; 121197b2e202SAlex Deucher }; 121297b2e202SAlex Deucher 121397b2e202SAlex Deucher struct amdgpu_cs_parser { 121497b2e202SAlex Deucher struct amdgpu_device *adev; 121597b2e202SAlex Deucher struct drm_file *filp; 12163cb485f3SChristian König struct amdgpu_ctx *ctx; 1217c3cca41eSChristian König 121897b2e202SAlex Deucher /* chunks */ 121997b2e202SAlex Deucher unsigned nchunks; 122097b2e202SAlex Deucher struct amdgpu_cs_chunk *chunks; 1221c3cca41eSChristian König 122250838c8cSChristian König /* scheduler job object */ 122350838c8cSChristian König struct amdgpu_job *job; 1224c3cca41eSChristian König 1225c3cca41eSChristian König /* buffer objects */ 1226c3cca41eSChristian König struct ww_acquire_ctx ticket; 1227c3cca41eSChristian König struct amdgpu_bo_list *bo_list; 122856467ebfSChristian König struct amdgpu_bo_list_entry vm_pd; 122997b2e202SAlex Deucher struct list_head validated; 1230984810fcSChristian König struct fence *fence; 1231f69f90a1SChristian König uint64_t bytes_moved_threshold; 1232f69f90a1SChristian König uint64_t bytes_moved; 1233662bfa61SChristian König struct amdgpu_bo_list_entry *evictable; 123497b2e202SAlex Deucher 123597b2e202SAlex Deucher /* user fence */ 123691acbeb6SChristian König struct amdgpu_bo_list_entry uf_entry; 123797b2e202SAlex Deucher }; 123897b2e202SAlex Deucher 1239753ad49cSMonk Liu #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */ 1240753ad49cSMonk Liu #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */ 1241753ad49cSMonk Liu #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */ 1242753ad49cSMonk Liu 1243bb977d37SChunming Zhou struct amdgpu_job { 1244bb977d37SChunming Zhou struct amd_sched_job base; 1245bb977d37SChunming Zhou struct amdgpu_device *adev; 1246c5637837SMonk Liu struct amdgpu_vm *vm; 1247b07c60c0SChristian König struct amdgpu_ring *ring; 1248e86f9ceeSChristian König struct amdgpu_sync sync; 1249bb977d37SChunming Zhou struct amdgpu_ib *ibs; 125073cfa5f5SMonk Liu struct fence *fence; /* the hw fence */ 1251753ad49cSMonk Liu uint32_t preamble_status; 1252bb977d37SChunming Zhou uint32_t num_ibs; 1253e2840221SChristian König void *owner; 12543aecd24cSMonk Liu uint64_t fence_ctx; /* the fence_context this job uses */ 1255fd53be30SChunming Zhou bool vm_needs_flush; 1256d88bf583SChristian König unsigned vm_id; 1257d88bf583SChristian König uint64_t vm_pd_addr; 1258d88bf583SChristian König uint32_t gds_base, gds_size; 1259d88bf583SChristian König uint32_t gws_base, gws_size; 1260d88bf583SChristian König uint32_t oa_base, oa_size; 1261758ac17fSChristian König 1262758ac17fSChristian König /* user fence handling */ 1263b5f5acbcSChristian König uint64_t uf_addr; 1264758ac17fSChristian König uint64_t uf_sequence; 1265758ac17fSChristian König 1266bb977d37SChunming Zhou }; 1267a6db8a33SJunwei Zhang #define to_amdgpu_job(sched_job) \ 1268a6db8a33SJunwei Zhang container_of((sched_job), struct amdgpu_job, base) 1269bb977d37SChunming Zhou 12707270f839SChristian König static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, 12717270f839SChristian König uint32_t ib_idx, int idx) 127297b2e202SAlex Deucher { 127350838c8cSChristian König return p->job->ibs[ib_idx].ptr[idx]; 127497b2e202SAlex Deucher } 127597b2e202SAlex Deucher 12767270f839SChristian König static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p, 12777270f839SChristian König uint32_t ib_idx, int idx, 12787270f839SChristian König uint32_t value) 12797270f839SChristian König { 128050838c8cSChristian König p->job->ibs[ib_idx].ptr[idx] = value; 12817270f839SChristian König } 12827270f839SChristian König 128397b2e202SAlex Deucher /* 128497b2e202SAlex Deucher * Writeback 128597b2e202SAlex Deucher */ 128697b2e202SAlex Deucher #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */ 128797b2e202SAlex Deucher 128897b2e202SAlex Deucher struct amdgpu_wb { 128997b2e202SAlex Deucher struct amdgpu_bo *wb_obj; 129097b2e202SAlex Deucher volatile uint32_t *wb; 129197b2e202SAlex Deucher uint64_t gpu_addr; 129297b2e202SAlex Deucher u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */ 129397b2e202SAlex Deucher unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)]; 129497b2e202SAlex Deucher }; 129597b2e202SAlex Deucher 129697b2e202SAlex Deucher int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb); 129797b2e202SAlex Deucher void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb); 129897b2e202SAlex Deucher 129997b2e202SAlex Deucher 130097b2e202SAlex Deucher 130197b2e202SAlex Deucher enum amdgpu_int_thermal_type { 130297b2e202SAlex Deucher THERMAL_TYPE_NONE, 130397b2e202SAlex Deucher THERMAL_TYPE_EXTERNAL, 130497b2e202SAlex Deucher THERMAL_TYPE_EXTERNAL_GPIO, 130597b2e202SAlex Deucher THERMAL_TYPE_RV6XX, 130697b2e202SAlex Deucher THERMAL_TYPE_RV770, 130797b2e202SAlex Deucher THERMAL_TYPE_ADT7473_WITH_INTERNAL, 130897b2e202SAlex Deucher THERMAL_TYPE_EVERGREEN, 130997b2e202SAlex Deucher THERMAL_TYPE_SUMO, 131097b2e202SAlex Deucher THERMAL_TYPE_NI, 131197b2e202SAlex Deucher THERMAL_TYPE_SI, 131297b2e202SAlex Deucher THERMAL_TYPE_EMC2103_WITH_INTERNAL, 131397b2e202SAlex Deucher THERMAL_TYPE_CI, 131497b2e202SAlex Deucher THERMAL_TYPE_KV, 131597b2e202SAlex Deucher }; 131697b2e202SAlex Deucher 131797b2e202SAlex Deucher enum amdgpu_dpm_auto_throttle_src { 131897b2e202SAlex Deucher AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, 131997b2e202SAlex Deucher AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL 132097b2e202SAlex Deucher }; 132197b2e202SAlex Deucher 132297b2e202SAlex Deucher enum amdgpu_dpm_event_src { 132397b2e202SAlex Deucher AMDGPU_DPM_EVENT_SRC_ANALOG = 0, 132497b2e202SAlex Deucher AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1, 132597b2e202SAlex Deucher AMDGPU_DPM_EVENT_SRC_DIGITAL = 2, 132697b2e202SAlex Deucher AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3, 132797b2e202SAlex Deucher AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4 132897b2e202SAlex Deucher }; 132997b2e202SAlex Deucher 133097b2e202SAlex Deucher #define AMDGPU_MAX_VCE_LEVELS 6 133197b2e202SAlex Deucher 133297b2e202SAlex Deucher enum amdgpu_vce_level { 133397b2e202SAlex Deucher AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */ 133497b2e202SAlex Deucher AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */ 133597b2e202SAlex Deucher AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */ 133697b2e202SAlex Deucher AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */ 133797b2e202SAlex Deucher AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */ 133897b2e202SAlex Deucher AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */ 133997b2e202SAlex Deucher }; 134097b2e202SAlex Deucher 134197b2e202SAlex Deucher struct amdgpu_ps { 134297b2e202SAlex Deucher u32 caps; /* vbios flags */ 134397b2e202SAlex Deucher u32 class; /* vbios flags */ 134497b2e202SAlex Deucher u32 class2; /* vbios flags */ 134597b2e202SAlex Deucher /* UVD clocks */ 134697b2e202SAlex Deucher u32 vclk; 134797b2e202SAlex Deucher u32 dclk; 134897b2e202SAlex Deucher /* VCE clocks */ 134997b2e202SAlex Deucher u32 evclk; 135097b2e202SAlex Deucher u32 ecclk; 135197b2e202SAlex Deucher bool vce_active; 135297b2e202SAlex Deucher enum amdgpu_vce_level vce_level; 135397b2e202SAlex Deucher /* asic priv */ 135497b2e202SAlex Deucher void *ps_priv; 135597b2e202SAlex Deucher }; 135697b2e202SAlex Deucher 135797b2e202SAlex Deucher struct amdgpu_dpm_thermal { 135897b2e202SAlex Deucher /* thermal interrupt work */ 135997b2e202SAlex Deucher struct work_struct work; 136097b2e202SAlex Deucher /* low temperature threshold */ 136197b2e202SAlex Deucher int min_temp; 136297b2e202SAlex Deucher /* high temperature threshold */ 136397b2e202SAlex Deucher int max_temp; 136497b2e202SAlex Deucher /* was last interrupt low to high or high to low */ 136597b2e202SAlex Deucher bool high_to_low; 136697b2e202SAlex Deucher /* interrupt source */ 136797b2e202SAlex Deucher struct amdgpu_irq_src irq; 136897b2e202SAlex Deucher }; 136997b2e202SAlex Deucher 137097b2e202SAlex Deucher enum amdgpu_clk_action 137197b2e202SAlex Deucher { 137297b2e202SAlex Deucher AMDGPU_SCLK_UP = 1, 137397b2e202SAlex Deucher AMDGPU_SCLK_DOWN 137497b2e202SAlex Deucher }; 137597b2e202SAlex Deucher 137697b2e202SAlex Deucher struct amdgpu_blacklist_clocks 137797b2e202SAlex Deucher { 137897b2e202SAlex Deucher u32 sclk; 137997b2e202SAlex Deucher u32 mclk; 138097b2e202SAlex Deucher enum amdgpu_clk_action action; 138197b2e202SAlex Deucher }; 138297b2e202SAlex Deucher 138397b2e202SAlex Deucher struct amdgpu_clock_and_voltage_limits { 138497b2e202SAlex Deucher u32 sclk; 138597b2e202SAlex Deucher u32 mclk; 138697b2e202SAlex Deucher u16 vddc; 138797b2e202SAlex Deucher u16 vddci; 138897b2e202SAlex Deucher }; 138997b2e202SAlex Deucher 139097b2e202SAlex Deucher struct amdgpu_clock_array { 139197b2e202SAlex Deucher u32 count; 139297b2e202SAlex Deucher u32 *values; 139397b2e202SAlex Deucher }; 139497b2e202SAlex Deucher 139597b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_entry { 139697b2e202SAlex Deucher u32 clk; 139797b2e202SAlex Deucher u16 v; 139897b2e202SAlex Deucher }; 139997b2e202SAlex Deucher 140097b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table { 140197b2e202SAlex Deucher u32 count; 140297b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_entry *entries; 140397b2e202SAlex Deucher }; 140497b2e202SAlex Deucher 140597b2e202SAlex Deucher union amdgpu_cac_leakage_entry { 140697b2e202SAlex Deucher struct { 140797b2e202SAlex Deucher u16 vddc; 140897b2e202SAlex Deucher u32 leakage; 140997b2e202SAlex Deucher }; 141097b2e202SAlex Deucher struct { 141197b2e202SAlex Deucher u16 vddc1; 141297b2e202SAlex Deucher u16 vddc2; 141397b2e202SAlex Deucher u16 vddc3; 141497b2e202SAlex Deucher }; 141597b2e202SAlex Deucher }; 141697b2e202SAlex Deucher 141797b2e202SAlex Deucher struct amdgpu_cac_leakage_table { 141897b2e202SAlex Deucher u32 count; 141997b2e202SAlex Deucher union amdgpu_cac_leakage_entry *entries; 142097b2e202SAlex Deucher }; 142197b2e202SAlex Deucher 142297b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_entry { 142397b2e202SAlex Deucher u16 voltage; 142497b2e202SAlex Deucher u32 sclk; 142597b2e202SAlex Deucher u32 mclk; 142697b2e202SAlex Deucher }; 142797b2e202SAlex Deucher 142897b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_table { 142997b2e202SAlex Deucher u32 count; 143097b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_entry *entries; 143197b2e202SAlex Deucher }; 143297b2e202SAlex Deucher 143397b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_entry { 143497b2e202SAlex Deucher u32 vclk; 143597b2e202SAlex Deucher u32 dclk; 143697b2e202SAlex Deucher u16 v; 143797b2e202SAlex Deucher }; 143897b2e202SAlex Deucher 143997b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_table { 144097b2e202SAlex Deucher u8 count; 144197b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_entry *entries; 144297b2e202SAlex Deucher }; 144397b2e202SAlex Deucher 144497b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_entry { 144597b2e202SAlex Deucher u32 ecclk; 144697b2e202SAlex Deucher u32 evclk; 144797b2e202SAlex Deucher u16 v; 144897b2e202SAlex Deucher }; 144997b2e202SAlex Deucher 145097b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_table { 145197b2e202SAlex Deucher u8 count; 145297b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_entry *entries; 145397b2e202SAlex Deucher }; 145497b2e202SAlex Deucher 145597b2e202SAlex Deucher struct amdgpu_ppm_table { 145697b2e202SAlex Deucher u8 ppm_design; 145797b2e202SAlex Deucher u16 cpu_core_number; 145897b2e202SAlex Deucher u32 platform_tdp; 145997b2e202SAlex Deucher u32 small_ac_platform_tdp; 146097b2e202SAlex Deucher u32 platform_tdc; 146197b2e202SAlex Deucher u32 small_ac_platform_tdc; 146297b2e202SAlex Deucher u32 apu_tdp; 146397b2e202SAlex Deucher u32 dgpu_tdp; 146497b2e202SAlex Deucher u32 dgpu_ulv_power; 146597b2e202SAlex Deucher u32 tj_max; 146697b2e202SAlex Deucher }; 146797b2e202SAlex Deucher 146897b2e202SAlex Deucher struct amdgpu_cac_tdp_table { 146997b2e202SAlex Deucher u16 tdp; 147097b2e202SAlex Deucher u16 configurable_tdp; 147197b2e202SAlex Deucher u16 tdc; 147297b2e202SAlex Deucher u16 battery_power_limit; 147397b2e202SAlex Deucher u16 small_power_limit; 147497b2e202SAlex Deucher u16 low_cac_leakage; 147597b2e202SAlex Deucher u16 high_cac_leakage; 147697b2e202SAlex Deucher u16 maximum_power_delivery_limit; 147797b2e202SAlex Deucher }; 147897b2e202SAlex Deucher 147997b2e202SAlex Deucher struct amdgpu_dpm_dynamic_state { 148097b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk; 148197b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk; 148297b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk; 148397b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk; 148497b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk; 148597b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table; 148697b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table; 148797b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table; 148897b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table; 148997b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk; 149097b2e202SAlex Deucher struct amdgpu_clock_array valid_sclk_values; 149197b2e202SAlex Deucher struct amdgpu_clock_array valid_mclk_values; 149297b2e202SAlex Deucher struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc; 149397b2e202SAlex Deucher struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac; 149497b2e202SAlex Deucher u32 mclk_sclk_ratio; 149597b2e202SAlex Deucher u32 sclk_mclk_delta; 149697b2e202SAlex Deucher u16 vddc_vddci_delta; 149797b2e202SAlex Deucher u16 min_vddc_for_pcie_gen2; 149897b2e202SAlex Deucher struct amdgpu_cac_leakage_table cac_leakage_table; 149997b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table; 150097b2e202SAlex Deucher struct amdgpu_ppm_table *ppm_table; 150197b2e202SAlex Deucher struct amdgpu_cac_tdp_table *cac_tdp_table; 150297b2e202SAlex Deucher }; 150397b2e202SAlex Deucher 150497b2e202SAlex Deucher struct amdgpu_dpm_fan { 150597b2e202SAlex Deucher u16 t_min; 150697b2e202SAlex Deucher u16 t_med; 150797b2e202SAlex Deucher u16 t_high; 150897b2e202SAlex Deucher u16 pwm_min; 150997b2e202SAlex Deucher u16 pwm_med; 151097b2e202SAlex Deucher u16 pwm_high; 151197b2e202SAlex Deucher u8 t_hyst; 151297b2e202SAlex Deucher u32 cycle_delay; 151397b2e202SAlex Deucher u16 t_max; 151497b2e202SAlex Deucher u8 control_mode; 151597b2e202SAlex Deucher u16 default_max_fan_pwm; 151697b2e202SAlex Deucher u16 default_fan_output_sensitivity; 151797b2e202SAlex Deucher u16 fan_output_sensitivity; 151897b2e202SAlex Deucher bool ucode_fan_control; 151997b2e202SAlex Deucher }; 152097b2e202SAlex Deucher 152197b2e202SAlex Deucher enum amdgpu_pcie_gen { 152297b2e202SAlex Deucher AMDGPU_PCIE_GEN1 = 0, 152397b2e202SAlex Deucher AMDGPU_PCIE_GEN2 = 1, 152497b2e202SAlex Deucher AMDGPU_PCIE_GEN3 = 2, 152597b2e202SAlex Deucher AMDGPU_PCIE_GEN_INVALID = 0xffff 152697b2e202SAlex Deucher }; 152797b2e202SAlex Deucher 152897b2e202SAlex Deucher enum amdgpu_dpm_forced_level { 152997b2e202SAlex Deucher AMDGPU_DPM_FORCED_LEVEL_AUTO = 0, 153097b2e202SAlex Deucher AMDGPU_DPM_FORCED_LEVEL_LOW = 1, 153197b2e202SAlex Deucher AMDGPU_DPM_FORCED_LEVEL_HIGH = 2, 1532f3898ea1SEric Huang AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3, 153397b2e202SAlex Deucher }; 153497b2e202SAlex Deucher 153597b2e202SAlex Deucher struct amdgpu_vce_state { 153697b2e202SAlex Deucher /* vce clocks */ 153797b2e202SAlex Deucher u32 evclk; 153897b2e202SAlex Deucher u32 ecclk; 153997b2e202SAlex Deucher /* gpu clocks */ 154097b2e202SAlex Deucher u32 sclk; 154197b2e202SAlex Deucher u32 mclk; 154297b2e202SAlex Deucher u8 clk_idx; 154397b2e202SAlex Deucher u8 pstate; 154497b2e202SAlex Deucher }; 154597b2e202SAlex Deucher 154697b2e202SAlex Deucher struct amdgpu_dpm_funcs { 154797b2e202SAlex Deucher int (*get_temperature)(struct amdgpu_device *adev); 154897b2e202SAlex Deucher int (*pre_set_power_state)(struct amdgpu_device *adev); 154997b2e202SAlex Deucher int (*set_power_state)(struct amdgpu_device *adev); 155097b2e202SAlex Deucher void (*post_set_power_state)(struct amdgpu_device *adev); 155197b2e202SAlex Deucher void (*display_configuration_changed)(struct amdgpu_device *adev); 155297b2e202SAlex Deucher u32 (*get_sclk)(struct amdgpu_device *adev, bool low); 155397b2e202SAlex Deucher u32 (*get_mclk)(struct amdgpu_device *adev, bool low); 155497b2e202SAlex Deucher void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps); 155597b2e202SAlex Deucher void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m); 155697b2e202SAlex Deucher int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level); 155797b2e202SAlex Deucher bool (*vblank_too_short)(struct amdgpu_device *adev); 155897b2e202SAlex Deucher void (*powergate_uvd)(struct amdgpu_device *adev, bool gate); 1559b7a07769SSonny Jiang void (*powergate_vce)(struct amdgpu_device *adev, bool gate); 156097b2e202SAlex Deucher void (*enable_bapm)(struct amdgpu_device *adev, bool enable); 156197b2e202SAlex Deucher void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode); 156297b2e202SAlex Deucher u32 (*get_fan_control_mode)(struct amdgpu_device *adev); 156397b2e202SAlex Deucher int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed); 156497b2e202SAlex Deucher int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed); 1565c85e299fSEric Huang int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask); 1566c85e299fSEric Huang int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf); 15678b2e574dSEric Huang int (*get_sclk_od)(struct amdgpu_device *adev); 15688b2e574dSEric Huang int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value); 1569f2bdc05fSEric Huang int (*get_mclk_od)(struct amdgpu_device *adev); 1570f2bdc05fSEric Huang int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value); 157197b2e202SAlex Deucher }; 157297b2e202SAlex Deucher 157397b2e202SAlex Deucher struct amdgpu_dpm { 157497b2e202SAlex Deucher struct amdgpu_ps *ps; 157597b2e202SAlex Deucher /* number of valid power states */ 157697b2e202SAlex Deucher int num_ps; 157797b2e202SAlex Deucher /* current power state that is active */ 157897b2e202SAlex Deucher struct amdgpu_ps *current_ps; 157997b2e202SAlex Deucher /* requested power state */ 158097b2e202SAlex Deucher struct amdgpu_ps *requested_ps; 158197b2e202SAlex Deucher /* boot up power state */ 158297b2e202SAlex Deucher struct amdgpu_ps *boot_ps; 158397b2e202SAlex Deucher /* default uvd power state */ 158497b2e202SAlex Deucher struct amdgpu_ps *uvd_ps; 158597b2e202SAlex Deucher /* vce requirements */ 158697b2e202SAlex Deucher struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS]; 158797b2e202SAlex Deucher enum amdgpu_vce_level vce_level; 15883a2c788dSRex Zhu enum amd_pm_state_type state; 15893a2c788dSRex Zhu enum amd_pm_state_type user_state; 159097b2e202SAlex Deucher u32 platform_caps; 159197b2e202SAlex Deucher u32 voltage_response_time; 159297b2e202SAlex Deucher u32 backbias_response_time; 159397b2e202SAlex Deucher void *priv; 159497b2e202SAlex Deucher u32 new_active_crtcs; 159597b2e202SAlex Deucher int new_active_crtc_count; 159697b2e202SAlex Deucher u32 current_active_crtcs; 159797b2e202SAlex Deucher int current_active_crtc_count; 159897b2e202SAlex Deucher struct amdgpu_dpm_dynamic_state dyn_state; 159997b2e202SAlex Deucher struct amdgpu_dpm_fan fan; 160097b2e202SAlex Deucher u32 tdp_limit; 160197b2e202SAlex Deucher u32 near_tdp_limit; 160297b2e202SAlex Deucher u32 near_tdp_limit_adjusted; 160397b2e202SAlex Deucher u32 sq_ramping_threshold; 160497b2e202SAlex Deucher u32 cac_leakage; 160597b2e202SAlex Deucher u16 tdp_od_limit; 160697b2e202SAlex Deucher u32 tdp_adjustment; 160797b2e202SAlex Deucher u16 load_line_slope; 160897b2e202SAlex Deucher bool power_control; 160997b2e202SAlex Deucher bool ac_power; 161097b2e202SAlex Deucher /* special states active */ 161197b2e202SAlex Deucher bool thermal_active; 161297b2e202SAlex Deucher bool uvd_active; 161397b2e202SAlex Deucher bool vce_active; 161497b2e202SAlex Deucher /* thermal handling */ 161597b2e202SAlex Deucher struct amdgpu_dpm_thermal thermal; 161697b2e202SAlex Deucher /* forced levels */ 161797b2e202SAlex Deucher enum amdgpu_dpm_forced_level forced_level; 161897b2e202SAlex Deucher }; 161997b2e202SAlex Deucher 162097b2e202SAlex Deucher struct amdgpu_pm { 162197b2e202SAlex Deucher struct mutex mutex; 162297b2e202SAlex Deucher u32 current_sclk; 162397b2e202SAlex Deucher u32 current_mclk; 162497b2e202SAlex Deucher u32 default_sclk; 162597b2e202SAlex Deucher u32 default_mclk; 162697b2e202SAlex Deucher struct amdgpu_i2c_chan *i2c_bus; 162797b2e202SAlex Deucher /* internal thermal controller on rv6xx+ */ 162897b2e202SAlex Deucher enum amdgpu_int_thermal_type int_thermal_type; 162997b2e202SAlex Deucher struct device *int_hwmon_dev; 163097b2e202SAlex Deucher /* fan control parameters */ 163197b2e202SAlex Deucher bool no_fan; 163297b2e202SAlex Deucher u8 fan_pulses_per_revolution; 163397b2e202SAlex Deucher u8 fan_min_rpm; 163497b2e202SAlex Deucher u8 fan_max_rpm; 163597b2e202SAlex Deucher /* dpm */ 163697b2e202SAlex Deucher bool dpm_enabled; 1637c86f5ebfSAlex Deucher bool sysfs_initialized; 163897b2e202SAlex Deucher struct amdgpu_dpm dpm; 163997b2e202SAlex Deucher const struct firmware *fw; /* SMC firmware */ 164097b2e202SAlex Deucher uint32_t fw_version; 164197b2e202SAlex Deucher const struct amdgpu_dpm_funcs *funcs; 1642d0dd7f0cSAlex Deucher uint32_t pcie_gen_mask; 1643d0dd7f0cSAlex Deucher uint32_t pcie_mlw_mask; 16447fb72a1fSRex Zhu struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */ 164597b2e202SAlex Deucher }; 164697b2e202SAlex Deucher 1647d0dd7f0cSAlex Deucher void amdgpu_get_pcie_info(struct amdgpu_device *adev); 1648d0dd7f0cSAlex Deucher 164997b2e202SAlex Deucher /* 165097b2e202SAlex Deucher * UVD 165197b2e202SAlex Deucher */ 1652c0365541SArindam Nath #define AMDGPU_DEFAULT_UVD_HANDLES 10 1653c0365541SArindam Nath #define AMDGPU_MAX_UVD_HANDLES 40 1654c0365541SArindam Nath #define AMDGPU_UVD_STACK_SIZE (200*1024) 1655c0365541SArindam Nath #define AMDGPU_UVD_HEAP_SIZE (256*1024) 1656c0365541SArindam Nath #define AMDGPU_UVD_SESSION_SIZE (50*1024) 165797b2e202SAlex Deucher #define AMDGPU_UVD_FIRMWARE_OFFSET 256 165897b2e202SAlex Deucher 165997b2e202SAlex Deucher struct amdgpu_uvd { 166097b2e202SAlex Deucher struct amdgpu_bo *vcpu_bo; 166197b2e202SAlex Deucher void *cpu_addr; 166297b2e202SAlex Deucher uint64_t gpu_addr; 1663562e2689SSonny Jiang unsigned fw_version; 16643f99dd81SLeo Liu void *saved_bo; 1665c0365541SArindam Nath unsigned max_handles; 166697b2e202SAlex Deucher atomic_t handles[AMDGPU_MAX_UVD_HANDLES]; 166797b2e202SAlex Deucher struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES]; 166897b2e202SAlex Deucher struct delayed_work idle_work; 166997b2e202SAlex Deucher const struct firmware *fw; /* UVD firmware */ 167097b2e202SAlex Deucher struct amdgpu_ring ring; 167197b2e202SAlex Deucher struct amdgpu_irq_src irq; 167297b2e202SAlex Deucher bool address_64_bit; 16734cb5877cSChristian König bool use_ctx_buf; 1674ead833ecSChristian König struct amd_sched_entity entity; 1675fc0b3b90SChunming Zhou uint32_t srbm_soft_reset; 167697b2e202SAlex Deucher }; 167797b2e202SAlex Deucher 167897b2e202SAlex Deucher /* 167997b2e202SAlex Deucher * VCE 168097b2e202SAlex Deucher */ 168197b2e202SAlex Deucher #define AMDGPU_MAX_VCE_HANDLES 16 168297b2e202SAlex Deucher #define AMDGPU_VCE_FIRMWARE_OFFSET 256 168397b2e202SAlex Deucher 16846a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0) 16856a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1) 16866a585777SAlex Deucher 168797b2e202SAlex Deucher struct amdgpu_vce { 168897b2e202SAlex Deucher struct amdgpu_bo *vcpu_bo; 168997b2e202SAlex Deucher uint64_t gpu_addr; 169097b2e202SAlex Deucher unsigned fw_version; 169197b2e202SAlex Deucher unsigned fb_version; 169297b2e202SAlex Deucher atomic_t handles[AMDGPU_MAX_VCE_HANDLES]; 169397b2e202SAlex Deucher struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES]; 1694f1689ec1SChristian König uint32_t img_size[AMDGPU_MAX_VCE_HANDLES]; 169597b2e202SAlex Deucher struct delayed_work idle_work; 1696ebff485eSChristian König struct mutex idle_mutex; 169797b2e202SAlex Deucher const struct firmware *fw; /* VCE firmware */ 169897b2e202SAlex Deucher struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS]; 169997b2e202SAlex Deucher struct amdgpu_irq_src irq; 17006a585777SAlex Deucher unsigned harvest_config; 1701c594989cSChristian König struct amd_sched_entity entity; 1702115933a5SChunming Zhou uint32_t srbm_soft_reset; 170375c65480SAlex Deucher unsigned num_rings; 170497b2e202SAlex Deucher }; 170597b2e202SAlex Deucher 170697b2e202SAlex Deucher /* 170797b2e202SAlex Deucher * SDMA 170897b2e202SAlex Deucher */ 1709c113ea1cSAlex Deucher struct amdgpu_sdma_instance { 171097b2e202SAlex Deucher /* SDMA firmware */ 171197b2e202SAlex Deucher const struct firmware *fw; 171297b2e202SAlex Deucher uint32_t fw_version; 1713cfa2104fSJammy Zhou uint32_t feature_version; 171497b2e202SAlex Deucher 171597b2e202SAlex Deucher struct amdgpu_ring ring; 171618111de0SJammy Zhou bool burst_nop; 171797b2e202SAlex Deucher }; 171897b2e202SAlex Deucher 1719c113ea1cSAlex Deucher struct amdgpu_sdma { 1720c113ea1cSAlex Deucher struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES]; 172130d1574fSKen Wang #ifdef CONFIG_DRM_AMDGPU_SI 172230d1574fSKen Wang //SI DMA has a difference trap irq number for the second engine 172330d1574fSKen Wang struct amdgpu_irq_src trap_irq_1; 172430d1574fSKen Wang #endif 1725c113ea1cSAlex Deucher struct amdgpu_irq_src trap_irq; 1726c113ea1cSAlex Deucher struct amdgpu_irq_src illegal_inst_irq; 1727c113ea1cSAlex Deucher int num_instances; 1728e702a680SChunming Zhou uint32_t srbm_soft_reset; 1729c113ea1cSAlex Deucher }; 1730c113ea1cSAlex Deucher 173197b2e202SAlex Deucher /* 173297b2e202SAlex Deucher * Firmware 173397b2e202SAlex Deucher */ 173497b2e202SAlex Deucher struct amdgpu_firmware { 173597b2e202SAlex Deucher struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM]; 173697b2e202SAlex Deucher bool smu_load; 173797b2e202SAlex Deucher struct amdgpu_bo *fw_buf; 173897b2e202SAlex Deucher unsigned int fw_size; 173997b2e202SAlex Deucher }; 174097b2e202SAlex Deucher 174197b2e202SAlex Deucher /* 174297b2e202SAlex Deucher * Benchmarking 174397b2e202SAlex Deucher */ 174497b2e202SAlex Deucher void amdgpu_benchmark(struct amdgpu_device *adev, int test_number); 174597b2e202SAlex Deucher 174697b2e202SAlex Deucher 174797b2e202SAlex Deucher /* 174897b2e202SAlex Deucher * Testing 174997b2e202SAlex Deucher */ 175097b2e202SAlex Deucher void amdgpu_test_moves(struct amdgpu_device *adev); 175197b2e202SAlex Deucher void amdgpu_test_ring_sync(struct amdgpu_device *adev, 175297b2e202SAlex Deucher struct amdgpu_ring *cpA, 175397b2e202SAlex Deucher struct amdgpu_ring *cpB); 175497b2e202SAlex Deucher void amdgpu_test_syncing(struct amdgpu_device *adev); 175597b2e202SAlex Deucher 175697b2e202SAlex Deucher /* 175797b2e202SAlex Deucher * MMU Notifier 175897b2e202SAlex Deucher */ 175997b2e202SAlex Deucher #if defined(CONFIG_MMU_NOTIFIER) 176097b2e202SAlex Deucher int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr); 176197b2e202SAlex Deucher void amdgpu_mn_unregister(struct amdgpu_bo *bo); 176297b2e202SAlex Deucher #else 17631d1106b0SHarry Wentland static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr) 176497b2e202SAlex Deucher { 176597b2e202SAlex Deucher return -ENODEV; 176697b2e202SAlex Deucher } 17671d1106b0SHarry Wentland static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {} 176897b2e202SAlex Deucher #endif 176997b2e202SAlex Deucher 177097b2e202SAlex Deucher /* 177197b2e202SAlex Deucher * Debugfs 177297b2e202SAlex Deucher */ 177397b2e202SAlex Deucher struct amdgpu_debugfs { 177406ab6832SNils Wallménius const struct drm_info_list *files; 177597b2e202SAlex Deucher unsigned num_files; 177697b2e202SAlex Deucher }; 177797b2e202SAlex Deucher 177897b2e202SAlex Deucher int amdgpu_debugfs_add_files(struct amdgpu_device *adev, 177906ab6832SNils Wallménius const struct drm_info_list *files, 178097b2e202SAlex Deucher unsigned nfiles); 178197b2e202SAlex Deucher int amdgpu_debugfs_fence_init(struct amdgpu_device *adev); 178297b2e202SAlex Deucher 178397b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS) 178497b2e202SAlex Deucher int amdgpu_debugfs_init(struct drm_minor *minor); 178597b2e202SAlex Deucher void amdgpu_debugfs_cleanup(struct drm_minor *minor); 178697b2e202SAlex Deucher #endif 178797b2e202SAlex Deucher 178850ab2533SHuang Rui int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev); 178950ab2533SHuang Rui 179097b2e202SAlex Deucher /* 179197b2e202SAlex Deucher * amdgpu smumgr functions 179297b2e202SAlex Deucher */ 179397b2e202SAlex Deucher struct amdgpu_smumgr_funcs { 179497b2e202SAlex Deucher int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype); 179597b2e202SAlex Deucher int (*request_smu_load_fw)(struct amdgpu_device *adev); 179697b2e202SAlex Deucher int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype); 179797b2e202SAlex Deucher }; 179897b2e202SAlex Deucher 179997b2e202SAlex Deucher /* 180097b2e202SAlex Deucher * amdgpu smumgr 180197b2e202SAlex Deucher */ 180297b2e202SAlex Deucher struct amdgpu_smumgr { 180397b2e202SAlex Deucher struct amdgpu_bo *toc_buf; 180497b2e202SAlex Deucher struct amdgpu_bo *smu_buf; 180597b2e202SAlex Deucher /* asic priv smu data */ 180697b2e202SAlex Deucher void *priv; 180797b2e202SAlex Deucher spinlock_t smu_lock; 180897b2e202SAlex Deucher /* smumgr functions */ 180997b2e202SAlex Deucher const struct amdgpu_smumgr_funcs *smumgr_funcs; 181097b2e202SAlex Deucher /* ucode loading complete flag */ 181197b2e202SAlex Deucher uint32_t fw_flags; 181297b2e202SAlex Deucher }; 181397b2e202SAlex Deucher 181497b2e202SAlex Deucher /* 181597b2e202SAlex Deucher * ASIC specific register table accessible by UMD 181697b2e202SAlex Deucher */ 181797b2e202SAlex Deucher struct amdgpu_allowed_register_entry { 181897b2e202SAlex Deucher uint32_t reg_offset; 181997b2e202SAlex Deucher bool untouched; 182097b2e202SAlex Deucher bool grbm_indexed; 182197b2e202SAlex Deucher }; 182297b2e202SAlex Deucher 182397b2e202SAlex Deucher /* 182497b2e202SAlex Deucher * ASIC specific functions. 182597b2e202SAlex Deucher */ 182697b2e202SAlex Deucher struct amdgpu_asic_funcs { 182797b2e202SAlex Deucher bool (*read_disabled_bios)(struct amdgpu_device *adev); 18287946b878SAlex Deucher bool (*read_bios_from_rom)(struct amdgpu_device *adev, 18297946b878SAlex Deucher u8 *bios, u32 length_bytes); 183097b2e202SAlex Deucher int (*read_register)(struct amdgpu_device *adev, u32 se_num, 183197b2e202SAlex Deucher u32 sh_num, u32 reg_offset, u32 *value); 183297b2e202SAlex Deucher void (*set_vga_state)(struct amdgpu_device *adev, bool state); 183397b2e202SAlex Deucher int (*reset)(struct amdgpu_device *adev); 183497b2e202SAlex Deucher /* get the reference clock */ 183597b2e202SAlex Deucher u32 (*get_xclk)(struct amdgpu_device *adev); 183697b2e202SAlex Deucher /* MM block clocks */ 183797b2e202SAlex Deucher int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk); 183897b2e202SAlex Deucher int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk); 1839048765adSAndres Rodriguez /* query virtual capabilities */ 1840048765adSAndres Rodriguez u32 (*get_virtual_caps)(struct amdgpu_device *adev); 1841841686dfSMaruthi Bayyavarapu /* static power management */ 1842841686dfSMaruthi Bayyavarapu int (*get_pcie_lanes)(struct amdgpu_device *adev); 1843841686dfSMaruthi Bayyavarapu void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes); 184497b2e202SAlex Deucher }; 184597b2e202SAlex Deucher 184697b2e202SAlex Deucher /* 184797b2e202SAlex Deucher * IOCTL. 184897b2e202SAlex Deucher */ 184997b2e202SAlex Deucher int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data, 185097b2e202SAlex Deucher struct drm_file *filp); 185197b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data, 185297b2e202SAlex Deucher struct drm_file *filp); 185397b2e202SAlex Deucher 185497b2e202SAlex Deucher int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data, 185597b2e202SAlex Deucher struct drm_file *filp); 185697b2e202SAlex Deucher int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data, 185797b2e202SAlex Deucher struct drm_file *filp); 185897b2e202SAlex Deucher int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data, 185997b2e202SAlex Deucher struct drm_file *filp); 186097b2e202SAlex Deucher int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data, 186197b2e202SAlex Deucher struct drm_file *filp); 186297b2e202SAlex Deucher int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data, 186397b2e202SAlex Deucher struct drm_file *filp); 186497b2e202SAlex Deucher int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data, 186597b2e202SAlex Deucher struct drm_file *filp); 186697b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 186797b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 186897b2e202SAlex Deucher 186997b2e202SAlex Deucher int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data, 187097b2e202SAlex Deucher struct drm_file *filp); 187197b2e202SAlex Deucher 187297b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */ 187397b2e202SAlex Deucher struct amdgpu_vram_scratch { 187497b2e202SAlex Deucher struct amdgpu_bo *robj; 187597b2e202SAlex Deucher volatile uint32_t *ptr; 187697b2e202SAlex Deucher u64 gpu_addr; 187797b2e202SAlex Deucher }; 187897b2e202SAlex Deucher 187997b2e202SAlex Deucher /* 188097b2e202SAlex Deucher * ACPI 188197b2e202SAlex Deucher */ 188297b2e202SAlex Deucher struct amdgpu_atif_notification_cfg { 188397b2e202SAlex Deucher bool enabled; 188497b2e202SAlex Deucher int command_code; 188597b2e202SAlex Deucher }; 188697b2e202SAlex Deucher 188797b2e202SAlex Deucher struct amdgpu_atif_notifications { 188897b2e202SAlex Deucher bool display_switch; 188997b2e202SAlex Deucher bool expansion_mode_change; 189097b2e202SAlex Deucher bool thermal_state; 189197b2e202SAlex Deucher bool forced_power_state; 189297b2e202SAlex Deucher bool system_power_state; 189397b2e202SAlex Deucher bool display_conf_change; 189497b2e202SAlex Deucher bool px_gfx_switch; 189597b2e202SAlex Deucher bool brightness_change; 189697b2e202SAlex Deucher bool dgpu_display_event; 189797b2e202SAlex Deucher }; 189897b2e202SAlex Deucher 189997b2e202SAlex Deucher struct amdgpu_atif_functions { 190097b2e202SAlex Deucher bool system_params; 190197b2e202SAlex Deucher bool sbios_requests; 190297b2e202SAlex Deucher bool select_active_disp; 190397b2e202SAlex Deucher bool lid_state; 190497b2e202SAlex Deucher bool get_tv_standard; 190597b2e202SAlex Deucher bool set_tv_standard; 190697b2e202SAlex Deucher bool get_panel_expansion_mode; 190797b2e202SAlex Deucher bool set_panel_expansion_mode; 190897b2e202SAlex Deucher bool temperature_change; 190997b2e202SAlex Deucher bool graphics_device_types; 191097b2e202SAlex Deucher }; 191197b2e202SAlex Deucher 191297b2e202SAlex Deucher struct amdgpu_atif { 191397b2e202SAlex Deucher struct amdgpu_atif_notifications notifications; 191497b2e202SAlex Deucher struct amdgpu_atif_functions functions; 191597b2e202SAlex Deucher struct amdgpu_atif_notification_cfg notification_cfg; 191697b2e202SAlex Deucher struct amdgpu_encoder *encoder_for_bl; 191797b2e202SAlex Deucher }; 191897b2e202SAlex Deucher 191997b2e202SAlex Deucher struct amdgpu_atcs_functions { 192097b2e202SAlex Deucher bool get_ext_state; 192197b2e202SAlex Deucher bool pcie_perf_req; 192297b2e202SAlex Deucher bool pcie_dev_rdy; 192397b2e202SAlex Deucher bool pcie_bus_width; 192497b2e202SAlex Deucher }; 192597b2e202SAlex Deucher 192697b2e202SAlex Deucher struct amdgpu_atcs { 192797b2e202SAlex Deucher struct amdgpu_atcs_functions functions; 192897b2e202SAlex Deucher }; 192997b2e202SAlex Deucher 193097b2e202SAlex Deucher /* 1931d03846afSChunming Zhou * CGS 1932d03846afSChunming Zhou */ 1933110e6f26SDave Airlie struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev); 1934110e6f26SDave Airlie void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device); 1935a8fe58ceSMaruthi Bayyavarapu 1936a8fe58ceSMaruthi Bayyavarapu 19377e471e6fSAlex Deucher /* GPU virtualization */ 1938048765adSAndres Rodriguez #define AMDGPU_VIRT_CAPS_SRIOV_EN (1 << 0) 1939048765adSAndres Rodriguez #define AMDGPU_VIRT_CAPS_IS_VF (1 << 1) 19407e471e6fSAlex Deucher struct amdgpu_virtualization { 19417e471e6fSAlex Deucher bool supports_sr_iov; 1942048765adSAndres Rodriguez bool is_virtual; 1943048765adSAndres Rodriguez u32 caps; 19447e471e6fSAlex Deucher }; 19457e471e6fSAlex Deucher 1946a8fe58ceSMaruthi Bayyavarapu /* 194797b2e202SAlex Deucher * Core structure, functions and helpers. 194897b2e202SAlex Deucher */ 194997b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t); 195097b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 195197b2e202SAlex Deucher 195297b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 195397b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t); 195497b2e202SAlex Deucher 19558faf0e08SAlex Deucher struct amdgpu_ip_block_status { 19568faf0e08SAlex Deucher bool valid; 19578faf0e08SAlex Deucher bool sw; 19588faf0e08SAlex Deucher bool hw; 195963fbf42fSChunming Zhou bool hang; 19608faf0e08SAlex Deucher }; 19618faf0e08SAlex Deucher 196297b2e202SAlex Deucher struct amdgpu_device { 196397b2e202SAlex Deucher struct device *dev; 196497b2e202SAlex Deucher struct drm_device *ddev; 196597b2e202SAlex Deucher struct pci_dev *pdev; 196697b2e202SAlex Deucher 1967a8fe58ceSMaruthi Bayyavarapu #ifdef CONFIG_DRM_AMD_ACP 1968a8fe58ceSMaruthi Bayyavarapu struct amdgpu_acp acp; 1969a8fe58ceSMaruthi Bayyavarapu #endif 1970a8fe58ceSMaruthi Bayyavarapu 197197b2e202SAlex Deucher /* ASIC */ 19722f7d10b3SJammy Zhou enum amd_asic_type asic_type; 197397b2e202SAlex Deucher uint32_t family; 197497b2e202SAlex Deucher uint32_t rev_id; 197597b2e202SAlex Deucher uint32_t external_rev_id; 197697b2e202SAlex Deucher unsigned long flags; 197797b2e202SAlex Deucher int usec_timeout; 197897b2e202SAlex Deucher const struct amdgpu_asic_funcs *asic_funcs; 197997b2e202SAlex Deucher bool shutdown; 198097b2e202SAlex Deucher bool need_dma32; 198197b2e202SAlex Deucher bool accel_working; 198297b2e202SAlex Deucher struct work_struct reset_work; 198397b2e202SAlex Deucher struct notifier_block acpi_nb; 198497b2e202SAlex Deucher struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS]; 198597b2e202SAlex Deucher struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS]; 198697b2e202SAlex Deucher unsigned debugfs_count; 198797b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS) 1988adcec288STom St Denis struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS]; 198997b2e202SAlex Deucher #endif 199097b2e202SAlex Deucher struct amdgpu_atif atif; 199197b2e202SAlex Deucher struct amdgpu_atcs atcs; 199297b2e202SAlex Deucher struct mutex srbm_mutex; 199397b2e202SAlex Deucher /* GRBM index mutex. Protects concurrent access to GRBM index */ 199497b2e202SAlex Deucher struct mutex grbm_idx_mutex; 199597b2e202SAlex Deucher struct dev_pm_domain vga_pm_domain; 199697b2e202SAlex Deucher bool have_disp_power_ref; 199797b2e202SAlex Deucher 199897b2e202SAlex Deucher /* BIOS */ 199997b2e202SAlex Deucher uint8_t *bios; 200097b2e202SAlex Deucher bool is_atom_bios; 200197b2e202SAlex Deucher struct amdgpu_bo *stollen_vga_memory; 200297b2e202SAlex Deucher uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH]; 200397b2e202SAlex Deucher 200497b2e202SAlex Deucher /* Register/doorbell mmio */ 200597b2e202SAlex Deucher resource_size_t rmmio_base; 200697b2e202SAlex Deucher resource_size_t rmmio_size; 200797b2e202SAlex Deucher void __iomem *rmmio; 200897b2e202SAlex Deucher /* protects concurrent MM_INDEX/DATA based register access */ 200997b2e202SAlex Deucher spinlock_t mmio_idx_lock; 201097b2e202SAlex Deucher /* protects concurrent SMC based register access */ 201197b2e202SAlex Deucher spinlock_t smc_idx_lock; 201297b2e202SAlex Deucher amdgpu_rreg_t smc_rreg; 201397b2e202SAlex Deucher amdgpu_wreg_t smc_wreg; 201497b2e202SAlex Deucher /* protects concurrent PCIE register access */ 201597b2e202SAlex Deucher spinlock_t pcie_idx_lock; 201697b2e202SAlex Deucher amdgpu_rreg_t pcie_rreg; 201797b2e202SAlex Deucher amdgpu_wreg_t pcie_wreg; 201836b9a952SHuang Rui amdgpu_rreg_t pciep_rreg; 201936b9a952SHuang Rui amdgpu_wreg_t pciep_wreg; 202097b2e202SAlex Deucher /* protects concurrent UVD register access */ 202197b2e202SAlex Deucher spinlock_t uvd_ctx_idx_lock; 202297b2e202SAlex Deucher amdgpu_rreg_t uvd_ctx_rreg; 202397b2e202SAlex Deucher amdgpu_wreg_t uvd_ctx_wreg; 202497b2e202SAlex Deucher /* protects concurrent DIDT register access */ 202597b2e202SAlex Deucher spinlock_t didt_idx_lock; 202697b2e202SAlex Deucher amdgpu_rreg_t didt_rreg; 202797b2e202SAlex Deucher amdgpu_wreg_t didt_wreg; 2028ccdbb20aSRex Zhu /* protects concurrent gc_cac register access */ 2029ccdbb20aSRex Zhu spinlock_t gc_cac_idx_lock; 2030ccdbb20aSRex Zhu amdgpu_rreg_t gc_cac_rreg; 2031ccdbb20aSRex Zhu amdgpu_wreg_t gc_cac_wreg; 203297b2e202SAlex Deucher /* protects concurrent ENDPOINT (audio) register access */ 203397b2e202SAlex Deucher spinlock_t audio_endpt_idx_lock; 203497b2e202SAlex Deucher amdgpu_block_rreg_t audio_endpt_rreg; 203597b2e202SAlex Deucher amdgpu_block_wreg_t audio_endpt_wreg; 203697b2e202SAlex Deucher void __iomem *rio_mem; 203797b2e202SAlex Deucher resource_size_t rio_mem_size; 203897b2e202SAlex Deucher struct amdgpu_doorbell doorbell; 203997b2e202SAlex Deucher 204097b2e202SAlex Deucher /* clock/pll info */ 204197b2e202SAlex Deucher struct amdgpu_clock clock; 204297b2e202SAlex Deucher 204397b2e202SAlex Deucher /* MC */ 204497b2e202SAlex Deucher struct amdgpu_mc mc; 204597b2e202SAlex Deucher struct amdgpu_gart gart; 204697b2e202SAlex Deucher struct amdgpu_dummy_page dummy_page; 204797b2e202SAlex Deucher struct amdgpu_vm_manager vm_manager; 204897b2e202SAlex Deucher 204997b2e202SAlex Deucher /* memory management */ 205097b2e202SAlex Deucher struct amdgpu_mman mman; 205197b2e202SAlex Deucher struct amdgpu_vram_scratch vram_scratch; 205297b2e202SAlex Deucher struct amdgpu_wb wb; 205397b2e202SAlex Deucher atomic64_t vram_usage; 205497b2e202SAlex Deucher atomic64_t vram_vis_usage; 205597b2e202SAlex Deucher atomic64_t gtt_usage; 205697b2e202SAlex Deucher atomic64_t num_bytes_moved; 2057dbd5ed60SChristian König atomic64_t num_evictions; 2058d94aed5aSMarek Olšák atomic_t gpu_reset_counter; 205997b2e202SAlex Deucher 206095844d20SMarek Olšák /* data for buffer migration throttling */ 206195844d20SMarek Olšák struct { 206295844d20SMarek Olšák spinlock_t lock; 206395844d20SMarek Olšák s64 last_update_us; 206495844d20SMarek Olšák s64 accum_us; /* accumulated microseconds */ 206595844d20SMarek Olšák u32 log2_max_MBps; 206695844d20SMarek Olšák } mm_stats; 206795844d20SMarek Olšák 206897b2e202SAlex Deucher /* display */ 20699accf2fdSEmily Deng bool enable_virtual_display; 207097b2e202SAlex Deucher struct amdgpu_mode_info mode_info; 207197b2e202SAlex Deucher struct work_struct hotplug_work; 207297b2e202SAlex Deucher struct amdgpu_irq_src crtc_irq; 207397b2e202SAlex Deucher struct amdgpu_irq_src pageflip_irq; 207497b2e202SAlex Deucher struct amdgpu_irq_src hpd_irq; 207597b2e202SAlex Deucher 207697b2e202SAlex Deucher /* rings */ 207776bf0db5SChristian König u64 fence_context; 207897b2e202SAlex Deucher unsigned num_rings; 207997b2e202SAlex Deucher struct amdgpu_ring *rings[AMDGPU_MAX_RINGS]; 208097b2e202SAlex Deucher bool ib_pool_ready; 208197b2e202SAlex Deucher struct amdgpu_sa_manager ring_tmp_bo; 208297b2e202SAlex Deucher 208397b2e202SAlex Deucher /* interrupts */ 208497b2e202SAlex Deucher struct amdgpu_irq irq; 208597b2e202SAlex Deucher 20861f7371b2SAlex Deucher /* powerplay */ 20871f7371b2SAlex Deucher struct amd_powerplay powerplay; 2088e61710c5SJammy Zhou bool pp_enabled; 2089f3898ea1SEric Huang bool pp_force_state_enabled; 20901f7371b2SAlex Deucher 209197b2e202SAlex Deucher /* dpm */ 209297b2e202SAlex Deucher struct amdgpu_pm pm; 209397b2e202SAlex Deucher u32 cg_flags; 209497b2e202SAlex Deucher u32 pg_flags; 209597b2e202SAlex Deucher 209697b2e202SAlex Deucher /* amdgpu smumgr */ 209797b2e202SAlex Deucher struct amdgpu_smumgr smu; 209897b2e202SAlex Deucher 209997b2e202SAlex Deucher /* gfx */ 210097b2e202SAlex Deucher struct amdgpu_gfx gfx; 210197b2e202SAlex Deucher 210297b2e202SAlex Deucher /* sdma */ 2103c113ea1cSAlex Deucher struct amdgpu_sdma sdma; 210497b2e202SAlex Deucher 210597b2e202SAlex Deucher /* uvd */ 210697b2e202SAlex Deucher struct amdgpu_uvd uvd; 210797b2e202SAlex Deucher 210897b2e202SAlex Deucher /* vce */ 210997b2e202SAlex Deucher struct amdgpu_vce vce; 211097b2e202SAlex Deucher 211197b2e202SAlex Deucher /* firmwares */ 211297b2e202SAlex Deucher struct amdgpu_firmware firmware; 211397b2e202SAlex Deucher 211497b2e202SAlex Deucher /* GDS */ 211597b2e202SAlex Deucher struct amdgpu_gds gds; 211697b2e202SAlex Deucher 211797b2e202SAlex Deucher const struct amdgpu_ip_block_version *ip_blocks; 211897b2e202SAlex Deucher int num_ip_blocks; 21198faf0e08SAlex Deucher struct amdgpu_ip_block_status *ip_block_status; 212097b2e202SAlex Deucher struct mutex mn_lock; 212197b2e202SAlex Deucher DECLARE_HASHTABLE(mn_hash, 7); 212297b2e202SAlex Deucher 212397b2e202SAlex Deucher /* tracking pinned memory */ 212497b2e202SAlex Deucher u64 vram_pin_size; 2125e131b914SChunming Zhou u64 invisible_pin_size; 212697b2e202SAlex Deucher u64 gart_pin_size; 2127130e0371SOded Gabbay 2128130e0371SOded Gabbay /* amdkfd interface */ 2129130e0371SOded Gabbay struct kfd_dev *kfd; 213023ca0e4eSChunming Zhou 21317e471e6fSAlex Deucher struct amdgpu_virtualization virtualization; 21320c4e7fa5SChunming Zhou 21330c4e7fa5SChunming Zhou /* link all shadow bo */ 21340c4e7fa5SChunming Zhou struct list_head shadow_list; 21350c4e7fa5SChunming Zhou struct mutex shadow_list_lock; 21365c1354bdSChunming Zhou /* link all gtt */ 21375c1354bdSChunming Zhou spinlock_t gtt_list_lock; 21385c1354bdSChunming Zhou struct list_head gtt_list; 21395c1354bdSChunming Zhou 214097b2e202SAlex Deucher }; 214197b2e202SAlex Deucher 214297b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev); 214397b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev, 214497b2e202SAlex Deucher struct drm_device *ddev, 214597b2e202SAlex Deucher struct pci_dev *pdev, 214697b2e202SAlex Deucher uint32_t flags); 214797b2e202SAlex Deucher void amdgpu_device_fini(struct amdgpu_device *adev); 214897b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev); 214997b2e202SAlex Deucher 215097b2e202SAlex Deucher uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg, 215197b2e202SAlex Deucher bool always_indirect); 215297b2e202SAlex Deucher void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 215397b2e202SAlex Deucher bool always_indirect); 215497b2e202SAlex Deucher u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg); 215597b2e202SAlex Deucher void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v); 215697b2e202SAlex Deucher 215797b2e202SAlex Deucher u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index); 215897b2e202SAlex Deucher void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v); 215997b2e202SAlex Deucher 216097b2e202SAlex Deucher /* 216197b2e202SAlex Deucher * Registers read & write functions. 216297b2e202SAlex Deucher */ 216397b2e202SAlex Deucher #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false) 216497b2e202SAlex Deucher #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true) 216597b2e202SAlex Deucher #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false)) 216697b2e202SAlex Deucher #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false) 216797b2e202SAlex Deucher #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true) 216897b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 216997b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 217097b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg)) 217197b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v)) 217236b9a952SHuang Rui #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg)) 217336b9a952SHuang Rui #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v)) 217497b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg)) 217597b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v)) 217697b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg)) 217797b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v)) 217897b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg)) 217997b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v)) 2180ccdbb20aSRex Zhu #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg)) 2181ccdbb20aSRex Zhu #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v)) 218297b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg)) 218397b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v)) 218497b2e202SAlex Deucher #define WREG32_P(reg, val, mask) \ 218597b2e202SAlex Deucher do { \ 218697b2e202SAlex Deucher uint32_t tmp_ = RREG32(reg); \ 218797b2e202SAlex Deucher tmp_ &= (mask); \ 218897b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \ 218997b2e202SAlex Deucher WREG32(reg, tmp_); \ 219097b2e202SAlex Deucher } while (0) 219197b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and) 219297b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) 219397b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask) \ 219497b2e202SAlex Deucher do { \ 219597b2e202SAlex Deucher uint32_t tmp_ = RREG32_PLL(reg); \ 219697b2e202SAlex Deucher tmp_ &= (mask); \ 219797b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \ 219897b2e202SAlex Deucher WREG32_PLL(reg, tmp_); \ 219997b2e202SAlex Deucher } while (0) 220097b2e202SAlex Deucher #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false)) 220197b2e202SAlex Deucher #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg)) 220297b2e202SAlex Deucher #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v)) 220397b2e202SAlex Deucher 220497b2e202SAlex Deucher #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index)) 220597b2e202SAlex Deucher #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v)) 220697b2e202SAlex Deucher 220797b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT 220897b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK 220997b2e202SAlex Deucher 221097b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val) \ 221197b2e202SAlex Deucher (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \ 221297b2e202SAlex Deucher (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field)))) 221397b2e202SAlex Deucher 221497b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field) \ 221597b2e202SAlex Deucher (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field)) 221697b2e202SAlex Deucher 221761cb8cefSTom St Denis #define WREG32_FIELD(reg, field, val) \ 221861cb8cefSTom St Denis WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 221961cb8cefSTom St Denis 222097b2e202SAlex Deucher /* 222197b2e202SAlex Deucher * BIOS helpers. 222297b2e202SAlex Deucher */ 222397b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i]) 222497b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8)) 222597b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16)) 222697b2e202SAlex Deucher 222797b2e202SAlex Deucher /* 222897b2e202SAlex Deucher * RING helpers. 222997b2e202SAlex Deucher */ 223097b2e202SAlex Deucher static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v) 223197b2e202SAlex Deucher { 223297b2e202SAlex Deucher if (ring->count_dw <= 0) 223386c2b790SJammy Zhou DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n"); 223497b2e202SAlex Deucher ring->ring[ring->wptr++] = v; 223597b2e202SAlex Deucher ring->wptr &= ring->ptr_mask; 223697b2e202SAlex Deucher ring->count_dw--; 223797b2e202SAlex Deucher } 223897b2e202SAlex Deucher 2239c113ea1cSAlex Deucher static inline struct amdgpu_sdma_instance * 2240c113ea1cSAlex Deucher amdgpu_get_sdma_instance(struct amdgpu_ring *ring) 22414b2f7e2cSJammy Zhou { 22424b2f7e2cSJammy Zhou struct amdgpu_device *adev = ring->adev; 22434b2f7e2cSJammy Zhou int i; 22444b2f7e2cSJammy Zhou 2245c113ea1cSAlex Deucher for (i = 0; i < adev->sdma.num_instances; i++) 2246c113ea1cSAlex Deucher if (&adev->sdma.instance[i].ring == ring) 22474b2f7e2cSJammy Zhou break; 22484b2f7e2cSJammy Zhou 22494b2f7e2cSJammy Zhou if (i < AMDGPU_MAX_SDMA_INSTANCES) 2250c113ea1cSAlex Deucher return &adev->sdma.instance[i]; 22514b2f7e2cSJammy Zhou else 22524b2f7e2cSJammy Zhou return NULL; 22534b2f7e2cSJammy Zhou } 22544b2f7e2cSJammy Zhou 225597b2e202SAlex Deucher /* 225697b2e202SAlex Deucher * ASICs macro. 225797b2e202SAlex Deucher */ 225897b2e202SAlex Deucher #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state)) 225997b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev)) 226097b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev)) 226197b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d)) 226297b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec)) 2263048765adSAndres Rodriguez #define amdgpu_asic_get_virtual_caps(adev) ((adev)->asic_funcs->get_virtual_caps((adev))) 2264841686dfSMaruthi Bayyavarapu #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev)) 2265841686dfSMaruthi Bayyavarapu #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l)) 2266841686dfSMaruthi Bayyavarapu #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev)) 226797b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev)) 22687946b878SAlex Deucher #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l)) 226997b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v))) 227097b2e202SAlex Deucher #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid)) 227197b2e202SAlex Deucher #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags)) 227297b2e202SAlex Deucher #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count))) 2273de9ea7bdSChristian König #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr))) 227497b2e202SAlex Deucher #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags))) 227597b2e202SAlex Deucher #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib))) 227697b2e202SAlex Deucher #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r)) 2277bbec97aaSChristian König #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t)) 227897b2e202SAlex Deucher #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r)) 227997b2e202SAlex Deucher #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r)) 228097b2e202SAlex Deucher #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r)) 2281d88bf583SChristian König #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c)) 2282b8c7b39eSChristian König #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r)) 228397b2e202SAlex Deucher #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr)) 2284890ee23fSChunming Zhou #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags)) 228597b2e202SAlex Deucher #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as)) 2286d2edb07bSChristian König #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r)) 228711afbde8SChunming Zhou #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r)) 2288c2167a65SMonk Liu #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r)) 2289753ad49cSMonk Liu #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d)) 22909e5d5309SChristian König #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib))) 229103ccf481SMonk Liu #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r)) 229203ccf481SMonk Liu #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o)) 2293b6384ff5SAlex Deucher #define amdgpu_ring_get_emit_ib_size(r) (r)->funcs->get_emit_ib_size((r)) 2294b6384ff5SAlex Deucher #define amdgpu_ring_get_dma_frame_size(r) (r)->funcs->get_dma_frame_size((r)) 229597b2e202SAlex Deucher #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev)) 229697b2e202SAlex Deucher #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv)) 229797b2e202SAlex Deucher #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev)) 229897b2e202SAlex Deucher #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r)) 229997b2e202SAlex Deucher #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc)) 230097b2e202SAlex Deucher #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc)) 230197b2e202SAlex Deucher #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev)) 230297b2e202SAlex Deucher #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l)) 230397b2e202SAlex Deucher #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e)) 230497b2e202SAlex Deucher #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h)) 230597b2e202SAlex Deucher #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h)) 230697b2e202SAlex Deucher #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev)) 230797b2e202SAlex Deucher #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev)) 2308cb9e59d7SAlex Deucher #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async)) 230997b2e202SAlex Deucher #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos)) 231097b2e202SAlex Deucher #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c)) 231197b2e202SAlex Deucher #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r)) 231297b2e202SAlex Deucher #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s)) 231397b2e202SAlex Deucher #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s)) 2314c7ae72c0SChunming Zhou #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b)) 23156e7a3840SChunming Zhou #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b)) 231697b2e202SAlex Deucher #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev)) 231797b2e202SAlex Deucher #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev)) 231897b2e202SAlex Deucher #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev)) 231997b2e202SAlex Deucher #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev)) 232097b2e202SAlex Deucher #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps)) 232197b2e202SAlex Deucher #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev)) 232297b2e202SAlex Deucher #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e)) 2323b95e31fdSAlex Deucher #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev)) 23249559ef5bSTom St Denis #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance)) 23253af76f23SRex Zhu 23263af76f23SRex Zhu #define amdgpu_dpm_get_temperature(adev) \ 23274b5ece24SEric Huang ((adev)->pp_enabled ? \ 23283af76f23SRex Zhu (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \ 23294b5ece24SEric Huang (adev)->pm.funcs->get_temperature((adev))) 23303af76f23SRex Zhu 23313af76f23SRex Zhu #define amdgpu_dpm_set_fan_control_mode(adev, m) \ 23324b5ece24SEric Huang ((adev)->pp_enabled ? \ 23333af76f23SRex Zhu (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \ 23344b5ece24SEric Huang (adev)->pm.funcs->set_fan_control_mode((adev), (m))) 23353af76f23SRex Zhu 23363af76f23SRex Zhu #define amdgpu_dpm_get_fan_control_mode(adev) \ 23374b5ece24SEric Huang ((adev)->pp_enabled ? \ 23383af76f23SRex Zhu (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \ 23394b5ece24SEric Huang (adev)->pm.funcs->get_fan_control_mode((adev))) 23403af76f23SRex Zhu 23413af76f23SRex Zhu #define amdgpu_dpm_set_fan_speed_percent(adev, s) \ 23424b5ece24SEric Huang ((adev)->pp_enabled ? \ 23433af76f23SRex Zhu (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \ 23444b5ece24SEric Huang (adev)->pm.funcs->set_fan_speed_percent((adev), (s))) 23453af76f23SRex Zhu 23463af76f23SRex Zhu #define amdgpu_dpm_get_fan_speed_percent(adev, s) \ 23474b5ece24SEric Huang ((adev)->pp_enabled ? \ 23483af76f23SRex Zhu (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \ 23494b5ece24SEric Huang (adev)->pm.funcs->get_fan_speed_percent((adev), (s))) 235097b2e202SAlex Deucher 23511b5708ffSRex Zhu #define amdgpu_dpm_get_sclk(adev, l) \ 23524b5ece24SEric Huang ((adev)->pp_enabled ? \ 23531b5708ffSRex Zhu (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \ 23544b5ece24SEric Huang (adev)->pm.funcs->get_sclk((adev), (l))) 23551b5708ffSRex Zhu 23561b5708ffSRex Zhu #define amdgpu_dpm_get_mclk(adev, l) \ 23574b5ece24SEric Huang ((adev)->pp_enabled ? \ 23581b5708ffSRex Zhu (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \ 23594b5ece24SEric Huang (adev)->pm.funcs->get_mclk((adev), (l))) 23601b5708ffSRex Zhu 23611b5708ffSRex Zhu 23621b5708ffSRex Zhu #define amdgpu_dpm_force_performance_level(adev, l) \ 23634b5ece24SEric Huang ((adev)->pp_enabled ? \ 23641b5708ffSRex Zhu (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \ 23654b5ece24SEric Huang (adev)->pm.funcs->force_performance_level((adev), (l))) 23661b5708ffSRex Zhu 23671b5708ffSRex Zhu #define amdgpu_dpm_powergate_uvd(adev, g) \ 23684b5ece24SEric Huang ((adev)->pp_enabled ? \ 23691b5708ffSRex Zhu (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \ 23704b5ece24SEric Huang (adev)->pm.funcs->powergate_uvd((adev), (g))) 23711b5708ffSRex Zhu 23721b5708ffSRex Zhu #define amdgpu_dpm_powergate_vce(adev, g) \ 23734b5ece24SEric Huang ((adev)->pp_enabled ? \ 23741b5708ffSRex Zhu (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \ 23754b5ece24SEric Huang (adev)->pm.funcs->powergate_vce((adev), (g))) 23761b5708ffSRex Zhu 23771b5708ffSRex Zhu #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \ 23784b5ece24SEric Huang ((adev)->pp_enabled ? \ 23791b5708ffSRex Zhu (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \ 23804b5ece24SEric Huang (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))) 23811b5708ffSRex Zhu 23821b5708ffSRex Zhu #define amdgpu_dpm_get_current_power_state(adev) \ 23831b5708ffSRex Zhu (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle) 23841b5708ffSRex Zhu 23851b5708ffSRex Zhu #define amdgpu_dpm_get_performance_level(adev) \ 23861b5708ffSRex Zhu (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle) 23871b5708ffSRex Zhu 2388f3898ea1SEric Huang #define amdgpu_dpm_get_pp_num_states(adev, data) \ 2389f3898ea1SEric Huang (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data) 2390f3898ea1SEric Huang 2391f3898ea1SEric Huang #define amdgpu_dpm_get_pp_table(adev, table) \ 2392f3898ea1SEric Huang (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table) 2393f3898ea1SEric Huang 2394f3898ea1SEric Huang #define amdgpu_dpm_set_pp_table(adev, buf, size) \ 2395f3898ea1SEric Huang (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size) 2396f3898ea1SEric Huang 2397f3898ea1SEric Huang #define amdgpu_dpm_print_clock_levels(adev, type, buf) \ 2398f3898ea1SEric Huang (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf) 2399f3898ea1SEric Huang 2400f3898ea1SEric Huang #define amdgpu_dpm_force_clock_level(adev, type, level) \ 2401f3898ea1SEric Huang (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level) 2402f3898ea1SEric Huang 2403428bafa8SEric Huang #define amdgpu_dpm_get_sclk_od(adev) \ 2404428bafa8SEric Huang (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle) 2405428bafa8SEric Huang 2406428bafa8SEric Huang #define amdgpu_dpm_set_sclk_od(adev, value) \ 2407428bafa8SEric Huang (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value) 2408428bafa8SEric Huang 2409f2bdc05fSEric Huang #define amdgpu_dpm_get_mclk_od(adev) \ 2410f2bdc05fSEric Huang ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle)) 2411f2bdc05fSEric Huang 2412f2bdc05fSEric Huang #define amdgpu_dpm_set_mclk_od(adev, value) \ 2413f2bdc05fSEric Huang ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value)) 2414f2bdc05fSEric Huang 24151b5708ffSRex Zhu #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \ 24161b5708ffSRex Zhu (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output)) 241797b2e202SAlex Deucher 241897b2e202SAlex Deucher #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a)) 241997b2e202SAlex Deucher 242097b2e202SAlex Deucher /* Common functions */ 242197b2e202SAlex Deucher int amdgpu_gpu_reset(struct amdgpu_device *adev); 24223ad81f16SChunming Zhou bool amdgpu_need_backup(struct amdgpu_device *adev); 242397b2e202SAlex Deucher void amdgpu_pci_config_reset(struct amdgpu_device *adev); 242497b2e202SAlex Deucher bool amdgpu_card_posted(struct amdgpu_device *adev); 242597b2e202SAlex Deucher void amdgpu_update_display_priority(struct amdgpu_device *adev); 2426d5fc5e82SChunming Zhou 242797b2e202SAlex Deucher int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data); 242897b2e202SAlex Deucher int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type, 242997b2e202SAlex Deucher u32 ip_instance, u32 ring, 243097b2e202SAlex Deucher struct amdgpu_ring **out_ring); 243197b2e202SAlex Deucher void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain); 243297b2e202SAlex Deucher bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo); 24332f568dbdSChristian König int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages); 243497b2e202SAlex Deucher int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr, 243597b2e202SAlex Deucher uint32_t flags); 243697b2e202SAlex Deucher bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm); 2437cc325d19SChristian König struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm); 2438d7006964SChristian König bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start, 2439d7006964SChristian König unsigned long end); 24402f568dbdSChristian König bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm, 24412f568dbdSChristian König int *last_invalidated); 244297b2e202SAlex Deucher bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm); 244397b2e202SAlex Deucher uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm, 244497b2e202SAlex Deucher struct ttm_mem_reg *mem); 244597b2e202SAlex Deucher void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base); 244697b2e202SAlex Deucher void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc); 244797b2e202SAlex Deucher void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size); 2448a693e050SKen Wang u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev); 2449a693e050SKen Wang int amdgpu_ttm_global_init(struct amdgpu_device *adev); 24509f31a0b0SBaoyou Xie int amdgpu_ttm_init(struct amdgpu_device *adev); 24519f31a0b0SBaoyou Xie void amdgpu_ttm_fini(struct amdgpu_device *adev); 245297b2e202SAlex Deucher void amdgpu_program_register_sequence(struct amdgpu_device *adev, 245397b2e202SAlex Deucher const u32 *registers, 245497b2e202SAlex Deucher const u32 array_size); 245597b2e202SAlex Deucher 245697b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev); 245797b2e202SAlex Deucher /* atpx handler */ 245897b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO) 245997b2e202SAlex Deucher void amdgpu_register_atpx_handler(void); 246097b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void); 2461a78fe133SAlex Deucher bool amdgpu_has_atpx_dgpu_power_cntl(void); 24622f5af82eSAlex Deucher bool amdgpu_is_atpx_hybrid(void); 246397b2e202SAlex Deucher #else 246497b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {} 246597b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {} 2466a78fe133SAlex Deucher static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; } 24672f5af82eSAlex Deucher static inline bool amdgpu_is_atpx_hybrid(void) { return false; } 246897b2e202SAlex Deucher #endif 246997b2e202SAlex Deucher 247097b2e202SAlex Deucher /* 247197b2e202SAlex Deucher * KMS 247297b2e202SAlex Deucher */ 247397b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[]; 2474f498d9edSNils Wallménius extern const int amdgpu_max_kms_ioctl; 247597b2e202SAlex Deucher 247697b2e202SAlex Deucher int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags); 247797b2e202SAlex Deucher int amdgpu_driver_unload_kms(struct drm_device *dev); 247897b2e202SAlex Deucher void amdgpu_driver_lastclose_kms(struct drm_device *dev); 247997b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv); 248097b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev, 248197b2e202SAlex Deucher struct drm_file *file_priv); 248297b2e202SAlex Deucher void amdgpu_driver_preclose_kms(struct drm_device *dev, 248397b2e202SAlex Deucher struct drm_file *file_priv); 2484810ddc3aSAlex Deucher int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon); 2485810ddc3aSAlex Deucher int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon); 248688e72717SThierry Reding u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe); 248788e72717SThierry Reding int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe); 248888e72717SThierry Reding void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe); 248988e72717SThierry Reding int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe, 249097b2e202SAlex Deucher int *max_error, 249197b2e202SAlex Deucher struct timeval *vblank_time, 249297b2e202SAlex Deucher unsigned flags); 249397b2e202SAlex Deucher long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd, 249497b2e202SAlex Deucher unsigned long arg); 249597b2e202SAlex Deucher 249697b2e202SAlex Deucher /* 249797b2e202SAlex Deucher * functions used by amdgpu_encoder.c 249897b2e202SAlex Deucher */ 249997b2e202SAlex Deucher struct amdgpu_afmt_acr { 250097b2e202SAlex Deucher u32 clock; 250197b2e202SAlex Deucher 250297b2e202SAlex Deucher int n_32khz; 250397b2e202SAlex Deucher int cts_32khz; 250497b2e202SAlex Deucher 250597b2e202SAlex Deucher int n_44_1khz; 250697b2e202SAlex Deucher int cts_44_1khz; 250797b2e202SAlex Deucher 250897b2e202SAlex Deucher int n_48khz; 250997b2e202SAlex Deucher int cts_48khz; 251097b2e202SAlex Deucher 251197b2e202SAlex Deucher }; 251297b2e202SAlex Deucher 251397b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock); 251497b2e202SAlex Deucher 251597b2e202SAlex Deucher /* amdgpu_acpi.c */ 251697b2e202SAlex Deucher #if defined(CONFIG_ACPI) 251797b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev); 251897b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev); 251997b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev); 252097b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev, 252197b2e202SAlex Deucher u8 perf_req, bool advertise); 252297b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev); 252397b2e202SAlex Deucher #else 252497b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; } 252597b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { } 252697b2e202SAlex Deucher #endif 252797b2e202SAlex Deucher 252897b2e202SAlex Deucher struct amdgpu_bo_va_mapping * 252997b2e202SAlex Deucher amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser, 253097b2e202SAlex Deucher uint64_t addr, struct amdgpu_bo **bo); 2531c855e250SChristian König int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser); 253297b2e202SAlex Deucher 253397b2e202SAlex Deucher #include "amdgpu_object.h" 253497b2e202SAlex Deucher #endif 2535