xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/amdgpu.h (revision 8fe73328)
197b2e202SAlex Deucher /*
297b2e202SAlex Deucher  * Copyright 2008 Advanced Micro Devices, Inc.
397b2e202SAlex Deucher  * Copyright 2008 Red Hat Inc.
497b2e202SAlex Deucher  * Copyright 2009 Jerome Glisse.
597b2e202SAlex Deucher  *
697b2e202SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
797b2e202SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
897b2e202SAlex Deucher  * to deal in the Software without restriction, including without limitation
997b2e202SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
1097b2e202SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
1197b2e202SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
1297b2e202SAlex Deucher  *
1397b2e202SAlex Deucher  * The above copyright notice and this permission notice shall be included in
1497b2e202SAlex Deucher  * all copies or substantial portions of the Software.
1597b2e202SAlex Deucher  *
1697b2e202SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1797b2e202SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1897b2e202SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1997b2e202SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
2097b2e202SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2197b2e202SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2297b2e202SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
2397b2e202SAlex Deucher  *
2497b2e202SAlex Deucher  * Authors: Dave Airlie
2597b2e202SAlex Deucher  *          Alex Deucher
2697b2e202SAlex Deucher  *          Jerome Glisse
2797b2e202SAlex Deucher  */
2897b2e202SAlex Deucher #ifndef __AMDGPU_H__
2997b2e202SAlex Deucher #define __AMDGPU_H__
3097b2e202SAlex Deucher 
3197b2e202SAlex Deucher #include <linux/atomic.h>
3297b2e202SAlex Deucher #include <linux/wait.h>
3397b2e202SAlex Deucher #include <linux/list.h>
3497b2e202SAlex Deucher #include <linux/kref.h>
3597b2e202SAlex Deucher #include <linux/interval_tree.h>
3697b2e202SAlex Deucher #include <linux/hashtable.h>
37f54d1867SChris Wilson #include <linux/dma-fence.h>
3897b2e202SAlex Deucher 
3997b2e202SAlex Deucher #include <ttm/ttm_bo_api.h>
4097b2e202SAlex Deucher #include <ttm/ttm_bo_driver.h>
4197b2e202SAlex Deucher #include <ttm/ttm_placement.h>
4297b2e202SAlex Deucher #include <ttm/ttm_module.h>
4397b2e202SAlex Deucher #include <ttm/ttm_execbuf_util.h>
4497b2e202SAlex Deucher 
45d03846afSChunming Zhou #include <drm/drmP.h>
4697b2e202SAlex Deucher #include <drm/drm_gem.h>
477e5a547fSChunming Zhou #include <drm/amdgpu_drm.h>
4897b2e202SAlex Deucher 
495fc3aeebSyanyang1 #include "amd_shared.h"
5097b2e202SAlex Deucher #include "amdgpu_mode.h"
5197b2e202SAlex Deucher #include "amdgpu_ih.h"
5297b2e202SAlex Deucher #include "amdgpu_irq.h"
5397b2e202SAlex Deucher #include "amdgpu_ucode.h"
54c632d799SFlora Cui #include "amdgpu_ttm.h"
5597b2e202SAlex Deucher #include "amdgpu_gds.h"
5656113504SChristian König #include "amdgpu_sync.h"
5778023016SChristian König #include "amdgpu_ring.h"
58073440d2SChristian König #include "amdgpu_vm.h"
591f7371b2SAlex Deucher #include "amd_powerplay.h"
60cf097881SAlex Deucher #include "amdgpu_dpm.h"
61a8fe58ceSMaruthi Bayyavarapu #include "amdgpu_acp.h"
6297b2e202SAlex Deucher 
63b80d8475SAlex Deucher #include "gpu_scheduler.h"
64ceeb50edSMonk Liu #include "amdgpu_virt.h"
65b80d8475SAlex Deucher 
6697b2e202SAlex Deucher /*
6797b2e202SAlex Deucher  * Modules parameters.
6897b2e202SAlex Deucher  */
6997b2e202SAlex Deucher extern int amdgpu_modeset;
7097b2e202SAlex Deucher extern int amdgpu_vram_limit;
7197b2e202SAlex Deucher extern int amdgpu_gart_size;
7295844d20SMarek Olšák extern int amdgpu_moverate;
7397b2e202SAlex Deucher extern int amdgpu_benchmarking;
7497b2e202SAlex Deucher extern int amdgpu_testing;
7597b2e202SAlex Deucher extern int amdgpu_audio;
7697b2e202SAlex Deucher extern int amdgpu_disp_priority;
7797b2e202SAlex Deucher extern int amdgpu_hw_i2c;
7897b2e202SAlex Deucher extern int amdgpu_pcie_gen2;
7997b2e202SAlex Deucher extern int amdgpu_msi;
8097b2e202SAlex Deucher extern int amdgpu_lockup_timeout;
8197b2e202SAlex Deucher extern int amdgpu_dpm;
8297b2e202SAlex Deucher extern int amdgpu_smc_load_fw;
8397b2e202SAlex Deucher extern int amdgpu_aspm;
8497b2e202SAlex Deucher extern int amdgpu_runtime_pm;
8597b2e202SAlex Deucher extern unsigned amdgpu_ip_block_mask;
8697b2e202SAlex Deucher extern int amdgpu_bapm;
8797b2e202SAlex Deucher extern int amdgpu_deep_color;
8897b2e202SAlex Deucher extern int amdgpu_vm_size;
8997b2e202SAlex Deucher extern int amdgpu_vm_block_size;
90d9c13156SChristian König extern int amdgpu_vm_fault_stop;
91b495bd3aSChristian König extern int amdgpu_vm_debug;
921333f723SJammy Zhou extern int amdgpu_sched_jobs;
934afcb303SJammy Zhou extern int amdgpu_sched_hw_submission;
943ca67300SRex Zhu extern int amdgpu_no_evict;
953ca67300SRex Zhu extern int amdgpu_direct_gma_size;
96cd474ba0SAlex Deucher extern unsigned amdgpu_pcie_gen_cap;
97cd474ba0SAlex Deucher extern unsigned amdgpu_pcie_lane_cap;
98395d1fb9SNicolai Hähnle extern unsigned amdgpu_cg_mask;
99395d1fb9SNicolai Hähnle extern unsigned amdgpu_pg_mask;
1006f8941a2SNicolai Hähnle extern char *amdgpu_disable_cu;
1019accf2fdSEmily Deng extern char *amdgpu_virtual_display;
1025141e9d2SRex Zhu extern unsigned amdgpu_pp_feature_mask;
1036a7f76e7SChristian König extern int amdgpu_vram_page_split;
10497b2e202SAlex Deucher 
1054b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
10697b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
10797b2e202SAlex Deucher #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
10897b2e202SAlex Deucher /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
10997b2e202SAlex Deucher #define AMDGPU_IB_POOL_SIZE			16
11097b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
11197b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT			4
11297b2e202SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH			8
11397b2e202SAlex Deucher 
11436f523a7SJammy Zhou /* max number of IP instances */
11536f523a7SJammy Zhou #define AMDGPU_MAX_SDMA_INSTANCES		2
11636f523a7SJammy Zhou 
11797b2e202SAlex Deucher /* hardcode that limit for now */
11897b2e202SAlex Deucher #define AMDGPU_VA_RESERVED_SIZE			(8 << 20)
11997b2e202SAlex Deucher 
12097b2e202SAlex Deucher /* hard reset data */
12197b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b
12297b2e202SAlex Deucher 
12397b2e202SAlex Deucher /* reset flags */
12497b2e202SAlex Deucher #define AMDGPU_RESET_GFX			(1 << 0)
12597b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE			(1 << 1)
12697b2e202SAlex Deucher #define AMDGPU_RESET_DMA			(1 << 2)
12797b2e202SAlex Deucher #define AMDGPU_RESET_CP				(1 << 3)
12897b2e202SAlex Deucher #define AMDGPU_RESET_GRBM			(1 << 4)
12997b2e202SAlex Deucher #define AMDGPU_RESET_DMA1			(1 << 5)
13097b2e202SAlex Deucher #define AMDGPU_RESET_RLC			(1 << 6)
13197b2e202SAlex Deucher #define AMDGPU_RESET_SEM			(1 << 7)
13297b2e202SAlex Deucher #define AMDGPU_RESET_IH				(1 << 8)
13397b2e202SAlex Deucher #define AMDGPU_RESET_VMC			(1 << 9)
13497b2e202SAlex Deucher #define AMDGPU_RESET_MC				(1 << 10)
13597b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY			(1 << 11)
13697b2e202SAlex Deucher #define AMDGPU_RESET_UVD			(1 << 12)
13797b2e202SAlex Deucher #define AMDGPU_RESET_VCE			(1 << 13)
13897b2e202SAlex Deucher #define AMDGPU_RESET_VCE1			(1 << 14)
13997b2e202SAlex Deucher 
14097b2e202SAlex Deucher /* GFX current status */
14197b2e202SAlex Deucher #define AMDGPU_GFX_NORMAL_MODE			0x00000000L
14297b2e202SAlex Deucher #define AMDGPU_GFX_SAFE_MODE			0x00000001L
14397b2e202SAlex Deucher #define AMDGPU_GFX_PG_DISABLED_MODE		0x00000002L
14497b2e202SAlex Deucher #define AMDGPU_GFX_CG_DISABLED_MODE		0x00000004L
14597b2e202SAlex Deucher #define AMDGPU_GFX_LBPW_DISABLED_MODE		0x00000008L
14697b2e202SAlex Deucher 
14797b2e202SAlex Deucher /* max cursor sizes (in pixels) */
14897b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128
14997b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128
15097b2e202SAlex Deucher 
15197b2e202SAlex Deucher struct amdgpu_device;
15297b2e202SAlex Deucher struct amdgpu_ib;
15397b2e202SAlex Deucher struct amdgpu_cs_parser;
154bb977d37SChunming Zhou struct amdgpu_job;
15597b2e202SAlex Deucher struct amdgpu_irq_src;
1560b492a4cSAlex Deucher struct amdgpu_fpriv;
15797b2e202SAlex Deucher 
15897b2e202SAlex Deucher enum amdgpu_cp_irq {
15997b2e202SAlex Deucher 	AMDGPU_CP_IRQ_GFX_EOP = 0,
16097b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
16197b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
16297b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
16397b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
16497b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
16597b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
16697b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
16797b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
16897b2e202SAlex Deucher 
16997b2e202SAlex Deucher 	AMDGPU_CP_IRQ_LAST
17097b2e202SAlex Deucher };
17197b2e202SAlex Deucher 
17297b2e202SAlex Deucher enum amdgpu_sdma_irq {
17397b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_TRAP0 = 0,
17497b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_TRAP1,
17597b2e202SAlex Deucher 
17697b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_LAST
17797b2e202SAlex Deucher };
17897b2e202SAlex Deucher 
17997b2e202SAlex Deucher enum amdgpu_thermal_irq {
18097b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
18197b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
18297b2e202SAlex Deucher 
18397b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_LAST
18497b2e202SAlex Deucher };
18597b2e202SAlex Deucher 
1864e638ae9SXiangliang Yu enum amdgpu_kiq_irq {
1874e638ae9SXiangliang Yu 	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
1884e638ae9SXiangliang Yu 	AMDGPU_CP_KIQ_IRQ_LAST
1894e638ae9SXiangliang Yu };
1904e638ae9SXiangliang Yu 
19197b2e202SAlex Deucher int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
1925fc3aeebSyanyang1 				  enum amd_ip_block_type block_type,
1935fc3aeebSyanyang1 				  enum amd_clockgating_state state);
19497b2e202SAlex Deucher int amdgpu_set_powergating_state(struct amdgpu_device *adev,
1955fc3aeebSyanyang1 				  enum amd_ip_block_type block_type,
1965fc3aeebSyanyang1 				  enum amd_powergating_state state);
1976cb2d4e4SHuang Rui void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
1985dbbb60bSAlex Deucher int amdgpu_wait_for_idle(struct amdgpu_device *adev,
1995dbbb60bSAlex Deucher 			 enum amd_ip_block_type block_type);
2005dbbb60bSAlex Deucher bool amdgpu_is_idle(struct amdgpu_device *adev,
2015dbbb60bSAlex Deucher 		    enum amd_ip_block_type block_type);
20297b2e202SAlex Deucher 
203a1255107SAlex Deucher #define AMDGPU_MAX_IP_NUM 16
204a1255107SAlex Deucher 
205a1255107SAlex Deucher struct amdgpu_ip_block_status {
206a1255107SAlex Deucher 	bool valid;
207a1255107SAlex Deucher 	bool sw;
208a1255107SAlex Deucher 	bool hw;
209a1255107SAlex Deucher 	bool late_initialized;
210a1255107SAlex Deucher 	bool hang;
211a1255107SAlex Deucher };
212a1255107SAlex Deucher 
21397b2e202SAlex Deucher struct amdgpu_ip_block_version {
214a1255107SAlex Deucher 	const enum amd_ip_block_type type;
215a1255107SAlex Deucher 	const u32 major;
216a1255107SAlex Deucher 	const u32 minor;
217a1255107SAlex Deucher 	const u32 rev;
2185fc3aeebSyanyang1 	const struct amd_ip_funcs *funcs;
21997b2e202SAlex Deucher };
22097b2e202SAlex Deucher 
221a1255107SAlex Deucher struct amdgpu_ip_block {
222a1255107SAlex Deucher 	struct amdgpu_ip_block_status status;
223a1255107SAlex Deucher 	const struct amdgpu_ip_block_version *version;
224a1255107SAlex Deucher };
225a1255107SAlex Deucher 
22697b2e202SAlex Deucher int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
2275fc3aeebSyanyang1 				enum amd_ip_block_type type,
22897b2e202SAlex Deucher 				u32 major, u32 minor);
22997b2e202SAlex Deucher 
230a1255107SAlex Deucher struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
2315fc3aeebSyanyang1 					     enum amd_ip_block_type type);
23297b2e202SAlex Deucher 
233a1255107SAlex Deucher int amdgpu_ip_block_add(struct amdgpu_device *adev,
234a1255107SAlex Deucher 			const struct amdgpu_ip_block_version *ip_block_version);
235a1255107SAlex Deucher 
23697b2e202SAlex Deucher /* provided by hw blocks that can move/clear data.  e.g., gfx or sdma */
23797b2e202SAlex Deucher struct amdgpu_buffer_funcs {
23897b2e202SAlex Deucher 	/* maximum bytes in a single operation */
23997b2e202SAlex Deucher 	uint32_t	copy_max_bytes;
24097b2e202SAlex Deucher 
24197b2e202SAlex Deucher 	/* number of dw to reserve per operation */
24297b2e202SAlex Deucher 	unsigned	copy_num_dw;
24397b2e202SAlex Deucher 
24497b2e202SAlex Deucher 	/* used for buffer migration */
245c7ae72c0SChunming Zhou 	void (*emit_copy_buffer)(struct amdgpu_ib *ib,
24697b2e202SAlex Deucher 				 /* src addr in bytes */
24797b2e202SAlex Deucher 				 uint64_t src_offset,
24897b2e202SAlex Deucher 				 /* dst addr in bytes */
24997b2e202SAlex Deucher 				 uint64_t dst_offset,
25097b2e202SAlex Deucher 				 /* number of byte to transfer */
25197b2e202SAlex Deucher 				 uint32_t byte_count);
25297b2e202SAlex Deucher 
25397b2e202SAlex Deucher 	/* maximum bytes in a single operation */
25497b2e202SAlex Deucher 	uint32_t	fill_max_bytes;
25597b2e202SAlex Deucher 
25697b2e202SAlex Deucher 	/* number of dw to reserve per operation */
25797b2e202SAlex Deucher 	unsigned	fill_num_dw;
25897b2e202SAlex Deucher 
25997b2e202SAlex Deucher 	/* used for buffer clearing */
2606e7a3840SChunming Zhou 	void (*emit_fill_buffer)(struct amdgpu_ib *ib,
26197b2e202SAlex Deucher 				 /* value to write to memory */
26297b2e202SAlex Deucher 				 uint32_t src_data,
26397b2e202SAlex Deucher 				 /* dst addr in bytes */
26497b2e202SAlex Deucher 				 uint64_t dst_offset,
26597b2e202SAlex Deucher 				 /* number of byte to fill */
26697b2e202SAlex Deucher 				 uint32_t byte_count);
26797b2e202SAlex Deucher };
26897b2e202SAlex Deucher 
26997b2e202SAlex Deucher /* provided by hw blocks that can write ptes, e.g., sdma */
27097b2e202SAlex Deucher struct amdgpu_vm_pte_funcs {
27197b2e202SAlex Deucher 	/* copy pte entries from GART */
27297b2e202SAlex Deucher 	void (*copy_pte)(struct amdgpu_ib *ib,
27397b2e202SAlex Deucher 			 uint64_t pe, uint64_t src,
27497b2e202SAlex Deucher 			 unsigned count);
27597b2e202SAlex Deucher 	/* write pte one entry at a time with addr mapping */
276de9ea7bdSChristian König 	void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
277de9ea7bdSChristian König 			  uint64_t value, unsigned count,
278de9ea7bdSChristian König 			  uint32_t incr);
27997b2e202SAlex Deucher 	/* for linear pte/pde updates without addr mapping */
28097b2e202SAlex Deucher 	void (*set_pte_pde)(struct amdgpu_ib *ib,
28197b2e202SAlex Deucher 			    uint64_t pe,
28297b2e202SAlex Deucher 			    uint64_t addr, unsigned count,
28397b2e202SAlex Deucher 			    uint32_t incr, uint32_t flags);
28497b2e202SAlex Deucher };
28597b2e202SAlex Deucher 
28697b2e202SAlex Deucher /* provided by the gmc block */
28797b2e202SAlex Deucher struct amdgpu_gart_funcs {
28897b2e202SAlex Deucher 	/* flush the vm tlb via mmio */
28997b2e202SAlex Deucher 	void (*flush_gpu_tlb)(struct amdgpu_device *adev,
29097b2e202SAlex Deucher 			      uint32_t vmid);
29197b2e202SAlex Deucher 	/* write pte/pde updates using the cpu */
29297b2e202SAlex Deucher 	int (*set_pte_pde)(struct amdgpu_device *adev,
29397b2e202SAlex Deucher 			   void *cpu_pt_addr, /* cpu addr of page table */
29497b2e202SAlex Deucher 			   uint32_t gpu_page_idx, /* pte/pde to update */
29597b2e202SAlex Deucher 			   uint64_t addr, /* addr to write into pte/pde */
29697b2e202SAlex Deucher 			   uint32_t flags); /* access flags */
297284710faSChristian König 	/* enable/disable PRT support */
298284710faSChristian König 	void (*set_prt)(struct amdgpu_device *adev, bool enable);
29997b2e202SAlex Deucher };
30097b2e202SAlex Deucher 
30197b2e202SAlex Deucher /* provided by the ih block */
30297b2e202SAlex Deucher struct amdgpu_ih_funcs {
30397b2e202SAlex Deucher 	/* ring read/write ptr handling, called from interrupt context */
30497b2e202SAlex Deucher 	u32 (*get_wptr)(struct amdgpu_device *adev);
30597b2e202SAlex Deucher 	void (*decode_iv)(struct amdgpu_device *adev,
30697b2e202SAlex Deucher 			  struct amdgpu_iv_entry *entry);
30797b2e202SAlex Deucher 	void (*set_rptr)(struct amdgpu_device *adev);
30897b2e202SAlex Deucher };
30997b2e202SAlex Deucher 
31097b2e202SAlex Deucher /*
31197b2e202SAlex Deucher  * BIOS.
31297b2e202SAlex Deucher  */
31397b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev);
31497b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev);
31597b2e202SAlex Deucher 
31697b2e202SAlex Deucher /*
31797b2e202SAlex Deucher  * Dummy page
31897b2e202SAlex Deucher  */
31997b2e202SAlex Deucher struct amdgpu_dummy_page {
32097b2e202SAlex Deucher 	struct page	*page;
32197b2e202SAlex Deucher 	dma_addr_t	addr;
32297b2e202SAlex Deucher };
32397b2e202SAlex Deucher int amdgpu_dummy_page_init(struct amdgpu_device *adev);
32497b2e202SAlex Deucher void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
32597b2e202SAlex Deucher 
32697b2e202SAlex Deucher 
32797b2e202SAlex Deucher /*
32897b2e202SAlex Deucher  * Clocks
32997b2e202SAlex Deucher  */
33097b2e202SAlex Deucher 
33197b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3
33297b2e202SAlex Deucher 
33397b2e202SAlex Deucher struct amdgpu_clock {
33497b2e202SAlex Deucher 	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
33597b2e202SAlex Deucher 	struct amdgpu_pll spll;
33697b2e202SAlex Deucher 	struct amdgpu_pll mpll;
33797b2e202SAlex Deucher 	/* 10 Khz units */
33897b2e202SAlex Deucher 	uint32_t default_mclk;
33997b2e202SAlex Deucher 	uint32_t default_sclk;
34097b2e202SAlex Deucher 	uint32_t default_dispclk;
34197b2e202SAlex Deucher 	uint32_t current_dispclk;
34297b2e202SAlex Deucher 	uint32_t dp_extclk;
34397b2e202SAlex Deucher 	uint32_t max_pixel_clock;
34497b2e202SAlex Deucher };
34597b2e202SAlex Deucher 
34697b2e202SAlex Deucher /*
347c632d799SFlora Cui  * BO.
34897b2e202SAlex Deucher  */
34997b2e202SAlex Deucher struct amdgpu_bo_list_entry {
35097b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
35197b2e202SAlex Deucher 	struct ttm_validate_buffer	tv;
35297b2e202SAlex Deucher 	struct amdgpu_bo_va		*bo_va;
35397b2e202SAlex Deucher 	uint32_t			priority;
3542f568dbdSChristian König 	struct page			**user_pages;
3552f568dbdSChristian König 	int				user_invalidated;
35697b2e202SAlex Deucher };
35797b2e202SAlex Deucher 
35897b2e202SAlex Deucher struct amdgpu_bo_va_mapping {
35997b2e202SAlex Deucher 	struct list_head		list;
36097b2e202SAlex Deucher 	struct interval_tree_node	it;
36197b2e202SAlex Deucher 	uint64_t			offset;
362268c3001SChristian König 	uint64_t			flags;
36397b2e202SAlex Deucher };
36497b2e202SAlex Deucher 
36597b2e202SAlex Deucher /* bo virtual addresses in a specific vm */
36697b2e202SAlex Deucher struct amdgpu_bo_va {
36797b2e202SAlex Deucher 	/* protected by bo being reserved */
36897b2e202SAlex Deucher 	struct list_head		bo_list;
369f54d1867SChris Wilson 	struct dma_fence	        *last_pt_update;
37097b2e202SAlex Deucher 	unsigned			ref_count;
37197b2e202SAlex Deucher 
3727fc11959SChristian König 	/* protected by vm mutex and spinlock */
37397b2e202SAlex Deucher 	struct list_head		vm_status;
37497b2e202SAlex Deucher 
3757fc11959SChristian König 	/* mappings for this bo_va */
3767fc11959SChristian König 	struct list_head		invalids;
3777fc11959SChristian König 	struct list_head		valids;
3787fc11959SChristian König 
37997b2e202SAlex Deucher 	/* constant after initialization */
38097b2e202SAlex Deucher 	struct amdgpu_vm		*vm;
38197b2e202SAlex Deucher 	struct amdgpu_bo		*bo;
38297b2e202SAlex Deucher };
38397b2e202SAlex Deucher 
3847e5a547fSChunming Zhou #define AMDGPU_GEM_DOMAIN_MAX		0x3
3857e5a547fSChunming Zhou 
38697b2e202SAlex Deucher struct amdgpu_bo {
38797b2e202SAlex Deucher 	/* Protected by tbo.reserved */
3881ea863fdSChristian König 	u32				prefered_domains;
3891ea863fdSChristian König 	u32				allowed_domains;
3907e5a547fSChunming Zhou 	struct ttm_place		placements[AMDGPU_GEM_DOMAIN_MAX + 1];
39197b2e202SAlex Deucher 	struct ttm_placement		placement;
39297b2e202SAlex Deucher 	struct ttm_buffer_object	tbo;
39397b2e202SAlex Deucher 	struct ttm_bo_kmap_obj		kmap;
39497b2e202SAlex Deucher 	u64				flags;
39597b2e202SAlex Deucher 	unsigned			pin_count;
39697b2e202SAlex Deucher 	void				*kptr;
39797b2e202SAlex Deucher 	u64				tiling_flags;
39897b2e202SAlex Deucher 	u64				metadata_flags;
39997b2e202SAlex Deucher 	void				*metadata;
40097b2e202SAlex Deucher 	u32				metadata_size;
4018e94a46cSMario Kleiner 	unsigned			prime_shared_count;
40297b2e202SAlex Deucher 	/* list of all virtual address to which this bo
40397b2e202SAlex Deucher 	 * is associated to
40497b2e202SAlex Deucher 	 */
40597b2e202SAlex Deucher 	struct list_head		va;
40697b2e202SAlex Deucher 	/* Constant after initialization */
40797b2e202SAlex Deucher 	struct drm_gem_object		gem_base;
40882b9c55bSChristian König 	struct amdgpu_bo		*parent;
409e7893c4bSChunming Zhou 	struct amdgpu_bo		*shadow;
41097b2e202SAlex Deucher 
41197b2e202SAlex Deucher 	struct ttm_bo_kmap_obj		dma_buf_vmap;
41297b2e202SAlex Deucher 	struct amdgpu_mn		*mn;
41397b2e202SAlex Deucher 	struct list_head		mn_list;
4140c4e7fa5SChunming Zhou 	struct list_head		shadow_list;
41597b2e202SAlex Deucher };
41697b2e202SAlex Deucher #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
41797b2e202SAlex Deucher 
41897b2e202SAlex Deucher void amdgpu_gem_object_free(struct drm_gem_object *obj);
41997b2e202SAlex Deucher int amdgpu_gem_object_open(struct drm_gem_object *obj,
42097b2e202SAlex Deucher 				struct drm_file *file_priv);
42197b2e202SAlex Deucher void amdgpu_gem_object_close(struct drm_gem_object *obj,
42297b2e202SAlex Deucher 				struct drm_file *file_priv);
42397b2e202SAlex Deucher unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
42497b2e202SAlex Deucher struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
4254d9c514dSChristian König struct drm_gem_object *
4264d9c514dSChristian König amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
42797b2e202SAlex Deucher 				 struct dma_buf_attachment *attach,
42897b2e202SAlex Deucher 				 struct sg_table *sg);
42997b2e202SAlex Deucher struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
43097b2e202SAlex Deucher 					struct drm_gem_object *gobj,
43197b2e202SAlex Deucher 					int flags);
43297b2e202SAlex Deucher int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
43397b2e202SAlex Deucher void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
43497b2e202SAlex Deucher struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
43597b2e202SAlex Deucher void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
43697b2e202SAlex Deucher void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
43797b2e202SAlex Deucher int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
43897b2e202SAlex Deucher 
43997b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock.
44097b2e202SAlex Deucher  * By conception this is an helper for other part of the driver
44197b2e202SAlex Deucher  * like the indirect buffer or semaphore, which both have their
44297b2e202SAlex Deucher  * locking.
44397b2e202SAlex Deucher  *
44497b2e202SAlex Deucher  * Principe is simple, we keep a list of sub allocation in offset
44597b2e202SAlex Deucher  * order (first entry has offset == 0, last entry has the highest
44697b2e202SAlex Deucher  * offset).
44797b2e202SAlex Deucher  *
44897b2e202SAlex Deucher  * When allocating new object we first check if there is room at
44997b2e202SAlex Deucher  * the end total_size - (last_object_offset + last_object_size) >=
45097b2e202SAlex Deucher  * alloc_size. If so we allocate new object there.
45197b2e202SAlex Deucher  *
45297b2e202SAlex Deucher  * When there is not enough room at the end, we start waiting for
45397b2e202SAlex Deucher  * each sub object until we reach object_offset+object_size >=
45497b2e202SAlex Deucher  * alloc_size, this object then become the sub object we return.
45597b2e202SAlex Deucher  *
45697b2e202SAlex Deucher  * Alignment can't be bigger than page size.
45797b2e202SAlex Deucher  *
45897b2e202SAlex Deucher  * Hole are not considered for allocation to keep things simple.
45997b2e202SAlex Deucher  * Assumption is that there won't be hole (all object on same
46097b2e202SAlex Deucher  * alignment).
46197b2e202SAlex Deucher  */
4626ba60b89SChristian König 
4636ba60b89SChristian König #define AMDGPU_SA_NUM_FENCE_LISTS	32
4646ba60b89SChristian König 
46597b2e202SAlex Deucher struct amdgpu_sa_manager {
46697b2e202SAlex Deucher 	wait_queue_head_t	wq;
46797b2e202SAlex Deucher 	struct amdgpu_bo	*bo;
46897b2e202SAlex Deucher 	struct list_head	*hole;
4696ba60b89SChristian König 	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
47097b2e202SAlex Deucher 	struct list_head	olist;
47197b2e202SAlex Deucher 	unsigned		size;
47297b2e202SAlex Deucher 	uint64_t		gpu_addr;
47397b2e202SAlex Deucher 	void			*cpu_ptr;
47497b2e202SAlex Deucher 	uint32_t		domain;
47597b2e202SAlex Deucher 	uint32_t		align;
47697b2e202SAlex Deucher };
47797b2e202SAlex Deucher 
47897b2e202SAlex Deucher /* sub-allocation buffer */
47997b2e202SAlex Deucher struct amdgpu_sa_bo {
48097b2e202SAlex Deucher 	struct list_head		olist;
48197b2e202SAlex Deucher 	struct list_head		flist;
48297b2e202SAlex Deucher 	struct amdgpu_sa_manager	*manager;
48397b2e202SAlex Deucher 	unsigned			soffset;
48497b2e202SAlex Deucher 	unsigned			eoffset;
485f54d1867SChris Wilson 	struct dma_fence	        *fence;
48697b2e202SAlex Deucher };
48797b2e202SAlex Deucher 
48897b2e202SAlex Deucher /*
48997b2e202SAlex Deucher  * GEM objects.
49097b2e202SAlex Deucher  */
491418aa0c2SChristian König void amdgpu_gem_force_release(struct amdgpu_device *adev);
49297b2e202SAlex Deucher int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
49397b2e202SAlex Deucher 				int alignment, u32 initial_domain,
49497b2e202SAlex Deucher 				u64 flags, bool kernel,
49597b2e202SAlex Deucher 				struct drm_gem_object **obj);
49697b2e202SAlex Deucher 
49797b2e202SAlex Deucher int amdgpu_mode_dumb_create(struct drm_file *file_priv,
49897b2e202SAlex Deucher 			    struct drm_device *dev,
49997b2e202SAlex Deucher 			    struct drm_mode_create_dumb *args);
50097b2e202SAlex Deucher int amdgpu_mode_dumb_mmap(struct drm_file *filp,
50197b2e202SAlex Deucher 			  struct drm_device *dev,
50297b2e202SAlex Deucher 			  uint32_t handle, uint64_t *offset_p);
503d573de2dSRex Zhu int amdgpu_fence_slab_init(void);
504d573de2dSRex Zhu void amdgpu_fence_slab_fini(void);
50597b2e202SAlex Deucher 
50697b2e202SAlex Deucher /*
50797b2e202SAlex Deucher  * GART structures, functions & helpers
50897b2e202SAlex Deucher  */
50997b2e202SAlex Deucher struct amdgpu_mc;
51097b2e202SAlex Deucher 
51197b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SIZE 4096
51297b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
51397b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SHIFT 12
51497b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
51597b2e202SAlex Deucher 
51697b2e202SAlex Deucher struct amdgpu_gart {
51797b2e202SAlex Deucher 	dma_addr_t			table_addr;
51897b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
51997b2e202SAlex Deucher 	void				*ptr;
52097b2e202SAlex Deucher 	unsigned			num_gpu_pages;
52197b2e202SAlex Deucher 	unsigned			num_cpu_pages;
52297b2e202SAlex Deucher 	unsigned			table_size;
523a1d29476SChristian König #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
52497b2e202SAlex Deucher 	struct page			**pages;
525a1d29476SChristian König #endif
52697b2e202SAlex Deucher 	bool				ready;
52797b2e202SAlex Deucher 	const struct amdgpu_gart_funcs *gart_funcs;
52897b2e202SAlex Deucher };
52997b2e202SAlex Deucher 
53097b2e202SAlex Deucher int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
53197b2e202SAlex Deucher void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
53297b2e202SAlex Deucher int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
53397b2e202SAlex Deucher void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
53497b2e202SAlex Deucher int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
53597b2e202SAlex Deucher void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
53697b2e202SAlex Deucher int amdgpu_gart_init(struct amdgpu_device *adev);
53797b2e202SAlex Deucher void amdgpu_gart_fini(struct amdgpu_device *adev);
538cab0b8d5SFelix Kuehling void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
53997b2e202SAlex Deucher 			int pages);
540cab0b8d5SFelix Kuehling int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
54197b2e202SAlex Deucher 		     int pages, struct page **pagelist,
54297b2e202SAlex Deucher 		     dma_addr_t *dma_addr, uint32_t flags);
5432c0d7318SChunming Zhou int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
54497b2e202SAlex Deucher 
54597b2e202SAlex Deucher /*
54697b2e202SAlex Deucher  * GPU MC structures, functions & helpers
54797b2e202SAlex Deucher  */
54897b2e202SAlex Deucher struct amdgpu_mc {
54997b2e202SAlex Deucher 	resource_size_t		aper_size;
55097b2e202SAlex Deucher 	resource_size_t		aper_base;
55197b2e202SAlex Deucher 	resource_size_t		agp_base;
55297b2e202SAlex Deucher 	/* for some chips with <= 32MB we need to lie
55397b2e202SAlex Deucher 	 * about vram size near mc fb location */
55497b2e202SAlex Deucher 	u64			mc_vram_size;
55597b2e202SAlex Deucher 	u64			visible_vram_size;
55697b2e202SAlex Deucher 	u64			gtt_size;
55797b2e202SAlex Deucher 	u64			gtt_start;
55897b2e202SAlex Deucher 	u64			gtt_end;
55997b2e202SAlex Deucher 	u64			vram_start;
56097b2e202SAlex Deucher 	u64			vram_end;
56197b2e202SAlex Deucher 	unsigned		vram_width;
56297b2e202SAlex Deucher 	u64			real_vram_size;
56397b2e202SAlex Deucher 	int			vram_mtrr;
56497b2e202SAlex Deucher 	u64                     gtt_base_align;
56597b2e202SAlex Deucher 	u64                     mc_mask;
56697b2e202SAlex Deucher 	const struct firmware   *fw;	/* MC firmware */
56797b2e202SAlex Deucher 	uint32_t                fw_version;
56897b2e202SAlex Deucher 	struct amdgpu_irq_src	vm_fault;
56981c59f54SKen Wang 	uint32_t		vram_type;
57050b0197aSChunming Zhou 	uint32_t                srbm_soft_reset;
57150b0197aSChunming Zhou 	struct amdgpu_mode_mc_save save;
572f7c35abeSChristian König 	bool			prt_warning;
5738fe73328SJunwei Zhang 	/* apertures */
5748fe73328SJunwei Zhang 	u64					shared_aperture_start;
5758fe73328SJunwei Zhang 	u64					shared_aperture_end;
5768fe73328SJunwei Zhang 	u64					private_aperture_start;
5778fe73328SJunwei Zhang 	u64					private_aperture_end;
57897b2e202SAlex Deucher };
57997b2e202SAlex Deucher 
58097b2e202SAlex Deucher /*
58197b2e202SAlex Deucher  * GPU doorbell structures, functions & helpers
58297b2e202SAlex Deucher  */
58397b2e202SAlex Deucher typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
58497b2e202SAlex Deucher {
58597b2e202SAlex Deucher 	AMDGPU_DOORBELL_KIQ                     = 0x000,
58697b2e202SAlex Deucher 	AMDGPU_DOORBELL_HIQ                     = 0x001,
58797b2e202SAlex Deucher 	AMDGPU_DOORBELL_DIQ                     = 0x002,
58897b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING0               = 0x010,
58997b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING1               = 0x011,
59097b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING2               = 0x012,
59197b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING3               = 0x013,
59297b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING4               = 0x014,
59397b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING5               = 0x015,
59497b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING6               = 0x016,
59597b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING7               = 0x017,
59697b2e202SAlex Deucher 	AMDGPU_DOORBELL_GFX_RING0               = 0x020,
59797b2e202SAlex Deucher 	AMDGPU_DOORBELL_sDMA_ENGINE0            = 0x1E0,
59897b2e202SAlex Deucher 	AMDGPU_DOORBELL_sDMA_ENGINE1            = 0x1E1,
59997b2e202SAlex Deucher 	AMDGPU_DOORBELL_IH                      = 0x1E8,
60097b2e202SAlex Deucher 	AMDGPU_DOORBELL_MAX_ASSIGNMENT          = 0x3FF,
60197b2e202SAlex Deucher 	AMDGPU_DOORBELL_INVALID                 = 0xFFFF
60297b2e202SAlex Deucher } AMDGPU_DOORBELL_ASSIGNMENT;
60397b2e202SAlex Deucher 
60497b2e202SAlex Deucher struct amdgpu_doorbell {
60597b2e202SAlex Deucher 	/* doorbell mmio */
60697b2e202SAlex Deucher 	resource_size_t		base;
60797b2e202SAlex Deucher 	resource_size_t		size;
60897b2e202SAlex Deucher 	u32 __iomem		*ptr;
60997b2e202SAlex Deucher 	u32			num_doorbells;	/* Number of doorbells actually reserved for amdgpu. */
61097b2e202SAlex Deucher };
61197b2e202SAlex Deucher 
61297b2e202SAlex Deucher void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
61397b2e202SAlex Deucher 				phys_addr_t *aperture_base,
61497b2e202SAlex Deucher 				size_t *aperture_size,
61597b2e202SAlex Deucher 				size_t *start_offset);
61697b2e202SAlex Deucher 
61797b2e202SAlex Deucher /*
61897b2e202SAlex Deucher  * IRQS.
61997b2e202SAlex Deucher  */
62097b2e202SAlex Deucher 
62197b2e202SAlex Deucher struct amdgpu_flip_work {
622325cbba1SMichel Dänzer 	struct delayed_work		flip_work;
62397b2e202SAlex Deucher 	struct work_struct		unpin_work;
62497b2e202SAlex Deucher 	struct amdgpu_device		*adev;
62597b2e202SAlex Deucher 	int				crtc_id;
626325cbba1SMichel Dänzer 	u32				target_vblank;
62797b2e202SAlex Deucher 	uint64_t			base;
62897b2e202SAlex Deucher 	struct drm_pending_vblank_event *event;
629765e7fbfSChristian König 	struct amdgpu_bo		*old_abo;
630f54d1867SChris Wilson 	struct dma_fence		*excl;
6311ffd2652SChristian König 	unsigned			shared_count;
632f54d1867SChris Wilson 	struct dma_fence		**shared;
633f54d1867SChris Wilson 	struct dma_fence_cb		cb;
634cb9e59d7SAlex Deucher 	bool				async;
63597b2e202SAlex Deucher };
63697b2e202SAlex Deucher 
63797b2e202SAlex Deucher 
63897b2e202SAlex Deucher /*
63997b2e202SAlex Deucher  * CP & rings.
64097b2e202SAlex Deucher  */
64197b2e202SAlex Deucher 
64297b2e202SAlex Deucher struct amdgpu_ib {
64397b2e202SAlex Deucher 	struct amdgpu_sa_bo		*sa_bo;
64497b2e202SAlex Deucher 	uint32_t			length_dw;
64597b2e202SAlex Deucher 	uint64_t			gpu_addr;
64697b2e202SAlex Deucher 	uint32_t			*ptr;
647de807f81SJammy Zhou 	uint32_t			flags;
64897b2e202SAlex Deucher };
64997b2e202SAlex Deucher 
65062250a91SNils Wallménius extern const struct amd_sched_backend_ops amdgpu_sched_ops;
651c1b69ed0SChunming Zhou 
65250838c8cSChristian König int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
653c5637837SMonk Liu 		     struct amdgpu_job **job, struct amdgpu_vm *vm);
654d71518b5SChristian König int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
655d71518b5SChristian König 			     struct amdgpu_job **job);
656b6723c8dSMonk Liu 
657a5fb4ec2SChristian König void amdgpu_job_free_resources(struct amdgpu_job *job);
65850838c8cSChristian König void amdgpu_job_free(struct amdgpu_job *job);
659d71518b5SChristian König int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
6602bd9ccfaSChristian König 		      struct amd_sched_entity *entity, void *owner,
661f54d1867SChris Wilson 		      struct dma_fence **f);
6628b4fb00bSChristian König 
66397b2e202SAlex Deucher /*
66497b2e202SAlex Deucher  * context related structures
66597b2e202SAlex Deucher  */
66697b2e202SAlex Deucher 
66721c16bf6SChristian König struct amdgpu_ctx_ring {
66821c16bf6SChristian König 	uint64_t		sequence;
669f54d1867SChris Wilson 	struct dma_fence	**fences;
67091404fb2SChristian König 	struct amd_sched_entity	entity;
67121c16bf6SChristian König };
67221c16bf6SChristian König 
67397b2e202SAlex Deucher struct amdgpu_ctx {
67497b2e202SAlex Deucher 	struct kref		refcount;
6759cb7e5a9SChunming Zhou 	struct amdgpu_device    *adev;
676d94aed5aSMarek Olšák 	unsigned		reset_counter;
67721c16bf6SChristian König 	spinlock_t		ring_lock;
678f54d1867SChris Wilson 	struct dma_fence	**fences;
67921c16bf6SChristian König 	struct amdgpu_ctx_ring	rings[AMDGPU_MAX_RINGS];
680753ad49cSMonk Liu 	bool preamble_presented;
68197b2e202SAlex Deucher };
68297b2e202SAlex Deucher 
68397b2e202SAlex Deucher struct amdgpu_ctx_mgr {
68497b2e202SAlex Deucher 	struct amdgpu_device	*adev;
6850147ee0fSMarek Olšák 	struct mutex		lock;
6860b492a4cSAlex Deucher 	/* protected by lock */
6870b492a4cSAlex Deucher 	struct idr		ctx_handles;
68897b2e202SAlex Deucher };
68997b2e202SAlex Deucher 
6900b492a4cSAlex Deucher struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
6910b492a4cSAlex Deucher int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
6920b492a4cSAlex Deucher 
69321c16bf6SChristian König uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
694f54d1867SChris Wilson 			      struct dma_fence *fence);
695f54d1867SChris Wilson struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
69621c16bf6SChristian König 				   struct amdgpu_ring *ring, uint64_t seq);
69721c16bf6SChristian König 
6980b492a4cSAlex Deucher int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
6990b492a4cSAlex Deucher 		     struct drm_file *filp);
7000b492a4cSAlex Deucher 
701efd4ccb5SChristian König void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
702efd4ccb5SChristian König void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
7030b492a4cSAlex Deucher 
70497b2e202SAlex Deucher /*
70597b2e202SAlex Deucher  * file private structure
70697b2e202SAlex Deucher  */
70797b2e202SAlex Deucher 
70897b2e202SAlex Deucher struct amdgpu_fpriv {
70997b2e202SAlex Deucher 	struct amdgpu_vm	vm;
710b85891bdSJunwei Zhang 	struct amdgpu_bo_va	*prt_va;
71197b2e202SAlex Deucher 	struct mutex		bo_list_lock;
71297b2e202SAlex Deucher 	struct idr		bo_list_handles;
71397b2e202SAlex Deucher 	struct amdgpu_ctx_mgr	ctx_mgr;
71497b2e202SAlex Deucher };
71597b2e202SAlex Deucher 
71697b2e202SAlex Deucher /*
71797b2e202SAlex Deucher  * residency list
71897b2e202SAlex Deucher  */
71997b2e202SAlex Deucher 
72097b2e202SAlex Deucher struct amdgpu_bo_list {
72197b2e202SAlex Deucher 	struct mutex lock;
72297b2e202SAlex Deucher 	struct amdgpu_bo *gds_obj;
72397b2e202SAlex Deucher 	struct amdgpu_bo *gws_obj;
72497b2e202SAlex Deucher 	struct amdgpu_bo *oa_obj;
725211dff55SChristian König 	unsigned first_userptr;
72697b2e202SAlex Deucher 	unsigned num_entries;
72797b2e202SAlex Deucher 	struct amdgpu_bo_list_entry *array;
72897b2e202SAlex Deucher };
72997b2e202SAlex Deucher 
73097b2e202SAlex Deucher struct amdgpu_bo_list *
73197b2e202SAlex Deucher amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
732636ce25cSChristian König void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
733636ce25cSChristian König 			     struct list_head *validated);
73497b2e202SAlex Deucher void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
73597b2e202SAlex Deucher void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
73697b2e202SAlex Deucher 
73797b2e202SAlex Deucher /*
73897b2e202SAlex Deucher  * GFX stuff
73997b2e202SAlex Deucher  */
74097b2e202SAlex Deucher #include "clearstate_defs.h"
74197b2e202SAlex Deucher 
74279e5412cSAlex Deucher struct amdgpu_rlc_funcs {
74379e5412cSAlex Deucher 	void (*enter_safe_mode)(struct amdgpu_device *adev);
74479e5412cSAlex Deucher 	void (*exit_safe_mode)(struct amdgpu_device *adev);
74579e5412cSAlex Deucher };
74679e5412cSAlex Deucher 
74797b2e202SAlex Deucher struct amdgpu_rlc {
74897b2e202SAlex Deucher 	/* for power gating */
74997b2e202SAlex Deucher 	struct amdgpu_bo	*save_restore_obj;
75097b2e202SAlex Deucher 	uint64_t		save_restore_gpu_addr;
75197b2e202SAlex Deucher 	volatile uint32_t	*sr_ptr;
75297b2e202SAlex Deucher 	const u32               *reg_list;
75397b2e202SAlex Deucher 	u32                     reg_list_size;
75497b2e202SAlex Deucher 	/* for clear state */
75597b2e202SAlex Deucher 	struct amdgpu_bo	*clear_state_obj;
75697b2e202SAlex Deucher 	uint64_t		clear_state_gpu_addr;
75797b2e202SAlex Deucher 	volatile uint32_t	*cs_ptr;
75897b2e202SAlex Deucher 	const struct cs_section_def   *cs_data;
75997b2e202SAlex Deucher 	u32                     clear_state_size;
76097b2e202SAlex Deucher 	/* for cp tables */
76197b2e202SAlex Deucher 	struct amdgpu_bo	*cp_table_obj;
76297b2e202SAlex Deucher 	uint64_t		cp_table_gpu_addr;
76397b2e202SAlex Deucher 	volatile uint32_t	*cp_table_ptr;
76497b2e202SAlex Deucher 	u32                     cp_table_size;
76579e5412cSAlex Deucher 
76679e5412cSAlex Deucher 	/* safe mode for updating CG/PG state */
76779e5412cSAlex Deucher 	bool in_safe_mode;
76879e5412cSAlex Deucher 	const struct amdgpu_rlc_funcs *funcs;
7692b6cd977SEric Huang 
7702b6cd977SEric Huang 	/* for firmware data */
7712b6cd977SEric Huang 	u32 save_and_restore_offset;
7722b6cd977SEric Huang 	u32 clear_state_descriptor_offset;
7732b6cd977SEric Huang 	u32 avail_scratch_ram_locations;
7742b6cd977SEric Huang 	u32 reg_restore_list_size;
7752b6cd977SEric Huang 	u32 reg_list_format_start;
7762b6cd977SEric Huang 	u32 reg_list_format_separate_start;
7772b6cd977SEric Huang 	u32 starting_offsets_start;
7782b6cd977SEric Huang 	u32 reg_list_format_size_bytes;
7792b6cd977SEric Huang 	u32 reg_list_size_bytes;
7802b6cd977SEric Huang 
7812b6cd977SEric Huang 	u32 *register_list_format;
7822b6cd977SEric Huang 	u32 *register_restore;
78397b2e202SAlex Deucher };
78497b2e202SAlex Deucher 
78597b2e202SAlex Deucher struct amdgpu_mec {
78697b2e202SAlex Deucher 	struct amdgpu_bo	*hpd_eop_obj;
78797b2e202SAlex Deucher 	u64			hpd_eop_gpu_addr;
78897b2e202SAlex Deucher 	u32 num_pipe;
78997b2e202SAlex Deucher 	u32 num_mec;
79097b2e202SAlex Deucher 	u32 num_queue;
79159a82d7dSXiangliang Yu 	void			*mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
79297b2e202SAlex Deucher };
79397b2e202SAlex Deucher 
7944e638ae9SXiangliang Yu struct amdgpu_kiq {
7954e638ae9SXiangliang Yu 	u64			eop_gpu_addr;
7964e638ae9SXiangliang Yu 	struct amdgpu_bo	*eop_obj;
7974e638ae9SXiangliang Yu 	struct amdgpu_ring	ring;
7984e638ae9SXiangliang Yu 	struct amdgpu_irq_src	irq;
7994e638ae9SXiangliang Yu };
8004e638ae9SXiangliang Yu 
80197b2e202SAlex Deucher /*
80297b2e202SAlex Deucher  * GPU scratch registers structures, functions & helpers
80397b2e202SAlex Deucher  */
80497b2e202SAlex Deucher struct amdgpu_scratch {
80597b2e202SAlex Deucher 	unsigned		num_reg;
80697b2e202SAlex Deucher 	uint32_t                reg_base;
80750261151SNils Wallménius 	uint32_t		free_mask;
80897b2e202SAlex Deucher };
80997b2e202SAlex Deucher 
81097b2e202SAlex Deucher /*
81197b2e202SAlex Deucher  * GFX configurations
81297b2e202SAlex Deucher  */
813e3fa7630SAlex Deucher #define AMDGPU_GFX_MAX_SE 4
814e3fa7630SAlex Deucher #define AMDGPU_GFX_MAX_SH_PER_SE 2
815e3fa7630SAlex Deucher 
816e3fa7630SAlex Deucher struct amdgpu_rb_config {
817e3fa7630SAlex Deucher 	uint32_t rb_backend_disable;
818e3fa7630SAlex Deucher 	uint32_t user_rb_backend_disable;
819e3fa7630SAlex Deucher 	uint32_t raster_config;
820e3fa7630SAlex Deucher 	uint32_t raster_config_1;
821e3fa7630SAlex Deucher };
822e3fa7630SAlex Deucher 
823ea323f88SJunwei Zhang struct amdgpu_gfx_config {
82497b2e202SAlex Deucher 	unsigned max_shader_engines;
82597b2e202SAlex Deucher 	unsigned max_tile_pipes;
82697b2e202SAlex Deucher 	unsigned max_cu_per_sh;
82797b2e202SAlex Deucher 	unsigned max_sh_per_se;
82897b2e202SAlex Deucher 	unsigned max_backends_per_se;
82997b2e202SAlex Deucher 	unsigned max_texture_channel_caches;
83097b2e202SAlex Deucher 	unsigned max_gprs;
83197b2e202SAlex Deucher 	unsigned max_gs_threads;
83297b2e202SAlex Deucher 	unsigned max_hw_contexts;
83397b2e202SAlex Deucher 	unsigned sc_prim_fifo_size_frontend;
83497b2e202SAlex Deucher 	unsigned sc_prim_fifo_size_backend;
83597b2e202SAlex Deucher 	unsigned sc_hiz_tile_fifo_size;
83697b2e202SAlex Deucher 	unsigned sc_earlyz_tile_fifo_size;
83797b2e202SAlex Deucher 
83897b2e202SAlex Deucher 	unsigned num_tile_pipes;
83997b2e202SAlex Deucher 	unsigned backend_enable_mask;
84097b2e202SAlex Deucher 	unsigned mem_max_burst_length_bytes;
84197b2e202SAlex Deucher 	unsigned mem_row_size_in_kb;
84297b2e202SAlex Deucher 	unsigned shader_engine_tile_size;
84397b2e202SAlex Deucher 	unsigned num_gpus;
84497b2e202SAlex Deucher 	unsigned multi_gpu_tile_size;
84597b2e202SAlex Deucher 	unsigned mc_arb_ramcfg;
84697b2e202SAlex Deucher 	unsigned gb_addr_config;
8478f8e00c1SAlex Deucher 	unsigned num_rbs;
84897b2e202SAlex Deucher 
84997b2e202SAlex Deucher 	uint32_t tile_mode_array[32];
85097b2e202SAlex Deucher 	uint32_t macrotile_mode_array[16];
851e3fa7630SAlex Deucher 
852e3fa7630SAlex Deucher 	struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
853df6e2c4aSJunwei Zhang 
854df6e2c4aSJunwei Zhang 	/* gfx configure feature */
855df6e2c4aSJunwei Zhang 	uint32_t double_offchip_lds_buf;
85697b2e202SAlex Deucher };
85797b2e202SAlex Deucher 
8587dae69a2SAlex Deucher struct amdgpu_cu_info {
8597dae69a2SAlex Deucher 	uint32_t number; /* total active CU number */
8607dae69a2SAlex Deucher 	uint32_t ao_cu_mask;
8617dae69a2SAlex Deucher 	uint32_t bitmap[4][4];
8627dae69a2SAlex Deucher };
8637dae69a2SAlex Deucher 
864b95e31fdSAlex Deucher struct amdgpu_gfx_funcs {
865b95e31fdSAlex Deucher 	/* get the gpu clock counter */
866b95e31fdSAlex Deucher 	uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
8679559ef5bSTom St Denis 	void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
868472259f0STom St Denis 	void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
869c5a60ce8STom St Denis 	void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
870c5a60ce8STom St Denis 	void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
871b95e31fdSAlex Deucher };
872b95e31fdSAlex Deucher 
87397b2e202SAlex Deucher struct amdgpu_gfx {
87497b2e202SAlex Deucher 	struct mutex			gpu_clock_mutex;
875ea323f88SJunwei Zhang 	struct amdgpu_gfx_config	config;
87697b2e202SAlex Deucher 	struct amdgpu_rlc		rlc;
87797b2e202SAlex Deucher 	struct amdgpu_mec		mec;
8784e638ae9SXiangliang Yu 	struct amdgpu_kiq		kiq;
87997b2e202SAlex Deucher 	struct amdgpu_scratch		scratch;
88097b2e202SAlex Deucher 	const struct firmware		*me_fw;	/* ME firmware */
88197b2e202SAlex Deucher 	uint32_t			me_fw_version;
88297b2e202SAlex Deucher 	const struct firmware		*pfp_fw; /* PFP firmware */
88397b2e202SAlex Deucher 	uint32_t			pfp_fw_version;
88497b2e202SAlex Deucher 	const struct firmware		*ce_fw;	/* CE firmware */
88597b2e202SAlex Deucher 	uint32_t			ce_fw_version;
88697b2e202SAlex Deucher 	const struct firmware		*rlc_fw; /* RLC firmware */
88797b2e202SAlex Deucher 	uint32_t			rlc_fw_version;
88897b2e202SAlex Deucher 	const struct firmware		*mec_fw; /* MEC firmware */
88997b2e202SAlex Deucher 	uint32_t			mec_fw_version;
89097b2e202SAlex Deucher 	const struct firmware		*mec2_fw; /* MEC2 firmware */
89197b2e202SAlex Deucher 	uint32_t			mec2_fw_version;
89202558a00SKen Wang 	uint32_t			me_feature_version;
89302558a00SKen Wang 	uint32_t			ce_feature_version;
89402558a00SKen Wang 	uint32_t			pfp_feature_version;
895351643d7SJammy Zhou 	uint32_t			rlc_feature_version;
896351643d7SJammy Zhou 	uint32_t			mec_feature_version;
897351643d7SJammy Zhou 	uint32_t			mec2_feature_version;
89897b2e202SAlex Deucher 	struct amdgpu_ring		gfx_ring[AMDGPU_MAX_GFX_RINGS];
89997b2e202SAlex Deucher 	unsigned			num_gfx_rings;
90097b2e202SAlex Deucher 	struct amdgpu_ring		compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
90197b2e202SAlex Deucher 	unsigned			num_compute_rings;
90297b2e202SAlex Deucher 	struct amdgpu_irq_src		eop_irq;
90397b2e202SAlex Deucher 	struct amdgpu_irq_src		priv_reg_irq;
90497b2e202SAlex Deucher 	struct amdgpu_irq_src		priv_inst_irq;
90597b2e202SAlex Deucher 	/* gfx status */
90697b2e202SAlex Deucher 	uint32_t			gfx_current_status;
907a101a899SKen Wang 	/* ce ram size*/
908a101a899SKen Wang 	unsigned			ce_ram_size;
9097dae69a2SAlex Deucher 	struct amdgpu_cu_info		cu_info;
910b95e31fdSAlex Deucher 	const struct amdgpu_gfx_funcs	*funcs;
9113d7c6384SChunming Zhou 
9123d7c6384SChunming Zhou 	/* reset mask */
9133d7c6384SChunming Zhou 	uint32_t                        grbm_soft_reset;
9143d7c6384SChunming Zhou 	uint32_t                        srbm_soft_reset;
915223049cdSMonk Liu 	bool                            in_reset;
91697b2e202SAlex Deucher };
91797b2e202SAlex Deucher 
918b07c60c0SChristian König int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
91997b2e202SAlex Deucher 		  unsigned size, struct amdgpu_ib *ib);
9204d9c514dSChristian König void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
921f54d1867SChris Wilson 		    struct dma_fence *f);
922b07c60c0SChristian König int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
92350ddc75eSJunwei Zhang 		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
92450ddc75eSJunwei Zhang 		       struct dma_fence **f);
92597b2e202SAlex Deucher int amdgpu_ib_pool_init(struct amdgpu_device *adev);
92697b2e202SAlex Deucher void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
92797b2e202SAlex Deucher int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
92897b2e202SAlex Deucher 
92997b2e202SAlex Deucher /*
93097b2e202SAlex Deucher  * CS.
93197b2e202SAlex Deucher  */
93297b2e202SAlex Deucher struct amdgpu_cs_chunk {
93397b2e202SAlex Deucher 	uint32_t		chunk_id;
93497b2e202SAlex Deucher 	uint32_t		length_dw;
935758ac17fSChristian König 	void			*kdata;
93697b2e202SAlex Deucher };
93797b2e202SAlex Deucher 
93897b2e202SAlex Deucher struct amdgpu_cs_parser {
93997b2e202SAlex Deucher 	struct amdgpu_device	*adev;
94097b2e202SAlex Deucher 	struct drm_file		*filp;
9413cb485f3SChristian König 	struct amdgpu_ctx	*ctx;
942c3cca41eSChristian König 
94397b2e202SAlex Deucher 	/* chunks */
94497b2e202SAlex Deucher 	unsigned		nchunks;
94597b2e202SAlex Deucher 	struct amdgpu_cs_chunk	*chunks;
946c3cca41eSChristian König 
94750838c8cSChristian König 	/* scheduler job object */
94850838c8cSChristian König 	struct amdgpu_job	*job;
949c3cca41eSChristian König 
950c3cca41eSChristian König 	/* buffer objects */
951c3cca41eSChristian König 	struct ww_acquire_ctx		ticket;
952c3cca41eSChristian König 	struct amdgpu_bo_list		*bo_list;
95356467ebfSChristian König 	struct amdgpu_bo_list_entry	vm_pd;
95497b2e202SAlex Deucher 	struct list_head		validated;
955f54d1867SChris Wilson 	struct dma_fence		*fence;
956f69f90a1SChristian König 	uint64_t			bytes_moved_threshold;
957f69f90a1SChristian König 	uint64_t			bytes_moved;
958662bfa61SChristian König 	struct amdgpu_bo_list_entry	*evictable;
95997b2e202SAlex Deucher 
96097b2e202SAlex Deucher 	/* user fence */
96191acbeb6SChristian König 	struct amdgpu_bo_list_entry	uf_entry;
96297b2e202SAlex Deucher };
96397b2e202SAlex Deucher 
964753ad49cSMonk Liu #define AMDGPU_PREAMBLE_IB_PRESENT          (1 << 0) /* bit set means command submit involves a preamble IB */
965753ad49cSMonk Liu #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST    (1 << 1) /* bit set means preamble IB is first presented in belonging context */
966753ad49cSMonk Liu #define AMDGPU_HAVE_CTX_SWITCH              (1 << 2) /* bit set means context switch occured */
9677e6bf80fSMonk Liu #define AMDGPU_VM_DOMAIN                    (1 << 3) /* bit set means in virtual memory context */
968753ad49cSMonk Liu 
969bb977d37SChunming Zhou struct amdgpu_job {
970bb977d37SChunming Zhou 	struct amd_sched_job    base;
971bb977d37SChunming Zhou 	struct amdgpu_device	*adev;
972c5637837SMonk Liu 	struct amdgpu_vm	*vm;
973b07c60c0SChristian König 	struct amdgpu_ring	*ring;
974e86f9ceeSChristian König 	struct amdgpu_sync	sync;
975bb977d37SChunming Zhou 	struct amdgpu_ib	*ibs;
976f54d1867SChris Wilson 	struct dma_fence	*fence; /* the hw fence */
977753ad49cSMonk Liu 	uint32_t		preamble_status;
978bb977d37SChunming Zhou 	uint32_t		num_ibs;
979e2840221SChristian König 	void			*owner;
9803aecd24cSMonk Liu 	uint64_t		fence_ctx; /* the fence_context this job uses */
981fd53be30SChunming Zhou 	bool                    vm_needs_flush;
982d88bf583SChristian König 	unsigned		vm_id;
983d88bf583SChristian König 	uint64_t		vm_pd_addr;
984d88bf583SChristian König 	uint32_t		gds_base, gds_size;
985d88bf583SChristian König 	uint32_t		gws_base, gws_size;
986d88bf583SChristian König 	uint32_t		oa_base, oa_size;
987758ac17fSChristian König 
988758ac17fSChristian König 	/* user fence handling */
989b5f5acbcSChristian König 	uint64_t		uf_addr;
990758ac17fSChristian König 	uint64_t		uf_sequence;
991758ac17fSChristian König 
992bb977d37SChunming Zhou };
993a6db8a33SJunwei Zhang #define to_amdgpu_job(sched_job)		\
994a6db8a33SJunwei Zhang 		container_of((sched_job), struct amdgpu_job, base)
995bb977d37SChunming Zhou 
9967270f839SChristian König static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
9977270f839SChristian König 				      uint32_t ib_idx, int idx)
99897b2e202SAlex Deucher {
99950838c8cSChristian König 	return p->job->ibs[ib_idx].ptr[idx];
100097b2e202SAlex Deucher }
100197b2e202SAlex Deucher 
10027270f839SChristian König static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
10037270f839SChristian König 				       uint32_t ib_idx, int idx,
10047270f839SChristian König 				       uint32_t value)
10057270f839SChristian König {
100650838c8cSChristian König 	p->job->ibs[ib_idx].ptr[idx] = value;
10077270f839SChristian König }
10087270f839SChristian König 
100997b2e202SAlex Deucher /*
101097b2e202SAlex Deucher  * Writeback
101197b2e202SAlex Deucher  */
101297b2e202SAlex Deucher #define AMDGPU_MAX_WB 1024	/* Reserve at most 1024 WB slots for amdgpu-owned rings. */
101397b2e202SAlex Deucher 
101497b2e202SAlex Deucher struct amdgpu_wb {
101597b2e202SAlex Deucher 	struct amdgpu_bo	*wb_obj;
101697b2e202SAlex Deucher 	volatile uint32_t	*wb;
101797b2e202SAlex Deucher 	uint64_t		gpu_addr;
101897b2e202SAlex Deucher 	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
101997b2e202SAlex Deucher 	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
102097b2e202SAlex Deucher };
102197b2e202SAlex Deucher 
102297b2e202SAlex Deucher int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
102397b2e202SAlex Deucher void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
102497b2e202SAlex Deucher 
1025d0dd7f0cSAlex Deucher void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1026d0dd7f0cSAlex Deucher 
102797b2e202SAlex Deucher /*
102897b2e202SAlex Deucher  * UVD
102997b2e202SAlex Deucher  */
1030c0365541SArindam Nath #define AMDGPU_DEFAULT_UVD_HANDLES	10
1031c0365541SArindam Nath #define AMDGPU_MAX_UVD_HANDLES		40
1032c0365541SArindam Nath #define AMDGPU_UVD_STACK_SIZE		(200*1024)
1033c0365541SArindam Nath #define AMDGPU_UVD_HEAP_SIZE		(256*1024)
1034c0365541SArindam Nath #define AMDGPU_UVD_SESSION_SIZE		(50*1024)
103597b2e202SAlex Deucher #define AMDGPU_UVD_FIRMWARE_OFFSET	256
103697b2e202SAlex Deucher 
103797b2e202SAlex Deucher struct amdgpu_uvd {
103897b2e202SAlex Deucher 	struct amdgpu_bo	*vcpu_bo;
103997b2e202SAlex Deucher 	void			*cpu_addr;
104097b2e202SAlex Deucher 	uint64_t		gpu_addr;
1041562e2689SSonny Jiang 	unsigned		fw_version;
10423f99dd81SLeo Liu 	void			*saved_bo;
1043c0365541SArindam Nath 	unsigned		max_handles;
104497b2e202SAlex Deucher 	atomic_t		handles[AMDGPU_MAX_UVD_HANDLES];
104597b2e202SAlex Deucher 	struct drm_file		*filp[AMDGPU_MAX_UVD_HANDLES];
104697b2e202SAlex Deucher 	struct delayed_work	idle_work;
104797b2e202SAlex Deucher 	const struct firmware	*fw;	/* UVD firmware */
104897b2e202SAlex Deucher 	struct amdgpu_ring	ring;
104997b2e202SAlex Deucher 	struct amdgpu_irq_src	irq;
105097b2e202SAlex Deucher 	bool			address_64_bit;
10514cb5877cSChristian König 	bool			use_ctx_buf;
1052ead833ecSChristian König 	struct amd_sched_entity entity;
1053fc0b3b90SChunming Zhou 	uint32_t                srbm_soft_reset;
105497b2e202SAlex Deucher };
105597b2e202SAlex Deucher 
105697b2e202SAlex Deucher /*
105797b2e202SAlex Deucher  * VCE
105897b2e202SAlex Deucher  */
105997b2e202SAlex Deucher #define AMDGPU_MAX_VCE_HANDLES	16
106097b2e202SAlex Deucher #define AMDGPU_VCE_FIRMWARE_OFFSET 256
106197b2e202SAlex Deucher 
10626a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
10636a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
10646a585777SAlex Deucher 
106597b2e202SAlex Deucher struct amdgpu_vce {
106697b2e202SAlex Deucher 	struct amdgpu_bo	*vcpu_bo;
106797b2e202SAlex Deucher 	uint64_t		gpu_addr;
106897b2e202SAlex Deucher 	unsigned		fw_version;
106997b2e202SAlex Deucher 	unsigned		fb_version;
107097b2e202SAlex Deucher 	atomic_t		handles[AMDGPU_MAX_VCE_HANDLES];
107197b2e202SAlex Deucher 	struct drm_file		*filp[AMDGPU_MAX_VCE_HANDLES];
1072f1689ec1SChristian König 	uint32_t		img_size[AMDGPU_MAX_VCE_HANDLES];
107397b2e202SAlex Deucher 	struct delayed_work	idle_work;
1074ebff485eSChristian König 	struct mutex		idle_mutex;
107597b2e202SAlex Deucher 	const struct firmware	*fw;	/* VCE firmware */
107697b2e202SAlex Deucher 	struct amdgpu_ring	ring[AMDGPU_MAX_VCE_RINGS];
107797b2e202SAlex Deucher 	struct amdgpu_irq_src	irq;
10786a585777SAlex Deucher 	unsigned		harvest_config;
1079c594989cSChristian König 	struct amd_sched_entity	entity;
1080115933a5SChunming Zhou 	uint32_t                srbm_soft_reset;
108175c65480SAlex Deucher 	unsigned		num_rings;
108297b2e202SAlex Deucher };
108397b2e202SAlex Deucher 
108497b2e202SAlex Deucher /*
108597b2e202SAlex Deucher  * SDMA
108697b2e202SAlex Deucher  */
1087c113ea1cSAlex Deucher struct amdgpu_sdma_instance {
108897b2e202SAlex Deucher 	/* SDMA firmware */
108997b2e202SAlex Deucher 	const struct firmware	*fw;
109097b2e202SAlex Deucher 	uint32_t		fw_version;
1091cfa2104fSJammy Zhou 	uint32_t		feature_version;
109297b2e202SAlex Deucher 
109397b2e202SAlex Deucher 	struct amdgpu_ring	ring;
109418111de0SJammy Zhou 	bool			burst_nop;
109597b2e202SAlex Deucher };
109697b2e202SAlex Deucher 
1097c113ea1cSAlex Deucher struct amdgpu_sdma {
1098c113ea1cSAlex Deucher 	struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
109930d1574fSKen Wang #ifdef CONFIG_DRM_AMDGPU_SI
110030d1574fSKen Wang 	//SI DMA has a difference trap irq number for the second engine
110130d1574fSKen Wang 	struct amdgpu_irq_src	trap_irq_1;
110230d1574fSKen Wang #endif
1103c113ea1cSAlex Deucher 	struct amdgpu_irq_src	trap_irq;
1104c113ea1cSAlex Deucher 	struct amdgpu_irq_src	illegal_inst_irq;
1105c113ea1cSAlex Deucher 	int			num_instances;
1106e702a680SChunming Zhou 	uint32_t                    srbm_soft_reset;
1107c113ea1cSAlex Deucher };
1108c113ea1cSAlex Deucher 
110997b2e202SAlex Deucher /*
111097b2e202SAlex Deucher  * Firmware
111197b2e202SAlex Deucher  */
111297b2e202SAlex Deucher struct amdgpu_firmware {
111397b2e202SAlex Deucher 	struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
111497b2e202SAlex Deucher 	bool smu_load;
111597b2e202SAlex Deucher 	struct amdgpu_bo *fw_buf;
111697b2e202SAlex Deucher 	unsigned int fw_size;
111797b2e202SAlex Deucher };
111897b2e202SAlex Deucher 
111997b2e202SAlex Deucher /*
112097b2e202SAlex Deucher  * Benchmarking
112197b2e202SAlex Deucher  */
112297b2e202SAlex Deucher void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
112397b2e202SAlex Deucher 
112497b2e202SAlex Deucher 
112597b2e202SAlex Deucher /*
112697b2e202SAlex Deucher  * Testing
112797b2e202SAlex Deucher  */
112897b2e202SAlex Deucher void amdgpu_test_moves(struct amdgpu_device *adev);
112997b2e202SAlex Deucher 
113097b2e202SAlex Deucher /*
113197b2e202SAlex Deucher  * MMU Notifier
113297b2e202SAlex Deucher  */
113397b2e202SAlex Deucher #if defined(CONFIG_MMU_NOTIFIER)
113497b2e202SAlex Deucher int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
113597b2e202SAlex Deucher void amdgpu_mn_unregister(struct amdgpu_bo *bo);
113697b2e202SAlex Deucher #else
11371d1106b0SHarry Wentland static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
113897b2e202SAlex Deucher {
113997b2e202SAlex Deucher 	return -ENODEV;
114097b2e202SAlex Deucher }
11411d1106b0SHarry Wentland static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
114297b2e202SAlex Deucher #endif
114397b2e202SAlex Deucher 
114497b2e202SAlex Deucher /*
114597b2e202SAlex Deucher  * Debugfs
114697b2e202SAlex Deucher  */
114797b2e202SAlex Deucher struct amdgpu_debugfs {
114806ab6832SNils Wallménius 	const struct drm_info_list	*files;
114997b2e202SAlex Deucher 	unsigned		num_files;
115097b2e202SAlex Deucher };
115197b2e202SAlex Deucher 
115297b2e202SAlex Deucher int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
115306ab6832SNils Wallménius 			     const struct drm_info_list *files,
115497b2e202SAlex Deucher 			     unsigned nfiles);
115597b2e202SAlex Deucher int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
115697b2e202SAlex Deucher 
115797b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS)
115897b2e202SAlex Deucher int amdgpu_debugfs_init(struct drm_minor *minor);
115997b2e202SAlex Deucher #endif
116097b2e202SAlex Deucher 
116150ab2533SHuang Rui int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
116250ab2533SHuang Rui 
116397b2e202SAlex Deucher /*
116497b2e202SAlex Deucher  * amdgpu smumgr functions
116597b2e202SAlex Deucher  */
116697b2e202SAlex Deucher struct amdgpu_smumgr_funcs {
116797b2e202SAlex Deucher 	int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
116897b2e202SAlex Deucher 	int (*request_smu_load_fw)(struct amdgpu_device *adev);
116997b2e202SAlex Deucher 	int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
117097b2e202SAlex Deucher };
117197b2e202SAlex Deucher 
117297b2e202SAlex Deucher /*
117397b2e202SAlex Deucher  * amdgpu smumgr
117497b2e202SAlex Deucher  */
117597b2e202SAlex Deucher struct amdgpu_smumgr {
117697b2e202SAlex Deucher 	struct amdgpu_bo *toc_buf;
117797b2e202SAlex Deucher 	struct amdgpu_bo *smu_buf;
117897b2e202SAlex Deucher 	/* asic priv smu data */
117997b2e202SAlex Deucher 	void *priv;
118097b2e202SAlex Deucher 	spinlock_t smu_lock;
118197b2e202SAlex Deucher 	/* smumgr functions */
118297b2e202SAlex Deucher 	const struct amdgpu_smumgr_funcs *smumgr_funcs;
118397b2e202SAlex Deucher 	/* ucode loading complete flag */
118497b2e202SAlex Deucher 	uint32_t fw_flags;
118597b2e202SAlex Deucher };
118697b2e202SAlex Deucher 
118797b2e202SAlex Deucher /*
118897b2e202SAlex Deucher  * ASIC specific register table accessible by UMD
118997b2e202SAlex Deucher  */
119097b2e202SAlex Deucher struct amdgpu_allowed_register_entry {
119197b2e202SAlex Deucher 	uint32_t reg_offset;
119297b2e202SAlex Deucher 	bool untouched;
119397b2e202SAlex Deucher 	bool grbm_indexed;
119497b2e202SAlex Deucher };
119597b2e202SAlex Deucher 
119697b2e202SAlex Deucher /*
119797b2e202SAlex Deucher  * ASIC specific functions.
119897b2e202SAlex Deucher  */
119997b2e202SAlex Deucher struct amdgpu_asic_funcs {
120097b2e202SAlex Deucher 	bool (*read_disabled_bios)(struct amdgpu_device *adev);
12017946b878SAlex Deucher 	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
12027946b878SAlex Deucher 				   u8 *bios, u32 length_bytes);
120397b2e202SAlex Deucher 	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
120497b2e202SAlex Deucher 			     u32 sh_num, u32 reg_offset, u32 *value);
120597b2e202SAlex Deucher 	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
120697b2e202SAlex Deucher 	int (*reset)(struct amdgpu_device *adev);
120797b2e202SAlex Deucher 	/* get the reference clock */
120897b2e202SAlex Deucher 	u32 (*get_xclk)(struct amdgpu_device *adev);
120997b2e202SAlex Deucher 	/* MM block clocks */
121097b2e202SAlex Deucher 	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
121197b2e202SAlex Deucher 	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1212841686dfSMaruthi Bayyavarapu 	/* static power management */
1213841686dfSMaruthi Bayyavarapu 	int (*get_pcie_lanes)(struct amdgpu_device *adev);
1214841686dfSMaruthi Bayyavarapu 	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
121597b2e202SAlex Deucher };
121697b2e202SAlex Deucher 
121797b2e202SAlex Deucher /*
121897b2e202SAlex Deucher  * IOCTL.
121997b2e202SAlex Deucher  */
122097b2e202SAlex Deucher int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
122197b2e202SAlex Deucher 			    struct drm_file *filp);
122297b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
122397b2e202SAlex Deucher 				struct drm_file *filp);
122497b2e202SAlex Deucher 
122597b2e202SAlex Deucher int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
122697b2e202SAlex Deucher 			  struct drm_file *filp);
122797b2e202SAlex Deucher int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
122897b2e202SAlex Deucher 			struct drm_file *filp);
122997b2e202SAlex Deucher int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
123097b2e202SAlex Deucher 			  struct drm_file *filp);
123197b2e202SAlex Deucher int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
123297b2e202SAlex Deucher 			      struct drm_file *filp);
123397b2e202SAlex Deucher int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
123497b2e202SAlex Deucher 			  struct drm_file *filp);
123597b2e202SAlex Deucher int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
123697b2e202SAlex Deucher 			struct drm_file *filp);
123797b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
123897b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1239eef18a82SJunwei Zhang int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1240eef18a82SJunwei Zhang 				struct drm_file *filp);
124197b2e202SAlex Deucher 
124297b2e202SAlex Deucher int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
124397b2e202SAlex Deucher 				struct drm_file *filp);
124497b2e202SAlex Deucher 
124597b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */
124697b2e202SAlex Deucher struct amdgpu_vram_scratch {
124797b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
124897b2e202SAlex Deucher 	volatile uint32_t		*ptr;
124997b2e202SAlex Deucher 	u64				gpu_addr;
125097b2e202SAlex Deucher };
125197b2e202SAlex Deucher 
125297b2e202SAlex Deucher /*
125397b2e202SAlex Deucher  * ACPI
125497b2e202SAlex Deucher  */
125597b2e202SAlex Deucher struct amdgpu_atif_notification_cfg {
125697b2e202SAlex Deucher 	bool enabled;
125797b2e202SAlex Deucher 	int command_code;
125897b2e202SAlex Deucher };
125997b2e202SAlex Deucher 
126097b2e202SAlex Deucher struct amdgpu_atif_notifications {
126197b2e202SAlex Deucher 	bool display_switch;
126297b2e202SAlex Deucher 	bool expansion_mode_change;
126397b2e202SAlex Deucher 	bool thermal_state;
126497b2e202SAlex Deucher 	bool forced_power_state;
126597b2e202SAlex Deucher 	bool system_power_state;
126697b2e202SAlex Deucher 	bool display_conf_change;
126797b2e202SAlex Deucher 	bool px_gfx_switch;
126897b2e202SAlex Deucher 	bool brightness_change;
126997b2e202SAlex Deucher 	bool dgpu_display_event;
127097b2e202SAlex Deucher };
127197b2e202SAlex Deucher 
127297b2e202SAlex Deucher struct amdgpu_atif_functions {
127397b2e202SAlex Deucher 	bool system_params;
127497b2e202SAlex Deucher 	bool sbios_requests;
127597b2e202SAlex Deucher 	bool select_active_disp;
127697b2e202SAlex Deucher 	bool lid_state;
127797b2e202SAlex Deucher 	bool get_tv_standard;
127897b2e202SAlex Deucher 	bool set_tv_standard;
127997b2e202SAlex Deucher 	bool get_panel_expansion_mode;
128097b2e202SAlex Deucher 	bool set_panel_expansion_mode;
128197b2e202SAlex Deucher 	bool temperature_change;
128297b2e202SAlex Deucher 	bool graphics_device_types;
128397b2e202SAlex Deucher };
128497b2e202SAlex Deucher 
128597b2e202SAlex Deucher struct amdgpu_atif {
128697b2e202SAlex Deucher 	struct amdgpu_atif_notifications notifications;
128797b2e202SAlex Deucher 	struct amdgpu_atif_functions functions;
128897b2e202SAlex Deucher 	struct amdgpu_atif_notification_cfg notification_cfg;
128997b2e202SAlex Deucher 	struct amdgpu_encoder *encoder_for_bl;
129097b2e202SAlex Deucher };
129197b2e202SAlex Deucher 
129297b2e202SAlex Deucher struct amdgpu_atcs_functions {
129397b2e202SAlex Deucher 	bool get_ext_state;
129497b2e202SAlex Deucher 	bool pcie_perf_req;
129597b2e202SAlex Deucher 	bool pcie_dev_rdy;
129697b2e202SAlex Deucher 	bool pcie_bus_width;
129797b2e202SAlex Deucher };
129897b2e202SAlex Deucher 
129997b2e202SAlex Deucher struct amdgpu_atcs {
130097b2e202SAlex Deucher 	struct amdgpu_atcs_functions functions;
130197b2e202SAlex Deucher };
130297b2e202SAlex Deucher 
130397b2e202SAlex Deucher /*
1304d03846afSChunming Zhou  * CGS
1305d03846afSChunming Zhou  */
1306110e6f26SDave Airlie struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1307110e6f26SDave Airlie void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
1308a8fe58ceSMaruthi Bayyavarapu 
1309a8fe58ceSMaruthi Bayyavarapu /*
131097b2e202SAlex Deucher  * Core structure, functions and helpers.
131197b2e202SAlex Deucher  */
131297b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
131397b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
131497b2e202SAlex Deucher 
131597b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
131697b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
131797b2e202SAlex Deucher 
131897b2e202SAlex Deucher struct amdgpu_device {
131997b2e202SAlex Deucher 	struct device			*dev;
132097b2e202SAlex Deucher 	struct drm_device		*ddev;
132197b2e202SAlex Deucher 	struct pci_dev			*pdev;
132297b2e202SAlex Deucher 
1323a8fe58ceSMaruthi Bayyavarapu #ifdef CONFIG_DRM_AMD_ACP
1324a8fe58ceSMaruthi Bayyavarapu 	struct amdgpu_acp		acp;
1325a8fe58ceSMaruthi Bayyavarapu #endif
1326a8fe58ceSMaruthi Bayyavarapu 
132797b2e202SAlex Deucher 	/* ASIC */
13282f7d10b3SJammy Zhou 	enum amd_asic_type		asic_type;
132997b2e202SAlex Deucher 	uint32_t			family;
133097b2e202SAlex Deucher 	uint32_t			rev_id;
133197b2e202SAlex Deucher 	uint32_t			external_rev_id;
133297b2e202SAlex Deucher 	unsigned long			flags;
133397b2e202SAlex Deucher 	int				usec_timeout;
133497b2e202SAlex Deucher 	const struct amdgpu_asic_funcs	*asic_funcs;
133597b2e202SAlex Deucher 	bool				shutdown;
133697b2e202SAlex Deucher 	bool				need_dma32;
133797b2e202SAlex Deucher 	bool				accel_working;
133897b2e202SAlex Deucher 	struct work_struct		reset_work;
133997b2e202SAlex Deucher 	struct notifier_block		acpi_nb;
134097b2e202SAlex Deucher 	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
134197b2e202SAlex Deucher 	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
134297b2e202SAlex Deucher 	unsigned			debugfs_count;
134397b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS)
1344adcec288STom St Denis 	struct dentry			*debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
134597b2e202SAlex Deucher #endif
134697b2e202SAlex Deucher 	struct amdgpu_atif		atif;
134797b2e202SAlex Deucher 	struct amdgpu_atcs		atcs;
134897b2e202SAlex Deucher 	struct mutex			srbm_mutex;
134997b2e202SAlex Deucher 	/* GRBM index mutex. Protects concurrent access to GRBM index */
135097b2e202SAlex Deucher 	struct mutex                    grbm_idx_mutex;
135197b2e202SAlex Deucher 	struct dev_pm_domain		vga_pm_domain;
135297b2e202SAlex Deucher 	bool				have_disp_power_ref;
135397b2e202SAlex Deucher 
135497b2e202SAlex Deucher 	/* BIOS */
135597b2e202SAlex Deucher 	uint8_t				*bios;
1356a9f5db9cSEvan Quan 	uint32_t			bios_size;
135797b2e202SAlex Deucher 	struct amdgpu_bo		*stollen_vga_memory;
135897b2e202SAlex Deucher 	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
135997b2e202SAlex Deucher 
136097b2e202SAlex Deucher 	/* Register/doorbell mmio */
136197b2e202SAlex Deucher 	resource_size_t			rmmio_base;
136297b2e202SAlex Deucher 	resource_size_t			rmmio_size;
136397b2e202SAlex Deucher 	void __iomem			*rmmio;
136497b2e202SAlex Deucher 	/* protects concurrent MM_INDEX/DATA based register access */
136597b2e202SAlex Deucher 	spinlock_t mmio_idx_lock;
136697b2e202SAlex Deucher 	/* protects concurrent SMC based register access */
136797b2e202SAlex Deucher 	spinlock_t smc_idx_lock;
136897b2e202SAlex Deucher 	amdgpu_rreg_t			smc_rreg;
136997b2e202SAlex Deucher 	amdgpu_wreg_t			smc_wreg;
137097b2e202SAlex Deucher 	/* protects concurrent PCIE register access */
137197b2e202SAlex Deucher 	spinlock_t pcie_idx_lock;
137297b2e202SAlex Deucher 	amdgpu_rreg_t			pcie_rreg;
137397b2e202SAlex Deucher 	amdgpu_wreg_t			pcie_wreg;
137436b9a952SHuang Rui 	amdgpu_rreg_t			pciep_rreg;
137536b9a952SHuang Rui 	amdgpu_wreg_t			pciep_wreg;
137697b2e202SAlex Deucher 	/* protects concurrent UVD register access */
137797b2e202SAlex Deucher 	spinlock_t uvd_ctx_idx_lock;
137897b2e202SAlex Deucher 	amdgpu_rreg_t			uvd_ctx_rreg;
137997b2e202SAlex Deucher 	amdgpu_wreg_t			uvd_ctx_wreg;
138097b2e202SAlex Deucher 	/* protects concurrent DIDT register access */
138197b2e202SAlex Deucher 	spinlock_t didt_idx_lock;
138297b2e202SAlex Deucher 	amdgpu_rreg_t			didt_rreg;
138397b2e202SAlex Deucher 	amdgpu_wreg_t			didt_wreg;
1384ccdbb20aSRex Zhu 	/* protects concurrent gc_cac register access */
1385ccdbb20aSRex Zhu 	spinlock_t gc_cac_idx_lock;
1386ccdbb20aSRex Zhu 	amdgpu_rreg_t			gc_cac_rreg;
1387ccdbb20aSRex Zhu 	amdgpu_wreg_t			gc_cac_wreg;
138897b2e202SAlex Deucher 	/* protects concurrent ENDPOINT (audio) register access */
138997b2e202SAlex Deucher 	spinlock_t audio_endpt_idx_lock;
139097b2e202SAlex Deucher 	amdgpu_block_rreg_t		audio_endpt_rreg;
139197b2e202SAlex Deucher 	amdgpu_block_wreg_t		audio_endpt_wreg;
139297b2e202SAlex Deucher 	void __iomem                    *rio_mem;
139397b2e202SAlex Deucher 	resource_size_t			rio_mem_size;
139497b2e202SAlex Deucher 	struct amdgpu_doorbell		doorbell;
139597b2e202SAlex Deucher 
139697b2e202SAlex Deucher 	/* clock/pll info */
139797b2e202SAlex Deucher 	struct amdgpu_clock            clock;
139897b2e202SAlex Deucher 
139997b2e202SAlex Deucher 	/* MC */
140097b2e202SAlex Deucher 	struct amdgpu_mc		mc;
140197b2e202SAlex Deucher 	struct amdgpu_gart		gart;
140297b2e202SAlex Deucher 	struct amdgpu_dummy_page	dummy_page;
140397b2e202SAlex Deucher 	struct amdgpu_vm_manager	vm_manager;
140497b2e202SAlex Deucher 
140597b2e202SAlex Deucher 	/* memory management */
140697b2e202SAlex Deucher 	struct amdgpu_mman		mman;
140797b2e202SAlex Deucher 	struct amdgpu_vram_scratch	vram_scratch;
140897b2e202SAlex Deucher 	struct amdgpu_wb		wb;
140997b2e202SAlex Deucher 	atomic64_t			vram_usage;
141097b2e202SAlex Deucher 	atomic64_t			vram_vis_usage;
141197b2e202SAlex Deucher 	atomic64_t			gtt_usage;
141297b2e202SAlex Deucher 	atomic64_t			num_bytes_moved;
1413dbd5ed60SChristian König 	atomic64_t			num_evictions;
1414d94aed5aSMarek Olšák 	atomic_t			gpu_reset_counter;
141597b2e202SAlex Deucher 
141695844d20SMarek Olšák 	/* data for buffer migration throttling */
141795844d20SMarek Olšák 	struct {
141895844d20SMarek Olšák 		spinlock_t		lock;
141995844d20SMarek Olšák 		s64			last_update_us;
142095844d20SMarek Olšák 		s64			accum_us; /* accumulated microseconds */
142195844d20SMarek Olšák 		u32			log2_max_MBps;
142295844d20SMarek Olšák 	} mm_stats;
142395844d20SMarek Olšák 
142497b2e202SAlex Deucher 	/* display */
14259accf2fdSEmily Deng 	bool				enable_virtual_display;
142697b2e202SAlex Deucher 	struct amdgpu_mode_info		mode_info;
142797b2e202SAlex Deucher 	struct work_struct		hotplug_work;
142897b2e202SAlex Deucher 	struct amdgpu_irq_src		crtc_irq;
142997b2e202SAlex Deucher 	struct amdgpu_irq_src		pageflip_irq;
143097b2e202SAlex Deucher 	struct amdgpu_irq_src		hpd_irq;
143197b2e202SAlex Deucher 
143297b2e202SAlex Deucher 	/* rings */
143376bf0db5SChristian König 	u64				fence_context;
143497b2e202SAlex Deucher 	unsigned			num_rings;
143597b2e202SAlex Deucher 	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
143697b2e202SAlex Deucher 	bool				ib_pool_ready;
143797b2e202SAlex Deucher 	struct amdgpu_sa_manager	ring_tmp_bo;
143897b2e202SAlex Deucher 
143997b2e202SAlex Deucher 	/* interrupts */
144097b2e202SAlex Deucher 	struct amdgpu_irq		irq;
144197b2e202SAlex Deucher 
14421f7371b2SAlex Deucher 	/* powerplay */
14431f7371b2SAlex Deucher 	struct amd_powerplay		powerplay;
1444e61710c5SJammy Zhou 	bool				pp_enabled;
1445f3898ea1SEric Huang 	bool				pp_force_state_enabled;
14461f7371b2SAlex Deucher 
144797b2e202SAlex Deucher 	/* dpm */
144897b2e202SAlex Deucher 	struct amdgpu_pm		pm;
144997b2e202SAlex Deucher 	u32				cg_flags;
145097b2e202SAlex Deucher 	u32				pg_flags;
145197b2e202SAlex Deucher 
145297b2e202SAlex Deucher 	/* amdgpu smumgr */
145397b2e202SAlex Deucher 	struct amdgpu_smumgr smu;
145497b2e202SAlex Deucher 
145597b2e202SAlex Deucher 	/* gfx */
145697b2e202SAlex Deucher 	struct amdgpu_gfx		gfx;
145797b2e202SAlex Deucher 
145897b2e202SAlex Deucher 	/* sdma */
1459c113ea1cSAlex Deucher 	struct amdgpu_sdma		sdma;
146097b2e202SAlex Deucher 
146197b2e202SAlex Deucher 	/* uvd */
146297b2e202SAlex Deucher 	struct amdgpu_uvd		uvd;
146397b2e202SAlex Deucher 
146497b2e202SAlex Deucher 	/* vce */
146597b2e202SAlex Deucher 	struct amdgpu_vce		vce;
146697b2e202SAlex Deucher 
146797b2e202SAlex Deucher 	/* firmwares */
146897b2e202SAlex Deucher 	struct amdgpu_firmware		firmware;
146997b2e202SAlex Deucher 
147097b2e202SAlex Deucher 	/* GDS */
147197b2e202SAlex Deucher 	struct amdgpu_gds		gds;
147297b2e202SAlex Deucher 
1473a1255107SAlex Deucher 	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
147497b2e202SAlex Deucher 	int				num_ip_blocks;
147597b2e202SAlex Deucher 	struct mutex	mn_lock;
147697b2e202SAlex Deucher 	DECLARE_HASHTABLE(mn_hash, 7);
147797b2e202SAlex Deucher 
147897b2e202SAlex Deucher 	/* tracking pinned memory */
147997b2e202SAlex Deucher 	u64 vram_pin_size;
1480e131b914SChunming Zhou 	u64 invisible_pin_size;
148197b2e202SAlex Deucher 	u64 gart_pin_size;
1482130e0371SOded Gabbay 
1483130e0371SOded Gabbay 	/* amdkfd interface */
1484130e0371SOded Gabbay 	struct kfd_dev          *kfd;
148523ca0e4eSChunming Zhou 
14865a5099cbSXiangliang Yu 	struct amdgpu_virt	virt;
14870c4e7fa5SChunming Zhou 
14880c4e7fa5SChunming Zhou 	/* link all shadow bo */
14890c4e7fa5SChunming Zhou 	struct list_head                shadow_list;
14900c4e7fa5SChunming Zhou 	struct mutex                    shadow_list_lock;
14915c1354bdSChunming Zhou 	/* link all gtt */
14925c1354bdSChunming Zhou 	spinlock_t			gtt_list_lock;
14935c1354bdSChunming Zhou 	struct list_head                gtt_list;
14945c1354bdSChunming Zhou 
1495c836fec5SJim Qu 	/* record hw reset is performed */
1496c836fec5SJim Qu 	bool has_hw_reset;
1497c836fec5SJim Qu 
149897b2e202SAlex Deucher };
149997b2e202SAlex Deucher 
1500a7d64de6SChristian König static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1501a7d64de6SChristian König {
1502a7d64de6SChristian König 	return container_of(bdev, struct amdgpu_device, mman.bdev);
1503a7d64de6SChristian König }
1504a7d64de6SChristian König 
150597b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev);
150697b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev,
150797b2e202SAlex Deucher 		       struct drm_device *ddev,
150897b2e202SAlex Deucher 		       struct pci_dev *pdev,
150997b2e202SAlex Deucher 		       uint32_t flags);
151097b2e202SAlex Deucher void amdgpu_device_fini(struct amdgpu_device *adev);
151197b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
151297b2e202SAlex Deucher 
151397b2e202SAlex Deucher uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
151415d72fd7SMonk Liu 			uint32_t acc_flags);
151597b2e202SAlex Deucher void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
151615d72fd7SMonk Liu 		    uint32_t acc_flags);
151797b2e202SAlex Deucher u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
151897b2e202SAlex Deucher void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
151997b2e202SAlex Deucher 
152097b2e202SAlex Deucher u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
152197b2e202SAlex Deucher void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
152297b2e202SAlex Deucher 
152397b2e202SAlex Deucher /*
152497b2e202SAlex Deucher  * Registers read & write functions.
152597b2e202SAlex Deucher  */
152615d72fd7SMonk Liu 
152715d72fd7SMonk Liu #define AMDGPU_REGS_IDX       (1<<0)
152815d72fd7SMonk Liu #define AMDGPU_REGS_NO_KIQ    (1<<1)
152915d72fd7SMonk Liu 
153015d72fd7SMonk Liu #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
153115d72fd7SMonk Liu #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
153215d72fd7SMonk Liu 
153315d72fd7SMonk Liu #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
153415d72fd7SMonk Liu #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
153515d72fd7SMonk Liu #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
153615d72fd7SMonk Liu #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
153715d72fd7SMonk Liu #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
153897b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
153997b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
154097b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
154197b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
154236b9a952SHuang Rui #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
154336b9a952SHuang Rui #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
154497b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
154597b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
154697b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
154797b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
154897b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
154997b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1550ccdbb20aSRex Zhu #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1551ccdbb20aSRex Zhu #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
155297b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
155397b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
155497b2e202SAlex Deucher #define WREG32_P(reg, val, mask)				\
155597b2e202SAlex Deucher 	do {							\
155697b2e202SAlex Deucher 		uint32_t tmp_ = RREG32(reg);			\
155797b2e202SAlex Deucher 		tmp_ &= (mask);					\
155897b2e202SAlex Deucher 		tmp_ |= ((val) & ~(mask));			\
155997b2e202SAlex Deucher 		WREG32(reg, tmp_);				\
156097b2e202SAlex Deucher 	} while (0)
156197b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
156297b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
156397b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask)				\
156497b2e202SAlex Deucher 	do {							\
156597b2e202SAlex Deucher 		uint32_t tmp_ = RREG32_PLL(reg);		\
156697b2e202SAlex Deucher 		tmp_ &= (mask);					\
156797b2e202SAlex Deucher 		tmp_ |= ((val) & ~(mask));			\
156897b2e202SAlex Deucher 		WREG32_PLL(reg, tmp_);				\
156997b2e202SAlex Deucher 	} while (0)
157097b2e202SAlex Deucher #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
157197b2e202SAlex Deucher #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
157297b2e202SAlex Deucher #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
157397b2e202SAlex Deucher 
157497b2e202SAlex Deucher #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
157597b2e202SAlex Deucher #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
157697b2e202SAlex Deucher 
157797b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
157897b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
157997b2e202SAlex Deucher 
158097b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val)			\
158197b2e202SAlex Deucher 	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
158297b2e202SAlex Deucher 	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
158397b2e202SAlex Deucher 
158497b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field)				\
158597b2e202SAlex Deucher 	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
158697b2e202SAlex Deucher 
158761cb8cefSTom St Denis #define WREG32_FIELD(reg, field, val)	\
158861cb8cefSTom St Denis 	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
158961cb8cefSTom St Denis 
159097b2e202SAlex Deucher /*
159197b2e202SAlex Deucher  * BIOS helpers.
159297b2e202SAlex Deucher  */
159397b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i])
159497b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
159597b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
159697b2e202SAlex Deucher 
159797b2e202SAlex Deucher /*
159897b2e202SAlex Deucher  * RING helpers.
159997b2e202SAlex Deucher  */
160097b2e202SAlex Deucher static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
160197b2e202SAlex Deucher {
160297b2e202SAlex Deucher 	if (ring->count_dw <= 0)
160386c2b790SJammy Zhou 		DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
160497b2e202SAlex Deucher 	ring->ring[ring->wptr++] = v;
160597b2e202SAlex Deucher 	ring->wptr &= ring->ptr_mask;
160697b2e202SAlex Deucher 	ring->count_dw--;
160797b2e202SAlex Deucher }
160897b2e202SAlex Deucher 
16090a8e1473SMonk Liu static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring, void *src, int count_dw)
16100a8e1473SMonk Liu {
16110a8e1473SMonk Liu 	unsigned occupied, chunk1, chunk2;
16120a8e1473SMonk Liu 	void *dst;
16130a8e1473SMonk Liu 
16140a8e1473SMonk Liu 	if (ring->count_dw < count_dw) {
16150a8e1473SMonk Liu 		DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
16160a8e1473SMonk Liu 	} else {
16170a8e1473SMonk Liu 		occupied = ring->wptr & ring->ptr_mask;
16180a8e1473SMonk Liu 		dst = (void *)&ring->ring[occupied];
16190a8e1473SMonk Liu 		chunk1 = ring->ptr_mask + 1 - occupied;
16200a8e1473SMonk Liu 		chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
16210a8e1473SMonk Liu 		chunk2 = count_dw - chunk1;
16220a8e1473SMonk Liu 		chunk1 <<= 2;
16230a8e1473SMonk Liu 		chunk2 <<= 2;
16240a8e1473SMonk Liu 
16250a8e1473SMonk Liu 		if (chunk1)
16260a8e1473SMonk Liu 			memcpy(dst, src, chunk1);
16270a8e1473SMonk Liu 
16280a8e1473SMonk Liu 		if (chunk2) {
16290a8e1473SMonk Liu 			src += chunk1;
16300a8e1473SMonk Liu 			dst = (void *)ring->ring;
16310a8e1473SMonk Liu 			memcpy(dst, src, chunk2);
16320a8e1473SMonk Liu 		}
16330a8e1473SMonk Liu 
16340a8e1473SMonk Liu 		ring->wptr += count_dw;
16350a8e1473SMonk Liu 		ring->wptr &= ring->ptr_mask;
16360a8e1473SMonk Liu 		ring->count_dw -= count_dw;
16370a8e1473SMonk Liu 	}
16380a8e1473SMonk Liu }
16390a8e1473SMonk Liu 
1640c113ea1cSAlex Deucher static inline struct amdgpu_sdma_instance *
1641c113ea1cSAlex Deucher amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
16424b2f7e2cSJammy Zhou {
16434b2f7e2cSJammy Zhou 	struct amdgpu_device *adev = ring->adev;
16444b2f7e2cSJammy Zhou 	int i;
16454b2f7e2cSJammy Zhou 
1646c113ea1cSAlex Deucher 	for (i = 0; i < adev->sdma.num_instances; i++)
1647c113ea1cSAlex Deucher 		if (&adev->sdma.instance[i].ring == ring)
16484b2f7e2cSJammy Zhou 			break;
16494b2f7e2cSJammy Zhou 
16504b2f7e2cSJammy Zhou 	if (i < AMDGPU_MAX_SDMA_INSTANCES)
1651c113ea1cSAlex Deucher 		return &adev->sdma.instance[i];
16524b2f7e2cSJammy Zhou 	else
16534b2f7e2cSJammy Zhou 		return NULL;
16544b2f7e2cSJammy Zhou }
16554b2f7e2cSJammy Zhou 
165697b2e202SAlex Deucher /*
165797b2e202SAlex Deucher  * ASICs macro.
165897b2e202SAlex Deucher  */
165997b2e202SAlex Deucher #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
166097b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
166197b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
166297b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
166397b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1664841686dfSMaruthi Bayyavarapu #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1665841686dfSMaruthi Bayyavarapu #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1666841686dfSMaruthi Bayyavarapu #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
166797b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
16687946b878SAlex Deucher #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
166997b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
167097b2e202SAlex Deucher #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
167197b2e202SAlex Deucher #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
167297b2e202SAlex Deucher #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
1673de9ea7bdSChristian König #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
167497b2e202SAlex Deucher #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
167597b2e202SAlex Deucher #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
167697b2e202SAlex Deucher #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
1677bbec97aaSChristian König #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
167897b2e202SAlex Deucher #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
167997b2e202SAlex Deucher #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
168097b2e202SAlex Deucher #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
1681d88bf583SChristian König #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
1682b8c7b39eSChristian König #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
168397b2e202SAlex Deucher #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
1684890ee23fSChunming Zhou #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
168597b2e202SAlex Deucher #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
1686d2edb07bSChristian König #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
168711afbde8SChunming Zhou #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
1688c2167a65SMonk Liu #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
1689753ad49cSMonk Liu #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
1690b6091c12SXiangliang Yu #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1691b6091c12SXiangliang Yu #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
16929e5d5309SChristian König #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
169303ccf481SMonk Liu #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
169403ccf481SMonk Liu #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
169597b2e202SAlex Deucher #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
169697b2e202SAlex Deucher #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
169797b2e202SAlex Deucher #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
169897b2e202SAlex Deucher #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
169997b2e202SAlex Deucher #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
170097b2e202SAlex Deucher #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
170197b2e202SAlex Deucher #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
170297b2e202SAlex Deucher #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
170397b2e202SAlex Deucher #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
170497b2e202SAlex Deucher #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
170597b2e202SAlex Deucher #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
170697b2e202SAlex Deucher #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
1707cb9e59d7SAlex Deucher #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
170897b2e202SAlex Deucher #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
170997b2e202SAlex Deucher #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
171097b2e202SAlex Deucher #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
171197b2e202SAlex Deucher #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
171297b2e202SAlex Deucher #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
1713c7ae72c0SChunming Zhou #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib),  (s), (d), (b))
17146e7a3840SChunming Zhou #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
1715b95e31fdSAlex Deucher #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
17169559ef5bSTom St Denis #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
171797b2e202SAlex Deucher #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
171897b2e202SAlex Deucher 
171997b2e202SAlex Deucher /* Common functions */
172097b2e202SAlex Deucher int amdgpu_gpu_reset(struct amdgpu_device *adev);
17213ad81f16SChunming Zhou bool amdgpu_need_backup(struct amdgpu_device *adev);
172297b2e202SAlex Deucher void amdgpu_pci_config_reset(struct amdgpu_device *adev);
1723c836fec5SJim Qu bool amdgpu_need_post(struct amdgpu_device *adev);
172497b2e202SAlex Deucher void amdgpu_update_display_priority(struct amdgpu_device *adev);
1725d5fc5e82SChunming Zhou 
172697b2e202SAlex Deucher int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
172797b2e202SAlex Deucher int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
172897b2e202SAlex Deucher 		       u32 ip_instance, u32 ring,
172997b2e202SAlex Deucher 		       struct amdgpu_ring **out_ring);
1730fad06127SSamuel Pitoiset void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes);
1731765e7fbfSChristian König void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
173297b2e202SAlex Deucher bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
17332f568dbdSChristian König int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
173497b2e202SAlex Deucher int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
173597b2e202SAlex Deucher 				     uint32_t flags);
173697b2e202SAlex Deucher bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
1737cc325d19SChristian König struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
1738d7006964SChristian König bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1739d7006964SChristian König 				  unsigned long end);
17402f568dbdSChristian König bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
17412f568dbdSChristian König 				       int *last_invalidated);
174297b2e202SAlex Deucher bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
174397b2e202SAlex Deucher uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
174497b2e202SAlex Deucher 				 struct ttm_mem_reg *mem);
174597b2e202SAlex Deucher void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
174697b2e202SAlex Deucher void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
174797b2e202SAlex Deucher void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
17489f31a0b0SBaoyou Xie int amdgpu_ttm_init(struct amdgpu_device *adev);
17499f31a0b0SBaoyou Xie void amdgpu_ttm_fini(struct amdgpu_device *adev);
175097b2e202SAlex Deucher void amdgpu_program_register_sequence(struct amdgpu_device *adev,
175197b2e202SAlex Deucher 					     const u32 *registers,
175297b2e202SAlex Deucher 					     const u32 array_size);
175397b2e202SAlex Deucher 
175497b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev);
175597b2e202SAlex Deucher /* atpx handler */
175697b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO)
175797b2e202SAlex Deucher void amdgpu_register_atpx_handler(void);
175897b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void);
1759a78fe133SAlex Deucher bool amdgpu_has_atpx_dgpu_power_cntl(void);
17602f5af82eSAlex Deucher bool amdgpu_is_atpx_hybrid(void);
1761efc83cf4SAlex Deucher bool amdgpu_atpx_dgpu_req_power_for_displays(void);
176297b2e202SAlex Deucher #else
176397b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {}
176497b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {}
1765a78fe133SAlex Deucher static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
17662f5af82eSAlex Deucher static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1767efc83cf4SAlex Deucher static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
176897b2e202SAlex Deucher #endif
176997b2e202SAlex Deucher 
177097b2e202SAlex Deucher /*
177197b2e202SAlex Deucher  * KMS
177297b2e202SAlex Deucher  */
177397b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1774f498d9edSNils Wallménius extern const int amdgpu_max_kms_ioctl;
177597b2e202SAlex Deucher 
177697b2e202SAlex Deucher int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
177711b3c20bSGabriel Krisman Bertazi void amdgpu_driver_unload_kms(struct drm_device *dev);
177897b2e202SAlex Deucher void amdgpu_driver_lastclose_kms(struct drm_device *dev);
177997b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
178097b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev,
178197b2e202SAlex Deucher 				 struct drm_file *file_priv);
1782faefba95SAlex Deucher int amdgpu_suspend(struct amdgpu_device *adev);
1783810ddc3aSAlex Deucher int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1784810ddc3aSAlex Deucher int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
178588e72717SThierry Reding u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
178688e72717SThierry Reding int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
178788e72717SThierry Reding void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
178888e72717SThierry Reding int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
178997b2e202SAlex Deucher 				    int *max_error,
179097b2e202SAlex Deucher 				    struct timeval *vblank_time,
179197b2e202SAlex Deucher 				    unsigned flags);
179297b2e202SAlex Deucher long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
179397b2e202SAlex Deucher 			     unsigned long arg);
179497b2e202SAlex Deucher 
179597b2e202SAlex Deucher /*
179697b2e202SAlex Deucher  * functions used by amdgpu_encoder.c
179797b2e202SAlex Deucher  */
179897b2e202SAlex Deucher struct amdgpu_afmt_acr {
179997b2e202SAlex Deucher 	u32 clock;
180097b2e202SAlex Deucher 
180197b2e202SAlex Deucher 	int n_32khz;
180297b2e202SAlex Deucher 	int cts_32khz;
180397b2e202SAlex Deucher 
180497b2e202SAlex Deucher 	int n_44_1khz;
180597b2e202SAlex Deucher 	int cts_44_1khz;
180697b2e202SAlex Deucher 
180797b2e202SAlex Deucher 	int n_48khz;
180897b2e202SAlex Deucher 	int cts_48khz;
180997b2e202SAlex Deucher 
181097b2e202SAlex Deucher };
181197b2e202SAlex Deucher 
181297b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
181397b2e202SAlex Deucher 
181497b2e202SAlex Deucher /* amdgpu_acpi.c */
181597b2e202SAlex Deucher #if defined(CONFIG_ACPI)
181697b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev);
181797b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev);
181897b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
181997b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
182097b2e202SAlex Deucher 						u8 perf_req, bool advertise);
182197b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
182297b2e202SAlex Deucher #else
182397b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
182497b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
182597b2e202SAlex Deucher #endif
182697b2e202SAlex Deucher 
182797b2e202SAlex Deucher struct amdgpu_bo_va_mapping *
182897b2e202SAlex Deucher amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
182997b2e202SAlex Deucher 		       uint64_t addr, struct amdgpu_bo **bo);
1830c855e250SChristian König int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
183197b2e202SAlex Deucher 
183297b2e202SAlex Deucher #include "amdgpu_object.h"
183397b2e202SAlex Deucher #endif
1834