197b2e202SAlex Deucher /* 297b2e202SAlex Deucher * Copyright 2008 Advanced Micro Devices, Inc. 397b2e202SAlex Deucher * Copyright 2008 Red Hat Inc. 497b2e202SAlex Deucher * Copyright 2009 Jerome Glisse. 597b2e202SAlex Deucher * 697b2e202SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a 797b2e202SAlex Deucher * copy of this software and associated documentation files (the "Software"), 897b2e202SAlex Deucher * to deal in the Software without restriction, including without limitation 997b2e202SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense, 1097b2e202SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the 1197b2e202SAlex Deucher * Software is furnished to do so, subject to the following conditions: 1297b2e202SAlex Deucher * 1397b2e202SAlex Deucher * The above copyright notice and this permission notice shall be included in 1497b2e202SAlex Deucher * all copies or substantial portions of the Software. 1597b2e202SAlex Deucher * 1697b2e202SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1797b2e202SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1897b2e202SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1997b2e202SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 2097b2e202SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 2197b2e202SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2297b2e202SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE. 2397b2e202SAlex Deucher * 2497b2e202SAlex Deucher * Authors: Dave Airlie 2597b2e202SAlex Deucher * Alex Deucher 2697b2e202SAlex Deucher * Jerome Glisse 2797b2e202SAlex Deucher */ 2897b2e202SAlex Deucher #ifndef __AMDGPU_H__ 2997b2e202SAlex Deucher #define __AMDGPU_H__ 3097b2e202SAlex Deucher 3197b2e202SAlex Deucher #include <linux/atomic.h> 3297b2e202SAlex Deucher #include <linux/wait.h> 3397b2e202SAlex Deucher #include <linux/list.h> 3497b2e202SAlex Deucher #include <linux/kref.h> 3597b2e202SAlex Deucher #include <linux/interval_tree.h> 3697b2e202SAlex Deucher #include <linux/hashtable.h> 3797b2e202SAlex Deucher #include <linux/fence.h> 3897b2e202SAlex Deucher 3997b2e202SAlex Deucher #include <ttm/ttm_bo_api.h> 4097b2e202SAlex Deucher #include <ttm/ttm_bo_driver.h> 4197b2e202SAlex Deucher #include <ttm/ttm_placement.h> 4297b2e202SAlex Deucher #include <ttm/ttm_module.h> 4397b2e202SAlex Deucher #include <ttm/ttm_execbuf_util.h> 4497b2e202SAlex Deucher 45d03846afSChunming Zhou #include <drm/drmP.h> 4697b2e202SAlex Deucher #include <drm/drm_gem.h> 477e5a547fSChunming Zhou #include <drm/amdgpu_drm.h> 4897b2e202SAlex Deucher 495fc3aeebSyanyang1 #include "amd_shared.h" 5097b2e202SAlex Deucher #include "amdgpu_mode.h" 5197b2e202SAlex Deucher #include "amdgpu_ih.h" 5297b2e202SAlex Deucher #include "amdgpu_irq.h" 5397b2e202SAlex Deucher #include "amdgpu_ucode.h" 5497b2e202SAlex Deucher #include "amdgpu_gds.h" 5597b2e202SAlex Deucher 56b80d8475SAlex Deucher #include "gpu_scheduler.h" 57b80d8475SAlex Deucher 5897b2e202SAlex Deucher /* 5997b2e202SAlex Deucher * Modules parameters. 6097b2e202SAlex Deucher */ 6197b2e202SAlex Deucher extern int amdgpu_modeset; 6297b2e202SAlex Deucher extern int amdgpu_vram_limit; 6397b2e202SAlex Deucher extern int amdgpu_gart_size; 6497b2e202SAlex Deucher extern int amdgpu_benchmarking; 6597b2e202SAlex Deucher extern int amdgpu_testing; 6697b2e202SAlex Deucher extern int amdgpu_audio; 6797b2e202SAlex Deucher extern int amdgpu_disp_priority; 6897b2e202SAlex Deucher extern int amdgpu_hw_i2c; 6997b2e202SAlex Deucher extern int amdgpu_pcie_gen2; 7097b2e202SAlex Deucher extern int amdgpu_msi; 7197b2e202SAlex Deucher extern int amdgpu_lockup_timeout; 7297b2e202SAlex Deucher extern int amdgpu_dpm; 7397b2e202SAlex Deucher extern int amdgpu_smc_load_fw; 7497b2e202SAlex Deucher extern int amdgpu_aspm; 7597b2e202SAlex Deucher extern int amdgpu_runtime_pm; 7697b2e202SAlex Deucher extern int amdgpu_hard_reset; 7797b2e202SAlex Deucher extern unsigned amdgpu_ip_block_mask; 7897b2e202SAlex Deucher extern int amdgpu_bapm; 7997b2e202SAlex Deucher extern int amdgpu_deep_color; 8097b2e202SAlex Deucher extern int amdgpu_vm_size; 8197b2e202SAlex Deucher extern int amdgpu_vm_block_size; 82b80d8475SAlex Deucher extern int amdgpu_enable_scheduler; 831333f723SJammy Zhou extern int amdgpu_sched_jobs; 844afcb303SJammy Zhou extern int amdgpu_sched_hw_submission; 853daea9e3SChristian König extern int amdgpu_enable_semaphores; 8697b2e202SAlex Deucher 874b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000 8897b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */ 8997b2e202SAlex Deucher #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2) 9097b2e202SAlex Deucher /* AMDGPU_IB_POOL_SIZE must be a power of 2 */ 9197b2e202SAlex Deucher #define AMDGPU_IB_POOL_SIZE 16 9297b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32 9397b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT 4 9497b2e202SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH 8 9597b2e202SAlex Deucher 9697b2e202SAlex Deucher /* max number of rings */ 9797b2e202SAlex Deucher #define AMDGPU_MAX_RINGS 16 9897b2e202SAlex Deucher #define AMDGPU_MAX_GFX_RINGS 1 9997b2e202SAlex Deucher #define AMDGPU_MAX_COMPUTE_RINGS 8 10097b2e202SAlex Deucher #define AMDGPU_MAX_VCE_RINGS 2 10197b2e202SAlex Deucher 10236f523a7SJammy Zhou /* max number of IP instances */ 10336f523a7SJammy Zhou #define AMDGPU_MAX_SDMA_INSTANCES 2 10436f523a7SJammy Zhou 10597b2e202SAlex Deucher /* number of hw syncs before falling back on blocking */ 10697b2e202SAlex Deucher #define AMDGPU_NUM_SYNCS 4 10797b2e202SAlex Deucher 10897b2e202SAlex Deucher /* hardcode that limit for now */ 10997b2e202SAlex Deucher #define AMDGPU_VA_RESERVED_SIZE (8 << 20) 11097b2e202SAlex Deucher 11197b2e202SAlex Deucher /* hard reset data */ 11297b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b 11397b2e202SAlex Deucher 11497b2e202SAlex Deucher /* reset flags */ 11597b2e202SAlex Deucher #define AMDGPU_RESET_GFX (1 << 0) 11697b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE (1 << 1) 11797b2e202SAlex Deucher #define AMDGPU_RESET_DMA (1 << 2) 11897b2e202SAlex Deucher #define AMDGPU_RESET_CP (1 << 3) 11997b2e202SAlex Deucher #define AMDGPU_RESET_GRBM (1 << 4) 12097b2e202SAlex Deucher #define AMDGPU_RESET_DMA1 (1 << 5) 12197b2e202SAlex Deucher #define AMDGPU_RESET_RLC (1 << 6) 12297b2e202SAlex Deucher #define AMDGPU_RESET_SEM (1 << 7) 12397b2e202SAlex Deucher #define AMDGPU_RESET_IH (1 << 8) 12497b2e202SAlex Deucher #define AMDGPU_RESET_VMC (1 << 9) 12597b2e202SAlex Deucher #define AMDGPU_RESET_MC (1 << 10) 12697b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY (1 << 11) 12797b2e202SAlex Deucher #define AMDGPU_RESET_UVD (1 << 12) 12897b2e202SAlex Deucher #define AMDGPU_RESET_VCE (1 << 13) 12997b2e202SAlex Deucher #define AMDGPU_RESET_VCE1 (1 << 14) 13097b2e202SAlex Deucher 13197b2e202SAlex Deucher /* CG block flags */ 13297b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_GFX (1 << 0) 13397b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_MC (1 << 1) 13497b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_SDMA (1 << 2) 13597b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_UVD (1 << 3) 13697b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_VCE (1 << 4) 13797b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_HDP (1 << 5) 13897b2e202SAlex Deucher #define AMDGPU_CG_BLOCK_BIF (1 << 6) 13997b2e202SAlex Deucher 14097b2e202SAlex Deucher /* CG flags */ 14197b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0) 14297b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1) 14397b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2) 14497b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3) 14597b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4) 14697b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5) 14797b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6) 14897b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7) 14997b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_MC_LS (1 << 8) 15097b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9) 15197b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10) 15297b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11) 15397b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12) 15497b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13) 15597b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14) 15697b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15) 15797b2e202SAlex Deucher #define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16) 15897b2e202SAlex Deucher 15997b2e202SAlex Deucher /* PG flags */ 16097b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0) 16197b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1) 16297b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2) 16397b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_UVD (1 << 3) 16497b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_VCE (1 << 4) 16597b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_CP (1 << 5) 16697b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_GDS (1 << 6) 16797b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7) 16897b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_SDMA (1 << 8) 16997b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_ACP (1 << 9) 17097b2e202SAlex Deucher #define AMDGPU_PG_SUPPORT_SAMU (1 << 10) 17197b2e202SAlex Deucher 17297b2e202SAlex Deucher /* GFX current status */ 17397b2e202SAlex Deucher #define AMDGPU_GFX_NORMAL_MODE 0x00000000L 17497b2e202SAlex Deucher #define AMDGPU_GFX_SAFE_MODE 0x00000001L 17597b2e202SAlex Deucher #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L 17697b2e202SAlex Deucher #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L 17797b2e202SAlex Deucher #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L 17897b2e202SAlex Deucher 17997b2e202SAlex Deucher /* max cursor sizes (in pixels) */ 18097b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128 18197b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128 18297b2e202SAlex Deucher 18397b2e202SAlex Deucher struct amdgpu_device; 18497b2e202SAlex Deucher struct amdgpu_fence; 18597b2e202SAlex Deucher struct amdgpu_ib; 18697b2e202SAlex Deucher struct amdgpu_vm; 18797b2e202SAlex Deucher struct amdgpu_ring; 18897b2e202SAlex Deucher struct amdgpu_semaphore; 18997b2e202SAlex Deucher struct amdgpu_cs_parser; 190bb977d37SChunming Zhou struct amdgpu_job; 19197b2e202SAlex Deucher struct amdgpu_irq_src; 1920b492a4cSAlex Deucher struct amdgpu_fpriv; 19397b2e202SAlex Deucher 19497b2e202SAlex Deucher enum amdgpu_cp_irq { 19597b2e202SAlex Deucher AMDGPU_CP_IRQ_GFX_EOP = 0, 19697b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP, 19797b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP, 19897b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP, 19997b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP, 20097b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP, 20197b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP, 20297b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP, 20397b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP, 20497b2e202SAlex Deucher 20597b2e202SAlex Deucher AMDGPU_CP_IRQ_LAST 20697b2e202SAlex Deucher }; 20797b2e202SAlex Deucher 20897b2e202SAlex Deucher enum amdgpu_sdma_irq { 20997b2e202SAlex Deucher AMDGPU_SDMA_IRQ_TRAP0 = 0, 21097b2e202SAlex Deucher AMDGPU_SDMA_IRQ_TRAP1, 21197b2e202SAlex Deucher 21297b2e202SAlex Deucher AMDGPU_SDMA_IRQ_LAST 21397b2e202SAlex Deucher }; 21497b2e202SAlex Deucher 21597b2e202SAlex Deucher enum amdgpu_thermal_irq { 21697b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0, 21797b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_HIGH_TO_LOW, 21897b2e202SAlex Deucher 21997b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LAST 22097b2e202SAlex Deucher }; 22197b2e202SAlex Deucher 22297b2e202SAlex Deucher int amdgpu_set_clockgating_state(struct amdgpu_device *adev, 2235fc3aeebSyanyang1 enum amd_ip_block_type block_type, 2245fc3aeebSyanyang1 enum amd_clockgating_state state); 22597b2e202SAlex Deucher int amdgpu_set_powergating_state(struct amdgpu_device *adev, 2265fc3aeebSyanyang1 enum amd_ip_block_type block_type, 2275fc3aeebSyanyang1 enum amd_powergating_state state); 22897b2e202SAlex Deucher 22997b2e202SAlex Deucher struct amdgpu_ip_block_version { 2305fc3aeebSyanyang1 enum amd_ip_block_type type; 23197b2e202SAlex Deucher u32 major; 23297b2e202SAlex Deucher u32 minor; 23397b2e202SAlex Deucher u32 rev; 2345fc3aeebSyanyang1 const struct amd_ip_funcs *funcs; 23597b2e202SAlex Deucher }; 23697b2e202SAlex Deucher 23797b2e202SAlex Deucher int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev, 2385fc3aeebSyanyang1 enum amd_ip_block_type type, 23997b2e202SAlex Deucher u32 major, u32 minor); 24097b2e202SAlex Deucher 24197b2e202SAlex Deucher const struct amdgpu_ip_block_version * amdgpu_get_ip_block( 24297b2e202SAlex Deucher struct amdgpu_device *adev, 2435fc3aeebSyanyang1 enum amd_ip_block_type type); 24497b2e202SAlex Deucher 24597b2e202SAlex Deucher /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */ 24697b2e202SAlex Deucher struct amdgpu_buffer_funcs { 24797b2e202SAlex Deucher /* maximum bytes in a single operation */ 24897b2e202SAlex Deucher uint32_t copy_max_bytes; 24997b2e202SAlex Deucher 25097b2e202SAlex Deucher /* number of dw to reserve per operation */ 25197b2e202SAlex Deucher unsigned copy_num_dw; 25297b2e202SAlex Deucher 25397b2e202SAlex Deucher /* used for buffer migration */ 254c7ae72c0SChunming Zhou void (*emit_copy_buffer)(struct amdgpu_ib *ib, 25597b2e202SAlex Deucher /* src addr in bytes */ 25697b2e202SAlex Deucher uint64_t src_offset, 25797b2e202SAlex Deucher /* dst addr in bytes */ 25897b2e202SAlex Deucher uint64_t dst_offset, 25997b2e202SAlex Deucher /* number of byte to transfer */ 26097b2e202SAlex Deucher uint32_t byte_count); 26197b2e202SAlex Deucher 26297b2e202SAlex Deucher /* maximum bytes in a single operation */ 26397b2e202SAlex Deucher uint32_t fill_max_bytes; 26497b2e202SAlex Deucher 26597b2e202SAlex Deucher /* number of dw to reserve per operation */ 26697b2e202SAlex Deucher unsigned fill_num_dw; 26797b2e202SAlex Deucher 26897b2e202SAlex Deucher /* used for buffer clearing */ 2696e7a3840SChunming Zhou void (*emit_fill_buffer)(struct amdgpu_ib *ib, 27097b2e202SAlex Deucher /* value to write to memory */ 27197b2e202SAlex Deucher uint32_t src_data, 27297b2e202SAlex Deucher /* dst addr in bytes */ 27397b2e202SAlex Deucher uint64_t dst_offset, 27497b2e202SAlex Deucher /* number of byte to fill */ 27597b2e202SAlex Deucher uint32_t byte_count); 27697b2e202SAlex Deucher }; 27797b2e202SAlex Deucher 27897b2e202SAlex Deucher /* provided by hw blocks that can write ptes, e.g., sdma */ 27997b2e202SAlex Deucher struct amdgpu_vm_pte_funcs { 28097b2e202SAlex Deucher /* copy pte entries from GART */ 28197b2e202SAlex Deucher void (*copy_pte)(struct amdgpu_ib *ib, 28297b2e202SAlex Deucher uint64_t pe, uint64_t src, 28397b2e202SAlex Deucher unsigned count); 28497b2e202SAlex Deucher /* write pte one entry at a time with addr mapping */ 28597b2e202SAlex Deucher void (*write_pte)(struct amdgpu_ib *ib, 28697b2e202SAlex Deucher uint64_t pe, 28797b2e202SAlex Deucher uint64_t addr, unsigned count, 28897b2e202SAlex Deucher uint32_t incr, uint32_t flags); 28997b2e202SAlex Deucher /* for linear pte/pde updates without addr mapping */ 29097b2e202SAlex Deucher void (*set_pte_pde)(struct amdgpu_ib *ib, 29197b2e202SAlex Deucher uint64_t pe, 29297b2e202SAlex Deucher uint64_t addr, unsigned count, 29397b2e202SAlex Deucher uint32_t incr, uint32_t flags); 29497b2e202SAlex Deucher /* pad the indirect buffer to the necessary number of dw */ 29597b2e202SAlex Deucher void (*pad_ib)(struct amdgpu_ib *ib); 29697b2e202SAlex Deucher }; 29797b2e202SAlex Deucher 29897b2e202SAlex Deucher /* provided by the gmc block */ 29997b2e202SAlex Deucher struct amdgpu_gart_funcs { 30097b2e202SAlex Deucher /* flush the vm tlb via mmio */ 30197b2e202SAlex Deucher void (*flush_gpu_tlb)(struct amdgpu_device *adev, 30297b2e202SAlex Deucher uint32_t vmid); 30397b2e202SAlex Deucher /* write pte/pde updates using the cpu */ 30497b2e202SAlex Deucher int (*set_pte_pde)(struct amdgpu_device *adev, 30597b2e202SAlex Deucher void *cpu_pt_addr, /* cpu addr of page table */ 30697b2e202SAlex Deucher uint32_t gpu_page_idx, /* pte/pde to update */ 30797b2e202SAlex Deucher uint64_t addr, /* addr to write into pte/pde */ 30897b2e202SAlex Deucher uint32_t flags); /* access flags */ 30997b2e202SAlex Deucher }; 31097b2e202SAlex Deucher 31197b2e202SAlex Deucher /* provided by the ih block */ 31297b2e202SAlex Deucher struct amdgpu_ih_funcs { 31397b2e202SAlex Deucher /* ring read/write ptr handling, called from interrupt context */ 31497b2e202SAlex Deucher u32 (*get_wptr)(struct amdgpu_device *adev); 31597b2e202SAlex Deucher void (*decode_iv)(struct amdgpu_device *adev, 31697b2e202SAlex Deucher struct amdgpu_iv_entry *entry); 31797b2e202SAlex Deucher void (*set_rptr)(struct amdgpu_device *adev); 31897b2e202SAlex Deucher }; 31997b2e202SAlex Deucher 32097b2e202SAlex Deucher /* provided by hw blocks that expose a ring buffer for commands */ 32197b2e202SAlex Deucher struct amdgpu_ring_funcs { 32297b2e202SAlex Deucher /* ring read/write ptr handling */ 32397b2e202SAlex Deucher u32 (*get_rptr)(struct amdgpu_ring *ring); 32497b2e202SAlex Deucher u32 (*get_wptr)(struct amdgpu_ring *ring); 32597b2e202SAlex Deucher void (*set_wptr)(struct amdgpu_ring *ring); 32697b2e202SAlex Deucher /* validating and patching of IBs */ 32797b2e202SAlex Deucher int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx); 32897b2e202SAlex Deucher /* command emit functions */ 32997b2e202SAlex Deucher void (*emit_ib)(struct amdgpu_ring *ring, 33097b2e202SAlex Deucher struct amdgpu_ib *ib); 33197b2e202SAlex Deucher void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr, 332890ee23fSChunming Zhou uint64_t seq, unsigned flags); 33397b2e202SAlex Deucher bool (*emit_semaphore)(struct amdgpu_ring *ring, 33497b2e202SAlex Deucher struct amdgpu_semaphore *semaphore, 33597b2e202SAlex Deucher bool emit_wait); 33697b2e202SAlex Deucher void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id, 33797b2e202SAlex Deucher uint64_t pd_addr); 338d2edb07bSChristian König void (*emit_hdp_flush)(struct amdgpu_ring *ring); 33997b2e202SAlex Deucher void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid, 34097b2e202SAlex Deucher uint32_t gds_base, uint32_t gds_size, 34197b2e202SAlex Deucher uint32_t gws_base, uint32_t gws_size, 34297b2e202SAlex Deucher uint32_t oa_base, uint32_t oa_size); 34397b2e202SAlex Deucher /* testing functions */ 34497b2e202SAlex Deucher int (*test_ring)(struct amdgpu_ring *ring); 34597b2e202SAlex Deucher int (*test_ib)(struct amdgpu_ring *ring); 34697b2e202SAlex Deucher bool (*is_lockup)(struct amdgpu_ring *ring); 347edff0e28SJammy Zhou /* insert NOP packets */ 348edff0e28SJammy Zhou void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count); 34997b2e202SAlex Deucher }; 35097b2e202SAlex Deucher 35197b2e202SAlex Deucher /* 35297b2e202SAlex Deucher * BIOS. 35397b2e202SAlex Deucher */ 35497b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev); 35597b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev); 35697b2e202SAlex Deucher 35797b2e202SAlex Deucher /* 35897b2e202SAlex Deucher * Dummy page 35997b2e202SAlex Deucher */ 36097b2e202SAlex Deucher struct amdgpu_dummy_page { 36197b2e202SAlex Deucher struct page *page; 36297b2e202SAlex Deucher dma_addr_t addr; 36397b2e202SAlex Deucher }; 36497b2e202SAlex Deucher int amdgpu_dummy_page_init(struct amdgpu_device *adev); 36597b2e202SAlex Deucher void amdgpu_dummy_page_fini(struct amdgpu_device *adev); 36697b2e202SAlex Deucher 36797b2e202SAlex Deucher 36897b2e202SAlex Deucher /* 36997b2e202SAlex Deucher * Clocks 37097b2e202SAlex Deucher */ 37197b2e202SAlex Deucher 37297b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3 37397b2e202SAlex Deucher 37497b2e202SAlex Deucher struct amdgpu_clock { 37597b2e202SAlex Deucher struct amdgpu_pll ppll[AMDGPU_MAX_PPLL]; 37697b2e202SAlex Deucher struct amdgpu_pll spll; 37797b2e202SAlex Deucher struct amdgpu_pll mpll; 37897b2e202SAlex Deucher /* 10 Khz units */ 37997b2e202SAlex Deucher uint32_t default_mclk; 38097b2e202SAlex Deucher uint32_t default_sclk; 38197b2e202SAlex Deucher uint32_t default_dispclk; 38297b2e202SAlex Deucher uint32_t current_dispclk; 38397b2e202SAlex Deucher uint32_t dp_extclk; 38497b2e202SAlex Deucher uint32_t max_pixel_clock; 38597b2e202SAlex Deucher }; 38697b2e202SAlex Deucher 38797b2e202SAlex Deucher /* 38897b2e202SAlex Deucher * Fences. 38997b2e202SAlex Deucher */ 39097b2e202SAlex Deucher struct amdgpu_fence_driver { 39197b2e202SAlex Deucher struct amdgpu_ring *ring; 39297b2e202SAlex Deucher uint64_t gpu_addr; 39397b2e202SAlex Deucher volatile uint32_t *cpu_addr; 39497b2e202SAlex Deucher /* sync_seq is protected by ring emission lock */ 39597b2e202SAlex Deucher uint64_t sync_seq[AMDGPU_MAX_RINGS]; 39697b2e202SAlex Deucher atomic64_t last_seq; 39797b2e202SAlex Deucher bool initialized; 39897b2e202SAlex Deucher struct amdgpu_irq_src *irq_src; 39997b2e202SAlex Deucher unsigned irq_type; 40097b2e202SAlex Deucher struct delayed_work lockup_work; 4017f06c236Smonk.liu wait_queue_head_t fence_queue; 40297b2e202SAlex Deucher }; 40397b2e202SAlex Deucher 40497b2e202SAlex Deucher /* some special values for the owner field */ 40597b2e202SAlex Deucher #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul) 40697b2e202SAlex Deucher #define AMDGPU_FENCE_OWNER_VM ((void*)1ul) 40797b2e202SAlex Deucher #define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul) 40897b2e202SAlex Deucher 409890ee23fSChunming Zhou #define AMDGPU_FENCE_FLAG_64BIT (1 << 0) 410890ee23fSChunming Zhou #define AMDGPU_FENCE_FLAG_INT (1 << 1) 411890ee23fSChunming Zhou 41297b2e202SAlex Deucher struct amdgpu_fence { 41397b2e202SAlex Deucher struct fence base; 4144cef9267SChunming Zhou 41597b2e202SAlex Deucher /* RB, DMA, etc. */ 41697b2e202SAlex Deucher struct amdgpu_ring *ring; 41797b2e202SAlex Deucher uint64_t seq; 41897b2e202SAlex Deucher 41997b2e202SAlex Deucher /* filp or special value for fence creator */ 42097b2e202SAlex Deucher void *owner; 42197b2e202SAlex Deucher 42297b2e202SAlex Deucher wait_queue_t fence_wake; 42397b2e202SAlex Deucher }; 42497b2e202SAlex Deucher 42597b2e202SAlex Deucher struct amdgpu_user_fence { 42697b2e202SAlex Deucher /* write-back bo */ 42797b2e202SAlex Deucher struct amdgpu_bo *bo; 42897b2e202SAlex Deucher /* write-back address offset to bo start */ 42997b2e202SAlex Deucher uint32_t offset; 43097b2e202SAlex Deucher }; 43197b2e202SAlex Deucher 43297b2e202SAlex Deucher int amdgpu_fence_driver_init(struct amdgpu_device *adev); 43397b2e202SAlex Deucher void amdgpu_fence_driver_fini(struct amdgpu_device *adev); 43497b2e202SAlex Deucher void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev); 43597b2e202SAlex Deucher 4364f839a24SChristian König int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring); 43797b2e202SAlex Deucher int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring, 43897b2e202SAlex Deucher struct amdgpu_irq_src *irq_src, 43997b2e202SAlex Deucher unsigned irq_type); 4405ceb54c6SAlex Deucher void amdgpu_fence_driver_suspend(struct amdgpu_device *adev); 4415ceb54c6SAlex Deucher void amdgpu_fence_driver_resume(struct amdgpu_device *adev); 44297b2e202SAlex Deucher int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner, 44397b2e202SAlex Deucher struct amdgpu_fence **fence); 44497b2e202SAlex Deucher void amdgpu_fence_process(struct amdgpu_ring *ring); 44597b2e202SAlex Deucher int amdgpu_fence_wait_next(struct amdgpu_ring *ring); 44697b2e202SAlex Deucher int amdgpu_fence_wait_empty(struct amdgpu_ring *ring); 44797b2e202SAlex Deucher unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring); 44897b2e202SAlex Deucher 4498221d706SChristian König signed long amdgpu_fence_wait_any(struct amdgpu_device *adev, 4504ce9891eSChunming Zhou struct fence **array, 4511aa4051bSJunwei Zhang uint32_t count, 4521aa4051bSJunwei Zhang bool intr, 4531aa4051bSJunwei Zhang signed long t); 45497b2e202SAlex Deucher struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence); 45597b2e202SAlex Deucher void amdgpu_fence_unref(struct amdgpu_fence **fence); 45697b2e202SAlex Deucher 45797b2e202SAlex Deucher bool amdgpu_fence_need_sync(struct amdgpu_fence *fence, 45897b2e202SAlex Deucher struct amdgpu_ring *ring); 45997b2e202SAlex Deucher void amdgpu_fence_note_sync(struct amdgpu_fence *fence, 46097b2e202SAlex Deucher struct amdgpu_ring *ring); 46197b2e202SAlex Deucher 46297b2e202SAlex Deucher static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a, 46397b2e202SAlex Deucher struct amdgpu_fence *b) 46497b2e202SAlex Deucher { 46597b2e202SAlex Deucher if (!a) { 46697b2e202SAlex Deucher return b; 46797b2e202SAlex Deucher } 46897b2e202SAlex Deucher 46997b2e202SAlex Deucher if (!b) { 47097b2e202SAlex Deucher return a; 47197b2e202SAlex Deucher } 47297b2e202SAlex Deucher 47397b2e202SAlex Deucher BUG_ON(a->ring != b->ring); 47497b2e202SAlex Deucher 47597b2e202SAlex Deucher if (a->seq > b->seq) { 47697b2e202SAlex Deucher return a; 47797b2e202SAlex Deucher } else { 47897b2e202SAlex Deucher return b; 47997b2e202SAlex Deucher } 48097b2e202SAlex Deucher } 48197b2e202SAlex Deucher 48297b2e202SAlex Deucher static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a, 48397b2e202SAlex Deucher struct amdgpu_fence *b) 48497b2e202SAlex Deucher { 48597b2e202SAlex Deucher if (!a) { 48697b2e202SAlex Deucher return false; 48797b2e202SAlex Deucher } 48897b2e202SAlex Deucher 48997b2e202SAlex Deucher if (!b) { 49097b2e202SAlex Deucher return true; 49197b2e202SAlex Deucher } 49297b2e202SAlex Deucher 49397b2e202SAlex Deucher BUG_ON(a->ring != b->ring); 49497b2e202SAlex Deucher 49597b2e202SAlex Deucher return a->seq < b->seq; 49697b2e202SAlex Deucher } 49797b2e202SAlex Deucher 49897b2e202SAlex Deucher int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user, 49997b2e202SAlex Deucher void *owner, struct amdgpu_fence **fence); 50097b2e202SAlex Deucher 50197b2e202SAlex Deucher /* 50297b2e202SAlex Deucher * TTM. 50397b2e202SAlex Deucher */ 50497b2e202SAlex Deucher struct amdgpu_mman { 50597b2e202SAlex Deucher struct ttm_bo_global_ref bo_global_ref; 50697b2e202SAlex Deucher struct drm_global_reference mem_global_ref; 50797b2e202SAlex Deucher struct ttm_bo_device bdev; 50897b2e202SAlex Deucher bool mem_global_referenced; 50997b2e202SAlex Deucher bool initialized; 51097b2e202SAlex Deucher 51197b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS) 51297b2e202SAlex Deucher struct dentry *vram; 51397b2e202SAlex Deucher struct dentry *gtt; 51497b2e202SAlex Deucher #endif 51597b2e202SAlex Deucher 51697b2e202SAlex Deucher /* buffer handling */ 51797b2e202SAlex Deucher const struct amdgpu_buffer_funcs *buffer_funcs; 51897b2e202SAlex Deucher struct amdgpu_ring *buffer_funcs_ring; 51997b2e202SAlex Deucher }; 52097b2e202SAlex Deucher 52197b2e202SAlex Deucher int amdgpu_copy_buffer(struct amdgpu_ring *ring, 52297b2e202SAlex Deucher uint64_t src_offset, 52397b2e202SAlex Deucher uint64_t dst_offset, 52497b2e202SAlex Deucher uint32_t byte_count, 52597b2e202SAlex Deucher struct reservation_object *resv, 526c7ae72c0SChunming Zhou struct fence **fence); 52797b2e202SAlex Deucher int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma); 52897b2e202SAlex Deucher 52997b2e202SAlex Deucher struct amdgpu_bo_list_entry { 53097b2e202SAlex Deucher struct amdgpu_bo *robj; 53197b2e202SAlex Deucher struct ttm_validate_buffer tv; 53297b2e202SAlex Deucher struct amdgpu_bo_va *bo_va; 53397b2e202SAlex Deucher unsigned prefered_domains; 53497b2e202SAlex Deucher unsigned allowed_domains; 53597b2e202SAlex Deucher uint32_t priority; 53697b2e202SAlex Deucher }; 53797b2e202SAlex Deucher 53897b2e202SAlex Deucher struct amdgpu_bo_va_mapping { 53997b2e202SAlex Deucher struct list_head list; 54097b2e202SAlex Deucher struct interval_tree_node it; 54197b2e202SAlex Deucher uint64_t offset; 54297b2e202SAlex Deucher uint32_t flags; 54397b2e202SAlex Deucher }; 54497b2e202SAlex Deucher 54597b2e202SAlex Deucher /* bo virtual addresses in a specific vm */ 54697b2e202SAlex Deucher struct amdgpu_bo_va { 54797b2e202SAlex Deucher /* protected by bo being reserved */ 54897b2e202SAlex Deucher struct list_head bo_list; 549bb1e38a4SChunming Zhou struct fence *last_pt_update; 55097b2e202SAlex Deucher unsigned ref_count; 55197b2e202SAlex Deucher 5527fc11959SChristian König /* protected by vm mutex and spinlock */ 55397b2e202SAlex Deucher struct list_head vm_status; 55497b2e202SAlex Deucher 5557fc11959SChristian König /* mappings for this bo_va */ 5567fc11959SChristian König struct list_head invalids; 5577fc11959SChristian König struct list_head valids; 5587fc11959SChristian König 55997b2e202SAlex Deucher /* constant after initialization */ 56097b2e202SAlex Deucher struct amdgpu_vm *vm; 56197b2e202SAlex Deucher struct amdgpu_bo *bo; 56297b2e202SAlex Deucher }; 56397b2e202SAlex Deucher 5647e5a547fSChunming Zhou #define AMDGPU_GEM_DOMAIN_MAX 0x3 5657e5a547fSChunming Zhou 56697b2e202SAlex Deucher struct amdgpu_bo { 56797b2e202SAlex Deucher /* Protected by gem.mutex */ 56897b2e202SAlex Deucher struct list_head list; 56997b2e202SAlex Deucher /* Protected by tbo.reserved */ 57097b2e202SAlex Deucher u32 initial_domain; 5717e5a547fSChunming Zhou struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1]; 57297b2e202SAlex Deucher struct ttm_placement placement; 57397b2e202SAlex Deucher struct ttm_buffer_object tbo; 57497b2e202SAlex Deucher struct ttm_bo_kmap_obj kmap; 57597b2e202SAlex Deucher u64 flags; 57697b2e202SAlex Deucher unsigned pin_count; 57797b2e202SAlex Deucher void *kptr; 57897b2e202SAlex Deucher u64 tiling_flags; 57997b2e202SAlex Deucher u64 metadata_flags; 58097b2e202SAlex Deucher void *metadata; 58197b2e202SAlex Deucher u32 metadata_size; 58297b2e202SAlex Deucher /* list of all virtual address to which this bo 58397b2e202SAlex Deucher * is associated to 58497b2e202SAlex Deucher */ 58597b2e202SAlex Deucher struct list_head va; 58697b2e202SAlex Deucher /* Constant after initialization */ 58797b2e202SAlex Deucher struct amdgpu_device *adev; 58897b2e202SAlex Deucher struct drm_gem_object gem_base; 58997b2e202SAlex Deucher 59097b2e202SAlex Deucher struct ttm_bo_kmap_obj dma_buf_vmap; 59197b2e202SAlex Deucher pid_t pid; 59297b2e202SAlex Deucher struct amdgpu_mn *mn; 59397b2e202SAlex Deucher struct list_head mn_list; 59497b2e202SAlex Deucher }; 59597b2e202SAlex Deucher #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base) 59697b2e202SAlex Deucher 59797b2e202SAlex Deucher void amdgpu_gem_object_free(struct drm_gem_object *obj); 59897b2e202SAlex Deucher int amdgpu_gem_object_open(struct drm_gem_object *obj, 59997b2e202SAlex Deucher struct drm_file *file_priv); 60097b2e202SAlex Deucher void amdgpu_gem_object_close(struct drm_gem_object *obj, 60197b2e202SAlex Deucher struct drm_file *file_priv); 60297b2e202SAlex Deucher unsigned long amdgpu_gem_timeout(uint64_t timeout_ns); 60397b2e202SAlex Deucher struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj); 60497b2e202SAlex Deucher struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev, 60597b2e202SAlex Deucher struct dma_buf_attachment *attach, 60697b2e202SAlex Deucher struct sg_table *sg); 60797b2e202SAlex Deucher struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev, 60897b2e202SAlex Deucher struct drm_gem_object *gobj, 60997b2e202SAlex Deucher int flags); 61097b2e202SAlex Deucher int amdgpu_gem_prime_pin(struct drm_gem_object *obj); 61197b2e202SAlex Deucher void amdgpu_gem_prime_unpin(struct drm_gem_object *obj); 61297b2e202SAlex Deucher struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *); 61397b2e202SAlex Deucher void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj); 61497b2e202SAlex Deucher void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); 61597b2e202SAlex Deucher int amdgpu_gem_debugfs_init(struct amdgpu_device *adev); 61697b2e202SAlex Deucher 61797b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock. 61897b2e202SAlex Deucher * By conception this is an helper for other part of the driver 61997b2e202SAlex Deucher * like the indirect buffer or semaphore, which both have their 62097b2e202SAlex Deucher * locking. 62197b2e202SAlex Deucher * 62297b2e202SAlex Deucher * Principe is simple, we keep a list of sub allocation in offset 62397b2e202SAlex Deucher * order (first entry has offset == 0, last entry has the highest 62497b2e202SAlex Deucher * offset). 62597b2e202SAlex Deucher * 62697b2e202SAlex Deucher * When allocating new object we first check if there is room at 62797b2e202SAlex Deucher * the end total_size - (last_object_offset + last_object_size) >= 62897b2e202SAlex Deucher * alloc_size. If so we allocate new object there. 62997b2e202SAlex Deucher * 63097b2e202SAlex Deucher * When there is not enough room at the end, we start waiting for 63197b2e202SAlex Deucher * each sub object until we reach object_offset+object_size >= 63297b2e202SAlex Deucher * alloc_size, this object then become the sub object we return. 63397b2e202SAlex Deucher * 63497b2e202SAlex Deucher * Alignment can't be bigger than page size. 63597b2e202SAlex Deucher * 63697b2e202SAlex Deucher * Hole are not considered for allocation to keep things simple. 63797b2e202SAlex Deucher * Assumption is that there won't be hole (all object on same 63897b2e202SAlex Deucher * alignment). 63997b2e202SAlex Deucher */ 64097b2e202SAlex Deucher struct amdgpu_sa_manager { 64197b2e202SAlex Deucher wait_queue_head_t wq; 64297b2e202SAlex Deucher struct amdgpu_bo *bo; 64397b2e202SAlex Deucher struct list_head *hole; 64497b2e202SAlex Deucher struct list_head flist[AMDGPU_MAX_RINGS]; 64597b2e202SAlex Deucher struct list_head olist; 64697b2e202SAlex Deucher unsigned size; 64797b2e202SAlex Deucher uint64_t gpu_addr; 64897b2e202SAlex Deucher void *cpu_ptr; 64997b2e202SAlex Deucher uint32_t domain; 65097b2e202SAlex Deucher uint32_t align; 65197b2e202SAlex Deucher }; 65297b2e202SAlex Deucher 65397b2e202SAlex Deucher struct amdgpu_sa_bo; 65497b2e202SAlex Deucher 65597b2e202SAlex Deucher /* sub-allocation buffer */ 65697b2e202SAlex Deucher struct amdgpu_sa_bo { 65797b2e202SAlex Deucher struct list_head olist; 65897b2e202SAlex Deucher struct list_head flist; 65997b2e202SAlex Deucher struct amdgpu_sa_manager *manager; 66097b2e202SAlex Deucher unsigned soffset; 66197b2e202SAlex Deucher unsigned eoffset; 6624ce9891eSChunming Zhou struct fence *fence; 66397b2e202SAlex Deucher }; 66497b2e202SAlex Deucher 66597b2e202SAlex Deucher /* 66697b2e202SAlex Deucher * GEM objects. 66797b2e202SAlex Deucher */ 66897b2e202SAlex Deucher struct amdgpu_gem { 66997b2e202SAlex Deucher struct mutex mutex; 67097b2e202SAlex Deucher struct list_head objects; 67197b2e202SAlex Deucher }; 67297b2e202SAlex Deucher 67397b2e202SAlex Deucher int amdgpu_gem_init(struct amdgpu_device *adev); 67497b2e202SAlex Deucher void amdgpu_gem_fini(struct amdgpu_device *adev); 67597b2e202SAlex Deucher int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size, 67697b2e202SAlex Deucher int alignment, u32 initial_domain, 67797b2e202SAlex Deucher u64 flags, bool kernel, 67897b2e202SAlex Deucher struct drm_gem_object **obj); 67997b2e202SAlex Deucher 68097b2e202SAlex Deucher int amdgpu_mode_dumb_create(struct drm_file *file_priv, 68197b2e202SAlex Deucher struct drm_device *dev, 68297b2e202SAlex Deucher struct drm_mode_create_dumb *args); 68397b2e202SAlex Deucher int amdgpu_mode_dumb_mmap(struct drm_file *filp, 68497b2e202SAlex Deucher struct drm_device *dev, 68597b2e202SAlex Deucher uint32_t handle, uint64_t *offset_p); 68697b2e202SAlex Deucher 68797b2e202SAlex Deucher /* 68897b2e202SAlex Deucher * Semaphores. 68997b2e202SAlex Deucher */ 69097b2e202SAlex Deucher struct amdgpu_semaphore { 69197b2e202SAlex Deucher struct amdgpu_sa_bo *sa_bo; 69297b2e202SAlex Deucher signed waiters; 69397b2e202SAlex Deucher uint64_t gpu_addr; 69497b2e202SAlex Deucher }; 69597b2e202SAlex Deucher 69697b2e202SAlex Deucher int amdgpu_semaphore_create(struct amdgpu_device *adev, 69797b2e202SAlex Deucher struct amdgpu_semaphore **semaphore); 69897b2e202SAlex Deucher bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring, 69997b2e202SAlex Deucher struct amdgpu_semaphore *semaphore); 70097b2e202SAlex Deucher bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring, 70197b2e202SAlex Deucher struct amdgpu_semaphore *semaphore); 70297b2e202SAlex Deucher void amdgpu_semaphore_free(struct amdgpu_device *adev, 70397b2e202SAlex Deucher struct amdgpu_semaphore **semaphore, 7044ce9891eSChunming Zhou struct fence *fence); 70597b2e202SAlex Deucher 70697b2e202SAlex Deucher /* 70797b2e202SAlex Deucher * Synchronization 70897b2e202SAlex Deucher */ 70997b2e202SAlex Deucher struct amdgpu_sync { 71097b2e202SAlex Deucher struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS]; 71197b2e202SAlex Deucher struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS]; 712f91b3a69SChristian König DECLARE_HASHTABLE(fences, 4); 7133c62338cSChunming Zhou struct fence *last_vm_update; 71497b2e202SAlex Deucher }; 71597b2e202SAlex Deucher 71697b2e202SAlex Deucher void amdgpu_sync_create(struct amdgpu_sync *sync); 71791e1a520SChristian König int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync, 71891e1a520SChristian König struct fence *f); 71997b2e202SAlex Deucher int amdgpu_sync_resv(struct amdgpu_device *adev, 72097b2e202SAlex Deucher struct amdgpu_sync *sync, 72197b2e202SAlex Deucher struct reservation_object *resv, 72297b2e202SAlex Deucher void *owner); 72397b2e202SAlex Deucher int amdgpu_sync_rings(struct amdgpu_sync *sync, 72497b2e202SAlex Deucher struct amdgpu_ring *ring); 725e61235dbSChristian König struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync); 726f91b3a69SChristian König int amdgpu_sync_wait(struct amdgpu_sync *sync); 72797b2e202SAlex Deucher void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync, 7284ce9891eSChunming Zhou struct fence *fence); 72997b2e202SAlex Deucher 73097b2e202SAlex Deucher /* 73197b2e202SAlex Deucher * GART structures, functions & helpers 73297b2e202SAlex Deucher */ 73397b2e202SAlex Deucher struct amdgpu_mc; 73497b2e202SAlex Deucher 73597b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SIZE 4096 73697b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1) 73797b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SHIFT 12 73897b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK) 73997b2e202SAlex Deucher 74097b2e202SAlex Deucher struct amdgpu_gart { 74197b2e202SAlex Deucher dma_addr_t table_addr; 74297b2e202SAlex Deucher struct amdgpu_bo *robj; 74397b2e202SAlex Deucher void *ptr; 74497b2e202SAlex Deucher unsigned num_gpu_pages; 74597b2e202SAlex Deucher unsigned num_cpu_pages; 74697b2e202SAlex Deucher unsigned table_size; 74797b2e202SAlex Deucher struct page **pages; 74897b2e202SAlex Deucher dma_addr_t *pages_addr; 74997b2e202SAlex Deucher bool ready; 75097b2e202SAlex Deucher const struct amdgpu_gart_funcs *gart_funcs; 75197b2e202SAlex Deucher }; 75297b2e202SAlex Deucher 75397b2e202SAlex Deucher int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev); 75497b2e202SAlex Deucher void amdgpu_gart_table_ram_free(struct amdgpu_device *adev); 75597b2e202SAlex Deucher int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev); 75697b2e202SAlex Deucher void amdgpu_gart_table_vram_free(struct amdgpu_device *adev); 75797b2e202SAlex Deucher int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev); 75897b2e202SAlex Deucher void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev); 75997b2e202SAlex Deucher int amdgpu_gart_init(struct amdgpu_device *adev); 76097b2e202SAlex Deucher void amdgpu_gart_fini(struct amdgpu_device *adev); 76197b2e202SAlex Deucher void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset, 76297b2e202SAlex Deucher int pages); 76397b2e202SAlex Deucher int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset, 76497b2e202SAlex Deucher int pages, struct page **pagelist, 76597b2e202SAlex Deucher dma_addr_t *dma_addr, uint32_t flags); 76697b2e202SAlex Deucher 76797b2e202SAlex Deucher /* 76897b2e202SAlex Deucher * GPU MC structures, functions & helpers 76997b2e202SAlex Deucher */ 77097b2e202SAlex Deucher struct amdgpu_mc { 77197b2e202SAlex Deucher resource_size_t aper_size; 77297b2e202SAlex Deucher resource_size_t aper_base; 77397b2e202SAlex Deucher resource_size_t agp_base; 77497b2e202SAlex Deucher /* for some chips with <= 32MB we need to lie 77597b2e202SAlex Deucher * about vram size near mc fb location */ 77697b2e202SAlex Deucher u64 mc_vram_size; 77797b2e202SAlex Deucher u64 visible_vram_size; 77897b2e202SAlex Deucher u64 gtt_size; 77997b2e202SAlex Deucher u64 gtt_start; 78097b2e202SAlex Deucher u64 gtt_end; 78197b2e202SAlex Deucher u64 vram_start; 78297b2e202SAlex Deucher u64 vram_end; 78397b2e202SAlex Deucher unsigned vram_width; 78497b2e202SAlex Deucher u64 real_vram_size; 78597b2e202SAlex Deucher int vram_mtrr; 78697b2e202SAlex Deucher u64 gtt_base_align; 78797b2e202SAlex Deucher u64 mc_mask; 78897b2e202SAlex Deucher const struct firmware *fw; /* MC firmware */ 78997b2e202SAlex Deucher uint32_t fw_version; 79097b2e202SAlex Deucher struct amdgpu_irq_src vm_fault; 79181c59f54SKen Wang uint32_t vram_type; 79297b2e202SAlex Deucher }; 79397b2e202SAlex Deucher 79497b2e202SAlex Deucher /* 79597b2e202SAlex Deucher * GPU doorbell structures, functions & helpers 79697b2e202SAlex Deucher */ 79797b2e202SAlex Deucher typedef enum _AMDGPU_DOORBELL_ASSIGNMENT 79897b2e202SAlex Deucher { 79997b2e202SAlex Deucher AMDGPU_DOORBELL_KIQ = 0x000, 80097b2e202SAlex Deucher AMDGPU_DOORBELL_HIQ = 0x001, 80197b2e202SAlex Deucher AMDGPU_DOORBELL_DIQ = 0x002, 80297b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING0 = 0x010, 80397b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING1 = 0x011, 80497b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING2 = 0x012, 80597b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING3 = 0x013, 80697b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING4 = 0x014, 80797b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING5 = 0x015, 80897b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING6 = 0x016, 80997b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING7 = 0x017, 81097b2e202SAlex Deucher AMDGPU_DOORBELL_GFX_RING0 = 0x020, 81197b2e202SAlex Deucher AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0, 81297b2e202SAlex Deucher AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1, 81397b2e202SAlex Deucher AMDGPU_DOORBELL_IH = 0x1E8, 81497b2e202SAlex Deucher AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF, 81597b2e202SAlex Deucher AMDGPU_DOORBELL_INVALID = 0xFFFF 81697b2e202SAlex Deucher } AMDGPU_DOORBELL_ASSIGNMENT; 81797b2e202SAlex Deucher 81897b2e202SAlex Deucher struct amdgpu_doorbell { 81997b2e202SAlex Deucher /* doorbell mmio */ 82097b2e202SAlex Deucher resource_size_t base; 82197b2e202SAlex Deucher resource_size_t size; 82297b2e202SAlex Deucher u32 __iomem *ptr; 82397b2e202SAlex Deucher u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */ 82497b2e202SAlex Deucher }; 82597b2e202SAlex Deucher 82697b2e202SAlex Deucher void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev, 82797b2e202SAlex Deucher phys_addr_t *aperture_base, 82897b2e202SAlex Deucher size_t *aperture_size, 82997b2e202SAlex Deucher size_t *start_offset); 83097b2e202SAlex Deucher 83197b2e202SAlex Deucher /* 83297b2e202SAlex Deucher * IRQS. 83397b2e202SAlex Deucher */ 83497b2e202SAlex Deucher 83597b2e202SAlex Deucher struct amdgpu_flip_work { 83697b2e202SAlex Deucher struct work_struct flip_work; 83797b2e202SAlex Deucher struct work_struct unpin_work; 83897b2e202SAlex Deucher struct amdgpu_device *adev; 83997b2e202SAlex Deucher int crtc_id; 84097b2e202SAlex Deucher uint64_t base; 84197b2e202SAlex Deucher struct drm_pending_vblank_event *event; 84297b2e202SAlex Deucher struct amdgpu_bo *old_rbo; 8431ffd2652SChristian König struct fence *excl; 8441ffd2652SChristian König unsigned shared_count; 8451ffd2652SChristian König struct fence **shared; 84697b2e202SAlex Deucher }; 84797b2e202SAlex Deucher 84897b2e202SAlex Deucher 84997b2e202SAlex Deucher /* 85097b2e202SAlex Deucher * CP & rings. 85197b2e202SAlex Deucher */ 85297b2e202SAlex Deucher 85397b2e202SAlex Deucher struct amdgpu_ib { 85497b2e202SAlex Deucher struct amdgpu_sa_bo *sa_bo; 85597b2e202SAlex Deucher uint32_t length_dw; 85697b2e202SAlex Deucher uint64_t gpu_addr; 85797b2e202SAlex Deucher uint32_t *ptr; 85897b2e202SAlex Deucher struct amdgpu_ring *ring; 85997b2e202SAlex Deucher struct amdgpu_fence *fence; 86097b2e202SAlex Deucher struct amdgpu_user_fence *user; 86197b2e202SAlex Deucher struct amdgpu_vm *vm; 8623cb485f3SChristian König struct amdgpu_ctx *ctx; 86397b2e202SAlex Deucher struct amdgpu_sync sync; 86497b2e202SAlex Deucher uint32_t gds_base, gds_size; 86597b2e202SAlex Deucher uint32_t gws_base, gws_size; 86697b2e202SAlex Deucher uint32_t oa_base, oa_size; 867de807f81SJammy Zhou uint32_t flags; 8685430a3ffSChristian König /* resulting sequence number */ 8695430a3ffSChristian König uint64_t sequence; 87097b2e202SAlex Deucher }; 87197b2e202SAlex Deucher 87297b2e202SAlex Deucher enum amdgpu_ring_type { 87397b2e202SAlex Deucher AMDGPU_RING_TYPE_GFX, 87497b2e202SAlex Deucher AMDGPU_RING_TYPE_COMPUTE, 87597b2e202SAlex Deucher AMDGPU_RING_TYPE_SDMA, 87697b2e202SAlex Deucher AMDGPU_RING_TYPE_UVD, 87797b2e202SAlex Deucher AMDGPU_RING_TYPE_VCE 87897b2e202SAlex Deucher }; 87997b2e202SAlex Deucher 880c1b69ed0SChunming Zhou extern struct amd_sched_backend_ops amdgpu_sched_ops; 881c1b69ed0SChunming Zhou 8823c704e93SChunming Zhou int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev, 8833c704e93SChunming Zhou struct amdgpu_ring *ring, 8843c704e93SChunming Zhou struct amdgpu_ib *ibs, 8853c704e93SChunming Zhou unsigned num_ibs, 886bb977d37SChunming Zhou int (*free_job)(struct amdgpu_job *), 8871763552eSChunming Zhou void *owner, 8881763552eSChunming Zhou struct fence **fence); 8893c704e93SChunming Zhou 89097b2e202SAlex Deucher struct amdgpu_ring { 89197b2e202SAlex Deucher struct amdgpu_device *adev; 89297b2e202SAlex Deucher const struct amdgpu_ring_funcs *funcs; 89397b2e202SAlex Deucher struct amdgpu_fence_driver fence_drv; 8944f839a24SChristian König struct amd_gpu_scheduler sched; 89597b2e202SAlex Deucher 896176e1ab1SChunming Zhou spinlock_t fence_lock; 89797b2e202SAlex Deucher struct mutex *ring_lock; 89897b2e202SAlex Deucher struct amdgpu_bo *ring_obj; 89997b2e202SAlex Deucher volatile uint32_t *ring; 90097b2e202SAlex Deucher unsigned rptr_offs; 90197b2e202SAlex Deucher u64 next_rptr_gpu_addr; 90297b2e202SAlex Deucher volatile u32 *next_rptr_cpu_addr; 90397b2e202SAlex Deucher unsigned wptr; 90497b2e202SAlex Deucher unsigned wptr_old; 90597b2e202SAlex Deucher unsigned ring_size; 90697b2e202SAlex Deucher unsigned ring_free_dw; 90797b2e202SAlex Deucher int count_dw; 90897b2e202SAlex Deucher atomic_t last_rptr; 90997b2e202SAlex Deucher atomic64_t last_activity; 91097b2e202SAlex Deucher uint64_t gpu_addr; 91197b2e202SAlex Deucher uint32_t align_mask; 91297b2e202SAlex Deucher uint32_t ptr_mask; 91397b2e202SAlex Deucher bool ready; 91497b2e202SAlex Deucher u32 nop; 91597b2e202SAlex Deucher u32 idx; 91697b2e202SAlex Deucher u64 last_semaphore_signal_addr; 91797b2e202SAlex Deucher u64 last_semaphore_wait_addr; 91897b2e202SAlex Deucher u32 me; 91997b2e202SAlex Deucher u32 pipe; 92097b2e202SAlex Deucher u32 queue; 92197b2e202SAlex Deucher struct amdgpu_bo *mqd_obj; 92297b2e202SAlex Deucher u32 doorbell_index; 92397b2e202SAlex Deucher bool use_doorbell; 92497b2e202SAlex Deucher unsigned wptr_offs; 92597b2e202SAlex Deucher unsigned next_rptr_offs; 92697b2e202SAlex Deucher unsigned fence_offs; 9273cb485f3SChristian König struct amdgpu_ctx *current_ctx; 92897b2e202SAlex Deucher enum amdgpu_ring_type type; 92997b2e202SAlex Deucher char name[16]; 9304274f5d4SChunming Zhou bool is_pte_ring; 93197b2e202SAlex Deucher }; 93297b2e202SAlex Deucher 93397b2e202SAlex Deucher /* 93497b2e202SAlex Deucher * VM 93597b2e202SAlex Deucher */ 93697b2e202SAlex Deucher 93797b2e202SAlex Deucher /* maximum number of VMIDs */ 93897b2e202SAlex Deucher #define AMDGPU_NUM_VM 16 93997b2e202SAlex Deucher 94097b2e202SAlex Deucher /* number of entries in page table */ 94197b2e202SAlex Deucher #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size) 94297b2e202SAlex Deucher 94397b2e202SAlex Deucher /* PTBs (Page Table Blocks) need to be aligned to 32K */ 94497b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN_SIZE 32768 94597b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1) 94697b2e202SAlex Deucher #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK) 94797b2e202SAlex Deucher 94897b2e202SAlex Deucher #define AMDGPU_PTE_VALID (1 << 0) 94997b2e202SAlex Deucher #define AMDGPU_PTE_SYSTEM (1 << 1) 95097b2e202SAlex Deucher #define AMDGPU_PTE_SNOOPED (1 << 2) 95197b2e202SAlex Deucher 95297b2e202SAlex Deucher /* VI only */ 95397b2e202SAlex Deucher #define AMDGPU_PTE_EXECUTABLE (1 << 4) 95497b2e202SAlex Deucher 95597b2e202SAlex Deucher #define AMDGPU_PTE_READABLE (1 << 5) 95697b2e202SAlex Deucher #define AMDGPU_PTE_WRITEABLE (1 << 6) 95797b2e202SAlex Deucher 95897b2e202SAlex Deucher /* PTE (Page Table Entry) fragment field for different page sizes */ 95997b2e202SAlex Deucher #define AMDGPU_PTE_FRAG_4KB (0 << 7) 96097b2e202SAlex Deucher #define AMDGPU_PTE_FRAG_64KB (4 << 7) 96197b2e202SAlex Deucher #define AMDGPU_LOG2_PAGES_PER_FRAG 4 96297b2e202SAlex Deucher 96397b2e202SAlex Deucher struct amdgpu_vm_pt { 96497b2e202SAlex Deucher struct amdgpu_bo *bo; 96597b2e202SAlex Deucher uint64_t addr; 96697b2e202SAlex Deucher }; 96797b2e202SAlex Deucher 96897b2e202SAlex Deucher struct amdgpu_vm_id { 96997b2e202SAlex Deucher unsigned id; 97097b2e202SAlex Deucher uint64_t pd_gpu_addr; 97197b2e202SAlex Deucher /* last flushed PD/PT update */ 9723c62338cSChunming Zhou struct fence *flushed_updates; 97397b2e202SAlex Deucher /* last use of vmid */ 97497b2e202SAlex Deucher struct amdgpu_fence *last_id_use; 97597b2e202SAlex Deucher }; 97697b2e202SAlex Deucher 97797b2e202SAlex Deucher struct amdgpu_vm { 97897b2e202SAlex Deucher struct mutex mutex; 97997b2e202SAlex Deucher 98097b2e202SAlex Deucher struct rb_root va; 98197b2e202SAlex Deucher 9827fc11959SChristian König /* protecting invalidated */ 98397b2e202SAlex Deucher spinlock_t status_lock; 98497b2e202SAlex Deucher 98597b2e202SAlex Deucher /* BOs moved, but not yet updated in the PT */ 98697b2e202SAlex Deucher struct list_head invalidated; 98797b2e202SAlex Deucher 9887fc11959SChristian König /* BOs cleared in the PT because of a move */ 9897fc11959SChristian König struct list_head cleared; 9907fc11959SChristian König 9917fc11959SChristian König /* BO mappings freed, but not yet updated in the PT */ 99297b2e202SAlex Deucher struct list_head freed; 99397b2e202SAlex Deucher 99497b2e202SAlex Deucher /* contains the page directory */ 99597b2e202SAlex Deucher struct amdgpu_bo *page_directory; 99697b2e202SAlex Deucher unsigned max_pde_used; 99705906decSBas Nieuwenhuizen struct fence *page_directory_fence; 99897b2e202SAlex Deucher 99997b2e202SAlex Deucher /* array of page tables, one for each page directory entry */ 100097b2e202SAlex Deucher struct amdgpu_vm_pt *page_tables; 100197b2e202SAlex Deucher 100297b2e202SAlex Deucher /* for id and flush management per ring */ 100397b2e202SAlex Deucher struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS]; 100497b2e202SAlex Deucher }; 100597b2e202SAlex Deucher 100697b2e202SAlex Deucher struct amdgpu_vm_manager { 100797b2e202SAlex Deucher struct amdgpu_fence *active[AMDGPU_NUM_VM]; 100897b2e202SAlex Deucher uint32_t max_pfn; 100997b2e202SAlex Deucher /* number of VMIDs */ 101097b2e202SAlex Deucher unsigned nvm; 101197b2e202SAlex Deucher /* vram base address for page table entry */ 101297b2e202SAlex Deucher u64 vram_base_offset; 101397b2e202SAlex Deucher /* is vm enabled? */ 101497b2e202SAlex Deucher bool enabled; 101597b2e202SAlex Deucher /* for hw to save the PD addr on suspend/resume */ 101697b2e202SAlex Deucher uint32_t saved_table_addr[AMDGPU_NUM_VM]; 101797b2e202SAlex Deucher /* vm pte handling */ 101897b2e202SAlex Deucher const struct amdgpu_vm_pte_funcs *vm_pte_funcs; 101997b2e202SAlex Deucher struct amdgpu_ring *vm_pte_funcs_ring; 102097b2e202SAlex Deucher }; 102197b2e202SAlex Deucher 102297b2e202SAlex Deucher /* 102397b2e202SAlex Deucher * context related structures 102497b2e202SAlex Deucher */ 102597b2e202SAlex Deucher 102621c16bf6SChristian König #define AMDGPU_CTX_MAX_CS_PENDING 16 102721c16bf6SChristian König 102821c16bf6SChristian König struct amdgpu_ctx_ring { 102921c16bf6SChristian König uint64_t sequence; 103021c16bf6SChristian König struct fence *fences[AMDGPU_CTX_MAX_CS_PENDING]; 103191404fb2SChristian König struct amd_sched_entity entity; 103221c16bf6SChristian König }; 103321c16bf6SChristian König 103497b2e202SAlex Deucher struct amdgpu_ctx { 103597b2e202SAlex Deucher struct kref refcount; 10369cb7e5a9SChunming Zhou struct amdgpu_device *adev; 1037d94aed5aSMarek Olšák unsigned reset_counter; 103821c16bf6SChristian König spinlock_t ring_lock; 103921c16bf6SChristian König struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS]; 104097b2e202SAlex Deucher }; 104197b2e202SAlex Deucher 104297b2e202SAlex Deucher struct amdgpu_ctx_mgr { 104397b2e202SAlex Deucher struct amdgpu_device *adev; 10440147ee0fSMarek Olšák struct mutex lock; 10450b492a4cSAlex Deucher /* protected by lock */ 10460b492a4cSAlex Deucher struct idr ctx_handles; 104797b2e202SAlex Deucher }; 104897b2e202SAlex Deucher 104947f38501SChristian König int amdgpu_ctx_init(struct amdgpu_device *adev, bool kernel, 105047f38501SChristian König struct amdgpu_ctx *ctx); 105147f38501SChristian König void amdgpu_ctx_fini(struct amdgpu_ctx *ctx); 10520b492a4cSAlex Deucher 10530b492a4cSAlex Deucher struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id); 10540b492a4cSAlex Deucher int amdgpu_ctx_put(struct amdgpu_ctx *ctx); 10550b492a4cSAlex Deucher 105621c16bf6SChristian König uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring, 1057ce882e6dSChristian König struct fence *fence); 105821c16bf6SChristian König struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx, 105921c16bf6SChristian König struct amdgpu_ring *ring, uint64_t seq); 106021c16bf6SChristian König 10610b492a4cSAlex Deucher int amdgpu_ctx_ioctl(struct drm_device *dev, void *data, 10620b492a4cSAlex Deucher struct drm_file *filp); 10630b492a4cSAlex Deucher 1064efd4ccb5SChristian König void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr); 1065efd4ccb5SChristian König void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr); 10660b492a4cSAlex Deucher 106797b2e202SAlex Deucher /* 106897b2e202SAlex Deucher * file private structure 106997b2e202SAlex Deucher */ 107097b2e202SAlex Deucher 107197b2e202SAlex Deucher struct amdgpu_fpriv { 107297b2e202SAlex Deucher struct amdgpu_vm vm; 107397b2e202SAlex Deucher struct mutex bo_list_lock; 107497b2e202SAlex Deucher struct idr bo_list_handles; 107597b2e202SAlex Deucher struct amdgpu_ctx_mgr ctx_mgr; 107697b2e202SAlex Deucher }; 107797b2e202SAlex Deucher 107897b2e202SAlex Deucher /* 107997b2e202SAlex Deucher * residency list 108097b2e202SAlex Deucher */ 108197b2e202SAlex Deucher 108297b2e202SAlex Deucher struct amdgpu_bo_list { 108397b2e202SAlex Deucher struct mutex lock; 108497b2e202SAlex Deucher struct amdgpu_bo *gds_obj; 108597b2e202SAlex Deucher struct amdgpu_bo *gws_obj; 108697b2e202SAlex Deucher struct amdgpu_bo *oa_obj; 108797b2e202SAlex Deucher bool has_userptr; 108897b2e202SAlex Deucher unsigned num_entries; 108997b2e202SAlex Deucher struct amdgpu_bo_list_entry *array; 109097b2e202SAlex Deucher }; 109197b2e202SAlex Deucher 109297b2e202SAlex Deucher struct amdgpu_bo_list * 109397b2e202SAlex Deucher amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id); 109497b2e202SAlex Deucher void amdgpu_bo_list_put(struct amdgpu_bo_list *list); 109597b2e202SAlex Deucher void amdgpu_bo_list_free(struct amdgpu_bo_list *list); 109697b2e202SAlex Deucher 109797b2e202SAlex Deucher /* 109897b2e202SAlex Deucher * GFX stuff 109997b2e202SAlex Deucher */ 110097b2e202SAlex Deucher #include "clearstate_defs.h" 110197b2e202SAlex Deucher 110297b2e202SAlex Deucher struct amdgpu_rlc { 110397b2e202SAlex Deucher /* for power gating */ 110497b2e202SAlex Deucher struct amdgpu_bo *save_restore_obj; 110597b2e202SAlex Deucher uint64_t save_restore_gpu_addr; 110697b2e202SAlex Deucher volatile uint32_t *sr_ptr; 110797b2e202SAlex Deucher const u32 *reg_list; 110897b2e202SAlex Deucher u32 reg_list_size; 110997b2e202SAlex Deucher /* for clear state */ 111097b2e202SAlex Deucher struct amdgpu_bo *clear_state_obj; 111197b2e202SAlex Deucher uint64_t clear_state_gpu_addr; 111297b2e202SAlex Deucher volatile uint32_t *cs_ptr; 111397b2e202SAlex Deucher const struct cs_section_def *cs_data; 111497b2e202SAlex Deucher u32 clear_state_size; 111597b2e202SAlex Deucher /* for cp tables */ 111697b2e202SAlex Deucher struct amdgpu_bo *cp_table_obj; 111797b2e202SAlex Deucher uint64_t cp_table_gpu_addr; 111897b2e202SAlex Deucher volatile uint32_t *cp_table_ptr; 111997b2e202SAlex Deucher u32 cp_table_size; 112097b2e202SAlex Deucher }; 112197b2e202SAlex Deucher 112297b2e202SAlex Deucher struct amdgpu_mec { 112397b2e202SAlex Deucher struct amdgpu_bo *hpd_eop_obj; 112497b2e202SAlex Deucher u64 hpd_eop_gpu_addr; 112597b2e202SAlex Deucher u32 num_pipe; 112697b2e202SAlex Deucher u32 num_mec; 112797b2e202SAlex Deucher u32 num_queue; 112897b2e202SAlex Deucher }; 112997b2e202SAlex Deucher 113097b2e202SAlex Deucher /* 113197b2e202SAlex Deucher * GPU scratch registers structures, functions & helpers 113297b2e202SAlex Deucher */ 113397b2e202SAlex Deucher struct amdgpu_scratch { 113497b2e202SAlex Deucher unsigned num_reg; 113597b2e202SAlex Deucher uint32_t reg_base; 113697b2e202SAlex Deucher bool free[32]; 113797b2e202SAlex Deucher uint32_t reg[32]; 113897b2e202SAlex Deucher }; 113997b2e202SAlex Deucher 114097b2e202SAlex Deucher /* 114197b2e202SAlex Deucher * GFX configurations 114297b2e202SAlex Deucher */ 114397b2e202SAlex Deucher struct amdgpu_gca_config { 114497b2e202SAlex Deucher unsigned max_shader_engines; 114597b2e202SAlex Deucher unsigned max_tile_pipes; 114697b2e202SAlex Deucher unsigned max_cu_per_sh; 114797b2e202SAlex Deucher unsigned max_sh_per_se; 114897b2e202SAlex Deucher unsigned max_backends_per_se; 114997b2e202SAlex Deucher unsigned max_texture_channel_caches; 115097b2e202SAlex Deucher unsigned max_gprs; 115197b2e202SAlex Deucher unsigned max_gs_threads; 115297b2e202SAlex Deucher unsigned max_hw_contexts; 115397b2e202SAlex Deucher unsigned sc_prim_fifo_size_frontend; 115497b2e202SAlex Deucher unsigned sc_prim_fifo_size_backend; 115597b2e202SAlex Deucher unsigned sc_hiz_tile_fifo_size; 115697b2e202SAlex Deucher unsigned sc_earlyz_tile_fifo_size; 115797b2e202SAlex Deucher 115897b2e202SAlex Deucher unsigned num_tile_pipes; 115997b2e202SAlex Deucher unsigned backend_enable_mask; 116097b2e202SAlex Deucher unsigned mem_max_burst_length_bytes; 116197b2e202SAlex Deucher unsigned mem_row_size_in_kb; 116297b2e202SAlex Deucher unsigned shader_engine_tile_size; 116397b2e202SAlex Deucher unsigned num_gpus; 116497b2e202SAlex Deucher unsigned multi_gpu_tile_size; 116597b2e202SAlex Deucher unsigned mc_arb_ramcfg; 116697b2e202SAlex Deucher unsigned gb_addr_config; 116797b2e202SAlex Deucher 116897b2e202SAlex Deucher uint32_t tile_mode_array[32]; 116997b2e202SAlex Deucher uint32_t macrotile_mode_array[16]; 117097b2e202SAlex Deucher }; 117197b2e202SAlex Deucher 117297b2e202SAlex Deucher struct amdgpu_gfx { 117397b2e202SAlex Deucher struct mutex gpu_clock_mutex; 117497b2e202SAlex Deucher struct amdgpu_gca_config config; 117597b2e202SAlex Deucher struct amdgpu_rlc rlc; 117697b2e202SAlex Deucher struct amdgpu_mec mec; 117797b2e202SAlex Deucher struct amdgpu_scratch scratch; 117897b2e202SAlex Deucher const struct firmware *me_fw; /* ME firmware */ 117997b2e202SAlex Deucher uint32_t me_fw_version; 118097b2e202SAlex Deucher const struct firmware *pfp_fw; /* PFP firmware */ 118197b2e202SAlex Deucher uint32_t pfp_fw_version; 118297b2e202SAlex Deucher const struct firmware *ce_fw; /* CE firmware */ 118397b2e202SAlex Deucher uint32_t ce_fw_version; 118497b2e202SAlex Deucher const struct firmware *rlc_fw; /* RLC firmware */ 118597b2e202SAlex Deucher uint32_t rlc_fw_version; 118697b2e202SAlex Deucher const struct firmware *mec_fw; /* MEC firmware */ 118797b2e202SAlex Deucher uint32_t mec_fw_version; 118897b2e202SAlex Deucher const struct firmware *mec2_fw; /* MEC2 firmware */ 118997b2e202SAlex Deucher uint32_t mec2_fw_version; 119002558a00SKen Wang uint32_t me_feature_version; 119102558a00SKen Wang uint32_t ce_feature_version; 119202558a00SKen Wang uint32_t pfp_feature_version; 1193351643d7SJammy Zhou uint32_t rlc_feature_version; 1194351643d7SJammy Zhou uint32_t mec_feature_version; 1195351643d7SJammy Zhou uint32_t mec2_feature_version; 119697b2e202SAlex Deucher struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS]; 119797b2e202SAlex Deucher unsigned num_gfx_rings; 119897b2e202SAlex Deucher struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS]; 119997b2e202SAlex Deucher unsigned num_compute_rings; 120097b2e202SAlex Deucher struct amdgpu_irq_src eop_irq; 120197b2e202SAlex Deucher struct amdgpu_irq_src priv_reg_irq; 120297b2e202SAlex Deucher struct amdgpu_irq_src priv_inst_irq; 120397b2e202SAlex Deucher /* gfx status */ 120497b2e202SAlex Deucher uint32_t gfx_current_status; 1205a101a899SKen Wang /* ce ram size*/ 1206a101a899SKen Wang unsigned ce_ram_size; 120797b2e202SAlex Deucher }; 120897b2e202SAlex Deucher 120997b2e202SAlex Deucher int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm, 121097b2e202SAlex Deucher unsigned size, struct amdgpu_ib *ib); 121197b2e202SAlex Deucher void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib); 121297b2e202SAlex Deucher int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs, 121397b2e202SAlex Deucher struct amdgpu_ib *ib, void *owner); 121497b2e202SAlex Deucher int amdgpu_ib_pool_init(struct amdgpu_device *adev); 121597b2e202SAlex Deucher void amdgpu_ib_pool_fini(struct amdgpu_device *adev); 121697b2e202SAlex Deucher int amdgpu_ib_ring_tests(struct amdgpu_device *adev); 121797b2e202SAlex Deucher /* Ring access between begin & end cannot sleep */ 121897b2e202SAlex Deucher void amdgpu_ring_free_size(struct amdgpu_ring *ring); 121997b2e202SAlex Deucher int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw); 122097b2e202SAlex Deucher int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw); 1221edff0e28SJammy Zhou void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count); 122297b2e202SAlex Deucher void amdgpu_ring_commit(struct amdgpu_ring *ring); 122397b2e202SAlex Deucher void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring); 122497b2e202SAlex Deucher void amdgpu_ring_undo(struct amdgpu_ring *ring); 122597b2e202SAlex Deucher void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring); 122697b2e202SAlex Deucher void amdgpu_ring_lockup_update(struct amdgpu_ring *ring); 122797b2e202SAlex Deucher bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring); 122897b2e202SAlex Deucher unsigned amdgpu_ring_backup(struct amdgpu_ring *ring, 122997b2e202SAlex Deucher uint32_t **data); 123097b2e202SAlex Deucher int amdgpu_ring_restore(struct amdgpu_ring *ring, 123197b2e202SAlex Deucher unsigned size, uint32_t *data); 123297b2e202SAlex Deucher int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring, 123397b2e202SAlex Deucher unsigned ring_size, u32 nop, u32 align_mask, 123497b2e202SAlex Deucher struct amdgpu_irq_src *irq_src, unsigned irq_type, 123597b2e202SAlex Deucher enum amdgpu_ring_type ring_type); 123697b2e202SAlex Deucher void amdgpu_ring_fini(struct amdgpu_ring *ring); 123797b2e202SAlex Deucher 123897b2e202SAlex Deucher /* 123997b2e202SAlex Deucher * CS. 124097b2e202SAlex Deucher */ 124197b2e202SAlex Deucher struct amdgpu_cs_chunk { 124297b2e202SAlex Deucher uint32_t chunk_id; 124397b2e202SAlex Deucher uint32_t length_dw; 124497b2e202SAlex Deucher uint32_t *kdata; 124597b2e202SAlex Deucher void __user *user_ptr; 124697b2e202SAlex Deucher }; 124797b2e202SAlex Deucher 124897b2e202SAlex Deucher struct amdgpu_cs_parser { 124997b2e202SAlex Deucher struct amdgpu_device *adev; 125097b2e202SAlex Deucher struct drm_file *filp; 12513cb485f3SChristian König struct amdgpu_ctx *ctx; 125297b2e202SAlex Deucher struct amdgpu_bo_list *bo_list; 125397b2e202SAlex Deucher /* chunks */ 125497b2e202SAlex Deucher unsigned nchunks; 125597b2e202SAlex Deucher struct amdgpu_cs_chunk *chunks; 125697b2e202SAlex Deucher /* relocations */ 125797b2e202SAlex Deucher struct amdgpu_bo_list_entry *vm_bos; 125897b2e202SAlex Deucher struct list_head validated; 125997b2e202SAlex Deucher 126097b2e202SAlex Deucher struct amdgpu_ib *ibs; 126197b2e202SAlex Deucher uint32_t num_ibs; 126297b2e202SAlex Deucher 126397b2e202SAlex Deucher struct ww_acquire_ctx ticket; 126497b2e202SAlex Deucher 126597b2e202SAlex Deucher /* user fence */ 126697b2e202SAlex Deucher struct amdgpu_user_fence uf; 126797b2e202SAlex Deucher }; 126897b2e202SAlex Deucher 1269bb977d37SChunming Zhou struct amdgpu_job { 1270bb977d37SChunming Zhou struct amd_sched_job base; 1271bb977d37SChunming Zhou struct amdgpu_device *adev; 1272bb977d37SChunming Zhou struct amdgpu_ib *ibs; 1273bb977d37SChunming Zhou uint32_t num_ibs; 1274bb977d37SChunming Zhou struct mutex job_lock; 1275bb977d37SChunming Zhou struct amdgpu_user_fence uf; 12764c7eb91cSJunwei Zhang int (*free_job)(struct amdgpu_job *job); 1277bb977d37SChunming Zhou }; 1278a6db8a33SJunwei Zhang #define to_amdgpu_job(sched_job) \ 1279a6db8a33SJunwei Zhang container_of((sched_job), struct amdgpu_job, base) 1280bb977d37SChunming Zhou 128197b2e202SAlex Deucher static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx) 128297b2e202SAlex Deucher { 128397b2e202SAlex Deucher return p->ibs[ib_idx].ptr[idx]; 128497b2e202SAlex Deucher } 128597b2e202SAlex Deucher 128697b2e202SAlex Deucher /* 128797b2e202SAlex Deucher * Writeback 128897b2e202SAlex Deucher */ 128997b2e202SAlex Deucher #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */ 129097b2e202SAlex Deucher 129197b2e202SAlex Deucher struct amdgpu_wb { 129297b2e202SAlex Deucher struct amdgpu_bo *wb_obj; 129397b2e202SAlex Deucher volatile uint32_t *wb; 129497b2e202SAlex Deucher uint64_t gpu_addr; 129597b2e202SAlex Deucher u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */ 129697b2e202SAlex Deucher unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)]; 129797b2e202SAlex Deucher }; 129897b2e202SAlex Deucher 129997b2e202SAlex Deucher int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb); 130097b2e202SAlex Deucher void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb); 130197b2e202SAlex Deucher 130297b2e202SAlex Deucher /** 130397b2e202SAlex Deucher * struct amdgpu_pm - power management datas 130497b2e202SAlex Deucher * It keeps track of various data needed to take powermanagement decision. 130597b2e202SAlex Deucher */ 130697b2e202SAlex Deucher 130797b2e202SAlex Deucher enum amdgpu_pm_state_type { 130897b2e202SAlex Deucher /* not used for dpm */ 130997b2e202SAlex Deucher POWER_STATE_TYPE_DEFAULT, 131097b2e202SAlex Deucher POWER_STATE_TYPE_POWERSAVE, 131197b2e202SAlex Deucher /* user selectable states */ 131297b2e202SAlex Deucher POWER_STATE_TYPE_BATTERY, 131397b2e202SAlex Deucher POWER_STATE_TYPE_BALANCED, 131497b2e202SAlex Deucher POWER_STATE_TYPE_PERFORMANCE, 131597b2e202SAlex Deucher /* internal states */ 131697b2e202SAlex Deucher POWER_STATE_TYPE_INTERNAL_UVD, 131797b2e202SAlex Deucher POWER_STATE_TYPE_INTERNAL_UVD_SD, 131897b2e202SAlex Deucher POWER_STATE_TYPE_INTERNAL_UVD_HD, 131997b2e202SAlex Deucher POWER_STATE_TYPE_INTERNAL_UVD_HD2, 132097b2e202SAlex Deucher POWER_STATE_TYPE_INTERNAL_UVD_MVC, 132197b2e202SAlex Deucher POWER_STATE_TYPE_INTERNAL_BOOT, 132297b2e202SAlex Deucher POWER_STATE_TYPE_INTERNAL_THERMAL, 132397b2e202SAlex Deucher POWER_STATE_TYPE_INTERNAL_ACPI, 132497b2e202SAlex Deucher POWER_STATE_TYPE_INTERNAL_ULV, 132597b2e202SAlex Deucher POWER_STATE_TYPE_INTERNAL_3DPERF, 132697b2e202SAlex Deucher }; 132797b2e202SAlex Deucher 132897b2e202SAlex Deucher enum amdgpu_int_thermal_type { 132997b2e202SAlex Deucher THERMAL_TYPE_NONE, 133097b2e202SAlex Deucher THERMAL_TYPE_EXTERNAL, 133197b2e202SAlex Deucher THERMAL_TYPE_EXTERNAL_GPIO, 133297b2e202SAlex Deucher THERMAL_TYPE_RV6XX, 133397b2e202SAlex Deucher THERMAL_TYPE_RV770, 133497b2e202SAlex Deucher THERMAL_TYPE_ADT7473_WITH_INTERNAL, 133597b2e202SAlex Deucher THERMAL_TYPE_EVERGREEN, 133697b2e202SAlex Deucher THERMAL_TYPE_SUMO, 133797b2e202SAlex Deucher THERMAL_TYPE_NI, 133897b2e202SAlex Deucher THERMAL_TYPE_SI, 133997b2e202SAlex Deucher THERMAL_TYPE_EMC2103_WITH_INTERNAL, 134097b2e202SAlex Deucher THERMAL_TYPE_CI, 134197b2e202SAlex Deucher THERMAL_TYPE_KV, 134297b2e202SAlex Deucher }; 134397b2e202SAlex Deucher 134497b2e202SAlex Deucher enum amdgpu_dpm_auto_throttle_src { 134597b2e202SAlex Deucher AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, 134697b2e202SAlex Deucher AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL 134797b2e202SAlex Deucher }; 134897b2e202SAlex Deucher 134997b2e202SAlex Deucher enum amdgpu_dpm_event_src { 135097b2e202SAlex Deucher AMDGPU_DPM_EVENT_SRC_ANALOG = 0, 135197b2e202SAlex Deucher AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1, 135297b2e202SAlex Deucher AMDGPU_DPM_EVENT_SRC_DIGITAL = 2, 135397b2e202SAlex Deucher AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3, 135497b2e202SAlex Deucher AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4 135597b2e202SAlex Deucher }; 135697b2e202SAlex Deucher 135797b2e202SAlex Deucher #define AMDGPU_MAX_VCE_LEVELS 6 135897b2e202SAlex Deucher 135997b2e202SAlex Deucher enum amdgpu_vce_level { 136097b2e202SAlex Deucher AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */ 136197b2e202SAlex Deucher AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */ 136297b2e202SAlex Deucher AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */ 136397b2e202SAlex Deucher AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */ 136497b2e202SAlex Deucher AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */ 136597b2e202SAlex Deucher AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */ 136697b2e202SAlex Deucher }; 136797b2e202SAlex Deucher 136897b2e202SAlex Deucher struct amdgpu_ps { 136997b2e202SAlex Deucher u32 caps; /* vbios flags */ 137097b2e202SAlex Deucher u32 class; /* vbios flags */ 137197b2e202SAlex Deucher u32 class2; /* vbios flags */ 137297b2e202SAlex Deucher /* UVD clocks */ 137397b2e202SAlex Deucher u32 vclk; 137497b2e202SAlex Deucher u32 dclk; 137597b2e202SAlex Deucher /* VCE clocks */ 137697b2e202SAlex Deucher u32 evclk; 137797b2e202SAlex Deucher u32 ecclk; 137897b2e202SAlex Deucher bool vce_active; 137997b2e202SAlex Deucher enum amdgpu_vce_level vce_level; 138097b2e202SAlex Deucher /* asic priv */ 138197b2e202SAlex Deucher void *ps_priv; 138297b2e202SAlex Deucher }; 138397b2e202SAlex Deucher 138497b2e202SAlex Deucher struct amdgpu_dpm_thermal { 138597b2e202SAlex Deucher /* thermal interrupt work */ 138697b2e202SAlex Deucher struct work_struct work; 138797b2e202SAlex Deucher /* low temperature threshold */ 138897b2e202SAlex Deucher int min_temp; 138997b2e202SAlex Deucher /* high temperature threshold */ 139097b2e202SAlex Deucher int max_temp; 139197b2e202SAlex Deucher /* was last interrupt low to high or high to low */ 139297b2e202SAlex Deucher bool high_to_low; 139397b2e202SAlex Deucher /* interrupt source */ 139497b2e202SAlex Deucher struct amdgpu_irq_src irq; 139597b2e202SAlex Deucher }; 139697b2e202SAlex Deucher 139797b2e202SAlex Deucher enum amdgpu_clk_action 139897b2e202SAlex Deucher { 139997b2e202SAlex Deucher AMDGPU_SCLK_UP = 1, 140097b2e202SAlex Deucher AMDGPU_SCLK_DOWN 140197b2e202SAlex Deucher }; 140297b2e202SAlex Deucher 140397b2e202SAlex Deucher struct amdgpu_blacklist_clocks 140497b2e202SAlex Deucher { 140597b2e202SAlex Deucher u32 sclk; 140697b2e202SAlex Deucher u32 mclk; 140797b2e202SAlex Deucher enum amdgpu_clk_action action; 140897b2e202SAlex Deucher }; 140997b2e202SAlex Deucher 141097b2e202SAlex Deucher struct amdgpu_clock_and_voltage_limits { 141197b2e202SAlex Deucher u32 sclk; 141297b2e202SAlex Deucher u32 mclk; 141397b2e202SAlex Deucher u16 vddc; 141497b2e202SAlex Deucher u16 vddci; 141597b2e202SAlex Deucher }; 141697b2e202SAlex Deucher 141797b2e202SAlex Deucher struct amdgpu_clock_array { 141897b2e202SAlex Deucher u32 count; 141997b2e202SAlex Deucher u32 *values; 142097b2e202SAlex Deucher }; 142197b2e202SAlex Deucher 142297b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_entry { 142397b2e202SAlex Deucher u32 clk; 142497b2e202SAlex Deucher u16 v; 142597b2e202SAlex Deucher }; 142697b2e202SAlex Deucher 142797b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table { 142897b2e202SAlex Deucher u32 count; 142997b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_entry *entries; 143097b2e202SAlex Deucher }; 143197b2e202SAlex Deucher 143297b2e202SAlex Deucher union amdgpu_cac_leakage_entry { 143397b2e202SAlex Deucher struct { 143497b2e202SAlex Deucher u16 vddc; 143597b2e202SAlex Deucher u32 leakage; 143697b2e202SAlex Deucher }; 143797b2e202SAlex Deucher struct { 143897b2e202SAlex Deucher u16 vddc1; 143997b2e202SAlex Deucher u16 vddc2; 144097b2e202SAlex Deucher u16 vddc3; 144197b2e202SAlex Deucher }; 144297b2e202SAlex Deucher }; 144397b2e202SAlex Deucher 144497b2e202SAlex Deucher struct amdgpu_cac_leakage_table { 144597b2e202SAlex Deucher u32 count; 144697b2e202SAlex Deucher union amdgpu_cac_leakage_entry *entries; 144797b2e202SAlex Deucher }; 144897b2e202SAlex Deucher 144997b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_entry { 145097b2e202SAlex Deucher u16 voltage; 145197b2e202SAlex Deucher u32 sclk; 145297b2e202SAlex Deucher u32 mclk; 145397b2e202SAlex Deucher }; 145497b2e202SAlex Deucher 145597b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_table { 145697b2e202SAlex Deucher u32 count; 145797b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_entry *entries; 145897b2e202SAlex Deucher }; 145997b2e202SAlex Deucher 146097b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_entry { 146197b2e202SAlex Deucher u32 vclk; 146297b2e202SAlex Deucher u32 dclk; 146397b2e202SAlex Deucher u16 v; 146497b2e202SAlex Deucher }; 146597b2e202SAlex Deucher 146697b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_table { 146797b2e202SAlex Deucher u8 count; 146897b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_entry *entries; 146997b2e202SAlex Deucher }; 147097b2e202SAlex Deucher 147197b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_entry { 147297b2e202SAlex Deucher u32 ecclk; 147397b2e202SAlex Deucher u32 evclk; 147497b2e202SAlex Deucher u16 v; 147597b2e202SAlex Deucher }; 147697b2e202SAlex Deucher 147797b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_table { 147897b2e202SAlex Deucher u8 count; 147997b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_entry *entries; 148097b2e202SAlex Deucher }; 148197b2e202SAlex Deucher 148297b2e202SAlex Deucher struct amdgpu_ppm_table { 148397b2e202SAlex Deucher u8 ppm_design; 148497b2e202SAlex Deucher u16 cpu_core_number; 148597b2e202SAlex Deucher u32 platform_tdp; 148697b2e202SAlex Deucher u32 small_ac_platform_tdp; 148797b2e202SAlex Deucher u32 platform_tdc; 148897b2e202SAlex Deucher u32 small_ac_platform_tdc; 148997b2e202SAlex Deucher u32 apu_tdp; 149097b2e202SAlex Deucher u32 dgpu_tdp; 149197b2e202SAlex Deucher u32 dgpu_ulv_power; 149297b2e202SAlex Deucher u32 tj_max; 149397b2e202SAlex Deucher }; 149497b2e202SAlex Deucher 149597b2e202SAlex Deucher struct amdgpu_cac_tdp_table { 149697b2e202SAlex Deucher u16 tdp; 149797b2e202SAlex Deucher u16 configurable_tdp; 149897b2e202SAlex Deucher u16 tdc; 149997b2e202SAlex Deucher u16 battery_power_limit; 150097b2e202SAlex Deucher u16 small_power_limit; 150197b2e202SAlex Deucher u16 low_cac_leakage; 150297b2e202SAlex Deucher u16 high_cac_leakage; 150397b2e202SAlex Deucher u16 maximum_power_delivery_limit; 150497b2e202SAlex Deucher }; 150597b2e202SAlex Deucher 150697b2e202SAlex Deucher struct amdgpu_dpm_dynamic_state { 150797b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk; 150897b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk; 150997b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk; 151097b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk; 151197b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk; 151297b2e202SAlex Deucher struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table; 151397b2e202SAlex Deucher struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table; 151497b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table; 151597b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table; 151697b2e202SAlex Deucher struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk; 151797b2e202SAlex Deucher struct amdgpu_clock_array valid_sclk_values; 151897b2e202SAlex Deucher struct amdgpu_clock_array valid_mclk_values; 151997b2e202SAlex Deucher struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc; 152097b2e202SAlex Deucher struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac; 152197b2e202SAlex Deucher u32 mclk_sclk_ratio; 152297b2e202SAlex Deucher u32 sclk_mclk_delta; 152397b2e202SAlex Deucher u16 vddc_vddci_delta; 152497b2e202SAlex Deucher u16 min_vddc_for_pcie_gen2; 152597b2e202SAlex Deucher struct amdgpu_cac_leakage_table cac_leakage_table; 152697b2e202SAlex Deucher struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table; 152797b2e202SAlex Deucher struct amdgpu_ppm_table *ppm_table; 152897b2e202SAlex Deucher struct amdgpu_cac_tdp_table *cac_tdp_table; 152997b2e202SAlex Deucher }; 153097b2e202SAlex Deucher 153197b2e202SAlex Deucher struct amdgpu_dpm_fan { 153297b2e202SAlex Deucher u16 t_min; 153397b2e202SAlex Deucher u16 t_med; 153497b2e202SAlex Deucher u16 t_high; 153597b2e202SAlex Deucher u16 pwm_min; 153697b2e202SAlex Deucher u16 pwm_med; 153797b2e202SAlex Deucher u16 pwm_high; 153897b2e202SAlex Deucher u8 t_hyst; 153997b2e202SAlex Deucher u32 cycle_delay; 154097b2e202SAlex Deucher u16 t_max; 154197b2e202SAlex Deucher u8 control_mode; 154297b2e202SAlex Deucher u16 default_max_fan_pwm; 154397b2e202SAlex Deucher u16 default_fan_output_sensitivity; 154497b2e202SAlex Deucher u16 fan_output_sensitivity; 154597b2e202SAlex Deucher bool ucode_fan_control; 154697b2e202SAlex Deucher }; 154797b2e202SAlex Deucher 154897b2e202SAlex Deucher enum amdgpu_pcie_gen { 154997b2e202SAlex Deucher AMDGPU_PCIE_GEN1 = 0, 155097b2e202SAlex Deucher AMDGPU_PCIE_GEN2 = 1, 155197b2e202SAlex Deucher AMDGPU_PCIE_GEN3 = 2, 155297b2e202SAlex Deucher AMDGPU_PCIE_GEN_INVALID = 0xffff 155397b2e202SAlex Deucher }; 155497b2e202SAlex Deucher 155597b2e202SAlex Deucher enum amdgpu_dpm_forced_level { 155697b2e202SAlex Deucher AMDGPU_DPM_FORCED_LEVEL_AUTO = 0, 155797b2e202SAlex Deucher AMDGPU_DPM_FORCED_LEVEL_LOW = 1, 155897b2e202SAlex Deucher AMDGPU_DPM_FORCED_LEVEL_HIGH = 2, 155997b2e202SAlex Deucher }; 156097b2e202SAlex Deucher 156197b2e202SAlex Deucher struct amdgpu_vce_state { 156297b2e202SAlex Deucher /* vce clocks */ 156397b2e202SAlex Deucher u32 evclk; 156497b2e202SAlex Deucher u32 ecclk; 156597b2e202SAlex Deucher /* gpu clocks */ 156697b2e202SAlex Deucher u32 sclk; 156797b2e202SAlex Deucher u32 mclk; 156897b2e202SAlex Deucher u8 clk_idx; 156997b2e202SAlex Deucher u8 pstate; 157097b2e202SAlex Deucher }; 157197b2e202SAlex Deucher 157297b2e202SAlex Deucher struct amdgpu_dpm_funcs { 157397b2e202SAlex Deucher int (*get_temperature)(struct amdgpu_device *adev); 157497b2e202SAlex Deucher int (*pre_set_power_state)(struct amdgpu_device *adev); 157597b2e202SAlex Deucher int (*set_power_state)(struct amdgpu_device *adev); 157697b2e202SAlex Deucher void (*post_set_power_state)(struct amdgpu_device *adev); 157797b2e202SAlex Deucher void (*display_configuration_changed)(struct amdgpu_device *adev); 157897b2e202SAlex Deucher u32 (*get_sclk)(struct amdgpu_device *adev, bool low); 157997b2e202SAlex Deucher u32 (*get_mclk)(struct amdgpu_device *adev, bool low); 158097b2e202SAlex Deucher void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps); 158197b2e202SAlex Deucher void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m); 158297b2e202SAlex Deucher int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level); 158397b2e202SAlex Deucher bool (*vblank_too_short)(struct amdgpu_device *adev); 158497b2e202SAlex Deucher void (*powergate_uvd)(struct amdgpu_device *adev, bool gate); 1585b7a07769SSonny Jiang void (*powergate_vce)(struct amdgpu_device *adev, bool gate); 158697b2e202SAlex Deucher void (*enable_bapm)(struct amdgpu_device *adev, bool enable); 158797b2e202SAlex Deucher void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode); 158897b2e202SAlex Deucher u32 (*get_fan_control_mode)(struct amdgpu_device *adev); 158997b2e202SAlex Deucher int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed); 159097b2e202SAlex Deucher int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed); 159197b2e202SAlex Deucher }; 159297b2e202SAlex Deucher 159397b2e202SAlex Deucher struct amdgpu_dpm { 159497b2e202SAlex Deucher struct amdgpu_ps *ps; 159597b2e202SAlex Deucher /* number of valid power states */ 159697b2e202SAlex Deucher int num_ps; 159797b2e202SAlex Deucher /* current power state that is active */ 159897b2e202SAlex Deucher struct amdgpu_ps *current_ps; 159997b2e202SAlex Deucher /* requested power state */ 160097b2e202SAlex Deucher struct amdgpu_ps *requested_ps; 160197b2e202SAlex Deucher /* boot up power state */ 160297b2e202SAlex Deucher struct amdgpu_ps *boot_ps; 160397b2e202SAlex Deucher /* default uvd power state */ 160497b2e202SAlex Deucher struct amdgpu_ps *uvd_ps; 160597b2e202SAlex Deucher /* vce requirements */ 160697b2e202SAlex Deucher struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS]; 160797b2e202SAlex Deucher enum amdgpu_vce_level vce_level; 160897b2e202SAlex Deucher enum amdgpu_pm_state_type state; 160997b2e202SAlex Deucher enum amdgpu_pm_state_type user_state; 161097b2e202SAlex Deucher u32 platform_caps; 161197b2e202SAlex Deucher u32 voltage_response_time; 161297b2e202SAlex Deucher u32 backbias_response_time; 161397b2e202SAlex Deucher void *priv; 161497b2e202SAlex Deucher u32 new_active_crtcs; 161597b2e202SAlex Deucher int new_active_crtc_count; 161697b2e202SAlex Deucher u32 current_active_crtcs; 161797b2e202SAlex Deucher int current_active_crtc_count; 161897b2e202SAlex Deucher struct amdgpu_dpm_dynamic_state dyn_state; 161997b2e202SAlex Deucher struct amdgpu_dpm_fan fan; 162097b2e202SAlex Deucher u32 tdp_limit; 162197b2e202SAlex Deucher u32 near_tdp_limit; 162297b2e202SAlex Deucher u32 near_tdp_limit_adjusted; 162397b2e202SAlex Deucher u32 sq_ramping_threshold; 162497b2e202SAlex Deucher u32 cac_leakage; 162597b2e202SAlex Deucher u16 tdp_od_limit; 162697b2e202SAlex Deucher u32 tdp_adjustment; 162797b2e202SAlex Deucher u16 load_line_slope; 162897b2e202SAlex Deucher bool power_control; 162997b2e202SAlex Deucher bool ac_power; 163097b2e202SAlex Deucher /* special states active */ 163197b2e202SAlex Deucher bool thermal_active; 163297b2e202SAlex Deucher bool uvd_active; 163397b2e202SAlex Deucher bool vce_active; 163497b2e202SAlex Deucher /* thermal handling */ 163597b2e202SAlex Deucher struct amdgpu_dpm_thermal thermal; 163697b2e202SAlex Deucher /* forced levels */ 163797b2e202SAlex Deucher enum amdgpu_dpm_forced_level forced_level; 163897b2e202SAlex Deucher }; 163997b2e202SAlex Deucher 164097b2e202SAlex Deucher struct amdgpu_pm { 164197b2e202SAlex Deucher struct mutex mutex; 164297b2e202SAlex Deucher u32 current_sclk; 164397b2e202SAlex Deucher u32 current_mclk; 164497b2e202SAlex Deucher u32 default_sclk; 164597b2e202SAlex Deucher u32 default_mclk; 164697b2e202SAlex Deucher struct amdgpu_i2c_chan *i2c_bus; 164797b2e202SAlex Deucher /* internal thermal controller on rv6xx+ */ 164897b2e202SAlex Deucher enum amdgpu_int_thermal_type int_thermal_type; 164997b2e202SAlex Deucher struct device *int_hwmon_dev; 165097b2e202SAlex Deucher /* fan control parameters */ 165197b2e202SAlex Deucher bool no_fan; 165297b2e202SAlex Deucher u8 fan_pulses_per_revolution; 165397b2e202SAlex Deucher u8 fan_min_rpm; 165497b2e202SAlex Deucher u8 fan_max_rpm; 165597b2e202SAlex Deucher /* dpm */ 165697b2e202SAlex Deucher bool dpm_enabled; 165797b2e202SAlex Deucher struct amdgpu_dpm dpm; 165897b2e202SAlex Deucher const struct firmware *fw; /* SMC firmware */ 165997b2e202SAlex Deucher uint32_t fw_version; 166097b2e202SAlex Deucher const struct amdgpu_dpm_funcs *funcs; 166197b2e202SAlex Deucher }; 166297b2e202SAlex Deucher 166397b2e202SAlex Deucher /* 166497b2e202SAlex Deucher * UVD 166597b2e202SAlex Deucher */ 166697b2e202SAlex Deucher #define AMDGPU_MAX_UVD_HANDLES 10 166797b2e202SAlex Deucher #define AMDGPU_UVD_STACK_SIZE (1024*1024) 166897b2e202SAlex Deucher #define AMDGPU_UVD_HEAP_SIZE (1024*1024) 166997b2e202SAlex Deucher #define AMDGPU_UVD_FIRMWARE_OFFSET 256 167097b2e202SAlex Deucher 167197b2e202SAlex Deucher struct amdgpu_uvd { 167297b2e202SAlex Deucher struct amdgpu_bo *vcpu_bo; 167397b2e202SAlex Deucher void *cpu_addr; 167497b2e202SAlex Deucher uint64_t gpu_addr; 167597b2e202SAlex Deucher atomic_t handles[AMDGPU_MAX_UVD_HANDLES]; 167697b2e202SAlex Deucher struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES]; 167797b2e202SAlex Deucher struct delayed_work idle_work; 167897b2e202SAlex Deucher const struct firmware *fw; /* UVD firmware */ 167997b2e202SAlex Deucher struct amdgpu_ring ring; 168097b2e202SAlex Deucher struct amdgpu_irq_src irq; 168197b2e202SAlex Deucher bool address_64_bit; 168297b2e202SAlex Deucher }; 168397b2e202SAlex Deucher 168497b2e202SAlex Deucher /* 168597b2e202SAlex Deucher * VCE 168697b2e202SAlex Deucher */ 168797b2e202SAlex Deucher #define AMDGPU_MAX_VCE_HANDLES 16 168897b2e202SAlex Deucher #define AMDGPU_VCE_FIRMWARE_OFFSET 256 168997b2e202SAlex Deucher 16906a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0) 16916a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1) 16926a585777SAlex Deucher 169397b2e202SAlex Deucher struct amdgpu_vce { 169497b2e202SAlex Deucher struct amdgpu_bo *vcpu_bo; 169597b2e202SAlex Deucher uint64_t gpu_addr; 169697b2e202SAlex Deucher unsigned fw_version; 169797b2e202SAlex Deucher unsigned fb_version; 169897b2e202SAlex Deucher atomic_t handles[AMDGPU_MAX_VCE_HANDLES]; 169997b2e202SAlex Deucher struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES]; 1700f1689ec1SChristian König uint32_t img_size[AMDGPU_MAX_VCE_HANDLES]; 170197b2e202SAlex Deucher struct delayed_work idle_work; 170297b2e202SAlex Deucher const struct firmware *fw; /* VCE firmware */ 170397b2e202SAlex Deucher struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS]; 170497b2e202SAlex Deucher struct amdgpu_irq_src irq; 17056a585777SAlex Deucher unsigned harvest_config; 170697b2e202SAlex Deucher }; 170797b2e202SAlex Deucher 170897b2e202SAlex Deucher /* 170997b2e202SAlex Deucher * SDMA 171097b2e202SAlex Deucher */ 171197b2e202SAlex Deucher struct amdgpu_sdma { 171297b2e202SAlex Deucher /* SDMA firmware */ 171397b2e202SAlex Deucher const struct firmware *fw; 171497b2e202SAlex Deucher uint32_t fw_version; 1715cfa2104fSJammy Zhou uint32_t feature_version; 171697b2e202SAlex Deucher 171797b2e202SAlex Deucher struct amdgpu_ring ring; 171818111de0SJammy Zhou bool burst_nop; 171997b2e202SAlex Deucher }; 172097b2e202SAlex Deucher 172197b2e202SAlex Deucher /* 172297b2e202SAlex Deucher * Firmware 172397b2e202SAlex Deucher */ 172497b2e202SAlex Deucher struct amdgpu_firmware { 172597b2e202SAlex Deucher struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM]; 172697b2e202SAlex Deucher bool smu_load; 172797b2e202SAlex Deucher struct amdgpu_bo *fw_buf; 172897b2e202SAlex Deucher unsigned int fw_size; 172997b2e202SAlex Deucher }; 173097b2e202SAlex Deucher 173197b2e202SAlex Deucher /* 173297b2e202SAlex Deucher * Benchmarking 173397b2e202SAlex Deucher */ 173497b2e202SAlex Deucher void amdgpu_benchmark(struct amdgpu_device *adev, int test_number); 173597b2e202SAlex Deucher 173697b2e202SAlex Deucher 173797b2e202SAlex Deucher /* 173897b2e202SAlex Deucher * Testing 173997b2e202SAlex Deucher */ 174097b2e202SAlex Deucher void amdgpu_test_moves(struct amdgpu_device *adev); 174197b2e202SAlex Deucher void amdgpu_test_ring_sync(struct amdgpu_device *adev, 174297b2e202SAlex Deucher struct amdgpu_ring *cpA, 174397b2e202SAlex Deucher struct amdgpu_ring *cpB); 174497b2e202SAlex Deucher void amdgpu_test_syncing(struct amdgpu_device *adev); 174597b2e202SAlex Deucher 174697b2e202SAlex Deucher /* 174797b2e202SAlex Deucher * MMU Notifier 174897b2e202SAlex Deucher */ 174997b2e202SAlex Deucher #if defined(CONFIG_MMU_NOTIFIER) 175097b2e202SAlex Deucher int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr); 175197b2e202SAlex Deucher void amdgpu_mn_unregister(struct amdgpu_bo *bo); 175297b2e202SAlex Deucher #else 175397b2e202SAlex Deucher static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr) 175497b2e202SAlex Deucher { 175597b2e202SAlex Deucher return -ENODEV; 175697b2e202SAlex Deucher } 175797b2e202SAlex Deucher static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {} 175897b2e202SAlex Deucher #endif 175997b2e202SAlex Deucher 176097b2e202SAlex Deucher /* 176197b2e202SAlex Deucher * Debugfs 176297b2e202SAlex Deucher */ 176397b2e202SAlex Deucher struct amdgpu_debugfs { 176497b2e202SAlex Deucher struct drm_info_list *files; 176597b2e202SAlex Deucher unsigned num_files; 176697b2e202SAlex Deucher }; 176797b2e202SAlex Deucher 176897b2e202SAlex Deucher int amdgpu_debugfs_add_files(struct amdgpu_device *adev, 176997b2e202SAlex Deucher struct drm_info_list *files, 177097b2e202SAlex Deucher unsigned nfiles); 177197b2e202SAlex Deucher int amdgpu_debugfs_fence_init(struct amdgpu_device *adev); 177297b2e202SAlex Deucher 177397b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS) 177497b2e202SAlex Deucher int amdgpu_debugfs_init(struct drm_minor *minor); 177597b2e202SAlex Deucher void amdgpu_debugfs_cleanup(struct drm_minor *minor); 177697b2e202SAlex Deucher #endif 177797b2e202SAlex Deucher 177897b2e202SAlex Deucher /* 177997b2e202SAlex Deucher * amdgpu smumgr functions 178097b2e202SAlex Deucher */ 178197b2e202SAlex Deucher struct amdgpu_smumgr_funcs { 178297b2e202SAlex Deucher int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype); 178397b2e202SAlex Deucher int (*request_smu_load_fw)(struct amdgpu_device *adev); 178497b2e202SAlex Deucher int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype); 178597b2e202SAlex Deucher }; 178697b2e202SAlex Deucher 178797b2e202SAlex Deucher /* 178897b2e202SAlex Deucher * amdgpu smumgr 178997b2e202SAlex Deucher */ 179097b2e202SAlex Deucher struct amdgpu_smumgr { 179197b2e202SAlex Deucher struct amdgpu_bo *toc_buf; 179297b2e202SAlex Deucher struct amdgpu_bo *smu_buf; 179397b2e202SAlex Deucher /* asic priv smu data */ 179497b2e202SAlex Deucher void *priv; 179597b2e202SAlex Deucher spinlock_t smu_lock; 179697b2e202SAlex Deucher /* smumgr functions */ 179797b2e202SAlex Deucher const struct amdgpu_smumgr_funcs *smumgr_funcs; 179897b2e202SAlex Deucher /* ucode loading complete flag */ 179997b2e202SAlex Deucher uint32_t fw_flags; 180097b2e202SAlex Deucher }; 180197b2e202SAlex Deucher 180297b2e202SAlex Deucher /* 180397b2e202SAlex Deucher * ASIC specific register table accessible by UMD 180497b2e202SAlex Deucher */ 180597b2e202SAlex Deucher struct amdgpu_allowed_register_entry { 180697b2e202SAlex Deucher uint32_t reg_offset; 180797b2e202SAlex Deucher bool untouched; 180897b2e202SAlex Deucher bool grbm_indexed; 180997b2e202SAlex Deucher }; 181097b2e202SAlex Deucher 181197b2e202SAlex Deucher struct amdgpu_cu_info { 181297b2e202SAlex Deucher uint32_t number; /* total active CU number */ 181397b2e202SAlex Deucher uint32_t ao_cu_mask; 181497b2e202SAlex Deucher uint32_t bitmap[4][4]; 181597b2e202SAlex Deucher }; 181697b2e202SAlex Deucher 181797b2e202SAlex Deucher 181897b2e202SAlex Deucher /* 181997b2e202SAlex Deucher * ASIC specific functions. 182097b2e202SAlex Deucher */ 182197b2e202SAlex Deucher struct amdgpu_asic_funcs { 182297b2e202SAlex Deucher bool (*read_disabled_bios)(struct amdgpu_device *adev); 182397b2e202SAlex Deucher int (*read_register)(struct amdgpu_device *adev, u32 se_num, 182497b2e202SAlex Deucher u32 sh_num, u32 reg_offset, u32 *value); 182597b2e202SAlex Deucher void (*set_vga_state)(struct amdgpu_device *adev, bool state); 182697b2e202SAlex Deucher int (*reset)(struct amdgpu_device *adev); 182797b2e202SAlex Deucher /* wait for mc_idle */ 182897b2e202SAlex Deucher int (*wait_for_mc_idle)(struct amdgpu_device *adev); 182997b2e202SAlex Deucher /* get the reference clock */ 183097b2e202SAlex Deucher u32 (*get_xclk)(struct amdgpu_device *adev); 183197b2e202SAlex Deucher /* get the gpu clock counter */ 183297b2e202SAlex Deucher uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev); 183397b2e202SAlex Deucher int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info); 183497b2e202SAlex Deucher /* MM block clocks */ 183597b2e202SAlex Deucher int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk); 183697b2e202SAlex Deucher int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk); 183797b2e202SAlex Deucher }; 183897b2e202SAlex Deucher 183997b2e202SAlex Deucher /* 184097b2e202SAlex Deucher * IOCTL. 184197b2e202SAlex Deucher */ 184297b2e202SAlex Deucher int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data, 184397b2e202SAlex Deucher struct drm_file *filp); 184497b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data, 184597b2e202SAlex Deucher struct drm_file *filp); 184697b2e202SAlex Deucher 184797b2e202SAlex Deucher int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data, 184897b2e202SAlex Deucher struct drm_file *filp); 184997b2e202SAlex Deucher int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data, 185097b2e202SAlex Deucher struct drm_file *filp); 185197b2e202SAlex Deucher int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data, 185297b2e202SAlex Deucher struct drm_file *filp); 185397b2e202SAlex Deucher int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data, 185497b2e202SAlex Deucher struct drm_file *filp); 185597b2e202SAlex Deucher int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data, 185697b2e202SAlex Deucher struct drm_file *filp); 185797b2e202SAlex Deucher int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data, 185897b2e202SAlex Deucher struct drm_file *filp); 185997b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 186097b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 186197b2e202SAlex Deucher 186297b2e202SAlex Deucher int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data, 186397b2e202SAlex Deucher struct drm_file *filp); 186497b2e202SAlex Deucher 186597b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */ 186697b2e202SAlex Deucher struct amdgpu_vram_scratch { 186797b2e202SAlex Deucher struct amdgpu_bo *robj; 186897b2e202SAlex Deucher volatile uint32_t *ptr; 186997b2e202SAlex Deucher u64 gpu_addr; 187097b2e202SAlex Deucher }; 187197b2e202SAlex Deucher 187297b2e202SAlex Deucher /* 187397b2e202SAlex Deucher * ACPI 187497b2e202SAlex Deucher */ 187597b2e202SAlex Deucher struct amdgpu_atif_notification_cfg { 187697b2e202SAlex Deucher bool enabled; 187797b2e202SAlex Deucher int command_code; 187897b2e202SAlex Deucher }; 187997b2e202SAlex Deucher 188097b2e202SAlex Deucher struct amdgpu_atif_notifications { 188197b2e202SAlex Deucher bool display_switch; 188297b2e202SAlex Deucher bool expansion_mode_change; 188397b2e202SAlex Deucher bool thermal_state; 188497b2e202SAlex Deucher bool forced_power_state; 188597b2e202SAlex Deucher bool system_power_state; 188697b2e202SAlex Deucher bool display_conf_change; 188797b2e202SAlex Deucher bool px_gfx_switch; 188897b2e202SAlex Deucher bool brightness_change; 188997b2e202SAlex Deucher bool dgpu_display_event; 189097b2e202SAlex Deucher }; 189197b2e202SAlex Deucher 189297b2e202SAlex Deucher struct amdgpu_atif_functions { 189397b2e202SAlex Deucher bool system_params; 189497b2e202SAlex Deucher bool sbios_requests; 189597b2e202SAlex Deucher bool select_active_disp; 189697b2e202SAlex Deucher bool lid_state; 189797b2e202SAlex Deucher bool get_tv_standard; 189897b2e202SAlex Deucher bool set_tv_standard; 189997b2e202SAlex Deucher bool get_panel_expansion_mode; 190097b2e202SAlex Deucher bool set_panel_expansion_mode; 190197b2e202SAlex Deucher bool temperature_change; 190297b2e202SAlex Deucher bool graphics_device_types; 190397b2e202SAlex Deucher }; 190497b2e202SAlex Deucher 190597b2e202SAlex Deucher struct amdgpu_atif { 190697b2e202SAlex Deucher struct amdgpu_atif_notifications notifications; 190797b2e202SAlex Deucher struct amdgpu_atif_functions functions; 190897b2e202SAlex Deucher struct amdgpu_atif_notification_cfg notification_cfg; 190997b2e202SAlex Deucher struct amdgpu_encoder *encoder_for_bl; 191097b2e202SAlex Deucher }; 191197b2e202SAlex Deucher 191297b2e202SAlex Deucher struct amdgpu_atcs_functions { 191397b2e202SAlex Deucher bool get_ext_state; 191497b2e202SAlex Deucher bool pcie_perf_req; 191597b2e202SAlex Deucher bool pcie_dev_rdy; 191697b2e202SAlex Deucher bool pcie_bus_width; 191797b2e202SAlex Deucher }; 191897b2e202SAlex Deucher 191997b2e202SAlex Deucher struct amdgpu_atcs { 192097b2e202SAlex Deucher struct amdgpu_atcs_functions functions; 192197b2e202SAlex Deucher }; 192297b2e202SAlex Deucher 192397b2e202SAlex Deucher /* 1924d03846afSChunming Zhou * CGS 1925d03846afSChunming Zhou */ 1926d03846afSChunming Zhou void *amdgpu_cgs_create_device(struct amdgpu_device *adev); 1927d03846afSChunming Zhou void amdgpu_cgs_destroy_device(void *cgs_device); 1928d03846afSChunming Zhou 1929d03846afSChunming Zhou 1930d03846afSChunming Zhou /* 193197b2e202SAlex Deucher * Core structure, functions and helpers. 193297b2e202SAlex Deucher */ 193397b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t); 193497b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 193597b2e202SAlex Deucher 193697b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 193797b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t); 193897b2e202SAlex Deucher 19398faf0e08SAlex Deucher struct amdgpu_ip_block_status { 19408faf0e08SAlex Deucher bool valid; 19418faf0e08SAlex Deucher bool sw; 19428faf0e08SAlex Deucher bool hw; 19438faf0e08SAlex Deucher }; 19448faf0e08SAlex Deucher 194597b2e202SAlex Deucher struct amdgpu_device { 194697b2e202SAlex Deucher struct device *dev; 194797b2e202SAlex Deucher struct drm_device *ddev; 194897b2e202SAlex Deucher struct pci_dev *pdev; 194997b2e202SAlex Deucher struct rw_semaphore exclusive_lock; 195097b2e202SAlex Deucher 195197b2e202SAlex Deucher /* ASIC */ 19522f7d10b3SJammy Zhou enum amd_asic_type asic_type; 195397b2e202SAlex Deucher uint32_t family; 195497b2e202SAlex Deucher uint32_t rev_id; 195597b2e202SAlex Deucher uint32_t external_rev_id; 195697b2e202SAlex Deucher unsigned long flags; 195797b2e202SAlex Deucher int usec_timeout; 195897b2e202SAlex Deucher const struct amdgpu_asic_funcs *asic_funcs; 195997b2e202SAlex Deucher bool shutdown; 196097b2e202SAlex Deucher bool suspend; 196197b2e202SAlex Deucher bool need_dma32; 196297b2e202SAlex Deucher bool accel_working; 196397b2e202SAlex Deucher bool needs_reset; 196497b2e202SAlex Deucher struct work_struct reset_work; 196597b2e202SAlex Deucher struct notifier_block acpi_nb; 196697b2e202SAlex Deucher struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS]; 196797b2e202SAlex Deucher struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS]; 196897b2e202SAlex Deucher unsigned debugfs_count; 196997b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS) 197097b2e202SAlex Deucher struct dentry *debugfs_regs; 197197b2e202SAlex Deucher #endif 197297b2e202SAlex Deucher struct amdgpu_atif atif; 197397b2e202SAlex Deucher struct amdgpu_atcs atcs; 197497b2e202SAlex Deucher struct mutex srbm_mutex; 197597b2e202SAlex Deucher /* GRBM index mutex. Protects concurrent access to GRBM index */ 197697b2e202SAlex Deucher struct mutex grbm_idx_mutex; 197797b2e202SAlex Deucher struct dev_pm_domain vga_pm_domain; 197897b2e202SAlex Deucher bool have_disp_power_ref; 197997b2e202SAlex Deucher 198097b2e202SAlex Deucher /* BIOS */ 198197b2e202SAlex Deucher uint8_t *bios; 198297b2e202SAlex Deucher bool is_atom_bios; 198397b2e202SAlex Deucher uint16_t bios_header_start; 198497b2e202SAlex Deucher struct amdgpu_bo *stollen_vga_memory; 198597b2e202SAlex Deucher uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH]; 198697b2e202SAlex Deucher 198797b2e202SAlex Deucher /* Register/doorbell mmio */ 198897b2e202SAlex Deucher resource_size_t rmmio_base; 198997b2e202SAlex Deucher resource_size_t rmmio_size; 199097b2e202SAlex Deucher void __iomem *rmmio; 199197b2e202SAlex Deucher /* protects concurrent MM_INDEX/DATA based register access */ 199297b2e202SAlex Deucher spinlock_t mmio_idx_lock; 199397b2e202SAlex Deucher /* protects concurrent SMC based register access */ 199497b2e202SAlex Deucher spinlock_t smc_idx_lock; 199597b2e202SAlex Deucher amdgpu_rreg_t smc_rreg; 199697b2e202SAlex Deucher amdgpu_wreg_t smc_wreg; 199797b2e202SAlex Deucher /* protects concurrent PCIE register access */ 199897b2e202SAlex Deucher spinlock_t pcie_idx_lock; 199997b2e202SAlex Deucher amdgpu_rreg_t pcie_rreg; 200097b2e202SAlex Deucher amdgpu_wreg_t pcie_wreg; 200197b2e202SAlex Deucher /* protects concurrent UVD register access */ 200297b2e202SAlex Deucher spinlock_t uvd_ctx_idx_lock; 200397b2e202SAlex Deucher amdgpu_rreg_t uvd_ctx_rreg; 200497b2e202SAlex Deucher amdgpu_wreg_t uvd_ctx_wreg; 200597b2e202SAlex Deucher /* protects concurrent DIDT register access */ 200697b2e202SAlex Deucher spinlock_t didt_idx_lock; 200797b2e202SAlex Deucher amdgpu_rreg_t didt_rreg; 200897b2e202SAlex Deucher amdgpu_wreg_t didt_wreg; 200997b2e202SAlex Deucher /* protects concurrent ENDPOINT (audio) register access */ 201097b2e202SAlex Deucher spinlock_t audio_endpt_idx_lock; 201197b2e202SAlex Deucher amdgpu_block_rreg_t audio_endpt_rreg; 201297b2e202SAlex Deucher amdgpu_block_wreg_t audio_endpt_wreg; 201397b2e202SAlex Deucher void __iomem *rio_mem; 201497b2e202SAlex Deucher resource_size_t rio_mem_size; 201597b2e202SAlex Deucher struct amdgpu_doorbell doorbell; 201697b2e202SAlex Deucher 201797b2e202SAlex Deucher /* clock/pll info */ 201897b2e202SAlex Deucher struct amdgpu_clock clock; 201997b2e202SAlex Deucher 202097b2e202SAlex Deucher /* MC */ 202197b2e202SAlex Deucher struct amdgpu_mc mc; 202297b2e202SAlex Deucher struct amdgpu_gart gart; 202397b2e202SAlex Deucher struct amdgpu_dummy_page dummy_page; 202497b2e202SAlex Deucher struct amdgpu_vm_manager vm_manager; 202597b2e202SAlex Deucher 202697b2e202SAlex Deucher /* memory management */ 202797b2e202SAlex Deucher struct amdgpu_mman mman; 202897b2e202SAlex Deucher struct amdgpu_gem gem; 202997b2e202SAlex Deucher struct amdgpu_vram_scratch vram_scratch; 203097b2e202SAlex Deucher struct amdgpu_wb wb; 203197b2e202SAlex Deucher atomic64_t vram_usage; 203297b2e202SAlex Deucher atomic64_t vram_vis_usage; 203397b2e202SAlex Deucher atomic64_t gtt_usage; 203497b2e202SAlex Deucher atomic64_t num_bytes_moved; 2035d94aed5aSMarek Olšák atomic_t gpu_reset_counter; 203697b2e202SAlex Deucher 203797b2e202SAlex Deucher /* display */ 203897b2e202SAlex Deucher struct amdgpu_mode_info mode_info; 203997b2e202SAlex Deucher struct work_struct hotplug_work; 204097b2e202SAlex Deucher struct amdgpu_irq_src crtc_irq; 204197b2e202SAlex Deucher struct amdgpu_irq_src pageflip_irq; 204297b2e202SAlex Deucher struct amdgpu_irq_src hpd_irq; 204397b2e202SAlex Deucher 204497b2e202SAlex Deucher /* rings */ 204597b2e202SAlex Deucher unsigned fence_context; 204697b2e202SAlex Deucher struct mutex ring_lock; 204797b2e202SAlex Deucher unsigned num_rings; 204897b2e202SAlex Deucher struct amdgpu_ring *rings[AMDGPU_MAX_RINGS]; 204997b2e202SAlex Deucher bool ib_pool_ready; 205097b2e202SAlex Deucher struct amdgpu_sa_manager ring_tmp_bo; 205197b2e202SAlex Deucher 205297b2e202SAlex Deucher /* interrupts */ 205397b2e202SAlex Deucher struct amdgpu_irq irq; 205497b2e202SAlex Deucher 205597b2e202SAlex Deucher /* dpm */ 205697b2e202SAlex Deucher struct amdgpu_pm pm; 205797b2e202SAlex Deucher u32 cg_flags; 205897b2e202SAlex Deucher u32 pg_flags; 205997b2e202SAlex Deucher 206097b2e202SAlex Deucher /* amdgpu smumgr */ 206197b2e202SAlex Deucher struct amdgpu_smumgr smu; 206297b2e202SAlex Deucher 206397b2e202SAlex Deucher /* gfx */ 206497b2e202SAlex Deucher struct amdgpu_gfx gfx; 206597b2e202SAlex Deucher 206697b2e202SAlex Deucher /* sdma */ 206736f523a7SJammy Zhou struct amdgpu_sdma sdma[AMDGPU_MAX_SDMA_INSTANCES]; 206897b2e202SAlex Deucher struct amdgpu_irq_src sdma_trap_irq; 206997b2e202SAlex Deucher struct amdgpu_irq_src sdma_illegal_inst_irq; 207097b2e202SAlex Deucher 207197b2e202SAlex Deucher /* uvd */ 207297b2e202SAlex Deucher bool has_uvd; 207397b2e202SAlex Deucher struct amdgpu_uvd uvd; 207497b2e202SAlex Deucher 207597b2e202SAlex Deucher /* vce */ 207697b2e202SAlex Deucher struct amdgpu_vce vce; 207797b2e202SAlex Deucher 207897b2e202SAlex Deucher /* firmwares */ 207997b2e202SAlex Deucher struct amdgpu_firmware firmware; 208097b2e202SAlex Deucher 208197b2e202SAlex Deucher /* GDS */ 208297b2e202SAlex Deucher struct amdgpu_gds gds; 208397b2e202SAlex Deucher 208497b2e202SAlex Deucher const struct amdgpu_ip_block_version *ip_blocks; 208597b2e202SAlex Deucher int num_ip_blocks; 20868faf0e08SAlex Deucher struct amdgpu_ip_block_status *ip_block_status; 208797b2e202SAlex Deucher struct mutex mn_lock; 208897b2e202SAlex Deucher DECLARE_HASHTABLE(mn_hash, 7); 208997b2e202SAlex Deucher 209097b2e202SAlex Deucher /* tracking pinned memory */ 209197b2e202SAlex Deucher u64 vram_pin_size; 209297b2e202SAlex Deucher u64 gart_pin_size; 2093130e0371SOded Gabbay 2094130e0371SOded Gabbay /* amdkfd interface */ 2095130e0371SOded Gabbay struct kfd_dev *kfd; 209623ca0e4eSChunming Zhou 209723ca0e4eSChunming Zhou /* kernel conext for IB submission */ 209847f38501SChristian König struct amdgpu_ctx kernel_ctx; 209997b2e202SAlex Deucher }; 210097b2e202SAlex Deucher 210197b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev); 210297b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev, 210397b2e202SAlex Deucher struct drm_device *ddev, 210497b2e202SAlex Deucher struct pci_dev *pdev, 210597b2e202SAlex Deucher uint32_t flags); 210697b2e202SAlex Deucher void amdgpu_device_fini(struct amdgpu_device *adev); 210797b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev); 210897b2e202SAlex Deucher 210997b2e202SAlex Deucher uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg, 211097b2e202SAlex Deucher bool always_indirect); 211197b2e202SAlex Deucher void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 211297b2e202SAlex Deucher bool always_indirect); 211397b2e202SAlex Deucher u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg); 211497b2e202SAlex Deucher void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v); 211597b2e202SAlex Deucher 211697b2e202SAlex Deucher u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index); 211797b2e202SAlex Deucher void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v); 211897b2e202SAlex Deucher 211997b2e202SAlex Deucher /* 212097b2e202SAlex Deucher * Cast helper 212197b2e202SAlex Deucher */ 212297b2e202SAlex Deucher extern const struct fence_ops amdgpu_fence_ops; 212397b2e202SAlex Deucher static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f) 212497b2e202SAlex Deucher { 212597b2e202SAlex Deucher struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base); 212697b2e202SAlex Deucher 212797b2e202SAlex Deucher if (__f->base.ops == &amdgpu_fence_ops) 212897b2e202SAlex Deucher return __f; 212997b2e202SAlex Deucher 213097b2e202SAlex Deucher return NULL; 213197b2e202SAlex Deucher } 213297b2e202SAlex Deucher 213397b2e202SAlex Deucher /* 213497b2e202SAlex Deucher * Registers read & write functions. 213597b2e202SAlex Deucher */ 213697b2e202SAlex Deucher #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false) 213797b2e202SAlex Deucher #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true) 213897b2e202SAlex Deucher #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false)) 213997b2e202SAlex Deucher #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false) 214097b2e202SAlex Deucher #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true) 214197b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 214297b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 214397b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg)) 214497b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v)) 214597b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg)) 214697b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v)) 214797b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg)) 214897b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v)) 214997b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg)) 215097b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v)) 215197b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg)) 215297b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v)) 215397b2e202SAlex Deucher #define WREG32_P(reg, val, mask) \ 215497b2e202SAlex Deucher do { \ 215597b2e202SAlex Deucher uint32_t tmp_ = RREG32(reg); \ 215697b2e202SAlex Deucher tmp_ &= (mask); \ 215797b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \ 215897b2e202SAlex Deucher WREG32(reg, tmp_); \ 215997b2e202SAlex Deucher } while (0) 216097b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and) 216197b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) 216297b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask) \ 216397b2e202SAlex Deucher do { \ 216497b2e202SAlex Deucher uint32_t tmp_ = RREG32_PLL(reg); \ 216597b2e202SAlex Deucher tmp_ &= (mask); \ 216697b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \ 216797b2e202SAlex Deucher WREG32_PLL(reg, tmp_); \ 216897b2e202SAlex Deucher } while (0) 216997b2e202SAlex Deucher #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false)) 217097b2e202SAlex Deucher #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg)) 217197b2e202SAlex Deucher #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v)) 217297b2e202SAlex Deucher 217397b2e202SAlex Deucher #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index)) 217497b2e202SAlex Deucher #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v)) 217597b2e202SAlex Deucher 217697b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT 217797b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK 217897b2e202SAlex Deucher 217997b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val) \ 218097b2e202SAlex Deucher (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \ 218197b2e202SAlex Deucher (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field)))) 218297b2e202SAlex Deucher 218397b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field) \ 218497b2e202SAlex Deucher (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field)) 218597b2e202SAlex Deucher 218697b2e202SAlex Deucher /* 218797b2e202SAlex Deucher * BIOS helpers. 218897b2e202SAlex Deucher */ 218997b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i]) 219097b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8)) 219197b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16)) 219297b2e202SAlex Deucher 219397b2e202SAlex Deucher /* 219497b2e202SAlex Deucher * RING helpers. 219597b2e202SAlex Deucher */ 219697b2e202SAlex Deucher static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v) 219797b2e202SAlex Deucher { 219897b2e202SAlex Deucher if (ring->count_dw <= 0) 219986c2b790SJammy Zhou DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n"); 220097b2e202SAlex Deucher ring->ring[ring->wptr++] = v; 220197b2e202SAlex Deucher ring->wptr &= ring->ptr_mask; 220297b2e202SAlex Deucher ring->count_dw--; 220397b2e202SAlex Deucher ring->ring_free_dw--; 220497b2e202SAlex Deucher } 220597b2e202SAlex Deucher 22064b2f7e2cSJammy Zhou static inline struct amdgpu_sdma * amdgpu_get_sdma_instance(struct amdgpu_ring *ring) 22074b2f7e2cSJammy Zhou { 22084b2f7e2cSJammy Zhou struct amdgpu_device *adev = ring->adev; 22094b2f7e2cSJammy Zhou int i; 22104b2f7e2cSJammy Zhou 22114b2f7e2cSJammy Zhou for (i = 0; i < AMDGPU_MAX_SDMA_INSTANCES; i++) 22124b2f7e2cSJammy Zhou if (&adev->sdma[i].ring == ring) 22134b2f7e2cSJammy Zhou break; 22144b2f7e2cSJammy Zhou 22154b2f7e2cSJammy Zhou if (i < AMDGPU_MAX_SDMA_INSTANCES) 22164b2f7e2cSJammy Zhou return &adev->sdma[i]; 22174b2f7e2cSJammy Zhou else 22184b2f7e2cSJammy Zhou return NULL; 22194b2f7e2cSJammy Zhou } 22204b2f7e2cSJammy Zhou 222197b2e202SAlex Deucher /* 222297b2e202SAlex Deucher * ASICs macro. 222397b2e202SAlex Deucher */ 222497b2e202SAlex Deucher #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state)) 222597b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev)) 222697b2e202SAlex Deucher #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev)) 222797b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev)) 222897b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d)) 222997b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec)) 223097b2e202SAlex Deucher #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev)) 223197b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev)) 223297b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v))) 223397b2e202SAlex Deucher #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info)) 223497b2e202SAlex Deucher #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid)) 223597b2e202SAlex Deucher #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags)) 223697b2e202SAlex Deucher #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count))) 223797b2e202SAlex Deucher #define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags))) 223897b2e202SAlex Deucher #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags))) 223997b2e202SAlex Deucher #define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib))) 224097b2e202SAlex Deucher #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib))) 224197b2e202SAlex Deucher #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r)) 224297b2e202SAlex Deucher #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r)) 224397b2e202SAlex Deucher #define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r)) 224497b2e202SAlex Deucher #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r)) 224597b2e202SAlex Deucher #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r)) 224697b2e202SAlex Deucher #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r)) 224797b2e202SAlex Deucher #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib)) 224897b2e202SAlex Deucher #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr)) 2249890ee23fSChunming Zhou #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags)) 225097b2e202SAlex Deucher #define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait)) 225197b2e202SAlex Deucher #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as)) 2252d2edb07bSChristian König #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r)) 225397b2e202SAlex Deucher #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev)) 225497b2e202SAlex Deucher #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv)) 225597b2e202SAlex Deucher #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev)) 225697b2e202SAlex Deucher #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r)) 225797b2e202SAlex Deucher #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc)) 225897b2e202SAlex Deucher #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc)) 225997b2e202SAlex Deucher #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev)) 226097b2e202SAlex Deucher #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l)) 226197b2e202SAlex Deucher #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e)) 226297b2e202SAlex Deucher #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h)) 226397b2e202SAlex Deucher #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h)) 226497b2e202SAlex Deucher #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev)) 226597b2e202SAlex Deucher #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev)) 226697b2e202SAlex Deucher #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base)) 226797b2e202SAlex Deucher #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos)) 226897b2e202SAlex Deucher #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c)) 226997b2e202SAlex Deucher #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r)) 227097b2e202SAlex Deucher #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s)) 227197b2e202SAlex Deucher #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s)) 2272c7ae72c0SChunming Zhou #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b)) 22736e7a3840SChunming Zhou #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b)) 227497b2e202SAlex Deucher #define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev)) 227597b2e202SAlex Deucher #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev)) 227697b2e202SAlex Deucher #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev)) 227797b2e202SAlex Deucher #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev)) 227897b2e202SAlex Deucher #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev)) 227997b2e202SAlex Deucher #define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l)) 228097b2e202SAlex Deucher #define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l)) 228197b2e202SAlex Deucher #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps)) 228297b2e202SAlex Deucher #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)) 228397b2e202SAlex Deucher #define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l)) 228497b2e202SAlex Deucher #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev)) 228597b2e202SAlex Deucher #define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g)) 2286b7a07769SSonny Jiang #define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g)) 228797b2e202SAlex Deucher #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e)) 228897b2e202SAlex Deucher #define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m)) 228997b2e202SAlex Deucher #define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev)) 229097b2e202SAlex Deucher #define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s)) 229197b2e202SAlex Deucher #define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s)) 229297b2e202SAlex Deucher 229397b2e202SAlex Deucher #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a)) 229497b2e202SAlex Deucher 229597b2e202SAlex Deucher /* Common functions */ 229697b2e202SAlex Deucher int amdgpu_gpu_reset(struct amdgpu_device *adev); 229797b2e202SAlex Deucher void amdgpu_pci_config_reset(struct amdgpu_device *adev); 229897b2e202SAlex Deucher bool amdgpu_card_posted(struct amdgpu_device *adev); 229997b2e202SAlex Deucher void amdgpu_update_display_priority(struct amdgpu_device *adev); 230097b2e202SAlex Deucher bool amdgpu_boot_test_post_card(struct amdgpu_device *adev); 2301d5fc5e82SChunming Zhou struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev, 2302d5fc5e82SChunming Zhou struct drm_file *filp, 2303d5fc5e82SChunming Zhou struct amdgpu_ctx *ctx, 2304d5fc5e82SChunming Zhou struct amdgpu_ib *ibs, 2305d5fc5e82SChunming Zhou uint32_t num_ibs); 2306d5fc5e82SChunming Zhou 230797b2e202SAlex Deucher int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data); 230897b2e202SAlex Deucher int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type, 230997b2e202SAlex Deucher u32 ip_instance, u32 ring, 231097b2e202SAlex Deucher struct amdgpu_ring **out_ring); 231197b2e202SAlex Deucher void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain); 231297b2e202SAlex Deucher bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo); 231397b2e202SAlex Deucher int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr, 231497b2e202SAlex Deucher uint32_t flags); 231597b2e202SAlex Deucher bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm); 231697b2e202SAlex Deucher bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm); 231797b2e202SAlex Deucher uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm, 231897b2e202SAlex Deucher struct ttm_mem_reg *mem); 231997b2e202SAlex Deucher void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base); 232097b2e202SAlex Deucher void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc); 232197b2e202SAlex Deucher void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size); 232297b2e202SAlex Deucher void amdgpu_program_register_sequence(struct amdgpu_device *adev, 232397b2e202SAlex Deucher const u32 *registers, 232497b2e202SAlex Deucher const u32 array_size); 232597b2e202SAlex Deucher 232697b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev); 232797b2e202SAlex Deucher /* atpx handler */ 232897b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO) 232997b2e202SAlex Deucher void amdgpu_register_atpx_handler(void); 233097b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void); 233197b2e202SAlex Deucher #else 233297b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {} 233397b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {} 233497b2e202SAlex Deucher #endif 233597b2e202SAlex Deucher 233697b2e202SAlex Deucher /* 233797b2e202SAlex Deucher * KMS 233897b2e202SAlex Deucher */ 233997b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[]; 234097b2e202SAlex Deucher extern int amdgpu_max_kms_ioctl; 234197b2e202SAlex Deucher 234297b2e202SAlex Deucher int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags); 234397b2e202SAlex Deucher int amdgpu_driver_unload_kms(struct drm_device *dev); 234497b2e202SAlex Deucher void amdgpu_driver_lastclose_kms(struct drm_device *dev); 234597b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv); 234697b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev, 234797b2e202SAlex Deucher struct drm_file *file_priv); 234897b2e202SAlex Deucher void amdgpu_driver_preclose_kms(struct drm_device *dev, 234997b2e202SAlex Deucher struct drm_file *file_priv); 235097b2e202SAlex Deucher int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon); 235197b2e202SAlex Deucher int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon); 235288e72717SThierry Reding u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe); 235388e72717SThierry Reding int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe); 235488e72717SThierry Reding void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe); 235588e72717SThierry Reding int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe, 235697b2e202SAlex Deucher int *max_error, 235797b2e202SAlex Deucher struct timeval *vblank_time, 235897b2e202SAlex Deucher unsigned flags); 235997b2e202SAlex Deucher long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd, 236097b2e202SAlex Deucher unsigned long arg); 236197b2e202SAlex Deucher 236297b2e202SAlex Deucher /* 236397b2e202SAlex Deucher * vm 236497b2e202SAlex Deucher */ 236597b2e202SAlex Deucher int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm); 236697b2e202SAlex Deucher void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm); 236797b2e202SAlex Deucher struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev, 236897b2e202SAlex Deucher struct amdgpu_vm *vm, 236997b2e202SAlex Deucher struct list_head *head); 23707f8a5290SChristian König int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring, 23717f8a5290SChristian König struct amdgpu_sync *sync); 237297b2e202SAlex Deucher void amdgpu_vm_flush(struct amdgpu_ring *ring, 237397b2e202SAlex Deucher struct amdgpu_vm *vm, 23743c62338cSChunming Zhou struct fence *updates); 237597b2e202SAlex Deucher void amdgpu_vm_fence(struct amdgpu_device *adev, 237697b2e202SAlex Deucher struct amdgpu_vm *vm, 237797b2e202SAlex Deucher struct amdgpu_fence *fence); 237897b2e202SAlex Deucher uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr); 237997b2e202SAlex Deucher int amdgpu_vm_update_page_directory(struct amdgpu_device *adev, 238097b2e202SAlex Deucher struct amdgpu_vm *vm); 238197b2e202SAlex Deucher int amdgpu_vm_clear_freed(struct amdgpu_device *adev, 238297b2e202SAlex Deucher struct amdgpu_vm *vm); 238397b2e202SAlex Deucher int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, 2384cfe2c978Smonk.liu struct amdgpu_vm *vm, struct amdgpu_sync *sync); 238597b2e202SAlex Deucher int amdgpu_vm_bo_update(struct amdgpu_device *adev, 238697b2e202SAlex Deucher struct amdgpu_bo_va *bo_va, 238797b2e202SAlex Deucher struct ttm_mem_reg *mem); 238897b2e202SAlex Deucher void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev, 238997b2e202SAlex Deucher struct amdgpu_bo *bo); 239097b2e202SAlex Deucher struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm, 239197b2e202SAlex Deucher struct amdgpu_bo *bo); 239297b2e202SAlex Deucher struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev, 239397b2e202SAlex Deucher struct amdgpu_vm *vm, 239497b2e202SAlex Deucher struct amdgpu_bo *bo); 239597b2e202SAlex Deucher int amdgpu_vm_bo_map(struct amdgpu_device *adev, 239697b2e202SAlex Deucher struct amdgpu_bo_va *bo_va, 239797b2e202SAlex Deucher uint64_t addr, uint64_t offset, 239897b2e202SAlex Deucher uint64_t size, uint32_t flags); 239997b2e202SAlex Deucher int amdgpu_vm_bo_unmap(struct amdgpu_device *adev, 240097b2e202SAlex Deucher struct amdgpu_bo_va *bo_va, 240197b2e202SAlex Deucher uint64_t addr); 240297b2e202SAlex Deucher void amdgpu_vm_bo_rmv(struct amdgpu_device *adev, 240397b2e202SAlex Deucher struct amdgpu_bo_va *bo_va); 2404c7ae72c0SChunming Zhou int amdgpu_vm_free_job(struct amdgpu_job *job); 240597b2e202SAlex Deucher /* 240697b2e202SAlex Deucher * functions used by amdgpu_encoder.c 240797b2e202SAlex Deucher */ 240897b2e202SAlex Deucher struct amdgpu_afmt_acr { 240997b2e202SAlex Deucher u32 clock; 241097b2e202SAlex Deucher 241197b2e202SAlex Deucher int n_32khz; 241297b2e202SAlex Deucher int cts_32khz; 241397b2e202SAlex Deucher 241497b2e202SAlex Deucher int n_44_1khz; 241597b2e202SAlex Deucher int cts_44_1khz; 241697b2e202SAlex Deucher 241797b2e202SAlex Deucher int n_48khz; 241897b2e202SAlex Deucher int cts_48khz; 241997b2e202SAlex Deucher 242097b2e202SAlex Deucher }; 242197b2e202SAlex Deucher 242297b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock); 242397b2e202SAlex Deucher 242497b2e202SAlex Deucher /* amdgpu_acpi.c */ 242597b2e202SAlex Deucher #if defined(CONFIG_ACPI) 242697b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev); 242797b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev); 242897b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev); 242997b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev, 243097b2e202SAlex Deucher u8 perf_req, bool advertise); 243197b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev); 243297b2e202SAlex Deucher #else 243397b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; } 243497b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { } 243597b2e202SAlex Deucher #endif 243697b2e202SAlex Deucher 243797b2e202SAlex Deucher struct amdgpu_bo_va_mapping * 243897b2e202SAlex Deucher amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser, 243997b2e202SAlex Deucher uint64_t addr, struct amdgpu_bo **bo); 244097b2e202SAlex Deucher 244197b2e202SAlex Deucher #include "amdgpu_object.h" 244297b2e202SAlex Deucher 244397b2e202SAlex Deucher #endif 2444