197b2e202SAlex Deucher /* 297b2e202SAlex Deucher * Copyright 2008 Advanced Micro Devices, Inc. 397b2e202SAlex Deucher * Copyright 2008 Red Hat Inc. 497b2e202SAlex Deucher * Copyright 2009 Jerome Glisse. 597b2e202SAlex Deucher * 697b2e202SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a 797b2e202SAlex Deucher * copy of this software and associated documentation files (the "Software"), 897b2e202SAlex Deucher * to deal in the Software without restriction, including without limitation 997b2e202SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense, 1097b2e202SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the 1197b2e202SAlex Deucher * Software is furnished to do so, subject to the following conditions: 1297b2e202SAlex Deucher * 1397b2e202SAlex Deucher * The above copyright notice and this permission notice shall be included in 1497b2e202SAlex Deucher * all copies or substantial portions of the Software. 1597b2e202SAlex Deucher * 1697b2e202SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1797b2e202SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1897b2e202SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1997b2e202SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 2097b2e202SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 2197b2e202SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2297b2e202SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE. 2397b2e202SAlex Deucher * 2497b2e202SAlex Deucher * Authors: Dave Airlie 2597b2e202SAlex Deucher * Alex Deucher 2697b2e202SAlex Deucher * Jerome Glisse 2797b2e202SAlex Deucher */ 2897b2e202SAlex Deucher #ifndef __AMDGPU_H__ 2997b2e202SAlex Deucher #define __AMDGPU_H__ 3097b2e202SAlex Deucher 3197b2e202SAlex Deucher #include <linux/atomic.h> 3297b2e202SAlex Deucher #include <linux/wait.h> 3397b2e202SAlex Deucher #include <linux/list.h> 3497b2e202SAlex Deucher #include <linux/kref.h> 3597b2e202SAlex Deucher #include <linux/interval_tree.h> 3697b2e202SAlex Deucher #include <linux/hashtable.h> 37f54d1867SChris Wilson #include <linux/dma-fence.h> 3897b2e202SAlex Deucher 3997b2e202SAlex Deucher #include <ttm/ttm_bo_api.h> 4097b2e202SAlex Deucher #include <ttm/ttm_bo_driver.h> 4197b2e202SAlex Deucher #include <ttm/ttm_placement.h> 4297b2e202SAlex Deucher #include <ttm/ttm_module.h> 4397b2e202SAlex Deucher #include <ttm/ttm_execbuf_util.h> 4497b2e202SAlex Deucher 45d03846afSChunming Zhou #include <drm/drmP.h> 4697b2e202SAlex Deucher #include <drm/drm_gem.h> 477e5a547fSChunming Zhou #include <drm/amdgpu_drm.h> 4897b2e202SAlex Deucher 495fc3aeebSyanyang1 #include "amd_shared.h" 5097b2e202SAlex Deucher #include "amdgpu_mode.h" 5197b2e202SAlex Deucher #include "amdgpu_ih.h" 5297b2e202SAlex Deucher #include "amdgpu_irq.h" 5397b2e202SAlex Deucher #include "amdgpu_ucode.h" 54c632d799SFlora Cui #include "amdgpu_ttm.h" 5597b2e202SAlex Deucher #include "amdgpu_gds.h" 5656113504SChristian König #include "amdgpu_sync.h" 5778023016SChristian König #include "amdgpu_ring.h" 58073440d2SChristian König #include "amdgpu_vm.h" 591f7371b2SAlex Deucher #include "amd_powerplay.h" 60cf097881SAlex Deucher #include "amdgpu_dpm.h" 61a8fe58ceSMaruthi Bayyavarapu #include "amdgpu_acp.h" 6297b2e202SAlex Deucher 63b80d8475SAlex Deucher #include "gpu_scheduler.h" 64ceeb50edSMonk Liu #include "amdgpu_virt.h" 65b80d8475SAlex Deucher 6697b2e202SAlex Deucher /* 6797b2e202SAlex Deucher * Modules parameters. 6897b2e202SAlex Deucher */ 6997b2e202SAlex Deucher extern int amdgpu_modeset; 7097b2e202SAlex Deucher extern int amdgpu_vram_limit; 7197b2e202SAlex Deucher extern int amdgpu_gart_size; 7295844d20SMarek Olšák extern int amdgpu_moverate; 7397b2e202SAlex Deucher extern int amdgpu_benchmarking; 7497b2e202SAlex Deucher extern int amdgpu_testing; 7597b2e202SAlex Deucher extern int amdgpu_audio; 7697b2e202SAlex Deucher extern int amdgpu_disp_priority; 7797b2e202SAlex Deucher extern int amdgpu_hw_i2c; 7897b2e202SAlex Deucher extern int amdgpu_pcie_gen2; 7997b2e202SAlex Deucher extern int amdgpu_msi; 8097b2e202SAlex Deucher extern int amdgpu_lockup_timeout; 8197b2e202SAlex Deucher extern int amdgpu_dpm; 8297b2e202SAlex Deucher extern int amdgpu_smc_load_fw; 8397b2e202SAlex Deucher extern int amdgpu_aspm; 8497b2e202SAlex Deucher extern int amdgpu_runtime_pm; 8597b2e202SAlex Deucher extern unsigned amdgpu_ip_block_mask; 8697b2e202SAlex Deucher extern int amdgpu_bapm; 8797b2e202SAlex Deucher extern int amdgpu_deep_color; 8897b2e202SAlex Deucher extern int amdgpu_vm_size; 8997b2e202SAlex Deucher extern int amdgpu_vm_block_size; 90d9c13156SChristian König extern int amdgpu_vm_fault_stop; 91b495bd3aSChristian König extern int amdgpu_vm_debug; 921333f723SJammy Zhou extern int amdgpu_sched_jobs; 934afcb303SJammy Zhou extern int amdgpu_sched_hw_submission; 943ca67300SRex Zhu extern int amdgpu_no_evict; 953ca67300SRex Zhu extern int amdgpu_direct_gma_size; 96cd474ba0SAlex Deucher extern unsigned amdgpu_pcie_gen_cap; 97cd474ba0SAlex Deucher extern unsigned amdgpu_pcie_lane_cap; 98395d1fb9SNicolai Hähnle extern unsigned amdgpu_cg_mask; 99395d1fb9SNicolai Hähnle extern unsigned amdgpu_pg_mask; 1006f8941a2SNicolai Hähnle extern char *amdgpu_disable_cu; 1019accf2fdSEmily Deng extern char *amdgpu_virtual_display; 1025141e9d2SRex Zhu extern unsigned amdgpu_pp_feature_mask; 1036a7f76e7SChristian König extern int amdgpu_vram_page_split; 10497b2e202SAlex Deucher 1054b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000 10697b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */ 10797b2e202SAlex Deucher #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2) 10897b2e202SAlex Deucher /* AMDGPU_IB_POOL_SIZE must be a power of 2 */ 10997b2e202SAlex Deucher #define AMDGPU_IB_POOL_SIZE 16 11097b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32 11197b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT 4 11297b2e202SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH 8 11397b2e202SAlex Deucher 11436f523a7SJammy Zhou /* max number of IP instances */ 11536f523a7SJammy Zhou #define AMDGPU_MAX_SDMA_INSTANCES 2 11636f523a7SJammy Zhou 11797b2e202SAlex Deucher /* hardcode that limit for now */ 11897b2e202SAlex Deucher #define AMDGPU_VA_RESERVED_SIZE (8 << 20) 11997b2e202SAlex Deucher 12097b2e202SAlex Deucher /* hard reset data */ 12197b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b 12297b2e202SAlex Deucher 12397b2e202SAlex Deucher /* reset flags */ 12497b2e202SAlex Deucher #define AMDGPU_RESET_GFX (1 << 0) 12597b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE (1 << 1) 12697b2e202SAlex Deucher #define AMDGPU_RESET_DMA (1 << 2) 12797b2e202SAlex Deucher #define AMDGPU_RESET_CP (1 << 3) 12897b2e202SAlex Deucher #define AMDGPU_RESET_GRBM (1 << 4) 12997b2e202SAlex Deucher #define AMDGPU_RESET_DMA1 (1 << 5) 13097b2e202SAlex Deucher #define AMDGPU_RESET_RLC (1 << 6) 13197b2e202SAlex Deucher #define AMDGPU_RESET_SEM (1 << 7) 13297b2e202SAlex Deucher #define AMDGPU_RESET_IH (1 << 8) 13397b2e202SAlex Deucher #define AMDGPU_RESET_VMC (1 << 9) 13497b2e202SAlex Deucher #define AMDGPU_RESET_MC (1 << 10) 13597b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY (1 << 11) 13697b2e202SAlex Deucher #define AMDGPU_RESET_UVD (1 << 12) 13797b2e202SAlex Deucher #define AMDGPU_RESET_VCE (1 << 13) 13897b2e202SAlex Deucher #define AMDGPU_RESET_VCE1 (1 << 14) 13997b2e202SAlex Deucher 14097b2e202SAlex Deucher /* GFX current status */ 14197b2e202SAlex Deucher #define AMDGPU_GFX_NORMAL_MODE 0x00000000L 14297b2e202SAlex Deucher #define AMDGPU_GFX_SAFE_MODE 0x00000001L 14397b2e202SAlex Deucher #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L 14497b2e202SAlex Deucher #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L 14597b2e202SAlex Deucher #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L 14697b2e202SAlex Deucher 14797b2e202SAlex Deucher /* max cursor sizes (in pixels) */ 14897b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128 14997b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128 15097b2e202SAlex Deucher 15197b2e202SAlex Deucher struct amdgpu_device; 15297b2e202SAlex Deucher struct amdgpu_ib; 15397b2e202SAlex Deucher struct amdgpu_cs_parser; 154bb977d37SChunming Zhou struct amdgpu_job; 15597b2e202SAlex Deucher struct amdgpu_irq_src; 1560b492a4cSAlex Deucher struct amdgpu_fpriv; 15797b2e202SAlex Deucher 15897b2e202SAlex Deucher enum amdgpu_cp_irq { 15997b2e202SAlex Deucher AMDGPU_CP_IRQ_GFX_EOP = 0, 16097b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP, 16197b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP, 16297b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP, 16397b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP, 16497b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP, 16597b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP, 16697b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP, 16797b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP, 16897b2e202SAlex Deucher 16997b2e202SAlex Deucher AMDGPU_CP_IRQ_LAST 17097b2e202SAlex Deucher }; 17197b2e202SAlex Deucher 17297b2e202SAlex Deucher enum amdgpu_sdma_irq { 17397b2e202SAlex Deucher AMDGPU_SDMA_IRQ_TRAP0 = 0, 17497b2e202SAlex Deucher AMDGPU_SDMA_IRQ_TRAP1, 17597b2e202SAlex Deucher 17697b2e202SAlex Deucher AMDGPU_SDMA_IRQ_LAST 17797b2e202SAlex Deucher }; 17897b2e202SAlex Deucher 17997b2e202SAlex Deucher enum amdgpu_thermal_irq { 18097b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0, 18197b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_HIGH_TO_LOW, 18297b2e202SAlex Deucher 18397b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LAST 18497b2e202SAlex Deucher }; 18597b2e202SAlex Deucher 1864e638ae9SXiangliang Yu enum amdgpu_kiq_irq { 1874e638ae9SXiangliang Yu AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0, 1884e638ae9SXiangliang Yu AMDGPU_CP_KIQ_IRQ_LAST 1894e638ae9SXiangliang Yu }; 1904e638ae9SXiangliang Yu 19197b2e202SAlex Deucher int amdgpu_set_clockgating_state(struct amdgpu_device *adev, 1925fc3aeebSyanyang1 enum amd_ip_block_type block_type, 1935fc3aeebSyanyang1 enum amd_clockgating_state state); 19497b2e202SAlex Deucher int amdgpu_set_powergating_state(struct amdgpu_device *adev, 1955fc3aeebSyanyang1 enum amd_ip_block_type block_type, 1965fc3aeebSyanyang1 enum amd_powergating_state state); 1976cb2d4e4SHuang Rui void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags); 1985dbbb60bSAlex Deucher int amdgpu_wait_for_idle(struct amdgpu_device *adev, 1995dbbb60bSAlex Deucher enum amd_ip_block_type block_type); 2005dbbb60bSAlex Deucher bool amdgpu_is_idle(struct amdgpu_device *adev, 2015dbbb60bSAlex Deucher enum amd_ip_block_type block_type); 20297b2e202SAlex Deucher 203a1255107SAlex Deucher #define AMDGPU_MAX_IP_NUM 16 204a1255107SAlex Deucher 205a1255107SAlex Deucher struct amdgpu_ip_block_status { 206a1255107SAlex Deucher bool valid; 207a1255107SAlex Deucher bool sw; 208a1255107SAlex Deucher bool hw; 209a1255107SAlex Deucher bool late_initialized; 210a1255107SAlex Deucher bool hang; 211a1255107SAlex Deucher }; 212a1255107SAlex Deucher 21397b2e202SAlex Deucher struct amdgpu_ip_block_version { 214a1255107SAlex Deucher const enum amd_ip_block_type type; 215a1255107SAlex Deucher const u32 major; 216a1255107SAlex Deucher const u32 minor; 217a1255107SAlex Deucher const u32 rev; 2185fc3aeebSyanyang1 const struct amd_ip_funcs *funcs; 21997b2e202SAlex Deucher }; 22097b2e202SAlex Deucher 221a1255107SAlex Deucher struct amdgpu_ip_block { 222a1255107SAlex Deucher struct amdgpu_ip_block_status status; 223a1255107SAlex Deucher const struct amdgpu_ip_block_version *version; 224a1255107SAlex Deucher }; 225a1255107SAlex Deucher 22697b2e202SAlex Deucher int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev, 2275fc3aeebSyanyang1 enum amd_ip_block_type type, 22897b2e202SAlex Deucher u32 major, u32 minor); 22997b2e202SAlex Deucher 230a1255107SAlex Deucher struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev, 2315fc3aeebSyanyang1 enum amd_ip_block_type type); 23297b2e202SAlex Deucher 233a1255107SAlex Deucher int amdgpu_ip_block_add(struct amdgpu_device *adev, 234a1255107SAlex Deucher const struct amdgpu_ip_block_version *ip_block_version); 235a1255107SAlex Deucher 23697b2e202SAlex Deucher /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */ 23797b2e202SAlex Deucher struct amdgpu_buffer_funcs { 23897b2e202SAlex Deucher /* maximum bytes in a single operation */ 23997b2e202SAlex Deucher uint32_t copy_max_bytes; 24097b2e202SAlex Deucher 24197b2e202SAlex Deucher /* number of dw to reserve per operation */ 24297b2e202SAlex Deucher unsigned copy_num_dw; 24397b2e202SAlex Deucher 24497b2e202SAlex Deucher /* used for buffer migration */ 245c7ae72c0SChunming Zhou void (*emit_copy_buffer)(struct amdgpu_ib *ib, 24697b2e202SAlex Deucher /* src addr in bytes */ 24797b2e202SAlex Deucher uint64_t src_offset, 24897b2e202SAlex Deucher /* dst addr in bytes */ 24997b2e202SAlex Deucher uint64_t dst_offset, 25097b2e202SAlex Deucher /* number of byte to transfer */ 25197b2e202SAlex Deucher uint32_t byte_count); 25297b2e202SAlex Deucher 25397b2e202SAlex Deucher /* maximum bytes in a single operation */ 25497b2e202SAlex Deucher uint32_t fill_max_bytes; 25597b2e202SAlex Deucher 25697b2e202SAlex Deucher /* number of dw to reserve per operation */ 25797b2e202SAlex Deucher unsigned fill_num_dw; 25897b2e202SAlex Deucher 25997b2e202SAlex Deucher /* used for buffer clearing */ 2606e7a3840SChunming Zhou void (*emit_fill_buffer)(struct amdgpu_ib *ib, 26197b2e202SAlex Deucher /* value to write to memory */ 26297b2e202SAlex Deucher uint32_t src_data, 26397b2e202SAlex Deucher /* dst addr in bytes */ 26497b2e202SAlex Deucher uint64_t dst_offset, 26597b2e202SAlex Deucher /* number of byte to fill */ 26697b2e202SAlex Deucher uint32_t byte_count); 26797b2e202SAlex Deucher }; 26897b2e202SAlex Deucher 26997b2e202SAlex Deucher /* provided by hw blocks that can write ptes, e.g., sdma */ 27097b2e202SAlex Deucher struct amdgpu_vm_pte_funcs { 27197b2e202SAlex Deucher /* copy pte entries from GART */ 27297b2e202SAlex Deucher void (*copy_pte)(struct amdgpu_ib *ib, 27397b2e202SAlex Deucher uint64_t pe, uint64_t src, 27497b2e202SAlex Deucher unsigned count); 27597b2e202SAlex Deucher /* write pte one entry at a time with addr mapping */ 276de9ea7bdSChristian König void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe, 277de9ea7bdSChristian König uint64_t value, unsigned count, 278de9ea7bdSChristian König uint32_t incr); 27997b2e202SAlex Deucher /* for linear pte/pde updates without addr mapping */ 28097b2e202SAlex Deucher void (*set_pte_pde)(struct amdgpu_ib *ib, 28197b2e202SAlex Deucher uint64_t pe, 28297b2e202SAlex Deucher uint64_t addr, unsigned count, 28397b2e202SAlex Deucher uint32_t incr, uint32_t flags); 28497b2e202SAlex Deucher }; 28597b2e202SAlex Deucher 28697b2e202SAlex Deucher /* provided by the gmc block */ 28797b2e202SAlex Deucher struct amdgpu_gart_funcs { 28897b2e202SAlex Deucher /* flush the vm tlb via mmio */ 28997b2e202SAlex Deucher void (*flush_gpu_tlb)(struct amdgpu_device *adev, 29097b2e202SAlex Deucher uint32_t vmid); 29197b2e202SAlex Deucher /* write pte/pde updates using the cpu */ 29297b2e202SAlex Deucher int (*set_pte_pde)(struct amdgpu_device *adev, 29397b2e202SAlex Deucher void *cpu_pt_addr, /* cpu addr of page table */ 29497b2e202SAlex Deucher uint32_t gpu_page_idx, /* pte/pde to update */ 29597b2e202SAlex Deucher uint64_t addr, /* addr to write into pte/pde */ 29697b2e202SAlex Deucher uint32_t flags); /* access flags */ 29797b2e202SAlex Deucher }; 29897b2e202SAlex Deucher 29997b2e202SAlex Deucher /* provided by the ih block */ 30097b2e202SAlex Deucher struct amdgpu_ih_funcs { 30197b2e202SAlex Deucher /* ring read/write ptr handling, called from interrupt context */ 30297b2e202SAlex Deucher u32 (*get_wptr)(struct amdgpu_device *adev); 30397b2e202SAlex Deucher void (*decode_iv)(struct amdgpu_device *adev, 30497b2e202SAlex Deucher struct amdgpu_iv_entry *entry); 30597b2e202SAlex Deucher void (*set_rptr)(struct amdgpu_device *adev); 30697b2e202SAlex Deucher }; 30797b2e202SAlex Deucher 30897b2e202SAlex Deucher /* 30997b2e202SAlex Deucher * BIOS. 31097b2e202SAlex Deucher */ 31197b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev); 31297b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev); 31397b2e202SAlex Deucher 31497b2e202SAlex Deucher /* 31597b2e202SAlex Deucher * Dummy page 31697b2e202SAlex Deucher */ 31797b2e202SAlex Deucher struct amdgpu_dummy_page { 31897b2e202SAlex Deucher struct page *page; 31997b2e202SAlex Deucher dma_addr_t addr; 32097b2e202SAlex Deucher }; 32197b2e202SAlex Deucher int amdgpu_dummy_page_init(struct amdgpu_device *adev); 32297b2e202SAlex Deucher void amdgpu_dummy_page_fini(struct amdgpu_device *adev); 32397b2e202SAlex Deucher 32497b2e202SAlex Deucher 32597b2e202SAlex Deucher /* 32697b2e202SAlex Deucher * Clocks 32797b2e202SAlex Deucher */ 32897b2e202SAlex Deucher 32997b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3 33097b2e202SAlex Deucher 33197b2e202SAlex Deucher struct amdgpu_clock { 33297b2e202SAlex Deucher struct amdgpu_pll ppll[AMDGPU_MAX_PPLL]; 33397b2e202SAlex Deucher struct amdgpu_pll spll; 33497b2e202SAlex Deucher struct amdgpu_pll mpll; 33597b2e202SAlex Deucher /* 10 Khz units */ 33697b2e202SAlex Deucher uint32_t default_mclk; 33797b2e202SAlex Deucher uint32_t default_sclk; 33897b2e202SAlex Deucher uint32_t default_dispclk; 33997b2e202SAlex Deucher uint32_t current_dispclk; 34097b2e202SAlex Deucher uint32_t dp_extclk; 34197b2e202SAlex Deucher uint32_t max_pixel_clock; 34297b2e202SAlex Deucher }; 34397b2e202SAlex Deucher 34497b2e202SAlex Deucher /* 345c632d799SFlora Cui * BO. 34697b2e202SAlex Deucher */ 34797b2e202SAlex Deucher struct amdgpu_bo_list_entry { 34897b2e202SAlex Deucher struct amdgpu_bo *robj; 34997b2e202SAlex Deucher struct ttm_validate_buffer tv; 35097b2e202SAlex Deucher struct amdgpu_bo_va *bo_va; 35197b2e202SAlex Deucher uint32_t priority; 3522f568dbdSChristian König struct page **user_pages; 3532f568dbdSChristian König int user_invalidated; 35497b2e202SAlex Deucher }; 35597b2e202SAlex Deucher 35697b2e202SAlex Deucher struct amdgpu_bo_va_mapping { 35797b2e202SAlex Deucher struct list_head list; 35897b2e202SAlex Deucher struct interval_tree_node it; 35997b2e202SAlex Deucher uint64_t offset; 36097b2e202SAlex Deucher uint32_t flags; 36197b2e202SAlex Deucher }; 36297b2e202SAlex Deucher 36397b2e202SAlex Deucher /* bo virtual addresses in a specific vm */ 36497b2e202SAlex Deucher struct amdgpu_bo_va { 36597b2e202SAlex Deucher /* protected by bo being reserved */ 36697b2e202SAlex Deucher struct list_head bo_list; 367f54d1867SChris Wilson struct dma_fence *last_pt_update; 36897b2e202SAlex Deucher unsigned ref_count; 36997b2e202SAlex Deucher 3707fc11959SChristian König /* protected by vm mutex and spinlock */ 37197b2e202SAlex Deucher struct list_head vm_status; 37297b2e202SAlex Deucher 3737fc11959SChristian König /* mappings for this bo_va */ 3747fc11959SChristian König struct list_head invalids; 3757fc11959SChristian König struct list_head valids; 3767fc11959SChristian König 37797b2e202SAlex Deucher /* constant after initialization */ 37897b2e202SAlex Deucher struct amdgpu_vm *vm; 37997b2e202SAlex Deucher struct amdgpu_bo *bo; 38097b2e202SAlex Deucher }; 38197b2e202SAlex Deucher 3827e5a547fSChunming Zhou #define AMDGPU_GEM_DOMAIN_MAX 0x3 3837e5a547fSChunming Zhou 38497b2e202SAlex Deucher struct amdgpu_bo { 38597b2e202SAlex Deucher /* Protected by tbo.reserved */ 3861ea863fdSChristian König u32 prefered_domains; 3871ea863fdSChristian König u32 allowed_domains; 3887e5a547fSChunming Zhou struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1]; 38997b2e202SAlex Deucher struct ttm_placement placement; 39097b2e202SAlex Deucher struct ttm_buffer_object tbo; 39197b2e202SAlex Deucher struct ttm_bo_kmap_obj kmap; 39297b2e202SAlex Deucher u64 flags; 39397b2e202SAlex Deucher unsigned pin_count; 39497b2e202SAlex Deucher void *kptr; 39597b2e202SAlex Deucher u64 tiling_flags; 39697b2e202SAlex Deucher u64 metadata_flags; 39797b2e202SAlex Deucher void *metadata; 39897b2e202SAlex Deucher u32 metadata_size; 3998e94a46cSMario Kleiner unsigned prime_shared_count; 40097b2e202SAlex Deucher /* list of all virtual address to which this bo 40197b2e202SAlex Deucher * is associated to 40297b2e202SAlex Deucher */ 40397b2e202SAlex Deucher struct list_head va; 40497b2e202SAlex Deucher /* Constant after initialization */ 40597b2e202SAlex Deucher struct drm_gem_object gem_base; 40682b9c55bSChristian König struct amdgpu_bo *parent; 407e7893c4bSChunming Zhou struct amdgpu_bo *shadow; 40897b2e202SAlex Deucher 40997b2e202SAlex Deucher struct ttm_bo_kmap_obj dma_buf_vmap; 41097b2e202SAlex Deucher struct amdgpu_mn *mn; 41197b2e202SAlex Deucher struct list_head mn_list; 4120c4e7fa5SChunming Zhou struct list_head shadow_list; 41397b2e202SAlex Deucher }; 41497b2e202SAlex Deucher #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base) 41597b2e202SAlex Deucher 41697b2e202SAlex Deucher void amdgpu_gem_object_free(struct drm_gem_object *obj); 41797b2e202SAlex Deucher int amdgpu_gem_object_open(struct drm_gem_object *obj, 41897b2e202SAlex Deucher struct drm_file *file_priv); 41997b2e202SAlex Deucher void amdgpu_gem_object_close(struct drm_gem_object *obj, 42097b2e202SAlex Deucher struct drm_file *file_priv); 42197b2e202SAlex Deucher unsigned long amdgpu_gem_timeout(uint64_t timeout_ns); 42297b2e202SAlex Deucher struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj); 4234d9c514dSChristian König struct drm_gem_object * 4244d9c514dSChristian König amdgpu_gem_prime_import_sg_table(struct drm_device *dev, 42597b2e202SAlex Deucher struct dma_buf_attachment *attach, 42697b2e202SAlex Deucher struct sg_table *sg); 42797b2e202SAlex Deucher struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev, 42897b2e202SAlex Deucher struct drm_gem_object *gobj, 42997b2e202SAlex Deucher int flags); 43097b2e202SAlex Deucher int amdgpu_gem_prime_pin(struct drm_gem_object *obj); 43197b2e202SAlex Deucher void amdgpu_gem_prime_unpin(struct drm_gem_object *obj); 43297b2e202SAlex Deucher struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *); 43397b2e202SAlex Deucher void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj); 43497b2e202SAlex Deucher void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); 43597b2e202SAlex Deucher int amdgpu_gem_debugfs_init(struct amdgpu_device *adev); 43697b2e202SAlex Deucher 43797b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock. 43897b2e202SAlex Deucher * By conception this is an helper for other part of the driver 43997b2e202SAlex Deucher * like the indirect buffer or semaphore, which both have their 44097b2e202SAlex Deucher * locking. 44197b2e202SAlex Deucher * 44297b2e202SAlex Deucher * Principe is simple, we keep a list of sub allocation in offset 44397b2e202SAlex Deucher * order (first entry has offset == 0, last entry has the highest 44497b2e202SAlex Deucher * offset). 44597b2e202SAlex Deucher * 44697b2e202SAlex Deucher * When allocating new object we first check if there is room at 44797b2e202SAlex Deucher * the end total_size - (last_object_offset + last_object_size) >= 44897b2e202SAlex Deucher * alloc_size. If so we allocate new object there. 44997b2e202SAlex Deucher * 45097b2e202SAlex Deucher * When there is not enough room at the end, we start waiting for 45197b2e202SAlex Deucher * each sub object until we reach object_offset+object_size >= 45297b2e202SAlex Deucher * alloc_size, this object then become the sub object we return. 45397b2e202SAlex Deucher * 45497b2e202SAlex Deucher * Alignment can't be bigger than page size. 45597b2e202SAlex Deucher * 45697b2e202SAlex Deucher * Hole are not considered for allocation to keep things simple. 45797b2e202SAlex Deucher * Assumption is that there won't be hole (all object on same 45897b2e202SAlex Deucher * alignment). 45997b2e202SAlex Deucher */ 4606ba60b89SChristian König 4616ba60b89SChristian König #define AMDGPU_SA_NUM_FENCE_LISTS 32 4626ba60b89SChristian König 46397b2e202SAlex Deucher struct amdgpu_sa_manager { 46497b2e202SAlex Deucher wait_queue_head_t wq; 46597b2e202SAlex Deucher struct amdgpu_bo *bo; 46697b2e202SAlex Deucher struct list_head *hole; 4676ba60b89SChristian König struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS]; 46897b2e202SAlex Deucher struct list_head olist; 46997b2e202SAlex Deucher unsigned size; 47097b2e202SAlex Deucher uint64_t gpu_addr; 47197b2e202SAlex Deucher void *cpu_ptr; 47297b2e202SAlex Deucher uint32_t domain; 47397b2e202SAlex Deucher uint32_t align; 47497b2e202SAlex Deucher }; 47597b2e202SAlex Deucher 47697b2e202SAlex Deucher /* sub-allocation buffer */ 47797b2e202SAlex Deucher struct amdgpu_sa_bo { 47897b2e202SAlex Deucher struct list_head olist; 47997b2e202SAlex Deucher struct list_head flist; 48097b2e202SAlex Deucher struct amdgpu_sa_manager *manager; 48197b2e202SAlex Deucher unsigned soffset; 48297b2e202SAlex Deucher unsigned eoffset; 483f54d1867SChris Wilson struct dma_fence *fence; 48497b2e202SAlex Deucher }; 48597b2e202SAlex Deucher 48697b2e202SAlex Deucher /* 48797b2e202SAlex Deucher * GEM objects. 48897b2e202SAlex Deucher */ 489418aa0c2SChristian König void amdgpu_gem_force_release(struct amdgpu_device *adev); 49097b2e202SAlex Deucher int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size, 49197b2e202SAlex Deucher int alignment, u32 initial_domain, 49297b2e202SAlex Deucher u64 flags, bool kernel, 49397b2e202SAlex Deucher struct drm_gem_object **obj); 49497b2e202SAlex Deucher 49597b2e202SAlex Deucher int amdgpu_mode_dumb_create(struct drm_file *file_priv, 49697b2e202SAlex Deucher struct drm_device *dev, 49797b2e202SAlex Deucher struct drm_mode_create_dumb *args); 49897b2e202SAlex Deucher int amdgpu_mode_dumb_mmap(struct drm_file *filp, 49997b2e202SAlex Deucher struct drm_device *dev, 50097b2e202SAlex Deucher uint32_t handle, uint64_t *offset_p); 501d573de2dSRex Zhu int amdgpu_fence_slab_init(void); 502d573de2dSRex Zhu void amdgpu_fence_slab_fini(void); 50397b2e202SAlex Deucher 50497b2e202SAlex Deucher /* 50597b2e202SAlex Deucher * GART structures, functions & helpers 50697b2e202SAlex Deucher */ 50797b2e202SAlex Deucher struct amdgpu_mc; 50897b2e202SAlex Deucher 50997b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SIZE 4096 51097b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1) 51197b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_SHIFT 12 51297b2e202SAlex Deucher #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK) 51397b2e202SAlex Deucher 51497b2e202SAlex Deucher struct amdgpu_gart { 51597b2e202SAlex Deucher dma_addr_t table_addr; 51697b2e202SAlex Deucher struct amdgpu_bo *robj; 51797b2e202SAlex Deucher void *ptr; 51897b2e202SAlex Deucher unsigned num_gpu_pages; 51997b2e202SAlex Deucher unsigned num_cpu_pages; 52097b2e202SAlex Deucher unsigned table_size; 521a1d29476SChristian König #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS 52297b2e202SAlex Deucher struct page **pages; 523a1d29476SChristian König #endif 52497b2e202SAlex Deucher bool ready; 52597b2e202SAlex Deucher const struct amdgpu_gart_funcs *gart_funcs; 52697b2e202SAlex Deucher }; 52797b2e202SAlex Deucher 52897b2e202SAlex Deucher int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev); 52997b2e202SAlex Deucher void amdgpu_gart_table_ram_free(struct amdgpu_device *adev); 53097b2e202SAlex Deucher int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev); 53197b2e202SAlex Deucher void amdgpu_gart_table_vram_free(struct amdgpu_device *adev); 53297b2e202SAlex Deucher int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev); 53397b2e202SAlex Deucher void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev); 53497b2e202SAlex Deucher int amdgpu_gart_init(struct amdgpu_device *adev); 53597b2e202SAlex Deucher void amdgpu_gart_fini(struct amdgpu_device *adev); 536cab0b8d5SFelix Kuehling void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset, 53797b2e202SAlex Deucher int pages); 538cab0b8d5SFelix Kuehling int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset, 53997b2e202SAlex Deucher int pages, struct page **pagelist, 54097b2e202SAlex Deucher dma_addr_t *dma_addr, uint32_t flags); 5412c0d7318SChunming Zhou int amdgpu_ttm_recover_gart(struct amdgpu_device *adev); 54297b2e202SAlex Deucher 54397b2e202SAlex Deucher /* 54497b2e202SAlex Deucher * GPU MC structures, functions & helpers 54597b2e202SAlex Deucher */ 54697b2e202SAlex Deucher struct amdgpu_mc { 54797b2e202SAlex Deucher resource_size_t aper_size; 54897b2e202SAlex Deucher resource_size_t aper_base; 54997b2e202SAlex Deucher resource_size_t agp_base; 55097b2e202SAlex Deucher /* for some chips with <= 32MB we need to lie 55197b2e202SAlex Deucher * about vram size near mc fb location */ 55297b2e202SAlex Deucher u64 mc_vram_size; 55397b2e202SAlex Deucher u64 visible_vram_size; 55497b2e202SAlex Deucher u64 gtt_size; 55597b2e202SAlex Deucher u64 gtt_start; 55697b2e202SAlex Deucher u64 gtt_end; 55797b2e202SAlex Deucher u64 vram_start; 55897b2e202SAlex Deucher u64 vram_end; 55997b2e202SAlex Deucher unsigned vram_width; 56097b2e202SAlex Deucher u64 real_vram_size; 56197b2e202SAlex Deucher int vram_mtrr; 56297b2e202SAlex Deucher u64 gtt_base_align; 56397b2e202SAlex Deucher u64 mc_mask; 56497b2e202SAlex Deucher const struct firmware *fw; /* MC firmware */ 56597b2e202SAlex Deucher uint32_t fw_version; 56697b2e202SAlex Deucher struct amdgpu_irq_src vm_fault; 56781c59f54SKen Wang uint32_t vram_type; 56850b0197aSChunming Zhou uint32_t srbm_soft_reset; 56950b0197aSChunming Zhou struct amdgpu_mode_mc_save save; 57097b2e202SAlex Deucher }; 57197b2e202SAlex Deucher 57297b2e202SAlex Deucher /* 57397b2e202SAlex Deucher * GPU doorbell structures, functions & helpers 57497b2e202SAlex Deucher */ 57597b2e202SAlex Deucher typedef enum _AMDGPU_DOORBELL_ASSIGNMENT 57697b2e202SAlex Deucher { 57797b2e202SAlex Deucher AMDGPU_DOORBELL_KIQ = 0x000, 57897b2e202SAlex Deucher AMDGPU_DOORBELL_HIQ = 0x001, 57997b2e202SAlex Deucher AMDGPU_DOORBELL_DIQ = 0x002, 58097b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING0 = 0x010, 58197b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING1 = 0x011, 58297b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING2 = 0x012, 58397b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING3 = 0x013, 58497b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING4 = 0x014, 58597b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING5 = 0x015, 58697b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING6 = 0x016, 58797b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING7 = 0x017, 58897b2e202SAlex Deucher AMDGPU_DOORBELL_GFX_RING0 = 0x020, 58997b2e202SAlex Deucher AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0, 59097b2e202SAlex Deucher AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1, 59197b2e202SAlex Deucher AMDGPU_DOORBELL_IH = 0x1E8, 59297b2e202SAlex Deucher AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF, 59397b2e202SAlex Deucher AMDGPU_DOORBELL_INVALID = 0xFFFF 59497b2e202SAlex Deucher } AMDGPU_DOORBELL_ASSIGNMENT; 59597b2e202SAlex Deucher 59697b2e202SAlex Deucher struct amdgpu_doorbell { 59797b2e202SAlex Deucher /* doorbell mmio */ 59897b2e202SAlex Deucher resource_size_t base; 59997b2e202SAlex Deucher resource_size_t size; 60097b2e202SAlex Deucher u32 __iomem *ptr; 60197b2e202SAlex Deucher u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */ 60297b2e202SAlex Deucher }; 60397b2e202SAlex Deucher 60497b2e202SAlex Deucher void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev, 60597b2e202SAlex Deucher phys_addr_t *aperture_base, 60697b2e202SAlex Deucher size_t *aperture_size, 60797b2e202SAlex Deucher size_t *start_offset); 60897b2e202SAlex Deucher 60997b2e202SAlex Deucher /* 61097b2e202SAlex Deucher * IRQS. 61197b2e202SAlex Deucher */ 61297b2e202SAlex Deucher 61397b2e202SAlex Deucher struct amdgpu_flip_work { 614325cbba1SMichel Dänzer struct delayed_work flip_work; 61597b2e202SAlex Deucher struct work_struct unpin_work; 61697b2e202SAlex Deucher struct amdgpu_device *adev; 61797b2e202SAlex Deucher int crtc_id; 618325cbba1SMichel Dänzer u32 target_vblank; 61997b2e202SAlex Deucher uint64_t base; 62097b2e202SAlex Deucher struct drm_pending_vblank_event *event; 621765e7fbfSChristian König struct amdgpu_bo *old_abo; 622f54d1867SChris Wilson struct dma_fence *excl; 6231ffd2652SChristian König unsigned shared_count; 624f54d1867SChris Wilson struct dma_fence **shared; 625f54d1867SChris Wilson struct dma_fence_cb cb; 626cb9e59d7SAlex Deucher bool async; 62797b2e202SAlex Deucher }; 62897b2e202SAlex Deucher 62997b2e202SAlex Deucher 63097b2e202SAlex Deucher /* 63197b2e202SAlex Deucher * CP & rings. 63297b2e202SAlex Deucher */ 63397b2e202SAlex Deucher 63497b2e202SAlex Deucher struct amdgpu_ib { 63597b2e202SAlex Deucher struct amdgpu_sa_bo *sa_bo; 63697b2e202SAlex Deucher uint32_t length_dw; 63797b2e202SAlex Deucher uint64_t gpu_addr; 63897b2e202SAlex Deucher uint32_t *ptr; 639de807f81SJammy Zhou uint32_t flags; 64097b2e202SAlex Deucher }; 64197b2e202SAlex Deucher 64262250a91SNils Wallménius extern const struct amd_sched_backend_ops amdgpu_sched_ops; 643c1b69ed0SChunming Zhou 64450838c8cSChristian König int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs, 645c5637837SMonk Liu struct amdgpu_job **job, struct amdgpu_vm *vm); 646d71518b5SChristian König int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size, 647d71518b5SChristian König struct amdgpu_job **job); 648b6723c8dSMonk Liu 649a5fb4ec2SChristian König void amdgpu_job_free_resources(struct amdgpu_job *job); 65050838c8cSChristian König void amdgpu_job_free(struct amdgpu_job *job); 651d71518b5SChristian König int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring, 6522bd9ccfaSChristian König struct amd_sched_entity *entity, void *owner, 653f54d1867SChris Wilson struct dma_fence **f); 6548b4fb00bSChristian König 65597b2e202SAlex Deucher /* 65697b2e202SAlex Deucher * context related structures 65797b2e202SAlex Deucher */ 65897b2e202SAlex Deucher 65921c16bf6SChristian König struct amdgpu_ctx_ring { 66021c16bf6SChristian König uint64_t sequence; 661f54d1867SChris Wilson struct dma_fence **fences; 66291404fb2SChristian König struct amd_sched_entity entity; 66321c16bf6SChristian König }; 66421c16bf6SChristian König 66597b2e202SAlex Deucher struct amdgpu_ctx { 66697b2e202SAlex Deucher struct kref refcount; 6679cb7e5a9SChunming Zhou struct amdgpu_device *adev; 668d94aed5aSMarek Olšák unsigned reset_counter; 66921c16bf6SChristian König spinlock_t ring_lock; 670f54d1867SChris Wilson struct dma_fence **fences; 67121c16bf6SChristian König struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS]; 672753ad49cSMonk Liu bool preamble_presented; 67397b2e202SAlex Deucher }; 67497b2e202SAlex Deucher 67597b2e202SAlex Deucher struct amdgpu_ctx_mgr { 67697b2e202SAlex Deucher struct amdgpu_device *adev; 6770147ee0fSMarek Olšák struct mutex lock; 6780b492a4cSAlex Deucher /* protected by lock */ 6790b492a4cSAlex Deucher struct idr ctx_handles; 68097b2e202SAlex Deucher }; 68197b2e202SAlex Deucher 6820b492a4cSAlex Deucher struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id); 6830b492a4cSAlex Deucher int amdgpu_ctx_put(struct amdgpu_ctx *ctx); 6840b492a4cSAlex Deucher 68521c16bf6SChristian König uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring, 686f54d1867SChris Wilson struct dma_fence *fence); 687f54d1867SChris Wilson struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx, 68821c16bf6SChristian König struct amdgpu_ring *ring, uint64_t seq); 68921c16bf6SChristian König 6900b492a4cSAlex Deucher int amdgpu_ctx_ioctl(struct drm_device *dev, void *data, 6910b492a4cSAlex Deucher struct drm_file *filp); 6920b492a4cSAlex Deucher 693efd4ccb5SChristian König void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr); 694efd4ccb5SChristian König void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr); 6950b492a4cSAlex Deucher 69697b2e202SAlex Deucher /* 69797b2e202SAlex Deucher * file private structure 69897b2e202SAlex Deucher */ 69997b2e202SAlex Deucher 70097b2e202SAlex Deucher struct amdgpu_fpriv { 70197b2e202SAlex Deucher struct amdgpu_vm vm; 70297b2e202SAlex Deucher struct mutex bo_list_lock; 70397b2e202SAlex Deucher struct idr bo_list_handles; 70497b2e202SAlex Deucher struct amdgpu_ctx_mgr ctx_mgr; 70597b2e202SAlex Deucher }; 70697b2e202SAlex Deucher 70797b2e202SAlex Deucher /* 70897b2e202SAlex Deucher * residency list 70997b2e202SAlex Deucher */ 71097b2e202SAlex Deucher 71197b2e202SAlex Deucher struct amdgpu_bo_list { 71297b2e202SAlex Deucher struct mutex lock; 71397b2e202SAlex Deucher struct amdgpu_bo *gds_obj; 71497b2e202SAlex Deucher struct amdgpu_bo *gws_obj; 71597b2e202SAlex Deucher struct amdgpu_bo *oa_obj; 716211dff55SChristian König unsigned first_userptr; 71797b2e202SAlex Deucher unsigned num_entries; 71897b2e202SAlex Deucher struct amdgpu_bo_list_entry *array; 71997b2e202SAlex Deucher }; 72097b2e202SAlex Deucher 72197b2e202SAlex Deucher struct amdgpu_bo_list * 72297b2e202SAlex Deucher amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id); 723636ce25cSChristian König void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list, 724636ce25cSChristian König struct list_head *validated); 72597b2e202SAlex Deucher void amdgpu_bo_list_put(struct amdgpu_bo_list *list); 72697b2e202SAlex Deucher void amdgpu_bo_list_free(struct amdgpu_bo_list *list); 72797b2e202SAlex Deucher 72897b2e202SAlex Deucher /* 72997b2e202SAlex Deucher * GFX stuff 73097b2e202SAlex Deucher */ 73197b2e202SAlex Deucher #include "clearstate_defs.h" 73297b2e202SAlex Deucher 73379e5412cSAlex Deucher struct amdgpu_rlc_funcs { 73479e5412cSAlex Deucher void (*enter_safe_mode)(struct amdgpu_device *adev); 73579e5412cSAlex Deucher void (*exit_safe_mode)(struct amdgpu_device *adev); 73679e5412cSAlex Deucher }; 73779e5412cSAlex Deucher 73897b2e202SAlex Deucher struct amdgpu_rlc { 73997b2e202SAlex Deucher /* for power gating */ 74097b2e202SAlex Deucher struct amdgpu_bo *save_restore_obj; 74197b2e202SAlex Deucher uint64_t save_restore_gpu_addr; 74297b2e202SAlex Deucher volatile uint32_t *sr_ptr; 74397b2e202SAlex Deucher const u32 *reg_list; 74497b2e202SAlex Deucher u32 reg_list_size; 74597b2e202SAlex Deucher /* for clear state */ 74697b2e202SAlex Deucher struct amdgpu_bo *clear_state_obj; 74797b2e202SAlex Deucher uint64_t clear_state_gpu_addr; 74897b2e202SAlex Deucher volatile uint32_t *cs_ptr; 74997b2e202SAlex Deucher const struct cs_section_def *cs_data; 75097b2e202SAlex Deucher u32 clear_state_size; 75197b2e202SAlex Deucher /* for cp tables */ 75297b2e202SAlex Deucher struct amdgpu_bo *cp_table_obj; 75397b2e202SAlex Deucher uint64_t cp_table_gpu_addr; 75497b2e202SAlex Deucher volatile uint32_t *cp_table_ptr; 75597b2e202SAlex Deucher u32 cp_table_size; 75679e5412cSAlex Deucher 75779e5412cSAlex Deucher /* safe mode for updating CG/PG state */ 75879e5412cSAlex Deucher bool in_safe_mode; 75979e5412cSAlex Deucher const struct amdgpu_rlc_funcs *funcs; 7602b6cd977SEric Huang 7612b6cd977SEric Huang /* for firmware data */ 7622b6cd977SEric Huang u32 save_and_restore_offset; 7632b6cd977SEric Huang u32 clear_state_descriptor_offset; 7642b6cd977SEric Huang u32 avail_scratch_ram_locations; 7652b6cd977SEric Huang u32 reg_restore_list_size; 7662b6cd977SEric Huang u32 reg_list_format_start; 7672b6cd977SEric Huang u32 reg_list_format_separate_start; 7682b6cd977SEric Huang u32 starting_offsets_start; 7692b6cd977SEric Huang u32 reg_list_format_size_bytes; 7702b6cd977SEric Huang u32 reg_list_size_bytes; 7712b6cd977SEric Huang 7722b6cd977SEric Huang u32 *register_list_format; 7732b6cd977SEric Huang u32 *register_restore; 77497b2e202SAlex Deucher }; 77597b2e202SAlex Deucher 77697b2e202SAlex Deucher struct amdgpu_mec { 77797b2e202SAlex Deucher struct amdgpu_bo *hpd_eop_obj; 77897b2e202SAlex Deucher u64 hpd_eop_gpu_addr; 77997b2e202SAlex Deucher u32 num_pipe; 78097b2e202SAlex Deucher u32 num_mec; 78197b2e202SAlex Deucher u32 num_queue; 78297b2e202SAlex Deucher }; 78397b2e202SAlex Deucher 7844e638ae9SXiangliang Yu struct amdgpu_kiq { 7854e638ae9SXiangliang Yu u64 eop_gpu_addr; 7864e638ae9SXiangliang Yu struct amdgpu_bo *eop_obj; 7874e638ae9SXiangliang Yu struct amdgpu_ring ring; 7884e638ae9SXiangliang Yu struct amdgpu_irq_src irq; 7894e638ae9SXiangliang Yu }; 7904e638ae9SXiangliang Yu 79197b2e202SAlex Deucher /* 79297b2e202SAlex Deucher * GPU scratch registers structures, functions & helpers 79397b2e202SAlex Deucher */ 79497b2e202SAlex Deucher struct amdgpu_scratch { 79597b2e202SAlex Deucher unsigned num_reg; 79697b2e202SAlex Deucher uint32_t reg_base; 79750261151SNils Wallménius uint32_t free_mask; 79897b2e202SAlex Deucher }; 79997b2e202SAlex Deucher 80097b2e202SAlex Deucher /* 80197b2e202SAlex Deucher * GFX configurations 80297b2e202SAlex Deucher */ 803e3fa7630SAlex Deucher #define AMDGPU_GFX_MAX_SE 4 804e3fa7630SAlex Deucher #define AMDGPU_GFX_MAX_SH_PER_SE 2 805e3fa7630SAlex Deucher 806e3fa7630SAlex Deucher struct amdgpu_rb_config { 807e3fa7630SAlex Deucher uint32_t rb_backend_disable; 808e3fa7630SAlex Deucher uint32_t user_rb_backend_disable; 809e3fa7630SAlex Deucher uint32_t raster_config; 810e3fa7630SAlex Deucher uint32_t raster_config_1; 811e3fa7630SAlex Deucher }; 812e3fa7630SAlex Deucher 81397b2e202SAlex Deucher struct amdgpu_gca_config { 81497b2e202SAlex Deucher unsigned max_shader_engines; 81597b2e202SAlex Deucher unsigned max_tile_pipes; 81697b2e202SAlex Deucher unsigned max_cu_per_sh; 81797b2e202SAlex Deucher unsigned max_sh_per_se; 81897b2e202SAlex Deucher unsigned max_backends_per_se; 81997b2e202SAlex Deucher unsigned max_texture_channel_caches; 82097b2e202SAlex Deucher unsigned max_gprs; 82197b2e202SAlex Deucher unsigned max_gs_threads; 82297b2e202SAlex Deucher unsigned max_hw_contexts; 82397b2e202SAlex Deucher unsigned sc_prim_fifo_size_frontend; 82497b2e202SAlex Deucher unsigned sc_prim_fifo_size_backend; 82597b2e202SAlex Deucher unsigned sc_hiz_tile_fifo_size; 82697b2e202SAlex Deucher unsigned sc_earlyz_tile_fifo_size; 82797b2e202SAlex Deucher 82897b2e202SAlex Deucher unsigned num_tile_pipes; 82997b2e202SAlex Deucher unsigned backend_enable_mask; 83097b2e202SAlex Deucher unsigned mem_max_burst_length_bytes; 83197b2e202SAlex Deucher unsigned mem_row_size_in_kb; 83297b2e202SAlex Deucher unsigned shader_engine_tile_size; 83397b2e202SAlex Deucher unsigned num_gpus; 83497b2e202SAlex Deucher unsigned multi_gpu_tile_size; 83597b2e202SAlex Deucher unsigned mc_arb_ramcfg; 83697b2e202SAlex Deucher unsigned gb_addr_config; 8378f8e00c1SAlex Deucher unsigned num_rbs; 83897b2e202SAlex Deucher 83997b2e202SAlex Deucher uint32_t tile_mode_array[32]; 84097b2e202SAlex Deucher uint32_t macrotile_mode_array[16]; 841e3fa7630SAlex Deucher 842e3fa7630SAlex Deucher struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE]; 84397b2e202SAlex Deucher }; 84497b2e202SAlex Deucher 8457dae69a2SAlex Deucher struct amdgpu_cu_info { 8467dae69a2SAlex Deucher uint32_t number; /* total active CU number */ 8477dae69a2SAlex Deucher uint32_t ao_cu_mask; 8487dae69a2SAlex Deucher uint32_t bitmap[4][4]; 8497dae69a2SAlex Deucher }; 8507dae69a2SAlex Deucher 851b95e31fdSAlex Deucher struct amdgpu_gfx_funcs { 852b95e31fdSAlex Deucher /* get the gpu clock counter */ 853b95e31fdSAlex Deucher uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev); 8549559ef5bSTom St Denis void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance); 855472259f0STom St Denis void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields); 856c5a60ce8STom St Denis void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst); 857c5a60ce8STom St Denis void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst); 858b95e31fdSAlex Deucher }; 859b95e31fdSAlex Deucher 86097b2e202SAlex Deucher struct amdgpu_gfx { 86197b2e202SAlex Deucher struct mutex gpu_clock_mutex; 86297b2e202SAlex Deucher struct amdgpu_gca_config config; 86397b2e202SAlex Deucher struct amdgpu_rlc rlc; 86497b2e202SAlex Deucher struct amdgpu_mec mec; 8654e638ae9SXiangliang Yu struct amdgpu_kiq kiq; 86697b2e202SAlex Deucher struct amdgpu_scratch scratch; 86797b2e202SAlex Deucher const struct firmware *me_fw; /* ME firmware */ 86897b2e202SAlex Deucher uint32_t me_fw_version; 86997b2e202SAlex Deucher const struct firmware *pfp_fw; /* PFP firmware */ 87097b2e202SAlex Deucher uint32_t pfp_fw_version; 87197b2e202SAlex Deucher const struct firmware *ce_fw; /* CE firmware */ 87297b2e202SAlex Deucher uint32_t ce_fw_version; 87397b2e202SAlex Deucher const struct firmware *rlc_fw; /* RLC firmware */ 87497b2e202SAlex Deucher uint32_t rlc_fw_version; 87597b2e202SAlex Deucher const struct firmware *mec_fw; /* MEC firmware */ 87697b2e202SAlex Deucher uint32_t mec_fw_version; 87797b2e202SAlex Deucher const struct firmware *mec2_fw; /* MEC2 firmware */ 87897b2e202SAlex Deucher uint32_t mec2_fw_version; 87902558a00SKen Wang uint32_t me_feature_version; 88002558a00SKen Wang uint32_t ce_feature_version; 88102558a00SKen Wang uint32_t pfp_feature_version; 882351643d7SJammy Zhou uint32_t rlc_feature_version; 883351643d7SJammy Zhou uint32_t mec_feature_version; 884351643d7SJammy Zhou uint32_t mec2_feature_version; 88597b2e202SAlex Deucher struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS]; 88697b2e202SAlex Deucher unsigned num_gfx_rings; 88797b2e202SAlex Deucher struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS]; 88897b2e202SAlex Deucher unsigned num_compute_rings; 88997b2e202SAlex Deucher struct amdgpu_irq_src eop_irq; 89097b2e202SAlex Deucher struct amdgpu_irq_src priv_reg_irq; 89197b2e202SAlex Deucher struct amdgpu_irq_src priv_inst_irq; 89297b2e202SAlex Deucher /* gfx status */ 89397b2e202SAlex Deucher uint32_t gfx_current_status; 894a101a899SKen Wang /* ce ram size*/ 895a101a899SKen Wang unsigned ce_ram_size; 8967dae69a2SAlex Deucher struct amdgpu_cu_info cu_info; 897b95e31fdSAlex Deucher const struct amdgpu_gfx_funcs *funcs; 8983d7c6384SChunming Zhou 8993d7c6384SChunming Zhou /* reset mask */ 9003d7c6384SChunming Zhou uint32_t grbm_soft_reset; 9013d7c6384SChunming Zhou uint32_t srbm_soft_reset; 90297b2e202SAlex Deucher }; 90397b2e202SAlex Deucher 904b07c60c0SChristian König int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm, 90597b2e202SAlex Deucher unsigned size, struct amdgpu_ib *ib); 9064d9c514dSChristian König void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, 907f54d1867SChris Wilson struct dma_fence *f); 908b07c60c0SChristian König int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs, 909f54d1867SChris Wilson struct amdgpu_ib *ib, struct dma_fence *last_vm_update, 910f54d1867SChris Wilson struct amdgpu_job *job, struct dma_fence **f); 91197b2e202SAlex Deucher int amdgpu_ib_pool_init(struct amdgpu_device *adev); 91297b2e202SAlex Deucher void amdgpu_ib_pool_fini(struct amdgpu_device *adev); 91397b2e202SAlex Deucher int amdgpu_ib_ring_tests(struct amdgpu_device *adev); 91497b2e202SAlex Deucher 91597b2e202SAlex Deucher /* 91697b2e202SAlex Deucher * CS. 91797b2e202SAlex Deucher */ 91897b2e202SAlex Deucher struct amdgpu_cs_chunk { 91997b2e202SAlex Deucher uint32_t chunk_id; 92097b2e202SAlex Deucher uint32_t length_dw; 921758ac17fSChristian König void *kdata; 92297b2e202SAlex Deucher }; 92397b2e202SAlex Deucher 92497b2e202SAlex Deucher struct amdgpu_cs_parser { 92597b2e202SAlex Deucher struct amdgpu_device *adev; 92697b2e202SAlex Deucher struct drm_file *filp; 9273cb485f3SChristian König struct amdgpu_ctx *ctx; 928c3cca41eSChristian König 92997b2e202SAlex Deucher /* chunks */ 93097b2e202SAlex Deucher unsigned nchunks; 93197b2e202SAlex Deucher struct amdgpu_cs_chunk *chunks; 932c3cca41eSChristian König 93350838c8cSChristian König /* scheduler job object */ 93450838c8cSChristian König struct amdgpu_job *job; 935c3cca41eSChristian König 936c3cca41eSChristian König /* buffer objects */ 937c3cca41eSChristian König struct ww_acquire_ctx ticket; 938c3cca41eSChristian König struct amdgpu_bo_list *bo_list; 93956467ebfSChristian König struct amdgpu_bo_list_entry vm_pd; 94097b2e202SAlex Deucher struct list_head validated; 941f54d1867SChris Wilson struct dma_fence *fence; 942f69f90a1SChristian König uint64_t bytes_moved_threshold; 943f69f90a1SChristian König uint64_t bytes_moved; 944662bfa61SChristian König struct amdgpu_bo_list_entry *evictable; 94597b2e202SAlex Deucher 94697b2e202SAlex Deucher /* user fence */ 94791acbeb6SChristian König struct amdgpu_bo_list_entry uf_entry; 94897b2e202SAlex Deucher }; 94997b2e202SAlex Deucher 950753ad49cSMonk Liu #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */ 951753ad49cSMonk Liu #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */ 952753ad49cSMonk Liu #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */ 9537e6bf80fSMonk Liu #define AMDGPU_VM_DOMAIN (1 << 3) /* bit set means in virtual memory context */ 954753ad49cSMonk Liu 955bb977d37SChunming Zhou struct amdgpu_job { 956bb977d37SChunming Zhou struct amd_sched_job base; 957bb977d37SChunming Zhou struct amdgpu_device *adev; 958c5637837SMonk Liu struct amdgpu_vm *vm; 959b07c60c0SChristian König struct amdgpu_ring *ring; 960e86f9ceeSChristian König struct amdgpu_sync sync; 961bb977d37SChunming Zhou struct amdgpu_ib *ibs; 962f54d1867SChris Wilson struct dma_fence *fence; /* the hw fence */ 963753ad49cSMonk Liu uint32_t preamble_status; 964bb977d37SChunming Zhou uint32_t num_ibs; 965e2840221SChristian König void *owner; 9663aecd24cSMonk Liu uint64_t fence_ctx; /* the fence_context this job uses */ 967fd53be30SChunming Zhou bool vm_needs_flush; 968d88bf583SChristian König unsigned vm_id; 969d88bf583SChristian König uint64_t vm_pd_addr; 970d88bf583SChristian König uint32_t gds_base, gds_size; 971d88bf583SChristian König uint32_t gws_base, gws_size; 972d88bf583SChristian König uint32_t oa_base, oa_size; 973758ac17fSChristian König 974758ac17fSChristian König /* user fence handling */ 975b5f5acbcSChristian König uint64_t uf_addr; 976758ac17fSChristian König uint64_t uf_sequence; 977758ac17fSChristian König 978bb977d37SChunming Zhou }; 979a6db8a33SJunwei Zhang #define to_amdgpu_job(sched_job) \ 980a6db8a33SJunwei Zhang container_of((sched_job), struct amdgpu_job, base) 981bb977d37SChunming Zhou 9827270f839SChristian König static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, 9837270f839SChristian König uint32_t ib_idx, int idx) 98497b2e202SAlex Deucher { 98550838c8cSChristian König return p->job->ibs[ib_idx].ptr[idx]; 98697b2e202SAlex Deucher } 98797b2e202SAlex Deucher 9887270f839SChristian König static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p, 9897270f839SChristian König uint32_t ib_idx, int idx, 9907270f839SChristian König uint32_t value) 9917270f839SChristian König { 99250838c8cSChristian König p->job->ibs[ib_idx].ptr[idx] = value; 9937270f839SChristian König } 9947270f839SChristian König 99597b2e202SAlex Deucher /* 99697b2e202SAlex Deucher * Writeback 99797b2e202SAlex Deucher */ 99897b2e202SAlex Deucher #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */ 99997b2e202SAlex Deucher 100097b2e202SAlex Deucher struct amdgpu_wb { 100197b2e202SAlex Deucher struct amdgpu_bo *wb_obj; 100297b2e202SAlex Deucher volatile uint32_t *wb; 100397b2e202SAlex Deucher uint64_t gpu_addr; 100497b2e202SAlex Deucher u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */ 100597b2e202SAlex Deucher unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)]; 100697b2e202SAlex Deucher }; 100797b2e202SAlex Deucher 100897b2e202SAlex Deucher int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb); 100997b2e202SAlex Deucher void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb); 101097b2e202SAlex Deucher 1011d0dd7f0cSAlex Deucher void amdgpu_get_pcie_info(struct amdgpu_device *adev); 1012d0dd7f0cSAlex Deucher 101397b2e202SAlex Deucher /* 101497b2e202SAlex Deucher * UVD 101597b2e202SAlex Deucher */ 1016c0365541SArindam Nath #define AMDGPU_DEFAULT_UVD_HANDLES 10 1017c0365541SArindam Nath #define AMDGPU_MAX_UVD_HANDLES 40 1018c0365541SArindam Nath #define AMDGPU_UVD_STACK_SIZE (200*1024) 1019c0365541SArindam Nath #define AMDGPU_UVD_HEAP_SIZE (256*1024) 1020c0365541SArindam Nath #define AMDGPU_UVD_SESSION_SIZE (50*1024) 102197b2e202SAlex Deucher #define AMDGPU_UVD_FIRMWARE_OFFSET 256 102297b2e202SAlex Deucher 102397b2e202SAlex Deucher struct amdgpu_uvd { 102497b2e202SAlex Deucher struct amdgpu_bo *vcpu_bo; 102597b2e202SAlex Deucher void *cpu_addr; 102697b2e202SAlex Deucher uint64_t gpu_addr; 1027562e2689SSonny Jiang unsigned fw_version; 10283f99dd81SLeo Liu void *saved_bo; 1029c0365541SArindam Nath unsigned max_handles; 103097b2e202SAlex Deucher atomic_t handles[AMDGPU_MAX_UVD_HANDLES]; 103197b2e202SAlex Deucher struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES]; 103297b2e202SAlex Deucher struct delayed_work idle_work; 103397b2e202SAlex Deucher const struct firmware *fw; /* UVD firmware */ 103497b2e202SAlex Deucher struct amdgpu_ring ring; 103597b2e202SAlex Deucher struct amdgpu_irq_src irq; 103697b2e202SAlex Deucher bool address_64_bit; 10374cb5877cSChristian König bool use_ctx_buf; 1038ead833ecSChristian König struct amd_sched_entity entity; 1039fc0b3b90SChunming Zhou uint32_t srbm_soft_reset; 1040c8781f56SHuang Rui bool is_powergated; 104197b2e202SAlex Deucher }; 104297b2e202SAlex Deucher 104397b2e202SAlex Deucher /* 104497b2e202SAlex Deucher * VCE 104597b2e202SAlex Deucher */ 104697b2e202SAlex Deucher #define AMDGPU_MAX_VCE_HANDLES 16 104797b2e202SAlex Deucher #define AMDGPU_VCE_FIRMWARE_OFFSET 256 104897b2e202SAlex Deucher 10496a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0) 10506a585777SAlex Deucher #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1) 10516a585777SAlex Deucher 105297b2e202SAlex Deucher struct amdgpu_vce { 105397b2e202SAlex Deucher struct amdgpu_bo *vcpu_bo; 105497b2e202SAlex Deucher uint64_t gpu_addr; 105597b2e202SAlex Deucher unsigned fw_version; 105697b2e202SAlex Deucher unsigned fb_version; 105797b2e202SAlex Deucher atomic_t handles[AMDGPU_MAX_VCE_HANDLES]; 105897b2e202SAlex Deucher struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES]; 1059f1689ec1SChristian König uint32_t img_size[AMDGPU_MAX_VCE_HANDLES]; 106097b2e202SAlex Deucher struct delayed_work idle_work; 1061ebff485eSChristian König struct mutex idle_mutex; 106297b2e202SAlex Deucher const struct firmware *fw; /* VCE firmware */ 106397b2e202SAlex Deucher struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS]; 106497b2e202SAlex Deucher struct amdgpu_irq_src irq; 10656a585777SAlex Deucher unsigned harvest_config; 1066c594989cSChristian König struct amd_sched_entity entity; 1067115933a5SChunming Zhou uint32_t srbm_soft_reset; 106875c65480SAlex Deucher unsigned num_rings; 1069c79b5561SHuang Rui bool is_powergated; 107097b2e202SAlex Deucher }; 107197b2e202SAlex Deucher 107297b2e202SAlex Deucher /* 107397b2e202SAlex Deucher * SDMA 107497b2e202SAlex Deucher */ 1075c113ea1cSAlex Deucher struct amdgpu_sdma_instance { 107697b2e202SAlex Deucher /* SDMA firmware */ 107797b2e202SAlex Deucher const struct firmware *fw; 107897b2e202SAlex Deucher uint32_t fw_version; 1079cfa2104fSJammy Zhou uint32_t feature_version; 108097b2e202SAlex Deucher 108197b2e202SAlex Deucher struct amdgpu_ring ring; 108218111de0SJammy Zhou bool burst_nop; 108397b2e202SAlex Deucher }; 108497b2e202SAlex Deucher 1085c113ea1cSAlex Deucher struct amdgpu_sdma { 1086c113ea1cSAlex Deucher struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES]; 108730d1574fSKen Wang #ifdef CONFIG_DRM_AMDGPU_SI 108830d1574fSKen Wang //SI DMA has a difference trap irq number for the second engine 108930d1574fSKen Wang struct amdgpu_irq_src trap_irq_1; 109030d1574fSKen Wang #endif 1091c113ea1cSAlex Deucher struct amdgpu_irq_src trap_irq; 1092c113ea1cSAlex Deucher struct amdgpu_irq_src illegal_inst_irq; 1093c113ea1cSAlex Deucher int num_instances; 1094e702a680SChunming Zhou uint32_t srbm_soft_reset; 1095c113ea1cSAlex Deucher }; 1096c113ea1cSAlex Deucher 109797b2e202SAlex Deucher /* 109897b2e202SAlex Deucher * Firmware 109997b2e202SAlex Deucher */ 110097b2e202SAlex Deucher struct amdgpu_firmware { 110197b2e202SAlex Deucher struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM]; 110297b2e202SAlex Deucher bool smu_load; 110397b2e202SAlex Deucher struct amdgpu_bo *fw_buf; 110497b2e202SAlex Deucher unsigned int fw_size; 110597b2e202SAlex Deucher }; 110697b2e202SAlex Deucher 110797b2e202SAlex Deucher /* 110897b2e202SAlex Deucher * Benchmarking 110997b2e202SAlex Deucher */ 111097b2e202SAlex Deucher void amdgpu_benchmark(struct amdgpu_device *adev, int test_number); 111197b2e202SAlex Deucher 111297b2e202SAlex Deucher 111397b2e202SAlex Deucher /* 111497b2e202SAlex Deucher * Testing 111597b2e202SAlex Deucher */ 111697b2e202SAlex Deucher void amdgpu_test_moves(struct amdgpu_device *adev); 111797b2e202SAlex Deucher void amdgpu_test_ring_sync(struct amdgpu_device *adev, 111897b2e202SAlex Deucher struct amdgpu_ring *cpA, 111997b2e202SAlex Deucher struct amdgpu_ring *cpB); 112097b2e202SAlex Deucher void amdgpu_test_syncing(struct amdgpu_device *adev); 112197b2e202SAlex Deucher 112297b2e202SAlex Deucher /* 112397b2e202SAlex Deucher * MMU Notifier 112497b2e202SAlex Deucher */ 112597b2e202SAlex Deucher #if defined(CONFIG_MMU_NOTIFIER) 112697b2e202SAlex Deucher int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr); 112797b2e202SAlex Deucher void amdgpu_mn_unregister(struct amdgpu_bo *bo); 112897b2e202SAlex Deucher #else 11291d1106b0SHarry Wentland static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr) 113097b2e202SAlex Deucher { 113197b2e202SAlex Deucher return -ENODEV; 113297b2e202SAlex Deucher } 11331d1106b0SHarry Wentland static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {} 113497b2e202SAlex Deucher #endif 113597b2e202SAlex Deucher 113697b2e202SAlex Deucher /* 113797b2e202SAlex Deucher * Debugfs 113897b2e202SAlex Deucher */ 113997b2e202SAlex Deucher struct amdgpu_debugfs { 114006ab6832SNils Wallménius const struct drm_info_list *files; 114197b2e202SAlex Deucher unsigned num_files; 114297b2e202SAlex Deucher }; 114397b2e202SAlex Deucher 114497b2e202SAlex Deucher int amdgpu_debugfs_add_files(struct amdgpu_device *adev, 114506ab6832SNils Wallménius const struct drm_info_list *files, 114697b2e202SAlex Deucher unsigned nfiles); 114797b2e202SAlex Deucher int amdgpu_debugfs_fence_init(struct amdgpu_device *adev); 114897b2e202SAlex Deucher 114997b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS) 115097b2e202SAlex Deucher int amdgpu_debugfs_init(struct drm_minor *minor); 115197b2e202SAlex Deucher void amdgpu_debugfs_cleanup(struct drm_minor *minor); 115297b2e202SAlex Deucher #endif 115397b2e202SAlex Deucher 115450ab2533SHuang Rui int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev); 115550ab2533SHuang Rui 115697b2e202SAlex Deucher /* 115797b2e202SAlex Deucher * amdgpu smumgr functions 115897b2e202SAlex Deucher */ 115997b2e202SAlex Deucher struct amdgpu_smumgr_funcs { 116097b2e202SAlex Deucher int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype); 116197b2e202SAlex Deucher int (*request_smu_load_fw)(struct amdgpu_device *adev); 116297b2e202SAlex Deucher int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype); 116397b2e202SAlex Deucher }; 116497b2e202SAlex Deucher 116597b2e202SAlex Deucher /* 116697b2e202SAlex Deucher * amdgpu smumgr 116797b2e202SAlex Deucher */ 116897b2e202SAlex Deucher struct amdgpu_smumgr { 116997b2e202SAlex Deucher struct amdgpu_bo *toc_buf; 117097b2e202SAlex Deucher struct amdgpu_bo *smu_buf; 117197b2e202SAlex Deucher /* asic priv smu data */ 117297b2e202SAlex Deucher void *priv; 117397b2e202SAlex Deucher spinlock_t smu_lock; 117497b2e202SAlex Deucher /* smumgr functions */ 117597b2e202SAlex Deucher const struct amdgpu_smumgr_funcs *smumgr_funcs; 117697b2e202SAlex Deucher /* ucode loading complete flag */ 117797b2e202SAlex Deucher uint32_t fw_flags; 117897b2e202SAlex Deucher }; 117997b2e202SAlex Deucher 118097b2e202SAlex Deucher /* 118197b2e202SAlex Deucher * ASIC specific register table accessible by UMD 118297b2e202SAlex Deucher */ 118397b2e202SAlex Deucher struct amdgpu_allowed_register_entry { 118497b2e202SAlex Deucher uint32_t reg_offset; 118597b2e202SAlex Deucher bool untouched; 118697b2e202SAlex Deucher bool grbm_indexed; 118797b2e202SAlex Deucher }; 118897b2e202SAlex Deucher 118997b2e202SAlex Deucher /* 119097b2e202SAlex Deucher * ASIC specific functions. 119197b2e202SAlex Deucher */ 119297b2e202SAlex Deucher struct amdgpu_asic_funcs { 119397b2e202SAlex Deucher bool (*read_disabled_bios)(struct amdgpu_device *adev); 11947946b878SAlex Deucher bool (*read_bios_from_rom)(struct amdgpu_device *adev, 11957946b878SAlex Deucher u8 *bios, u32 length_bytes); 119697b2e202SAlex Deucher int (*read_register)(struct amdgpu_device *adev, u32 se_num, 119797b2e202SAlex Deucher u32 sh_num, u32 reg_offset, u32 *value); 119897b2e202SAlex Deucher void (*set_vga_state)(struct amdgpu_device *adev, bool state); 119997b2e202SAlex Deucher int (*reset)(struct amdgpu_device *adev); 120097b2e202SAlex Deucher /* get the reference clock */ 120197b2e202SAlex Deucher u32 (*get_xclk)(struct amdgpu_device *adev); 120297b2e202SAlex Deucher /* MM block clocks */ 120397b2e202SAlex Deucher int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk); 120497b2e202SAlex Deucher int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk); 1205841686dfSMaruthi Bayyavarapu /* static power management */ 1206841686dfSMaruthi Bayyavarapu int (*get_pcie_lanes)(struct amdgpu_device *adev); 1207841686dfSMaruthi Bayyavarapu void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes); 120897b2e202SAlex Deucher }; 120997b2e202SAlex Deucher 121097b2e202SAlex Deucher /* 121197b2e202SAlex Deucher * IOCTL. 121297b2e202SAlex Deucher */ 121397b2e202SAlex Deucher int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data, 121497b2e202SAlex Deucher struct drm_file *filp); 121597b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data, 121697b2e202SAlex Deucher struct drm_file *filp); 121797b2e202SAlex Deucher 121897b2e202SAlex Deucher int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data, 121997b2e202SAlex Deucher struct drm_file *filp); 122097b2e202SAlex Deucher int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data, 122197b2e202SAlex Deucher struct drm_file *filp); 122297b2e202SAlex Deucher int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data, 122397b2e202SAlex Deucher struct drm_file *filp); 122497b2e202SAlex Deucher int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data, 122597b2e202SAlex Deucher struct drm_file *filp); 122697b2e202SAlex Deucher int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data, 122797b2e202SAlex Deucher struct drm_file *filp); 122897b2e202SAlex Deucher int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data, 122997b2e202SAlex Deucher struct drm_file *filp); 123097b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 123197b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 1232eef18a82SJunwei Zhang int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data, 1233eef18a82SJunwei Zhang struct drm_file *filp); 123497b2e202SAlex Deucher 123597b2e202SAlex Deucher int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data, 123697b2e202SAlex Deucher struct drm_file *filp); 123797b2e202SAlex Deucher 123897b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */ 123997b2e202SAlex Deucher struct amdgpu_vram_scratch { 124097b2e202SAlex Deucher struct amdgpu_bo *robj; 124197b2e202SAlex Deucher volatile uint32_t *ptr; 124297b2e202SAlex Deucher u64 gpu_addr; 124397b2e202SAlex Deucher }; 124497b2e202SAlex Deucher 124597b2e202SAlex Deucher /* 124697b2e202SAlex Deucher * ACPI 124797b2e202SAlex Deucher */ 124897b2e202SAlex Deucher struct amdgpu_atif_notification_cfg { 124997b2e202SAlex Deucher bool enabled; 125097b2e202SAlex Deucher int command_code; 125197b2e202SAlex Deucher }; 125297b2e202SAlex Deucher 125397b2e202SAlex Deucher struct amdgpu_atif_notifications { 125497b2e202SAlex Deucher bool display_switch; 125597b2e202SAlex Deucher bool expansion_mode_change; 125697b2e202SAlex Deucher bool thermal_state; 125797b2e202SAlex Deucher bool forced_power_state; 125897b2e202SAlex Deucher bool system_power_state; 125997b2e202SAlex Deucher bool display_conf_change; 126097b2e202SAlex Deucher bool px_gfx_switch; 126197b2e202SAlex Deucher bool brightness_change; 126297b2e202SAlex Deucher bool dgpu_display_event; 126397b2e202SAlex Deucher }; 126497b2e202SAlex Deucher 126597b2e202SAlex Deucher struct amdgpu_atif_functions { 126697b2e202SAlex Deucher bool system_params; 126797b2e202SAlex Deucher bool sbios_requests; 126897b2e202SAlex Deucher bool select_active_disp; 126997b2e202SAlex Deucher bool lid_state; 127097b2e202SAlex Deucher bool get_tv_standard; 127197b2e202SAlex Deucher bool set_tv_standard; 127297b2e202SAlex Deucher bool get_panel_expansion_mode; 127397b2e202SAlex Deucher bool set_panel_expansion_mode; 127497b2e202SAlex Deucher bool temperature_change; 127597b2e202SAlex Deucher bool graphics_device_types; 127697b2e202SAlex Deucher }; 127797b2e202SAlex Deucher 127897b2e202SAlex Deucher struct amdgpu_atif { 127997b2e202SAlex Deucher struct amdgpu_atif_notifications notifications; 128097b2e202SAlex Deucher struct amdgpu_atif_functions functions; 128197b2e202SAlex Deucher struct amdgpu_atif_notification_cfg notification_cfg; 128297b2e202SAlex Deucher struct amdgpu_encoder *encoder_for_bl; 128397b2e202SAlex Deucher }; 128497b2e202SAlex Deucher 128597b2e202SAlex Deucher struct amdgpu_atcs_functions { 128697b2e202SAlex Deucher bool get_ext_state; 128797b2e202SAlex Deucher bool pcie_perf_req; 128897b2e202SAlex Deucher bool pcie_dev_rdy; 128997b2e202SAlex Deucher bool pcie_bus_width; 129097b2e202SAlex Deucher }; 129197b2e202SAlex Deucher 129297b2e202SAlex Deucher struct amdgpu_atcs { 129397b2e202SAlex Deucher struct amdgpu_atcs_functions functions; 129497b2e202SAlex Deucher }; 129597b2e202SAlex Deucher 129697b2e202SAlex Deucher /* 1297d03846afSChunming Zhou * CGS 1298d03846afSChunming Zhou */ 1299110e6f26SDave Airlie struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev); 1300110e6f26SDave Airlie void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device); 1301a8fe58ceSMaruthi Bayyavarapu 1302a8fe58ceSMaruthi Bayyavarapu /* 130397b2e202SAlex Deucher * Core structure, functions and helpers. 130497b2e202SAlex Deucher */ 130597b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t); 130697b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 130797b2e202SAlex Deucher 130897b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 130997b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t); 131097b2e202SAlex Deucher 131197b2e202SAlex Deucher struct amdgpu_device { 131297b2e202SAlex Deucher struct device *dev; 131397b2e202SAlex Deucher struct drm_device *ddev; 131497b2e202SAlex Deucher struct pci_dev *pdev; 131597b2e202SAlex Deucher 1316a8fe58ceSMaruthi Bayyavarapu #ifdef CONFIG_DRM_AMD_ACP 1317a8fe58ceSMaruthi Bayyavarapu struct amdgpu_acp acp; 1318a8fe58ceSMaruthi Bayyavarapu #endif 1319a8fe58ceSMaruthi Bayyavarapu 132097b2e202SAlex Deucher /* ASIC */ 13212f7d10b3SJammy Zhou enum amd_asic_type asic_type; 132297b2e202SAlex Deucher uint32_t family; 132397b2e202SAlex Deucher uint32_t rev_id; 132497b2e202SAlex Deucher uint32_t external_rev_id; 132597b2e202SAlex Deucher unsigned long flags; 132697b2e202SAlex Deucher int usec_timeout; 132797b2e202SAlex Deucher const struct amdgpu_asic_funcs *asic_funcs; 132897b2e202SAlex Deucher bool shutdown; 132997b2e202SAlex Deucher bool need_dma32; 133097b2e202SAlex Deucher bool accel_working; 133197b2e202SAlex Deucher struct work_struct reset_work; 133297b2e202SAlex Deucher struct notifier_block acpi_nb; 133397b2e202SAlex Deucher struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS]; 133497b2e202SAlex Deucher struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS]; 133597b2e202SAlex Deucher unsigned debugfs_count; 133697b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS) 1337adcec288STom St Denis struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS]; 133897b2e202SAlex Deucher #endif 133997b2e202SAlex Deucher struct amdgpu_atif atif; 134097b2e202SAlex Deucher struct amdgpu_atcs atcs; 134197b2e202SAlex Deucher struct mutex srbm_mutex; 134297b2e202SAlex Deucher /* GRBM index mutex. Protects concurrent access to GRBM index */ 134397b2e202SAlex Deucher struct mutex grbm_idx_mutex; 134497b2e202SAlex Deucher struct dev_pm_domain vga_pm_domain; 134597b2e202SAlex Deucher bool have_disp_power_ref; 134697b2e202SAlex Deucher 134797b2e202SAlex Deucher /* BIOS */ 134897b2e202SAlex Deucher uint8_t *bios; 1349a9f5db9cSEvan Quan uint32_t bios_size; 135097b2e202SAlex Deucher struct amdgpu_bo *stollen_vga_memory; 135197b2e202SAlex Deucher uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH]; 135297b2e202SAlex Deucher 135397b2e202SAlex Deucher /* Register/doorbell mmio */ 135497b2e202SAlex Deucher resource_size_t rmmio_base; 135597b2e202SAlex Deucher resource_size_t rmmio_size; 135697b2e202SAlex Deucher void __iomem *rmmio; 135797b2e202SAlex Deucher /* protects concurrent MM_INDEX/DATA based register access */ 135897b2e202SAlex Deucher spinlock_t mmio_idx_lock; 135997b2e202SAlex Deucher /* protects concurrent SMC based register access */ 136097b2e202SAlex Deucher spinlock_t smc_idx_lock; 136197b2e202SAlex Deucher amdgpu_rreg_t smc_rreg; 136297b2e202SAlex Deucher amdgpu_wreg_t smc_wreg; 136397b2e202SAlex Deucher /* protects concurrent PCIE register access */ 136497b2e202SAlex Deucher spinlock_t pcie_idx_lock; 136597b2e202SAlex Deucher amdgpu_rreg_t pcie_rreg; 136697b2e202SAlex Deucher amdgpu_wreg_t pcie_wreg; 136736b9a952SHuang Rui amdgpu_rreg_t pciep_rreg; 136836b9a952SHuang Rui amdgpu_wreg_t pciep_wreg; 136997b2e202SAlex Deucher /* protects concurrent UVD register access */ 137097b2e202SAlex Deucher spinlock_t uvd_ctx_idx_lock; 137197b2e202SAlex Deucher amdgpu_rreg_t uvd_ctx_rreg; 137297b2e202SAlex Deucher amdgpu_wreg_t uvd_ctx_wreg; 137397b2e202SAlex Deucher /* protects concurrent DIDT register access */ 137497b2e202SAlex Deucher spinlock_t didt_idx_lock; 137597b2e202SAlex Deucher amdgpu_rreg_t didt_rreg; 137697b2e202SAlex Deucher amdgpu_wreg_t didt_wreg; 1377ccdbb20aSRex Zhu /* protects concurrent gc_cac register access */ 1378ccdbb20aSRex Zhu spinlock_t gc_cac_idx_lock; 1379ccdbb20aSRex Zhu amdgpu_rreg_t gc_cac_rreg; 1380ccdbb20aSRex Zhu amdgpu_wreg_t gc_cac_wreg; 138197b2e202SAlex Deucher /* protects concurrent ENDPOINT (audio) register access */ 138297b2e202SAlex Deucher spinlock_t audio_endpt_idx_lock; 138397b2e202SAlex Deucher amdgpu_block_rreg_t audio_endpt_rreg; 138497b2e202SAlex Deucher amdgpu_block_wreg_t audio_endpt_wreg; 138597b2e202SAlex Deucher void __iomem *rio_mem; 138697b2e202SAlex Deucher resource_size_t rio_mem_size; 138797b2e202SAlex Deucher struct amdgpu_doorbell doorbell; 138897b2e202SAlex Deucher 138997b2e202SAlex Deucher /* clock/pll info */ 139097b2e202SAlex Deucher struct amdgpu_clock clock; 139197b2e202SAlex Deucher 139297b2e202SAlex Deucher /* MC */ 139397b2e202SAlex Deucher struct amdgpu_mc mc; 139497b2e202SAlex Deucher struct amdgpu_gart gart; 139597b2e202SAlex Deucher struct amdgpu_dummy_page dummy_page; 139697b2e202SAlex Deucher struct amdgpu_vm_manager vm_manager; 139797b2e202SAlex Deucher 139897b2e202SAlex Deucher /* memory management */ 139997b2e202SAlex Deucher struct amdgpu_mman mman; 140097b2e202SAlex Deucher struct amdgpu_vram_scratch vram_scratch; 140197b2e202SAlex Deucher struct amdgpu_wb wb; 140297b2e202SAlex Deucher atomic64_t vram_usage; 140397b2e202SAlex Deucher atomic64_t vram_vis_usage; 140497b2e202SAlex Deucher atomic64_t gtt_usage; 140597b2e202SAlex Deucher atomic64_t num_bytes_moved; 1406dbd5ed60SChristian König atomic64_t num_evictions; 1407d94aed5aSMarek Olšák atomic_t gpu_reset_counter; 140897b2e202SAlex Deucher 140995844d20SMarek Olšák /* data for buffer migration throttling */ 141095844d20SMarek Olšák struct { 141195844d20SMarek Olšák spinlock_t lock; 141295844d20SMarek Olšák s64 last_update_us; 141395844d20SMarek Olšák s64 accum_us; /* accumulated microseconds */ 141495844d20SMarek Olšák u32 log2_max_MBps; 141595844d20SMarek Olšák } mm_stats; 141695844d20SMarek Olšák 141797b2e202SAlex Deucher /* display */ 14189accf2fdSEmily Deng bool enable_virtual_display; 141997b2e202SAlex Deucher struct amdgpu_mode_info mode_info; 142097b2e202SAlex Deucher struct work_struct hotplug_work; 142197b2e202SAlex Deucher struct amdgpu_irq_src crtc_irq; 142297b2e202SAlex Deucher struct amdgpu_irq_src pageflip_irq; 142397b2e202SAlex Deucher struct amdgpu_irq_src hpd_irq; 142497b2e202SAlex Deucher 142597b2e202SAlex Deucher /* rings */ 142676bf0db5SChristian König u64 fence_context; 142797b2e202SAlex Deucher unsigned num_rings; 142897b2e202SAlex Deucher struct amdgpu_ring *rings[AMDGPU_MAX_RINGS]; 142997b2e202SAlex Deucher bool ib_pool_ready; 143097b2e202SAlex Deucher struct amdgpu_sa_manager ring_tmp_bo; 143197b2e202SAlex Deucher 143297b2e202SAlex Deucher /* interrupts */ 143397b2e202SAlex Deucher struct amdgpu_irq irq; 143497b2e202SAlex Deucher 14351f7371b2SAlex Deucher /* powerplay */ 14361f7371b2SAlex Deucher struct amd_powerplay powerplay; 1437e61710c5SJammy Zhou bool pp_enabled; 1438f3898ea1SEric Huang bool pp_force_state_enabled; 14391f7371b2SAlex Deucher 144097b2e202SAlex Deucher /* dpm */ 144197b2e202SAlex Deucher struct amdgpu_pm pm; 144297b2e202SAlex Deucher u32 cg_flags; 144397b2e202SAlex Deucher u32 pg_flags; 144497b2e202SAlex Deucher 144597b2e202SAlex Deucher /* amdgpu smumgr */ 144697b2e202SAlex Deucher struct amdgpu_smumgr smu; 144797b2e202SAlex Deucher 144897b2e202SAlex Deucher /* gfx */ 144997b2e202SAlex Deucher struct amdgpu_gfx gfx; 145097b2e202SAlex Deucher 145197b2e202SAlex Deucher /* sdma */ 1452c113ea1cSAlex Deucher struct amdgpu_sdma sdma; 145397b2e202SAlex Deucher 145497b2e202SAlex Deucher /* uvd */ 145597b2e202SAlex Deucher struct amdgpu_uvd uvd; 145697b2e202SAlex Deucher 145797b2e202SAlex Deucher /* vce */ 145897b2e202SAlex Deucher struct amdgpu_vce vce; 145997b2e202SAlex Deucher 146097b2e202SAlex Deucher /* firmwares */ 146197b2e202SAlex Deucher struct amdgpu_firmware firmware; 146297b2e202SAlex Deucher 146397b2e202SAlex Deucher /* GDS */ 146497b2e202SAlex Deucher struct amdgpu_gds gds; 146597b2e202SAlex Deucher 1466a1255107SAlex Deucher struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM]; 146797b2e202SAlex Deucher int num_ip_blocks; 146897b2e202SAlex Deucher struct mutex mn_lock; 146997b2e202SAlex Deucher DECLARE_HASHTABLE(mn_hash, 7); 147097b2e202SAlex Deucher 147197b2e202SAlex Deucher /* tracking pinned memory */ 147297b2e202SAlex Deucher u64 vram_pin_size; 1473e131b914SChunming Zhou u64 invisible_pin_size; 147497b2e202SAlex Deucher u64 gart_pin_size; 1475130e0371SOded Gabbay 1476130e0371SOded Gabbay /* amdkfd interface */ 1477130e0371SOded Gabbay struct kfd_dev *kfd; 147823ca0e4eSChunming Zhou 14795a5099cbSXiangliang Yu struct amdgpu_virt virt; 14800c4e7fa5SChunming Zhou 14810c4e7fa5SChunming Zhou /* link all shadow bo */ 14820c4e7fa5SChunming Zhou struct list_head shadow_list; 14830c4e7fa5SChunming Zhou struct mutex shadow_list_lock; 14845c1354bdSChunming Zhou /* link all gtt */ 14855c1354bdSChunming Zhou spinlock_t gtt_list_lock; 14865c1354bdSChunming Zhou struct list_head gtt_list; 14875c1354bdSChunming Zhou 148897b2e202SAlex Deucher }; 148997b2e202SAlex Deucher 1490a7d64de6SChristian König static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev) 1491a7d64de6SChristian König { 1492a7d64de6SChristian König return container_of(bdev, struct amdgpu_device, mman.bdev); 1493a7d64de6SChristian König } 1494a7d64de6SChristian König 149597b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev); 149697b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev, 149797b2e202SAlex Deucher struct drm_device *ddev, 149897b2e202SAlex Deucher struct pci_dev *pdev, 149997b2e202SAlex Deucher uint32_t flags); 150097b2e202SAlex Deucher void amdgpu_device_fini(struct amdgpu_device *adev); 150197b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev); 150297b2e202SAlex Deucher 150397b2e202SAlex Deucher uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg, 150497b2e202SAlex Deucher bool always_indirect); 150597b2e202SAlex Deucher void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 150697b2e202SAlex Deucher bool always_indirect); 150797b2e202SAlex Deucher u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg); 150897b2e202SAlex Deucher void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v); 150997b2e202SAlex Deucher 151097b2e202SAlex Deucher u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index); 151197b2e202SAlex Deucher void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v); 151297b2e202SAlex Deucher 151397b2e202SAlex Deucher /* 151497b2e202SAlex Deucher * Registers read & write functions. 151597b2e202SAlex Deucher */ 151697b2e202SAlex Deucher #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false) 151797b2e202SAlex Deucher #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true) 151897b2e202SAlex Deucher #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false)) 151997b2e202SAlex Deucher #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false) 152097b2e202SAlex Deucher #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true) 152197b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 152297b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 152397b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg)) 152497b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v)) 152536b9a952SHuang Rui #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg)) 152636b9a952SHuang Rui #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v)) 152797b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg)) 152897b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v)) 152997b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg)) 153097b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v)) 153197b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg)) 153297b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v)) 1533ccdbb20aSRex Zhu #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg)) 1534ccdbb20aSRex Zhu #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v)) 153597b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg)) 153697b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v)) 153797b2e202SAlex Deucher #define WREG32_P(reg, val, mask) \ 153897b2e202SAlex Deucher do { \ 153997b2e202SAlex Deucher uint32_t tmp_ = RREG32(reg); \ 154097b2e202SAlex Deucher tmp_ &= (mask); \ 154197b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \ 154297b2e202SAlex Deucher WREG32(reg, tmp_); \ 154397b2e202SAlex Deucher } while (0) 154497b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and) 154597b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) 154697b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask) \ 154797b2e202SAlex Deucher do { \ 154897b2e202SAlex Deucher uint32_t tmp_ = RREG32_PLL(reg); \ 154997b2e202SAlex Deucher tmp_ &= (mask); \ 155097b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \ 155197b2e202SAlex Deucher WREG32_PLL(reg, tmp_); \ 155297b2e202SAlex Deucher } while (0) 155397b2e202SAlex Deucher #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false)) 155497b2e202SAlex Deucher #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg)) 155597b2e202SAlex Deucher #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v)) 155697b2e202SAlex Deucher 155797b2e202SAlex Deucher #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index)) 155897b2e202SAlex Deucher #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v)) 155997b2e202SAlex Deucher 156097b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT 156197b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK 156297b2e202SAlex Deucher 156397b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val) \ 156497b2e202SAlex Deucher (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \ 156597b2e202SAlex Deucher (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field)))) 156697b2e202SAlex Deucher 156797b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field) \ 156897b2e202SAlex Deucher (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field)) 156997b2e202SAlex Deucher 157061cb8cefSTom St Denis #define WREG32_FIELD(reg, field, val) \ 157161cb8cefSTom St Denis WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 157261cb8cefSTom St Denis 157397b2e202SAlex Deucher /* 157497b2e202SAlex Deucher * BIOS helpers. 157597b2e202SAlex Deucher */ 157697b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i]) 157797b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8)) 157897b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16)) 157997b2e202SAlex Deucher 158097b2e202SAlex Deucher /* 158197b2e202SAlex Deucher * RING helpers. 158297b2e202SAlex Deucher */ 158397b2e202SAlex Deucher static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v) 158497b2e202SAlex Deucher { 158597b2e202SAlex Deucher if (ring->count_dw <= 0) 158686c2b790SJammy Zhou DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n"); 158797b2e202SAlex Deucher ring->ring[ring->wptr++] = v; 158897b2e202SAlex Deucher ring->wptr &= ring->ptr_mask; 158997b2e202SAlex Deucher ring->count_dw--; 159097b2e202SAlex Deucher } 159197b2e202SAlex Deucher 15920a8e1473SMonk Liu static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring, void *src, int count_dw) 15930a8e1473SMonk Liu { 15940a8e1473SMonk Liu unsigned occupied, chunk1, chunk2; 15950a8e1473SMonk Liu void *dst; 15960a8e1473SMonk Liu 15970a8e1473SMonk Liu if (ring->count_dw < count_dw) { 15980a8e1473SMonk Liu DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n"); 15990a8e1473SMonk Liu } else { 16000a8e1473SMonk Liu occupied = ring->wptr & ring->ptr_mask; 16010a8e1473SMonk Liu dst = (void *)&ring->ring[occupied]; 16020a8e1473SMonk Liu chunk1 = ring->ptr_mask + 1 - occupied; 16030a8e1473SMonk Liu chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1; 16040a8e1473SMonk Liu chunk2 = count_dw - chunk1; 16050a8e1473SMonk Liu chunk1 <<= 2; 16060a8e1473SMonk Liu chunk2 <<= 2; 16070a8e1473SMonk Liu 16080a8e1473SMonk Liu if (chunk1) 16090a8e1473SMonk Liu memcpy(dst, src, chunk1); 16100a8e1473SMonk Liu 16110a8e1473SMonk Liu if (chunk2) { 16120a8e1473SMonk Liu src += chunk1; 16130a8e1473SMonk Liu dst = (void *)ring->ring; 16140a8e1473SMonk Liu memcpy(dst, src, chunk2); 16150a8e1473SMonk Liu } 16160a8e1473SMonk Liu 16170a8e1473SMonk Liu ring->wptr += count_dw; 16180a8e1473SMonk Liu ring->wptr &= ring->ptr_mask; 16190a8e1473SMonk Liu ring->count_dw -= count_dw; 16200a8e1473SMonk Liu } 16210a8e1473SMonk Liu } 16220a8e1473SMonk Liu 1623c113ea1cSAlex Deucher static inline struct amdgpu_sdma_instance * 1624c113ea1cSAlex Deucher amdgpu_get_sdma_instance(struct amdgpu_ring *ring) 16254b2f7e2cSJammy Zhou { 16264b2f7e2cSJammy Zhou struct amdgpu_device *adev = ring->adev; 16274b2f7e2cSJammy Zhou int i; 16284b2f7e2cSJammy Zhou 1629c113ea1cSAlex Deucher for (i = 0; i < adev->sdma.num_instances; i++) 1630c113ea1cSAlex Deucher if (&adev->sdma.instance[i].ring == ring) 16314b2f7e2cSJammy Zhou break; 16324b2f7e2cSJammy Zhou 16334b2f7e2cSJammy Zhou if (i < AMDGPU_MAX_SDMA_INSTANCES) 1634c113ea1cSAlex Deucher return &adev->sdma.instance[i]; 16354b2f7e2cSJammy Zhou else 16364b2f7e2cSJammy Zhou return NULL; 16374b2f7e2cSJammy Zhou } 16384b2f7e2cSJammy Zhou 163997b2e202SAlex Deucher /* 164097b2e202SAlex Deucher * ASICs macro. 164197b2e202SAlex Deucher */ 164297b2e202SAlex Deucher #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state)) 164397b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev)) 164497b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev)) 164597b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d)) 164697b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec)) 1647841686dfSMaruthi Bayyavarapu #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev)) 1648841686dfSMaruthi Bayyavarapu #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l)) 1649841686dfSMaruthi Bayyavarapu #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev)) 165097b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev)) 16517946b878SAlex Deucher #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l)) 165297b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v))) 165397b2e202SAlex Deucher #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid)) 165497b2e202SAlex Deucher #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags)) 165597b2e202SAlex Deucher #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count))) 1656de9ea7bdSChristian König #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr))) 165797b2e202SAlex Deucher #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags))) 165897b2e202SAlex Deucher #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib))) 165997b2e202SAlex Deucher #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r)) 1660bbec97aaSChristian König #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t)) 166197b2e202SAlex Deucher #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r)) 166297b2e202SAlex Deucher #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r)) 166397b2e202SAlex Deucher #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r)) 1664d88bf583SChristian König #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c)) 1665b8c7b39eSChristian König #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r)) 166697b2e202SAlex Deucher #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr)) 1667890ee23fSChunming Zhou #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags)) 166897b2e202SAlex Deucher #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as)) 1669d2edb07bSChristian König #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r)) 167011afbde8SChunming Zhou #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r)) 1671c2167a65SMonk Liu #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r)) 1672753ad49cSMonk Liu #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d)) 1673b6091c12SXiangliang Yu #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d)) 1674b6091c12SXiangliang Yu #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v)) 16759e5d5309SChristian König #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib))) 167603ccf481SMonk Liu #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r)) 167703ccf481SMonk Liu #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o)) 167897b2e202SAlex Deucher #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev)) 167997b2e202SAlex Deucher #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv)) 168097b2e202SAlex Deucher #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev)) 168197b2e202SAlex Deucher #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r)) 168297b2e202SAlex Deucher #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc)) 168397b2e202SAlex Deucher #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc)) 168497b2e202SAlex Deucher #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l)) 168597b2e202SAlex Deucher #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e)) 168697b2e202SAlex Deucher #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h)) 168797b2e202SAlex Deucher #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h)) 168897b2e202SAlex Deucher #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev)) 168997b2e202SAlex Deucher #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev)) 1690cb9e59d7SAlex Deucher #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async)) 169197b2e202SAlex Deucher #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos)) 169297b2e202SAlex Deucher #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c)) 169397b2e202SAlex Deucher #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r)) 169497b2e202SAlex Deucher #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s)) 169597b2e202SAlex Deucher #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s)) 1696c7ae72c0SChunming Zhou #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b)) 16976e7a3840SChunming Zhou #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b)) 1698b95e31fdSAlex Deucher #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev)) 16999559ef5bSTom St Denis #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance)) 170097b2e202SAlex Deucher #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a)) 170197b2e202SAlex Deucher 170297b2e202SAlex Deucher /* Common functions */ 170397b2e202SAlex Deucher int amdgpu_gpu_reset(struct amdgpu_device *adev); 17043ad81f16SChunming Zhou bool amdgpu_need_backup(struct amdgpu_device *adev); 170597b2e202SAlex Deucher void amdgpu_pci_config_reset(struct amdgpu_device *adev); 170697b2e202SAlex Deucher bool amdgpu_card_posted(struct amdgpu_device *adev); 170797b2e202SAlex Deucher void amdgpu_update_display_priority(struct amdgpu_device *adev); 1708d5fc5e82SChunming Zhou 170997b2e202SAlex Deucher int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data); 171097b2e202SAlex Deucher int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type, 171197b2e202SAlex Deucher u32 ip_instance, u32 ring, 171297b2e202SAlex Deucher struct amdgpu_ring **out_ring); 1713765e7fbfSChristian König void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain); 171497b2e202SAlex Deucher bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo); 17152f568dbdSChristian König int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages); 171697b2e202SAlex Deucher int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr, 171797b2e202SAlex Deucher uint32_t flags); 171897b2e202SAlex Deucher bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm); 1719cc325d19SChristian König struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm); 1720d7006964SChristian König bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start, 1721d7006964SChristian König unsigned long end); 17222f568dbdSChristian König bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm, 17232f568dbdSChristian König int *last_invalidated); 172497b2e202SAlex Deucher bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm); 172597b2e202SAlex Deucher uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm, 172697b2e202SAlex Deucher struct ttm_mem_reg *mem); 172797b2e202SAlex Deucher void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base); 172897b2e202SAlex Deucher void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc); 172997b2e202SAlex Deucher void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size); 17309f31a0b0SBaoyou Xie int amdgpu_ttm_init(struct amdgpu_device *adev); 17319f31a0b0SBaoyou Xie void amdgpu_ttm_fini(struct amdgpu_device *adev); 173297b2e202SAlex Deucher void amdgpu_program_register_sequence(struct amdgpu_device *adev, 173397b2e202SAlex Deucher const u32 *registers, 173497b2e202SAlex Deucher const u32 array_size); 173597b2e202SAlex Deucher 173697b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev); 173797b2e202SAlex Deucher /* atpx handler */ 173897b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO) 173997b2e202SAlex Deucher void amdgpu_register_atpx_handler(void); 174097b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void); 1741a78fe133SAlex Deucher bool amdgpu_has_atpx_dgpu_power_cntl(void); 17422f5af82eSAlex Deucher bool amdgpu_is_atpx_hybrid(void); 1743efc83cf4SAlex Deucher bool amdgpu_atpx_dgpu_req_power_for_displays(void); 174497b2e202SAlex Deucher #else 174597b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {} 174697b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {} 1747a78fe133SAlex Deucher static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; } 17482f5af82eSAlex Deucher static inline bool amdgpu_is_atpx_hybrid(void) { return false; } 1749efc83cf4SAlex Deucher static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; } 175097b2e202SAlex Deucher #endif 175197b2e202SAlex Deucher 175297b2e202SAlex Deucher /* 175397b2e202SAlex Deucher * KMS 175497b2e202SAlex Deucher */ 175597b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[]; 1756f498d9edSNils Wallménius extern const int amdgpu_max_kms_ioctl; 175797b2e202SAlex Deucher 175897b2e202SAlex Deucher int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags); 175911b3c20bSGabriel Krisman Bertazi void amdgpu_driver_unload_kms(struct drm_device *dev); 176097b2e202SAlex Deucher void amdgpu_driver_lastclose_kms(struct drm_device *dev); 176197b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv); 176297b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev, 176397b2e202SAlex Deucher struct drm_file *file_priv); 176497b2e202SAlex Deucher void amdgpu_driver_preclose_kms(struct drm_device *dev, 176597b2e202SAlex Deucher struct drm_file *file_priv); 1766faefba95SAlex Deucher int amdgpu_suspend(struct amdgpu_device *adev); 1767810ddc3aSAlex Deucher int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon); 1768810ddc3aSAlex Deucher int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon); 176988e72717SThierry Reding u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe); 177088e72717SThierry Reding int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe); 177188e72717SThierry Reding void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe); 177288e72717SThierry Reding int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe, 177397b2e202SAlex Deucher int *max_error, 177497b2e202SAlex Deucher struct timeval *vblank_time, 177597b2e202SAlex Deucher unsigned flags); 177697b2e202SAlex Deucher long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd, 177797b2e202SAlex Deucher unsigned long arg); 177897b2e202SAlex Deucher 177997b2e202SAlex Deucher /* 178097b2e202SAlex Deucher * functions used by amdgpu_encoder.c 178197b2e202SAlex Deucher */ 178297b2e202SAlex Deucher struct amdgpu_afmt_acr { 178397b2e202SAlex Deucher u32 clock; 178497b2e202SAlex Deucher 178597b2e202SAlex Deucher int n_32khz; 178697b2e202SAlex Deucher int cts_32khz; 178797b2e202SAlex Deucher 178897b2e202SAlex Deucher int n_44_1khz; 178997b2e202SAlex Deucher int cts_44_1khz; 179097b2e202SAlex Deucher 179197b2e202SAlex Deucher int n_48khz; 179297b2e202SAlex Deucher int cts_48khz; 179397b2e202SAlex Deucher 179497b2e202SAlex Deucher }; 179597b2e202SAlex Deucher 179697b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock); 179797b2e202SAlex Deucher 179897b2e202SAlex Deucher /* amdgpu_acpi.c */ 179997b2e202SAlex Deucher #if defined(CONFIG_ACPI) 180097b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev); 180197b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev); 180297b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev); 180397b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev, 180497b2e202SAlex Deucher u8 perf_req, bool advertise); 180597b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev); 180697b2e202SAlex Deucher #else 180797b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; } 180897b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { } 180997b2e202SAlex Deucher #endif 181097b2e202SAlex Deucher 181197b2e202SAlex Deucher struct amdgpu_bo_va_mapping * 181297b2e202SAlex Deucher amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser, 181397b2e202SAlex Deucher uint64_t addr, struct amdgpu_bo **bo); 1814c855e250SChristian König int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser); 181597b2e202SAlex Deucher 181697b2e202SAlex Deucher #include "amdgpu_object.h" 181797b2e202SAlex Deucher #endif 1818