197b2e202SAlex Deucher /* 297b2e202SAlex Deucher * Copyright 2008 Advanced Micro Devices, Inc. 397b2e202SAlex Deucher * Copyright 2008 Red Hat Inc. 497b2e202SAlex Deucher * Copyright 2009 Jerome Glisse. 597b2e202SAlex Deucher * 697b2e202SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a 797b2e202SAlex Deucher * copy of this software and associated documentation files (the "Software"), 897b2e202SAlex Deucher * to deal in the Software without restriction, including without limitation 997b2e202SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense, 1097b2e202SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the 1197b2e202SAlex Deucher * Software is furnished to do so, subject to the following conditions: 1297b2e202SAlex Deucher * 1397b2e202SAlex Deucher * The above copyright notice and this permission notice shall be included in 1497b2e202SAlex Deucher * all copies or substantial portions of the Software. 1597b2e202SAlex Deucher * 1697b2e202SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1797b2e202SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1897b2e202SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1997b2e202SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 2097b2e202SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 2197b2e202SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2297b2e202SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE. 2397b2e202SAlex Deucher * 2497b2e202SAlex Deucher * Authors: Dave Airlie 2597b2e202SAlex Deucher * Alex Deucher 2697b2e202SAlex Deucher * Jerome Glisse 2797b2e202SAlex Deucher */ 2897b2e202SAlex Deucher #ifndef __AMDGPU_H__ 2997b2e202SAlex Deucher #define __AMDGPU_H__ 3097b2e202SAlex Deucher 3197b2e202SAlex Deucher #include <linux/atomic.h> 3297b2e202SAlex Deucher #include <linux/wait.h> 3397b2e202SAlex Deucher #include <linux/list.h> 3497b2e202SAlex Deucher #include <linux/kref.h> 35a9f87f64SChristian König #include <linux/rbtree.h> 3697b2e202SAlex Deucher #include <linux/hashtable.h> 37f54d1867SChris Wilson #include <linux/dma-fence.h> 3897b2e202SAlex Deucher 39248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_bo_api.h> 40248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_bo_driver.h> 41248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_placement.h> 42248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_module.h> 43248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_execbuf_util.h> 4497b2e202SAlex Deucher 45d03846afSChunming Zhou #include <drm/drmP.h> 4697b2e202SAlex Deucher #include <drm/drm_gem.h> 477e5a547fSChunming Zhou #include <drm/amdgpu_drm.h> 481b1f42d8SLucas Stach #include <drm/gpu_scheduler.h> 4997b2e202SAlex Deucher 5078c16834SAndres Rodriguez #include <kgd_kfd_interface.h> 51c79563a3SRex Zhu #include "dm_pp_interface.h" 52c79563a3SRex Zhu #include "kgd_pp_interface.h" 5378c16834SAndres Rodriguez 545fc3aeebSyanyang1 #include "amd_shared.h" 5597b2e202SAlex Deucher #include "amdgpu_mode.h" 5697b2e202SAlex Deucher #include "amdgpu_ih.h" 5797b2e202SAlex Deucher #include "amdgpu_irq.h" 5897b2e202SAlex Deucher #include "amdgpu_ucode.h" 59c632d799SFlora Cui #include "amdgpu_ttm.h" 600e5ca0d1SHuang Rui #include "amdgpu_psp.h" 6197b2e202SAlex Deucher #include "amdgpu_gds.h" 6256113504SChristian König #include "amdgpu_sync.h" 6378023016SChristian König #include "amdgpu_ring.h" 64073440d2SChristian König #include "amdgpu_vm.h" 65cf097881SAlex Deucher #include "amdgpu_dpm.h" 66a8fe58ceSMaruthi Bayyavarapu #include "amdgpu_acp.h" 674df654d2SLeo Liu #include "amdgpu_uvd.h" 685e568178SLeo Liu #include "amdgpu_vce.h" 6995aa13f6SLeo Liu #include "amdgpu_vcn.h" 709a189996SChristian König #include "amdgpu_mn.h" 71770d13b1SChristian König #include "amdgpu_gmc.h" 724562236bSHarry Wentland #include "amdgpu_dm.h" 73ceeb50edSMonk Liu #include "amdgpu_virt.h" 743490bdb5SChristian König #include "amdgpu_gart.h" 7575758255SAlex Deucher #include "amdgpu_debugfs.h" 76c79563a3SRex Zhu 7797b2e202SAlex Deucher /* 7897b2e202SAlex Deucher * Modules parameters. 7997b2e202SAlex Deucher */ 8097b2e202SAlex Deucher extern int amdgpu_modeset; 8197b2e202SAlex Deucher extern int amdgpu_vram_limit; 82218b5dcdSJohn Brooks extern int amdgpu_vis_vram_limit; 8383e74db6SAlex Deucher extern int amdgpu_gart_size; 8436d38372SChristian König extern int amdgpu_gtt_size; 8595844d20SMarek Olšák extern int amdgpu_moverate; 8697b2e202SAlex Deucher extern int amdgpu_benchmarking; 8797b2e202SAlex Deucher extern int amdgpu_testing; 8897b2e202SAlex Deucher extern int amdgpu_audio; 8997b2e202SAlex Deucher extern int amdgpu_disp_priority; 9097b2e202SAlex Deucher extern int amdgpu_hw_i2c; 9197b2e202SAlex Deucher extern int amdgpu_pcie_gen2; 9297b2e202SAlex Deucher extern int amdgpu_msi; 9397b2e202SAlex Deucher extern int amdgpu_lockup_timeout; 9497b2e202SAlex Deucher extern int amdgpu_dpm; 95e635ee07SHuang Rui extern int amdgpu_fw_load_type; 9697b2e202SAlex Deucher extern int amdgpu_aspm; 9797b2e202SAlex Deucher extern int amdgpu_runtime_pm; 980b693f0bSRex Zhu extern uint amdgpu_ip_block_mask; 9997b2e202SAlex Deucher extern int amdgpu_bapm; 10097b2e202SAlex Deucher extern int amdgpu_deep_color; 10197b2e202SAlex Deucher extern int amdgpu_vm_size; 10297b2e202SAlex Deucher extern int amdgpu_vm_block_size; 103d07f14beSRoger He extern int amdgpu_vm_fragment_size; 104d9c13156SChristian König extern int amdgpu_vm_fault_stop; 105b495bd3aSChristian König extern int amdgpu_vm_debug; 1069a4b7d4cSHarish Kasiviswanathan extern int amdgpu_vm_update_mode; 1074562236bSHarry Wentland extern int amdgpu_dc; 10802e749dcSHarry Wentland extern int amdgpu_dc_log; 1091333f723SJammy Zhou extern int amdgpu_sched_jobs; 1104afcb303SJammy Zhou extern int amdgpu_sched_hw_submission; 1113ca67300SRex Zhu extern int amdgpu_no_evict; 1123ca67300SRex Zhu extern int amdgpu_direct_gma_size; 1130b693f0bSRex Zhu extern uint amdgpu_pcie_gen_cap; 1140b693f0bSRex Zhu extern uint amdgpu_pcie_lane_cap; 1150b693f0bSRex Zhu extern uint amdgpu_cg_mask; 1160b693f0bSRex Zhu extern uint amdgpu_pg_mask; 1170b693f0bSRex Zhu extern uint amdgpu_sdma_phase_quantum; 1186f8941a2SNicolai Hähnle extern char *amdgpu_disable_cu; 1199accf2fdSEmily Deng extern char *amdgpu_virtual_display; 1200b693f0bSRex Zhu extern uint amdgpu_pp_feature_mask; 1216a7f76e7SChristian König extern int amdgpu_vram_page_split; 122bce23e00SAlex Deucher extern int amdgpu_ngg; 123bce23e00SAlex Deucher extern int amdgpu_prim_buf_per_se; 124bce23e00SAlex Deucher extern int amdgpu_pos_buf_per_se; 125bce23e00SAlex Deucher extern int amdgpu_cntl_sb_buf_per_se; 126bce23e00SAlex Deucher extern int amdgpu_param_buf_per_se; 12765781c78SMonk Liu extern int amdgpu_job_hang_limit; 128e8835e0eSHawking Zhang extern int amdgpu_lbpw; 1294a75aefeSAndres Rodriguez extern int amdgpu_compute_multipipe; 130dcebf026SAndrey Grodzovsky extern int amdgpu_gpu_recovery; 131bfca0289SShaoyun Liu extern int amdgpu_emu_mode; 1327951e376SRex Zhu extern uint amdgpu_smu_memory_pool_size; 13397b2e202SAlex Deucher 1346dd13096SFelix Kuehling #ifdef CONFIG_DRM_AMDGPU_SI 1356dd13096SFelix Kuehling extern int amdgpu_si_support; 1366dd13096SFelix Kuehling #endif 1377df28986SFelix Kuehling #ifdef CONFIG_DRM_AMDGPU_CIK 1387df28986SFelix Kuehling extern int amdgpu_cik_support; 1397df28986SFelix Kuehling #endif 14097b2e202SAlex Deucher 1416c8d74caSSamuel Li #define AMDGPU_SG_THRESHOLD (256*1024*1024) 14255ed8cafSChunming Zhou #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */ 1434b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000 14497b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */ 14597b2e202SAlex Deucher #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2) 14697b2e202SAlex Deucher /* AMDGPU_IB_POOL_SIZE must be a power of 2 */ 14797b2e202SAlex Deucher #define AMDGPU_IB_POOL_SIZE 16 14897b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32 14997b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT 4 150a5bde2f9SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH 16 15197b2e202SAlex Deucher 15236f523a7SJammy Zhou /* max number of IP instances */ 15336f523a7SJammy Zhou #define AMDGPU_MAX_SDMA_INSTANCES 2 15436f523a7SJammy Zhou 15597b2e202SAlex Deucher /* hard reset data */ 15697b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b 15797b2e202SAlex Deucher 15897b2e202SAlex Deucher /* reset flags */ 15997b2e202SAlex Deucher #define AMDGPU_RESET_GFX (1 << 0) 16097b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE (1 << 1) 16197b2e202SAlex Deucher #define AMDGPU_RESET_DMA (1 << 2) 16297b2e202SAlex Deucher #define AMDGPU_RESET_CP (1 << 3) 16397b2e202SAlex Deucher #define AMDGPU_RESET_GRBM (1 << 4) 16497b2e202SAlex Deucher #define AMDGPU_RESET_DMA1 (1 << 5) 16597b2e202SAlex Deucher #define AMDGPU_RESET_RLC (1 << 6) 16697b2e202SAlex Deucher #define AMDGPU_RESET_SEM (1 << 7) 16797b2e202SAlex Deucher #define AMDGPU_RESET_IH (1 << 8) 16897b2e202SAlex Deucher #define AMDGPU_RESET_VMC (1 << 9) 16997b2e202SAlex Deucher #define AMDGPU_RESET_MC (1 << 10) 17097b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY (1 << 11) 17197b2e202SAlex Deucher #define AMDGPU_RESET_UVD (1 << 12) 17297b2e202SAlex Deucher #define AMDGPU_RESET_VCE (1 << 13) 17397b2e202SAlex Deucher #define AMDGPU_RESET_VCE1 (1 << 14) 17497b2e202SAlex Deucher 17597b2e202SAlex Deucher /* GFX current status */ 17697b2e202SAlex Deucher #define AMDGPU_GFX_NORMAL_MODE 0x00000000L 17797b2e202SAlex Deucher #define AMDGPU_GFX_SAFE_MODE 0x00000001L 17897b2e202SAlex Deucher #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L 17997b2e202SAlex Deucher #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L 18097b2e202SAlex Deucher #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L 18197b2e202SAlex Deucher 18297b2e202SAlex Deucher /* max cursor sizes (in pixels) */ 18397b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128 18497b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128 18597b2e202SAlex Deucher 18697b2e202SAlex Deucher struct amdgpu_device; 18797b2e202SAlex Deucher struct amdgpu_ib; 18897b2e202SAlex Deucher struct amdgpu_cs_parser; 189bb977d37SChunming Zhou struct amdgpu_job; 19097b2e202SAlex Deucher struct amdgpu_irq_src; 1910b492a4cSAlex Deucher struct amdgpu_fpriv; 1929cca0b8eSChristian König struct amdgpu_bo_va_mapping; 19397b2e202SAlex Deucher 19497b2e202SAlex Deucher enum amdgpu_cp_irq { 19597b2e202SAlex Deucher AMDGPU_CP_IRQ_GFX_EOP = 0, 19697b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP, 19797b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP, 19897b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP, 19997b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP, 20097b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP, 20197b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP, 20297b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP, 20397b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP, 20497b2e202SAlex Deucher 20597b2e202SAlex Deucher AMDGPU_CP_IRQ_LAST 20697b2e202SAlex Deucher }; 20797b2e202SAlex Deucher 20897b2e202SAlex Deucher enum amdgpu_sdma_irq { 20997b2e202SAlex Deucher AMDGPU_SDMA_IRQ_TRAP0 = 0, 21097b2e202SAlex Deucher AMDGPU_SDMA_IRQ_TRAP1, 21197b2e202SAlex Deucher 21297b2e202SAlex Deucher AMDGPU_SDMA_IRQ_LAST 21397b2e202SAlex Deucher }; 21497b2e202SAlex Deucher 21597b2e202SAlex Deucher enum amdgpu_thermal_irq { 21697b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0, 21797b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_HIGH_TO_LOW, 21897b2e202SAlex Deucher 21997b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LAST 22097b2e202SAlex Deucher }; 22197b2e202SAlex Deucher 2224e638ae9SXiangliang Yu enum amdgpu_kiq_irq { 2234e638ae9SXiangliang Yu AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0, 2244e638ae9SXiangliang Yu AMDGPU_CP_KIQ_IRQ_LAST 2254e638ae9SXiangliang Yu }; 2264e638ae9SXiangliang Yu 22743fa561fSRex Zhu int amdgpu_device_ip_set_clockgating_state(void *dev, 2285fc3aeebSyanyang1 enum amd_ip_block_type block_type, 2295fc3aeebSyanyang1 enum amd_clockgating_state state); 23043fa561fSRex Zhu int amdgpu_device_ip_set_powergating_state(void *dev, 2315fc3aeebSyanyang1 enum amd_ip_block_type block_type, 2325fc3aeebSyanyang1 enum amd_powergating_state state); 2332990a1fcSAlex Deucher void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev, 2342990a1fcSAlex Deucher u32 *flags); 2352990a1fcSAlex Deucher int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev, 2365dbbb60bSAlex Deucher enum amd_ip_block_type block_type); 2372990a1fcSAlex Deucher bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev, 2385dbbb60bSAlex Deucher enum amd_ip_block_type block_type); 23997b2e202SAlex Deucher 240a1255107SAlex Deucher #define AMDGPU_MAX_IP_NUM 16 241a1255107SAlex Deucher 242a1255107SAlex Deucher struct amdgpu_ip_block_status { 243a1255107SAlex Deucher bool valid; 244a1255107SAlex Deucher bool sw; 245a1255107SAlex Deucher bool hw; 246a1255107SAlex Deucher bool late_initialized; 247a1255107SAlex Deucher bool hang; 248a1255107SAlex Deucher }; 249a1255107SAlex Deucher 25097b2e202SAlex Deucher struct amdgpu_ip_block_version { 251a1255107SAlex Deucher const enum amd_ip_block_type type; 252a1255107SAlex Deucher const u32 major; 253a1255107SAlex Deucher const u32 minor; 254a1255107SAlex Deucher const u32 rev; 2555fc3aeebSyanyang1 const struct amd_ip_funcs *funcs; 25697b2e202SAlex Deucher }; 25797b2e202SAlex Deucher 258a1255107SAlex Deucher struct amdgpu_ip_block { 259a1255107SAlex Deucher struct amdgpu_ip_block_status status; 260a1255107SAlex Deucher const struct amdgpu_ip_block_version *version; 261a1255107SAlex Deucher }; 262a1255107SAlex Deucher 2632990a1fcSAlex Deucher int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev, 2645fc3aeebSyanyang1 enum amd_ip_block_type type, 26597b2e202SAlex Deucher u32 major, u32 minor); 26697b2e202SAlex Deucher 2672990a1fcSAlex Deucher struct amdgpu_ip_block * 2682990a1fcSAlex Deucher amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev, 2695fc3aeebSyanyang1 enum amd_ip_block_type type); 27097b2e202SAlex Deucher 2712990a1fcSAlex Deucher int amdgpu_device_ip_block_add(struct amdgpu_device *adev, 272a1255107SAlex Deucher const struct amdgpu_ip_block_version *ip_block_version); 273a1255107SAlex Deucher 27497b2e202SAlex Deucher /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */ 27597b2e202SAlex Deucher struct amdgpu_buffer_funcs { 27697b2e202SAlex Deucher /* maximum bytes in a single operation */ 27797b2e202SAlex Deucher uint32_t copy_max_bytes; 27897b2e202SAlex Deucher 27997b2e202SAlex Deucher /* number of dw to reserve per operation */ 28097b2e202SAlex Deucher unsigned copy_num_dw; 28197b2e202SAlex Deucher 28297b2e202SAlex Deucher /* used for buffer migration */ 283c7ae72c0SChunming Zhou void (*emit_copy_buffer)(struct amdgpu_ib *ib, 28497b2e202SAlex Deucher /* src addr in bytes */ 28597b2e202SAlex Deucher uint64_t src_offset, 28697b2e202SAlex Deucher /* dst addr in bytes */ 28797b2e202SAlex Deucher uint64_t dst_offset, 28897b2e202SAlex Deucher /* number of byte to transfer */ 28997b2e202SAlex Deucher uint32_t byte_count); 29097b2e202SAlex Deucher 29197b2e202SAlex Deucher /* maximum bytes in a single operation */ 29297b2e202SAlex Deucher uint32_t fill_max_bytes; 29397b2e202SAlex Deucher 29497b2e202SAlex Deucher /* number of dw to reserve per operation */ 29597b2e202SAlex Deucher unsigned fill_num_dw; 29697b2e202SAlex Deucher 29797b2e202SAlex Deucher /* used for buffer clearing */ 2986e7a3840SChunming Zhou void (*emit_fill_buffer)(struct amdgpu_ib *ib, 29997b2e202SAlex Deucher /* value to write to memory */ 30097b2e202SAlex Deucher uint32_t src_data, 30197b2e202SAlex Deucher /* dst addr in bytes */ 30297b2e202SAlex Deucher uint64_t dst_offset, 30397b2e202SAlex Deucher /* number of byte to fill */ 30497b2e202SAlex Deucher uint32_t byte_count); 30597b2e202SAlex Deucher }; 30697b2e202SAlex Deucher 30797b2e202SAlex Deucher /* provided by hw blocks that can write ptes, e.g., sdma */ 30897b2e202SAlex Deucher struct amdgpu_vm_pte_funcs { 309e6d92197SYong Zhao /* number of dw to reserve per operation */ 310e6d92197SYong Zhao unsigned copy_pte_num_dw; 311e6d92197SYong Zhao 31297b2e202SAlex Deucher /* copy pte entries from GART */ 31397b2e202SAlex Deucher void (*copy_pte)(struct amdgpu_ib *ib, 31497b2e202SAlex Deucher uint64_t pe, uint64_t src, 31597b2e202SAlex Deucher unsigned count); 316e6d92197SYong Zhao 31797b2e202SAlex Deucher /* write pte one entry at a time with addr mapping */ 318de9ea7bdSChristian König void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe, 319de9ea7bdSChristian König uint64_t value, unsigned count, 320de9ea7bdSChristian König uint32_t incr); 32197b2e202SAlex Deucher /* for linear pte/pde updates without addr mapping */ 32297b2e202SAlex Deucher void (*set_pte_pde)(struct amdgpu_ib *ib, 32397b2e202SAlex Deucher uint64_t pe, 32497b2e202SAlex Deucher uint64_t addr, unsigned count, 3256b777607SChunming Zhou uint32_t incr, uint64_t flags); 32697b2e202SAlex Deucher }; 32797b2e202SAlex Deucher 32897b2e202SAlex Deucher /* provided by the ih block */ 32997b2e202SAlex Deucher struct amdgpu_ih_funcs { 33097b2e202SAlex Deucher /* ring read/write ptr handling, called from interrupt context */ 33197b2e202SAlex Deucher u32 (*get_wptr)(struct amdgpu_device *adev); 33200ecd8a2SFelix Kuehling bool (*prescreen_iv)(struct amdgpu_device *adev); 33397b2e202SAlex Deucher void (*decode_iv)(struct amdgpu_device *adev, 33497b2e202SAlex Deucher struct amdgpu_iv_entry *entry); 33597b2e202SAlex Deucher void (*set_rptr)(struct amdgpu_device *adev); 33697b2e202SAlex Deucher }; 33797b2e202SAlex Deucher 33897b2e202SAlex Deucher /* 33997b2e202SAlex Deucher * BIOS. 34097b2e202SAlex Deucher */ 34197b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev); 34297b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev); 34397b2e202SAlex Deucher 34497b2e202SAlex Deucher /* 34597b2e202SAlex Deucher * Clocks 34697b2e202SAlex Deucher */ 34797b2e202SAlex Deucher 34897b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3 34997b2e202SAlex Deucher 35097b2e202SAlex Deucher struct amdgpu_clock { 35197b2e202SAlex Deucher struct amdgpu_pll ppll[AMDGPU_MAX_PPLL]; 35297b2e202SAlex Deucher struct amdgpu_pll spll; 35397b2e202SAlex Deucher struct amdgpu_pll mpll; 35497b2e202SAlex Deucher /* 10 Khz units */ 35597b2e202SAlex Deucher uint32_t default_mclk; 35697b2e202SAlex Deucher uint32_t default_sclk; 35797b2e202SAlex Deucher uint32_t default_dispclk; 35897b2e202SAlex Deucher uint32_t current_dispclk; 35997b2e202SAlex Deucher uint32_t dp_extclk; 36097b2e202SAlex Deucher uint32_t max_pixel_clock; 36197b2e202SAlex Deucher }; 36297b2e202SAlex Deucher 36397b2e202SAlex Deucher /* 3649124a398SChristian König * GEM. 36597b2e202SAlex Deucher */ 36697b2e202SAlex Deucher 3677e5a547fSChunming Zhou #define AMDGPU_GEM_DOMAIN_MAX 0x3 36897b2e202SAlex Deucher #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base) 36997b2e202SAlex Deucher 37097b2e202SAlex Deucher void amdgpu_gem_object_free(struct drm_gem_object *obj); 37197b2e202SAlex Deucher int amdgpu_gem_object_open(struct drm_gem_object *obj, 37297b2e202SAlex Deucher struct drm_file *file_priv); 37397b2e202SAlex Deucher void amdgpu_gem_object_close(struct drm_gem_object *obj, 37497b2e202SAlex Deucher struct drm_file *file_priv); 37597b2e202SAlex Deucher unsigned long amdgpu_gem_timeout(uint64_t timeout_ns); 37697b2e202SAlex Deucher struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj); 3774d9c514dSChristian König struct drm_gem_object * 3784d9c514dSChristian König amdgpu_gem_prime_import_sg_table(struct drm_device *dev, 37997b2e202SAlex Deucher struct dma_buf_attachment *attach, 38097b2e202SAlex Deucher struct sg_table *sg); 38197b2e202SAlex Deucher struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev, 38297b2e202SAlex Deucher struct drm_gem_object *gobj, 38397b2e202SAlex Deucher int flags); 38409052fc3SSamuel Li struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev, 38509052fc3SSamuel Li struct dma_buf *dma_buf); 38697b2e202SAlex Deucher struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *); 38797b2e202SAlex Deucher void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj); 38897b2e202SAlex Deucher void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); 389dfced2e4SSamuel Li int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma); 39097b2e202SAlex Deucher 39197b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock. 39297b2e202SAlex Deucher * By conception this is an helper for other part of the driver 39397b2e202SAlex Deucher * like the indirect buffer or semaphore, which both have their 39497b2e202SAlex Deucher * locking. 39597b2e202SAlex Deucher * 39697b2e202SAlex Deucher * Principe is simple, we keep a list of sub allocation in offset 39797b2e202SAlex Deucher * order (first entry has offset == 0, last entry has the highest 39897b2e202SAlex Deucher * offset). 39997b2e202SAlex Deucher * 40097b2e202SAlex Deucher * When allocating new object we first check if there is room at 40197b2e202SAlex Deucher * the end total_size - (last_object_offset + last_object_size) >= 40297b2e202SAlex Deucher * alloc_size. If so we allocate new object there. 40397b2e202SAlex Deucher * 40497b2e202SAlex Deucher * When there is not enough room at the end, we start waiting for 40597b2e202SAlex Deucher * each sub object until we reach object_offset+object_size >= 40697b2e202SAlex Deucher * alloc_size, this object then become the sub object we return. 40797b2e202SAlex Deucher * 40897b2e202SAlex Deucher * Alignment can't be bigger than page size. 40997b2e202SAlex Deucher * 41097b2e202SAlex Deucher * Hole are not considered for allocation to keep things simple. 41197b2e202SAlex Deucher * Assumption is that there won't be hole (all object on same 41297b2e202SAlex Deucher * alignment). 41397b2e202SAlex Deucher */ 4146ba60b89SChristian König 4156ba60b89SChristian König #define AMDGPU_SA_NUM_FENCE_LISTS 32 4166ba60b89SChristian König 41797b2e202SAlex Deucher struct amdgpu_sa_manager { 41897b2e202SAlex Deucher wait_queue_head_t wq; 41997b2e202SAlex Deucher struct amdgpu_bo *bo; 42097b2e202SAlex Deucher struct list_head *hole; 4216ba60b89SChristian König struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS]; 42297b2e202SAlex Deucher struct list_head olist; 42397b2e202SAlex Deucher unsigned size; 42497b2e202SAlex Deucher uint64_t gpu_addr; 42597b2e202SAlex Deucher void *cpu_ptr; 42697b2e202SAlex Deucher uint32_t domain; 42797b2e202SAlex Deucher uint32_t align; 42897b2e202SAlex Deucher }; 42997b2e202SAlex Deucher 43097b2e202SAlex Deucher /* sub-allocation buffer */ 43197b2e202SAlex Deucher struct amdgpu_sa_bo { 43297b2e202SAlex Deucher struct list_head olist; 43397b2e202SAlex Deucher struct list_head flist; 43497b2e202SAlex Deucher struct amdgpu_sa_manager *manager; 43597b2e202SAlex Deucher unsigned soffset; 43697b2e202SAlex Deucher unsigned eoffset; 437f54d1867SChris Wilson struct dma_fence *fence; 43897b2e202SAlex Deucher }; 43997b2e202SAlex Deucher 44097b2e202SAlex Deucher /* 44197b2e202SAlex Deucher * GEM objects. 44297b2e202SAlex Deucher */ 443418aa0c2SChristian König void amdgpu_gem_force_release(struct amdgpu_device *adev); 44497b2e202SAlex Deucher int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size, 44597b2e202SAlex Deucher int alignment, u32 initial_domain, 446eab3de23SChristian König u64 flags, enum ttm_bo_type type, 447e1eb899bSChristian König struct reservation_object *resv, 44897b2e202SAlex Deucher struct drm_gem_object **obj); 44997b2e202SAlex Deucher 45097b2e202SAlex Deucher int amdgpu_mode_dumb_create(struct drm_file *file_priv, 45197b2e202SAlex Deucher struct drm_device *dev, 45297b2e202SAlex Deucher struct drm_mode_create_dumb *args); 45397b2e202SAlex Deucher int amdgpu_mode_dumb_mmap(struct drm_file *filp, 45497b2e202SAlex Deucher struct drm_device *dev, 45597b2e202SAlex Deucher uint32_t handle, uint64_t *offset_p); 456d573de2dSRex Zhu int amdgpu_fence_slab_init(void); 457d573de2dSRex Zhu void amdgpu_fence_slab_fini(void); 45897b2e202SAlex Deucher 45997b2e202SAlex Deucher /* 46097b2e202SAlex Deucher * GPU doorbell structures, functions & helpers 46197b2e202SAlex Deucher */ 46297b2e202SAlex Deucher typedef enum _AMDGPU_DOORBELL_ASSIGNMENT 46397b2e202SAlex Deucher { 46497b2e202SAlex Deucher AMDGPU_DOORBELL_KIQ = 0x000, 46597b2e202SAlex Deucher AMDGPU_DOORBELL_HIQ = 0x001, 46697b2e202SAlex Deucher AMDGPU_DOORBELL_DIQ = 0x002, 46797b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING0 = 0x010, 46897b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING1 = 0x011, 46997b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING2 = 0x012, 47097b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING3 = 0x013, 47197b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING4 = 0x014, 47297b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING5 = 0x015, 47397b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING6 = 0x016, 47497b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING7 = 0x017, 47597b2e202SAlex Deucher AMDGPU_DOORBELL_GFX_RING0 = 0x020, 47697b2e202SAlex Deucher AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0, 47797b2e202SAlex Deucher AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1, 47897b2e202SAlex Deucher AMDGPU_DOORBELL_IH = 0x1E8, 47997b2e202SAlex Deucher AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF, 48097b2e202SAlex Deucher AMDGPU_DOORBELL_INVALID = 0xFFFF 48197b2e202SAlex Deucher } AMDGPU_DOORBELL_ASSIGNMENT; 48297b2e202SAlex Deucher 48397b2e202SAlex Deucher struct amdgpu_doorbell { 48497b2e202SAlex Deucher /* doorbell mmio */ 48597b2e202SAlex Deucher resource_size_t base; 48697b2e202SAlex Deucher resource_size_t size; 48797b2e202SAlex Deucher u32 __iomem *ptr; 48897b2e202SAlex Deucher u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */ 48997b2e202SAlex Deucher }; 49097b2e202SAlex Deucher 49139807b93SKen Wang /* 49239807b93SKen Wang * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space 49339807b93SKen Wang */ 49439807b93SKen Wang typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT 49539807b93SKen Wang { 49639807b93SKen Wang /* 49739807b93SKen Wang * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in 49839807b93SKen Wang * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range. 49939807b93SKen Wang * Compute related doorbells are allocated from 0x00 to 0x8a 50039807b93SKen Wang */ 50139807b93SKen Wang 50239807b93SKen Wang 50339807b93SKen Wang /* kernel scheduling */ 50439807b93SKen Wang AMDGPU_DOORBELL64_KIQ = 0x00, 50539807b93SKen Wang 50639807b93SKen Wang /* HSA interface queue and debug queue */ 50739807b93SKen Wang AMDGPU_DOORBELL64_HIQ = 0x01, 50839807b93SKen Wang AMDGPU_DOORBELL64_DIQ = 0x02, 50939807b93SKen Wang 51039807b93SKen Wang /* Compute engines */ 51139807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING0 = 0x03, 51239807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING1 = 0x04, 51339807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING2 = 0x05, 51439807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING3 = 0x06, 51539807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING4 = 0x07, 51639807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING5 = 0x08, 51739807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING6 = 0x09, 51839807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING7 = 0x0a, 51939807b93SKen Wang 52039807b93SKen Wang /* User queue doorbell range (128 doorbells) */ 52139807b93SKen Wang AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b, 52239807b93SKen Wang AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a, 52339807b93SKen Wang 52439807b93SKen Wang /* Graphics engine */ 52539807b93SKen Wang AMDGPU_DOORBELL64_GFX_RING0 = 0x8b, 52639807b93SKen Wang 52739807b93SKen Wang /* 52839807b93SKen Wang * Other graphics doorbells can be allocated here: from 0x8c to 0xef 52939807b93SKen Wang * Graphics voltage island aperture 1 53039807b93SKen Wang * default non-graphics QWORD index is 0xF0 - 0xFF inclusive 53139807b93SKen Wang */ 53239807b93SKen Wang 53339807b93SKen Wang /* sDMA engines */ 53439807b93SKen Wang AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0, 53539807b93SKen Wang AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1, 53639807b93SKen Wang AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2, 53739807b93SKen Wang AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3, 53839807b93SKen Wang 53939807b93SKen Wang /* Interrupt handler */ 54039807b93SKen Wang AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */ 54139807b93SKen Wang AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */ 54239807b93SKen Wang AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */ 54339807b93SKen Wang 544e6b3ecb4SMonk Liu /* VCN engine use 32 bits doorbell */ 545e6b3ecb4SMonk Liu AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */ 546e6b3ecb4SMonk Liu AMDGPU_DOORBELL64_VCN2_3 = 0xF9, 547e6b3ecb4SMonk Liu AMDGPU_DOORBELL64_VCN4_5 = 0xFA, 548e6b3ecb4SMonk Liu AMDGPU_DOORBELL64_VCN6_7 = 0xFB, 549e6b3ecb4SMonk Liu 550e6b3ecb4SMonk Liu /* overlap the doorbell assignment with VCN as they are mutually exclusive 551e6b3ecb4SMonk Liu * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD 552e6b3ecb4SMonk Liu */ 5534ed11d79SFrank Min AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8, 5544ed11d79SFrank Min AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9, 5554ed11d79SFrank Min AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA, 5564ed11d79SFrank Min AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB, 557e6b3ecb4SMonk Liu 5584ed11d79SFrank Min AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC, 5594ed11d79SFrank Min AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD, 5604ed11d79SFrank Min AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE, 5614ed11d79SFrank Min AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF, 56239807b93SKen Wang 56339807b93SKen Wang AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF, 56439807b93SKen Wang AMDGPU_DOORBELL64_INVALID = 0xFFFF 56539807b93SKen Wang } AMDGPU_DOORBELL64_ASSIGNMENT; 56639807b93SKen Wang 56797b2e202SAlex Deucher /* 56897b2e202SAlex Deucher * IRQS. 56997b2e202SAlex Deucher */ 57097b2e202SAlex Deucher 57197b2e202SAlex Deucher struct amdgpu_flip_work { 572325cbba1SMichel Dänzer struct delayed_work flip_work; 57397b2e202SAlex Deucher struct work_struct unpin_work; 57497b2e202SAlex Deucher struct amdgpu_device *adev; 57597b2e202SAlex Deucher int crtc_id; 576325cbba1SMichel Dänzer u32 target_vblank; 57797b2e202SAlex Deucher uint64_t base; 57897b2e202SAlex Deucher struct drm_pending_vblank_event *event; 579765e7fbfSChristian König struct amdgpu_bo *old_abo; 580f54d1867SChris Wilson struct dma_fence *excl; 5811ffd2652SChristian König unsigned shared_count; 582f54d1867SChris Wilson struct dma_fence **shared; 583f54d1867SChris Wilson struct dma_fence_cb cb; 584cb9e59d7SAlex Deucher bool async; 58597b2e202SAlex Deucher }; 58697b2e202SAlex Deucher 58797b2e202SAlex Deucher 58897b2e202SAlex Deucher /* 58997b2e202SAlex Deucher * CP & rings. 59097b2e202SAlex Deucher */ 59197b2e202SAlex Deucher 59297b2e202SAlex Deucher struct amdgpu_ib { 59397b2e202SAlex Deucher struct amdgpu_sa_bo *sa_bo; 59497b2e202SAlex Deucher uint32_t length_dw; 59597b2e202SAlex Deucher uint64_t gpu_addr; 59697b2e202SAlex Deucher uint32_t *ptr; 597de807f81SJammy Zhou uint32_t flags; 59897b2e202SAlex Deucher }; 59997b2e202SAlex Deucher 6001b1f42d8SLucas Stach extern const struct drm_sched_backend_ops amdgpu_sched_ops; 601c1b69ed0SChunming Zhou 60250838c8cSChristian König int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs, 603c5637837SMonk Liu struct amdgpu_job **job, struct amdgpu_vm *vm); 604d71518b5SChristian König int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size, 605d71518b5SChristian König struct amdgpu_job **job); 606b6723c8dSMonk Liu 607a5fb4ec2SChristian König void amdgpu_job_free_resources(struct amdgpu_job *job); 60850838c8cSChristian König void amdgpu_job_free(struct amdgpu_job *job); 609d71518b5SChristian König int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring, 6101b1f42d8SLucas Stach struct drm_sched_entity *entity, void *owner, 611f54d1867SChris Wilson struct dma_fence **f); 6128b4fb00bSChristian König 61397b2e202SAlex Deucher /* 614effd924dSAndres Rodriguez * Queue manager 615effd924dSAndres Rodriguez */ 616effd924dSAndres Rodriguez struct amdgpu_queue_mapper { 617effd924dSAndres Rodriguez int hw_ip; 618effd924dSAndres Rodriguez struct mutex lock; 619effd924dSAndres Rodriguez /* protected by lock */ 620effd924dSAndres Rodriguez struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS]; 621effd924dSAndres Rodriguez }; 622effd924dSAndres Rodriguez 623effd924dSAndres Rodriguez struct amdgpu_queue_mgr { 624effd924dSAndres Rodriguez struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM]; 625effd924dSAndres Rodriguez }; 626effd924dSAndres Rodriguez 627effd924dSAndres Rodriguez int amdgpu_queue_mgr_init(struct amdgpu_device *adev, 628effd924dSAndres Rodriguez struct amdgpu_queue_mgr *mgr); 629effd924dSAndres Rodriguez int amdgpu_queue_mgr_fini(struct amdgpu_device *adev, 630effd924dSAndres Rodriguez struct amdgpu_queue_mgr *mgr); 631effd924dSAndres Rodriguez int amdgpu_queue_mgr_map(struct amdgpu_device *adev, 632effd924dSAndres Rodriguez struct amdgpu_queue_mgr *mgr, 633fa7c7939SMichel Dänzer u32 hw_ip, u32 instance, u32 ring, 634effd924dSAndres Rodriguez struct amdgpu_ring **out_ring); 635effd924dSAndres Rodriguez 636effd924dSAndres Rodriguez /* 63797b2e202SAlex Deucher * context related structures 63897b2e202SAlex Deucher */ 63997b2e202SAlex Deucher 64021c16bf6SChristian König struct amdgpu_ctx_ring { 64121c16bf6SChristian König uint64_t sequence; 642f54d1867SChris Wilson struct dma_fence **fences; 6431b1f42d8SLucas Stach struct drm_sched_entity entity; 64421c16bf6SChristian König }; 64521c16bf6SChristian König 64697b2e202SAlex Deucher struct amdgpu_ctx { 64797b2e202SAlex Deucher struct kref refcount; 6489cb7e5a9SChunming Zhou struct amdgpu_device *adev; 649effd924dSAndres Rodriguez struct amdgpu_queue_mgr queue_mgr; 650d94aed5aSMarek Olšák unsigned reset_counter; 651668ca1b4SMonk Liu unsigned reset_counter_query; 652e55f2b64SChristian König uint32_t vram_lost_counter; 65321c16bf6SChristian König spinlock_t ring_lock; 654f54d1867SChris Wilson struct dma_fence **fences; 65521c16bf6SChristian König struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS]; 656753ad49cSMonk Liu bool preamble_presented; 6571b1f42d8SLucas Stach enum drm_sched_priority init_priority; 6581b1f42d8SLucas Stach enum drm_sched_priority override_priority; 6590ae94444SAndrey Grodzovsky struct mutex lock; 6601102900dSMonk Liu atomic_t guilty; 66197b2e202SAlex Deucher }; 66297b2e202SAlex Deucher 66397b2e202SAlex Deucher struct amdgpu_ctx_mgr { 66497b2e202SAlex Deucher struct amdgpu_device *adev; 6650147ee0fSMarek Olšák struct mutex lock; 6660b492a4cSAlex Deucher /* protected by lock */ 6670b492a4cSAlex Deucher struct idr ctx_handles; 66897b2e202SAlex Deucher }; 66997b2e202SAlex Deucher 6700b492a4cSAlex Deucher struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id); 6710b492a4cSAlex Deucher int amdgpu_ctx_put(struct amdgpu_ctx *ctx); 6720b492a4cSAlex Deucher 673eb01abc7SMonk Liu int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring, 674eb01abc7SMonk Liu struct dma_fence *fence, uint64_t *seq); 675f54d1867SChris Wilson struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx, 67621c16bf6SChristian König struct amdgpu_ring *ring, uint64_t seq); 677c23be4aeSAndres Rodriguez void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx, 6781b1f42d8SLucas Stach enum drm_sched_priority priority); 67921c16bf6SChristian König 6800b492a4cSAlex Deucher int amdgpu_ctx_ioctl(struct drm_device *dev, void *data, 6810b492a4cSAlex Deucher struct drm_file *filp); 6820b492a4cSAlex Deucher 6830ae94444SAndrey Grodzovsky int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id); 6840ae94444SAndrey Grodzovsky 685efd4ccb5SChristian König void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr); 6868ee3a52eSEmily Deng void amdgpu_ctx_mgr_entity_cleanup(struct amdgpu_ctx_mgr *mgr); 6878ee3a52eSEmily Deng void amdgpu_ctx_mgr_entity_fini(struct amdgpu_ctx_mgr *mgr); 688efd4ccb5SChristian König void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr); 6890b492a4cSAlex Deucher 6900ae94444SAndrey Grodzovsky 69197b2e202SAlex Deucher /* 69297b2e202SAlex Deucher * file private structure 69397b2e202SAlex Deucher */ 69497b2e202SAlex Deucher 69597b2e202SAlex Deucher struct amdgpu_fpriv { 69697b2e202SAlex Deucher struct amdgpu_vm vm; 697b85891bdSJunwei Zhang struct amdgpu_bo_va *prt_va; 6980f4b3c68SChristian König struct amdgpu_bo_va *csa_va; 69997b2e202SAlex Deucher struct mutex bo_list_lock; 70097b2e202SAlex Deucher struct idr bo_list_handles; 70197b2e202SAlex Deucher struct amdgpu_ctx_mgr ctx_mgr; 70297b2e202SAlex Deucher }; 70397b2e202SAlex Deucher 70497b2e202SAlex Deucher /* 70597b2e202SAlex Deucher * residency list 70697b2e202SAlex Deucher */ 7079124a398SChristian König struct amdgpu_bo_list_entry { 7089124a398SChristian König struct amdgpu_bo *robj; 7099124a398SChristian König struct ttm_validate_buffer tv; 7109124a398SChristian König struct amdgpu_bo_va *bo_va; 7119124a398SChristian König uint32_t priority; 7129124a398SChristian König struct page **user_pages; 7139124a398SChristian König int user_invalidated; 7149124a398SChristian König }; 71597b2e202SAlex Deucher 71697b2e202SAlex Deucher struct amdgpu_bo_list { 71797b2e202SAlex Deucher struct mutex lock; 7185ac55629SAlex Xie struct rcu_head rhead; 7195ac55629SAlex Xie struct kref refcount; 72097b2e202SAlex Deucher struct amdgpu_bo *gds_obj; 72197b2e202SAlex Deucher struct amdgpu_bo *gws_obj; 72297b2e202SAlex Deucher struct amdgpu_bo *oa_obj; 723211dff55SChristian König unsigned first_userptr; 72497b2e202SAlex Deucher unsigned num_entries; 72597b2e202SAlex Deucher struct amdgpu_bo_list_entry *array; 72697b2e202SAlex Deucher }; 72797b2e202SAlex Deucher 72897b2e202SAlex Deucher struct amdgpu_bo_list * 72997b2e202SAlex Deucher amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id); 730636ce25cSChristian König void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list, 731636ce25cSChristian König struct list_head *validated); 73297b2e202SAlex Deucher void amdgpu_bo_list_put(struct amdgpu_bo_list *list); 73397b2e202SAlex Deucher void amdgpu_bo_list_free(struct amdgpu_bo_list *list); 73497b2e202SAlex Deucher 73597b2e202SAlex Deucher /* 73697b2e202SAlex Deucher * GFX stuff 73797b2e202SAlex Deucher */ 73897b2e202SAlex Deucher #include "clearstate_defs.h" 73997b2e202SAlex Deucher 74079e5412cSAlex Deucher struct amdgpu_rlc_funcs { 74179e5412cSAlex Deucher void (*enter_safe_mode)(struct amdgpu_device *adev); 74279e5412cSAlex Deucher void (*exit_safe_mode)(struct amdgpu_device *adev); 74379e5412cSAlex Deucher }; 74479e5412cSAlex Deucher 74597b2e202SAlex Deucher struct amdgpu_rlc { 74697b2e202SAlex Deucher /* for power gating */ 74797b2e202SAlex Deucher struct amdgpu_bo *save_restore_obj; 74897b2e202SAlex Deucher uint64_t save_restore_gpu_addr; 74997b2e202SAlex Deucher volatile uint32_t *sr_ptr; 75097b2e202SAlex Deucher const u32 *reg_list; 75197b2e202SAlex Deucher u32 reg_list_size; 75297b2e202SAlex Deucher /* for clear state */ 75397b2e202SAlex Deucher struct amdgpu_bo *clear_state_obj; 75497b2e202SAlex Deucher uint64_t clear_state_gpu_addr; 75597b2e202SAlex Deucher volatile uint32_t *cs_ptr; 75697b2e202SAlex Deucher const struct cs_section_def *cs_data; 75797b2e202SAlex Deucher u32 clear_state_size; 75897b2e202SAlex Deucher /* for cp tables */ 75997b2e202SAlex Deucher struct amdgpu_bo *cp_table_obj; 76097b2e202SAlex Deucher uint64_t cp_table_gpu_addr; 76197b2e202SAlex Deucher volatile uint32_t *cp_table_ptr; 76297b2e202SAlex Deucher u32 cp_table_size; 76379e5412cSAlex Deucher 76479e5412cSAlex Deucher /* safe mode for updating CG/PG state */ 76579e5412cSAlex Deucher bool in_safe_mode; 76679e5412cSAlex Deucher const struct amdgpu_rlc_funcs *funcs; 7672b6cd977SEric Huang 7682b6cd977SEric Huang /* for firmware data */ 7692b6cd977SEric Huang u32 save_and_restore_offset; 7702b6cd977SEric Huang u32 clear_state_descriptor_offset; 7712b6cd977SEric Huang u32 avail_scratch_ram_locations; 7722b6cd977SEric Huang u32 reg_restore_list_size; 7732b6cd977SEric Huang u32 reg_list_format_start; 7742b6cd977SEric Huang u32 reg_list_format_separate_start; 7752b6cd977SEric Huang u32 starting_offsets_start; 7762b6cd977SEric Huang u32 reg_list_format_size_bytes; 7772b6cd977SEric Huang u32 reg_list_size_bytes; 778621a6318SHuang Rui u32 reg_list_format_direct_reg_list_length; 779621a6318SHuang Rui u32 save_restore_list_cntl_size_bytes; 780621a6318SHuang Rui u32 save_restore_list_gpm_size_bytes; 781621a6318SHuang Rui u32 save_restore_list_srm_size_bytes; 7822b6cd977SEric Huang 7832b6cd977SEric Huang u32 *register_list_format; 7842b6cd977SEric Huang u32 *register_restore; 785621a6318SHuang Rui u8 *save_restore_list_cntl; 786621a6318SHuang Rui u8 *save_restore_list_gpm; 787621a6318SHuang Rui u8 *save_restore_list_srm; 788621a6318SHuang Rui 789621a6318SHuang Rui bool is_rlc_v2_1; 79097b2e202SAlex Deucher }; 79197b2e202SAlex Deucher 79278c16834SAndres Rodriguez #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES 79378c16834SAndres Rodriguez 79497b2e202SAlex Deucher struct amdgpu_mec { 79597b2e202SAlex Deucher struct amdgpu_bo *hpd_eop_obj; 79697b2e202SAlex Deucher u64 hpd_eop_gpu_addr; 797b1023571SKen Wang struct amdgpu_bo *mec_fw_obj; 798b1023571SKen Wang u64 mec_fw_gpu_addr; 79997b2e202SAlex Deucher u32 num_mec; 80042794b27SAndres Rodriguez u32 num_pipe_per_mec; 80142794b27SAndres Rodriguez u32 num_queue_per_pipe; 80259a82d7dSXiangliang Yu void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1]; 80378c16834SAndres Rodriguez 80478c16834SAndres Rodriguez /* These are the resources for which amdgpu takes ownership */ 80578c16834SAndres Rodriguez DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); 80697b2e202SAlex Deucher }; 80797b2e202SAlex Deucher 8084e638ae9SXiangliang Yu struct amdgpu_kiq { 8094e638ae9SXiangliang Yu u64 eop_gpu_addr; 8104e638ae9SXiangliang Yu struct amdgpu_bo *eop_obj; 81143ca8efaSpding spinlock_t ring_lock; 8124e638ae9SXiangliang Yu struct amdgpu_ring ring; 8134e638ae9SXiangliang Yu struct amdgpu_irq_src irq; 8144e638ae9SXiangliang Yu }; 8154e638ae9SXiangliang Yu 81697b2e202SAlex Deucher /* 81797b2e202SAlex Deucher * GPU scratch registers structures, functions & helpers 81897b2e202SAlex Deucher */ 81997b2e202SAlex Deucher struct amdgpu_scratch { 82097b2e202SAlex Deucher unsigned num_reg; 82197b2e202SAlex Deucher uint32_t reg_base; 82250261151SNils Wallménius uint32_t free_mask; 82397b2e202SAlex Deucher }; 82497b2e202SAlex Deucher 82597b2e202SAlex Deucher /* 82697b2e202SAlex Deucher * GFX configurations 82797b2e202SAlex Deucher */ 828e3fa7630SAlex Deucher #define AMDGPU_GFX_MAX_SE 4 829e3fa7630SAlex Deucher #define AMDGPU_GFX_MAX_SH_PER_SE 2 830e3fa7630SAlex Deucher 831e3fa7630SAlex Deucher struct amdgpu_rb_config { 832e3fa7630SAlex Deucher uint32_t rb_backend_disable; 833e3fa7630SAlex Deucher uint32_t user_rb_backend_disable; 834e3fa7630SAlex Deucher uint32_t raster_config; 835e3fa7630SAlex Deucher uint32_t raster_config_1; 836e3fa7630SAlex Deucher }; 837e3fa7630SAlex Deucher 838d0e95758SAndrey Grodzovsky struct gb_addr_config { 839d0e95758SAndrey Grodzovsky uint16_t pipe_interleave_size; 840d0e95758SAndrey Grodzovsky uint8_t num_pipes; 841d0e95758SAndrey Grodzovsky uint8_t max_compress_frags; 842d0e95758SAndrey Grodzovsky uint8_t num_banks; 843d0e95758SAndrey Grodzovsky uint8_t num_se; 844d0e95758SAndrey Grodzovsky uint8_t num_rb_per_se; 845d0e95758SAndrey Grodzovsky }; 846d0e95758SAndrey Grodzovsky 847ea323f88SJunwei Zhang struct amdgpu_gfx_config { 84897b2e202SAlex Deucher unsigned max_shader_engines; 84997b2e202SAlex Deucher unsigned max_tile_pipes; 85097b2e202SAlex Deucher unsigned max_cu_per_sh; 85197b2e202SAlex Deucher unsigned max_sh_per_se; 85297b2e202SAlex Deucher unsigned max_backends_per_se; 85397b2e202SAlex Deucher unsigned max_texture_channel_caches; 85497b2e202SAlex Deucher unsigned max_gprs; 85597b2e202SAlex Deucher unsigned max_gs_threads; 85697b2e202SAlex Deucher unsigned max_hw_contexts; 85797b2e202SAlex Deucher unsigned sc_prim_fifo_size_frontend; 85897b2e202SAlex Deucher unsigned sc_prim_fifo_size_backend; 85997b2e202SAlex Deucher unsigned sc_hiz_tile_fifo_size; 86097b2e202SAlex Deucher unsigned sc_earlyz_tile_fifo_size; 86197b2e202SAlex Deucher 86297b2e202SAlex Deucher unsigned num_tile_pipes; 86397b2e202SAlex Deucher unsigned backend_enable_mask; 86497b2e202SAlex Deucher unsigned mem_max_burst_length_bytes; 86597b2e202SAlex Deucher unsigned mem_row_size_in_kb; 86697b2e202SAlex Deucher unsigned shader_engine_tile_size; 86797b2e202SAlex Deucher unsigned num_gpus; 86897b2e202SAlex Deucher unsigned multi_gpu_tile_size; 86997b2e202SAlex Deucher unsigned mc_arb_ramcfg; 87097b2e202SAlex Deucher unsigned gb_addr_config; 8718f8e00c1SAlex Deucher unsigned num_rbs; 872408bfe7cSJunwei Zhang unsigned gs_vgt_table_depth; 873408bfe7cSJunwei Zhang unsigned gs_prim_buffer_depth; 87497b2e202SAlex Deucher 87597b2e202SAlex Deucher uint32_t tile_mode_array[32]; 87697b2e202SAlex Deucher uint32_t macrotile_mode_array[16]; 877e3fa7630SAlex Deucher 878d0e95758SAndrey Grodzovsky struct gb_addr_config gb_addr_config_fields; 879e3fa7630SAlex Deucher struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE]; 880df6e2c4aSJunwei Zhang 881df6e2c4aSJunwei Zhang /* gfx configure feature */ 882df6e2c4aSJunwei Zhang uint32_t double_offchip_lds_buf; 8835eeae247SAlex Deucher /* cached value of DB_DEBUG2 */ 8845eeae247SAlex Deucher uint32_t db_debug2; 88597b2e202SAlex Deucher }; 88697b2e202SAlex Deucher 8877dae69a2SAlex Deucher struct amdgpu_cu_info { 888ebdebf42SFlora Cui uint32_t simd_per_cu; 88951fd0370SHawking Zhang uint32_t max_waves_per_simd; 890408bfe7cSJunwei Zhang uint32_t wave_front_size; 89151fd0370SHawking Zhang uint32_t max_scratch_slots_per_cu; 89251fd0370SHawking Zhang uint32_t lds_size; 893dbfe85eaSFlora Cui 894dbfe85eaSFlora Cui /* total active CU number */ 895dbfe85eaSFlora Cui uint32_t number; 896dbfe85eaSFlora Cui uint32_t ao_cu_mask; 897dbfe85eaSFlora Cui uint32_t ao_cu_bitmap[4][4]; 8987dae69a2SAlex Deucher uint32_t bitmap[4][4]; 8997dae69a2SAlex Deucher }; 9007dae69a2SAlex Deucher 901b95e31fdSAlex Deucher struct amdgpu_gfx_funcs { 902b95e31fdSAlex Deucher /* get the gpu clock counter */ 903b95e31fdSAlex Deucher uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev); 9049559ef5bSTom St Denis void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance); 905472259f0STom St Denis void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields); 906c5a60ce8STom St Denis void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst); 907c5a60ce8STom St Denis void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst); 908f7a9ee81SAndrey Grodzovsky void (*select_me_pipe_q)(struct amdgpu_device *adev, u32 me, u32 pipe, u32 queue); 909b95e31fdSAlex Deucher }; 910b95e31fdSAlex Deucher 911bce23e00SAlex Deucher struct amdgpu_ngg_buf { 912bce23e00SAlex Deucher struct amdgpu_bo *bo; 913bce23e00SAlex Deucher uint64_t gpu_addr; 914bce23e00SAlex Deucher uint32_t size; 915bce23e00SAlex Deucher uint32_t bo_size; 916bce23e00SAlex Deucher }; 917bce23e00SAlex Deucher 918bce23e00SAlex Deucher enum { 919af8baf15SGuenter Roeck NGG_PRIM = 0, 920af8baf15SGuenter Roeck NGG_POS, 921af8baf15SGuenter Roeck NGG_CNTL, 922af8baf15SGuenter Roeck NGG_PARAM, 923bce23e00SAlex Deucher NGG_BUF_MAX 924bce23e00SAlex Deucher }; 925bce23e00SAlex Deucher 926bce23e00SAlex Deucher struct amdgpu_ngg { 927bce23e00SAlex Deucher struct amdgpu_ngg_buf buf[NGG_BUF_MAX]; 928bce23e00SAlex Deucher uint32_t gds_reserve_addr; 929bce23e00SAlex Deucher uint32_t gds_reserve_size; 930bce23e00SAlex Deucher bool init; 931bce23e00SAlex Deucher }; 932bce23e00SAlex Deucher 93397b2e202SAlex Deucher struct amdgpu_gfx { 93497b2e202SAlex Deucher struct mutex gpu_clock_mutex; 935ea323f88SJunwei Zhang struct amdgpu_gfx_config config; 93697b2e202SAlex Deucher struct amdgpu_rlc rlc; 93797b2e202SAlex Deucher struct amdgpu_mec mec; 9384e638ae9SXiangliang Yu struct amdgpu_kiq kiq; 93997b2e202SAlex Deucher struct amdgpu_scratch scratch; 94097b2e202SAlex Deucher const struct firmware *me_fw; /* ME firmware */ 94197b2e202SAlex Deucher uint32_t me_fw_version; 94297b2e202SAlex Deucher const struct firmware *pfp_fw; /* PFP firmware */ 94397b2e202SAlex Deucher uint32_t pfp_fw_version; 94497b2e202SAlex Deucher const struct firmware *ce_fw; /* CE firmware */ 94597b2e202SAlex Deucher uint32_t ce_fw_version; 94697b2e202SAlex Deucher const struct firmware *rlc_fw; /* RLC firmware */ 94797b2e202SAlex Deucher uint32_t rlc_fw_version; 94897b2e202SAlex Deucher const struct firmware *mec_fw; /* MEC firmware */ 94997b2e202SAlex Deucher uint32_t mec_fw_version; 95097b2e202SAlex Deucher const struct firmware *mec2_fw; /* MEC2 firmware */ 95197b2e202SAlex Deucher uint32_t mec2_fw_version; 95202558a00SKen Wang uint32_t me_feature_version; 95302558a00SKen Wang uint32_t ce_feature_version; 95402558a00SKen Wang uint32_t pfp_feature_version; 955351643d7SJammy Zhou uint32_t rlc_feature_version; 956621a6318SHuang Rui uint32_t rlc_srlc_fw_version; 957621a6318SHuang Rui uint32_t rlc_srlc_feature_version; 958621a6318SHuang Rui uint32_t rlc_srlg_fw_version; 959621a6318SHuang Rui uint32_t rlc_srlg_feature_version; 960621a6318SHuang Rui uint32_t rlc_srls_fw_version; 961621a6318SHuang Rui uint32_t rlc_srls_feature_version; 962351643d7SJammy Zhou uint32_t mec_feature_version; 963351643d7SJammy Zhou uint32_t mec2_feature_version; 96497b2e202SAlex Deucher struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS]; 96597b2e202SAlex Deucher unsigned num_gfx_rings; 96697b2e202SAlex Deucher struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS]; 96797b2e202SAlex Deucher unsigned num_compute_rings; 96897b2e202SAlex Deucher struct amdgpu_irq_src eop_irq; 96997b2e202SAlex Deucher struct amdgpu_irq_src priv_reg_irq; 97097b2e202SAlex Deucher struct amdgpu_irq_src priv_inst_irq; 9715a2f2913SDavid Panariti struct amdgpu_irq_src cp_ecc_error_irq; 97297b2e202SAlex Deucher /* gfx status */ 97397b2e202SAlex Deucher uint32_t gfx_current_status; 974a101a899SKen Wang /* ce ram size*/ 975a101a899SKen Wang unsigned ce_ram_size; 9767dae69a2SAlex Deucher struct amdgpu_cu_info cu_info; 977b95e31fdSAlex Deucher const struct amdgpu_gfx_funcs *funcs; 9783d7c6384SChunming Zhou 9793d7c6384SChunming Zhou /* reset mask */ 9803d7c6384SChunming Zhou uint32_t grbm_soft_reset; 9813d7c6384SChunming Zhou uint32_t srbm_soft_reset; 982b4e40676SDavid Panariti /* s3/s4 mask */ 983b4e40676SDavid Panariti bool in_suspend; 984bce23e00SAlex Deucher /* NGG */ 985bce23e00SAlex Deucher struct amdgpu_ngg ngg; 986b8866c26SAndres Rodriguez 987b8866c26SAndres Rodriguez /* pipe reservation */ 988b8866c26SAndres Rodriguez struct mutex pipe_reserve_mutex; 989b8866c26SAndres Rodriguez DECLARE_BITMAP (pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); 99097b2e202SAlex Deucher }; 99197b2e202SAlex Deucher 992b07c60c0SChristian König int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm, 99397b2e202SAlex Deucher unsigned size, struct amdgpu_ib *ib); 9944d9c514dSChristian König void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, 995f54d1867SChris Wilson struct dma_fence *f); 996b07c60c0SChristian König int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs, 99750ddc75eSJunwei Zhang struct amdgpu_ib *ibs, struct amdgpu_job *job, 99850ddc75eSJunwei Zhang struct dma_fence **f); 99997b2e202SAlex Deucher int amdgpu_ib_pool_init(struct amdgpu_device *adev); 100097b2e202SAlex Deucher void amdgpu_ib_pool_fini(struct amdgpu_device *adev); 100197b2e202SAlex Deucher int amdgpu_ib_ring_tests(struct amdgpu_device *adev); 100297b2e202SAlex Deucher 100397b2e202SAlex Deucher /* 100497b2e202SAlex Deucher * CS. 100597b2e202SAlex Deucher */ 100697b2e202SAlex Deucher struct amdgpu_cs_chunk { 100797b2e202SAlex Deucher uint32_t chunk_id; 100897b2e202SAlex Deucher uint32_t length_dw; 1009758ac17fSChristian König void *kdata; 101097b2e202SAlex Deucher }; 101197b2e202SAlex Deucher 101297b2e202SAlex Deucher struct amdgpu_cs_parser { 101397b2e202SAlex Deucher struct amdgpu_device *adev; 101497b2e202SAlex Deucher struct drm_file *filp; 10153cb485f3SChristian König struct amdgpu_ctx *ctx; 1016c3cca41eSChristian König 101797b2e202SAlex Deucher /* chunks */ 101897b2e202SAlex Deucher unsigned nchunks; 101997b2e202SAlex Deucher struct amdgpu_cs_chunk *chunks; 1020c3cca41eSChristian König 102150838c8cSChristian König /* scheduler job object */ 102250838c8cSChristian König struct amdgpu_job *job; 1023c3cca41eSChristian König 1024c3cca41eSChristian König /* buffer objects */ 1025c3cca41eSChristian König struct ww_acquire_ctx ticket; 1026c3cca41eSChristian König struct amdgpu_bo_list *bo_list; 10273fe89771SChristian König struct amdgpu_mn *mn; 102856467ebfSChristian König struct amdgpu_bo_list_entry vm_pd; 102997b2e202SAlex Deucher struct list_head validated; 1030f54d1867SChris Wilson struct dma_fence *fence; 1031f69f90a1SChristian König uint64_t bytes_moved_threshold; 103200f06b24SJohn Brooks uint64_t bytes_moved_vis_threshold; 1033f69f90a1SChristian König uint64_t bytes_moved; 103400f06b24SJohn Brooks uint64_t bytes_moved_vis; 1035662bfa61SChristian König struct amdgpu_bo_list_entry *evictable; 103697b2e202SAlex Deucher 103797b2e202SAlex Deucher /* user fence */ 103891acbeb6SChristian König struct amdgpu_bo_list_entry uf_entry; 1039660e8558SDave Airlie 1040660e8558SDave Airlie unsigned num_post_dep_syncobjs; 1041660e8558SDave Airlie struct drm_syncobj **post_dep_syncobjs; 104297b2e202SAlex Deucher }; 104397b2e202SAlex Deucher 1044753ad49cSMonk Liu #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */ 1045753ad49cSMonk Liu #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */ 1046753ad49cSMonk Liu #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */ 1047753ad49cSMonk Liu 1048bb977d37SChunming Zhou struct amdgpu_job { 10491b1f42d8SLucas Stach struct drm_sched_job base; 1050bb977d37SChunming Zhou struct amdgpu_device *adev; 1051c5637837SMonk Liu struct amdgpu_vm *vm; 1052b07c60c0SChristian König struct amdgpu_ring *ring; 1053e86f9ceeSChristian König struct amdgpu_sync sync; 1054df83d1ebSChunming Zhou struct amdgpu_sync sched_sync; 1055bb977d37SChunming Zhou struct amdgpu_ib *ibs; 1056f54d1867SChris Wilson struct dma_fence *fence; /* the hw fence */ 1057753ad49cSMonk Liu uint32_t preamble_status; 1058bb977d37SChunming Zhou uint32_t num_ibs; 1059e2840221SChristian König void *owner; 10603aecd24cSMonk Liu uint64_t fence_ctx; /* the fence_context this job uses */ 1061fd53be30SChunming Zhou bool vm_needs_flush; 1062d88bf583SChristian König uint64_t vm_pd_addr; 10635a4633c4SChristian König unsigned vmid; 10645a4633c4SChristian König unsigned pasid; 1065d88bf583SChristian König uint32_t gds_base, gds_size; 1066d88bf583SChristian König uint32_t gws_base, gws_size; 1067d88bf583SChristian König uint32_t oa_base, oa_size; 106814e47f93SChristian König uint32_t vram_lost_counter; 1069758ac17fSChristian König 1070758ac17fSChristian König /* user fence handling */ 1071b5f5acbcSChristian König uint64_t uf_addr; 1072758ac17fSChristian König uint64_t uf_sequence; 1073758ac17fSChristian König 1074bb977d37SChunming Zhou }; 1075a6db8a33SJunwei Zhang #define to_amdgpu_job(sched_job) \ 1076a6db8a33SJunwei Zhang container_of((sched_job), struct amdgpu_job, base) 1077bb977d37SChunming Zhou 10787270f839SChristian König static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, 10797270f839SChristian König uint32_t ib_idx, int idx) 108097b2e202SAlex Deucher { 108150838c8cSChristian König return p->job->ibs[ib_idx].ptr[idx]; 108297b2e202SAlex Deucher } 108397b2e202SAlex Deucher 10847270f839SChristian König static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p, 10857270f839SChristian König uint32_t ib_idx, int idx, 10867270f839SChristian König uint32_t value) 10877270f839SChristian König { 108850838c8cSChristian König p->job->ibs[ib_idx].ptr[idx] = value; 10897270f839SChristian König } 10907270f839SChristian König 109197b2e202SAlex Deucher /* 109297b2e202SAlex Deucher * Writeback 109397b2e202SAlex Deucher */ 109473469585SMonk Liu #define AMDGPU_MAX_WB 128 /* Reserve at most 128 WB slots for amdgpu-owned rings. */ 109597b2e202SAlex Deucher 109697b2e202SAlex Deucher struct amdgpu_wb { 109797b2e202SAlex Deucher struct amdgpu_bo *wb_obj; 109897b2e202SAlex Deucher volatile uint32_t *wb; 109997b2e202SAlex Deucher uint64_t gpu_addr; 110097b2e202SAlex Deucher u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */ 110197b2e202SAlex Deucher unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)]; 110297b2e202SAlex Deucher }; 110397b2e202SAlex Deucher 1104131b4b36SAlex Deucher int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb); 1105131b4b36SAlex Deucher void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb); 110697b2e202SAlex Deucher 110797b2e202SAlex Deucher /* 110897b2e202SAlex Deucher * SDMA 110997b2e202SAlex Deucher */ 1110c113ea1cSAlex Deucher struct amdgpu_sdma_instance { 111197b2e202SAlex Deucher /* SDMA firmware */ 111297b2e202SAlex Deucher const struct firmware *fw; 111397b2e202SAlex Deucher uint32_t fw_version; 1114cfa2104fSJammy Zhou uint32_t feature_version; 111597b2e202SAlex Deucher 111697b2e202SAlex Deucher struct amdgpu_ring ring; 111718111de0SJammy Zhou bool burst_nop; 111897b2e202SAlex Deucher }; 111997b2e202SAlex Deucher 1120c113ea1cSAlex Deucher struct amdgpu_sdma { 1121c113ea1cSAlex Deucher struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES]; 112230d1574fSKen Wang #ifdef CONFIG_DRM_AMDGPU_SI 112330d1574fSKen Wang //SI DMA has a difference trap irq number for the second engine 112430d1574fSKen Wang struct amdgpu_irq_src trap_irq_1; 112530d1574fSKen Wang #endif 1126c113ea1cSAlex Deucher struct amdgpu_irq_src trap_irq; 1127c113ea1cSAlex Deucher struct amdgpu_irq_src illegal_inst_irq; 1128c113ea1cSAlex Deucher int num_instances; 1129e702a680SChunming Zhou uint32_t srbm_soft_reset; 1130c113ea1cSAlex Deucher }; 1131c113ea1cSAlex Deucher 113297b2e202SAlex Deucher /* 113397b2e202SAlex Deucher * Firmware 113497b2e202SAlex Deucher */ 1135e635ee07SHuang Rui enum amdgpu_firmware_load_type { 1136e635ee07SHuang Rui AMDGPU_FW_LOAD_DIRECT = 0, 1137e635ee07SHuang Rui AMDGPU_FW_LOAD_SMU, 1138e635ee07SHuang Rui AMDGPU_FW_LOAD_PSP, 1139e635ee07SHuang Rui }; 1140e635ee07SHuang Rui 114197b2e202SAlex Deucher struct amdgpu_firmware { 114297b2e202SAlex Deucher struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM]; 1143e635ee07SHuang Rui enum amdgpu_firmware_load_type load_type; 114497b2e202SAlex Deucher struct amdgpu_bo *fw_buf; 114597b2e202SAlex Deucher unsigned int fw_size; 11462445b227SHuang Rui unsigned int max_ucodes; 11470e5ca0d1SHuang Rui /* firmwares are loaded by psp instead of smu from vega10 */ 11480e5ca0d1SHuang Rui const struct amdgpu_psp_funcs *funcs; 11490e5ca0d1SHuang Rui struct amdgpu_bo *rbuf; 11500e5ca0d1SHuang Rui struct mutex mutex; 1151ab4fe3e1SHuang Rui 1152ab4fe3e1SHuang Rui /* gpu info firmware data pointer */ 1153ab4fe3e1SHuang Rui const struct firmware *gpu_info_fw; 1154d59c026bSMonk Liu 1155d59c026bSMonk Liu void *fw_buf_ptr; 1156d59c026bSMonk Liu uint64_t fw_buf_mc; 115797b2e202SAlex Deucher }; 115897b2e202SAlex Deucher 115997b2e202SAlex Deucher /* 116097b2e202SAlex Deucher * Benchmarking 116197b2e202SAlex Deucher */ 116297b2e202SAlex Deucher void amdgpu_benchmark(struct amdgpu_device *adev, int test_number); 116397b2e202SAlex Deucher 116497b2e202SAlex Deucher 116597b2e202SAlex Deucher /* 116697b2e202SAlex Deucher * Testing 116797b2e202SAlex Deucher */ 116897b2e202SAlex Deucher void amdgpu_test_moves(struct amdgpu_device *adev); 116997b2e202SAlex Deucher 117050ab2533SHuang Rui 117197b2e202SAlex Deucher /* 117297b2e202SAlex Deucher * amdgpu smumgr functions 117397b2e202SAlex Deucher */ 117497b2e202SAlex Deucher struct amdgpu_smumgr_funcs { 117597b2e202SAlex Deucher int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype); 117697b2e202SAlex Deucher int (*request_smu_load_fw)(struct amdgpu_device *adev); 117797b2e202SAlex Deucher int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype); 117897b2e202SAlex Deucher }; 117997b2e202SAlex Deucher 118097b2e202SAlex Deucher /* 118197b2e202SAlex Deucher * amdgpu smumgr 118297b2e202SAlex Deucher */ 118397b2e202SAlex Deucher struct amdgpu_smumgr { 118497b2e202SAlex Deucher struct amdgpu_bo *toc_buf; 118597b2e202SAlex Deucher struct amdgpu_bo *smu_buf; 118697b2e202SAlex Deucher /* asic priv smu data */ 118797b2e202SAlex Deucher void *priv; 118897b2e202SAlex Deucher spinlock_t smu_lock; 118997b2e202SAlex Deucher /* smumgr functions */ 119097b2e202SAlex Deucher const struct amdgpu_smumgr_funcs *smumgr_funcs; 119197b2e202SAlex Deucher /* ucode loading complete flag */ 119297b2e202SAlex Deucher uint32_t fw_flags; 119397b2e202SAlex Deucher }; 119497b2e202SAlex Deucher 119597b2e202SAlex Deucher /* 119697b2e202SAlex Deucher * ASIC specific register table accessible by UMD 119797b2e202SAlex Deucher */ 119897b2e202SAlex Deucher struct amdgpu_allowed_register_entry { 119997b2e202SAlex Deucher uint32_t reg_offset; 120097b2e202SAlex Deucher bool grbm_indexed; 120197b2e202SAlex Deucher }; 120297b2e202SAlex Deucher 120397b2e202SAlex Deucher /* 120497b2e202SAlex Deucher * ASIC specific functions. 120597b2e202SAlex Deucher */ 120697b2e202SAlex Deucher struct amdgpu_asic_funcs { 120797b2e202SAlex Deucher bool (*read_disabled_bios)(struct amdgpu_device *adev); 12087946b878SAlex Deucher bool (*read_bios_from_rom)(struct amdgpu_device *adev, 12097946b878SAlex Deucher u8 *bios, u32 length_bytes); 121097b2e202SAlex Deucher int (*read_register)(struct amdgpu_device *adev, u32 se_num, 121197b2e202SAlex Deucher u32 sh_num, u32 reg_offset, u32 *value); 121297b2e202SAlex Deucher void (*set_vga_state)(struct amdgpu_device *adev, bool state); 121397b2e202SAlex Deucher int (*reset)(struct amdgpu_device *adev); 121497b2e202SAlex Deucher /* get the reference clock */ 121597b2e202SAlex Deucher u32 (*get_xclk)(struct amdgpu_device *adev); 121697b2e202SAlex Deucher /* MM block clocks */ 121797b2e202SAlex Deucher int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk); 121897b2e202SAlex Deucher int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk); 1219841686dfSMaruthi Bayyavarapu /* static power management */ 1220841686dfSMaruthi Bayyavarapu int (*get_pcie_lanes)(struct amdgpu_device *adev); 1221841686dfSMaruthi Bayyavarapu void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes); 1222bbf282d8SAlex Deucher /* get config memsize register */ 1223bbf282d8SAlex Deucher u32 (*get_config_memsize)(struct amdgpu_device *adev); 12242df1b8b6SAlex Deucher /* flush hdp write queue */ 122569882565SChristian König void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring); 12262df1b8b6SAlex Deucher /* invalidate hdp read cache */ 122769882565SChristian König void (*invalidate_hdp)(struct amdgpu_device *adev, 122869882565SChristian König struct amdgpu_ring *ring); 122969070690SAlex Deucher /* check if the asic needs a full reset of if soft reset will work */ 123069070690SAlex Deucher bool (*need_full_reset)(struct amdgpu_device *adev); 123197b2e202SAlex Deucher }; 123297b2e202SAlex Deucher 123397b2e202SAlex Deucher /* 123497b2e202SAlex Deucher * IOCTL. 123597b2e202SAlex Deucher */ 123697b2e202SAlex Deucher int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data, 123797b2e202SAlex Deucher struct drm_file *filp); 123897b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data, 123997b2e202SAlex Deucher struct drm_file *filp); 124097b2e202SAlex Deucher 124197b2e202SAlex Deucher int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data, 124297b2e202SAlex Deucher struct drm_file *filp); 124397b2e202SAlex Deucher int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data, 124497b2e202SAlex Deucher struct drm_file *filp); 124597b2e202SAlex Deucher int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data, 124697b2e202SAlex Deucher struct drm_file *filp); 124797b2e202SAlex Deucher int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data, 124897b2e202SAlex Deucher struct drm_file *filp); 124997b2e202SAlex Deucher int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data, 125097b2e202SAlex Deucher struct drm_file *filp); 125197b2e202SAlex Deucher int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data, 125297b2e202SAlex Deucher struct drm_file *filp); 125397b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 12547ca24cf2SMarek Olšák int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data, 12557ca24cf2SMarek Olšák struct drm_file *filp); 125697b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 1257eef18a82SJunwei Zhang int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data, 1258eef18a82SJunwei Zhang struct drm_file *filp); 125997b2e202SAlex Deucher 126097b2e202SAlex Deucher int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data, 126197b2e202SAlex Deucher struct drm_file *filp); 126297b2e202SAlex Deucher 126397b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */ 126497b2e202SAlex Deucher struct amdgpu_vram_scratch { 126597b2e202SAlex Deucher struct amdgpu_bo *robj; 126697b2e202SAlex Deucher volatile uint32_t *ptr; 126797b2e202SAlex Deucher u64 gpu_addr; 126897b2e202SAlex Deucher }; 126997b2e202SAlex Deucher 127097b2e202SAlex Deucher /* 127197b2e202SAlex Deucher * ACPI 127297b2e202SAlex Deucher */ 127397b2e202SAlex Deucher struct amdgpu_atif_notification_cfg { 127497b2e202SAlex Deucher bool enabled; 127597b2e202SAlex Deucher int command_code; 127697b2e202SAlex Deucher }; 127797b2e202SAlex Deucher 127897b2e202SAlex Deucher struct amdgpu_atif_notifications { 127997b2e202SAlex Deucher bool display_switch; 128097b2e202SAlex Deucher bool expansion_mode_change; 128197b2e202SAlex Deucher bool thermal_state; 128297b2e202SAlex Deucher bool forced_power_state; 128397b2e202SAlex Deucher bool system_power_state; 128497b2e202SAlex Deucher bool display_conf_change; 128597b2e202SAlex Deucher bool px_gfx_switch; 128697b2e202SAlex Deucher bool brightness_change; 128797b2e202SAlex Deucher bool dgpu_display_event; 128897b2e202SAlex Deucher }; 128997b2e202SAlex Deucher 129097b2e202SAlex Deucher struct amdgpu_atif_functions { 129197b2e202SAlex Deucher bool system_params; 129297b2e202SAlex Deucher bool sbios_requests; 129397b2e202SAlex Deucher bool select_active_disp; 129497b2e202SAlex Deucher bool lid_state; 129597b2e202SAlex Deucher bool get_tv_standard; 129697b2e202SAlex Deucher bool set_tv_standard; 129797b2e202SAlex Deucher bool get_panel_expansion_mode; 129897b2e202SAlex Deucher bool set_panel_expansion_mode; 129997b2e202SAlex Deucher bool temperature_change; 130097b2e202SAlex Deucher bool graphics_device_types; 130197b2e202SAlex Deucher }; 130297b2e202SAlex Deucher 130397b2e202SAlex Deucher struct amdgpu_atif { 130497b2e202SAlex Deucher struct amdgpu_atif_notifications notifications; 130597b2e202SAlex Deucher struct amdgpu_atif_functions functions; 130697b2e202SAlex Deucher struct amdgpu_atif_notification_cfg notification_cfg; 130797b2e202SAlex Deucher struct amdgpu_encoder *encoder_for_bl; 130897b2e202SAlex Deucher }; 130997b2e202SAlex Deucher 131097b2e202SAlex Deucher struct amdgpu_atcs_functions { 131197b2e202SAlex Deucher bool get_ext_state; 131297b2e202SAlex Deucher bool pcie_perf_req; 131397b2e202SAlex Deucher bool pcie_dev_rdy; 131497b2e202SAlex Deucher bool pcie_bus_width; 131597b2e202SAlex Deucher }; 131697b2e202SAlex Deucher 131797b2e202SAlex Deucher struct amdgpu_atcs { 131897b2e202SAlex Deucher struct amdgpu_atcs_functions functions; 131997b2e202SAlex Deucher }; 132097b2e202SAlex Deucher 132197b2e202SAlex Deucher /* 1322a05502e5SHorace Chen * Firmware VRAM reservation 1323a05502e5SHorace Chen */ 1324a05502e5SHorace Chen struct amdgpu_fw_vram_usage { 1325a05502e5SHorace Chen u64 start_offset; 1326a05502e5SHorace Chen u64 size; 1327a05502e5SHorace Chen struct amdgpu_bo *reserved_bo; 1328a05502e5SHorace Chen void *va; 1329a05502e5SHorace Chen }; 1330a05502e5SHorace Chen 1331a05502e5SHorace Chen /* 1332d03846afSChunming Zhou * CGS 1333d03846afSChunming Zhou */ 1334110e6f26SDave Airlie struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev); 1335110e6f26SDave Airlie void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device); 1336a8fe58ceSMaruthi Bayyavarapu 1337a8fe58ceSMaruthi Bayyavarapu /* 133897b2e202SAlex Deucher * Core structure, functions and helpers. 133997b2e202SAlex Deucher */ 134097b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t); 134197b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 134297b2e202SAlex Deucher 134397b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 134497b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t); 134597b2e202SAlex Deucher 1346946a4d5bSShaoyun Liu 1347946a4d5bSShaoyun Liu /* 1348946a4d5bSShaoyun Liu * amdgpu nbio functions 1349946a4d5bSShaoyun Liu * 1350946a4d5bSShaoyun Liu */ 1351bf383fb6SAlex Deucher struct nbio_hdp_flush_reg { 1352bf383fb6SAlex Deucher u32 ref_and_mask_cp0; 1353bf383fb6SAlex Deucher u32 ref_and_mask_cp1; 1354bf383fb6SAlex Deucher u32 ref_and_mask_cp2; 1355bf383fb6SAlex Deucher u32 ref_and_mask_cp3; 1356bf383fb6SAlex Deucher u32 ref_and_mask_cp4; 1357bf383fb6SAlex Deucher u32 ref_and_mask_cp5; 1358bf383fb6SAlex Deucher u32 ref_and_mask_cp6; 1359bf383fb6SAlex Deucher u32 ref_and_mask_cp7; 1360bf383fb6SAlex Deucher u32 ref_and_mask_cp8; 1361bf383fb6SAlex Deucher u32 ref_and_mask_cp9; 1362bf383fb6SAlex Deucher u32 ref_and_mask_sdma0; 1363bf383fb6SAlex Deucher u32 ref_and_mask_sdma1; 1364bf383fb6SAlex Deucher }; 1365946a4d5bSShaoyun Liu 1366946a4d5bSShaoyun Liu struct amdgpu_nbio_funcs { 1367bf383fb6SAlex Deucher const struct nbio_hdp_flush_reg *hdp_flush_reg; 1368bf383fb6SAlex Deucher u32 (*get_hdp_flush_req_offset)(struct amdgpu_device *adev); 1369bf383fb6SAlex Deucher u32 (*get_hdp_flush_done_offset)(struct amdgpu_device *adev); 1370bf383fb6SAlex Deucher u32 (*get_pcie_index_offset)(struct amdgpu_device *adev); 1371bf383fb6SAlex Deucher u32 (*get_pcie_data_offset)(struct amdgpu_device *adev); 1372bf383fb6SAlex Deucher u32 (*get_rev_id)(struct amdgpu_device *adev); 1373bf383fb6SAlex Deucher void (*mc_access_enable)(struct amdgpu_device *adev, bool enable); 137469882565SChristian König void (*hdp_flush)(struct amdgpu_device *adev, struct amdgpu_ring *ring); 1375bf383fb6SAlex Deucher u32 (*get_memsize)(struct amdgpu_device *adev); 1376bf383fb6SAlex Deucher void (*sdma_doorbell_range)(struct amdgpu_device *adev, int instance, 1377bf383fb6SAlex Deucher bool use_doorbell, int doorbell_index); 1378bf383fb6SAlex Deucher void (*enable_doorbell_aperture)(struct amdgpu_device *adev, 1379bf383fb6SAlex Deucher bool enable); 1380bf383fb6SAlex Deucher void (*enable_doorbell_selfring_aperture)(struct amdgpu_device *adev, 1381bf383fb6SAlex Deucher bool enable); 1382bf383fb6SAlex Deucher void (*ih_doorbell_range)(struct amdgpu_device *adev, 1383bf383fb6SAlex Deucher bool use_doorbell, int doorbell_index); 1384bf383fb6SAlex Deucher void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev, 1385bf383fb6SAlex Deucher bool enable); 1386bf383fb6SAlex Deucher void (*update_medium_grain_light_sleep)(struct amdgpu_device *adev, 1387bf383fb6SAlex Deucher bool enable); 1388bf383fb6SAlex Deucher void (*get_clockgating_state)(struct amdgpu_device *adev, 1389bf383fb6SAlex Deucher u32 *flags); 1390bf383fb6SAlex Deucher void (*ih_control)(struct amdgpu_device *adev); 1391bf383fb6SAlex Deucher void (*init_registers)(struct amdgpu_device *adev); 1392bf383fb6SAlex Deucher void (*detect_hw_virt)(struct amdgpu_device *adev); 1393946a4d5bSShaoyun Liu }; 1394946a4d5bSShaoyun Liu 1395634c96e3SHawking Zhang struct amdgpu_df_funcs { 1396634c96e3SHawking Zhang void (*init)(struct amdgpu_device *adev); 1397634c96e3SHawking Zhang void (*enable_broadcast_mode)(struct amdgpu_device *adev, 1398634c96e3SHawking Zhang bool enable); 1399634c96e3SHawking Zhang u32 (*get_fb_channel_number)(struct amdgpu_device *adev); 1400634c96e3SHawking Zhang u32 (*get_hbm_channel_number)(struct amdgpu_device *adev); 1401634c96e3SHawking Zhang void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev, 1402634c96e3SHawking Zhang bool enable); 1403634c96e3SHawking Zhang void (*get_clockgating_state)(struct amdgpu_device *adev, 1404634c96e3SHawking Zhang u32 *flags); 14058f9b2e50SAlex Deucher void (*enable_ecc_force_par_wr_rmw)(struct amdgpu_device *adev, 14068f9b2e50SAlex Deucher bool enable); 1407634c96e3SHawking Zhang }; 14084522824cSShaoyun Liu /* Define the HW IP blocks will be used in driver , add more if necessary */ 14094522824cSShaoyun Liu enum amd_hw_ip_block_type { 14104522824cSShaoyun Liu GC_HWIP = 1, 14114522824cSShaoyun Liu HDP_HWIP, 14124522824cSShaoyun Liu SDMA0_HWIP, 14134522824cSShaoyun Liu SDMA1_HWIP, 14144522824cSShaoyun Liu MMHUB_HWIP, 14154522824cSShaoyun Liu ATHUB_HWIP, 14164522824cSShaoyun Liu NBIO_HWIP, 14174522824cSShaoyun Liu MP0_HWIP, 1418e6636ae1SEvan Quan MP1_HWIP, 14194522824cSShaoyun Liu UVD_HWIP, 14204522824cSShaoyun Liu VCN_HWIP = UVD_HWIP, 14214522824cSShaoyun Liu VCE_HWIP, 14224522824cSShaoyun Liu DF_HWIP, 14234522824cSShaoyun Liu DCE_HWIP, 14244522824cSShaoyun Liu OSSSYS_HWIP, 14254522824cSShaoyun Liu SMUIO_HWIP, 14264522824cSShaoyun Liu PWR_HWIP, 14274522824cSShaoyun Liu NBIF_HWIP, 1428e6636ae1SEvan Quan THM_HWIP, 14294522824cSShaoyun Liu MAX_HWIP 14304522824cSShaoyun Liu }; 14314522824cSShaoyun Liu 14324522824cSShaoyun Liu #define HWIP_MAX_INSTANCE 6 14334522824cSShaoyun Liu 143411dc9364SRex Zhu struct amd_powerplay { 143511dc9364SRex Zhu void *pp_handle; 143611dc9364SRex Zhu const struct amd_pm_funcs *pp_funcs; 143700f54b97SHuang Rui uint32_t pp_feature; 143811dc9364SRex Zhu }; 143911dc9364SRex Zhu 14400c49e0b8SChunming Zhou #define AMDGPU_RESET_MAGIC_NUM 64 144197b2e202SAlex Deucher struct amdgpu_device { 144297b2e202SAlex Deucher struct device *dev; 144397b2e202SAlex Deucher struct drm_device *ddev; 144497b2e202SAlex Deucher struct pci_dev *pdev; 144597b2e202SAlex Deucher 1446a8fe58ceSMaruthi Bayyavarapu #ifdef CONFIG_DRM_AMD_ACP 1447a8fe58ceSMaruthi Bayyavarapu struct amdgpu_acp acp; 1448a8fe58ceSMaruthi Bayyavarapu #endif 1449a8fe58ceSMaruthi Bayyavarapu 145097b2e202SAlex Deucher /* ASIC */ 14512f7d10b3SJammy Zhou enum amd_asic_type asic_type; 145297b2e202SAlex Deucher uint32_t family; 145397b2e202SAlex Deucher uint32_t rev_id; 145497b2e202SAlex Deucher uint32_t external_rev_id; 145597b2e202SAlex Deucher unsigned long flags; 145697b2e202SAlex Deucher int usec_timeout; 145797b2e202SAlex Deucher const struct amdgpu_asic_funcs *asic_funcs; 145897b2e202SAlex Deucher bool shutdown; 145997b2e202SAlex Deucher bool need_dma32; 1460fd5fd480SChunming Zhou bool need_swiotlb; 146197b2e202SAlex Deucher bool accel_working; 146297b2e202SAlex Deucher struct work_struct reset_work; 146397b2e202SAlex Deucher struct notifier_block acpi_nb; 146497b2e202SAlex Deucher struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS]; 146597b2e202SAlex Deucher struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS]; 146697b2e202SAlex Deucher unsigned debugfs_count; 146797b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS) 1468adcec288STom St Denis struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS]; 146997b2e202SAlex Deucher #endif 147097b2e202SAlex Deucher struct amdgpu_atif atif; 147197b2e202SAlex Deucher struct amdgpu_atcs atcs; 147297b2e202SAlex Deucher struct mutex srbm_mutex; 147397b2e202SAlex Deucher /* GRBM index mutex. Protects concurrent access to GRBM index */ 147497b2e202SAlex Deucher struct mutex grbm_idx_mutex; 147597b2e202SAlex Deucher struct dev_pm_domain vga_pm_domain; 147697b2e202SAlex Deucher bool have_disp_power_ref; 147797b2e202SAlex Deucher 147897b2e202SAlex Deucher /* BIOS */ 14790cdd5005SAlex Deucher bool is_atom_fw; 148097b2e202SAlex Deucher uint8_t *bios; 1481a9f5db9cSEvan Quan uint32_t bios_size; 14825af2c10dSKent Russell struct amdgpu_bo *stolen_vga_memory; 1483a5bde2f9SAlex Deucher uint32_t bios_scratch_reg_offset; 148497b2e202SAlex Deucher uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH]; 148597b2e202SAlex Deucher 148697b2e202SAlex Deucher /* Register/doorbell mmio */ 148797b2e202SAlex Deucher resource_size_t rmmio_base; 148897b2e202SAlex Deucher resource_size_t rmmio_size; 148997b2e202SAlex Deucher void __iomem *rmmio; 149097b2e202SAlex Deucher /* protects concurrent MM_INDEX/DATA based register access */ 149197b2e202SAlex Deucher spinlock_t mmio_idx_lock; 149297b2e202SAlex Deucher /* protects concurrent SMC based register access */ 149397b2e202SAlex Deucher spinlock_t smc_idx_lock; 149497b2e202SAlex Deucher amdgpu_rreg_t smc_rreg; 149597b2e202SAlex Deucher amdgpu_wreg_t smc_wreg; 149697b2e202SAlex Deucher /* protects concurrent PCIE register access */ 149797b2e202SAlex Deucher spinlock_t pcie_idx_lock; 149897b2e202SAlex Deucher amdgpu_rreg_t pcie_rreg; 149997b2e202SAlex Deucher amdgpu_wreg_t pcie_wreg; 150036b9a952SHuang Rui amdgpu_rreg_t pciep_rreg; 150136b9a952SHuang Rui amdgpu_wreg_t pciep_wreg; 150297b2e202SAlex Deucher /* protects concurrent UVD register access */ 150397b2e202SAlex Deucher spinlock_t uvd_ctx_idx_lock; 150497b2e202SAlex Deucher amdgpu_rreg_t uvd_ctx_rreg; 150597b2e202SAlex Deucher amdgpu_wreg_t uvd_ctx_wreg; 150697b2e202SAlex Deucher /* protects concurrent DIDT register access */ 150797b2e202SAlex Deucher spinlock_t didt_idx_lock; 150897b2e202SAlex Deucher amdgpu_rreg_t didt_rreg; 150997b2e202SAlex Deucher amdgpu_wreg_t didt_wreg; 1510ccdbb20aSRex Zhu /* protects concurrent gc_cac register access */ 1511ccdbb20aSRex Zhu spinlock_t gc_cac_idx_lock; 1512ccdbb20aSRex Zhu amdgpu_rreg_t gc_cac_rreg; 1513ccdbb20aSRex Zhu amdgpu_wreg_t gc_cac_wreg; 151416abb5d2SEvan Quan /* protects concurrent se_cac register access */ 151516abb5d2SEvan Quan spinlock_t se_cac_idx_lock; 151616abb5d2SEvan Quan amdgpu_rreg_t se_cac_rreg; 151716abb5d2SEvan Quan amdgpu_wreg_t se_cac_wreg; 151897b2e202SAlex Deucher /* protects concurrent ENDPOINT (audio) register access */ 151997b2e202SAlex Deucher spinlock_t audio_endpt_idx_lock; 152097b2e202SAlex Deucher amdgpu_block_rreg_t audio_endpt_rreg; 152197b2e202SAlex Deucher amdgpu_block_wreg_t audio_endpt_wreg; 152297b2e202SAlex Deucher void __iomem *rio_mem; 152397b2e202SAlex Deucher resource_size_t rio_mem_size; 152497b2e202SAlex Deucher struct amdgpu_doorbell doorbell; 152597b2e202SAlex Deucher 152697b2e202SAlex Deucher /* clock/pll info */ 152797b2e202SAlex Deucher struct amdgpu_clock clock; 152897b2e202SAlex Deucher 152997b2e202SAlex Deucher /* MC */ 1530770d13b1SChristian König struct amdgpu_gmc gmc; 153197b2e202SAlex Deucher struct amdgpu_gart gart; 153292e71b06SChristian König dma_addr_t dummy_page_addr; 153397b2e202SAlex Deucher struct amdgpu_vm_manager vm_manager; 1534e60f8db5SAlex Xie struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS]; 153597b2e202SAlex Deucher 153697b2e202SAlex Deucher /* memory management */ 153797b2e202SAlex Deucher struct amdgpu_mman mman; 153897b2e202SAlex Deucher struct amdgpu_vram_scratch vram_scratch; 153997b2e202SAlex Deucher struct amdgpu_wb wb; 154097b2e202SAlex Deucher atomic64_t num_bytes_moved; 1541dbd5ed60SChristian König atomic64_t num_evictions; 154268e2c5ffSMarek Olšák atomic64_t num_vram_cpu_page_faults; 1543d94aed5aSMarek Olšák atomic_t gpu_reset_counter; 1544f1892138SChunming Zhou atomic_t vram_lost_counter; 154597b2e202SAlex Deucher 154695844d20SMarek Olšák /* data for buffer migration throttling */ 154795844d20SMarek Olšák struct { 154895844d20SMarek Olšák spinlock_t lock; 154995844d20SMarek Olšák s64 last_update_us; 155095844d20SMarek Olšák s64 accum_us; /* accumulated microseconds */ 155100f06b24SJohn Brooks s64 accum_us_vis; /* for visible VRAM */ 155295844d20SMarek Olšák u32 log2_max_MBps; 155395844d20SMarek Olšák } mm_stats; 155495844d20SMarek Olšák 155597b2e202SAlex Deucher /* display */ 15569accf2fdSEmily Deng bool enable_virtual_display; 155797b2e202SAlex Deucher struct amdgpu_mode_info mode_info; 15584562236bSHarry Wentland /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */ 155997b2e202SAlex Deucher struct work_struct hotplug_work; 156097b2e202SAlex Deucher struct amdgpu_irq_src crtc_irq; 156197b2e202SAlex Deucher struct amdgpu_irq_src pageflip_irq; 156297b2e202SAlex Deucher struct amdgpu_irq_src hpd_irq; 156397b2e202SAlex Deucher 156497b2e202SAlex Deucher /* rings */ 156576bf0db5SChristian König u64 fence_context; 156697b2e202SAlex Deucher unsigned num_rings; 156797b2e202SAlex Deucher struct amdgpu_ring *rings[AMDGPU_MAX_RINGS]; 156897b2e202SAlex Deucher bool ib_pool_ready; 156997b2e202SAlex Deucher struct amdgpu_sa_manager ring_tmp_bo; 157097b2e202SAlex Deucher 157197b2e202SAlex Deucher /* interrupts */ 157297b2e202SAlex Deucher struct amdgpu_irq irq; 157397b2e202SAlex Deucher 15741f7371b2SAlex Deucher /* powerplay */ 15751f7371b2SAlex Deucher struct amd_powerplay powerplay; 1576f3898ea1SEric Huang bool pp_force_state_enabled; 15771f7371b2SAlex Deucher 157897b2e202SAlex Deucher /* dpm */ 157997b2e202SAlex Deucher struct amdgpu_pm pm; 158097b2e202SAlex Deucher u32 cg_flags; 158197b2e202SAlex Deucher u32 pg_flags; 158297b2e202SAlex Deucher 158397b2e202SAlex Deucher /* amdgpu smumgr */ 158497b2e202SAlex Deucher struct amdgpu_smumgr smu; 158597b2e202SAlex Deucher 158697b2e202SAlex Deucher /* gfx */ 158797b2e202SAlex Deucher struct amdgpu_gfx gfx; 158897b2e202SAlex Deucher 158997b2e202SAlex Deucher /* sdma */ 1590c113ea1cSAlex Deucher struct amdgpu_sdma sdma; 159197b2e202SAlex Deucher 159297b2e202SAlex Deucher /* uvd */ 159397b2e202SAlex Deucher struct amdgpu_uvd uvd; 159497b2e202SAlex Deucher 159597b2e202SAlex Deucher /* vce */ 159697b2e202SAlex Deucher struct amdgpu_vce vce; 159795d0906fSLeo Liu 159895d0906fSLeo Liu /* vcn */ 159995d0906fSLeo Liu struct amdgpu_vcn vcn; 160097b2e202SAlex Deucher 160197b2e202SAlex Deucher /* firmwares */ 160297b2e202SAlex Deucher struct amdgpu_firmware firmware; 160397b2e202SAlex Deucher 16040e5ca0d1SHuang Rui /* PSP */ 16050e5ca0d1SHuang Rui struct psp_context psp; 16060e5ca0d1SHuang Rui 160797b2e202SAlex Deucher /* GDS */ 160897b2e202SAlex Deucher struct amdgpu_gds gds; 160997b2e202SAlex Deucher 16104562236bSHarry Wentland /* display related functionality */ 16114562236bSHarry Wentland struct amdgpu_display_manager dm; 16124562236bSHarry Wentland 1613a1255107SAlex Deucher struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM]; 161497b2e202SAlex Deucher int num_ip_blocks; 161597b2e202SAlex Deucher struct mutex mn_lock; 161697b2e202SAlex Deucher DECLARE_HASHTABLE(mn_hash, 7); 161797b2e202SAlex Deucher 161897b2e202SAlex Deucher /* tracking pinned memory */ 161997b2e202SAlex Deucher u64 vram_pin_size; 1620e131b914SChunming Zhou u64 invisible_pin_size; 162197b2e202SAlex Deucher u64 gart_pin_size; 1622130e0371SOded Gabbay 1623130e0371SOded Gabbay /* amdkfd interface */ 1624130e0371SOded Gabbay struct kfd_dev *kfd; 162523ca0e4eSChunming Zhou 16264522824cSShaoyun Liu /* soc15 register offset based on ip, instance and segment */ 16274522824cSShaoyun Liu uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE]; 16284522824cSShaoyun Liu 1629946a4d5bSShaoyun Liu const struct amdgpu_nbio_funcs *nbio_funcs; 1630634c96e3SHawking Zhang const struct amdgpu_df_funcs *df_funcs; 1631946a4d5bSShaoyun Liu 16322dc80b00SShirish S /* delayed work_func for deferring clockgating during resume */ 16332dc80b00SShirish S struct delayed_work late_init_work; 16342dc80b00SShirish S 16355a5099cbSXiangliang Yu struct amdgpu_virt virt; 1636a05502e5SHorace Chen /* firmware VRAM reservation */ 1637a05502e5SHorace Chen struct amdgpu_fw_vram_usage fw_vram_usage; 16380c4e7fa5SChunming Zhou 16390c4e7fa5SChunming Zhou /* link all shadow bo */ 16400c4e7fa5SChunming Zhou struct list_head shadow_list; 16410c4e7fa5SChunming Zhou struct mutex shadow_list_lock; 1642795f2813SAndres Rodriguez /* keep an lru list of rings by HW IP */ 1643795f2813SAndres Rodriguez struct list_head ring_lru_list; 1644795f2813SAndres Rodriguez spinlock_t ring_lru_list_lock; 16455c1354bdSChunming Zhou 1646c836fec5SJim Qu /* record hw reset is performed */ 1647c836fec5SJim Qu bool has_hw_reset; 16480c49e0b8SChunming Zhou u8 reset_magic[AMDGPU_RESET_MAGIC_NUM]; 1649c836fec5SJim Qu 165047ed4e1cSKen Wang /* record last mm index being written through WREG32*/ 165147ed4e1cSKen Wang unsigned long last_mm_index; 165213a752e3SMonk Liu bool in_gpu_reset; 165313a752e3SMonk Liu struct mutex lock_reset; 165497b2e202SAlex Deucher }; 165597b2e202SAlex Deucher 1656a7d64de6SChristian König static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev) 1657a7d64de6SChristian König { 1658a7d64de6SChristian König return container_of(bdev, struct amdgpu_device, mman.bdev); 1659a7d64de6SChristian König } 1660a7d64de6SChristian König 166197b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev, 166297b2e202SAlex Deucher struct drm_device *ddev, 166397b2e202SAlex Deucher struct pci_dev *pdev, 166497b2e202SAlex Deucher uint32_t flags); 166597b2e202SAlex Deucher void amdgpu_device_fini(struct amdgpu_device *adev); 166697b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev); 166797b2e202SAlex Deucher 166897b2e202SAlex Deucher uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg, 166915d72fd7SMonk Liu uint32_t acc_flags); 167097b2e202SAlex Deucher void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 167115d72fd7SMonk Liu uint32_t acc_flags); 1672421a2a30SMonk Liu void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value); 1673421a2a30SMonk Liu uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset); 1674421a2a30SMonk Liu 167597b2e202SAlex Deucher u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg); 167697b2e202SAlex Deucher void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v); 167797b2e202SAlex Deucher 167897b2e202SAlex Deucher u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index); 167997b2e202SAlex Deucher void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v); 1680832be404SKen Wang u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index); 1681832be404SKen Wang void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v); 168297b2e202SAlex Deucher 16834562236bSHarry Wentland bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type); 16844562236bSHarry Wentland bool amdgpu_device_has_dc_support(struct amdgpu_device *adev); 16854562236bSHarry Wentland 16869475a943SShaoyun Liu int emu_soc_asic_init(struct amdgpu_device *adev); 16879475a943SShaoyun Liu 168897b2e202SAlex Deucher /* 168997b2e202SAlex Deucher * Registers read & write functions. 169097b2e202SAlex Deucher */ 169115d72fd7SMonk Liu 169215d72fd7SMonk Liu #define AMDGPU_REGS_IDX (1<<0) 169315d72fd7SMonk Liu #define AMDGPU_REGS_NO_KIQ (1<<1) 169415d72fd7SMonk Liu 169515d72fd7SMonk Liu #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ) 169615d72fd7SMonk Liu #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ) 169715d72fd7SMonk Liu 1698421a2a30SMonk Liu #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg)) 1699421a2a30SMonk Liu #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v)) 1700421a2a30SMonk Liu 170115d72fd7SMonk Liu #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0) 170215d72fd7SMonk Liu #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX) 170315d72fd7SMonk Liu #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0)) 170415d72fd7SMonk Liu #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0) 170515d72fd7SMonk Liu #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX) 170697b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 170797b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 170897b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg)) 170997b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v)) 171036b9a952SHuang Rui #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg)) 171136b9a952SHuang Rui #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v)) 171297b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg)) 171397b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v)) 171497b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg)) 171597b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v)) 171697b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg)) 171797b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v)) 1718ccdbb20aSRex Zhu #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg)) 1719ccdbb20aSRex Zhu #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v)) 172016abb5d2SEvan Quan #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg)) 172116abb5d2SEvan Quan #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v)) 172297b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg)) 172397b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v)) 172497b2e202SAlex Deucher #define WREG32_P(reg, val, mask) \ 172597b2e202SAlex Deucher do { \ 172697b2e202SAlex Deucher uint32_t tmp_ = RREG32(reg); \ 172797b2e202SAlex Deucher tmp_ &= (mask); \ 172897b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \ 172997b2e202SAlex Deucher WREG32(reg, tmp_); \ 173097b2e202SAlex Deucher } while (0) 173197b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and) 173297b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) 173397b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask) \ 173497b2e202SAlex Deucher do { \ 173597b2e202SAlex Deucher uint32_t tmp_ = RREG32_PLL(reg); \ 173697b2e202SAlex Deucher tmp_ &= (mask); \ 173797b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \ 173897b2e202SAlex Deucher WREG32_PLL(reg, tmp_); \ 173997b2e202SAlex Deucher } while (0) 174097b2e202SAlex Deucher #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false)) 174197b2e202SAlex Deucher #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg)) 174297b2e202SAlex Deucher #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v)) 174397b2e202SAlex Deucher 174497b2e202SAlex Deucher #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index)) 174597b2e202SAlex Deucher #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v)) 1746832be404SKen Wang #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index)) 1747832be404SKen Wang #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v)) 174897b2e202SAlex Deucher 174997b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT 175097b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK 175197b2e202SAlex Deucher 175297b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val) \ 175397b2e202SAlex Deucher (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \ 175497b2e202SAlex Deucher (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field)))) 175597b2e202SAlex Deucher 175697b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field) \ 175797b2e202SAlex Deucher (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field)) 175897b2e202SAlex Deucher 175961cb8cefSTom St Denis #define WREG32_FIELD(reg, field, val) \ 176061cb8cefSTom St Denis WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 176161cb8cefSTom St Denis 1762ccaf3574STom St Denis #define WREG32_FIELD_OFFSET(reg, offset, field, val) \ 1763ccaf3574STom St Denis WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 1764ccaf3574STom St Denis 176597b2e202SAlex Deucher /* 176697b2e202SAlex Deucher * BIOS helpers. 176797b2e202SAlex Deucher */ 176897b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i]) 176997b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8)) 177097b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16)) 177197b2e202SAlex Deucher 1772c113ea1cSAlex Deucher static inline struct amdgpu_sdma_instance * 1773c113ea1cSAlex Deucher amdgpu_get_sdma_instance(struct amdgpu_ring *ring) 17744b2f7e2cSJammy Zhou { 17754b2f7e2cSJammy Zhou struct amdgpu_device *adev = ring->adev; 17764b2f7e2cSJammy Zhou int i; 17774b2f7e2cSJammy Zhou 1778c113ea1cSAlex Deucher for (i = 0; i < adev->sdma.num_instances; i++) 1779c113ea1cSAlex Deucher if (&adev->sdma.instance[i].ring == ring) 17804b2f7e2cSJammy Zhou break; 17814b2f7e2cSJammy Zhou 17824b2f7e2cSJammy Zhou if (i < AMDGPU_MAX_SDMA_INSTANCES) 1783c113ea1cSAlex Deucher return &adev->sdma.instance[i]; 17844b2f7e2cSJammy Zhou else 17854b2f7e2cSJammy Zhou return NULL; 17864b2f7e2cSJammy Zhou } 17874b2f7e2cSJammy Zhou 178897b2e202SAlex Deucher /* 178997b2e202SAlex Deucher * ASICs macro. 179097b2e202SAlex Deucher */ 179197b2e202SAlex Deucher #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state)) 179297b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev)) 179397b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev)) 179497b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d)) 179597b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec)) 1796841686dfSMaruthi Bayyavarapu #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev)) 1797841686dfSMaruthi Bayyavarapu #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l)) 1798841686dfSMaruthi Bayyavarapu #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev)) 179997b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev)) 18007946b878SAlex Deucher #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l)) 180197b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v))) 1802bbf282d8SAlex Deucher #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev)) 180369882565SChristian König #define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r)) 180469882565SChristian König #define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r)) 180569070690SAlex Deucher #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev)) 1806132f34e4SChristian König #define amdgpu_gmc_flush_gpu_tlb(adev, vmid) (adev)->gmc.gmc_funcs->flush_gpu_tlb((adev), (vmid)) 1807c633c00bSChristian König #define amdgpu_gmc_emit_flush_gpu_tlb(r, vmid, addr) (r)->adev->gmc.gmc_funcs->emit_flush_gpu_tlb((r), (vmid), (addr)) 1808c633c00bSChristian König #define amdgpu_gmc_emit_pasid_mapping(r, vmid, pasid) (r)->adev->gmc.gmc_funcs->emit_pasid_mapping((r), (vmid), (pasid)) 1809132f34e4SChristian König #define amdgpu_gmc_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gmc.gmc_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags)) 1810132f34e4SChristian König #define amdgpu_gmc_get_vm_pde(adev, level, dst, flags) (adev)->gmc.gmc_funcs->get_vm_pde((adev), (level), (dst), (flags)) 1811132f34e4SChristian König #define amdgpu_gmc_get_pte_flags(adev, flags) (adev)->gmc.gmc_funcs->get_vm_pte_flags((adev),(flags)) 181297b2e202SAlex Deucher #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count))) 1813de9ea7bdSChristian König #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr))) 181497b2e202SAlex Deucher #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags))) 181597b2e202SAlex Deucher #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib))) 181697b2e202SAlex Deucher #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r)) 1817bbec97aaSChristian König #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t)) 181897b2e202SAlex Deucher #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r)) 181997b2e202SAlex Deucher #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r)) 182097b2e202SAlex Deucher #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r)) 1821c4f46f22SChristian König #define amdgpu_ring_emit_ib(r, ib, vmid, c) (r)->funcs->emit_ib((r), (ib), (vmid), (c)) 1822b8c7b39eSChristian König #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r)) 1823c633c00bSChristian König #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr)) 1824890ee23fSChunming Zhou #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags)) 182597b2e202SAlex Deucher #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as)) 1826d2edb07bSChristian König #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r)) 1827c2167a65SMonk Liu #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r)) 1828753ad49cSMonk Liu #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d)) 1829b6091c12SXiangliang Yu #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d)) 1830b6091c12SXiangliang Yu #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v)) 1831c1e877daSChristian König #define amdgpu_ring_emit_reg_wait(r, d, v, m) (r)->funcs->emit_reg_wait((r), (d), (v), (m)) 183282853638SAlex Deucher #define amdgpu_ring_emit_reg_write_reg_wait(r, d0, d1, v, m) (r)->funcs->emit_reg_write_reg_wait((r), (d0), (d1), (v), (m)) 18333b4d68e9SMonk Liu #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b)) 18349e5d5309SChristian König #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib))) 183503ccf481SMonk Liu #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r)) 183603ccf481SMonk Liu #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o)) 183797b2e202SAlex Deucher #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev)) 183800ecd8a2SFelix Kuehling #define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev)) 183997b2e202SAlex Deucher #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv)) 184097b2e202SAlex Deucher #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev)) 184197b2e202SAlex Deucher #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc)) 184297b2e202SAlex Deucher #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l)) 184397b2e202SAlex Deucher #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e)) 184497b2e202SAlex Deucher #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h)) 184597b2e202SAlex Deucher #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h)) 184697b2e202SAlex Deucher #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev)) 184797b2e202SAlex Deucher #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev)) 1848cb9e59d7SAlex Deucher #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async)) 184997b2e202SAlex Deucher #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos)) 185097b2e202SAlex Deucher #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c)) 185197b2e202SAlex Deucher #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r)) 1852c7ae72c0SChunming Zhou #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b)) 18536e7a3840SChunming Zhou #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b)) 1854b95e31fdSAlex Deucher #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev)) 18559559ef5bSTom St Denis #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance)) 185697b2e202SAlex Deucher #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a)) 18570e5ca0d1SHuang Rui #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i)) 1858f7a9ee81SAndrey Grodzovsky #define amdgpu_gfx_select_me_pipe_q(adev, me, pipe, q) (adev)->gfx.funcs->select_me_pipe_q((adev), (me), (pipe), (q)) 185997b2e202SAlex Deucher 186097b2e202SAlex Deucher /* Common functions */ 18615f152b5eSAlex Deucher int amdgpu_device_gpu_recover(struct amdgpu_device *adev, 18625f152b5eSAlex Deucher struct amdgpu_job* job, bool force); 18638111c387SAlex Deucher void amdgpu_device_pci_config_reset(struct amdgpu_device *adev); 186439c640c0SAlex Deucher bool amdgpu_device_need_post(struct amdgpu_device *adev); 1865166140fbSSamuel Li void amdgpu_display_update_priority(struct amdgpu_device *adev); 1866d5fc5e82SChunming Zhou 186700f06b24SJohn Brooks void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes, 186800f06b24SJohn Brooks u64 num_vis_bytes); 1869765e7fbfSChristian König void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain); 187097b2e202SAlex Deucher bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo); 18712543e28aSAlex Deucher void amdgpu_device_vram_location(struct amdgpu_device *adev, 1872770d13b1SChristian König struct amdgpu_gmc *mc, u64 base); 18732543e28aSAlex Deucher void amdgpu_device_gart_location(struct amdgpu_device *adev, 1874770d13b1SChristian König struct amdgpu_gmc *mc); 1875d6895ad3SChristian König int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev); 18769c3f2b54SAlex Deucher void amdgpu_device_program_register_sequence(struct amdgpu_device *adev, 187797b2e202SAlex Deucher const u32 *registers, 187897b2e202SAlex Deucher const u32 array_size); 187997b2e202SAlex Deucher 188097b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev); 188197b2e202SAlex Deucher /* atpx handler */ 188297b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO) 188397b2e202SAlex Deucher void amdgpu_register_atpx_handler(void); 188497b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void); 1885a78fe133SAlex Deucher bool amdgpu_has_atpx_dgpu_power_cntl(void); 18862f5af82eSAlex Deucher bool amdgpu_is_atpx_hybrid(void); 1887efc83cf4SAlex Deucher bool amdgpu_atpx_dgpu_req_power_for_displays(void); 1888714f88e0SAlex Xie bool amdgpu_has_atpx(void); 188997b2e202SAlex Deucher #else 189097b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {} 189197b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {} 1892a78fe133SAlex Deucher static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; } 18932f5af82eSAlex Deucher static inline bool amdgpu_is_atpx_hybrid(void) { return false; } 1894efc83cf4SAlex Deucher static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; } 1895714f88e0SAlex Xie static inline bool amdgpu_has_atpx(void) { return false; } 189697b2e202SAlex Deucher #endif 189797b2e202SAlex Deucher 189897b2e202SAlex Deucher /* 189997b2e202SAlex Deucher * KMS 190097b2e202SAlex Deucher */ 190197b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[]; 1902f498d9edSNils Wallménius extern const int amdgpu_max_kms_ioctl; 190397b2e202SAlex Deucher 190497b2e202SAlex Deucher int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags); 190511b3c20bSGabriel Krisman Bertazi void amdgpu_driver_unload_kms(struct drm_device *dev); 190697b2e202SAlex Deucher void amdgpu_driver_lastclose_kms(struct drm_device *dev); 190797b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv); 190897b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev, 190997b2e202SAlex Deucher struct drm_file *file_priv); 1910cdd61df6SAlex Deucher int amdgpu_device_ip_suspend(struct amdgpu_device *adev); 1911810ddc3aSAlex Deucher int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon); 1912810ddc3aSAlex Deucher int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon); 191388e72717SThierry Reding u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe); 191488e72717SThierry Reding int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe); 191588e72717SThierry Reding void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe); 191697b2e202SAlex Deucher long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd, 191797b2e202SAlex Deucher unsigned long arg); 191897b2e202SAlex Deucher 191997b2e202SAlex Deucher /* 192097b2e202SAlex Deucher * functions used by amdgpu_encoder.c 192197b2e202SAlex Deucher */ 192297b2e202SAlex Deucher struct amdgpu_afmt_acr { 192397b2e202SAlex Deucher u32 clock; 192497b2e202SAlex Deucher 192597b2e202SAlex Deucher int n_32khz; 192697b2e202SAlex Deucher int cts_32khz; 192797b2e202SAlex Deucher 192897b2e202SAlex Deucher int n_44_1khz; 192997b2e202SAlex Deucher int cts_44_1khz; 193097b2e202SAlex Deucher 193197b2e202SAlex Deucher int n_48khz; 193297b2e202SAlex Deucher int cts_48khz; 193397b2e202SAlex Deucher 193497b2e202SAlex Deucher }; 193597b2e202SAlex Deucher 193697b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock); 193797b2e202SAlex Deucher 193897b2e202SAlex Deucher /* amdgpu_acpi.c */ 193997b2e202SAlex Deucher #if defined(CONFIG_ACPI) 194097b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev); 194197b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev); 194297b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev); 194397b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev, 194497b2e202SAlex Deucher u8 perf_req, bool advertise); 194597b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev); 194697b2e202SAlex Deucher #else 194797b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; } 194897b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { } 194997b2e202SAlex Deucher #endif 195097b2e202SAlex Deucher 19519cca0b8eSChristian König int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser, 19529cca0b8eSChristian König uint64_t addr, struct amdgpu_bo **bo, 19539cca0b8eSChristian König struct amdgpu_bo_va_mapping **mapping); 195497b2e202SAlex Deucher 19554562236bSHarry Wentland #if defined(CONFIG_DRM_AMD_DC) 19564562236bSHarry Wentland int amdgpu_dm_display_resume(struct amdgpu_device *adev ); 19574562236bSHarry Wentland #else 19584562236bSHarry Wentland static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; } 19594562236bSHarry Wentland #endif 19604562236bSHarry Wentland 196197b2e202SAlex Deucher #include "amdgpu_object.h" 196297b2e202SAlex Deucher #endif 1963