xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/amdgpu.h (revision 3de676d8)
197b2e202SAlex Deucher /*
297b2e202SAlex Deucher  * Copyright 2008 Advanced Micro Devices, Inc.
397b2e202SAlex Deucher  * Copyright 2008 Red Hat Inc.
497b2e202SAlex Deucher  * Copyright 2009 Jerome Glisse.
597b2e202SAlex Deucher  *
697b2e202SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
797b2e202SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
897b2e202SAlex Deucher  * to deal in the Software without restriction, including without limitation
997b2e202SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
1097b2e202SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
1197b2e202SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
1297b2e202SAlex Deucher  *
1397b2e202SAlex Deucher  * The above copyright notice and this permission notice shall be included in
1497b2e202SAlex Deucher  * all copies or substantial portions of the Software.
1597b2e202SAlex Deucher  *
1697b2e202SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1797b2e202SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1897b2e202SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1997b2e202SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
2097b2e202SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2197b2e202SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2297b2e202SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
2397b2e202SAlex Deucher  *
2497b2e202SAlex Deucher  * Authors: Dave Airlie
2597b2e202SAlex Deucher  *          Alex Deucher
2697b2e202SAlex Deucher  *          Jerome Glisse
2797b2e202SAlex Deucher  */
2897b2e202SAlex Deucher #ifndef __AMDGPU_H__
2997b2e202SAlex Deucher #define __AMDGPU_H__
3097b2e202SAlex Deucher 
3197b2e202SAlex Deucher #include <linux/atomic.h>
3297b2e202SAlex Deucher #include <linux/wait.h>
3397b2e202SAlex Deucher #include <linux/list.h>
3497b2e202SAlex Deucher #include <linux/kref.h>
35a9f87f64SChristian König #include <linux/rbtree.h>
3697b2e202SAlex Deucher #include <linux/hashtable.h>
37f54d1867SChris Wilson #include <linux/dma-fence.h>
3897b2e202SAlex Deucher 
39248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_bo_api.h>
40248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_bo_driver.h>
41248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_placement.h>
42248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_module.h>
43248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_execbuf_util.h>
4497b2e202SAlex Deucher 
45d03846afSChunming Zhou #include <drm/drmP.h>
4697b2e202SAlex Deucher #include <drm/drm_gem.h>
477e5a547fSChunming Zhou #include <drm/amdgpu_drm.h>
481b1f42d8SLucas Stach #include <drm/gpu_scheduler.h>
4997b2e202SAlex Deucher 
5078c16834SAndres Rodriguez #include <kgd_kfd_interface.h>
51c79563a3SRex Zhu #include "dm_pp_interface.h"
52c79563a3SRex Zhu #include "kgd_pp_interface.h"
5378c16834SAndres Rodriguez 
545fc3aeebSyanyang1 #include "amd_shared.h"
5597b2e202SAlex Deucher #include "amdgpu_mode.h"
5697b2e202SAlex Deucher #include "amdgpu_ih.h"
5797b2e202SAlex Deucher #include "amdgpu_irq.h"
5897b2e202SAlex Deucher #include "amdgpu_ucode.h"
59c632d799SFlora Cui #include "amdgpu_ttm.h"
600e5ca0d1SHuang Rui #include "amdgpu_psp.h"
6197b2e202SAlex Deucher #include "amdgpu_gds.h"
6256113504SChristian König #include "amdgpu_sync.h"
6378023016SChristian König #include "amdgpu_ring.h"
64073440d2SChristian König #include "amdgpu_vm.h"
65cf097881SAlex Deucher #include "amdgpu_dpm.h"
66a8fe58ceSMaruthi Bayyavarapu #include "amdgpu_acp.h"
674df654d2SLeo Liu #include "amdgpu_uvd.h"
685e568178SLeo Liu #include "amdgpu_vce.h"
6995aa13f6SLeo Liu #include "amdgpu_vcn.h"
709a189996SChristian König #include "amdgpu_mn.h"
714562236bSHarry Wentland #include "amdgpu_dm.h"
72ceeb50edSMonk Liu #include "amdgpu_virt.h"
733490bdb5SChristian König #include "amdgpu_gart.h"
74b80d8475SAlex Deucher 
75c79563a3SRex Zhu 
7697b2e202SAlex Deucher /*
7797b2e202SAlex Deucher  * Modules parameters.
7897b2e202SAlex Deucher  */
7997b2e202SAlex Deucher extern int amdgpu_modeset;
8097b2e202SAlex Deucher extern int amdgpu_vram_limit;
81218b5dcdSJohn Brooks extern int amdgpu_vis_vram_limit;
8283e74db6SAlex Deucher extern int amdgpu_gart_size;
8336d38372SChristian König extern int amdgpu_gtt_size;
8495844d20SMarek Olšák extern int amdgpu_moverate;
8597b2e202SAlex Deucher extern int amdgpu_benchmarking;
8697b2e202SAlex Deucher extern int amdgpu_testing;
8797b2e202SAlex Deucher extern int amdgpu_audio;
8897b2e202SAlex Deucher extern int amdgpu_disp_priority;
8997b2e202SAlex Deucher extern int amdgpu_hw_i2c;
9097b2e202SAlex Deucher extern int amdgpu_pcie_gen2;
9197b2e202SAlex Deucher extern int amdgpu_msi;
9297b2e202SAlex Deucher extern int amdgpu_lockup_timeout;
9397b2e202SAlex Deucher extern int amdgpu_dpm;
94e635ee07SHuang Rui extern int amdgpu_fw_load_type;
9597b2e202SAlex Deucher extern int amdgpu_aspm;
9697b2e202SAlex Deucher extern int amdgpu_runtime_pm;
970b693f0bSRex Zhu extern uint amdgpu_ip_block_mask;
9897b2e202SAlex Deucher extern int amdgpu_bapm;
9997b2e202SAlex Deucher extern int amdgpu_deep_color;
10097b2e202SAlex Deucher extern int amdgpu_vm_size;
10197b2e202SAlex Deucher extern int amdgpu_vm_block_size;
102d07f14beSRoger He extern int amdgpu_vm_fragment_size;
103d9c13156SChristian König extern int amdgpu_vm_fault_stop;
104b495bd3aSChristian König extern int amdgpu_vm_debug;
1059a4b7d4cSHarish Kasiviswanathan extern int amdgpu_vm_update_mode;
1064562236bSHarry Wentland extern int amdgpu_dc;
10702e749dcSHarry Wentland extern int amdgpu_dc_log;
1081333f723SJammy Zhou extern int amdgpu_sched_jobs;
1094afcb303SJammy Zhou extern int amdgpu_sched_hw_submission;
1103ca67300SRex Zhu extern int amdgpu_no_evict;
1113ca67300SRex Zhu extern int amdgpu_direct_gma_size;
1120b693f0bSRex Zhu extern uint amdgpu_pcie_gen_cap;
1130b693f0bSRex Zhu extern uint amdgpu_pcie_lane_cap;
1140b693f0bSRex Zhu extern uint amdgpu_cg_mask;
1150b693f0bSRex Zhu extern uint amdgpu_pg_mask;
1160b693f0bSRex Zhu extern uint amdgpu_sdma_phase_quantum;
1176f8941a2SNicolai Hähnle extern char *amdgpu_disable_cu;
1189accf2fdSEmily Deng extern char *amdgpu_virtual_display;
1190b693f0bSRex Zhu extern uint amdgpu_pp_feature_mask;
1206a7f76e7SChristian König extern int amdgpu_vram_page_split;
121bce23e00SAlex Deucher extern int amdgpu_ngg;
122bce23e00SAlex Deucher extern int amdgpu_prim_buf_per_se;
123bce23e00SAlex Deucher extern int amdgpu_pos_buf_per_se;
124bce23e00SAlex Deucher extern int amdgpu_cntl_sb_buf_per_se;
125bce23e00SAlex Deucher extern int amdgpu_param_buf_per_se;
12665781c78SMonk Liu extern int amdgpu_job_hang_limit;
127e8835e0eSHawking Zhang extern int amdgpu_lbpw;
1284a75aefeSAndres Rodriguez extern int amdgpu_compute_multipipe;
12997b2e202SAlex Deucher 
1306dd13096SFelix Kuehling #ifdef CONFIG_DRM_AMDGPU_SI
1316dd13096SFelix Kuehling extern int amdgpu_si_support;
1326dd13096SFelix Kuehling #endif
1337df28986SFelix Kuehling #ifdef CONFIG_DRM_AMDGPU_CIK
1347df28986SFelix Kuehling extern int amdgpu_cik_support;
1357df28986SFelix Kuehling #endif
13697b2e202SAlex Deucher 
13755ed8cafSChunming Zhou #define AMDGPU_DEFAULT_GTT_SIZE_MB		3072ULL /* 3GB by default */
1384b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
13997b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
14097b2e202SAlex Deucher #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
14197b2e202SAlex Deucher /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
14297b2e202SAlex Deucher #define AMDGPU_IB_POOL_SIZE			16
14397b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
14497b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT			4
145a5bde2f9SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH			16
14697b2e202SAlex Deucher 
14736f523a7SJammy Zhou /* max number of IP instances */
14836f523a7SJammy Zhou #define AMDGPU_MAX_SDMA_INSTANCES		2
14936f523a7SJammy Zhou 
15097b2e202SAlex Deucher /* hard reset data */
15197b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b
15297b2e202SAlex Deucher 
15397b2e202SAlex Deucher /* reset flags */
15497b2e202SAlex Deucher #define AMDGPU_RESET_GFX			(1 << 0)
15597b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE			(1 << 1)
15697b2e202SAlex Deucher #define AMDGPU_RESET_DMA			(1 << 2)
15797b2e202SAlex Deucher #define AMDGPU_RESET_CP				(1 << 3)
15897b2e202SAlex Deucher #define AMDGPU_RESET_GRBM			(1 << 4)
15997b2e202SAlex Deucher #define AMDGPU_RESET_DMA1			(1 << 5)
16097b2e202SAlex Deucher #define AMDGPU_RESET_RLC			(1 << 6)
16197b2e202SAlex Deucher #define AMDGPU_RESET_SEM			(1 << 7)
16297b2e202SAlex Deucher #define AMDGPU_RESET_IH				(1 << 8)
16397b2e202SAlex Deucher #define AMDGPU_RESET_VMC			(1 << 9)
16497b2e202SAlex Deucher #define AMDGPU_RESET_MC				(1 << 10)
16597b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY			(1 << 11)
16697b2e202SAlex Deucher #define AMDGPU_RESET_UVD			(1 << 12)
16797b2e202SAlex Deucher #define AMDGPU_RESET_VCE			(1 << 13)
16897b2e202SAlex Deucher #define AMDGPU_RESET_VCE1			(1 << 14)
16997b2e202SAlex Deucher 
17097b2e202SAlex Deucher /* GFX current status */
17197b2e202SAlex Deucher #define AMDGPU_GFX_NORMAL_MODE			0x00000000L
17297b2e202SAlex Deucher #define AMDGPU_GFX_SAFE_MODE			0x00000001L
17397b2e202SAlex Deucher #define AMDGPU_GFX_PG_DISABLED_MODE		0x00000002L
17497b2e202SAlex Deucher #define AMDGPU_GFX_CG_DISABLED_MODE		0x00000004L
17597b2e202SAlex Deucher #define AMDGPU_GFX_LBPW_DISABLED_MODE		0x00000008L
17697b2e202SAlex Deucher 
17797b2e202SAlex Deucher /* max cursor sizes (in pixels) */
17897b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128
17997b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128
18097b2e202SAlex Deucher 
1815740682eSMonk Liu /* GPU RESET flags */
1825740682eSMonk Liu #define AMDGPU_RESET_INFO_VRAM_LOST  (1 << 0)
1835740682eSMonk Liu #define AMDGPU_RESET_INFO_FULLRESET  (1 << 1)
1845740682eSMonk Liu 
18597b2e202SAlex Deucher struct amdgpu_device;
18697b2e202SAlex Deucher struct amdgpu_ib;
18797b2e202SAlex Deucher struct amdgpu_cs_parser;
188bb977d37SChunming Zhou struct amdgpu_job;
18997b2e202SAlex Deucher struct amdgpu_irq_src;
1900b492a4cSAlex Deucher struct amdgpu_fpriv;
1919cca0b8eSChristian König struct amdgpu_bo_va_mapping;
19297b2e202SAlex Deucher 
19397b2e202SAlex Deucher enum amdgpu_cp_irq {
19497b2e202SAlex Deucher 	AMDGPU_CP_IRQ_GFX_EOP = 0,
19597b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
19697b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
19797b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
19897b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
19997b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
20097b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
20197b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
20297b2e202SAlex Deucher 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
20397b2e202SAlex Deucher 
20497b2e202SAlex Deucher 	AMDGPU_CP_IRQ_LAST
20597b2e202SAlex Deucher };
20697b2e202SAlex Deucher 
20797b2e202SAlex Deucher enum amdgpu_sdma_irq {
20897b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_TRAP0 = 0,
20997b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_TRAP1,
21097b2e202SAlex Deucher 
21197b2e202SAlex Deucher 	AMDGPU_SDMA_IRQ_LAST
21297b2e202SAlex Deucher };
21397b2e202SAlex Deucher 
21497b2e202SAlex Deucher enum amdgpu_thermal_irq {
21597b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
21697b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
21797b2e202SAlex Deucher 
21897b2e202SAlex Deucher 	AMDGPU_THERMAL_IRQ_LAST
21997b2e202SAlex Deucher };
22097b2e202SAlex Deucher 
2214e638ae9SXiangliang Yu enum amdgpu_kiq_irq {
2224e638ae9SXiangliang Yu 	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
2234e638ae9SXiangliang Yu 	AMDGPU_CP_KIQ_IRQ_LAST
2244e638ae9SXiangliang Yu };
2254e638ae9SXiangliang Yu 
22697b2e202SAlex Deucher int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
2275fc3aeebSyanyang1 				  enum amd_ip_block_type block_type,
2285fc3aeebSyanyang1 				  enum amd_clockgating_state state);
22997b2e202SAlex Deucher int amdgpu_set_powergating_state(struct amdgpu_device *adev,
2305fc3aeebSyanyang1 				  enum amd_ip_block_type block_type,
2315fc3aeebSyanyang1 				  enum amd_powergating_state state);
2326cb2d4e4SHuang Rui void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
2335dbbb60bSAlex Deucher int amdgpu_wait_for_idle(struct amdgpu_device *adev,
2345dbbb60bSAlex Deucher 			 enum amd_ip_block_type block_type);
2355dbbb60bSAlex Deucher bool amdgpu_is_idle(struct amdgpu_device *adev,
2365dbbb60bSAlex Deucher 		    enum amd_ip_block_type block_type);
23797b2e202SAlex Deucher 
238a1255107SAlex Deucher #define AMDGPU_MAX_IP_NUM 16
239a1255107SAlex Deucher 
240a1255107SAlex Deucher struct amdgpu_ip_block_status {
241a1255107SAlex Deucher 	bool valid;
242a1255107SAlex Deucher 	bool sw;
243a1255107SAlex Deucher 	bool hw;
244a1255107SAlex Deucher 	bool late_initialized;
245a1255107SAlex Deucher 	bool hang;
246a1255107SAlex Deucher };
247a1255107SAlex Deucher 
24897b2e202SAlex Deucher struct amdgpu_ip_block_version {
249a1255107SAlex Deucher 	const enum amd_ip_block_type type;
250a1255107SAlex Deucher 	const u32 major;
251a1255107SAlex Deucher 	const u32 minor;
252a1255107SAlex Deucher 	const u32 rev;
2535fc3aeebSyanyang1 	const struct amd_ip_funcs *funcs;
25497b2e202SAlex Deucher };
25597b2e202SAlex Deucher 
256a1255107SAlex Deucher struct amdgpu_ip_block {
257a1255107SAlex Deucher 	struct amdgpu_ip_block_status status;
258a1255107SAlex Deucher 	const struct amdgpu_ip_block_version *version;
259a1255107SAlex Deucher };
260a1255107SAlex Deucher 
26197b2e202SAlex Deucher int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
2625fc3aeebSyanyang1 				enum amd_ip_block_type type,
26397b2e202SAlex Deucher 				u32 major, u32 minor);
26497b2e202SAlex Deucher 
265a1255107SAlex Deucher struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
2665fc3aeebSyanyang1 					     enum amd_ip_block_type type);
26797b2e202SAlex Deucher 
268a1255107SAlex Deucher int amdgpu_ip_block_add(struct amdgpu_device *adev,
269a1255107SAlex Deucher 			const struct amdgpu_ip_block_version *ip_block_version);
270a1255107SAlex Deucher 
27197b2e202SAlex Deucher /* provided by hw blocks that can move/clear data.  e.g., gfx or sdma */
27297b2e202SAlex Deucher struct amdgpu_buffer_funcs {
27397b2e202SAlex Deucher 	/* maximum bytes in a single operation */
27497b2e202SAlex Deucher 	uint32_t	copy_max_bytes;
27597b2e202SAlex Deucher 
27697b2e202SAlex Deucher 	/* number of dw to reserve per operation */
27797b2e202SAlex Deucher 	unsigned	copy_num_dw;
27897b2e202SAlex Deucher 
27997b2e202SAlex Deucher 	/* used for buffer migration */
280c7ae72c0SChunming Zhou 	void (*emit_copy_buffer)(struct amdgpu_ib *ib,
28197b2e202SAlex Deucher 				 /* src addr in bytes */
28297b2e202SAlex Deucher 				 uint64_t src_offset,
28397b2e202SAlex Deucher 				 /* dst addr in bytes */
28497b2e202SAlex Deucher 				 uint64_t dst_offset,
28597b2e202SAlex Deucher 				 /* number of byte to transfer */
28697b2e202SAlex Deucher 				 uint32_t byte_count);
28797b2e202SAlex Deucher 
28897b2e202SAlex Deucher 	/* maximum bytes in a single operation */
28997b2e202SAlex Deucher 	uint32_t	fill_max_bytes;
29097b2e202SAlex Deucher 
29197b2e202SAlex Deucher 	/* number of dw to reserve per operation */
29297b2e202SAlex Deucher 	unsigned	fill_num_dw;
29397b2e202SAlex Deucher 
29497b2e202SAlex Deucher 	/* used for buffer clearing */
2956e7a3840SChunming Zhou 	void (*emit_fill_buffer)(struct amdgpu_ib *ib,
29697b2e202SAlex Deucher 				 /* value to write to memory */
29797b2e202SAlex Deucher 				 uint32_t src_data,
29897b2e202SAlex Deucher 				 /* dst addr in bytes */
29997b2e202SAlex Deucher 				 uint64_t dst_offset,
30097b2e202SAlex Deucher 				 /* number of byte to fill */
30197b2e202SAlex Deucher 				 uint32_t byte_count);
30297b2e202SAlex Deucher };
30397b2e202SAlex Deucher 
30497b2e202SAlex Deucher /* provided by hw blocks that can write ptes, e.g., sdma */
30597b2e202SAlex Deucher struct amdgpu_vm_pte_funcs {
306e6d92197SYong Zhao 	/* number of dw to reserve per operation */
307e6d92197SYong Zhao 	unsigned	copy_pte_num_dw;
308e6d92197SYong Zhao 
30997b2e202SAlex Deucher 	/* copy pte entries from GART */
31097b2e202SAlex Deucher 	void (*copy_pte)(struct amdgpu_ib *ib,
31197b2e202SAlex Deucher 			 uint64_t pe, uint64_t src,
31297b2e202SAlex Deucher 			 unsigned count);
313e6d92197SYong Zhao 
31497b2e202SAlex Deucher 	/* write pte one entry at a time with addr mapping */
315de9ea7bdSChristian König 	void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
316de9ea7bdSChristian König 			  uint64_t value, unsigned count,
317de9ea7bdSChristian König 			  uint32_t incr);
3187bdc53f9SYong Zhao 
3197bdc53f9SYong Zhao 	/* maximum nums of PTEs/PDEs in a single operation */
3207bdc53f9SYong Zhao 	uint32_t	set_max_nums_pte_pde;
3217bdc53f9SYong Zhao 
3227bdc53f9SYong Zhao 	/* number of dw to reserve per operation */
3237bdc53f9SYong Zhao 	unsigned	set_pte_pde_num_dw;
3247bdc53f9SYong Zhao 
32597b2e202SAlex Deucher 	/* for linear pte/pde updates without addr mapping */
32697b2e202SAlex Deucher 	void (*set_pte_pde)(struct amdgpu_ib *ib,
32797b2e202SAlex Deucher 			    uint64_t pe,
32897b2e202SAlex Deucher 			    uint64_t addr, unsigned count,
3296b777607SChunming Zhou 			    uint32_t incr, uint64_t flags);
33097b2e202SAlex Deucher };
33197b2e202SAlex Deucher 
33297b2e202SAlex Deucher /* provided by the gmc block */
33397b2e202SAlex Deucher struct amdgpu_gart_funcs {
33497b2e202SAlex Deucher 	/* flush the vm tlb via mmio */
33597b2e202SAlex Deucher 	void (*flush_gpu_tlb)(struct amdgpu_device *adev,
33697b2e202SAlex Deucher 			      uint32_t vmid);
33797b2e202SAlex Deucher 	/* write pte/pde updates using the cpu */
33897b2e202SAlex Deucher 	int (*set_pte_pde)(struct amdgpu_device *adev,
33997b2e202SAlex Deucher 			   void *cpu_pt_addr, /* cpu addr of page table */
34097b2e202SAlex Deucher 			   uint32_t gpu_page_idx, /* pte/pde to update */
34197b2e202SAlex Deucher 			   uint64_t addr, /* addr to write into pte/pde */
3426b777607SChunming Zhou 			   uint64_t flags); /* access flags */
343284710faSChristian König 	/* enable/disable PRT support */
344284710faSChristian König 	void (*set_prt)(struct amdgpu_device *adev, bool enable);
3455463545bSAlex Xie 	/* set pte flags based per asic */
3465463545bSAlex Xie 	uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
3475463545bSAlex Xie 				     uint32_t flags);
348b1166325SChristian König 	/* get the pde for a given mc addr */
3493de676d8SChristian König 	void (*get_vm_pde)(struct amdgpu_device *adev, int level,
3503de676d8SChristian König 			   u64 *dst, u64 *flags);
35103f89febSChristian König 	uint32_t (*get_invalidate_req)(unsigned int vm_id);
352e60f8db5SAlex Xie };
353e60f8db5SAlex Xie 
35497b2e202SAlex Deucher /* provided by the ih block */
35597b2e202SAlex Deucher struct amdgpu_ih_funcs {
35697b2e202SAlex Deucher 	/* ring read/write ptr handling, called from interrupt context */
35797b2e202SAlex Deucher 	u32 (*get_wptr)(struct amdgpu_device *adev);
35800ecd8a2SFelix Kuehling 	bool (*prescreen_iv)(struct amdgpu_device *adev);
35997b2e202SAlex Deucher 	void (*decode_iv)(struct amdgpu_device *adev,
36097b2e202SAlex Deucher 			  struct amdgpu_iv_entry *entry);
36197b2e202SAlex Deucher 	void (*set_rptr)(struct amdgpu_device *adev);
36297b2e202SAlex Deucher };
36397b2e202SAlex Deucher 
36497b2e202SAlex Deucher /*
36597b2e202SAlex Deucher  * BIOS.
36697b2e202SAlex Deucher  */
36797b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev);
36897b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev);
36997b2e202SAlex Deucher 
37097b2e202SAlex Deucher /*
37197b2e202SAlex Deucher  * Dummy page
37297b2e202SAlex Deucher  */
37397b2e202SAlex Deucher struct amdgpu_dummy_page {
37497b2e202SAlex Deucher 	struct page	*page;
37597b2e202SAlex Deucher 	dma_addr_t	addr;
37697b2e202SAlex Deucher };
37797b2e202SAlex Deucher int amdgpu_dummy_page_init(struct amdgpu_device *adev);
37897b2e202SAlex Deucher void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
37997b2e202SAlex Deucher 
38097b2e202SAlex Deucher 
38197b2e202SAlex Deucher /*
38297b2e202SAlex Deucher  * Clocks
38397b2e202SAlex Deucher  */
38497b2e202SAlex Deucher 
38597b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3
38697b2e202SAlex Deucher 
38797b2e202SAlex Deucher struct amdgpu_clock {
38897b2e202SAlex Deucher 	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
38997b2e202SAlex Deucher 	struct amdgpu_pll spll;
39097b2e202SAlex Deucher 	struct amdgpu_pll mpll;
39197b2e202SAlex Deucher 	/* 10 Khz units */
39297b2e202SAlex Deucher 	uint32_t default_mclk;
39397b2e202SAlex Deucher 	uint32_t default_sclk;
39497b2e202SAlex Deucher 	uint32_t default_dispclk;
39597b2e202SAlex Deucher 	uint32_t current_dispclk;
39697b2e202SAlex Deucher 	uint32_t dp_extclk;
39797b2e202SAlex Deucher 	uint32_t max_pixel_clock;
39897b2e202SAlex Deucher };
39997b2e202SAlex Deucher 
40097b2e202SAlex Deucher /*
4019124a398SChristian König  * GEM.
40297b2e202SAlex Deucher  */
40397b2e202SAlex Deucher 
4047e5a547fSChunming Zhou #define AMDGPU_GEM_DOMAIN_MAX		0x3
40597b2e202SAlex Deucher #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
40697b2e202SAlex Deucher 
40797b2e202SAlex Deucher void amdgpu_gem_object_free(struct drm_gem_object *obj);
40897b2e202SAlex Deucher int amdgpu_gem_object_open(struct drm_gem_object *obj,
40997b2e202SAlex Deucher 				struct drm_file *file_priv);
41097b2e202SAlex Deucher void amdgpu_gem_object_close(struct drm_gem_object *obj,
41197b2e202SAlex Deucher 				struct drm_file *file_priv);
41297b2e202SAlex Deucher unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
41397b2e202SAlex Deucher struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
4144d9c514dSChristian König struct drm_gem_object *
4154d9c514dSChristian König amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
41697b2e202SAlex Deucher 				 struct dma_buf_attachment *attach,
41797b2e202SAlex Deucher 				 struct sg_table *sg);
41897b2e202SAlex Deucher struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
41997b2e202SAlex Deucher 					struct drm_gem_object *gobj,
42097b2e202SAlex Deucher 					int flags);
42197b2e202SAlex Deucher int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
42297b2e202SAlex Deucher void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
42397b2e202SAlex Deucher struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
42497b2e202SAlex Deucher void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
42597b2e202SAlex Deucher void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
426dfced2e4SSamuel Li int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
42797b2e202SAlex Deucher int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
42897b2e202SAlex Deucher 
42997b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock.
43097b2e202SAlex Deucher  * By conception this is an helper for other part of the driver
43197b2e202SAlex Deucher  * like the indirect buffer or semaphore, which both have their
43297b2e202SAlex Deucher  * locking.
43397b2e202SAlex Deucher  *
43497b2e202SAlex Deucher  * Principe is simple, we keep a list of sub allocation in offset
43597b2e202SAlex Deucher  * order (first entry has offset == 0, last entry has the highest
43697b2e202SAlex Deucher  * offset).
43797b2e202SAlex Deucher  *
43897b2e202SAlex Deucher  * When allocating new object we first check if there is room at
43997b2e202SAlex Deucher  * the end total_size - (last_object_offset + last_object_size) >=
44097b2e202SAlex Deucher  * alloc_size. If so we allocate new object there.
44197b2e202SAlex Deucher  *
44297b2e202SAlex Deucher  * When there is not enough room at the end, we start waiting for
44397b2e202SAlex Deucher  * each sub object until we reach object_offset+object_size >=
44497b2e202SAlex Deucher  * alloc_size, this object then become the sub object we return.
44597b2e202SAlex Deucher  *
44697b2e202SAlex Deucher  * Alignment can't be bigger than page size.
44797b2e202SAlex Deucher  *
44897b2e202SAlex Deucher  * Hole are not considered for allocation to keep things simple.
44997b2e202SAlex Deucher  * Assumption is that there won't be hole (all object on same
45097b2e202SAlex Deucher  * alignment).
45197b2e202SAlex Deucher  */
4526ba60b89SChristian König 
4536ba60b89SChristian König #define AMDGPU_SA_NUM_FENCE_LISTS	32
4546ba60b89SChristian König 
45597b2e202SAlex Deucher struct amdgpu_sa_manager {
45697b2e202SAlex Deucher 	wait_queue_head_t	wq;
45797b2e202SAlex Deucher 	struct amdgpu_bo	*bo;
45897b2e202SAlex Deucher 	struct list_head	*hole;
4596ba60b89SChristian König 	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
46097b2e202SAlex Deucher 	struct list_head	olist;
46197b2e202SAlex Deucher 	unsigned		size;
46297b2e202SAlex Deucher 	uint64_t		gpu_addr;
46397b2e202SAlex Deucher 	void			*cpu_ptr;
46497b2e202SAlex Deucher 	uint32_t		domain;
46597b2e202SAlex Deucher 	uint32_t		align;
46697b2e202SAlex Deucher };
46797b2e202SAlex Deucher 
46897b2e202SAlex Deucher /* sub-allocation buffer */
46997b2e202SAlex Deucher struct amdgpu_sa_bo {
47097b2e202SAlex Deucher 	struct list_head		olist;
47197b2e202SAlex Deucher 	struct list_head		flist;
47297b2e202SAlex Deucher 	struct amdgpu_sa_manager	*manager;
47397b2e202SAlex Deucher 	unsigned			soffset;
47497b2e202SAlex Deucher 	unsigned			eoffset;
475f54d1867SChris Wilson 	struct dma_fence	        *fence;
47697b2e202SAlex Deucher };
47797b2e202SAlex Deucher 
47897b2e202SAlex Deucher /*
47997b2e202SAlex Deucher  * GEM objects.
48097b2e202SAlex Deucher  */
481418aa0c2SChristian König void amdgpu_gem_force_release(struct amdgpu_device *adev);
48297b2e202SAlex Deucher int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
48397b2e202SAlex Deucher 			     int alignment, u32 initial_domain,
48497b2e202SAlex Deucher 			     u64 flags, bool kernel,
485e1eb899bSChristian König 			     struct reservation_object *resv,
48697b2e202SAlex Deucher 			     struct drm_gem_object **obj);
48797b2e202SAlex Deucher 
48897b2e202SAlex Deucher int amdgpu_mode_dumb_create(struct drm_file *file_priv,
48997b2e202SAlex Deucher 			    struct drm_device *dev,
49097b2e202SAlex Deucher 			    struct drm_mode_create_dumb *args);
49197b2e202SAlex Deucher int amdgpu_mode_dumb_mmap(struct drm_file *filp,
49297b2e202SAlex Deucher 			  struct drm_device *dev,
49397b2e202SAlex Deucher 			  uint32_t handle, uint64_t *offset_p);
494d573de2dSRex Zhu int amdgpu_fence_slab_init(void);
495d573de2dSRex Zhu void amdgpu_fence_slab_fini(void);
49697b2e202SAlex Deucher 
49797b2e202SAlex Deucher /*
498e60f8db5SAlex Xie  * VMHUB structures, functions & helpers
499e60f8db5SAlex Xie  */
500e60f8db5SAlex Xie struct amdgpu_vmhub {
501e60f8db5SAlex Xie 	uint32_t	ctx0_ptb_addr_lo32;
502e60f8db5SAlex Xie 	uint32_t	ctx0_ptb_addr_hi32;
503e60f8db5SAlex Xie 	uint32_t	vm_inv_eng0_req;
504e60f8db5SAlex Xie 	uint32_t	vm_inv_eng0_ack;
505e60f8db5SAlex Xie 	uint32_t	vm_context0_cntl;
506e60f8db5SAlex Xie 	uint32_t	vm_l2_pro_fault_status;
507e60f8db5SAlex Xie 	uint32_t	vm_l2_pro_fault_cntl;
508e60f8db5SAlex Xie };
509e60f8db5SAlex Xie 
510e60f8db5SAlex Xie /*
51197b2e202SAlex Deucher  * GPU MC structures, functions & helpers
51297b2e202SAlex Deucher  */
51397b2e202SAlex Deucher struct amdgpu_mc {
51497b2e202SAlex Deucher 	resource_size_t		aper_size;
51597b2e202SAlex Deucher 	resource_size_t		aper_base;
51697b2e202SAlex Deucher 	resource_size_t		agp_base;
51797b2e202SAlex Deucher 	/* for some chips with <= 32MB we need to lie
51897b2e202SAlex Deucher 	 * about vram size near mc fb location */
51997b2e202SAlex Deucher 	u64			mc_vram_size;
52097b2e202SAlex Deucher 	u64			visible_vram_size;
5216f02a696SChristian König 	u64			gart_size;
5226f02a696SChristian König 	u64			gart_start;
5236f02a696SChristian König 	u64			gart_end;
52497b2e202SAlex Deucher 	u64			vram_start;
52597b2e202SAlex Deucher 	u64			vram_end;
52697b2e202SAlex Deucher 	unsigned		vram_width;
52797b2e202SAlex Deucher 	u64			real_vram_size;
52897b2e202SAlex Deucher 	int			vram_mtrr;
52997b2e202SAlex Deucher 	u64                     mc_mask;
53097b2e202SAlex Deucher 	const struct firmware   *fw;	/* MC firmware */
53197b2e202SAlex Deucher 	uint32_t                fw_version;
53297b2e202SAlex Deucher 	struct amdgpu_irq_src	vm_fault;
53381c59f54SKen Wang 	uint32_t		vram_type;
53450b0197aSChunming Zhou 	uint32_t                srbm_soft_reset;
535f7c35abeSChristian König 	bool			prt_warning;
536916910adSHuang Rui 	uint64_t		stolen_size;
5378fe73328SJunwei Zhang 	/* apertures */
5388fe73328SJunwei Zhang 	u64					shared_aperture_start;
5398fe73328SJunwei Zhang 	u64					shared_aperture_end;
5408fe73328SJunwei Zhang 	u64					private_aperture_start;
5418fe73328SJunwei Zhang 	u64					private_aperture_end;
542e60f8db5SAlex Xie 	/* protects concurrent invalidation */
543e60f8db5SAlex Xie 	spinlock_t		invalidate_lock;
54497b2e202SAlex Deucher };
54597b2e202SAlex Deucher 
54697b2e202SAlex Deucher /*
54797b2e202SAlex Deucher  * GPU doorbell structures, functions & helpers
54897b2e202SAlex Deucher  */
54997b2e202SAlex Deucher typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
55097b2e202SAlex Deucher {
55197b2e202SAlex Deucher 	AMDGPU_DOORBELL_KIQ                     = 0x000,
55297b2e202SAlex Deucher 	AMDGPU_DOORBELL_HIQ                     = 0x001,
55397b2e202SAlex Deucher 	AMDGPU_DOORBELL_DIQ                     = 0x002,
55497b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING0               = 0x010,
55597b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING1               = 0x011,
55697b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING2               = 0x012,
55797b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING3               = 0x013,
55897b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING4               = 0x014,
55997b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING5               = 0x015,
56097b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING6               = 0x016,
56197b2e202SAlex Deucher 	AMDGPU_DOORBELL_MEC_RING7               = 0x017,
56297b2e202SAlex Deucher 	AMDGPU_DOORBELL_GFX_RING0               = 0x020,
56397b2e202SAlex Deucher 	AMDGPU_DOORBELL_sDMA_ENGINE0            = 0x1E0,
56497b2e202SAlex Deucher 	AMDGPU_DOORBELL_sDMA_ENGINE1            = 0x1E1,
56597b2e202SAlex Deucher 	AMDGPU_DOORBELL_IH                      = 0x1E8,
56697b2e202SAlex Deucher 	AMDGPU_DOORBELL_MAX_ASSIGNMENT          = 0x3FF,
56797b2e202SAlex Deucher 	AMDGPU_DOORBELL_INVALID                 = 0xFFFF
56897b2e202SAlex Deucher } AMDGPU_DOORBELL_ASSIGNMENT;
56997b2e202SAlex Deucher 
57097b2e202SAlex Deucher struct amdgpu_doorbell {
57197b2e202SAlex Deucher 	/* doorbell mmio */
57297b2e202SAlex Deucher 	resource_size_t		base;
57397b2e202SAlex Deucher 	resource_size_t		size;
57497b2e202SAlex Deucher 	u32 __iomem		*ptr;
57597b2e202SAlex Deucher 	u32			num_doorbells;	/* Number of doorbells actually reserved for amdgpu. */
57697b2e202SAlex Deucher };
57797b2e202SAlex Deucher 
57839807b93SKen Wang /*
57939807b93SKen Wang  * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
58039807b93SKen Wang  */
58139807b93SKen Wang typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
58239807b93SKen Wang {
58339807b93SKen Wang 	/*
58439807b93SKen Wang 	 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
58539807b93SKen Wang 	 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
58639807b93SKen Wang 	 *  Compute related doorbells are allocated from 0x00 to 0x8a
58739807b93SKen Wang 	 */
58839807b93SKen Wang 
58939807b93SKen Wang 
59039807b93SKen Wang 	/* kernel scheduling */
59139807b93SKen Wang 	AMDGPU_DOORBELL64_KIQ                     = 0x00,
59239807b93SKen Wang 
59339807b93SKen Wang 	/* HSA interface queue and debug queue */
59439807b93SKen Wang 	AMDGPU_DOORBELL64_HIQ                     = 0x01,
59539807b93SKen Wang 	AMDGPU_DOORBELL64_DIQ                     = 0x02,
59639807b93SKen Wang 
59739807b93SKen Wang 	/* Compute engines */
59839807b93SKen Wang 	AMDGPU_DOORBELL64_MEC_RING0               = 0x03,
59939807b93SKen Wang 	AMDGPU_DOORBELL64_MEC_RING1               = 0x04,
60039807b93SKen Wang 	AMDGPU_DOORBELL64_MEC_RING2               = 0x05,
60139807b93SKen Wang 	AMDGPU_DOORBELL64_MEC_RING3               = 0x06,
60239807b93SKen Wang 	AMDGPU_DOORBELL64_MEC_RING4               = 0x07,
60339807b93SKen Wang 	AMDGPU_DOORBELL64_MEC_RING5               = 0x08,
60439807b93SKen Wang 	AMDGPU_DOORBELL64_MEC_RING6               = 0x09,
60539807b93SKen Wang 	AMDGPU_DOORBELL64_MEC_RING7               = 0x0a,
60639807b93SKen Wang 
60739807b93SKen Wang 	/* User queue doorbell range (128 doorbells) */
60839807b93SKen Wang 	AMDGPU_DOORBELL64_USERQUEUE_START         = 0x0b,
60939807b93SKen Wang 	AMDGPU_DOORBELL64_USERQUEUE_END           = 0x8a,
61039807b93SKen Wang 
61139807b93SKen Wang 	/* Graphics engine */
61239807b93SKen Wang 	AMDGPU_DOORBELL64_GFX_RING0               = 0x8b,
61339807b93SKen Wang 
61439807b93SKen Wang 	/*
61539807b93SKen Wang 	 * Other graphics doorbells can be allocated here: from 0x8c to 0xef
61639807b93SKen Wang 	 * Graphics voltage island aperture 1
61739807b93SKen Wang 	 * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
61839807b93SKen Wang 	 */
61939807b93SKen Wang 
62039807b93SKen Wang 	/* sDMA engines */
62139807b93SKen Wang 	AMDGPU_DOORBELL64_sDMA_ENGINE0            = 0xF0,
62239807b93SKen Wang 	AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0     = 0xF1,
62339807b93SKen Wang 	AMDGPU_DOORBELL64_sDMA_ENGINE1            = 0xF2,
62439807b93SKen Wang 	AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1     = 0xF3,
62539807b93SKen Wang 
62639807b93SKen Wang 	/* Interrupt handler */
62739807b93SKen Wang 	AMDGPU_DOORBELL64_IH                      = 0xF4,  /* For legacy interrupt ring buffer */
62839807b93SKen Wang 	AMDGPU_DOORBELL64_IH_RING1                = 0xF5,  /* For page migration request log */
62939807b93SKen Wang 	AMDGPU_DOORBELL64_IH_RING2                = 0xF6,  /* For page migration translation/invalidation log */
63039807b93SKen Wang 
631e6b3ecb4SMonk Liu 	/* VCN engine use 32 bits doorbell  */
632e6b3ecb4SMonk Liu 	AMDGPU_DOORBELL64_VCN0_1                  = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
633e6b3ecb4SMonk Liu 	AMDGPU_DOORBELL64_VCN2_3                  = 0xF9,
634e6b3ecb4SMonk Liu 	AMDGPU_DOORBELL64_VCN4_5                  = 0xFA,
635e6b3ecb4SMonk Liu 	AMDGPU_DOORBELL64_VCN6_7                  = 0xFB,
636e6b3ecb4SMonk Liu 
637e6b3ecb4SMonk Liu 	/* overlap the doorbell assignment with VCN as they are  mutually exclusive
638e6b3ecb4SMonk Liu 	 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
639e6b3ecb4SMonk Liu 	 */
6404ed11d79SFrank Min 	AMDGPU_DOORBELL64_UVD_RING0_1             = 0xF8,
6414ed11d79SFrank Min 	AMDGPU_DOORBELL64_UVD_RING2_3             = 0xF9,
6424ed11d79SFrank Min 	AMDGPU_DOORBELL64_UVD_RING4_5             = 0xFA,
6434ed11d79SFrank Min 	AMDGPU_DOORBELL64_UVD_RING6_7             = 0xFB,
644e6b3ecb4SMonk Liu 
6454ed11d79SFrank Min 	AMDGPU_DOORBELL64_VCE_RING0_1             = 0xFC,
6464ed11d79SFrank Min 	AMDGPU_DOORBELL64_VCE_RING2_3             = 0xFD,
6474ed11d79SFrank Min 	AMDGPU_DOORBELL64_VCE_RING4_5             = 0xFE,
6484ed11d79SFrank Min 	AMDGPU_DOORBELL64_VCE_RING6_7             = 0xFF,
64939807b93SKen Wang 
65039807b93SKen Wang 	AMDGPU_DOORBELL64_MAX_ASSIGNMENT          = 0xFF,
65139807b93SKen Wang 	AMDGPU_DOORBELL64_INVALID                 = 0xFFFF
65239807b93SKen Wang } AMDGPU_DOORBELL64_ASSIGNMENT;
65339807b93SKen Wang 
65439807b93SKen Wang 
65597b2e202SAlex Deucher void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
65697b2e202SAlex Deucher 				phys_addr_t *aperture_base,
65797b2e202SAlex Deucher 				size_t *aperture_size,
65897b2e202SAlex Deucher 				size_t *start_offset);
65997b2e202SAlex Deucher 
66097b2e202SAlex Deucher /*
66197b2e202SAlex Deucher  * IRQS.
66297b2e202SAlex Deucher  */
66397b2e202SAlex Deucher 
66497b2e202SAlex Deucher struct amdgpu_flip_work {
665325cbba1SMichel Dänzer 	struct delayed_work		flip_work;
66697b2e202SAlex Deucher 	struct work_struct		unpin_work;
66797b2e202SAlex Deucher 	struct amdgpu_device		*adev;
66897b2e202SAlex Deucher 	int				crtc_id;
669325cbba1SMichel Dänzer 	u32				target_vblank;
67097b2e202SAlex Deucher 	uint64_t			base;
67197b2e202SAlex Deucher 	struct drm_pending_vblank_event *event;
672765e7fbfSChristian König 	struct amdgpu_bo		*old_abo;
673f54d1867SChris Wilson 	struct dma_fence		*excl;
6741ffd2652SChristian König 	unsigned			shared_count;
675f54d1867SChris Wilson 	struct dma_fence		**shared;
676f54d1867SChris Wilson 	struct dma_fence_cb		cb;
677cb9e59d7SAlex Deucher 	bool				async;
67897b2e202SAlex Deucher };
67997b2e202SAlex Deucher 
68097b2e202SAlex Deucher 
68197b2e202SAlex Deucher /*
68297b2e202SAlex Deucher  * CP & rings.
68397b2e202SAlex Deucher  */
68497b2e202SAlex Deucher 
68597b2e202SAlex Deucher struct amdgpu_ib {
68697b2e202SAlex Deucher 	struct amdgpu_sa_bo		*sa_bo;
68797b2e202SAlex Deucher 	uint32_t			length_dw;
68897b2e202SAlex Deucher 	uint64_t			gpu_addr;
68997b2e202SAlex Deucher 	uint32_t			*ptr;
690de807f81SJammy Zhou 	uint32_t			flags;
69197b2e202SAlex Deucher };
69297b2e202SAlex Deucher 
6931b1f42d8SLucas Stach extern const struct drm_sched_backend_ops amdgpu_sched_ops;
694c1b69ed0SChunming Zhou 
69550838c8cSChristian König int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
696c5637837SMonk Liu 		     struct amdgpu_job **job, struct amdgpu_vm *vm);
697d71518b5SChristian König int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
698d71518b5SChristian König 			     struct amdgpu_job **job);
699b6723c8dSMonk Liu 
700a5fb4ec2SChristian König void amdgpu_job_free_resources(struct amdgpu_job *job);
70150838c8cSChristian König void amdgpu_job_free(struct amdgpu_job *job);
702d71518b5SChristian König int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
7031b1f42d8SLucas Stach 		      struct drm_sched_entity *entity, void *owner,
704f54d1867SChris Wilson 		      struct dma_fence **f);
7058b4fb00bSChristian König 
70697b2e202SAlex Deucher /*
707effd924dSAndres Rodriguez  * Queue manager
708effd924dSAndres Rodriguez  */
709effd924dSAndres Rodriguez struct amdgpu_queue_mapper {
710effd924dSAndres Rodriguez 	int 		hw_ip;
711effd924dSAndres Rodriguez 	struct mutex	lock;
712effd924dSAndres Rodriguez 	/* protected by lock */
713effd924dSAndres Rodriguez 	struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
714effd924dSAndres Rodriguez };
715effd924dSAndres Rodriguez 
716effd924dSAndres Rodriguez struct amdgpu_queue_mgr {
717effd924dSAndres Rodriguez 	struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
718effd924dSAndres Rodriguez };
719effd924dSAndres Rodriguez 
720effd924dSAndres Rodriguez int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
721effd924dSAndres Rodriguez 			  struct amdgpu_queue_mgr *mgr);
722effd924dSAndres Rodriguez int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
723effd924dSAndres Rodriguez 			  struct amdgpu_queue_mgr *mgr);
724effd924dSAndres Rodriguez int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
725effd924dSAndres Rodriguez 			 struct amdgpu_queue_mgr *mgr,
726fa7c7939SMichel Dänzer 			 u32 hw_ip, u32 instance, u32 ring,
727effd924dSAndres Rodriguez 			 struct amdgpu_ring **out_ring);
728effd924dSAndres Rodriguez 
729effd924dSAndres Rodriguez /*
73097b2e202SAlex Deucher  * context related structures
73197b2e202SAlex Deucher  */
73297b2e202SAlex Deucher 
73321c16bf6SChristian König struct amdgpu_ctx_ring {
73421c16bf6SChristian König 	uint64_t		sequence;
735f54d1867SChris Wilson 	struct dma_fence	**fences;
7361b1f42d8SLucas Stach 	struct drm_sched_entity	entity;
73721c16bf6SChristian König };
73821c16bf6SChristian König 
73997b2e202SAlex Deucher struct amdgpu_ctx {
74097b2e202SAlex Deucher 	struct kref		refcount;
7419cb7e5a9SChunming Zhou 	struct amdgpu_device    *adev;
742effd924dSAndres Rodriguez 	struct amdgpu_queue_mgr queue_mgr;
743d94aed5aSMarek Olšák 	unsigned		reset_counter;
744668ca1b4SMonk Liu 	unsigned        reset_counter_query;
745e55f2b64SChristian König 	uint32_t		vram_lost_counter;
74621c16bf6SChristian König 	spinlock_t		ring_lock;
747f54d1867SChris Wilson 	struct dma_fence	**fences;
74821c16bf6SChristian König 	struct amdgpu_ctx_ring	rings[AMDGPU_MAX_RINGS];
749753ad49cSMonk Liu 	bool			preamble_presented;
7501b1f42d8SLucas Stach 	enum drm_sched_priority init_priority;
7511b1f42d8SLucas Stach 	enum drm_sched_priority override_priority;
7520ae94444SAndrey Grodzovsky 	struct mutex            lock;
7531102900dSMonk Liu 	atomic_t	guilty;
75497b2e202SAlex Deucher };
75597b2e202SAlex Deucher 
75697b2e202SAlex Deucher struct amdgpu_ctx_mgr {
75797b2e202SAlex Deucher 	struct amdgpu_device	*adev;
7580147ee0fSMarek Olšák 	struct mutex		lock;
7590b492a4cSAlex Deucher 	/* protected by lock */
7600b492a4cSAlex Deucher 	struct idr		ctx_handles;
76197b2e202SAlex Deucher };
76297b2e202SAlex Deucher 
7630b492a4cSAlex Deucher struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
7640b492a4cSAlex Deucher int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
7650b492a4cSAlex Deucher 
766eb01abc7SMonk Liu int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
767eb01abc7SMonk Liu 			      struct dma_fence *fence, uint64_t *seq);
768f54d1867SChris Wilson struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
76921c16bf6SChristian König 				   struct amdgpu_ring *ring, uint64_t seq);
770c23be4aeSAndres Rodriguez void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
7711b1f42d8SLucas Stach 				  enum drm_sched_priority priority);
77221c16bf6SChristian König 
7730b492a4cSAlex Deucher int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
7740b492a4cSAlex Deucher 		     struct drm_file *filp);
7750b492a4cSAlex Deucher 
7760ae94444SAndrey Grodzovsky int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id);
7770ae94444SAndrey Grodzovsky 
778efd4ccb5SChristian König void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
779efd4ccb5SChristian König void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
7800b492a4cSAlex Deucher 
7810ae94444SAndrey Grodzovsky 
78297b2e202SAlex Deucher /*
78397b2e202SAlex Deucher  * file private structure
78497b2e202SAlex Deucher  */
78597b2e202SAlex Deucher 
78697b2e202SAlex Deucher struct amdgpu_fpriv {
78797b2e202SAlex Deucher 	struct amdgpu_vm	vm;
788b85891bdSJunwei Zhang 	struct amdgpu_bo_va	*prt_va;
7890f4b3c68SChristian König 	struct amdgpu_bo_va	*csa_va;
79097b2e202SAlex Deucher 	struct mutex		bo_list_lock;
79197b2e202SAlex Deucher 	struct idr		bo_list_handles;
79297b2e202SAlex Deucher 	struct amdgpu_ctx_mgr	ctx_mgr;
79397b2e202SAlex Deucher };
79497b2e202SAlex Deucher 
79597b2e202SAlex Deucher /*
79697b2e202SAlex Deucher  * residency list
79797b2e202SAlex Deucher  */
7989124a398SChristian König struct amdgpu_bo_list_entry {
7999124a398SChristian König 	struct amdgpu_bo		*robj;
8009124a398SChristian König 	struct ttm_validate_buffer	tv;
8019124a398SChristian König 	struct amdgpu_bo_va		*bo_va;
8029124a398SChristian König 	uint32_t			priority;
8039124a398SChristian König 	struct page			**user_pages;
8049124a398SChristian König 	int				user_invalidated;
8059124a398SChristian König };
80697b2e202SAlex Deucher 
80797b2e202SAlex Deucher struct amdgpu_bo_list {
80897b2e202SAlex Deucher 	struct mutex lock;
8095ac55629SAlex Xie 	struct rcu_head rhead;
8105ac55629SAlex Xie 	struct kref refcount;
81197b2e202SAlex Deucher 	struct amdgpu_bo *gds_obj;
81297b2e202SAlex Deucher 	struct amdgpu_bo *gws_obj;
81397b2e202SAlex Deucher 	struct amdgpu_bo *oa_obj;
814211dff55SChristian König 	unsigned first_userptr;
81597b2e202SAlex Deucher 	unsigned num_entries;
81697b2e202SAlex Deucher 	struct amdgpu_bo_list_entry *array;
81797b2e202SAlex Deucher };
81897b2e202SAlex Deucher 
81997b2e202SAlex Deucher struct amdgpu_bo_list *
82097b2e202SAlex Deucher amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
821636ce25cSChristian König void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
822636ce25cSChristian König 			     struct list_head *validated);
82397b2e202SAlex Deucher void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
82497b2e202SAlex Deucher void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
82597b2e202SAlex Deucher 
82697b2e202SAlex Deucher /*
82797b2e202SAlex Deucher  * GFX stuff
82897b2e202SAlex Deucher  */
82997b2e202SAlex Deucher #include "clearstate_defs.h"
83097b2e202SAlex Deucher 
83179e5412cSAlex Deucher struct amdgpu_rlc_funcs {
83279e5412cSAlex Deucher 	void (*enter_safe_mode)(struct amdgpu_device *adev);
83379e5412cSAlex Deucher 	void (*exit_safe_mode)(struct amdgpu_device *adev);
83479e5412cSAlex Deucher };
83579e5412cSAlex Deucher 
83697b2e202SAlex Deucher struct amdgpu_rlc {
83797b2e202SAlex Deucher 	/* for power gating */
83897b2e202SAlex Deucher 	struct amdgpu_bo	*save_restore_obj;
83997b2e202SAlex Deucher 	uint64_t		save_restore_gpu_addr;
84097b2e202SAlex Deucher 	volatile uint32_t	*sr_ptr;
84197b2e202SAlex Deucher 	const u32               *reg_list;
84297b2e202SAlex Deucher 	u32                     reg_list_size;
84397b2e202SAlex Deucher 	/* for clear state */
84497b2e202SAlex Deucher 	struct amdgpu_bo	*clear_state_obj;
84597b2e202SAlex Deucher 	uint64_t		clear_state_gpu_addr;
84697b2e202SAlex Deucher 	volatile uint32_t	*cs_ptr;
84797b2e202SAlex Deucher 	const struct cs_section_def   *cs_data;
84897b2e202SAlex Deucher 	u32                     clear_state_size;
84997b2e202SAlex Deucher 	/* for cp tables */
85097b2e202SAlex Deucher 	struct amdgpu_bo	*cp_table_obj;
85197b2e202SAlex Deucher 	uint64_t		cp_table_gpu_addr;
85297b2e202SAlex Deucher 	volatile uint32_t	*cp_table_ptr;
85397b2e202SAlex Deucher 	u32                     cp_table_size;
85479e5412cSAlex Deucher 
85579e5412cSAlex Deucher 	/* safe mode for updating CG/PG state */
85679e5412cSAlex Deucher 	bool in_safe_mode;
85779e5412cSAlex Deucher 	const struct amdgpu_rlc_funcs *funcs;
8582b6cd977SEric Huang 
8592b6cd977SEric Huang 	/* for firmware data */
8602b6cd977SEric Huang 	u32 save_and_restore_offset;
8612b6cd977SEric Huang 	u32 clear_state_descriptor_offset;
8622b6cd977SEric Huang 	u32 avail_scratch_ram_locations;
8632b6cd977SEric Huang 	u32 reg_restore_list_size;
8642b6cd977SEric Huang 	u32 reg_list_format_start;
8652b6cd977SEric Huang 	u32 reg_list_format_separate_start;
8662b6cd977SEric Huang 	u32 starting_offsets_start;
8672b6cd977SEric Huang 	u32 reg_list_format_size_bytes;
8682b6cd977SEric Huang 	u32 reg_list_size_bytes;
8692b6cd977SEric Huang 
8702b6cd977SEric Huang 	u32 *register_list_format;
8712b6cd977SEric Huang 	u32 *register_restore;
87297b2e202SAlex Deucher };
87397b2e202SAlex Deucher 
87478c16834SAndres Rodriguez #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
87578c16834SAndres Rodriguez 
87697b2e202SAlex Deucher struct amdgpu_mec {
87797b2e202SAlex Deucher 	struct amdgpu_bo	*hpd_eop_obj;
87897b2e202SAlex Deucher 	u64			hpd_eop_gpu_addr;
879b1023571SKen Wang 	struct amdgpu_bo	*mec_fw_obj;
880b1023571SKen Wang 	u64			mec_fw_gpu_addr;
88197b2e202SAlex Deucher 	u32 num_mec;
88242794b27SAndres Rodriguez 	u32 num_pipe_per_mec;
88342794b27SAndres Rodriguez 	u32 num_queue_per_pipe;
88459a82d7dSXiangliang Yu 	void			*mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
88578c16834SAndres Rodriguez 
88678c16834SAndres Rodriguez 	/* These are the resources for which amdgpu takes ownership */
88778c16834SAndres Rodriguez 	DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
88897b2e202SAlex Deucher };
88997b2e202SAlex Deucher 
8904e638ae9SXiangliang Yu struct amdgpu_kiq {
8914e638ae9SXiangliang Yu 	u64			eop_gpu_addr;
8924e638ae9SXiangliang Yu 	struct amdgpu_bo	*eop_obj;
89343ca8efaSpding 	spinlock_t              ring_lock;
8944e638ae9SXiangliang Yu 	struct amdgpu_ring	ring;
8954e638ae9SXiangliang Yu 	struct amdgpu_irq_src	irq;
8964e638ae9SXiangliang Yu };
8974e638ae9SXiangliang Yu 
89897b2e202SAlex Deucher /*
89997b2e202SAlex Deucher  * GPU scratch registers structures, functions & helpers
90097b2e202SAlex Deucher  */
90197b2e202SAlex Deucher struct amdgpu_scratch {
90297b2e202SAlex Deucher 	unsigned		num_reg;
90397b2e202SAlex Deucher 	uint32_t                reg_base;
90450261151SNils Wallménius 	uint32_t		free_mask;
90597b2e202SAlex Deucher };
90697b2e202SAlex Deucher 
90797b2e202SAlex Deucher /*
90897b2e202SAlex Deucher  * GFX configurations
90997b2e202SAlex Deucher  */
910e3fa7630SAlex Deucher #define AMDGPU_GFX_MAX_SE 4
911e3fa7630SAlex Deucher #define AMDGPU_GFX_MAX_SH_PER_SE 2
912e3fa7630SAlex Deucher 
913e3fa7630SAlex Deucher struct amdgpu_rb_config {
914e3fa7630SAlex Deucher 	uint32_t rb_backend_disable;
915e3fa7630SAlex Deucher 	uint32_t user_rb_backend_disable;
916e3fa7630SAlex Deucher 	uint32_t raster_config;
917e3fa7630SAlex Deucher 	uint32_t raster_config_1;
918e3fa7630SAlex Deucher };
919e3fa7630SAlex Deucher 
920d0e95758SAndrey Grodzovsky struct gb_addr_config {
921d0e95758SAndrey Grodzovsky 	uint16_t pipe_interleave_size;
922d0e95758SAndrey Grodzovsky 	uint8_t num_pipes;
923d0e95758SAndrey Grodzovsky 	uint8_t max_compress_frags;
924d0e95758SAndrey Grodzovsky 	uint8_t num_banks;
925d0e95758SAndrey Grodzovsky 	uint8_t num_se;
926d0e95758SAndrey Grodzovsky 	uint8_t num_rb_per_se;
927d0e95758SAndrey Grodzovsky };
928d0e95758SAndrey Grodzovsky 
929ea323f88SJunwei Zhang struct amdgpu_gfx_config {
93097b2e202SAlex Deucher 	unsigned max_shader_engines;
93197b2e202SAlex Deucher 	unsigned max_tile_pipes;
93297b2e202SAlex Deucher 	unsigned max_cu_per_sh;
93397b2e202SAlex Deucher 	unsigned max_sh_per_se;
93497b2e202SAlex Deucher 	unsigned max_backends_per_se;
93597b2e202SAlex Deucher 	unsigned max_texture_channel_caches;
93697b2e202SAlex Deucher 	unsigned max_gprs;
93797b2e202SAlex Deucher 	unsigned max_gs_threads;
93897b2e202SAlex Deucher 	unsigned max_hw_contexts;
93997b2e202SAlex Deucher 	unsigned sc_prim_fifo_size_frontend;
94097b2e202SAlex Deucher 	unsigned sc_prim_fifo_size_backend;
94197b2e202SAlex Deucher 	unsigned sc_hiz_tile_fifo_size;
94297b2e202SAlex Deucher 	unsigned sc_earlyz_tile_fifo_size;
94397b2e202SAlex Deucher 
94497b2e202SAlex Deucher 	unsigned num_tile_pipes;
94597b2e202SAlex Deucher 	unsigned backend_enable_mask;
94697b2e202SAlex Deucher 	unsigned mem_max_burst_length_bytes;
94797b2e202SAlex Deucher 	unsigned mem_row_size_in_kb;
94897b2e202SAlex Deucher 	unsigned shader_engine_tile_size;
94997b2e202SAlex Deucher 	unsigned num_gpus;
95097b2e202SAlex Deucher 	unsigned multi_gpu_tile_size;
95197b2e202SAlex Deucher 	unsigned mc_arb_ramcfg;
95297b2e202SAlex Deucher 	unsigned gb_addr_config;
9538f8e00c1SAlex Deucher 	unsigned num_rbs;
954408bfe7cSJunwei Zhang 	unsigned gs_vgt_table_depth;
955408bfe7cSJunwei Zhang 	unsigned gs_prim_buffer_depth;
95697b2e202SAlex Deucher 
95797b2e202SAlex Deucher 	uint32_t tile_mode_array[32];
95897b2e202SAlex Deucher 	uint32_t macrotile_mode_array[16];
959e3fa7630SAlex Deucher 
960d0e95758SAndrey Grodzovsky 	struct gb_addr_config gb_addr_config_fields;
961e3fa7630SAlex Deucher 	struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
962df6e2c4aSJunwei Zhang 
963df6e2c4aSJunwei Zhang 	/* gfx configure feature */
964df6e2c4aSJunwei Zhang 	uint32_t double_offchip_lds_buf;
96597b2e202SAlex Deucher };
96697b2e202SAlex Deucher 
9677dae69a2SAlex Deucher struct amdgpu_cu_info {
96851fd0370SHawking Zhang 	uint32_t max_waves_per_simd;
969408bfe7cSJunwei Zhang 	uint32_t wave_front_size;
97051fd0370SHawking Zhang 	uint32_t max_scratch_slots_per_cu;
97151fd0370SHawking Zhang 	uint32_t lds_size;
972dbfe85eaSFlora Cui 
973dbfe85eaSFlora Cui 	/* total active CU number */
974dbfe85eaSFlora Cui 	uint32_t number;
975dbfe85eaSFlora Cui 	uint32_t ao_cu_mask;
976dbfe85eaSFlora Cui 	uint32_t ao_cu_bitmap[4][4];
9777dae69a2SAlex Deucher 	uint32_t bitmap[4][4];
9787dae69a2SAlex Deucher };
9797dae69a2SAlex Deucher 
980b95e31fdSAlex Deucher struct amdgpu_gfx_funcs {
981b95e31fdSAlex Deucher 	/* get the gpu clock counter */
982b95e31fdSAlex Deucher 	uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
9839559ef5bSTom St Denis 	void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
984472259f0STom St Denis 	void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
985c5a60ce8STom St Denis 	void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
986c5a60ce8STom St Denis 	void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
987b95e31fdSAlex Deucher };
988b95e31fdSAlex Deucher 
989bce23e00SAlex Deucher struct amdgpu_ngg_buf {
990bce23e00SAlex Deucher 	struct amdgpu_bo	*bo;
991bce23e00SAlex Deucher 	uint64_t		gpu_addr;
992bce23e00SAlex Deucher 	uint32_t		size;
993bce23e00SAlex Deucher 	uint32_t		bo_size;
994bce23e00SAlex Deucher };
995bce23e00SAlex Deucher 
996bce23e00SAlex Deucher enum {
997af8baf15SGuenter Roeck 	NGG_PRIM = 0,
998af8baf15SGuenter Roeck 	NGG_POS,
999af8baf15SGuenter Roeck 	NGG_CNTL,
1000af8baf15SGuenter Roeck 	NGG_PARAM,
1001bce23e00SAlex Deucher 	NGG_BUF_MAX
1002bce23e00SAlex Deucher };
1003bce23e00SAlex Deucher 
1004bce23e00SAlex Deucher struct amdgpu_ngg {
1005bce23e00SAlex Deucher 	struct amdgpu_ngg_buf	buf[NGG_BUF_MAX];
1006bce23e00SAlex Deucher 	uint32_t		gds_reserve_addr;
1007bce23e00SAlex Deucher 	uint32_t		gds_reserve_size;
1008bce23e00SAlex Deucher 	bool			init;
1009bce23e00SAlex Deucher };
1010bce23e00SAlex Deucher 
101197b2e202SAlex Deucher struct amdgpu_gfx {
101297b2e202SAlex Deucher 	struct mutex			gpu_clock_mutex;
1013ea323f88SJunwei Zhang 	struct amdgpu_gfx_config	config;
101497b2e202SAlex Deucher 	struct amdgpu_rlc		rlc;
101597b2e202SAlex Deucher 	struct amdgpu_mec		mec;
10164e638ae9SXiangliang Yu 	struct amdgpu_kiq		kiq;
101797b2e202SAlex Deucher 	struct amdgpu_scratch		scratch;
101897b2e202SAlex Deucher 	const struct firmware		*me_fw;	/* ME firmware */
101997b2e202SAlex Deucher 	uint32_t			me_fw_version;
102097b2e202SAlex Deucher 	const struct firmware		*pfp_fw; /* PFP firmware */
102197b2e202SAlex Deucher 	uint32_t			pfp_fw_version;
102297b2e202SAlex Deucher 	const struct firmware		*ce_fw;	/* CE firmware */
102397b2e202SAlex Deucher 	uint32_t			ce_fw_version;
102497b2e202SAlex Deucher 	const struct firmware		*rlc_fw; /* RLC firmware */
102597b2e202SAlex Deucher 	uint32_t			rlc_fw_version;
102697b2e202SAlex Deucher 	const struct firmware		*mec_fw; /* MEC firmware */
102797b2e202SAlex Deucher 	uint32_t			mec_fw_version;
102897b2e202SAlex Deucher 	const struct firmware		*mec2_fw; /* MEC2 firmware */
102997b2e202SAlex Deucher 	uint32_t			mec2_fw_version;
103002558a00SKen Wang 	uint32_t			me_feature_version;
103102558a00SKen Wang 	uint32_t			ce_feature_version;
103202558a00SKen Wang 	uint32_t			pfp_feature_version;
1033351643d7SJammy Zhou 	uint32_t			rlc_feature_version;
1034351643d7SJammy Zhou 	uint32_t			mec_feature_version;
1035351643d7SJammy Zhou 	uint32_t			mec2_feature_version;
103697b2e202SAlex Deucher 	struct amdgpu_ring		gfx_ring[AMDGPU_MAX_GFX_RINGS];
103797b2e202SAlex Deucher 	unsigned			num_gfx_rings;
103897b2e202SAlex Deucher 	struct amdgpu_ring		compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
103997b2e202SAlex Deucher 	unsigned			num_compute_rings;
104097b2e202SAlex Deucher 	struct amdgpu_irq_src		eop_irq;
104197b2e202SAlex Deucher 	struct amdgpu_irq_src		priv_reg_irq;
104297b2e202SAlex Deucher 	struct amdgpu_irq_src		priv_inst_irq;
104397b2e202SAlex Deucher 	/* gfx status */
104497b2e202SAlex Deucher 	uint32_t			gfx_current_status;
1045a101a899SKen Wang 	/* ce ram size*/
1046a101a899SKen Wang 	unsigned			ce_ram_size;
10477dae69a2SAlex Deucher 	struct amdgpu_cu_info		cu_info;
1048b95e31fdSAlex Deucher 	const struct amdgpu_gfx_funcs	*funcs;
10493d7c6384SChunming Zhou 
10503d7c6384SChunming Zhou 	/* reset mask */
10513d7c6384SChunming Zhou 	uint32_t                        grbm_soft_reset;
10523d7c6384SChunming Zhou 	uint32_t                        srbm_soft_reset;
1053b4e40676SDavid Panariti 	/* s3/s4 mask */
1054b4e40676SDavid Panariti 	bool                            in_suspend;
1055bce23e00SAlex Deucher 	/* NGG */
1056bce23e00SAlex Deucher 	struct amdgpu_ngg		ngg;
1057b8866c26SAndres Rodriguez 
1058b8866c26SAndres Rodriguez 	/* pipe reservation */
1059b8866c26SAndres Rodriguez 	struct mutex			pipe_reserve_mutex;
1060b8866c26SAndres Rodriguez 	DECLARE_BITMAP			(pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
106197b2e202SAlex Deucher };
106297b2e202SAlex Deucher 
1063b07c60c0SChristian König int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
106497b2e202SAlex Deucher 		  unsigned size, struct amdgpu_ib *ib);
10654d9c514dSChristian König void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
1066f54d1867SChris Wilson 		    struct dma_fence *f);
1067b07c60c0SChristian König int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
106850ddc75eSJunwei Zhang 		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
106950ddc75eSJunwei Zhang 		       struct dma_fence **f);
107097b2e202SAlex Deucher int amdgpu_ib_pool_init(struct amdgpu_device *adev);
107197b2e202SAlex Deucher void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
107297b2e202SAlex Deucher int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
107397b2e202SAlex Deucher 
107497b2e202SAlex Deucher /*
107597b2e202SAlex Deucher  * CS.
107697b2e202SAlex Deucher  */
107797b2e202SAlex Deucher struct amdgpu_cs_chunk {
107897b2e202SAlex Deucher 	uint32_t		chunk_id;
107997b2e202SAlex Deucher 	uint32_t		length_dw;
1080758ac17fSChristian König 	void			*kdata;
108197b2e202SAlex Deucher };
108297b2e202SAlex Deucher 
108397b2e202SAlex Deucher struct amdgpu_cs_parser {
108497b2e202SAlex Deucher 	struct amdgpu_device	*adev;
108597b2e202SAlex Deucher 	struct drm_file		*filp;
10863cb485f3SChristian König 	struct amdgpu_ctx	*ctx;
1087c3cca41eSChristian König 
108897b2e202SAlex Deucher 	/* chunks */
108997b2e202SAlex Deucher 	unsigned		nchunks;
109097b2e202SAlex Deucher 	struct amdgpu_cs_chunk	*chunks;
1091c3cca41eSChristian König 
109250838c8cSChristian König 	/* scheduler job object */
109350838c8cSChristian König 	struct amdgpu_job	*job;
1094c3cca41eSChristian König 
1095c3cca41eSChristian König 	/* buffer objects */
1096c3cca41eSChristian König 	struct ww_acquire_ctx		ticket;
1097c3cca41eSChristian König 	struct amdgpu_bo_list		*bo_list;
10983fe89771SChristian König 	struct amdgpu_mn		*mn;
109956467ebfSChristian König 	struct amdgpu_bo_list_entry	vm_pd;
110097b2e202SAlex Deucher 	struct list_head		validated;
1101f54d1867SChris Wilson 	struct dma_fence		*fence;
1102f69f90a1SChristian König 	uint64_t			bytes_moved_threshold;
110300f06b24SJohn Brooks 	uint64_t			bytes_moved_vis_threshold;
1104f69f90a1SChristian König 	uint64_t			bytes_moved;
110500f06b24SJohn Brooks 	uint64_t			bytes_moved_vis;
1106662bfa61SChristian König 	struct amdgpu_bo_list_entry	*evictable;
110797b2e202SAlex Deucher 
110897b2e202SAlex Deucher 	/* user fence */
110991acbeb6SChristian König 	struct amdgpu_bo_list_entry	uf_entry;
1110660e8558SDave Airlie 
1111660e8558SDave Airlie 	unsigned num_post_dep_syncobjs;
1112660e8558SDave Airlie 	struct drm_syncobj **post_dep_syncobjs;
111397b2e202SAlex Deucher };
111497b2e202SAlex Deucher 
1115753ad49cSMonk Liu #define AMDGPU_PREAMBLE_IB_PRESENT          (1 << 0) /* bit set means command submit involves a preamble IB */
1116753ad49cSMonk Liu #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST    (1 << 1) /* bit set means preamble IB is first presented in belonging context */
1117753ad49cSMonk Liu #define AMDGPU_HAVE_CTX_SWITCH              (1 << 2) /* bit set means context switch occured */
1118753ad49cSMonk Liu 
1119bb977d37SChunming Zhou struct amdgpu_job {
11201b1f42d8SLucas Stach 	struct drm_sched_job    base;
1121bb977d37SChunming Zhou 	struct amdgpu_device	*adev;
1122c5637837SMonk Liu 	struct amdgpu_vm	*vm;
1123b07c60c0SChristian König 	struct amdgpu_ring	*ring;
1124e86f9ceeSChristian König 	struct amdgpu_sync	sync;
1125df83d1ebSChunming Zhou 	struct amdgpu_sync	sched_sync;
1126bb977d37SChunming Zhou 	struct amdgpu_ib	*ibs;
1127f54d1867SChris Wilson 	struct dma_fence	*fence; /* the hw fence */
1128753ad49cSMonk Liu 	uint32_t		preamble_status;
1129bb977d37SChunming Zhou 	uint32_t		num_ibs;
1130e2840221SChristian König 	void			*owner;
11313aecd24cSMonk Liu 	uint64_t		fence_ctx; /* the fence_context this job uses */
1132fd53be30SChunming Zhou 	bool                    vm_needs_flush;
1133d88bf583SChristian König 	unsigned		vm_id;
1134d88bf583SChristian König 	uint64_t		vm_pd_addr;
1135d88bf583SChristian König 	uint32_t		gds_base, gds_size;
1136d88bf583SChristian König 	uint32_t		gws_base, gws_size;
1137d88bf583SChristian König 	uint32_t		oa_base, oa_size;
113814e47f93SChristian König 	uint32_t		vram_lost_counter;
1139758ac17fSChristian König 
1140758ac17fSChristian König 	/* user fence handling */
1141b5f5acbcSChristian König 	uint64_t		uf_addr;
1142758ac17fSChristian König 	uint64_t		uf_sequence;
1143758ac17fSChristian König 
1144bb977d37SChunming Zhou };
1145a6db8a33SJunwei Zhang #define to_amdgpu_job(sched_job)		\
1146a6db8a33SJunwei Zhang 		container_of((sched_job), struct amdgpu_job, base)
1147bb977d37SChunming Zhou 
11487270f839SChristian König static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
11497270f839SChristian König 				      uint32_t ib_idx, int idx)
115097b2e202SAlex Deucher {
115150838c8cSChristian König 	return p->job->ibs[ib_idx].ptr[idx];
115297b2e202SAlex Deucher }
115397b2e202SAlex Deucher 
11547270f839SChristian König static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
11557270f839SChristian König 				       uint32_t ib_idx, int idx,
11567270f839SChristian König 				       uint32_t value)
11577270f839SChristian König {
115850838c8cSChristian König 	p->job->ibs[ib_idx].ptr[idx] = value;
11597270f839SChristian König }
11607270f839SChristian König 
116197b2e202SAlex Deucher /*
116297b2e202SAlex Deucher  * Writeback
116397b2e202SAlex Deucher  */
1164896a664cSMonk Liu #define AMDGPU_MAX_WB 512	/* Reserve at most 512 WB slots for amdgpu-owned rings. */
116597b2e202SAlex Deucher 
116697b2e202SAlex Deucher struct amdgpu_wb {
116797b2e202SAlex Deucher 	struct amdgpu_bo	*wb_obj;
116897b2e202SAlex Deucher 	volatile uint32_t	*wb;
116997b2e202SAlex Deucher 	uint64_t		gpu_addr;
117097b2e202SAlex Deucher 	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
117197b2e202SAlex Deucher 	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
117297b2e202SAlex Deucher };
117397b2e202SAlex Deucher 
117497b2e202SAlex Deucher int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
117597b2e202SAlex Deucher void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
117697b2e202SAlex Deucher 
1177d0dd7f0cSAlex Deucher void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1178d0dd7f0cSAlex Deucher 
117997b2e202SAlex Deucher /*
118097b2e202SAlex Deucher  * SDMA
118197b2e202SAlex Deucher  */
1182c113ea1cSAlex Deucher struct amdgpu_sdma_instance {
118397b2e202SAlex Deucher 	/* SDMA firmware */
118497b2e202SAlex Deucher 	const struct firmware	*fw;
118597b2e202SAlex Deucher 	uint32_t		fw_version;
1186cfa2104fSJammy Zhou 	uint32_t		feature_version;
118797b2e202SAlex Deucher 
118897b2e202SAlex Deucher 	struct amdgpu_ring	ring;
118918111de0SJammy Zhou 	bool			burst_nop;
119097b2e202SAlex Deucher };
119197b2e202SAlex Deucher 
1192c113ea1cSAlex Deucher struct amdgpu_sdma {
1193c113ea1cSAlex Deucher 	struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
119430d1574fSKen Wang #ifdef CONFIG_DRM_AMDGPU_SI
119530d1574fSKen Wang 	//SI DMA has a difference trap irq number for the second engine
119630d1574fSKen Wang 	struct amdgpu_irq_src	trap_irq_1;
119730d1574fSKen Wang #endif
1198c113ea1cSAlex Deucher 	struct amdgpu_irq_src	trap_irq;
1199c113ea1cSAlex Deucher 	struct amdgpu_irq_src	illegal_inst_irq;
1200c113ea1cSAlex Deucher 	int			num_instances;
1201e702a680SChunming Zhou 	uint32_t                    srbm_soft_reset;
1202c113ea1cSAlex Deucher };
1203c113ea1cSAlex Deucher 
120497b2e202SAlex Deucher /*
120597b2e202SAlex Deucher  * Firmware
120697b2e202SAlex Deucher  */
1207e635ee07SHuang Rui enum amdgpu_firmware_load_type {
1208e635ee07SHuang Rui 	AMDGPU_FW_LOAD_DIRECT = 0,
1209e635ee07SHuang Rui 	AMDGPU_FW_LOAD_SMU,
1210e635ee07SHuang Rui 	AMDGPU_FW_LOAD_PSP,
1211e635ee07SHuang Rui };
1212e635ee07SHuang Rui 
121397b2e202SAlex Deucher struct amdgpu_firmware {
121497b2e202SAlex Deucher 	struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1215e635ee07SHuang Rui 	enum amdgpu_firmware_load_type load_type;
121697b2e202SAlex Deucher 	struct amdgpu_bo *fw_buf;
121797b2e202SAlex Deucher 	unsigned int fw_size;
12182445b227SHuang Rui 	unsigned int max_ucodes;
12190e5ca0d1SHuang Rui 	/* firmwares are loaded by psp instead of smu from vega10 */
12200e5ca0d1SHuang Rui 	const struct amdgpu_psp_funcs *funcs;
12210e5ca0d1SHuang Rui 	struct amdgpu_bo *rbuf;
12220e5ca0d1SHuang Rui 	struct mutex mutex;
1223ab4fe3e1SHuang Rui 
1224ab4fe3e1SHuang Rui 	/* gpu info firmware data pointer */
1225ab4fe3e1SHuang Rui 	const struct firmware *gpu_info_fw;
1226d59c026bSMonk Liu 
1227d59c026bSMonk Liu 	void *fw_buf_ptr;
1228d59c026bSMonk Liu 	uint64_t fw_buf_mc;
122997b2e202SAlex Deucher };
123097b2e202SAlex Deucher 
123197b2e202SAlex Deucher /*
123297b2e202SAlex Deucher  * Benchmarking
123397b2e202SAlex Deucher  */
123497b2e202SAlex Deucher void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
123597b2e202SAlex Deucher 
123697b2e202SAlex Deucher 
123797b2e202SAlex Deucher /*
123897b2e202SAlex Deucher  * Testing
123997b2e202SAlex Deucher  */
124097b2e202SAlex Deucher void amdgpu_test_moves(struct amdgpu_device *adev);
124197b2e202SAlex Deucher 
124297b2e202SAlex Deucher /*
124397b2e202SAlex Deucher  * Debugfs
124497b2e202SAlex Deucher  */
124597b2e202SAlex Deucher struct amdgpu_debugfs {
124606ab6832SNils Wallménius 	const struct drm_info_list	*files;
124797b2e202SAlex Deucher 	unsigned		num_files;
124897b2e202SAlex Deucher };
124997b2e202SAlex Deucher 
125097b2e202SAlex Deucher int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
125106ab6832SNils Wallménius 			     const struct drm_info_list *files,
125297b2e202SAlex Deucher 			     unsigned nfiles);
125397b2e202SAlex Deucher int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
125450ab2533SHuang Rui int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
125550ab2533SHuang Rui 
125697b2e202SAlex Deucher /*
125797b2e202SAlex Deucher  * amdgpu smumgr functions
125897b2e202SAlex Deucher  */
125997b2e202SAlex Deucher struct amdgpu_smumgr_funcs {
126097b2e202SAlex Deucher 	int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
126197b2e202SAlex Deucher 	int (*request_smu_load_fw)(struct amdgpu_device *adev);
126297b2e202SAlex Deucher 	int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
126397b2e202SAlex Deucher };
126497b2e202SAlex Deucher 
126597b2e202SAlex Deucher /*
126697b2e202SAlex Deucher  * amdgpu smumgr
126797b2e202SAlex Deucher  */
126897b2e202SAlex Deucher struct amdgpu_smumgr {
126997b2e202SAlex Deucher 	struct amdgpu_bo *toc_buf;
127097b2e202SAlex Deucher 	struct amdgpu_bo *smu_buf;
127197b2e202SAlex Deucher 	/* asic priv smu data */
127297b2e202SAlex Deucher 	void *priv;
127397b2e202SAlex Deucher 	spinlock_t smu_lock;
127497b2e202SAlex Deucher 	/* smumgr functions */
127597b2e202SAlex Deucher 	const struct amdgpu_smumgr_funcs *smumgr_funcs;
127697b2e202SAlex Deucher 	/* ucode loading complete flag */
127797b2e202SAlex Deucher 	uint32_t fw_flags;
127897b2e202SAlex Deucher };
127997b2e202SAlex Deucher 
128097b2e202SAlex Deucher /*
128197b2e202SAlex Deucher  * ASIC specific register table accessible by UMD
128297b2e202SAlex Deucher  */
128397b2e202SAlex Deucher struct amdgpu_allowed_register_entry {
128497b2e202SAlex Deucher 	uint32_t reg_offset;
128597b2e202SAlex Deucher 	bool grbm_indexed;
128697b2e202SAlex Deucher };
128797b2e202SAlex Deucher 
128897b2e202SAlex Deucher /*
128997b2e202SAlex Deucher  * ASIC specific functions.
129097b2e202SAlex Deucher  */
129197b2e202SAlex Deucher struct amdgpu_asic_funcs {
129297b2e202SAlex Deucher 	bool (*read_disabled_bios)(struct amdgpu_device *adev);
12937946b878SAlex Deucher 	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
12947946b878SAlex Deucher 				   u8 *bios, u32 length_bytes);
129597b2e202SAlex Deucher 	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
129697b2e202SAlex Deucher 			     u32 sh_num, u32 reg_offset, u32 *value);
129797b2e202SAlex Deucher 	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
129897b2e202SAlex Deucher 	int (*reset)(struct amdgpu_device *adev);
129997b2e202SAlex Deucher 	/* get the reference clock */
130097b2e202SAlex Deucher 	u32 (*get_xclk)(struct amdgpu_device *adev);
130197b2e202SAlex Deucher 	/* MM block clocks */
130297b2e202SAlex Deucher 	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
130397b2e202SAlex Deucher 	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1304841686dfSMaruthi Bayyavarapu 	/* static power management */
1305841686dfSMaruthi Bayyavarapu 	int (*get_pcie_lanes)(struct amdgpu_device *adev);
1306841686dfSMaruthi Bayyavarapu 	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
1307bbf282d8SAlex Deucher 	/* get config memsize register */
1308bbf282d8SAlex Deucher 	u32 (*get_config_memsize)(struct amdgpu_device *adev);
130997b2e202SAlex Deucher };
131097b2e202SAlex Deucher 
131197b2e202SAlex Deucher /*
131297b2e202SAlex Deucher  * IOCTL.
131397b2e202SAlex Deucher  */
131497b2e202SAlex Deucher int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
131597b2e202SAlex Deucher 			    struct drm_file *filp);
131697b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
131797b2e202SAlex Deucher 				struct drm_file *filp);
131897b2e202SAlex Deucher 
131997b2e202SAlex Deucher int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
132097b2e202SAlex Deucher 			  struct drm_file *filp);
132197b2e202SAlex Deucher int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
132297b2e202SAlex Deucher 			struct drm_file *filp);
132397b2e202SAlex Deucher int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
132497b2e202SAlex Deucher 			  struct drm_file *filp);
132597b2e202SAlex Deucher int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
132697b2e202SAlex Deucher 			      struct drm_file *filp);
132797b2e202SAlex Deucher int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
132897b2e202SAlex Deucher 			  struct drm_file *filp);
132997b2e202SAlex Deucher int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
133097b2e202SAlex Deucher 			struct drm_file *filp);
133197b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
13327ca24cf2SMarek Olšák int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
13337ca24cf2SMarek Olšák 				    struct drm_file *filp);
133497b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1335eef18a82SJunwei Zhang int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1336eef18a82SJunwei Zhang 				struct drm_file *filp);
133797b2e202SAlex Deucher 
133897b2e202SAlex Deucher int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
133997b2e202SAlex Deucher 				struct drm_file *filp);
134097b2e202SAlex Deucher 
134197b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */
134297b2e202SAlex Deucher struct amdgpu_vram_scratch {
134397b2e202SAlex Deucher 	struct amdgpu_bo		*robj;
134497b2e202SAlex Deucher 	volatile uint32_t		*ptr;
134597b2e202SAlex Deucher 	u64				gpu_addr;
134697b2e202SAlex Deucher };
134797b2e202SAlex Deucher 
134897b2e202SAlex Deucher /*
134997b2e202SAlex Deucher  * ACPI
135097b2e202SAlex Deucher  */
135197b2e202SAlex Deucher struct amdgpu_atif_notification_cfg {
135297b2e202SAlex Deucher 	bool enabled;
135397b2e202SAlex Deucher 	int command_code;
135497b2e202SAlex Deucher };
135597b2e202SAlex Deucher 
135697b2e202SAlex Deucher struct amdgpu_atif_notifications {
135797b2e202SAlex Deucher 	bool display_switch;
135897b2e202SAlex Deucher 	bool expansion_mode_change;
135997b2e202SAlex Deucher 	bool thermal_state;
136097b2e202SAlex Deucher 	bool forced_power_state;
136197b2e202SAlex Deucher 	bool system_power_state;
136297b2e202SAlex Deucher 	bool display_conf_change;
136397b2e202SAlex Deucher 	bool px_gfx_switch;
136497b2e202SAlex Deucher 	bool brightness_change;
136597b2e202SAlex Deucher 	bool dgpu_display_event;
136697b2e202SAlex Deucher };
136797b2e202SAlex Deucher 
136897b2e202SAlex Deucher struct amdgpu_atif_functions {
136997b2e202SAlex Deucher 	bool system_params;
137097b2e202SAlex Deucher 	bool sbios_requests;
137197b2e202SAlex Deucher 	bool select_active_disp;
137297b2e202SAlex Deucher 	bool lid_state;
137397b2e202SAlex Deucher 	bool get_tv_standard;
137497b2e202SAlex Deucher 	bool set_tv_standard;
137597b2e202SAlex Deucher 	bool get_panel_expansion_mode;
137697b2e202SAlex Deucher 	bool set_panel_expansion_mode;
137797b2e202SAlex Deucher 	bool temperature_change;
137897b2e202SAlex Deucher 	bool graphics_device_types;
137997b2e202SAlex Deucher };
138097b2e202SAlex Deucher 
138197b2e202SAlex Deucher struct amdgpu_atif {
138297b2e202SAlex Deucher 	struct amdgpu_atif_notifications notifications;
138397b2e202SAlex Deucher 	struct amdgpu_atif_functions functions;
138497b2e202SAlex Deucher 	struct amdgpu_atif_notification_cfg notification_cfg;
138597b2e202SAlex Deucher 	struct amdgpu_encoder *encoder_for_bl;
138697b2e202SAlex Deucher };
138797b2e202SAlex Deucher 
138897b2e202SAlex Deucher struct amdgpu_atcs_functions {
138997b2e202SAlex Deucher 	bool get_ext_state;
139097b2e202SAlex Deucher 	bool pcie_perf_req;
139197b2e202SAlex Deucher 	bool pcie_dev_rdy;
139297b2e202SAlex Deucher 	bool pcie_bus_width;
139397b2e202SAlex Deucher };
139497b2e202SAlex Deucher 
139597b2e202SAlex Deucher struct amdgpu_atcs {
139697b2e202SAlex Deucher 	struct amdgpu_atcs_functions functions;
139797b2e202SAlex Deucher };
139897b2e202SAlex Deucher 
139997b2e202SAlex Deucher /*
1400a05502e5SHorace Chen  * Firmware VRAM reservation
1401a05502e5SHorace Chen  */
1402a05502e5SHorace Chen struct amdgpu_fw_vram_usage {
1403a05502e5SHorace Chen 	u64 start_offset;
1404a05502e5SHorace Chen 	u64 size;
1405a05502e5SHorace Chen 	struct amdgpu_bo *reserved_bo;
1406a05502e5SHorace Chen 	void *va;
1407a05502e5SHorace Chen };
1408a05502e5SHorace Chen 
1409a05502e5SHorace Chen int amdgpu_fw_reserve_vram_init(struct amdgpu_device *adev);
1410f59548c8SMonk Liu void amdgpu_fw_reserve_vram_fini(struct amdgpu_device *adev);
1411a05502e5SHorace Chen 
1412a05502e5SHorace Chen /*
1413d03846afSChunming Zhou  * CGS
1414d03846afSChunming Zhou  */
1415110e6f26SDave Airlie struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1416110e6f26SDave Airlie void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
1417a8fe58ceSMaruthi Bayyavarapu 
1418a8fe58ceSMaruthi Bayyavarapu /*
141997b2e202SAlex Deucher  * Core structure, functions and helpers.
142097b2e202SAlex Deucher  */
142197b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
142297b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
142397b2e202SAlex Deucher 
142497b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
142597b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
142697b2e202SAlex Deucher 
1427946a4d5bSShaoyun Liu 
1428946a4d5bSShaoyun Liu /*
1429946a4d5bSShaoyun Liu  * amdgpu nbio functions
1430946a4d5bSShaoyun Liu  *
1431946a4d5bSShaoyun Liu  * Fix me :
1432946a4d5bSShaoyun Liu  * 	Put more NBIO specifc func wraper here , for now just try to minimize the
1433946a4d5bSShaoyun Liu  *	change to avoid use SOC15_REG_OFFSET in the constant array
1434946a4d5bSShaoyun Liu  */
1435946a4d5bSShaoyun Liu 
1436946a4d5bSShaoyun Liu struct amdgpu_nbio_funcs {
1437946a4d5bSShaoyun Liu 	u32 (*get_hdp_flush_req_offset)(struct amdgpu_device*);
1438946a4d5bSShaoyun Liu 	u32 (*get_hdp_flush_done_offset)(struct amdgpu_device*);
1439946a4d5bSShaoyun Liu 	u32 (*get_pcie_index_offset)(struct amdgpu_device*);
1440946a4d5bSShaoyun Liu 	u32 (*get_pcie_data_offset)(struct amdgpu_device*);
1441946a4d5bSShaoyun Liu };
1442946a4d5bSShaoyun Liu 
1443946a4d5bSShaoyun Liu 
14444522824cSShaoyun Liu /* Define the HW IP blocks will be used in driver , add more if necessary */
14454522824cSShaoyun Liu enum amd_hw_ip_block_type {
14464522824cSShaoyun Liu 	GC_HWIP = 1,
14474522824cSShaoyun Liu 	HDP_HWIP,
14484522824cSShaoyun Liu 	SDMA0_HWIP,
14494522824cSShaoyun Liu 	SDMA1_HWIP,
14504522824cSShaoyun Liu 	MMHUB_HWIP,
14514522824cSShaoyun Liu 	ATHUB_HWIP,
14524522824cSShaoyun Liu 	NBIO_HWIP,
14534522824cSShaoyun Liu 	MP0_HWIP,
14544522824cSShaoyun Liu 	UVD_HWIP,
14554522824cSShaoyun Liu 	VCN_HWIP = UVD_HWIP,
14564522824cSShaoyun Liu 	VCE_HWIP,
14574522824cSShaoyun Liu 	DF_HWIP,
14584522824cSShaoyun Liu 	DCE_HWIP,
14594522824cSShaoyun Liu 	OSSSYS_HWIP,
14604522824cSShaoyun Liu 	SMUIO_HWIP,
14614522824cSShaoyun Liu 	PWR_HWIP,
14624522824cSShaoyun Liu 	NBIF_HWIP,
14634522824cSShaoyun Liu 	MAX_HWIP
14644522824cSShaoyun Liu };
14654522824cSShaoyun Liu 
14664522824cSShaoyun Liu #define HWIP_MAX_INSTANCE	6
14674522824cSShaoyun Liu 
146811dc9364SRex Zhu struct amd_powerplay {
146911dc9364SRex Zhu 	struct cgs_device *cgs_device;
147011dc9364SRex Zhu 	void *pp_handle;
147111dc9364SRex Zhu 	const struct amd_ip_funcs *ip_funcs;
147211dc9364SRex Zhu 	const struct amd_pm_funcs *pp_funcs;
147311dc9364SRex Zhu };
147411dc9364SRex Zhu 
14750c49e0b8SChunming Zhou #define AMDGPU_RESET_MAGIC_NUM 64
147697b2e202SAlex Deucher struct amdgpu_device {
147797b2e202SAlex Deucher 	struct device			*dev;
147897b2e202SAlex Deucher 	struct drm_device		*ddev;
147997b2e202SAlex Deucher 	struct pci_dev			*pdev;
148097b2e202SAlex Deucher 
1481a8fe58ceSMaruthi Bayyavarapu #ifdef CONFIG_DRM_AMD_ACP
1482a8fe58ceSMaruthi Bayyavarapu 	struct amdgpu_acp		acp;
1483a8fe58ceSMaruthi Bayyavarapu #endif
1484a8fe58ceSMaruthi Bayyavarapu 
148597b2e202SAlex Deucher 	/* ASIC */
14862f7d10b3SJammy Zhou 	enum amd_asic_type		asic_type;
148797b2e202SAlex Deucher 	uint32_t			family;
148897b2e202SAlex Deucher 	uint32_t			rev_id;
148997b2e202SAlex Deucher 	uint32_t			external_rev_id;
149097b2e202SAlex Deucher 	unsigned long			flags;
149197b2e202SAlex Deucher 	int				usec_timeout;
149297b2e202SAlex Deucher 	const struct amdgpu_asic_funcs	*asic_funcs;
149397b2e202SAlex Deucher 	bool				shutdown;
149497b2e202SAlex Deucher 	bool				need_dma32;
149597b2e202SAlex Deucher 	bool				accel_working;
149697b2e202SAlex Deucher 	struct work_struct		reset_work;
149797b2e202SAlex Deucher 	struct notifier_block		acpi_nb;
149897b2e202SAlex Deucher 	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
149997b2e202SAlex Deucher 	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
150097b2e202SAlex Deucher 	unsigned			debugfs_count;
150197b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS)
1502adcec288STom St Denis 	struct dentry			*debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
150397b2e202SAlex Deucher #endif
150497b2e202SAlex Deucher 	struct amdgpu_atif		atif;
150597b2e202SAlex Deucher 	struct amdgpu_atcs		atcs;
150697b2e202SAlex Deucher 	struct mutex			srbm_mutex;
150797b2e202SAlex Deucher 	/* GRBM index mutex. Protects concurrent access to GRBM index */
150897b2e202SAlex Deucher 	struct mutex                    grbm_idx_mutex;
150997b2e202SAlex Deucher 	struct dev_pm_domain		vga_pm_domain;
151097b2e202SAlex Deucher 	bool				have_disp_power_ref;
151197b2e202SAlex Deucher 
151297b2e202SAlex Deucher 	/* BIOS */
15130cdd5005SAlex Deucher 	bool				is_atom_fw;
151497b2e202SAlex Deucher 	uint8_t				*bios;
1515a9f5db9cSEvan Quan 	uint32_t			bios_size;
15165af2c10dSKent Russell 	struct amdgpu_bo		*stolen_vga_memory;
1517a5bde2f9SAlex Deucher 	uint32_t			bios_scratch_reg_offset;
151897b2e202SAlex Deucher 	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
151997b2e202SAlex Deucher 
152097b2e202SAlex Deucher 	/* Register/doorbell mmio */
152197b2e202SAlex Deucher 	resource_size_t			rmmio_base;
152297b2e202SAlex Deucher 	resource_size_t			rmmio_size;
152397b2e202SAlex Deucher 	void __iomem			*rmmio;
152497b2e202SAlex Deucher 	/* protects concurrent MM_INDEX/DATA based register access */
152597b2e202SAlex Deucher 	spinlock_t mmio_idx_lock;
152697b2e202SAlex Deucher 	/* protects concurrent SMC based register access */
152797b2e202SAlex Deucher 	spinlock_t smc_idx_lock;
152897b2e202SAlex Deucher 	amdgpu_rreg_t			smc_rreg;
152997b2e202SAlex Deucher 	amdgpu_wreg_t			smc_wreg;
153097b2e202SAlex Deucher 	/* protects concurrent PCIE register access */
153197b2e202SAlex Deucher 	spinlock_t pcie_idx_lock;
153297b2e202SAlex Deucher 	amdgpu_rreg_t			pcie_rreg;
153397b2e202SAlex Deucher 	amdgpu_wreg_t			pcie_wreg;
153436b9a952SHuang Rui 	amdgpu_rreg_t			pciep_rreg;
153536b9a952SHuang Rui 	amdgpu_wreg_t			pciep_wreg;
153697b2e202SAlex Deucher 	/* protects concurrent UVD register access */
153797b2e202SAlex Deucher 	spinlock_t uvd_ctx_idx_lock;
153897b2e202SAlex Deucher 	amdgpu_rreg_t			uvd_ctx_rreg;
153997b2e202SAlex Deucher 	amdgpu_wreg_t			uvd_ctx_wreg;
154097b2e202SAlex Deucher 	/* protects concurrent DIDT register access */
154197b2e202SAlex Deucher 	spinlock_t didt_idx_lock;
154297b2e202SAlex Deucher 	amdgpu_rreg_t			didt_rreg;
154397b2e202SAlex Deucher 	amdgpu_wreg_t			didt_wreg;
1544ccdbb20aSRex Zhu 	/* protects concurrent gc_cac register access */
1545ccdbb20aSRex Zhu 	spinlock_t gc_cac_idx_lock;
1546ccdbb20aSRex Zhu 	amdgpu_rreg_t			gc_cac_rreg;
1547ccdbb20aSRex Zhu 	amdgpu_wreg_t			gc_cac_wreg;
154816abb5d2SEvan Quan 	/* protects concurrent se_cac register access */
154916abb5d2SEvan Quan 	spinlock_t se_cac_idx_lock;
155016abb5d2SEvan Quan 	amdgpu_rreg_t			se_cac_rreg;
155116abb5d2SEvan Quan 	amdgpu_wreg_t			se_cac_wreg;
155297b2e202SAlex Deucher 	/* protects concurrent ENDPOINT (audio) register access */
155397b2e202SAlex Deucher 	spinlock_t audio_endpt_idx_lock;
155497b2e202SAlex Deucher 	amdgpu_block_rreg_t		audio_endpt_rreg;
155597b2e202SAlex Deucher 	amdgpu_block_wreg_t		audio_endpt_wreg;
155697b2e202SAlex Deucher 	void __iomem                    *rio_mem;
155797b2e202SAlex Deucher 	resource_size_t			rio_mem_size;
155897b2e202SAlex Deucher 	struct amdgpu_doorbell		doorbell;
155997b2e202SAlex Deucher 
156097b2e202SAlex Deucher 	/* clock/pll info */
156197b2e202SAlex Deucher 	struct amdgpu_clock            clock;
156297b2e202SAlex Deucher 
156397b2e202SAlex Deucher 	/* MC */
156497b2e202SAlex Deucher 	struct amdgpu_mc		mc;
156597b2e202SAlex Deucher 	struct amdgpu_gart		gart;
156697b2e202SAlex Deucher 	struct amdgpu_dummy_page	dummy_page;
156797b2e202SAlex Deucher 	struct amdgpu_vm_manager	vm_manager;
1568e60f8db5SAlex Xie 	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
156997b2e202SAlex Deucher 
157097b2e202SAlex Deucher 	/* memory management */
157197b2e202SAlex Deucher 	struct amdgpu_mman		mman;
157297b2e202SAlex Deucher 	struct amdgpu_vram_scratch	vram_scratch;
157397b2e202SAlex Deucher 	struct amdgpu_wb		wb;
157497b2e202SAlex Deucher 	atomic64_t			num_bytes_moved;
1575dbd5ed60SChristian König 	atomic64_t			num_evictions;
157668e2c5ffSMarek Olšák 	atomic64_t			num_vram_cpu_page_faults;
1577d94aed5aSMarek Olšák 	atomic_t			gpu_reset_counter;
1578f1892138SChunming Zhou 	atomic_t			vram_lost_counter;
157997b2e202SAlex Deucher 
158095844d20SMarek Olšák 	/* data for buffer migration throttling */
158195844d20SMarek Olšák 	struct {
158295844d20SMarek Olšák 		spinlock_t		lock;
158395844d20SMarek Olšák 		s64			last_update_us;
158495844d20SMarek Olšák 		s64			accum_us; /* accumulated microseconds */
158500f06b24SJohn Brooks 		s64			accum_us_vis; /* for visible VRAM */
158695844d20SMarek Olšák 		u32			log2_max_MBps;
158795844d20SMarek Olšák 	} mm_stats;
158895844d20SMarek Olšák 
158997b2e202SAlex Deucher 	/* display */
15909accf2fdSEmily Deng 	bool				enable_virtual_display;
159197b2e202SAlex Deucher 	struct amdgpu_mode_info		mode_info;
15924562236bSHarry Wentland 	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
159397b2e202SAlex Deucher 	struct work_struct		hotplug_work;
159497b2e202SAlex Deucher 	struct amdgpu_irq_src		crtc_irq;
159597b2e202SAlex Deucher 	struct amdgpu_irq_src		pageflip_irq;
159697b2e202SAlex Deucher 	struct amdgpu_irq_src		hpd_irq;
159797b2e202SAlex Deucher 
159897b2e202SAlex Deucher 	/* rings */
159976bf0db5SChristian König 	u64				fence_context;
160097b2e202SAlex Deucher 	unsigned			num_rings;
160197b2e202SAlex Deucher 	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
160297b2e202SAlex Deucher 	bool				ib_pool_ready;
160397b2e202SAlex Deucher 	struct amdgpu_sa_manager	ring_tmp_bo;
160497b2e202SAlex Deucher 
160597b2e202SAlex Deucher 	/* interrupts */
160697b2e202SAlex Deucher 	struct amdgpu_irq		irq;
160797b2e202SAlex Deucher 
16081f7371b2SAlex Deucher 	/* powerplay */
16091f7371b2SAlex Deucher 	struct amd_powerplay		powerplay;
1610f3898ea1SEric Huang 	bool				pp_force_state_enabled;
16111f7371b2SAlex Deucher 
161297b2e202SAlex Deucher 	/* dpm */
161397b2e202SAlex Deucher 	struct amdgpu_pm		pm;
161497b2e202SAlex Deucher 	u32				cg_flags;
161597b2e202SAlex Deucher 	u32				pg_flags;
161697b2e202SAlex Deucher 
161797b2e202SAlex Deucher 	/* amdgpu smumgr */
161897b2e202SAlex Deucher 	struct amdgpu_smumgr smu;
161997b2e202SAlex Deucher 
162097b2e202SAlex Deucher 	/* gfx */
162197b2e202SAlex Deucher 	struct amdgpu_gfx		gfx;
162297b2e202SAlex Deucher 
162397b2e202SAlex Deucher 	/* sdma */
1624c113ea1cSAlex Deucher 	struct amdgpu_sdma		sdma;
162597b2e202SAlex Deucher 
162697b2e202SAlex Deucher 	/* uvd */
162797b2e202SAlex Deucher 	struct amdgpu_uvd		uvd;
162897b2e202SAlex Deucher 
162997b2e202SAlex Deucher 	/* vce */
163097b2e202SAlex Deucher 	struct amdgpu_vce		vce;
163195d0906fSLeo Liu 
163295d0906fSLeo Liu 	/* vcn */
163395d0906fSLeo Liu 	struct amdgpu_vcn		vcn;
163497b2e202SAlex Deucher 
163597b2e202SAlex Deucher 	/* firmwares */
163697b2e202SAlex Deucher 	struct amdgpu_firmware		firmware;
163797b2e202SAlex Deucher 
16380e5ca0d1SHuang Rui 	/* PSP */
16390e5ca0d1SHuang Rui 	struct psp_context		psp;
16400e5ca0d1SHuang Rui 
164197b2e202SAlex Deucher 	/* GDS */
164297b2e202SAlex Deucher 	struct amdgpu_gds		gds;
164397b2e202SAlex Deucher 
16444562236bSHarry Wentland 	/* display related functionality */
16454562236bSHarry Wentland 	struct amdgpu_display_manager dm;
16464562236bSHarry Wentland 
1647a1255107SAlex Deucher 	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
164897b2e202SAlex Deucher 	int				num_ip_blocks;
164997b2e202SAlex Deucher 	struct mutex	mn_lock;
165097b2e202SAlex Deucher 	DECLARE_HASHTABLE(mn_hash, 7);
165197b2e202SAlex Deucher 
165297b2e202SAlex Deucher 	/* tracking pinned memory */
165397b2e202SAlex Deucher 	u64 vram_pin_size;
1654e131b914SChunming Zhou 	u64 invisible_pin_size;
165597b2e202SAlex Deucher 	u64 gart_pin_size;
1656130e0371SOded Gabbay 
1657130e0371SOded Gabbay 	/* amdkfd interface */
1658130e0371SOded Gabbay 	struct kfd_dev          *kfd;
165923ca0e4eSChunming Zhou 
16604522824cSShaoyun Liu 	/* soc15 register offset based on ip, instance and  segment */
16614522824cSShaoyun Liu 	uint32_t 		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
16624522824cSShaoyun Liu 
1663946a4d5bSShaoyun Liu 	const struct amdgpu_nbio_funcs	*nbio_funcs;
1664946a4d5bSShaoyun Liu 
16652dc80b00SShirish S 	/* delayed work_func for deferring clockgating during resume */
16662dc80b00SShirish S 	struct delayed_work     late_init_work;
16672dc80b00SShirish S 
16685a5099cbSXiangliang Yu 	struct amdgpu_virt	virt;
1669a05502e5SHorace Chen 	/* firmware VRAM reservation */
1670a05502e5SHorace Chen 	struct amdgpu_fw_vram_usage fw_vram_usage;
16710c4e7fa5SChunming Zhou 
16720c4e7fa5SChunming Zhou 	/* link all shadow bo */
16730c4e7fa5SChunming Zhou 	struct list_head                shadow_list;
16740c4e7fa5SChunming Zhou 	struct mutex                    shadow_list_lock;
1675795f2813SAndres Rodriguez 	/* keep an lru list of rings by HW IP */
1676795f2813SAndres Rodriguez 	struct list_head		ring_lru_list;
1677795f2813SAndres Rodriguez 	spinlock_t			ring_lru_list_lock;
16785c1354bdSChunming Zhou 
1679c836fec5SJim Qu 	/* record hw reset is performed */
1680c836fec5SJim Qu 	bool has_hw_reset;
16810c49e0b8SChunming Zhou 	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
1682c836fec5SJim Qu 
168347ed4e1cSKen Wang 	/* record last mm index being written through WREG32*/
168447ed4e1cSKen Wang 	unsigned long last_mm_index;
168513a752e3SMonk Liu 	bool                            in_gpu_reset;
168613a752e3SMonk Liu 	struct mutex  lock_reset;
168797b2e202SAlex Deucher };
168897b2e202SAlex Deucher 
1689a7d64de6SChristian König static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1690a7d64de6SChristian König {
1691a7d64de6SChristian König 	return container_of(bdev, struct amdgpu_device, mman.bdev);
1692a7d64de6SChristian König }
1693a7d64de6SChristian König 
169497b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev,
169597b2e202SAlex Deucher 		       struct drm_device *ddev,
169697b2e202SAlex Deucher 		       struct pci_dev *pdev,
169797b2e202SAlex Deucher 		       uint32_t flags);
169897b2e202SAlex Deucher void amdgpu_device_fini(struct amdgpu_device *adev);
169997b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
170097b2e202SAlex Deucher 
170197b2e202SAlex Deucher uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
170215d72fd7SMonk Liu 			uint32_t acc_flags);
170397b2e202SAlex Deucher void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
170415d72fd7SMonk Liu 		    uint32_t acc_flags);
170597b2e202SAlex Deucher u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
170697b2e202SAlex Deucher void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
170797b2e202SAlex Deucher 
170897b2e202SAlex Deucher u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
170997b2e202SAlex Deucher void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
1710832be404SKen Wang u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
1711832be404SKen Wang void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
171297b2e202SAlex Deucher 
17134562236bSHarry Wentland bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
17144562236bSHarry Wentland bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
17154562236bSHarry Wentland 
171697b2e202SAlex Deucher /*
171797b2e202SAlex Deucher  * Registers read & write functions.
171897b2e202SAlex Deucher  */
171915d72fd7SMonk Liu 
172015d72fd7SMonk Liu #define AMDGPU_REGS_IDX       (1<<0)
172115d72fd7SMonk Liu #define AMDGPU_REGS_NO_KIQ    (1<<1)
172215d72fd7SMonk Liu 
172315d72fd7SMonk Liu #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
172415d72fd7SMonk Liu #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
172515d72fd7SMonk Liu 
172615d72fd7SMonk Liu #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
172715d72fd7SMonk Liu #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
172815d72fd7SMonk Liu #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
172915d72fd7SMonk Liu #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
173015d72fd7SMonk Liu #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
173197b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
173297b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
173397b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
173497b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
173536b9a952SHuang Rui #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
173636b9a952SHuang Rui #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
173797b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
173897b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
173997b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
174097b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
174197b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
174297b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1743ccdbb20aSRex Zhu #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1744ccdbb20aSRex Zhu #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
174516abb5d2SEvan Quan #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
174616abb5d2SEvan Quan #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
174797b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
174897b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
174997b2e202SAlex Deucher #define WREG32_P(reg, val, mask)				\
175097b2e202SAlex Deucher 	do {							\
175197b2e202SAlex Deucher 		uint32_t tmp_ = RREG32(reg);			\
175297b2e202SAlex Deucher 		tmp_ &= (mask);					\
175397b2e202SAlex Deucher 		tmp_ |= ((val) & ~(mask));			\
175497b2e202SAlex Deucher 		WREG32(reg, tmp_);				\
175597b2e202SAlex Deucher 	} while (0)
175697b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
175797b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
175897b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask)				\
175997b2e202SAlex Deucher 	do {							\
176097b2e202SAlex Deucher 		uint32_t tmp_ = RREG32_PLL(reg);		\
176197b2e202SAlex Deucher 		tmp_ &= (mask);					\
176297b2e202SAlex Deucher 		tmp_ |= ((val) & ~(mask));			\
176397b2e202SAlex Deucher 		WREG32_PLL(reg, tmp_);				\
176497b2e202SAlex Deucher 	} while (0)
176597b2e202SAlex Deucher #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
176697b2e202SAlex Deucher #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
176797b2e202SAlex Deucher #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
176897b2e202SAlex Deucher 
176997b2e202SAlex Deucher #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
177097b2e202SAlex Deucher #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
1771832be404SKen Wang #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
1772832be404SKen Wang #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
177397b2e202SAlex Deucher 
177497b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
177597b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
177697b2e202SAlex Deucher 
177797b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val)			\
177897b2e202SAlex Deucher 	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
177997b2e202SAlex Deucher 	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
178097b2e202SAlex Deucher 
178197b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field)				\
178297b2e202SAlex Deucher 	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
178397b2e202SAlex Deucher 
178461cb8cefSTom St Denis #define WREG32_FIELD(reg, field, val)	\
178561cb8cefSTom St Denis 	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
178661cb8cefSTom St Denis 
1787ccaf3574STom St Denis #define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
1788ccaf3574STom St Denis 	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1789ccaf3574STom St Denis 
179097b2e202SAlex Deucher /*
179197b2e202SAlex Deucher  * BIOS helpers.
179297b2e202SAlex Deucher  */
179397b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i])
179497b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
179597b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
179697b2e202SAlex Deucher 
1797c113ea1cSAlex Deucher static inline struct amdgpu_sdma_instance *
1798c113ea1cSAlex Deucher amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
17994b2f7e2cSJammy Zhou {
18004b2f7e2cSJammy Zhou 	struct amdgpu_device *adev = ring->adev;
18014b2f7e2cSJammy Zhou 	int i;
18024b2f7e2cSJammy Zhou 
1803c113ea1cSAlex Deucher 	for (i = 0; i < adev->sdma.num_instances; i++)
1804c113ea1cSAlex Deucher 		if (&adev->sdma.instance[i].ring == ring)
18054b2f7e2cSJammy Zhou 			break;
18064b2f7e2cSJammy Zhou 
18074b2f7e2cSJammy Zhou 	if (i < AMDGPU_MAX_SDMA_INSTANCES)
1808c113ea1cSAlex Deucher 		return &adev->sdma.instance[i];
18094b2f7e2cSJammy Zhou 	else
18104b2f7e2cSJammy Zhou 		return NULL;
18114b2f7e2cSJammy Zhou }
18124b2f7e2cSJammy Zhou 
181397b2e202SAlex Deucher /*
181497b2e202SAlex Deucher  * ASICs macro.
181597b2e202SAlex Deucher  */
181697b2e202SAlex Deucher #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
181797b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
181897b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
181997b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
182097b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1821841686dfSMaruthi Bayyavarapu #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1822841686dfSMaruthi Bayyavarapu #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1823841686dfSMaruthi Bayyavarapu #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
182497b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
18257946b878SAlex Deucher #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
182697b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1827bbf282d8SAlex Deucher #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
182897b2e202SAlex Deucher #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
182997b2e202SAlex Deucher #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
18303de676d8SChristian König #define amdgpu_gart_get_vm_pde(adev, level, dst, flags) (adev)->gart.gart_funcs->get_vm_pde((adev), (level), (dst), (flags))
183197b2e202SAlex Deucher #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
1832de9ea7bdSChristian König #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
183397b2e202SAlex Deucher #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
18345463545bSAlex Xie #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
183597b2e202SAlex Deucher #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
183697b2e202SAlex Deucher #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
1837bbec97aaSChristian König #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
183897b2e202SAlex Deucher #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
183997b2e202SAlex Deucher #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
184097b2e202SAlex Deucher #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
1841d88bf583SChristian König #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
1842b8c7b39eSChristian König #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
184397b2e202SAlex Deucher #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
1844890ee23fSChunming Zhou #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
184597b2e202SAlex Deucher #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
1846d2edb07bSChristian König #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
184711afbde8SChunming Zhou #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
1848c2167a65SMonk Liu #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
1849753ad49cSMonk Liu #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
1850b6091c12SXiangliang Yu #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1851b6091c12SXiangliang Yu #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
18523b4d68e9SMonk Liu #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
18539e5d5309SChristian König #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
185403ccf481SMonk Liu #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
185503ccf481SMonk Liu #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
185697b2e202SAlex Deucher #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
185700ecd8a2SFelix Kuehling #define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev))
185897b2e202SAlex Deucher #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
185997b2e202SAlex Deucher #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
186097b2e202SAlex Deucher #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
186197b2e202SAlex Deucher #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
186297b2e202SAlex Deucher #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
186397b2e202SAlex Deucher #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
186497b2e202SAlex Deucher #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
186597b2e202SAlex Deucher #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
186697b2e202SAlex Deucher #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
186797b2e202SAlex Deucher #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
1868cb9e59d7SAlex Deucher #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
186997b2e202SAlex Deucher #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
187097b2e202SAlex Deucher #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
187197b2e202SAlex Deucher #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
1872c7ae72c0SChunming Zhou #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib),  (s), (d), (b))
18736e7a3840SChunming Zhou #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
1874b95e31fdSAlex Deucher #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
18759559ef5bSTom St Denis #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
187697b2e202SAlex Deucher #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
18770e5ca0d1SHuang Rui #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
187897b2e202SAlex Deucher 
187997b2e202SAlex Deucher /* Common functions */
18805740682eSMonk Liu int amdgpu_gpu_recover(struct amdgpu_device *adev, struct amdgpu_job* job);
18813ad81f16SChunming Zhou bool amdgpu_need_backup(struct amdgpu_device *adev);
188297b2e202SAlex Deucher void amdgpu_pci_config_reset(struct amdgpu_device *adev);
1883c836fec5SJim Qu bool amdgpu_need_post(struct amdgpu_device *adev);
188497b2e202SAlex Deucher void amdgpu_update_display_priority(struct amdgpu_device *adev);
1885d5fc5e82SChunming Zhou 
188600f06b24SJohn Brooks void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
188700f06b24SJohn Brooks 				  u64 num_vis_bytes);
1888765e7fbfSChristian König void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
188997b2e202SAlex Deucher bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
189097b2e202SAlex Deucher void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
18916f02a696SChristian König void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
1892d6895ad3SChristian König int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
189397b2e202SAlex Deucher void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
18949f31a0b0SBaoyou Xie int amdgpu_ttm_init(struct amdgpu_device *adev);
18959f31a0b0SBaoyou Xie void amdgpu_ttm_fini(struct amdgpu_device *adev);
189697b2e202SAlex Deucher void amdgpu_program_register_sequence(struct amdgpu_device *adev,
189797b2e202SAlex Deucher 					     const u32 *registers,
189897b2e202SAlex Deucher 					     const u32 array_size);
189997b2e202SAlex Deucher 
190097b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev);
190197b2e202SAlex Deucher /* atpx handler */
190297b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO)
190397b2e202SAlex Deucher void amdgpu_register_atpx_handler(void);
190497b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void);
1905a78fe133SAlex Deucher bool amdgpu_has_atpx_dgpu_power_cntl(void);
19062f5af82eSAlex Deucher bool amdgpu_is_atpx_hybrid(void);
1907efc83cf4SAlex Deucher bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1908714f88e0SAlex Xie bool amdgpu_has_atpx(void);
190997b2e202SAlex Deucher #else
191097b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {}
191197b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {}
1912a78fe133SAlex Deucher static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
19132f5af82eSAlex Deucher static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1914efc83cf4SAlex Deucher static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
1915714f88e0SAlex Xie static inline bool amdgpu_has_atpx(void) { return false; }
191697b2e202SAlex Deucher #endif
191797b2e202SAlex Deucher 
191897b2e202SAlex Deucher /*
191997b2e202SAlex Deucher  * KMS
192097b2e202SAlex Deucher  */
192197b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1922f498d9edSNils Wallménius extern const int amdgpu_max_kms_ioctl;
192397b2e202SAlex Deucher 
192497b2e202SAlex Deucher int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
192511b3c20bSGabriel Krisman Bertazi void amdgpu_driver_unload_kms(struct drm_device *dev);
192697b2e202SAlex Deucher void amdgpu_driver_lastclose_kms(struct drm_device *dev);
192797b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
192897b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev,
192997b2e202SAlex Deucher 				 struct drm_file *file_priv);
1930faefba95SAlex Deucher int amdgpu_suspend(struct amdgpu_device *adev);
1931810ddc3aSAlex Deucher int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1932810ddc3aSAlex Deucher int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
193388e72717SThierry Reding u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
193488e72717SThierry Reding int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
193588e72717SThierry Reding void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
193697b2e202SAlex Deucher long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
193797b2e202SAlex Deucher 			     unsigned long arg);
193897b2e202SAlex Deucher 
193997b2e202SAlex Deucher /*
194097b2e202SAlex Deucher  * functions used by amdgpu_encoder.c
194197b2e202SAlex Deucher  */
194297b2e202SAlex Deucher struct amdgpu_afmt_acr {
194397b2e202SAlex Deucher 	u32 clock;
194497b2e202SAlex Deucher 
194597b2e202SAlex Deucher 	int n_32khz;
194697b2e202SAlex Deucher 	int cts_32khz;
194797b2e202SAlex Deucher 
194897b2e202SAlex Deucher 	int n_44_1khz;
194997b2e202SAlex Deucher 	int cts_44_1khz;
195097b2e202SAlex Deucher 
195197b2e202SAlex Deucher 	int n_48khz;
195297b2e202SAlex Deucher 	int cts_48khz;
195397b2e202SAlex Deucher 
195497b2e202SAlex Deucher };
195597b2e202SAlex Deucher 
195697b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
195797b2e202SAlex Deucher 
195897b2e202SAlex Deucher /* amdgpu_acpi.c */
195997b2e202SAlex Deucher #if defined(CONFIG_ACPI)
196097b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev);
196197b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev);
196297b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
196397b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
196497b2e202SAlex Deucher 						u8 perf_req, bool advertise);
196597b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
196697b2e202SAlex Deucher #else
196797b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
196897b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
196997b2e202SAlex Deucher #endif
197097b2e202SAlex Deucher 
19719cca0b8eSChristian König int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
19729cca0b8eSChristian König 			   uint64_t addr, struct amdgpu_bo **bo,
19739cca0b8eSChristian König 			   struct amdgpu_bo_va_mapping **mapping);
197497b2e202SAlex Deucher 
19754562236bSHarry Wentland #if defined(CONFIG_DRM_AMD_DC)
19764562236bSHarry Wentland int amdgpu_dm_display_resume(struct amdgpu_device *adev );
19774562236bSHarry Wentland #else
19784562236bSHarry Wentland static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
19794562236bSHarry Wentland #endif
19804562236bSHarry Wentland 
198197b2e202SAlex Deucher #include "amdgpu_object.h"
198297b2e202SAlex Deucher #endif
1983