197b2e202SAlex Deucher /* 297b2e202SAlex Deucher * Copyright 2008 Advanced Micro Devices, Inc. 397b2e202SAlex Deucher * Copyright 2008 Red Hat Inc. 497b2e202SAlex Deucher * Copyright 2009 Jerome Glisse. 597b2e202SAlex Deucher * 697b2e202SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a 797b2e202SAlex Deucher * copy of this software and associated documentation files (the "Software"), 897b2e202SAlex Deucher * to deal in the Software without restriction, including without limitation 997b2e202SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense, 1097b2e202SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the 1197b2e202SAlex Deucher * Software is furnished to do so, subject to the following conditions: 1297b2e202SAlex Deucher * 1397b2e202SAlex Deucher * The above copyright notice and this permission notice shall be included in 1497b2e202SAlex Deucher * all copies or substantial portions of the Software. 1597b2e202SAlex Deucher * 1697b2e202SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1797b2e202SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1897b2e202SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1997b2e202SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 2097b2e202SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 2197b2e202SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2297b2e202SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE. 2397b2e202SAlex Deucher * 2497b2e202SAlex Deucher * Authors: Dave Airlie 2597b2e202SAlex Deucher * Alex Deucher 2697b2e202SAlex Deucher * Jerome Glisse 2797b2e202SAlex Deucher */ 2897b2e202SAlex Deucher #ifndef __AMDGPU_H__ 2997b2e202SAlex Deucher #define __AMDGPU_H__ 3097b2e202SAlex Deucher 3197b2e202SAlex Deucher #include <linux/atomic.h> 3297b2e202SAlex Deucher #include <linux/wait.h> 3397b2e202SAlex Deucher #include <linux/list.h> 3497b2e202SAlex Deucher #include <linux/kref.h> 35a9f87f64SChristian König #include <linux/rbtree.h> 3697b2e202SAlex Deucher #include <linux/hashtable.h> 37f54d1867SChris Wilson #include <linux/dma-fence.h> 3897b2e202SAlex Deucher 39248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_bo_api.h> 40248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_bo_driver.h> 41248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_placement.h> 42248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_module.h> 43248a1d6fSMasahiro Yamada #include <drm/ttm/ttm_execbuf_util.h> 4497b2e202SAlex Deucher 45d03846afSChunming Zhou #include <drm/drmP.h> 4697b2e202SAlex Deucher #include <drm/drm_gem.h> 477e5a547fSChunming Zhou #include <drm/amdgpu_drm.h> 4897b2e202SAlex Deucher 4978c16834SAndres Rodriguez #include <kgd_kfd_interface.h> 5078c16834SAndres Rodriguez 515fc3aeebSyanyang1 #include "amd_shared.h" 5297b2e202SAlex Deucher #include "amdgpu_mode.h" 5397b2e202SAlex Deucher #include "amdgpu_ih.h" 5497b2e202SAlex Deucher #include "amdgpu_irq.h" 5597b2e202SAlex Deucher #include "amdgpu_ucode.h" 56c632d799SFlora Cui #include "amdgpu_ttm.h" 570e5ca0d1SHuang Rui #include "amdgpu_psp.h" 5897b2e202SAlex Deucher #include "amdgpu_gds.h" 5956113504SChristian König #include "amdgpu_sync.h" 6078023016SChristian König #include "amdgpu_ring.h" 61073440d2SChristian König #include "amdgpu_vm.h" 621f7371b2SAlex Deucher #include "amd_powerplay.h" 63cf097881SAlex Deucher #include "amdgpu_dpm.h" 64a8fe58ceSMaruthi Bayyavarapu #include "amdgpu_acp.h" 654df654d2SLeo Liu #include "amdgpu_uvd.h" 665e568178SLeo Liu #include "amdgpu_vce.h" 6795aa13f6SLeo Liu #include "amdgpu_vcn.h" 689a189996SChristian König #include "amdgpu_mn.h" 6997b2e202SAlex Deucher 70b80d8475SAlex Deucher #include "gpu_scheduler.h" 71ceeb50edSMonk Liu #include "amdgpu_virt.h" 723490bdb5SChristian König #include "amdgpu_gart.h" 73b80d8475SAlex Deucher 7497b2e202SAlex Deucher /* 7597b2e202SAlex Deucher * Modules parameters. 7697b2e202SAlex Deucher */ 7797b2e202SAlex Deucher extern int amdgpu_modeset; 7897b2e202SAlex Deucher extern int amdgpu_vram_limit; 79218b5dcdSJohn Brooks extern int amdgpu_vis_vram_limit; 8083e74db6SAlex Deucher extern int amdgpu_gart_size; 8136d38372SChristian König extern int amdgpu_gtt_size; 8295844d20SMarek Olšák extern int amdgpu_moverate; 8397b2e202SAlex Deucher extern int amdgpu_benchmarking; 8497b2e202SAlex Deucher extern int amdgpu_testing; 8597b2e202SAlex Deucher extern int amdgpu_audio; 8697b2e202SAlex Deucher extern int amdgpu_disp_priority; 8797b2e202SAlex Deucher extern int amdgpu_hw_i2c; 8897b2e202SAlex Deucher extern int amdgpu_pcie_gen2; 8997b2e202SAlex Deucher extern int amdgpu_msi; 9097b2e202SAlex Deucher extern int amdgpu_lockup_timeout; 9197b2e202SAlex Deucher extern int amdgpu_dpm; 92e635ee07SHuang Rui extern int amdgpu_fw_load_type; 9397b2e202SAlex Deucher extern int amdgpu_aspm; 9497b2e202SAlex Deucher extern int amdgpu_runtime_pm; 950b693f0bSRex Zhu extern uint amdgpu_ip_block_mask; 9697b2e202SAlex Deucher extern int amdgpu_bapm; 9797b2e202SAlex Deucher extern int amdgpu_deep_color; 9897b2e202SAlex Deucher extern int amdgpu_vm_size; 9997b2e202SAlex Deucher extern int amdgpu_vm_block_size; 100d07f14beSRoger He extern int amdgpu_vm_fragment_size; 101d9c13156SChristian König extern int amdgpu_vm_fault_stop; 102b495bd3aSChristian König extern int amdgpu_vm_debug; 1039a4b7d4cSHarish Kasiviswanathan extern int amdgpu_vm_update_mode; 1041333f723SJammy Zhou extern int amdgpu_sched_jobs; 1054afcb303SJammy Zhou extern int amdgpu_sched_hw_submission; 1063ca67300SRex Zhu extern int amdgpu_no_evict; 1073ca67300SRex Zhu extern int amdgpu_direct_gma_size; 1080b693f0bSRex Zhu extern uint amdgpu_pcie_gen_cap; 1090b693f0bSRex Zhu extern uint amdgpu_pcie_lane_cap; 1100b693f0bSRex Zhu extern uint amdgpu_cg_mask; 1110b693f0bSRex Zhu extern uint amdgpu_pg_mask; 1120b693f0bSRex Zhu extern uint amdgpu_sdma_phase_quantum; 1136f8941a2SNicolai Hähnle extern char *amdgpu_disable_cu; 1149accf2fdSEmily Deng extern char *amdgpu_virtual_display; 1150b693f0bSRex Zhu extern uint amdgpu_pp_feature_mask; 1166a7f76e7SChristian König extern int amdgpu_vram_page_split; 117bce23e00SAlex Deucher extern int amdgpu_ngg; 118bce23e00SAlex Deucher extern int amdgpu_prim_buf_per_se; 119bce23e00SAlex Deucher extern int amdgpu_pos_buf_per_se; 120bce23e00SAlex Deucher extern int amdgpu_cntl_sb_buf_per_se; 121bce23e00SAlex Deucher extern int amdgpu_param_buf_per_se; 12265781c78SMonk Liu extern int amdgpu_job_hang_limit; 123e8835e0eSHawking Zhang extern int amdgpu_lbpw; 1244a75aefeSAndres Rodriguez extern int amdgpu_compute_multipipe; 12597b2e202SAlex Deucher 1266dd13096SFelix Kuehling #ifdef CONFIG_DRM_AMDGPU_SI 1276dd13096SFelix Kuehling extern int amdgpu_si_support; 1286dd13096SFelix Kuehling #endif 1297df28986SFelix Kuehling #ifdef CONFIG_DRM_AMDGPU_CIK 1307df28986SFelix Kuehling extern int amdgpu_cik_support; 1317df28986SFelix Kuehling #endif 13297b2e202SAlex Deucher 13355ed8cafSChunming Zhou #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */ 1344b559c90SChunming Zhou #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000 13597b2e202SAlex Deucher #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */ 13697b2e202SAlex Deucher #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2) 13797b2e202SAlex Deucher /* AMDGPU_IB_POOL_SIZE must be a power of 2 */ 13897b2e202SAlex Deucher #define AMDGPU_IB_POOL_SIZE 16 13997b2e202SAlex Deucher #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32 14097b2e202SAlex Deucher #define AMDGPUFB_CONN_LIMIT 4 141a5bde2f9SAlex Deucher #define AMDGPU_BIOS_NUM_SCRATCH 16 14297b2e202SAlex Deucher 14336f523a7SJammy Zhou /* max number of IP instances */ 14436f523a7SJammy Zhou #define AMDGPU_MAX_SDMA_INSTANCES 2 14536f523a7SJammy Zhou 14697b2e202SAlex Deucher /* hard reset data */ 14797b2e202SAlex Deucher #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b 14897b2e202SAlex Deucher 14997b2e202SAlex Deucher /* reset flags */ 15097b2e202SAlex Deucher #define AMDGPU_RESET_GFX (1 << 0) 15197b2e202SAlex Deucher #define AMDGPU_RESET_COMPUTE (1 << 1) 15297b2e202SAlex Deucher #define AMDGPU_RESET_DMA (1 << 2) 15397b2e202SAlex Deucher #define AMDGPU_RESET_CP (1 << 3) 15497b2e202SAlex Deucher #define AMDGPU_RESET_GRBM (1 << 4) 15597b2e202SAlex Deucher #define AMDGPU_RESET_DMA1 (1 << 5) 15697b2e202SAlex Deucher #define AMDGPU_RESET_RLC (1 << 6) 15797b2e202SAlex Deucher #define AMDGPU_RESET_SEM (1 << 7) 15897b2e202SAlex Deucher #define AMDGPU_RESET_IH (1 << 8) 15997b2e202SAlex Deucher #define AMDGPU_RESET_VMC (1 << 9) 16097b2e202SAlex Deucher #define AMDGPU_RESET_MC (1 << 10) 16197b2e202SAlex Deucher #define AMDGPU_RESET_DISPLAY (1 << 11) 16297b2e202SAlex Deucher #define AMDGPU_RESET_UVD (1 << 12) 16397b2e202SAlex Deucher #define AMDGPU_RESET_VCE (1 << 13) 16497b2e202SAlex Deucher #define AMDGPU_RESET_VCE1 (1 << 14) 16597b2e202SAlex Deucher 16697b2e202SAlex Deucher /* GFX current status */ 16797b2e202SAlex Deucher #define AMDGPU_GFX_NORMAL_MODE 0x00000000L 16897b2e202SAlex Deucher #define AMDGPU_GFX_SAFE_MODE 0x00000001L 16997b2e202SAlex Deucher #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L 17097b2e202SAlex Deucher #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L 17197b2e202SAlex Deucher #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L 17297b2e202SAlex Deucher 17397b2e202SAlex Deucher /* max cursor sizes (in pixels) */ 17497b2e202SAlex Deucher #define CIK_CURSOR_WIDTH 128 17597b2e202SAlex Deucher #define CIK_CURSOR_HEIGHT 128 17697b2e202SAlex Deucher 17797b2e202SAlex Deucher struct amdgpu_device; 17897b2e202SAlex Deucher struct amdgpu_ib; 17997b2e202SAlex Deucher struct amdgpu_cs_parser; 180bb977d37SChunming Zhou struct amdgpu_job; 18197b2e202SAlex Deucher struct amdgpu_irq_src; 1820b492a4cSAlex Deucher struct amdgpu_fpriv; 1839cca0b8eSChristian König struct amdgpu_bo_va_mapping; 18497b2e202SAlex Deucher 18597b2e202SAlex Deucher enum amdgpu_cp_irq { 18697b2e202SAlex Deucher AMDGPU_CP_IRQ_GFX_EOP = 0, 18797b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP, 18897b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP, 18997b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP, 19097b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP, 19197b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP, 19297b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP, 19397b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP, 19497b2e202SAlex Deucher AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP, 19597b2e202SAlex Deucher 19697b2e202SAlex Deucher AMDGPU_CP_IRQ_LAST 19797b2e202SAlex Deucher }; 19897b2e202SAlex Deucher 19997b2e202SAlex Deucher enum amdgpu_sdma_irq { 20097b2e202SAlex Deucher AMDGPU_SDMA_IRQ_TRAP0 = 0, 20197b2e202SAlex Deucher AMDGPU_SDMA_IRQ_TRAP1, 20297b2e202SAlex Deucher 20397b2e202SAlex Deucher AMDGPU_SDMA_IRQ_LAST 20497b2e202SAlex Deucher }; 20597b2e202SAlex Deucher 20697b2e202SAlex Deucher enum amdgpu_thermal_irq { 20797b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0, 20897b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_HIGH_TO_LOW, 20997b2e202SAlex Deucher 21097b2e202SAlex Deucher AMDGPU_THERMAL_IRQ_LAST 21197b2e202SAlex Deucher }; 21297b2e202SAlex Deucher 2134e638ae9SXiangliang Yu enum amdgpu_kiq_irq { 2144e638ae9SXiangliang Yu AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0, 2154e638ae9SXiangliang Yu AMDGPU_CP_KIQ_IRQ_LAST 2164e638ae9SXiangliang Yu }; 2174e638ae9SXiangliang Yu 21897b2e202SAlex Deucher int amdgpu_set_clockgating_state(struct amdgpu_device *adev, 2195fc3aeebSyanyang1 enum amd_ip_block_type block_type, 2205fc3aeebSyanyang1 enum amd_clockgating_state state); 22197b2e202SAlex Deucher int amdgpu_set_powergating_state(struct amdgpu_device *adev, 2225fc3aeebSyanyang1 enum amd_ip_block_type block_type, 2235fc3aeebSyanyang1 enum amd_powergating_state state); 2246cb2d4e4SHuang Rui void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags); 2255dbbb60bSAlex Deucher int amdgpu_wait_for_idle(struct amdgpu_device *adev, 2265dbbb60bSAlex Deucher enum amd_ip_block_type block_type); 2275dbbb60bSAlex Deucher bool amdgpu_is_idle(struct amdgpu_device *adev, 2285dbbb60bSAlex Deucher enum amd_ip_block_type block_type); 22997b2e202SAlex Deucher 230a1255107SAlex Deucher #define AMDGPU_MAX_IP_NUM 16 231a1255107SAlex Deucher 232a1255107SAlex Deucher struct amdgpu_ip_block_status { 233a1255107SAlex Deucher bool valid; 234a1255107SAlex Deucher bool sw; 235a1255107SAlex Deucher bool hw; 236a1255107SAlex Deucher bool late_initialized; 237a1255107SAlex Deucher bool hang; 238a1255107SAlex Deucher }; 239a1255107SAlex Deucher 24097b2e202SAlex Deucher struct amdgpu_ip_block_version { 241a1255107SAlex Deucher const enum amd_ip_block_type type; 242a1255107SAlex Deucher const u32 major; 243a1255107SAlex Deucher const u32 minor; 244a1255107SAlex Deucher const u32 rev; 2455fc3aeebSyanyang1 const struct amd_ip_funcs *funcs; 24697b2e202SAlex Deucher }; 24797b2e202SAlex Deucher 248a1255107SAlex Deucher struct amdgpu_ip_block { 249a1255107SAlex Deucher struct amdgpu_ip_block_status status; 250a1255107SAlex Deucher const struct amdgpu_ip_block_version *version; 251a1255107SAlex Deucher }; 252a1255107SAlex Deucher 25397b2e202SAlex Deucher int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev, 2545fc3aeebSyanyang1 enum amd_ip_block_type type, 25597b2e202SAlex Deucher u32 major, u32 minor); 25697b2e202SAlex Deucher 257a1255107SAlex Deucher struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev, 2585fc3aeebSyanyang1 enum amd_ip_block_type type); 25997b2e202SAlex Deucher 260a1255107SAlex Deucher int amdgpu_ip_block_add(struct amdgpu_device *adev, 261a1255107SAlex Deucher const struct amdgpu_ip_block_version *ip_block_version); 262a1255107SAlex Deucher 26397b2e202SAlex Deucher /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */ 26497b2e202SAlex Deucher struct amdgpu_buffer_funcs { 26597b2e202SAlex Deucher /* maximum bytes in a single operation */ 26697b2e202SAlex Deucher uint32_t copy_max_bytes; 26797b2e202SAlex Deucher 26897b2e202SAlex Deucher /* number of dw to reserve per operation */ 26997b2e202SAlex Deucher unsigned copy_num_dw; 27097b2e202SAlex Deucher 27197b2e202SAlex Deucher /* used for buffer migration */ 272c7ae72c0SChunming Zhou void (*emit_copy_buffer)(struct amdgpu_ib *ib, 27397b2e202SAlex Deucher /* src addr in bytes */ 27497b2e202SAlex Deucher uint64_t src_offset, 27597b2e202SAlex Deucher /* dst addr in bytes */ 27697b2e202SAlex Deucher uint64_t dst_offset, 27797b2e202SAlex Deucher /* number of byte to transfer */ 27897b2e202SAlex Deucher uint32_t byte_count); 27997b2e202SAlex Deucher 28097b2e202SAlex Deucher /* maximum bytes in a single operation */ 28197b2e202SAlex Deucher uint32_t fill_max_bytes; 28297b2e202SAlex Deucher 28397b2e202SAlex Deucher /* number of dw to reserve per operation */ 28497b2e202SAlex Deucher unsigned fill_num_dw; 28597b2e202SAlex Deucher 28697b2e202SAlex Deucher /* used for buffer clearing */ 2876e7a3840SChunming Zhou void (*emit_fill_buffer)(struct amdgpu_ib *ib, 28897b2e202SAlex Deucher /* value to write to memory */ 28997b2e202SAlex Deucher uint32_t src_data, 29097b2e202SAlex Deucher /* dst addr in bytes */ 29197b2e202SAlex Deucher uint64_t dst_offset, 29297b2e202SAlex Deucher /* number of byte to fill */ 29397b2e202SAlex Deucher uint32_t byte_count); 29497b2e202SAlex Deucher }; 29597b2e202SAlex Deucher 29697b2e202SAlex Deucher /* provided by hw blocks that can write ptes, e.g., sdma */ 29797b2e202SAlex Deucher struct amdgpu_vm_pte_funcs { 298e6d92197SYong Zhao /* number of dw to reserve per operation */ 299e6d92197SYong Zhao unsigned copy_pte_num_dw; 300e6d92197SYong Zhao 30197b2e202SAlex Deucher /* copy pte entries from GART */ 30297b2e202SAlex Deucher void (*copy_pte)(struct amdgpu_ib *ib, 30397b2e202SAlex Deucher uint64_t pe, uint64_t src, 30497b2e202SAlex Deucher unsigned count); 305e6d92197SYong Zhao 30697b2e202SAlex Deucher /* write pte one entry at a time with addr mapping */ 307de9ea7bdSChristian König void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe, 308de9ea7bdSChristian König uint64_t value, unsigned count, 309de9ea7bdSChristian König uint32_t incr); 3107bdc53f9SYong Zhao 3117bdc53f9SYong Zhao /* maximum nums of PTEs/PDEs in a single operation */ 3127bdc53f9SYong Zhao uint32_t set_max_nums_pte_pde; 3137bdc53f9SYong Zhao 3147bdc53f9SYong Zhao /* number of dw to reserve per operation */ 3157bdc53f9SYong Zhao unsigned set_pte_pde_num_dw; 3167bdc53f9SYong Zhao 31797b2e202SAlex Deucher /* for linear pte/pde updates without addr mapping */ 31897b2e202SAlex Deucher void (*set_pte_pde)(struct amdgpu_ib *ib, 31997b2e202SAlex Deucher uint64_t pe, 32097b2e202SAlex Deucher uint64_t addr, unsigned count, 3216b777607SChunming Zhou uint32_t incr, uint64_t flags); 32297b2e202SAlex Deucher }; 32397b2e202SAlex Deucher 32497b2e202SAlex Deucher /* provided by the gmc block */ 32597b2e202SAlex Deucher struct amdgpu_gart_funcs { 32697b2e202SAlex Deucher /* flush the vm tlb via mmio */ 32797b2e202SAlex Deucher void (*flush_gpu_tlb)(struct amdgpu_device *adev, 32897b2e202SAlex Deucher uint32_t vmid); 32997b2e202SAlex Deucher /* write pte/pde updates using the cpu */ 33097b2e202SAlex Deucher int (*set_pte_pde)(struct amdgpu_device *adev, 33197b2e202SAlex Deucher void *cpu_pt_addr, /* cpu addr of page table */ 33297b2e202SAlex Deucher uint32_t gpu_page_idx, /* pte/pde to update */ 33397b2e202SAlex Deucher uint64_t addr, /* addr to write into pte/pde */ 3346b777607SChunming Zhou uint64_t flags); /* access flags */ 335284710faSChristian König /* enable/disable PRT support */ 336284710faSChristian König void (*set_prt)(struct amdgpu_device *adev, bool enable); 3375463545bSAlex Xie /* set pte flags based per asic */ 3385463545bSAlex Xie uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev, 3395463545bSAlex Xie uint32_t flags); 340b1166325SChristian König /* get the pde for a given mc addr */ 341b1166325SChristian König u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr); 34203f89febSChristian König uint32_t (*get_invalidate_req)(unsigned int vm_id); 343e60f8db5SAlex Xie }; 344e60f8db5SAlex Xie 34597b2e202SAlex Deucher /* provided by the ih block */ 34697b2e202SAlex Deucher struct amdgpu_ih_funcs { 34797b2e202SAlex Deucher /* ring read/write ptr handling, called from interrupt context */ 34897b2e202SAlex Deucher u32 (*get_wptr)(struct amdgpu_device *adev); 34900ecd8a2SFelix Kuehling bool (*prescreen_iv)(struct amdgpu_device *adev); 35097b2e202SAlex Deucher void (*decode_iv)(struct amdgpu_device *adev, 35197b2e202SAlex Deucher struct amdgpu_iv_entry *entry); 35297b2e202SAlex Deucher void (*set_rptr)(struct amdgpu_device *adev); 35397b2e202SAlex Deucher }; 35497b2e202SAlex Deucher 35597b2e202SAlex Deucher /* 35697b2e202SAlex Deucher * BIOS. 35797b2e202SAlex Deucher */ 35897b2e202SAlex Deucher bool amdgpu_get_bios(struct amdgpu_device *adev); 35997b2e202SAlex Deucher bool amdgpu_read_bios(struct amdgpu_device *adev); 36097b2e202SAlex Deucher 36197b2e202SAlex Deucher /* 36297b2e202SAlex Deucher * Dummy page 36397b2e202SAlex Deucher */ 36497b2e202SAlex Deucher struct amdgpu_dummy_page { 36597b2e202SAlex Deucher struct page *page; 36697b2e202SAlex Deucher dma_addr_t addr; 36797b2e202SAlex Deucher }; 36897b2e202SAlex Deucher int amdgpu_dummy_page_init(struct amdgpu_device *adev); 36997b2e202SAlex Deucher void amdgpu_dummy_page_fini(struct amdgpu_device *adev); 37097b2e202SAlex Deucher 37197b2e202SAlex Deucher 37297b2e202SAlex Deucher /* 37397b2e202SAlex Deucher * Clocks 37497b2e202SAlex Deucher */ 37597b2e202SAlex Deucher 37697b2e202SAlex Deucher #define AMDGPU_MAX_PPLL 3 37797b2e202SAlex Deucher 37897b2e202SAlex Deucher struct amdgpu_clock { 37997b2e202SAlex Deucher struct amdgpu_pll ppll[AMDGPU_MAX_PPLL]; 38097b2e202SAlex Deucher struct amdgpu_pll spll; 38197b2e202SAlex Deucher struct amdgpu_pll mpll; 38297b2e202SAlex Deucher /* 10 Khz units */ 38397b2e202SAlex Deucher uint32_t default_mclk; 38497b2e202SAlex Deucher uint32_t default_sclk; 38597b2e202SAlex Deucher uint32_t default_dispclk; 38697b2e202SAlex Deucher uint32_t current_dispclk; 38797b2e202SAlex Deucher uint32_t dp_extclk; 38897b2e202SAlex Deucher uint32_t max_pixel_clock; 38997b2e202SAlex Deucher }; 39097b2e202SAlex Deucher 39197b2e202SAlex Deucher /* 3929124a398SChristian König * GEM. 39397b2e202SAlex Deucher */ 39497b2e202SAlex Deucher 3957e5a547fSChunming Zhou #define AMDGPU_GEM_DOMAIN_MAX 0x3 39697b2e202SAlex Deucher #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base) 39797b2e202SAlex Deucher 39897b2e202SAlex Deucher void amdgpu_gem_object_free(struct drm_gem_object *obj); 39997b2e202SAlex Deucher int amdgpu_gem_object_open(struct drm_gem_object *obj, 40097b2e202SAlex Deucher struct drm_file *file_priv); 40197b2e202SAlex Deucher void amdgpu_gem_object_close(struct drm_gem_object *obj, 40297b2e202SAlex Deucher struct drm_file *file_priv); 40397b2e202SAlex Deucher unsigned long amdgpu_gem_timeout(uint64_t timeout_ns); 40497b2e202SAlex Deucher struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj); 4054d9c514dSChristian König struct drm_gem_object * 4064d9c514dSChristian König amdgpu_gem_prime_import_sg_table(struct drm_device *dev, 40797b2e202SAlex Deucher struct dma_buf_attachment *attach, 40897b2e202SAlex Deucher struct sg_table *sg); 40997b2e202SAlex Deucher struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev, 41097b2e202SAlex Deucher struct drm_gem_object *gobj, 41197b2e202SAlex Deucher int flags); 41297b2e202SAlex Deucher int amdgpu_gem_prime_pin(struct drm_gem_object *obj); 41397b2e202SAlex Deucher void amdgpu_gem_prime_unpin(struct drm_gem_object *obj); 41497b2e202SAlex Deucher struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *); 41597b2e202SAlex Deucher void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj); 41697b2e202SAlex Deucher void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); 417dfced2e4SSamuel Li int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma); 41897b2e202SAlex Deucher int amdgpu_gem_debugfs_init(struct amdgpu_device *adev); 41997b2e202SAlex Deucher 42097b2e202SAlex Deucher /* sub-allocation manager, it has to be protected by another lock. 42197b2e202SAlex Deucher * By conception this is an helper for other part of the driver 42297b2e202SAlex Deucher * like the indirect buffer or semaphore, which both have their 42397b2e202SAlex Deucher * locking. 42497b2e202SAlex Deucher * 42597b2e202SAlex Deucher * Principe is simple, we keep a list of sub allocation in offset 42697b2e202SAlex Deucher * order (first entry has offset == 0, last entry has the highest 42797b2e202SAlex Deucher * offset). 42897b2e202SAlex Deucher * 42997b2e202SAlex Deucher * When allocating new object we first check if there is room at 43097b2e202SAlex Deucher * the end total_size - (last_object_offset + last_object_size) >= 43197b2e202SAlex Deucher * alloc_size. If so we allocate new object there. 43297b2e202SAlex Deucher * 43397b2e202SAlex Deucher * When there is not enough room at the end, we start waiting for 43497b2e202SAlex Deucher * each sub object until we reach object_offset+object_size >= 43597b2e202SAlex Deucher * alloc_size, this object then become the sub object we return. 43697b2e202SAlex Deucher * 43797b2e202SAlex Deucher * Alignment can't be bigger than page size. 43897b2e202SAlex Deucher * 43997b2e202SAlex Deucher * Hole are not considered for allocation to keep things simple. 44097b2e202SAlex Deucher * Assumption is that there won't be hole (all object on same 44197b2e202SAlex Deucher * alignment). 44297b2e202SAlex Deucher */ 4436ba60b89SChristian König 4446ba60b89SChristian König #define AMDGPU_SA_NUM_FENCE_LISTS 32 4456ba60b89SChristian König 44697b2e202SAlex Deucher struct amdgpu_sa_manager { 44797b2e202SAlex Deucher wait_queue_head_t wq; 44897b2e202SAlex Deucher struct amdgpu_bo *bo; 44997b2e202SAlex Deucher struct list_head *hole; 4506ba60b89SChristian König struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS]; 45197b2e202SAlex Deucher struct list_head olist; 45297b2e202SAlex Deucher unsigned size; 45397b2e202SAlex Deucher uint64_t gpu_addr; 45497b2e202SAlex Deucher void *cpu_ptr; 45597b2e202SAlex Deucher uint32_t domain; 45697b2e202SAlex Deucher uint32_t align; 45797b2e202SAlex Deucher }; 45897b2e202SAlex Deucher 45997b2e202SAlex Deucher /* sub-allocation buffer */ 46097b2e202SAlex Deucher struct amdgpu_sa_bo { 46197b2e202SAlex Deucher struct list_head olist; 46297b2e202SAlex Deucher struct list_head flist; 46397b2e202SAlex Deucher struct amdgpu_sa_manager *manager; 46497b2e202SAlex Deucher unsigned soffset; 46597b2e202SAlex Deucher unsigned eoffset; 466f54d1867SChris Wilson struct dma_fence *fence; 46797b2e202SAlex Deucher }; 46897b2e202SAlex Deucher 46997b2e202SAlex Deucher /* 47097b2e202SAlex Deucher * GEM objects. 47197b2e202SAlex Deucher */ 472418aa0c2SChristian König void amdgpu_gem_force_release(struct amdgpu_device *adev); 47397b2e202SAlex Deucher int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size, 47497b2e202SAlex Deucher int alignment, u32 initial_domain, 47597b2e202SAlex Deucher u64 flags, bool kernel, 476e1eb899bSChristian König struct reservation_object *resv, 47797b2e202SAlex Deucher struct drm_gem_object **obj); 47897b2e202SAlex Deucher 47997b2e202SAlex Deucher int amdgpu_mode_dumb_create(struct drm_file *file_priv, 48097b2e202SAlex Deucher struct drm_device *dev, 48197b2e202SAlex Deucher struct drm_mode_create_dumb *args); 48297b2e202SAlex Deucher int amdgpu_mode_dumb_mmap(struct drm_file *filp, 48397b2e202SAlex Deucher struct drm_device *dev, 48497b2e202SAlex Deucher uint32_t handle, uint64_t *offset_p); 485d573de2dSRex Zhu int amdgpu_fence_slab_init(void); 486d573de2dSRex Zhu void amdgpu_fence_slab_fini(void); 48797b2e202SAlex Deucher 48897b2e202SAlex Deucher /* 489e60f8db5SAlex Xie * VMHUB structures, functions & helpers 490e60f8db5SAlex Xie */ 491e60f8db5SAlex Xie struct amdgpu_vmhub { 492e60f8db5SAlex Xie uint32_t ctx0_ptb_addr_lo32; 493e60f8db5SAlex Xie uint32_t ctx0_ptb_addr_hi32; 494e60f8db5SAlex Xie uint32_t vm_inv_eng0_req; 495e60f8db5SAlex Xie uint32_t vm_inv_eng0_ack; 496e60f8db5SAlex Xie uint32_t vm_context0_cntl; 497e60f8db5SAlex Xie uint32_t vm_l2_pro_fault_status; 498e60f8db5SAlex Xie uint32_t vm_l2_pro_fault_cntl; 499e60f8db5SAlex Xie }; 500e60f8db5SAlex Xie 501e60f8db5SAlex Xie /* 50297b2e202SAlex Deucher * GPU MC structures, functions & helpers 50397b2e202SAlex Deucher */ 50497b2e202SAlex Deucher struct amdgpu_mc { 50597b2e202SAlex Deucher resource_size_t aper_size; 50697b2e202SAlex Deucher resource_size_t aper_base; 50797b2e202SAlex Deucher resource_size_t agp_base; 50897b2e202SAlex Deucher /* for some chips with <= 32MB we need to lie 50997b2e202SAlex Deucher * about vram size near mc fb location */ 51097b2e202SAlex Deucher u64 mc_vram_size; 51197b2e202SAlex Deucher u64 visible_vram_size; 5126f02a696SChristian König u64 gart_size; 5136f02a696SChristian König u64 gart_start; 5146f02a696SChristian König u64 gart_end; 51597b2e202SAlex Deucher u64 vram_start; 51697b2e202SAlex Deucher u64 vram_end; 51797b2e202SAlex Deucher unsigned vram_width; 51897b2e202SAlex Deucher u64 real_vram_size; 51997b2e202SAlex Deucher int vram_mtrr; 52097b2e202SAlex Deucher u64 mc_mask; 52197b2e202SAlex Deucher const struct firmware *fw; /* MC firmware */ 52297b2e202SAlex Deucher uint32_t fw_version; 52397b2e202SAlex Deucher struct amdgpu_irq_src vm_fault; 52481c59f54SKen Wang uint32_t vram_type; 52550b0197aSChunming Zhou uint32_t srbm_soft_reset; 526f7c35abeSChristian König bool prt_warning; 527916910adSHuang Rui uint64_t stolen_size; 5288fe73328SJunwei Zhang /* apertures */ 5298fe73328SJunwei Zhang u64 shared_aperture_start; 5308fe73328SJunwei Zhang u64 shared_aperture_end; 5318fe73328SJunwei Zhang u64 private_aperture_start; 5328fe73328SJunwei Zhang u64 private_aperture_end; 533e60f8db5SAlex Xie /* protects concurrent invalidation */ 534e60f8db5SAlex Xie spinlock_t invalidate_lock; 53597b2e202SAlex Deucher }; 53697b2e202SAlex Deucher 53797b2e202SAlex Deucher /* 53897b2e202SAlex Deucher * GPU doorbell structures, functions & helpers 53997b2e202SAlex Deucher */ 54097b2e202SAlex Deucher typedef enum _AMDGPU_DOORBELL_ASSIGNMENT 54197b2e202SAlex Deucher { 54297b2e202SAlex Deucher AMDGPU_DOORBELL_KIQ = 0x000, 54397b2e202SAlex Deucher AMDGPU_DOORBELL_HIQ = 0x001, 54497b2e202SAlex Deucher AMDGPU_DOORBELL_DIQ = 0x002, 54597b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING0 = 0x010, 54697b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING1 = 0x011, 54797b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING2 = 0x012, 54897b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING3 = 0x013, 54997b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING4 = 0x014, 55097b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING5 = 0x015, 55197b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING6 = 0x016, 55297b2e202SAlex Deucher AMDGPU_DOORBELL_MEC_RING7 = 0x017, 55397b2e202SAlex Deucher AMDGPU_DOORBELL_GFX_RING0 = 0x020, 55497b2e202SAlex Deucher AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0, 55597b2e202SAlex Deucher AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1, 55697b2e202SAlex Deucher AMDGPU_DOORBELL_IH = 0x1E8, 55797b2e202SAlex Deucher AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF, 55897b2e202SAlex Deucher AMDGPU_DOORBELL_INVALID = 0xFFFF 55997b2e202SAlex Deucher } AMDGPU_DOORBELL_ASSIGNMENT; 56097b2e202SAlex Deucher 56197b2e202SAlex Deucher struct amdgpu_doorbell { 56297b2e202SAlex Deucher /* doorbell mmio */ 56397b2e202SAlex Deucher resource_size_t base; 56497b2e202SAlex Deucher resource_size_t size; 56597b2e202SAlex Deucher u32 __iomem *ptr; 56697b2e202SAlex Deucher u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */ 56797b2e202SAlex Deucher }; 56897b2e202SAlex Deucher 56939807b93SKen Wang /* 57039807b93SKen Wang * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space 57139807b93SKen Wang */ 57239807b93SKen Wang typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT 57339807b93SKen Wang { 57439807b93SKen Wang /* 57539807b93SKen Wang * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in 57639807b93SKen Wang * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range. 57739807b93SKen Wang * Compute related doorbells are allocated from 0x00 to 0x8a 57839807b93SKen Wang */ 57939807b93SKen Wang 58039807b93SKen Wang 58139807b93SKen Wang /* kernel scheduling */ 58239807b93SKen Wang AMDGPU_DOORBELL64_KIQ = 0x00, 58339807b93SKen Wang 58439807b93SKen Wang /* HSA interface queue and debug queue */ 58539807b93SKen Wang AMDGPU_DOORBELL64_HIQ = 0x01, 58639807b93SKen Wang AMDGPU_DOORBELL64_DIQ = 0x02, 58739807b93SKen Wang 58839807b93SKen Wang /* Compute engines */ 58939807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING0 = 0x03, 59039807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING1 = 0x04, 59139807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING2 = 0x05, 59239807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING3 = 0x06, 59339807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING4 = 0x07, 59439807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING5 = 0x08, 59539807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING6 = 0x09, 59639807b93SKen Wang AMDGPU_DOORBELL64_MEC_RING7 = 0x0a, 59739807b93SKen Wang 59839807b93SKen Wang /* User queue doorbell range (128 doorbells) */ 59939807b93SKen Wang AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b, 60039807b93SKen Wang AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a, 60139807b93SKen Wang 60239807b93SKen Wang /* Graphics engine */ 60339807b93SKen Wang AMDGPU_DOORBELL64_GFX_RING0 = 0x8b, 60439807b93SKen Wang 60539807b93SKen Wang /* 60639807b93SKen Wang * Other graphics doorbells can be allocated here: from 0x8c to 0xef 60739807b93SKen Wang * Graphics voltage island aperture 1 60839807b93SKen Wang * default non-graphics QWORD index is 0xF0 - 0xFF inclusive 60939807b93SKen Wang */ 61039807b93SKen Wang 61139807b93SKen Wang /* sDMA engines */ 61239807b93SKen Wang AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0, 61339807b93SKen Wang AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1, 61439807b93SKen Wang AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2, 61539807b93SKen Wang AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3, 61639807b93SKen Wang 61739807b93SKen Wang /* Interrupt handler */ 61839807b93SKen Wang AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */ 61939807b93SKen Wang AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */ 62039807b93SKen Wang AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */ 62139807b93SKen Wang 622e6b3ecb4SMonk Liu /* VCN engine use 32 bits doorbell */ 623e6b3ecb4SMonk Liu AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */ 624e6b3ecb4SMonk Liu AMDGPU_DOORBELL64_VCN2_3 = 0xF9, 625e6b3ecb4SMonk Liu AMDGPU_DOORBELL64_VCN4_5 = 0xFA, 626e6b3ecb4SMonk Liu AMDGPU_DOORBELL64_VCN6_7 = 0xFB, 627e6b3ecb4SMonk Liu 628e6b3ecb4SMonk Liu /* overlap the doorbell assignment with VCN as they are mutually exclusive 629e6b3ecb4SMonk Liu * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD 630e6b3ecb4SMonk Liu */ 6314ed11d79SFrank Min AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8, 6324ed11d79SFrank Min AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9, 6334ed11d79SFrank Min AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA, 6344ed11d79SFrank Min AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB, 635e6b3ecb4SMonk Liu 6364ed11d79SFrank Min AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC, 6374ed11d79SFrank Min AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD, 6384ed11d79SFrank Min AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE, 6394ed11d79SFrank Min AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF, 64039807b93SKen Wang 64139807b93SKen Wang AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF, 64239807b93SKen Wang AMDGPU_DOORBELL64_INVALID = 0xFFFF 64339807b93SKen Wang } AMDGPU_DOORBELL64_ASSIGNMENT; 64439807b93SKen Wang 64539807b93SKen Wang 64697b2e202SAlex Deucher void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev, 64797b2e202SAlex Deucher phys_addr_t *aperture_base, 64897b2e202SAlex Deucher size_t *aperture_size, 64997b2e202SAlex Deucher size_t *start_offset); 65097b2e202SAlex Deucher 65197b2e202SAlex Deucher /* 65297b2e202SAlex Deucher * IRQS. 65397b2e202SAlex Deucher */ 65497b2e202SAlex Deucher 65597b2e202SAlex Deucher struct amdgpu_flip_work { 656325cbba1SMichel Dänzer struct delayed_work flip_work; 65797b2e202SAlex Deucher struct work_struct unpin_work; 65897b2e202SAlex Deucher struct amdgpu_device *adev; 65997b2e202SAlex Deucher int crtc_id; 660325cbba1SMichel Dänzer u32 target_vblank; 66197b2e202SAlex Deucher uint64_t base; 66297b2e202SAlex Deucher struct drm_pending_vblank_event *event; 663765e7fbfSChristian König struct amdgpu_bo *old_abo; 664f54d1867SChris Wilson struct dma_fence *excl; 6651ffd2652SChristian König unsigned shared_count; 666f54d1867SChris Wilson struct dma_fence **shared; 667f54d1867SChris Wilson struct dma_fence_cb cb; 668cb9e59d7SAlex Deucher bool async; 66997b2e202SAlex Deucher }; 67097b2e202SAlex Deucher 67197b2e202SAlex Deucher 67297b2e202SAlex Deucher /* 67397b2e202SAlex Deucher * CP & rings. 67497b2e202SAlex Deucher */ 67597b2e202SAlex Deucher 67697b2e202SAlex Deucher struct amdgpu_ib { 67797b2e202SAlex Deucher struct amdgpu_sa_bo *sa_bo; 67897b2e202SAlex Deucher uint32_t length_dw; 67997b2e202SAlex Deucher uint64_t gpu_addr; 68097b2e202SAlex Deucher uint32_t *ptr; 681de807f81SJammy Zhou uint32_t flags; 68297b2e202SAlex Deucher }; 68397b2e202SAlex Deucher 68462250a91SNils Wallménius extern const struct amd_sched_backend_ops amdgpu_sched_ops; 685c1b69ed0SChunming Zhou 68650838c8cSChristian König int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs, 687c5637837SMonk Liu struct amdgpu_job **job, struct amdgpu_vm *vm); 688d71518b5SChristian König int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size, 689d71518b5SChristian König struct amdgpu_job **job); 690b6723c8dSMonk Liu 691a5fb4ec2SChristian König void amdgpu_job_free_resources(struct amdgpu_job *job); 69250838c8cSChristian König void amdgpu_job_free(struct amdgpu_job *job); 693d71518b5SChristian König int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring, 6942bd9ccfaSChristian König struct amd_sched_entity *entity, void *owner, 695f54d1867SChris Wilson struct dma_fence **f); 6968b4fb00bSChristian König 69797b2e202SAlex Deucher /* 698effd924dSAndres Rodriguez * Queue manager 699effd924dSAndres Rodriguez */ 700effd924dSAndres Rodriguez struct amdgpu_queue_mapper { 701effd924dSAndres Rodriguez int hw_ip; 702effd924dSAndres Rodriguez struct mutex lock; 703effd924dSAndres Rodriguez /* protected by lock */ 704effd924dSAndres Rodriguez struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS]; 705effd924dSAndres Rodriguez }; 706effd924dSAndres Rodriguez 707effd924dSAndres Rodriguez struct amdgpu_queue_mgr { 708effd924dSAndres Rodriguez struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM]; 709effd924dSAndres Rodriguez }; 710effd924dSAndres Rodriguez 711effd924dSAndres Rodriguez int amdgpu_queue_mgr_init(struct amdgpu_device *adev, 712effd924dSAndres Rodriguez struct amdgpu_queue_mgr *mgr); 713effd924dSAndres Rodriguez int amdgpu_queue_mgr_fini(struct amdgpu_device *adev, 714effd924dSAndres Rodriguez struct amdgpu_queue_mgr *mgr); 715effd924dSAndres Rodriguez int amdgpu_queue_mgr_map(struct amdgpu_device *adev, 716effd924dSAndres Rodriguez struct amdgpu_queue_mgr *mgr, 717effd924dSAndres Rodriguez int hw_ip, int instance, int ring, 718effd924dSAndres Rodriguez struct amdgpu_ring **out_ring); 719effd924dSAndres Rodriguez 720effd924dSAndres Rodriguez /* 72197b2e202SAlex Deucher * context related structures 72297b2e202SAlex Deucher */ 72397b2e202SAlex Deucher 72421c16bf6SChristian König struct amdgpu_ctx_ring { 72521c16bf6SChristian König uint64_t sequence; 726f54d1867SChris Wilson struct dma_fence **fences; 72791404fb2SChristian König struct amd_sched_entity entity; 72821c16bf6SChristian König }; 72921c16bf6SChristian König 73097b2e202SAlex Deucher struct amdgpu_ctx { 73197b2e202SAlex Deucher struct kref refcount; 7329cb7e5a9SChunming Zhou struct amdgpu_device *adev; 733effd924dSAndres Rodriguez struct amdgpu_queue_mgr queue_mgr; 734d94aed5aSMarek Olšák unsigned reset_counter; 73521c16bf6SChristian König spinlock_t ring_lock; 736f54d1867SChris Wilson struct dma_fence **fences; 73721c16bf6SChristian König struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS]; 738753ad49cSMonk Liu bool preamble_presented; 739c23be4aeSAndres Rodriguez enum amd_sched_priority init_priority; 740c23be4aeSAndres Rodriguez enum amd_sched_priority override_priority; 7410ae94444SAndrey Grodzovsky struct mutex lock; 74297b2e202SAlex Deucher }; 74397b2e202SAlex Deucher 74497b2e202SAlex Deucher struct amdgpu_ctx_mgr { 74597b2e202SAlex Deucher struct amdgpu_device *adev; 7460147ee0fSMarek Olšák struct mutex lock; 7470b492a4cSAlex Deucher /* protected by lock */ 7480b492a4cSAlex Deucher struct idr ctx_handles; 74997b2e202SAlex Deucher }; 75097b2e202SAlex Deucher 7510b492a4cSAlex Deucher struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id); 7520b492a4cSAlex Deucher int amdgpu_ctx_put(struct amdgpu_ctx *ctx); 7530b492a4cSAlex Deucher 754eb01abc7SMonk Liu int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring, 755eb01abc7SMonk Liu struct dma_fence *fence, uint64_t *seq); 756f54d1867SChris Wilson struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx, 75721c16bf6SChristian König struct amdgpu_ring *ring, uint64_t seq); 758c23be4aeSAndres Rodriguez void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx, 759c23be4aeSAndres Rodriguez enum amd_sched_priority priority); 76021c16bf6SChristian König 7610b492a4cSAlex Deucher int amdgpu_ctx_ioctl(struct drm_device *dev, void *data, 7620b492a4cSAlex Deucher struct drm_file *filp); 7630b492a4cSAlex Deucher 7640ae94444SAndrey Grodzovsky int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id); 7650ae94444SAndrey Grodzovsky 766efd4ccb5SChristian König void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr); 767efd4ccb5SChristian König void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr); 7680b492a4cSAlex Deucher 7690ae94444SAndrey Grodzovsky 77097b2e202SAlex Deucher /* 77197b2e202SAlex Deucher * file private structure 77297b2e202SAlex Deucher */ 77397b2e202SAlex Deucher 77497b2e202SAlex Deucher struct amdgpu_fpriv { 77597b2e202SAlex Deucher struct amdgpu_vm vm; 776b85891bdSJunwei Zhang struct amdgpu_bo_va *prt_va; 7770f4b3c68SChristian König struct amdgpu_bo_va *csa_va; 77897b2e202SAlex Deucher struct mutex bo_list_lock; 77997b2e202SAlex Deucher struct idr bo_list_handles; 78097b2e202SAlex Deucher struct amdgpu_ctx_mgr ctx_mgr; 781f1892138SChunming Zhou u32 vram_lost_counter; 78297b2e202SAlex Deucher }; 78397b2e202SAlex Deucher 78497b2e202SAlex Deucher /* 78597b2e202SAlex Deucher * residency list 78697b2e202SAlex Deucher */ 7879124a398SChristian König struct amdgpu_bo_list_entry { 7889124a398SChristian König struct amdgpu_bo *robj; 7899124a398SChristian König struct ttm_validate_buffer tv; 7909124a398SChristian König struct amdgpu_bo_va *bo_va; 7919124a398SChristian König uint32_t priority; 7929124a398SChristian König struct page **user_pages; 7939124a398SChristian König int user_invalidated; 7949124a398SChristian König }; 79597b2e202SAlex Deucher 79697b2e202SAlex Deucher struct amdgpu_bo_list { 79797b2e202SAlex Deucher struct mutex lock; 7985ac55629SAlex Xie struct rcu_head rhead; 7995ac55629SAlex Xie struct kref refcount; 80097b2e202SAlex Deucher struct amdgpu_bo *gds_obj; 80197b2e202SAlex Deucher struct amdgpu_bo *gws_obj; 80297b2e202SAlex Deucher struct amdgpu_bo *oa_obj; 803211dff55SChristian König unsigned first_userptr; 80497b2e202SAlex Deucher unsigned num_entries; 80597b2e202SAlex Deucher struct amdgpu_bo_list_entry *array; 80697b2e202SAlex Deucher }; 80797b2e202SAlex Deucher 80897b2e202SAlex Deucher struct amdgpu_bo_list * 80997b2e202SAlex Deucher amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id); 810636ce25cSChristian König void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list, 811636ce25cSChristian König struct list_head *validated); 81297b2e202SAlex Deucher void amdgpu_bo_list_put(struct amdgpu_bo_list *list); 81397b2e202SAlex Deucher void amdgpu_bo_list_free(struct amdgpu_bo_list *list); 81497b2e202SAlex Deucher 81597b2e202SAlex Deucher /* 81697b2e202SAlex Deucher * GFX stuff 81797b2e202SAlex Deucher */ 81897b2e202SAlex Deucher #include "clearstate_defs.h" 81997b2e202SAlex Deucher 82079e5412cSAlex Deucher struct amdgpu_rlc_funcs { 82179e5412cSAlex Deucher void (*enter_safe_mode)(struct amdgpu_device *adev); 82279e5412cSAlex Deucher void (*exit_safe_mode)(struct amdgpu_device *adev); 82379e5412cSAlex Deucher }; 82479e5412cSAlex Deucher 82597b2e202SAlex Deucher struct amdgpu_rlc { 82697b2e202SAlex Deucher /* for power gating */ 82797b2e202SAlex Deucher struct amdgpu_bo *save_restore_obj; 82897b2e202SAlex Deucher uint64_t save_restore_gpu_addr; 82997b2e202SAlex Deucher volatile uint32_t *sr_ptr; 83097b2e202SAlex Deucher const u32 *reg_list; 83197b2e202SAlex Deucher u32 reg_list_size; 83297b2e202SAlex Deucher /* for clear state */ 83397b2e202SAlex Deucher struct amdgpu_bo *clear_state_obj; 83497b2e202SAlex Deucher uint64_t clear_state_gpu_addr; 83597b2e202SAlex Deucher volatile uint32_t *cs_ptr; 83697b2e202SAlex Deucher const struct cs_section_def *cs_data; 83797b2e202SAlex Deucher u32 clear_state_size; 83897b2e202SAlex Deucher /* for cp tables */ 83997b2e202SAlex Deucher struct amdgpu_bo *cp_table_obj; 84097b2e202SAlex Deucher uint64_t cp_table_gpu_addr; 84197b2e202SAlex Deucher volatile uint32_t *cp_table_ptr; 84297b2e202SAlex Deucher u32 cp_table_size; 84379e5412cSAlex Deucher 84479e5412cSAlex Deucher /* safe mode for updating CG/PG state */ 84579e5412cSAlex Deucher bool in_safe_mode; 84679e5412cSAlex Deucher const struct amdgpu_rlc_funcs *funcs; 8472b6cd977SEric Huang 8482b6cd977SEric Huang /* for firmware data */ 8492b6cd977SEric Huang u32 save_and_restore_offset; 8502b6cd977SEric Huang u32 clear_state_descriptor_offset; 8512b6cd977SEric Huang u32 avail_scratch_ram_locations; 8522b6cd977SEric Huang u32 reg_restore_list_size; 8532b6cd977SEric Huang u32 reg_list_format_start; 8542b6cd977SEric Huang u32 reg_list_format_separate_start; 8552b6cd977SEric Huang u32 starting_offsets_start; 8562b6cd977SEric Huang u32 reg_list_format_size_bytes; 8572b6cd977SEric Huang u32 reg_list_size_bytes; 8582b6cd977SEric Huang 8592b6cd977SEric Huang u32 *register_list_format; 8602b6cd977SEric Huang u32 *register_restore; 86197b2e202SAlex Deucher }; 86297b2e202SAlex Deucher 86378c16834SAndres Rodriguez #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES 86478c16834SAndres Rodriguez 86597b2e202SAlex Deucher struct amdgpu_mec { 86697b2e202SAlex Deucher struct amdgpu_bo *hpd_eop_obj; 86797b2e202SAlex Deucher u64 hpd_eop_gpu_addr; 868b1023571SKen Wang struct amdgpu_bo *mec_fw_obj; 869b1023571SKen Wang u64 mec_fw_gpu_addr; 87097b2e202SAlex Deucher u32 num_mec; 87142794b27SAndres Rodriguez u32 num_pipe_per_mec; 87242794b27SAndres Rodriguez u32 num_queue_per_pipe; 87359a82d7dSXiangliang Yu void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1]; 87478c16834SAndres Rodriguez 87578c16834SAndres Rodriguez /* These are the resources for which amdgpu takes ownership */ 87678c16834SAndres Rodriguez DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); 87797b2e202SAlex Deucher }; 87897b2e202SAlex Deucher 8794e638ae9SXiangliang Yu struct amdgpu_kiq { 8804e638ae9SXiangliang Yu u64 eop_gpu_addr; 8814e638ae9SXiangliang Yu struct amdgpu_bo *eop_obj; 882cdf6adb2SShaoyun Liu struct mutex ring_mutex; 8834e638ae9SXiangliang Yu struct amdgpu_ring ring; 8844e638ae9SXiangliang Yu struct amdgpu_irq_src irq; 8854e638ae9SXiangliang Yu }; 8864e638ae9SXiangliang Yu 88797b2e202SAlex Deucher /* 88897b2e202SAlex Deucher * GPU scratch registers structures, functions & helpers 88997b2e202SAlex Deucher */ 89097b2e202SAlex Deucher struct amdgpu_scratch { 89197b2e202SAlex Deucher unsigned num_reg; 89297b2e202SAlex Deucher uint32_t reg_base; 89350261151SNils Wallménius uint32_t free_mask; 89497b2e202SAlex Deucher }; 89597b2e202SAlex Deucher 89697b2e202SAlex Deucher /* 89797b2e202SAlex Deucher * GFX configurations 89897b2e202SAlex Deucher */ 899e3fa7630SAlex Deucher #define AMDGPU_GFX_MAX_SE 4 900e3fa7630SAlex Deucher #define AMDGPU_GFX_MAX_SH_PER_SE 2 901e3fa7630SAlex Deucher 902e3fa7630SAlex Deucher struct amdgpu_rb_config { 903e3fa7630SAlex Deucher uint32_t rb_backend_disable; 904e3fa7630SAlex Deucher uint32_t user_rb_backend_disable; 905e3fa7630SAlex Deucher uint32_t raster_config; 906e3fa7630SAlex Deucher uint32_t raster_config_1; 907e3fa7630SAlex Deucher }; 908e3fa7630SAlex Deucher 909d0e95758SAndrey Grodzovsky struct gb_addr_config { 910d0e95758SAndrey Grodzovsky uint16_t pipe_interleave_size; 911d0e95758SAndrey Grodzovsky uint8_t num_pipes; 912d0e95758SAndrey Grodzovsky uint8_t max_compress_frags; 913d0e95758SAndrey Grodzovsky uint8_t num_banks; 914d0e95758SAndrey Grodzovsky uint8_t num_se; 915d0e95758SAndrey Grodzovsky uint8_t num_rb_per_se; 916d0e95758SAndrey Grodzovsky }; 917d0e95758SAndrey Grodzovsky 918ea323f88SJunwei Zhang struct amdgpu_gfx_config { 91997b2e202SAlex Deucher unsigned max_shader_engines; 92097b2e202SAlex Deucher unsigned max_tile_pipes; 92197b2e202SAlex Deucher unsigned max_cu_per_sh; 92297b2e202SAlex Deucher unsigned max_sh_per_se; 92397b2e202SAlex Deucher unsigned max_backends_per_se; 92497b2e202SAlex Deucher unsigned max_texture_channel_caches; 92597b2e202SAlex Deucher unsigned max_gprs; 92697b2e202SAlex Deucher unsigned max_gs_threads; 92797b2e202SAlex Deucher unsigned max_hw_contexts; 92897b2e202SAlex Deucher unsigned sc_prim_fifo_size_frontend; 92997b2e202SAlex Deucher unsigned sc_prim_fifo_size_backend; 93097b2e202SAlex Deucher unsigned sc_hiz_tile_fifo_size; 93197b2e202SAlex Deucher unsigned sc_earlyz_tile_fifo_size; 93297b2e202SAlex Deucher 93397b2e202SAlex Deucher unsigned num_tile_pipes; 93497b2e202SAlex Deucher unsigned backend_enable_mask; 93597b2e202SAlex Deucher unsigned mem_max_burst_length_bytes; 93697b2e202SAlex Deucher unsigned mem_row_size_in_kb; 93797b2e202SAlex Deucher unsigned shader_engine_tile_size; 93897b2e202SAlex Deucher unsigned num_gpus; 93997b2e202SAlex Deucher unsigned multi_gpu_tile_size; 94097b2e202SAlex Deucher unsigned mc_arb_ramcfg; 94197b2e202SAlex Deucher unsigned gb_addr_config; 9428f8e00c1SAlex Deucher unsigned num_rbs; 943408bfe7cSJunwei Zhang unsigned gs_vgt_table_depth; 944408bfe7cSJunwei Zhang unsigned gs_prim_buffer_depth; 94597b2e202SAlex Deucher 94697b2e202SAlex Deucher uint32_t tile_mode_array[32]; 94797b2e202SAlex Deucher uint32_t macrotile_mode_array[16]; 948e3fa7630SAlex Deucher 949d0e95758SAndrey Grodzovsky struct gb_addr_config gb_addr_config_fields; 950e3fa7630SAlex Deucher struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE]; 951df6e2c4aSJunwei Zhang 952df6e2c4aSJunwei Zhang /* gfx configure feature */ 953df6e2c4aSJunwei Zhang uint32_t double_offchip_lds_buf; 95497b2e202SAlex Deucher }; 95597b2e202SAlex Deucher 9567dae69a2SAlex Deucher struct amdgpu_cu_info { 95751fd0370SHawking Zhang uint32_t max_waves_per_simd; 958408bfe7cSJunwei Zhang uint32_t wave_front_size; 95951fd0370SHawking Zhang uint32_t max_scratch_slots_per_cu; 96051fd0370SHawking Zhang uint32_t lds_size; 961dbfe85eaSFlora Cui 962dbfe85eaSFlora Cui /* total active CU number */ 963dbfe85eaSFlora Cui uint32_t number; 964dbfe85eaSFlora Cui uint32_t ao_cu_mask; 965dbfe85eaSFlora Cui uint32_t ao_cu_bitmap[4][4]; 9667dae69a2SAlex Deucher uint32_t bitmap[4][4]; 9677dae69a2SAlex Deucher }; 9687dae69a2SAlex Deucher 969b95e31fdSAlex Deucher struct amdgpu_gfx_funcs { 970b95e31fdSAlex Deucher /* get the gpu clock counter */ 971b95e31fdSAlex Deucher uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev); 9729559ef5bSTom St Denis void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance); 973472259f0STom St Denis void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields); 974c5a60ce8STom St Denis void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst); 975c5a60ce8STom St Denis void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst); 976b95e31fdSAlex Deucher }; 977b95e31fdSAlex Deucher 978bce23e00SAlex Deucher struct amdgpu_ngg_buf { 979bce23e00SAlex Deucher struct amdgpu_bo *bo; 980bce23e00SAlex Deucher uint64_t gpu_addr; 981bce23e00SAlex Deucher uint32_t size; 982bce23e00SAlex Deucher uint32_t bo_size; 983bce23e00SAlex Deucher }; 984bce23e00SAlex Deucher 985bce23e00SAlex Deucher enum { 986af8baf15SGuenter Roeck NGG_PRIM = 0, 987af8baf15SGuenter Roeck NGG_POS, 988af8baf15SGuenter Roeck NGG_CNTL, 989af8baf15SGuenter Roeck NGG_PARAM, 990bce23e00SAlex Deucher NGG_BUF_MAX 991bce23e00SAlex Deucher }; 992bce23e00SAlex Deucher 993bce23e00SAlex Deucher struct amdgpu_ngg { 994bce23e00SAlex Deucher struct amdgpu_ngg_buf buf[NGG_BUF_MAX]; 995bce23e00SAlex Deucher uint32_t gds_reserve_addr; 996bce23e00SAlex Deucher uint32_t gds_reserve_size; 997bce23e00SAlex Deucher bool init; 998bce23e00SAlex Deucher }; 999bce23e00SAlex Deucher 100097b2e202SAlex Deucher struct amdgpu_gfx { 100197b2e202SAlex Deucher struct mutex gpu_clock_mutex; 1002ea323f88SJunwei Zhang struct amdgpu_gfx_config config; 100397b2e202SAlex Deucher struct amdgpu_rlc rlc; 100497b2e202SAlex Deucher struct amdgpu_mec mec; 10054e638ae9SXiangliang Yu struct amdgpu_kiq kiq; 100697b2e202SAlex Deucher struct amdgpu_scratch scratch; 100797b2e202SAlex Deucher const struct firmware *me_fw; /* ME firmware */ 100897b2e202SAlex Deucher uint32_t me_fw_version; 100997b2e202SAlex Deucher const struct firmware *pfp_fw; /* PFP firmware */ 101097b2e202SAlex Deucher uint32_t pfp_fw_version; 101197b2e202SAlex Deucher const struct firmware *ce_fw; /* CE firmware */ 101297b2e202SAlex Deucher uint32_t ce_fw_version; 101397b2e202SAlex Deucher const struct firmware *rlc_fw; /* RLC firmware */ 101497b2e202SAlex Deucher uint32_t rlc_fw_version; 101597b2e202SAlex Deucher const struct firmware *mec_fw; /* MEC firmware */ 101697b2e202SAlex Deucher uint32_t mec_fw_version; 101797b2e202SAlex Deucher const struct firmware *mec2_fw; /* MEC2 firmware */ 101897b2e202SAlex Deucher uint32_t mec2_fw_version; 101902558a00SKen Wang uint32_t me_feature_version; 102002558a00SKen Wang uint32_t ce_feature_version; 102102558a00SKen Wang uint32_t pfp_feature_version; 1022351643d7SJammy Zhou uint32_t rlc_feature_version; 1023351643d7SJammy Zhou uint32_t mec_feature_version; 1024351643d7SJammy Zhou uint32_t mec2_feature_version; 102597b2e202SAlex Deucher struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS]; 102697b2e202SAlex Deucher unsigned num_gfx_rings; 102797b2e202SAlex Deucher struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS]; 102897b2e202SAlex Deucher unsigned num_compute_rings; 102997b2e202SAlex Deucher struct amdgpu_irq_src eop_irq; 103097b2e202SAlex Deucher struct amdgpu_irq_src priv_reg_irq; 103197b2e202SAlex Deucher struct amdgpu_irq_src priv_inst_irq; 103297b2e202SAlex Deucher /* gfx status */ 103397b2e202SAlex Deucher uint32_t gfx_current_status; 1034a101a899SKen Wang /* ce ram size*/ 1035a101a899SKen Wang unsigned ce_ram_size; 10367dae69a2SAlex Deucher struct amdgpu_cu_info cu_info; 1037b95e31fdSAlex Deucher const struct amdgpu_gfx_funcs *funcs; 10383d7c6384SChunming Zhou 10393d7c6384SChunming Zhou /* reset mask */ 10403d7c6384SChunming Zhou uint32_t grbm_soft_reset; 10413d7c6384SChunming Zhou uint32_t srbm_soft_reset; 1042b4e40676SDavid Panariti /* s3/s4 mask */ 1043b4e40676SDavid Panariti bool in_suspend; 1044bce23e00SAlex Deucher /* NGG */ 1045bce23e00SAlex Deucher struct amdgpu_ngg ngg; 1046b8866c26SAndres Rodriguez 1047b8866c26SAndres Rodriguez /* pipe reservation */ 1048b8866c26SAndres Rodriguez struct mutex pipe_reserve_mutex; 1049b8866c26SAndres Rodriguez DECLARE_BITMAP (pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); 105097b2e202SAlex Deucher }; 105197b2e202SAlex Deucher 1052b07c60c0SChristian König int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm, 105397b2e202SAlex Deucher unsigned size, struct amdgpu_ib *ib); 10544d9c514dSChristian König void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, 1055f54d1867SChris Wilson struct dma_fence *f); 1056b07c60c0SChristian König int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs, 105750ddc75eSJunwei Zhang struct amdgpu_ib *ibs, struct amdgpu_job *job, 105850ddc75eSJunwei Zhang struct dma_fence **f); 105997b2e202SAlex Deucher int amdgpu_ib_pool_init(struct amdgpu_device *adev); 106097b2e202SAlex Deucher void amdgpu_ib_pool_fini(struct amdgpu_device *adev); 106197b2e202SAlex Deucher int amdgpu_ib_ring_tests(struct amdgpu_device *adev); 106297b2e202SAlex Deucher 106397b2e202SAlex Deucher /* 106497b2e202SAlex Deucher * CS. 106597b2e202SAlex Deucher */ 106697b2e202SAlex Deucher struct amdgpu_cs_chunk { 106797b2e202SAlex Deucher uint32_t chunk_id; 106897b2e202SAlex Deucher uint32_t length_dw; 1069758ac17fSChristian König void *kdata; 107097b2e202SAlex Deucher }; 107197b2e202SAlex Deucher 107297b2e202SAlex Deucher struct amdgpu_cs_parser { 107397b2e202SAlex Deucher struct amdgpu_device *adev; 107497b2e202SAlex Deucher struct drm_file *filp; 10753cb485f3SChristian König struct amdgpu_ctx *ctx; 1076c3cca41eSChristian König 107797b2e202SAlex Deucher /* chunks */ 107897b2e202SAlex Deucher unsigned nchunks; 107997b2e202SAlex Deucher struct amdgpu_cs_chunk *chunks; 1080c3cca41eSChristian König 108150838c8cSChristian König /* scheduler job object */ 108250838c8cSChristian König struct amdgpu_job *job; 1083c3cca41eSChristian König 1084c3cca41eSChristian König /* buffer objects */ 1085c3cca41eSChristian König struct ww_acquire_ctx ticket; 1086c3cca41eSChristian König struct amdgpu_bo_list *bo_list; 10873fe89771SChristian König struct amdgpu_mn *mn; 108856467ebfSChristian König struct amdgpu_bo_list_entry vm_pd; 108997b2e202SAlex Deucher struct list_head validated; 1090f54d1867SChris Wilson struct dma_fence *fence; 1091f69f90a1SChristian König uint64_t bytes_moved_threshold; 109200f06b24SJohn Brooks uint64_t bytes_moved_vis_threshold; 1093f69f90a1SChristian König uint64_t bytes_moved; 109400f06b24SJohn Brooks uint64_t bytes_moved_vis; 1095662bfa61SChristian König struct amdgpu_bo_list_entry *evictable; 109697b2e202SAlex Deucher 109797b2e202SAlex Deucher /* user fence */ 109891acbeb6SChristian König struct amdgpu_bo_list_entry uf_entry; 1099660e8558SDave Airlie 1100660e8558SDave Airlie unsigned num_post_dep_syncobjs; 1101660e8558SDave Airlie struct drm_syncobj **post_dep_syncobjs; 110297b2e202SAlex Deucher }; 110397b2e202SAlex Deucher 1104753ad49cSMonk Liu #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */ 1105753ad49cSMonk Liu #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */ 1106753ad49cSMonk Liu #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */ 1107753ad49cSMonk Liu 1108bb977d37SChunming Zhou struct amdgpu_job { 1109bb977d37SChunming Zhou struct amd_sched_job base; 1110bb977d37SChunming Zhou struct amdgpu_device *adev; 1111c5637837SMonk Liu struct amdgpu_vm *vm; 1112b07c60c0SChristian König struct amdgpu_ring *ring; 1113e86f9ceeSChristian König struct amdgpu_sync sync; 1114a340c7bcSChunming Zhou struct amdgpu_sync dep_sync; 1115df83d1ebSChunming Zhou struct amdgpu_sync sched_sync; 1116bb977d37SChunming Zhou struct amdgpu_ib *ibs; 1117f54d1867SChris Wilson struct dma_fence *fence; /* the hw fence */ 1118753ad49cSMonk Liu uint32_t preamble_status; 1119bb977d37SChunming Zhou uint32_t num_ibs; 1120e2840221SChristian König void *owner; 11213aecd24cSMonk Liu uint64_t fence_ctx; /* the fence_context this job uses */ 1122fd53be30SChunming Zhou bool vm_needs_flush; 1123d88bf583SChristian König unsigned vm_id; 1124d88bf583SChristian König uint64_t vm_pd_addr; 1125d88bf583SChristian König uint32_t gds_base, gds_size; 1126d88bf583SChristian König uint32_t gws_base, gws_size; 1127d88bf583SChristian König uint32_t oa_base, oa_size; 112814e47f93SChristian König uint32_t vram_lost_counter; 1129758ac17fSChristian König 1130758ac17fSChristian König /* user fence handling */ 1131b5f5acbcSChristian König uint64_t uf_addr; 1132758ac17fSChristian König uint64_t uf_sequence; 1133758ac17fSChristian König 1134bb977d37SChunming Zhou }; 1135a6db8a33SJunwei Zhang #define to_amdgpu_job(sched_job) \ 1136a6db8a33SJunwei Zhang container_of((sched_job), struct amdgpu_job, base) 1137bb977d37SChunming Zhou 11387270f839SChristian König static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, 11397270f839SChristian König uint32_t ib_idx, int idx) 114097b2e202SAlex Deucher { 114150838c8cSChristian König return p->job->ibs[ib_idx].ptr[idx]; 114297b2e202SAlex Deucher } 114397b2e202SAlex Deucher 11447270f839SChristian König static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p, 11457270f839SChristian König uint32_t ib_idx, int idx, 11467270f839SChristian König uint32_t value) 11477270f839SChristian König { 114850838c8cSChristian König p->job->ibs[ib_idx].ptr[idx] = value; 11497270f839SChristian König } 11507270f839SChristian König 115197b2e202SAlex Deucher /* 115297b2e202SAlex Deucher * Writeback 115397b2e202SAlex Deucher */ 115497b2e202SAlex Deucher #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */ 115597b2e202SAlex Deucher 115697b2e202SAlex Deucher struct amdgpu_wb { 115797b2e202SAlex Deucher struct amdgpu_bo *wb_obj; 115897b2e202SAlex Deucher volatile uint32_t *wb; 115997b2e202SAlex Deucher uint64_t gpu_addr; 116097b2e202SAlex Deucher u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */ 116197b2e202SAlex Deucher unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)]; 116297b2e202SAlex Deucher }; 116397b2e202SAlex Deucher 116497b2e202SAlex Deucher int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb); 116597b2e202SAlex Deucher void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb); 116697b2e202SAlex Deucher 1167d0dd7f0cSAlex Deucher void amdgpu_get_pcie_info(struct amdgpu_device *adev); 1168d0dd7f0cSAlex Deucher 116997b2e202SAlex Deucher /* 117097b2e202SAlex Deucher * SDMA 117197b2e202SAlex Deucher */ 1172c113ea1cSAlex Deucher struct amdgpu_sdma_instance { 117397b2e202SAlex Deucher /* SDMA firmware */ 117497b2e202SAlex Deucher const struct firmware *fw; 117597b2e202SAlex Deucher uint32_t fw_version; 1176cfa2104fSJammy Zhou uint32_t feature_version; 117797b2e202SAlex Deucher 117897b2e202SAlex Deucher struct amdgpu_ring ring; 117918111de0SJammy Zhou bool burst_nop; 118097b2e202SAlex Deucher }; 118197b2e202SAlex Deucher 1182c113ea1cSAlex Deucher struct amdgpu_sdma { 1183c113ea1cSAlex Deucher struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES]; 118430d1574fSKen Wang #ifdef CONFIG_DRM_AMDGPU_SI 118530d1574fSKen Wang //SI DMA has a difference trap irq number for the second engine 118630d1574fSKen Wang struct amdgpu_irq_src trap_irq_1; 118730d1574fSKen Wang #endif 1188c113ea1cSAlex Deucher struct amdgpu_irq_src trap_irq; 1189c113ea1cSAlex Deucher struct amdgpu_irq_src illegal_inst_irq; 1190c113ea1cSAlex Deucher int num_instances; 1191e702a680SChunming Zhou uint32_t srbm_soft_reset; 1192c113ea1cSAlex Deucher }; 1193c113ea1cSAlex Deucher 119497b2e202SAlex Deucher /* 119597b2e202SAlex Deucher * Firmware 119697b2e202SAlex Deucher */ 1197e635ee07SHuang Rui enum amdgpu_firmware_load_type { 1198e635ee07SHuang Rui AMDGPU_FW_LOAD_DIRECT = 0, 1199e635ee07SHuang Rui AMDGPU_FW_LOAD_SMU, 1200e635ee07SHuang Rui AMDGPU_FW_LOAD_PSP, 1201e635ee07SHuang Rui }; 1202e635ee07SHuang Rui 120397b2e202SAlex Deucher struct amdgpu_firmware { 120497b2e202SAlex Deucher struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM]; 1205e635ee07SHuang Rui enum amdgpu_firmware_load_type load_type; 120697b2e202SAlex Deucher struct amdgpu_bo *fw_buf; 120797b2e202SAlex Deucher unsigned int fw_size; 12082445b227SHuang Rui unsigned int max_ucodes; 12090e5ca0d1SHuang Rui /* firmwares are loaded by psp instead of smu from vega10 */ 12100e5ca0d1SHuang Rui const struct amdgpu_psp_funcs *funcs; 12110e5ca0d1SHuang Rui struct amdgpu_bo *rbuf; 12120e5ca0d1SHuang Rui struct mutex mutex; 1213ab4fe3e1SHuang Rui 1214ab4fe3e1SHuang Rui /* gpu info firmware data pointer */ 1215ab4fe3e1SHuang Rui const struct firmware *gpu_info_fw; 1216d59c026bSMonk Liu 1217d59c026bSMonk Liu void *fw_buf_ptr; 1218d59c026bSMonk Liu uint64_t fw_buf_mc; 121997b2e202SAlex Deucher }; 122097b2e202SAlex Deucher 122197b2e202SAlex Deucher /* 122297b2e202SAlex Deucher * Benchmarking 122397b2e202SAlex Deucher */ 122497b2e202SAlex Deucher void amdgpu_benchmark(struct amdgpu_device *adev, int test_number); 122597b2e202SAlex Deucher 122697b2e202SAlex Deucher 122797b2e202SAlex Deucher /* 122897b2e202SAlex Deucher * Testing 122997b2e202SAlex Deucher */ 123097b2e202SAlex Deucher void amdgpu_test_moves(struct amdgpu_device *adev); 123197b2e202SAlex Deucher 123297b2e202SAlex Deucher /* 123397b2e202SAlex Deucher * Debugfs 123497b2e202SAlex Deucher */ 123597b2e202SAlex Deucher struct amdgpu_debugfs { 123606ab6832SNils Wallménius const struct drm_info_list *files; 123797b2e202SAlex Deucher unsigned num_files; 123897b2e202SAlex Deucher }; 123997b2e202SAlex Deucher 124097b2e202SAlex Deucher int amdgpu_debugfs_add_files(struct amdgpu_device *adev, 124106ab6832SNils Wallménius const struct drm_info_list *files, 124297b2e202SAlex Deucher unsigned nfiles); 124397b2e202SAlex Deucher int amdgpu_debugfs_fence_init(struct amdgpu_device *adev); 124497b2e202SAlex Deucher 124597b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS) 124697b2e202SAlex Deucher int amdgpu_debugfs_init(struct drm_minor *minor); 124797b2e202SAlex Deucher #endif 124897b2e202SAlex Deucher 124950ab2533SHuang Rui int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev); 125050ab2533SHuang Rui 125197b2e202SAlex Deucher /* 125297b2e202SAlex Deucher * amdgpu smumgr functions 125397b2e202SAlex Deucher */ 125497b2e202SAlex Deucher struct amdgpu_smumgr_funcs { 125597b2e202SAlex Deucher int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype); 125697b2e202SAlex Deucher int (*request_smu_load_fw)(struct amdgpu_device *adev); 125797b2e202SAlex Deucher int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype); 125897b2e202SAlex Deucher }; 125997b2e202SAlex Deucher 126097b2e202SAlex Deucher /* 126197b2e202SAlex Deucher * amdgpu smumgr 126297b2e202SAlex Deucher */ 126397b2e202SAlex Deucher struct amdgpu_smumgr { 126497b2e202SAlex Deucher struct amdgpu_bo *toc_buf; 126597b2e202SAlex Deucher struct amdgpu_bo *smu_buf; 126697b2e202SAlex Deucher /* asic priv smu data */ 126797b2e202SAlex Deucher void *priv; 126897b2e202SAlex Deucher spinlock_t smu_lock; 126997b2e202SAlex Deucher /* smumgr functions */ 127097b2e202SAlex Deucher const struct amdgpu_smumgr_funcs *smumgr_funcs; 127197b2e202SAlex Deucher /* ucode loading complete flag */ 127297b2e202SAlex Deucher uint32_t fw_flags; 127397b2e202SAlex Deucher }; 127497b2e202SAlex Deucher 127597b2e202SAlex Deucher /* 127697b2e202SAlex Deucher * ASIC specific register table accessible by UMD 127797b2e202SAlex Deucher */ 127897b2e202SAlex Deucher struct amdgpu_allowed_register_entry { 127997b2e202SAlex Deucher uint32_t reg_offset; 128097b2e202SAlex Deucher bool grbm_indexed; 128197b2e202SAlex Deucher }; 128297b2e202SAlex Deucher 128397b2e202SAlex Deucher /* 128497b2e202SAlex Deucher * ASIC specific functions. 128597b2e202SAlex Deucher */ 128697b2e202SAlex Deucher struct amdgpu_asic_funcs { 128797b2e202SAlex Deucher bool (*read_disabled_bios)(struct amdgpu_device *adev); 12887946b878SAlex Deucher bool (*read_bios_from_rom)(struct amdgpu_device *adev, 12897946b878SAlex Deucher u8 *bios, u32 length_bytes); 129097b2e202SAlex Deucher int (*read_register)(struct amdgpu_device *adev, u32 se_num, 129197b2e202SAlex Deucher u32 sh_num, u32 reg_offset, u32 *value); 129297b2e202SAlex Deucher void (*set_vga_state)(struct amdgpu_device *adev, bool state); 129397b2e202SAlex Deucher int (*reset)(struct amdgpu_device *adev); 129497b2e202SAlex Deucher /* get the reference clock */ 129597b2e202SAlex Deucher u32 (*get_xclk)(struct amdgpu_device *adev); 129697b2e202SAlex Deucher /* MM block clocks */ 129797b2e202SAlex Deucher int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk); 129897b2e202SAlex Deucher int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk); 1299841686dfSMaruthi Bayyavarapu /* static power management */ 1300841686dfSMaruthi Bayyavarapu int (*get_pcie_lanes)(struct amdgpu_device *adev); 1301841686dfSMaruthi Bayyavarapu void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes); 1302bbf282d8SAlex Deucher /* get config memsize register */ 1303bbf282d8SAlex Deucher u32 (*get_config_memsize)(struct amdgpu_device *adev); 130497b2e202SAlex Deucher }; 130597b2e202SAlex Deucher 130697b2e202SAlex Deucher /* 130797b2e202SAlex Deucher * IOCTL. 130897b2e202SAlex Deucher */ 130997b2e202SAlex Deucher int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data, 131097b2e202SAlex Deucher struct drm_file *filp); 131197b2e202SAlex Deucher int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data, 131297b2e202SAlex Deucher struct drm_file *filp); 131397b2e202SAlex Deucher 131497b2e202SAlex Deucher int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data, 131597b2e202SAlex Deucher struct drm_file *filp); 131697b2e202SAlex Deucher int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data, 131797b2e202SAlex Deucher struct drm_file *filp); 131897b2e202SAlex Deucher int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data, 131997b2e202SAlex Deucher struct drm_file *filp); 132097b2e202SAlex Deucher int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data, 132197b2e202SAlex Deucher struct drm_file *filp); 132297b2e202SAlex Deucher int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data, 132397b2e202SAlex Deucher struct drm_file *filp); 132497b2e202SAlex Deucher int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data, 132597b2e202SAlex Deucher struct drm_file *filp); 132697b2e202SAlex Deucher int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 13277ca24cf2SMarek Olšák int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data, 13287ca24cf2SMarek Olšák struct drm_file *filp); 132997b2e202SAlex Deucher int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 1330eef18a82SJunwei Zhang int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data, 1331eef18a82SJunwei Zhang struct drm_file *filp); 133297b2e202SAlex Deucher 133397b2e202SAlex Deucher int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data, 133497b2e202SAlex Deucher struct drm_file *filp); 133597b2e202SAlex Deucher 133697b2e202SAlex Deucher /* VRAM scratch page for HDP bug, default vram page */ 133797b2e202SAlex Deucher struct amdgpu_vram_scratch { 133897b2e202SAlex Deucher struct amdgpu_bo *robj; 133997b2e202SAlex Deucher volatile uint32_t *ptr; 134097b2e202SAlex Deucher u64 gpu_addr; 134197b2e202SAlex Deucher }; 134297b2e202SAlex Deucher 134397b2e202SAlex Deucher /* 134497b2e202SAlex Deucher * ACPI 134597b2e202SAlex Deucher */ 134697b2e202SAlex Deucher struct amdgpu_atif_notification_cfg { 134797b2e202SAlex Deucher bool enabled; 134897b2e202SAlex Deucher int command_code; 134997b2e202SAlex Deucher }; 135097b2e202SAlex Deucher 135197b2e202SAlex Deucher struct amdgpu_atif_notifications { 135297b2e202SAlex Deucher bool display_switch; 135397b2e202SAlex Deucher bool expansion_mode_change; 135497b2e202SAlex Deucher bool thermal_state; 135597b2e202SAlex Deucher bool forced_power_state; 135697b2e202SAlex Deucher bool system_power_state; 135797b2e202SAlex Deucher bool display_conf_change; 135897b2e202SAlex Deucher bool px_gfx_switch; 135997b2e202SAlex Deucher bool brightness_change; 136097b2e202SAlex Deucher bool dgpu_display_event; 136197b2e202SAlex Deucher }; 136297b2e202SAlex Deucher 136397b2e202SAlex Deucher struct amdgpu_atif_functions { 136497b2e202SAlex Deucher bool system_params; 136597b2e202SAlex Deucher bool sbios_requests; 136697b2e202SAlex Deucher bool select_active_disp; 136797b2e202SAlex Deucher bool lid_state; 136897b2e202SAlex Deucher bool get_tv_standard; 136997b2e202SAlex Deucher bool set_tv_standard; 137097b2e202SAlex Deucher bool get_panel_expansion_mode; 137197b2e202SAlex Deucher bool set_panel_expansion_mode; 137297b2e202SAlex Deucher bool temperature_change; 137397b2e202SAlex Deucher bool graphics_device_types; 137497b2e202SAlex Deucher }; 137597b2e202SAlex Deucher 137697b2e202SAlex Deucher struct amdgpu_atif { 137797b2e202SAlex Deucher struct amdgpu_atif_notifications notifications; 137897b2e202SAlex Deucher struct amdgpu_atif_functions functions; 137997b2e202SAlex Deucher struct amdgpu_atif_notification_cfg notification_cfg; 138097b2e202SAlex Deucher struct amdgpu_encoder *encoder_for_bl; 138197b2e202SAlex Deucher }; 138297b2e202SAlex Deucher 138397b2e202SAlex Deucher struct amdgpu_atcs_functions { 138497b2e202SAlex Deucher bool get_ext_state; 138597b2e202SAlex Deucher bool pcie_perf_req; 138697b2e202SAlex Deucher bool pcie_dev_rdy; 138797b2e202SAlex Deucher bool pcie_bus_width; 138897b2e202SAlex Deucher }; 138997b2e202SAlex Deucher 139097b2e202SAlex Deucher struct amdgpu_atcs { 139197b2e202SAlex Deucher struct amdgpu_atcs_functions functions; 139297b2e202SAlex Deucher }; 139397b2e202SAlex Deucher 139497b2e202SAlex Deucher /* 1395a05502e5SHorace Chen * Firmware VRAM reservation 1396a05502e5SHorace Chen */ 1397a05502e5SHorace Chen struct amdgpu_fw_vram_usage { 1398a05502e5SHorace Chen u64 start_offset; 1399a05502e5SHorace Chen u64 size; 1400a05502e5SHorace Chen struct amdgpu_bo *reserved_bo; 1401a05502e5SHorace Chen void *va; 1402a05502e5SHorace Chen }; 1403a05502e5SHorace Chen 1404a05502e5SHorace Chen int amdgpu_fw_reserve_vram_init(struct amdgpu_device *adev); 1405a05502e5SHorace Chen 1406a05502e5SHorace Chen /* 1407d03846afSChunming Zhou * CGS 1408d03846afSChunming Zhou */ 1409110e6f26SDave Airlie struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev); 1410110e6f26SDave Airlie void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device); 1411a8fe58ceSMaruthi Bayyavarapu 1412a8fe58ceSMaruthi Bayyavarapu /* 141397b2e202SAlex Deucher * Core structure, functions and helpers. 141497b2e202SAlex Deucher */ 141597b2e202SAlex Deucher typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t); 141697b2e202SAlex Deucher typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 141797b2e202SAlex Deucher 141897b2e202SAlex Deucher typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 141997b2e202SAlex Deucher typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t); 142097b2e202SAlex Deucher 14210c49e0b8SChunming Zhou #define AMDGPU_RESET_MAGIC_NUM 64 142297b2e202SAlex Deucher struct amdgpu_device { 142397b2e202SAlex Deucher struct device *dev; 142497b2e202SAlex Deucher struct drm_device *ddev; 142597b2e202SAlex Deucher struct pci_dev *pdev; 142697b2e202SAlex Deucher 1427a8fe58ceSMaruthi Bayyavarapu #ifdef CONFIG_DRM_AMD_ACP 1428a8fe58ceSMaruthi Bayyavarapu struct amdgpu_acp acp; 1429a8fe58ceSMaruthi Bayyavarapu #endif 1430a8fe58ceSMaruthi Bayyavarapu 143197b2e202SAlex Deucher /* ASIC */ 14322f7d10b3SJammy Zhou enum amd_asic_type asic_type; 143397b2e202SAlex Deucher uint32_t family; 143497b2e202SAlex Deucher uint32_t rev_id; 143597b2e202SAlex Deucher uint32_t external_rev_id; 143697b2e202SAlex Deucher unsigned long flags; 143797b2e202SAlex Deucher int usec_timeout; 143897b2e202SAlex Deucher const struct amdgpu_asic_funcs *asic_funcs; 143997b2e202SAlex Deucher bool shutdown; 144097b2e202SAlex Deucher bool need_dma32; 144197b2e202SAlex Deucher bool accel_working; 144297b2e202SAlex Deucher struct work_struct reset_work; 144397b2e202SAlex Deucher struct notifier_block acpi_nb; 144497b2e202SAlex Deucher struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS]; 144597b2e202SAlex Deucher struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS]; 144697b2e202SAlex Deucher unsigned debugfs_count; 144797b2e202SAlex Deucher #if defined(CONFIG_DEBUG_FS) 1448adcec288STom St Denis struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS]; 144997b2e202SAlex Deucher #endif 145097b2e202SAlex Deucher struct amdgpu_atif atif; 145197b2e202SAlex Deucher struct amdgpu_atcs atcs; 145297b2e202SAlex Deucher struct mutex srbm_mutex; 145397b2e202SAlex Deucher /* GRBM index mutex. Protects concurrent access to GRBM index */ 145497b2e202SAlex Deucher struct mutex grbm_idx_mutex; 145597b2e202SAlex Deucher struct dev_pm_domain vga_pm_domain; 145697b2e202SAlex Deucher bool have_disp_power_ref; 145797b2e202SAlex Deucher 145897b2e202SAlex Deucher /* BIOS */ 14590cdd5005SAlex Deucher bool is_atom_fw; 146097b2e202SAlex Deucher uint8_t *bios; 1461a9f5db9cSEvan Quan uint32_t bios_size; 14625af2c10dSKent Russell struct amdgpu_bo *stolen_vga_memory; 1463a5bde2f9SAlex Deucher uint32_t bios_scratch_reg_offset; 146497b2e202SAlex Deucher uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH]; 146597b2e202SAlex Deucher 146697b2e202SAlex Deucher /* Register/doorbell mmio */ 146797b2e202SAlex Deucher resource_size_t rmmio_base; 146897b2e202SAlex Deucher resource_size_t rmmio_size; 146997b2e202SAlex Deucher void __iomem *rmmio; 147097b2e202SAlex Deucher /* protects concurrent MM_INDEX/DATA based register access */ 147197b2e202SAlex Deucher spinlock_t mmio_idx_lock; 147297b2e202SAlex Deucher /* protects concurrent SMC based register access */ 147397b2e202SAlex Deucher spinlock_t smc_idx_lock; 147497b2e202SAlex Deucher amdgpu_rreg_t smc_rreg; 147597b2e202SAlex Deucher amdgpu_wreg_t smc_wreg; 147697b2e202SAlex Deucher /* protects concurrent PCIE register access */ 147797b2e202SAlex Deucher spinlock_t pcie_idx_lock; 147897b2e202SAlex Deucher amdgpu_rreg_t pcie_rreg; 147997b2e202SAlex Deucher amdgpu_wreg_t pcie_wreg; 148036b9a952SHuang Rui amdgpu_rreg_t pciep_rreg; 148136b9a952SHuang Rui amdgpu_wreg_t pciep_wreg; 148297b2e202SAlex Deucher /* protects concurrent UVD register access */ 148397b2e202SAlex Deucher spinlock_t uvd_ctx_idx_lock; 148497b2e202SAlex Deucher amdgpu_rreg_t uvd_ctx_rreg; 148597b2e202SAlex Deucher amdgpu_wreg_t uvd_ctx_wreg; 148697b2e202SAlex Deucher /* protects concurrent DIDT register access */ 148797b2e202SAlex Deucher spinlock_t didt_idx_lock; 148897b2e202SAlex Deucher amdgpu_rreg_t didt_rreg; 148997b2e202SAlex Deucher amdgpu_wreg_t didt_wreg; 1490ccdbb20aSRex Zhu /* protects concurrent gc_cac register access */ 1491ccdbb20aSRex Zhu spinlock_t gc_cac_idx_lock; 1492ccdbb20aSRex Zhu amdgpu_rreg_t gc_cac_rreg; 1493ccdbb20aSRex Zhu amdgpu_wreg_t gc_cac_wreg; 149416abb5d2SEvan Quan /* protects concurrent se_cac register access */ 149516abb5d2SEvan Quan spinlock_t se_cac_idx_lock; 149616abb5d2SEvan Quan amdgpu_rreg_t se_cac_rreg; 149716abb5d2SEvan Quan amdgpu_wreg_t se_cac_wreg; 149897b2e202SAlex Deucher /* protects concurrent ENDPOINT (audio) register access */ 149997b2e202SAlex Deucher spinlock_t audio_endpt_idx_lock; 150097b2e202SAlex Deucher amdgpu_block_rreg_t audio_endpt_rreg; 150197b2e202SAlex Deucher amdgpu_block_wreg_t audio_endpt_wreg; 150297b2e202SAlex Deucher void __iomem *rio_mem; 150397b2e202SAlex Deucher resource_size_t rio_mem_size; 150497b2e202SAlex Deucher struct amdgpu_doorbell doorbell; 150597b2e202SAlex Deucher 150697b2e202SAlex Deucher /* clock/pll info */ 150797b2e202SAlex Deucher struct amdgpu_clock clock; 150897b2e202SAlex Deucher 150997b2e202SAlex Deucher /* MC */ 151097b2e202SAlex Deucher struct amdgpu_mc mc; 151197b2e202SAlex Deucher struct amdgpu_gart gart; 151297b2e202SAlex Deucher struct amdgpu_dummy_page dummy_page; 151397b2e202SAlex Deucher struct amdgpu_vm_manager vm_manager; 1514e60f8db5SAlex Xie struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS]; 151597b2e202SAlex Deucher 151697b2e202SAlex Deucher /* memory management */ 151797b2e202SAlex Deucher struct amdgpu_mman mman; 151897b2e202SAlex Deucher struct amdgpu_vram_scratch vram_scratch; 151997b2e202SAlex Deucher struct amdgpu_wb wb; 152097b2e202SAlex Deucher atomic64_t num_bytes_moved; 1521dbd5ed60SChristian König atomic64_t num_evictions; 152268e2c5ffSMarek Olšák atomic64_t num_vram_cpu_page_faults; 1523d94aed5aSMarek Olšák atomic_t gpu_reset_counter; 1524f1892138SChunming Zhou atomic_t vram_lost_counter; 152597b2e202SAlex Deucher 152695844d20SMarek Olšák /* data for buffer migration throttling */ 152795844d20SMarek Olšák struct { 152895844d20SMarek Olšák spinlock_t lock; 152995844d20SMarek Olšák s64 last_update_us; 153095844d20SMarek Olšák s64 accum_us; /* accumulated microseconds */ 153100f06b24SJohn Brooks s64 accum_us_vis; /* for visible VRAM */ 153295844d20SMarek Olšák u32 log2_max_MBps; 153395844d20SMarek Olšák } mm_stats; 153495844d20SMarek Olšák 153597b2e202SAlex Deucher /* display */ 15369accf2fdSEmily Deng bool enable_virtual_display; 153797b2e202SAlex Deucher struct amdgpu_mode_info mode_info; 153897b2e202SAlex Deucher struct work_struct hotplug_work; 153997b2e202SAlex Deucher struct amdgpu_irq_src crtc_irq; 154097b2e202SAlex Deucher struct amdgpu_irq_src pageflip_irq; 154197b2e202SAlex Deucher struct amdgpu_irq_src hpd_irq; 154297b2e202SAlex Deucher 154397b2e202SAlex Deucher /* rings */ 154476bf0db5SChristian König u64 fence_context; 154597b2e202SAlex Deucher unsigned num_rings; 154697b2e202SAlex Deucher struct amdgpu_ring *rings[AMDGPU_MAX_RINGS]; 154797b2e202SAlex Deucher bool ib_pool_ready; 154897b2e202SAlex Deucher struct amdgpu_sa_manager ring_tmp_bo; 154997b2e202SAlex Deucher 155097b2e202SAlex Deucher /* interrupts */ 155197b2e202SAlex Deucher struct amdgpu_irq irq; 155297b2e202SAlex Deucher 15531f7371b2SAlex Deucher /* powerplay */ 15541f7371b2SAlex Deucher struct amd_powerplay powerplay; 1555f3898ea1SEric Huang bool pp_force_state_enabled; 15561f7371b2SAlex Deucher 155797b2e202SAlex Deucher /* dpm */ 155897b2e202SAlex Deucher struct amdgpu_pm pm; 155997b2e202SAlex Deucher u32 cg_flags; 156097b2e202SAlex Deucher u32 pg_flags; 156197b2e202SAlex Deucher 156297b2e202SAlex Deucher /* amdgpu smumgr */ 156397b2e202SAlex Deucher struct amdgpu_smumgr smu; 156497b2e202SAlex Deucher 156597b2e202SAlex Deucher /* gfx */ 156697b2e202SAlex Deucher struct amdgpu_gfx gfx; 156797b2e202SAlex Deucher 156897b2e202SAlex Deucher /* sdma */ 1569c113ea1cSAlex Deucher struct amdgpu_sdma sdma; 157097b2e202SAlex Deucher 157195d0906fSLeo Liu union { 157295d0906fSLeo Liu struct { 157397b2e202SAlex Deucher /* uvd */ 157497b2e202SAlex Deucher struct amdgpu_uvd uvd; 157597b2e202SAlex Deucher 157697b2e202SAlex Deucher /* vce */ 157797b2e202SAlex Deucher struct amdgpu_vce vce; 157895d0906fSLeo Liu }; 157995d0906fSLeo Liu 158095d0906fSLeo Liu /* vcn */ 158195d0906fSLeo Liu struct amdgpu_vcn vcn; 158295d0906fSLeo Liu }; 158397b2e202SAlex Deucher 158497b2e202SAlex Deucher /* firmwares */ 158597b2e202SAlex Deucher struct amdgpu_firmware firmware; 158697b2e202SAlex Deucher 15870e5ca0d1SHuang Rui /* PSP */ 15880e5ca0d1SHuang Rui struct psp_context psp; 15890e5ca0d1SHuang Rui 159097b2e202SAlex Deucher /* GDS */ 159197b2e202SAlex Deucher struct amdgpu_gds gds; 159297b2e202SAlex Deucher 1593a1255107SAlex Deucher struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM]; 159497b2e202SAlex Deucher int num_ip_blocks; 159597b2e202SAlex Deucher struct mutex mn_lock; 159697b2e202SAlex Deucher DECLARE_HASHTABLE(mn_hash, 7); 159797b2e202SAlex Deucher 159897b2e202SAlex Deucher /* tracking pinned memory */ 159997b2e202SAlex Deucher u64 vram_pin_size; 1600e131b914SChunming Zhou u64 invisible_pin_size; 160197b2e202SAlex Deucher u64 gart_pin_size; 1602130e0371SOded Gabbay 1603130e0371SOded Gabbay /* amdkfd interface */ 1604130e0371SOded Gabbay struct kfd_dev *kfd; 160523ca0e4eSChunming Zhou 16062dc80b00SShirish S /* delayed work_func for deferring clockgating during resume */ 16072dc80b00SShirish S struct delayed_work late_init_work; 16082dc80b00SShirish S 16095a5099cbSXiangliang Yu struct amdgpu_virt virt; 1610a05502e5SHorace Chen /* firmware VRAM reservation */ 1611a05502e5SHorace Chen struct amdgpu_fw_vram_usage fw_vram_usage; 16120c4e7fa5SChunming Zhou 16130c4e7fa5SChunming Zhou /* link all shadow bo */ 16140c4e7fa5SChunming Zhou struct list_head shadow_list; 16150c4e7fa5SChunming Zhou struct mutex shadow_list_lock; 16165c1354bdSChunming Zhou /* link all gtt */ 16175c1354bdSChunming Zhou spinlock_t gtt_list_lock; 16185c1354bdSChunming Zhou struct list_head gtt_list; 1619795f2813SAndres Rodriguez /* keep an lru list of rings by HW IP */ 1620795f2813SAndres Rodriguez struct list_head ring_lru_list; 1621795f2813SAndres Rodriguez spinlock_t ring_lru_list_lock; 16225c1354bdSChunming Zhou 1623c836fec5SJim Qu /* record hw reset is performed */ 1624c836fec5SJim Qu bool has_hw_reset; 16250c49e0b8SChunming Zhou u8 reset_magic[AMDGPU_RESET_MAGIC_NUM]; 1626c836fec5SJim Qu 162747ed4e1cSKen Wang /* record last mm index being written through WREG32*/ 162847ed4e1cSKen Wang unsigned long last_mm_index; 16293224a12bSMonk Liu bool in_sriov_reset; 163097b2e202SAlex Deucher }; 163197b2e202SAlex Deucher 1632a7d64de6SChristian König static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev) 1633a7d64de6SChristian König { 1634a7d64de6SChristian König return container_of(bdev, struct amdgpu_device, mman.bdev); 1635a7d64de6SChristian König } 1636a7d64de6SChristian König 163797b2e202SAlex Deucher int amdgpu_device_init(struct amdgpu_device *adev, 163897b2e202SAlex Deucher struct drm_device *ddev, 163997b2e202SAlex Deucher struct pci_dev *pdev, 164097b2e202SAlex Deucher uint32_t flags); 164197b2e202SAlex Deucher void amdgpu_device_fini(struct amdgpu_device *adev); 164297b2e202SAlex Deucher int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev); 164397b2e202SAlex Deucher 164497b2e202SAlex Deucher uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg, 164515d72fd7SMonk Liu uint32_t acc_flags); 164697b2e202SAlex Deucher void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 164715d72fd7SMonk Liu uint32_t acc_flags); 164897b2e202SAlex Deucher u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg); 164997b2e202SAlex Deucher void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v); 165097b2e202SAlex Deucher 165197b2e202SAlex Deucher u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index); 165297b2e202SAlex Deucher void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v); 1653832be404SKen Wang u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index); 1654832be404SKen Wang void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v); 165597b2e202SAlex Deucher 165697b2e202SAlex Deucher /* 165797b2e202SAlex Deucher * Registers read & write functions. 165897b2e202SAlex Deucher */ 165915d72fd7SMonk Liu 166015d72fd7SMonk Liu #define AMDGPU_REGS_IDX (1<<0) 166115d72fd7SMonk Liu #define AMDGPU_REGS_NO_KIQ (1<<1) 166215d72fd7SMonk Liu 166315d72fd7SMonk Liu #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ) 166415d72fd7SMonk Liu #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ) 166515d72fd7SMonk Liu 166615d72fd7SMonk Liu #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0) 166715d72fd7SMonk Liu #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX) 166815d72fd7SMonk Liu #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0)) 166915d72fd7SMonk Liu #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0) 167015d72fd7SMonk Liu #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX) 167197b2e202SAlex Deucher #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 167297b2e202SAlex Deucher #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 167397b2e202SAlex Deucher #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg)) 167497b2e202SAlex Deucher #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v)) 167536b9a952SHuang Rui #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg)) 167636b9a952SHuang Rui #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v)) 167797b2e202SAlex Deucher #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg)) 167897b2e202SAlex Deucher #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v)) 167997b2e202SAlex Deucher #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg)) 168097b2e202SAlex Deucher #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v)) 168197b2e202SAlex Deucher #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg)) 168297b2e202SAlex Deucher #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v)) 1683ccdbb20aSRex Zhu #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg)) 1684ccdbb20aSRex Zhu #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v)) 168516abb5d2SEvan Quan #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg)) 168616abb5d2SEvan Quan #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v)) 168797b2e202SAlex Deucher #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg)) 168897b2e202SAlex Deucher #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v)) 168997b2e202SAlex Deucher #define WREG32_P(reg, val, mask) \ 169097b2e202SAlex Deucher do { \ 169197b2e202SAlex Deucher uint32_t tmp_ = RREG32(reg); \ 169297b2e202SAlex Deucher tmp_ &= (mask); \ 169397b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \ 169497b2e202SAlex Deucher WREG32(reg, tmp_); \ 169597b2e202SAlex Deucher } while (0) 169697b2e202SAlex Deucher #define WREG32_AND(reg, and) WREG32_P(reg, 0, and) 169797b2e202SAlex Deucher #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) 169897b2e202SAlex Deucher #define WREG32_PLL_P(reg, val, mask) \ 169997b2e202SAlex Deucher do { \ 170097b2e202SAlex Deucher uint32_t tmp_ = RREG32_PLL(reg); \ 170197b2e202SAlex Deucher tmp_ &= (mask); \ 170297b2e202SAlex Deucher tmp_ |= ((val) & ~(mask)); \ 170397b2e202SAlex Deucher WREG32_PLL(reg, tmp_); \ 170497b2e202SAlex Deucher } while (0) 170597b2e202SAlex Deucher #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false)) 170697b2e202SAlex Deucher #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg)) 170797b2e202SAlex Deucher #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v)) 170897b2e202SAlex Deucher 170997b2e202SAlex Deucher #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index)) 171097b2e202SAlex Deucher #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v)) 1711832be404SKen Wang #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index)) 1712832be404SKen Wang #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v)) 171397b2e202SAlex Deucher 171497b2e202SAlex Deucher #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT 171597b2e202SAlex Deucher #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK 171697b2e202SAlex Deucher 171797b2e202SAlex Deucher #define REG_SET_FIELD(orig_val, reg, field, field_val) \ 171897b2e202SAlex Deucher (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \ 171997b2e202SAlex Deucher (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field)))) 172097b2e202SAlex Deucher 172197b2e202SAlex Deucher #define REG_GET_FIELD(value, reg, field) \ 172297b2e202SAlex Deucher (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field)) 172397b2e202SAlex Deucher 172461cb8cefSTom St Denis #define WREG32_FIELD(reg, field, val) \ 172561cb8cefSTom St Denis WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 172661cb8cefSTom St Denis 1727ccaf3574STom St Denis #define WREG32_FIELD_OFFSET(reg, offset, field, val) \ 1728ccaf3574STom St Denis WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 1729ccaf3574STom St Denis 173097b2e202SAlex Deucher /* 173197b2e202SAlex Deucher * BIOS helpers. 173297b2e202SAlex Deucher */ 173397b2e202SAlex Deucher #define RBIOS8(i) (adev->bios[i]) 173497b2e202SAlex Deucher #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8)) 173597b2e202SAlex Deucher #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16)) 173697b2e202SAlex Deucher 1737c113ea1cSAlex Deucher static inline struct amdgpu_sdma_instance * 1738c113ea1cSAlex Deucher amdgpu_get_sdma_instance(struct amdgpu_ring *ring) 17394b2f7e2cSJammy Zhou { 17404b2f7e2cSJammy Zhou struct amdgpu_device *adev = ring->adev; 17414b2f7e2cSJammy Zhou int i; 17424b2f7e2cSJammy Zhou 1743c113ea1cSAlex Deucher for (i = 0; i < adev->sdma.num_instances; i++) 1744c113ea1cSAlex Deucher if (&adev->sdma.instance[i].ring == ring) 17454b2f7e2cSJammy Zhou break; 17464b2f7e2cSJammy Zhou 17474b2f7e2cSJammy Zhou if (i < AMDGPU_MAX_SDMA_INSTANCES) 1748c113ea1cSAlex Deucher return &adev->sdma.instance[i]; 17494b2f7e2cSJammy Zhou else 17504b2f7e2cSJammy Zhou return NULL; 17514b2f7e2cSJammy Zhou } 17524b2f7e2cSJammy Zhou 175397b2e202SAlex Deucher /* 175497b2e202SAlex Deucher * ASICs macro. 175597b2e202SAlex Deucher */ 175697b2e202SAlex Deucher #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state)) 175797b2e202SAlex Deucher #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev)) 175897b2e202SAlex Deucher #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev)) 175997b2e202SAlex Deucher #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d)) 176097b2e202SAlex Deucher #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec)) 1761841686dfSMaruthi Bayyavarapu #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev)) 1762841686dfSMaruthi Bayyavarapu #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l)) 1763841686dfSMaruthi Bayyavarapu #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev)) 176497b2e202SAlex Deucher #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev)) 17657946b878SAlex Deucher #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l)) 176697b2e202SAlex Deucher #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v))) 1767bbf282d8SAlex Deucher #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev)) 176897b2e202SAlex Deucher #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid)) 176997b2e202SAlex Deucher #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags)) 1770b1166325SChristian König #define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr)) 177197b2e202SAlex Deucher #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count))) 1772de9ea7bdSChristian König #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr))) 177397b2e202SAlex Deucher #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags))) 17745463545bSAlex Xie #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags)) 177597b2e202SAlex Deucher #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib))) 177697b2e202SAlex Deucher #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r)) 1777bbec97aaSChristian König #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t)) 177897b2e202SAlex Deucher #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r)) 177997b2e202SAlex Deucher #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r)) 178097b2e202SAlex Deucher #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r)) 1781d88bf583SChristian König #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c)) 1782b8c7b39eSChristian König #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r)) 178397b2e202SAlex Deucher #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr)) 1784890ee23fSChunming Zhou #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags)) 178597b2e202SAlex Deucher #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as)) 1786d2edb07bSChristian König #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r)) 178711afbde8SChunming Zhou #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r)) 1788c2167a65SMonk Liu #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r)) 1789753ad49cSMonk Liu #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d)) 1790b6091c12SXiangliang Yu #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d)) 1791b6091c12SXiangliang Yu #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v)) 17923b4d68e9SMonk Liu #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b)) 17939e5d5309SChristian König #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib))) 179403ccf481SMonk Liu #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r)) 179503ccf481SMonk Liu #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o)) 179697b2e202SAlex Deucher #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev)) 179700ecd8a2SFelix Kuehling #define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev)) 179897b2e202SAlex Deucher #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv)) 179997b2e202SAlex Deucher #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev)) 180097b2e202SAlex Deucher #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc)) 180197b2e202SAlex Deucher #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc)) 180297b2e202SAlex Deucher #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l)) 180397b2e202SAlex Deucher #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e)) 180497b2e202SAlex Deucher #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h)) 180597b2e202SAlex Deucher #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h)) 180697b2e202SAlex Deucher #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev)) 180797b2e202SAlex Deucher #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev)) 1808cb9e59d7SAlex Deucher #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async)) 180997b2e202SAlex Deucher #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos)) 181097b2e202SAlex Deucher #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c)) 181197b2e202SAlex Deucher #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r)) 1812c7ae72c0SChunming Zhou #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b)) 18136e7a3840SChunming Zhou #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b)) 1814b95e31fdSAlex Deucher #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev)) 18159559ef5bSTom St Denis #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance)) 181697b2e202SAlex Deucher #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a)) 18170e5ca0d1SHuang Rui #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i)) 181897b2e202SAlex Deucher 181997b2e202SAlex Deucher /* Common functions */ 182097b2e202SAlex Deucher int amdgpu_gpu_reset(struct amdgpu_device *adev); 18213ad81f16SChunming Zhou bool amdgpu_need_backup(struct amdgpu_device *adev); 182297b2e202SAlex Deucher void amdgpu_pci_config_reset(struct amdgpu_device *adev); 1823c836fec5SJim Qu bool amdgpu_need_post(struct amdgpu_device *adev); 182497b2e202SAlex Deucher void amdgpu_update_display_priority(struct amdgpu_device *adev); 1825d5fc5e82SChunming Zhou 182600f06b24SJohn Brooks void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes, 182700f06b24SJohn Brooks u64 num_vis_bytes); 1828765e7fbfSChristian König void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain); 182997b2e202SAlex Deucher bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo); 183097b2e202SAlex Deucher void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base); 18316f02a696SChristian König void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc); 183297b2e202SAlex Deucher void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size); 18339f31a0b0SBaoyou Xie int amdgpu_ttm_init(struct amdgpu_device *adev); 18349f31a0b0SBaoyou Xie void amdgpu_ttm_fini(struct amdgpu_device *adev); 183597b2e202SAlex Deucher void amdgpu_program_register_sequence(struct amdgpu_device *adev, 183697b2e202SAlex Deucher const u32 *registers, 183797b2e202SAlex Deucher const u32 array_size); 183897b2e202SAlex Deucher 183997b2e202SAlex Deucher bool amdgpu_device_is_px(struct drm_device *dev); 184097b2e202SAlex Deucher /* atpx handler */ 184197b2e202SAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO) 184297b2e202SAlex Deucher void amdgpu_register_atpx_handler(void); 184397b2e202SAlex Deucher void amdgpu_unregister_atpx_handler(void); 1844a78fe133SAlex Deucher bool amdgpu_has_atpx_dgpu_power_cntl(void); 18452f5af82eSAlex Deucher bool amdgpu_is_atpx_hybrid(void); 1846efc83cf4SAlex Deucher bool amdgpu_atpx_dgpu_req_power_for_displays(void); 1847714f88e0SAlex Xie bool amdgpu_has_atpx(void); 184897b2e202SAlex Deucher #else 184997b2e202SAlex Deucher static inline void amdgpu_register_atpx_handler(void) {} 185097b2e202SAlex Deucher static inline void amdgpu_unregister_atpx_handler(void) {} 1851a78fe133SAlex Deucher static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; } 18522f5af82eSAlex Deucher static inline bool amdgpu_is_atpx_hybrid(void) { return false; } 1853efc83cf4SAlex Deucher static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; } 1854714f88e0SAlex Xie static inline bool amdgpu_has_atpx(void) { return false; } 185597b2e202SAlex Deucher #endif 185697b2e202SAlex Deucher 185797b2e202SAlex Deucher /* 185897b2e202SAlex Deucher * KMS 185997b2e202SAlex Deucher */ 186097b2e202SAlex Deucher extern const struct drm_ioctl_desc amdgpu_ioctls_kms[]; 1861f498d9edSNils Wallménius extern const int amdgpu_max_kms_ioctl; 186297b2e202SAlex Deucher 1863f1892138SChunming Zhou bool amdgpu_kms_vram_lost(struct amdgpu_device *adev, 1864f1892138SChunming Zhou struct amdgpu_fpriv *fpriv); 186597b2e202SAlex Deucher int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags); 186611b3c20bSGabriel Krisman Bertazi void amdgpu_driver_unload_kms(struct drm_device *dev); 186797b2e202SAlex Deucher void amdgpu_driver_lastclose_kms(struct drm_device *dev); 186897b2e202SAlex Deucher int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv); 186997b2e202SAlex Deucher void amdgpu_driver_postclose_kms(struct drm_device *dev, 187097b2e202SAlex Deucher struct drm_file *file_priv); 1871faefba95SAlex Deucher int amdgpu_suspend(struct amdgpu_device *adev); 1872810ddc3aSAlex Deucher int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon); 1873810ddc3aSAlex Deucher int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon); 187488e72717SThierry Reding u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe); 187588e72717SThierry Reding int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe); 187688e72717SThierry Reding void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe); 187797b2e202SAlex Deucher long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd, 187897b2e202SAlex Deucher unsigned long arg); 187997b2e202SAlex Deucher 188097b2e202SAlex Deucher /* 188197b2e202SAlex Deucher * functions used by amdgpu_encoder.c 188297b2e202SAlex Deucher */ 188397b2e202SAlex Deucher struct amdgpu_afmt_acr { 188497b2e202SAlex Deucher u32 clock; 188597b2e202SAlex Deucher 188697b2e202SAlex Deucher int n_32khz; 188797b2e202SAlex Deucher int cts_32khz; 188897b2e202SAlex Deucher 188997b2e202SAlex Deucher int n_44_1khz; 189097b2e202SAlex Deucher int cts_44_1khz; 189197b2e202SAlex Deucher 189297b2e202SAlex Deucher int n_48khz; 189397b2e202SAlex Deucher int cts_48khz; 189497b2e202SAlex Deucher 189597b2e202SAlex Deucher }; 189697b2e202SAlex Deucher 189797b2e202SAlex Deucher struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock); 189897b2e202SAlex Deucher 189997b2e202SAlex Deucher /* amdgpu_acpi.c */ 190097b2e202SAlex Deucher #if defined(CONFIG_ACPI) 190197b2e202SAlex Deucher int amdgpu_acpi_init(struct amdgpu_device *adev); 190297b2e202SAlex Deucher void amdgpu_acpi_fini(struct amdgpu_device *adev); 190397b2e202SAlex Deucher bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev); 190497b2e202SAlex Deucher int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev, 190597b2e202SAlex Deucher u8 perf_req, bool advertise); 190697b2e202SAlex Deucher int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev); 190797b2e202SAlex Deucher #else 190897b2e202SAlex Deucher static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; } 190997b2e202SAlex Deucher static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { } 191097b2e202SAlex Deucher #endif 191197b2e202SAlex Deucher 19129cca0b8eSChristian König int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser, 19139cca0b8eSChristian König uint64_t addr, struct amdgpu_bo **bo, 19149cca0b8eSChristian König struct amdgpu_bo_va_mapping **mapping); 191597b2e202SAlex Deucher 191697b2e202SAlex Deucher #include "amdgpu_object.h" 191797b2e202SAlex Deucher #endif 1918