xref: /openbmc/linux/drivers/gpio/gpio-xlp.c (revision e730a595)
1ff718800SKamlakant Patel /*
2ff718800SKamlakant Patel  * Copyright (C) 2003-2015 Broadcom Corporation
3ff718800SKamlakant Patel  * All Rights Reserved
4ff718800SKamlakant Patel  *
5ff718800SKamlakant Patel  * This program is free software; you can redistribute it and/or modify
6ff718800SKamlakant Patel  * it under the terms of the GNU General Public License version 2 as
7ff718800SKamlakant Patel  * published by the Free Software Foundation.
8ff718800SKamlakant Patel  *
9ff718800SKamlakant Patel  * This program is distributed in the hope that it will be useful,
10ff718800SKamlakant Patel  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11ff718800SKamlakant Patel  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12ff718800SKamlakant Patel  * GNU General Public License for more details.
13ff718800SKamlakant Patel  */
14ff718800SKamlakant Patel 
15ff718800SKamlakant Patel #include <linux/gpio.h>
16ff718800SKamlakant Patel #include <linux/platform_device.h>
17ff718800SKamlakant Patel #include <linux/of_device.h>
18ff718800SKamlakant Patel #include <linux/module.h>
19ff718800SKamlakant Patel #include <linux/irq.h>
20ff718800SKamlakant Patel #include <linux/interrupt.h>
2183ea24fdSKamlakant Patel #include <linux/irqchip/chained_irq.h>
22ff718800SKamlakant Patel 
23ff718800SKamlakant Patel /*
24ff718800SKamlakant Patel  * XLP GPIO has multiple 32 bit registers for each feature where each register
25ff718800SKamlakant Patel  * controls 32 pins. So, pins up to 64 require 2 32-bit registers and up to 96
26ff718800SKamlakant Patel  * require 3 32-bit registers for each feature.
27ff718800SKamlakant Patel  * Here we only define offset of the first register for each feature. Offset of
28ff718800SKamlakant Patel  * the registers for pins greater than 32 can be calculated as following(Use
29ff718800SKamlakant Patel  * GPIO_INT_STAT as example):
30ff718800SKamlakant Patel  *
31ff718800SKamlakant Patel  * offset = (gpio / XLP_GPIO_REGSZ) * 4;
32ff718800SKamlakant Patel  * reg_addr = addr + offset;
33ff718800SKamlakant Patel  *
34ff718800SKamlakant Patel  * where addr is base address of the that feature register and gpio is the pin.
35ff718800SKamlakant Patel  */
36ff718800SKamlakant Patel #define GPIO_OUTPUT_EN		0x00
37ff718800SKamlakant Patel #define GPIO_PADDRV		0x08
38ff718800SKamlakant Patel #define GPIO_INT_EN00		0x18
39ff718800SKamlakant Patel #define GPIO_INT_EN10		0x20
40ff718800SKamlakant Patel #define GPIO_INT_EN20		0x28
41ff718800SKamlakant Patel #define GPIO_INT_EN30		0x30
42ff718800SKamlakant Patel #define GPIO_INT_POL		0x38
43ff718800SKamlakant Patel #define GPIO_INT_TYPE		0x40
44ff718800SKamlakant Patel #define GPIO_INT_STAT		0x48
45ff718800SKamlakant Patel 
46ff718800SKamlakant Patel #define GPIO_9XX_BYTESWAP	0X00
47ff718800SKamlakant Patel #define GPIO_9XX_CTRL		0X04
48ff718800SKamlakant Patel #define GPIO_9XX_OUTPUT_EN	0x14
49ff718800SKamlakant Patel #define GPIO_9XX_PADDRV		0x24
50ff718800SKamlakant Patel /*
51ff718800SKamlakant Patel  * Only for 4 interrupt enable reg are defined for now,
52ff718800SKamlakant Patel  * total reg available are 12.
53ff718800SKamlakant Patel  */
54ff718800SKamlakant Patel #define GPIO_9XX_INT_EN00	0x44
55ff718800SKamlakant Patel #define GPIO_9XX_INT_EN10	0x54
56ff718800SKamlakant Patel #define GPIO_9XX_INT_EN20	0x64
57ff718800SKamlakant Patel #define GPIO_9XX_INT_EN30	0x74
58ff718800SKamlakant Patel #define GPIO_9XX_INT_POL	0x104
59ff718800SKamlakant Patel #define GPIO_9XX_INT_TYPE	0x114
60ff718800SKamlakant Patel #define GPIO_9XX_INT_STAT	0x124
61ff718800SKamlakant Patel 
62ff718800SKamlakant Patel #define GPIO_3XX_INT_EN00	0x18
63ff718800SKamlakant Patel #define GPIO_3XX_INT_EN10	0x20
64ff718800SKamlakant Patel #define GPIO_3XX_INT_EN20	0x28
65ff718800SKamlakant Patel #define GPIO_3XX_INT_EN30	0x30
66ff718800SKamlakant Patel #define GPIO_3XX_INT_POL	0x78
67ff718800SKamlakant Patel #define GPIO_3XX_INT_TYPE	0x80
68ff718800SKamlakant Patel #define GPIO_3XX_INT_STAT	0x88
69ff718800SKamlakant Patel 
70ff718800SKamlakant Patel /* Interrupt type register mask */
71ff718800SKamlakant Patel #define XLP_GPIO_IRQ_TYPE_LVL	0x0
72ff718800SKamlakant Patel #define XLP_GPIO_IRQ_TYPE_EDGE	0x1
73ff718800SKamlakant Patel 
74ff718800SKamlakant Patel /* Interrupt polarity register mask */
75ff718800SKamlakant Patel #define XLP_GPIO_IRQ_POL_HIGH	0x0
76ff718800SKamlakant Patel #define XLP_GPIO_IRQ_POL_LOW	0x1
77ff718800SKamlakant Patel 
78ff718800SKamlakant Patel #define XLP_GPIO_REGSZ		32
79ff718800SKamlakant Patel #define XLP_GPIO_IRQ_BASE	768
80ff718800SKamlakant Patel #define XLP_MAX_NR_GPIO		96
81ff718800SKamlakant Patel 
82ff718800SKamlakant Patel /* XLP variants supported by this driver */
83ff718800SKamlakant Patel enum {
84ff718800SKamlakant Patel 	XLP_GPIO_VARIANT_XLP832 = 1,
85ff718800SKamlakant Patel 	XLP_GPIO_VARIANT_XLP316,
86ff718800SKamlakant Patel 	XLP_GPIO_VARIANT_XLP208,
87ff718800SKamlakant Patel 	XLP_GPIO_VARIANT_XLP980,
88ff718800SKamlakant Patel 	XLP_GPIO_VARIANT_XLP532
89ff718800SKamlakant Patel };
90ff718800SKamlakant Patel 
91ff718800SKamlakant Patel struct xlp_gpio_priv {
92ff718800SKamlakant Patel 	struct gpio_chip chip;
93ff718800SKamlakant Patel 	DECLARE_BITMAP(gpio_enabled_mask, XLP_MAX_NR_GPIO);
94ff718800SKamlakant Patel 	void __iomem *gpio_intr_en;	/* pointer to first intr enable reg */
95ff718800SKamlakant Patel 	void __iomem *gpio_intr_stat;	/* pointer to first intr status reg */
96ff718800SKamlakant Patel 	void __iomem *gpio_intr_type;	/* pointer to first intr type reg */
97ff718800SKamlakant Patel 	void __iomem *gpio_intr_pol;	/* pointer to first intr polarity reg */
98ff718800SKamlakant Patel 	void __iomem *gpio_out_en;	/* pointer to first output enable reg */
99ff718800SKamlakant Patel 	void __iomem *gpio_paddrv;	/* pointer to first pad drive reg */
100ff718800SKamlakant Patel 	spinlock_t lock;
101ff718800SKamlakant Patel };
102ff718800SKamlakant Patel 
103ff718800SKamlakant Patel static int xlp_gpio_get_reg(void __iomem *addr, unsigned gpio)
104ff718800SKamlakant Patel {
105ff718800SKamlakant Patel 	u32 pos, regset;
106ff718800SKamlakant Patel 
107ff718800SKamlakant Patel 	pos = gpio % XLP_GPIO_REGSZ;
108ff718800SKamlakant Patel 	regset = (gpio / XLP_GPIO_REGSZ) * 4;
109ff718800SKamlakant Patel 	return !!(readl(addr + regset) & BIT(pos));
110ff718800SKamlakant Patel }
111ff718800SKamlakant Patel 
112ff718800SKamlakant Patel static void xlp_gpio_set_reg(void __iomem *addr, unsigned gpio, int state)
113ff718800SKamlakant Patel {
114ff718800SKamlakant Patel 	u32 value, pos, regset;
115ff718800SKamlakant Patel 
116ff718800SKamlakant Patel 	pos = gpio % XLP_GPIO_REGSZ;
117ff718800SKamlakant Patel 	regset = (gpio / XLP_GPIO_REGSZ) * 4;
118ff718800SKamlakant Patel 	value = readl(addr + regset);
119ff718800SKamlakant Patel 
120ff718800SKamlakant Patel 	if (state)
121ff718800SKamlakant Patel 		value |= BIT(pos);
122ff718800SKamlakant Patel 	else
123ff718800SKamlakant Patel 		value &= ~BIT(pos);
124ff718800SKamlakant Patel 
125ff718800SKamlakant Patel 	writel(value, addr + regset);
126ff718800SKamlakant Patel }
127ff718800SKamlakant Patel 
128ff718800SKamlakant Patel static void xlp_gpio_irq_disable(struct irq_data *d)
129ff718800SKamlakant Patel {
130ff718800SKamlakant Patel 	struct gpio_chip *gc  = irq_data_get_irq_chip_data(d);
131e730a595SLinus Walleij 	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
132ff718800SKamlakant Patel 	unsigned long flags;
133ff718800SKamlakant Patel 
134ff718800SKamlakant Patel 	spin_lock_irqsave(&priv->lock, flags);
135ff718800SKamlakant Patel 	xlp_gpio_set_reg(priv->gpio_intr_en, d->hwirq, 0x0);
136ff718800SKamlakant Patel 	__clear_bit(d->hwirq, priv->gpio_enabled_mask);
137ff718800SKamlakant Patel 	spin_unlock_irqrestore(&priv->lock, flags);
138ff718800SKamlakant Patel }
139ff718800SKamlakant Patel 
140ff718800SKamlakant Patel static void xlp_gpio_irq_mask_ack(struct irq_data *d)
141ff718800SKamlakant Patel {
142ff718800SKamlakant Patel 	struct gpio_chip *gc  = irq_data_get_irq_chip_data(d);
143e730a595SLinus Walleij 	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
144ff718800SKamlakant Patel 	unsigned long flags;
145ff718800SKamlakant Patel 
146ff718800SKamlakant Patel 	spin_lock_irqsave(&priv->lock, flags);
147ff718800SKamlakant Patel 	xlp_gpio_set_reg(priv->gpio_intr_en, d->hwirq, 0x0);
148ff718800SKamlakant Patel 	xlp_gpio_set_reg(priv->gpio_intr_stat, d->hwirq, 0x1);
149ff718800SKamlakant Patel 	__clear_bit(d->hwirq, priv->gpio_enabled_mask);
150ff718800SKamlakant Patel 	spin_unlock_irqrestore(&priv->lock, flags);
151ff718800SKamlakant Patel }
152ff718800SKamlakant Patel 
153ff718800SKamlakant Patel static void xlp_gpio_irq_unmask(struct irq_data *d)
154ff718800SKamlakant Patel {
155ff718800SKamlakant Patel 	struct gpio_chip *gc  = irq_data_get_irq_chip_data(d);
156e730a595SLinus Walleij 	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
157ff718800SKamlakant Patel 	unsigned long flags;
158ff718800SKamlakant Patel 
159ff718800SKamlakant Patel 	spin_lock_irqsave(&priv->lock, flags);
160ff718800SKamlakant Patel 	xlp_gpio_set_reg(priv->gpio_intr_en, d->hwirq, 0x1);
161ff718800SKamlakant Patel 	__set_bit(d->hwirq, priv->gpio_enabled_mask);
162ff718800SKamlakant Patel 	spin_unlock_irqrestore(&priv->lock, flags);
163ff718800SKamlakant Patel }
164ff718800SKamlakant Patel 
165ff718800SKamlakant Patel static int xlp_gpio_set_irq_type(struct irq_data *d, unsigned int type)
166ff718800SKamlakant Patel {
167ff718800SKamlakant Patel 	struct gpio_chip *gc  = irq_data_get_irq_chip_data(d);
168e730a595SLinus Walleij 	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
169ff718800SKamlakant Patel 	int pol, irq_type;
170ff718800SKamlakant Patel 
171ff718800SKamlakant Patel 	switch (type) {
172ff718800SKamlakant Patel 	case IRQ_TYPE_EDGE_RISING:
173ff718800SKamlakant Patel 		irq_type = XLP_GPIO_IRQ_TYPE_EDGE;
174ff718800SKamlakant Patel 		pol = XLP_GPIO_IRQ_POL_HIGH;
175ff718800SKamlakant Patel 		break;
176ff718800SKamlakant Patel 	case IRQ_TYPE_EDGE_FALLING:
177ff718800SKamlakant Patel 		irq_type = XLP_GPIO_IRQ_TYPE_EDGE;
178ff718800SKamlakant Patel 		pol = XLP_GPIO_IRQ_POL_LOW;
179ff718800SKamlakant Patel 		break;
180ff718800SKamlakant Patel 	case IRQ_TYPE_LEVEL_HIGH:
181ff718800SKamlakant Patel 		irq_type = XLP_GPIO_IRQ_TYPE_LVL;
182ff718800SKamlakant Patel 		pol = XLP_GPIO_IRQ_POL_HIGH;
183ff718800SKamlakant Patel 		break;
184ff718800SKamlakant Patel 	case IRQ_TYPE_LEVEL_LOW:
185ff718800SKamlakant Patel 		irq_type = XLP_GPIO_IRQ_TYPE_LVL;
186ff718800SKamlakant Patel 		pol = XLP_GPIO_IRQ_POL_LOW;
187ff718800SKamlakant Patel 		break;
188ff718800SKamlakant Patel 	default:
189ff718800SKamlakant Patel 		return -EINVAL;
190ff718800SKamlakant Patel 	}
191ff718800SKamlakant Patel 
192ff718800SKamlakant Patel 	xlp_gpio_set_reg(priv->gpio_intr_type, d->hwirq, irq_type);
193ff718800SKamlakant Patel 	xlp_gpio_set_reg(priv->gpio_intr_pol, d->hwirq, pol);
194ff718800SKamlakant Patel 
195ff718800SKamlakant Patel 	return 0;
196ff718800SKamlakant Patel }
197ff718800SKamlakant Patel 
198ff718800SKamlakant Patel static struct irq_chip xlp_gpio_irq_chip = {
199ff718800SKamlakant Patel 	.name		= "XLP-GPIO",
200ff718800SKamlakant Patel 	.irq_mask_ack	= xlp_gpio_irq_mask_ack,
201ff718800SKamlakant Patel 	.irq_disable	= xlp_gpio_irq_disable,
202ff718800SKamlakant Patel 	.irq_set_type	= xlp_gpio_set_irq_type,
203ff718800SKamlakant Patel 	.irq_unmask	= xlp_gpio_irq_unmask,
204ff718800SKamlakant Patel 	.flags		= IRQCHIP_ONESHOT_SAFE,
205ff718800SKamlakant Patel };
206ff718800SKamlakant Patel 
20783ea24fdSKamlakant Patel static void xlp_gpio_generic_handler(struct irq_desc *desc)
208ff718800SKamlakant Patel {
20983ea24fdSKamlakant Patel 	struct xlp_gpio_priv *priv = irq_desc_get_handler_data(desc);
21083ea24fdSKamlakant Patel 	struct irq_chip *irqchip = irq_desc_get_chip(desc);
211ff718800SKamlakant Patel 	int gpio, regoff;
212ff718800SKamlakant Patel 	u32 gpio_stat;
213ff718800SKamlakant Patel 
214ff718800SKamlakant Patel 	regoff = -1;
215ff718800SKamlakant Patel 	gpio_stat = 0;
21683ea24fdSKamlakant Patel 
21783ea24fdSKamlakant Patel 	chained_irq_enter(irqchip, desc);
218ff718800SKamlakant Patel 	for_each_set_bit(gpio, priv->gpio_enabled_mask, XLP_MAX_NR_GPIO) {
219ff718800SKamlakant Patel 		if (regoff != gpio / XLP_GPIO_REGSZ) {
220ff718800SKamlakant Patel 			regoff = gpio / XLP_GPIO_REGSZ;
221ff718800SKamlakant Patel 			gpio_stat = readl(priv->gpio_intr_stat + regoff * 4);
222ff718800SKamlakant Patel 		}
22383ea24fdSKamlakant Patel 
224ff718800SKamlakant Patel 		if (gpio_stat & BIT(gpio % XLP_GPIO_REGSZ))
225ff718800SKamlakant Patel 			generic_handle_irq(irq_find_mapping(
226ff718800SKamlakant Patel 						priv->chip.irqdomain, gpio));
227ff718800SKamlakant Patel 	}
22883ea24fdSKamlakant Patel 	chained_irq_exit(irqchip, desc);
229ff718800SKamlakant Patel }
230ff718800SKamlakant Patel 
231ff718800SKamlakant Patel static int xlp_gpio_dir_output(struct gpio_chip *gc, unsigned gpio, int state)
232ff718800SKamlakant Patel {
233e730a595SLinus Walleij 	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
234ff718800SKamlakant Patel 
235ff718800SKamlakant Patel 	BUG_ON(gpio >= gc->ngpio);
236ff718800SKamlakant Patel 	xlp_gpio_set_reg(priv->gpio_out_en, gpio, 0x1);
237ff718800SKamlakant Patel 
238ff718800SKamlakant Patel 	return 0;
239ff718800SKamlakant Patel }
240ff718800SKamlakant Patel 
241ff718800SKamlakant Patel static int xlp_gpio_dir_input(struct gpio_chip *gc, unsigned gpio)
242ff718800SKamlakant Patel {
243e730a595SLinus Walleij 	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
244ff718800SKamlakant Patel 
245ff718800SKamlakant Patel 	BUG_ON(gpio >= gc->ngpio);
246ff718800SKamlakant Patel 	xlp_gpio_set_reg(priv->gpio_out_en, gpio, 0x0);
247ff718800SKamlakant Patel 
248ff718800SKamlakant Patel 	return 0;
249ff718800SKamlakant Patel }
250ff718800SKamlakant Patel 
251ff718800SKamlakant Patel static int xlp_gpio_get(struct gpio_chip *gc, unsigned gpio)
252ff718800SKamlakant Patel {
253e730a595SLinus Walleij 	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
254ff718800SKamlakant Patel 
255ff718800SKamlakant Patel 	BUG_ON(gpio >= gc->ngpio);
256ff718800SKamlakant Patel 	return xlp_gpio_get_reg(priv->gpio_paddrv, gpio);
257ff718800SKamlakant Patel }
258ff718800SKamlakant Patel 
259ff718800SKamlakant Patel static void xlp_gpio_set(struct gpio_chip *gc, unsigned gpio, int state)
260ff718800SKamlakant Patel {
261e730a595SLinus Walleij 	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
262ff718800SKamlakant Patel 
263ff718800SKamlakant Patel 	BUG_ON(gpio >= gc->ngpio);
264ff718800SKamlakant Patel 	xlp_gpio_set_reg(priv->gpio_paddrv, gpio, state);
265ff718800SKamlakant Patel }
266ff718800SKamlakant Patel 
267ff718800SKamlakant Patel static const struct of_device_id xlp_gpio_of_ids[] = {
268ff718800SKamlakant Patel 	{
269ff718800SKamlakant Patel 		.compatible = "netlogic,xlp832-gpio",
270ff718800SKamlakant Patel 		.data	    = (void *)XLP_GPIO_VARIANT_XLP832,
271ff718800SKamlakant Patel 	},
272ff718800SKamlakant Patel 	{
273ff718800SKamlakant Patel 		.compatible = "netlogic,xlp316-gpio",
274ff718800SKamlakant Patel 		.data	    = (void *)XLP_GPIO_VARIANT_XLP316,
275ff718800SKamlakant Patel 	},
276ff718800SKamlakant Patel 	{
277ff718800SKamlakant Patel 		.compatible = "netlogic,xlp208-gpio",
278ff718800SKamlakant Patel 		.data	    = (void *)XLP_GPIO_VARIANT_XLP208,
279ff718800SKamlakant Patel 	},
280ff718800SKamlakant Patel 	{
281ff718800SKamlakant Patel 		.compatible = "netlogic,xlp980-gpio",
282ff718800SKamlakant Patel 		.data	    = (void *)XLP_GPIO_VARIANT_XLP980,
283ff718800SKamlakant Patel 	},
284ff718800SKamlakant Patel 	{
285ff718800SKamlakant Patel 		.compatible = "netlogic,xlp532-gpio",
286ff718800SKamlakant Patel 		.data	    = (void *)XLP_GPIO_VARIANT_XLP532,
287ff718800SKamlakant Patel 	},
288ff718800SKamlakant Patel 	{ /* sentinel */ },
289ff718800SKamlakant Patel };
290ff718800SKamlakant Patel MODULE_DEVICE_TABLE(of, xlp_gpio_of_ids);
291ff718800SKamlakant Patel 
292ff718800SKamlakant Patel static int xlp_gpio_probe(struct platform_device *pdev)
293ff718800SKamlakant Patel {
294ff718800SKamlakant Patel 	struct gpio_chip *gc;
295ff718800SKamlakant Patel 	struct resource *iores;
296ff718800SKamlakant Patel 	struct xlp_gpio_priv *priv;
297ff718800SKamlakant Patel 	const struct of_device_id *of_id;
298ff718800SKamlakant Patel 	void __iomem *gpio_base;
299ff718800SKamlakant Patel 	int irq_base, irq, err;
300ff718800SKamlakant Patel 	int ngpio;
301ff718800SKamlakant Patel 	u32 soc_type;
302ff718800SKamlakant Patel 
303ff718800SKamlakant Patel 	iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
304ff718800SKamlakant Patel 	if (!iores)
305ff718800SKamlakant Patel 		return -ENODEV;
306ff718800SKamlakant Patel 
307ff718800SKamlakant Patel 	priv = devm_kzalloc(&pdev->dev,	sizeof(*priv), GFP_KERNEL);
308ff718800SKamlakant Patel 	if (!priv)
309ff718800SKamlakant Patel 		return -ENOMEM;
310ff718800SKamlakant Patel 
311ff718800SKamlakant Patel 	gpio_base = devm_ioremap_resource(&pdev->dev, iores);
312ff718800SKamlakant Patel 	if (IS_ERR(gpio_base))
313ff718800SKamlakant Patel 		return PTR_ERR(gpio_base);
314ff718800SKamlakant Patel 
315ff718800SKamlakant Patel 	irq = platform_get_irq(pdev, 0);
316ff718800SKamlakant Patel 	if (irq < 0)
317ff718800SKamlakant Patel 		return irq;
318ff718800SKamlakant Patel 
319ff718800SKamlakant Patel 	of_id = of_match_device(xlp_gpio_of_ids, &pdev->dev);
320ff718800SKamlakant Patel 	if (!of_id) {
321ff718800SKamlakant Patel 		dev_err(&pdev->dev, "Failed to get soc type!\n");
322ff718800SKamlakant Patel 		return -ENODEV;
323ff718800SKamlakant Patel 	}
324ff718800SKamlakant Patel 
325ff718800SKamlakant Patel 	soc_type = (uintptr_t) of_id->data;
326ff718800SKamlakant Patel 
327ff718800SKamlakant Patel 	switch (soc_type) {
328ff718800SKamlakant Patel 	case XLP_GPIO_VARIANT_XLP832:
329ff718800SKamlakant Patel 		priv->gpio_out_en = gpio_base + GPIO_OUTPUT_EN;
330ff718800SKamlakant Patel 		priv->gpio_paddrv = gpio_base + GPIO_PADDRV;
331ff718800SKamlakant Patel 		priv->gpio_intr_stat = gpio_base + GPIO_INT_STAT;
332ff718800SKamlakant Patel 		priv->gpio_intr_type = gpio_base + GPIO_INT_TYPE;
333ff718800SKamlakant Patel 		priv->gpio_intr_pol = gpio_base + GPIO_INT_POL;
334ff718800SKamlakant Patel 		priv->gpio_intr_en = gpio_base + GPIO_INT_EN00;
335ff718800SKamlakant Patel 		ngpio = 41;
336ff718800SKamlakant Patel 		break;
337ff718800SKamlakant Patel 	case XLP_GPIO_VARIANT_XLP208:
338ff718800SKamlakant Patel 	case XLP_GPIO_VARIANT_XLP316:
339ff718800SKamlakant Patel 		priv->gpio_out_en = gpio_base + GPIO_OUTPUT_EN;
340ff718800SKamlakant Patel 		priv->gpio_paddrv = gpio_base + GPIO_PADDRV;
341ff718800SKamlakant Patel 		priv->gpio_intr_stat = gpio_base + GPIO_3XX_INT_STAT;
342ff718800SKamlakant Patel 		priv->gpio_intr_type = gpio_base + GPIO_3XX_INT_TYPE;
343ff718800SKamlakant Patel 		priv->gpio_intr_pol = gpio_base + GPIO_3XX_INT_POL;
344ff718800SKamlakant Patel 		priv->gpio_intr_en = gpio_base + GPIO_3XX_INT_EN00;
345ff718800SKamlakant Patel 
346ff718800SKamlakant Patel 		ngpio = (soc_type == XLP_GPIO_VARIANT_XLP208) ? 42 : 57;
347ff718800SKamlakant Patel 		break;
348ff718800SKamlakant Patel 	case XLP_GPIO_VARIANT_XLP980:
349ff718800SKamlakant Patel 	case XLP_GPIO_VARIANT_XLP532:
350ff718800SKamlakant Patel 		priv->gpio_out_en = gpio_base + GPIO_9XX_OUTPUT_EN;
351ff718800SKamlakant Patel 		priv->gpio_paddrv = gpio_base + GPIO_9XX_PADDRV;
352ff718800SKamlakant Patel 		priv->gpio_intr_stat = gpio_base + GPIO_9XX_INT_STAT;
353ff718800SKamlakant Patel 		priv->gpio_intr_type = gpio_base + GPIO_9XX_INT_TYPE;
354ff718800SKamlakant Patel 		priv->gpio_intr_pol = gpio_base + GPIO_9XX_INT_POL;
355ff718800SKamlakant Patel 		priv->gpio_intr_en = gpio_base + GPIO_9XX_INT_EN00;
356ff718800SKamlakant Patel 
357ff718800SKamlakant Patel 		ngpio = (soc_type == XLP_GPIO_VARIANT_XLP980) ? 66 : 67;
358ff718800SKamlakant Patel 		break;
359ff718800SKamlakant Patel 	default:
360ff718800SKamlakant Patel 		dev_err(&pdev->dev, "Unknown Processor type!\n");
361ff718800SKamlakant Patel 		return -ENODEV;
362ff718800SKamlakant Patel 	}
363ff718800SKamlakant Patel 
364ff718800SKamlakant Patel 	bitmap_zero(priv->gpio_enabled_mask, XLP_MAX_NR_GPIO);
365ff718800SKamlakant Patel 
366ff718800SKamlakant Patel 	gc = &priv->chip;
367ff718800SKamlakant Patel 
368b8a3f52eSAxel Lin 	gc->owner = THIS_MODULE;
369b8a3f52eSAxel Lin 	gc->label = dev_name(&pdev->dev);
370ff718800SKamlakant Patel 	gc->base = 0;
37158383c78SLinus Walleij 	gc->parent = &pdev->dev;
372ff718800SKamlakant Patel 	gc->ngpio = ngpio;
373ff718800SKamlakant Patel 	gc->of_node = pdev->dev.of_node;
374ff718800SKamlakant Patel 	gc->direction_output = xlp_gpio_dir_output;
375ff718800SKamlakant Patel 	gc->direction_input = xlp_gpio_dir_input;
376ff718800SKamlakant Patel 	gc->set = xlp_gpio_set;
377ff718800SKamlakant Patel 	gc->get = xlp_gpio_get;
378ff718800SKamlakant Patel 
379ff718800SKamlakant Patel 	spin_lock_init(&priv->lock);
380ff718800SKamlakant Patel 	irq_base = irq_alloc_descs(-1, XLP_GPIO_IRQ_BASE, gc->ngpio, 0);
381ff718800SKamlakant Patel 	if (irq_base < 0) {
382ff718800SKamlakant Patel 		dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n");
383a0c81ce0SJulia Lawall 		return -ENODEV;
384ff718800SKamlakant Patel 	}
385ff718800SKamlakant Patel 
386e730a595SLinus Walleij 	err = gpiochip_add_data(gc, priv);
387ff718800SKamlakant Patel 	if (err < 0)
388ff718800SKamlakant Patel 		goto out_free_desc;
389ff718800SKamlakant Patel 
390ff718800SKamlakant Patel 	err = gpiochip_irqchip_add(gc, &xlp_gpio_irq_chip, irq_base,
391ff718800SKamlakant Patel 				handle_level_irq, IRQ_TYPE_NONE);
392ff718800SKamlakant Patel 	if (err) {
393ff718800SKamlakant Patel 		dev_err(&pdev->dev, "Could not connect irqchip to gpiochip!\n");
394ff718800SKamlakant Patel 		goto out_gpio_remove;
395ff718800SKamlakant Patel 	}
396ff718800SKamlakant Patel 
39783ea24fdSKamlakant Patel 	gpiochip_set_chained_irqchip(gc, &xlp_gpio_irq_chip, irq,
39883ea24fdSKamlakant Patel 			xlp_gpio_generic_handler);
39983ea24fdSKamlakant Patel 
400ff718800SKamlakant Patel 	dev_info(&pdev->dev, "registered %d GPIOs\n", gc->ngpio);
401ff718800SKamlakant Patel 
402ff718800SKamlakant Patel 	return 0;
403ff718800SKamlakant Patel 
404ff718800SKamlakant Patel out_gpio_remove:
405ff718800SKamlakant Patel 	gpiochip_remove(gc);
406ff718800SKamlakant Patel out_free_desc:
407ff718800SKamlakant Patel 	irq_free_descs(irq_base, gc->ngpio);
408ff718800SKamlakant Patel 	return err;
409ff718800SKamlakant Patel }
410ff718800SKamlakant Patel 
411ff718800SKamlakant Patel static struct platform_driver xlp_gpio_driver = {
412ff718800SKamlakant Patel 	.driver		= {
413ff718800SKamlakant Patel 		.name	= "xlp-gpio",
414ff718800SKamlakant Patel 		.of_match_table = xlp_gpio_of_ids,
415ff718800SKamlakant Patel 	},
416ff718800SKamlakant Patel 	.probe		= xlp_gpio_probe,
417ff718800SKamlakant Patel };
418ff718800SKamlakant Patel module_platform_driver(xlp_gpio_driver);
419ff718800SKamlakant Patel 
420ff718800SKamlakant Patel MODULE_AUTHOR("Kamlakant Patel <kamlakant.patel@broadcom.com>");
421ff718800SKamlakant Patel MODULE_AUTHOR("Ganesan Ramalingam <ganesanr@broadcom.com>");
422ff718800SKamlakant Patel MODULE_DESCRIPTION("Netlogic XLP GPIO Driver");
423ff718800SKamlakant Patel MODULE_LICENSE("GPL v2");
424