xref: /openbmc/linux/drivers/gpio/gpio-lpc32xx.c (revision a9bc97e4)
1f80cb526SLinus Walleij /*
2da03d740SRoland Stigge  * GPIO driver for LPC32xx SoC
3f80cb526SLinus Walleij  *
4f80cb526SLinus Walleij  * Author: Kevin Wells <kevin.wells@nxp.com>
5f80cb526SLinus Walleij  *
6f80cb526SLinus Walleij  * Copyright (C) 2010 NXP Semiconductors
7f80cb526SLinus Walleij  *
8f80cb526SLinus Walleij  * This program is free software; you can redistribute it and/or modify
9f80cb526SLinus Walleij  * it under the terms of the GNU General Public License as published by
10f80cb526SLinus Walleij  * the Free Software Foundation; either version 2 of the License, or
11f80cb526SLinus Walleij  * (at your option) any later version.
12f80cb526SLinus Walleij  *
13f80cb526SLinus Walleij  * This program is distributed in the hope that it will be useful,
14f80cb526SLinus Walleij  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15f80cb526SLinus Walleij  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16f80cb526SLinus Walleij  * GNU General Public License for more details.
17f80cb526SLinus Walleij  */
18f80cb526SLinus Walleij 
19f80cb526SLinus Walleij #include <linux/kernel.h>
20f80cb526SLinus Walleij #include <linux/init.h>
21f80cb526SLinus Walleij #include <linux/io.h>
22f80cb526SLinus Walleij #include <linux/errno.h>
23f80cb526SLinus Walleij #include <linux/gpio.h>
24831cbd7aSSachin Kamat #include <linux/of.h>
25e92935e1SRoland Stigge #include <linux/of_gpio.h>
26e92935e1SRoland Stigge #include <linux/platform_device.h>
27e92935e1SRoland Stigge #include <linux/module.h>
28eef80f33SLinus Walleij #include <linux/platform_data/gpio-lpc32xx.h>
29f80cb526SLinus Walleij 
30f80cb526SLinus Walleij #include <mach/hardware.h>
31f80cb526SLinus Walleij #include <mach/platform.h>
320bdfeddcSRoland Stigge #include <mach/irqs.h>
33f80cb526SLinus Walleij 
34f80cb526SLinus Walleij #define LPC32XX_GPIO_P3_INP_STATE		_GPREG(0x000)
35f80cb526SLinus Walleij #define LPC32XX_GPIO_P3_OUTP_SET		_GPREG(0x004)
36f80cb526SLinus Walleij #define LPC32XX_GPIO_P3_OUTP_CLR		_GPREG(0x008)
37f80cb526SLinus Walleij #define LPC32XX_GPIO_P3_OUTP_STATE		_GPREG(0x00C)
38f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_DIR_SET			_GPREG(0x010)
39f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_DIR_CLR			_GPREG(0x014)
40f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_DIR_STATE		_GPREG(0x018)
41f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_INP_STATE		_GPREG(0x01C)
42f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_OUTP_SET		_GPREG(0x020)
43f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_OUTP_CLR		_GPREG(0x024)
44f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_MUX_SET			_GPREG(0x028)
45f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_MUX_CLR			_GPREG(0x02C)
46f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_MUX_STATE		_GPREG(0x030)
47f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_INP_STATE		_GPREG(0x040)
48f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_OUTP_SET		_GPREG(0x044)
49f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_OUTP_CLR		_GPREG(0x048)
50f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_OUTP_STATE		_GPREG(0x04C)
51f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_DIR_SET			_GPREG(0x050)
52f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_DIR_CLR			_GPREG(0x054)
53f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_DIR_STATE		_GPREG(0x058)
54f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_INP_STATE		_GPREG(0x060)
55f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_OUTP_SET		_GPREG(0x064)
56f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_OUTP_CLR		_GPREG(0x068)
57f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_OUTP_STATE		_GPREG(0x06C)
58f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_DIR_SET			_GPREG(0x070)
59f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_DIR_CLR			_GPREG(0x074)
60f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_DIR_STATE		_GPREG(0x078)
61f80cb526SLinus Walleij 
62f80cb526SLinus Walleij #define GPIO012_PIN_TO_BIT(x)			(1 << (x))
63f80cb526SLinus Walleij #define GPIO3_PIN_TO_BIT(x)			(1 << ((x) + 25))
64f80cb526SLinus Walleij #define GPO3_PIN_TO_BIT(x)			(1 << (x))
65f80cb526SLinus Walleij #define GPIO012_PIN_IN_SEL(x, y)		(((x) >> (y)) & 1)
66f80cb526SLinus Walleij #define GPIO3_PIN_IN_SHIFT(x)			((x) == 5 ? 24 : 10 + (x))
678e5fb37bSRoland Stigge #define GPIO3_PIN_IN_SEL(x, y)			(((x) >> GPIO3_PIN_IN_SHIFT(y)) & 1)
68f80cb526SLinus Walleij #define GPIO3_PIN5_IN_SEL(x)			(((x) >> 24) & 1)
69f80cb526SLinus Walleij #define GPI3_PIN_IN_SEL(x, y)			(((x) >> (y)) & 1)
7046158aadSRoland Stigge #define GPO3_PIN_IN_SEL(x, y)			(((x) >> (y)) & 1)
71f80cb526SLinus Walleij 
72f80cb526SLinus Walleij struct gpio_regs {
73f80cb526SLinus Walleij 	void __iomem *inp_state;
7446158aadSRoland Stigge 	void __iomem *outp_state;
75f80cb526SLinus Walleij 	void __iomem *outp_set;
76f80cb526SLinus Walleij 	void __iomem *outp_clr;
77f80cb526SLinus Walleij 	void __iomem *dir_set;
78f80cb526SLinus Walleij 	void __iomem *dir_clr;
79f80cb526SLinus Walleij };
80f80cb526SLinus Walleij 
81f80cb526SLinus Walleij /*
82f80cb526SLinus Walleij  * GPIO names
83f80cb526SLinus Walleij  */
84f80cb526SLinus Walleij static const char *gpio_p0_names[LPC32XX_GPIO_P0_MAX] = {
85f80cb526SLinus Walleij 	"p0.0", "p0.1", "p0.2", "p0.3",
86f80cb526SLinus Walleij 	"p0.4", "p0.5", "p0.6", "p0.7"
87f80cb526SLinus Walleij };
88f80cb526SLinus Walleij 
89f80cb526SLinus Walleij static const char *gpio_p1_names[LPC32XX_GPIO_P1_MAX] = {
90f80cb526SLinus Walleij 	"p1.0", "p1.1", "p1.2", "p1.3",
91f80cb526SLinus Walleij 	"p1.4", "p1.5", "p1.6", "p1.7",
92f80cb526SLinus Walleij 	"p1.8", "p1.9", "p1.10", "p1.11",
93f80cb526SLinus Walleij 	"p1.12", "p1.13", "p1.14", "p1.15",
94f80cb526SLinus Walleij 	"p1.16", "p1.17", "p1.18", "p1.19",
95f80cb526SLinus Walleij 	"p1.20", "p1.21", "p1.22", "p1.23",
96f80cb526SLinus Walleij };
97f80cb526SLinus Walleij 
98f80cb526SLinus Walleij static const char *gpio_p2_names[LPC32XX_GPIO_P2_MAX] = {
99f80cb526SLinus Walleij 	"p2.0", "p2.1", "p2.2", "p2.3",
100f80cb526SLinus Walleij 	"p2.4", "p2.5", "p2.6", "p2.7",
101f80cb526SLinus Walleij 	"p2.8", "p2.9", "p2.10", "p2.11",
102f80cb526SLinus Walleij 	"p2.12"
103f80cb526SLinus Walleij };
104f80cb526SLinus Walleij 
105f80cb526SLinus Walleij static const char *gpio_p3_names[LPC32XX_GPIO_P3_MAX] = {
10695120d5dSRoland Stigge 	"gpio00", "gpio01", "gpio02", "gpio03",
107f80cb526SLinus Walleij 	"gpio04", "gpio05"
108f80cb526SLinus Walleij };
109f80cb526SLinus Walleij 
110f80cb526SLinus Walleij static const char *gpi_p3_names[LPC32XX_GPI_P3_MAX] = {
111f80cb526SLinus Walleij 	"gpi00", "gpi01", "gpi02", "gpi03",
112f80cb526SLinus Walleij 	"gpi04", "gpi05", "gpi06", "gpi07",
113f80cb526SLinus Walleij 	"gpi08", "gpi09",  NULL,    NULL,
114f80cb526SLinus Walleij 	 NULL,    NULL,    NULL,   "gpi15",
115f80cb526SLinus Walleij 	"gpi16", "gpi17", "gpi18", "gpi19",
116f80cb526SLinus Walleij 	"gpi20", "gpi21", "gpi22", "gpi23",
11771fde000SRoland Stigge 	"gpi24", "gpi25", "gpi26", "gpi27",
11871fde000SRoland Stigge 	"gpi28"
119f80cb526SLinus Walleij };
120f80cb526SLinus Walleij 
121f80cb526SLinus Walleij static const char *gpo_p3_names[LPC32XX_GPO_P3_MAX] = {
122f80cb526SLinus Walleij 	"gpo00", "gpo01", "gpo02", "gpo03",
123f80cb526SLinus Walleij 	"gpo04", "gpo05", "gpo06", "gpo07",
124f80cb526SLinus Walleij 	"gpo08", "gpo09", "gpo10", "gpo11",
125f80cb526SLinus Walleij 	"gpo12", "gpo13", "gpo14", "gpo15",
126f80cb526SLinus Walleij 	"gpo16", "gpo17", "gpo18", "gpo19",
127f80cb526SLinus Walleij 	"gpo20", "gpo21", "gpo22", "gpo23"
128f80cb526SLinus Walleij };
129f80cb526SLinus Walleij 
130f80cb526SLinus Walleij static struct gpio_regs gpio_grp_regs_p0 = {
131f80cb526SLinus Walleij 	.inp_state	= LPC32XX_GPIO_P0_INP_STATE,
132f80cb526SLinus Walleij 	.outp_set	= LPC32XX_GPIO_P0_OUTP_SET,
133f80cb526SLinus Walleij 	.outp_clr	= LPC32XX_GPIO_P0_OUTP_CLR,
134f80cb526SLinus Walleij 	.dir_set	= LPC32XX_GPIO_P0_DIR_SET,
135f80cb526SLinus Walleij 	.dir_clr	= LPC32XX_GPIO_P0_DIR_CLR,
136f80cb526SLinus Walleij };
137f80cb526SLinus Walleij 
138f80cb526SLinus Walleij static struct gpio_regs gpio_grp_regs_p1 = {
139f80cb526SLinus Walleij 	.inp_state	= LPC32XX_GPIO_P1_INP_STATE,
140f80cb526SLinus Walleij 	.outp_set	= LPC32XX_GPIO_P1_OUTP_SET,
141f80cb526SLinus Walleij 	.outp_clr	= LPC32XX_GPIO_P1_OUTP_CLR,
142f80cb526SLinus Walleij 	.dir_set	= LPC32XX_GPIO_P1_DIR_SET,
143f80cb526SLinus Walleij 	.dir_clr	= LPC32XX_GPIO_P1_DIR_CLR,
144f80cb526SLinus Walleij };
145f80cb526SLinus Walleij 
146f80cb526SLinus Walleij static struct gpio_regs gpio_grp_regs_p2 = {
147f80cb526SLinus Walleij 	.inp_state	= LPC32XX_GPIO_P2_INP_STATE,
148f80cb526SLinus Walleij 	.outp_set	= LPC32XX_GPIO_P2_OUTP_SET,
149f80cb526SLinus Walleij 	.outp_clr	= LPC32XX_GPIO_P2_OUTP_CLR,
150f80cb526SLinus Walleij 	.dir_set	= LPC32XX_GPIO_P2_DIR_SET,
151f80cb526SLinus Walleij 	.dir_clr	= LPC32XX_GPIO_P2_DIR_CLR,
152f80cb526SLinus Walleij };
153f80cb526SLinus Walleij 
154f80cb526SLinus Walleij static struct gpio_regs gpio_grp_regs_p3 = {
155f80cb526SLinus Walleij 	.inp_state	= LPC32XX_GPIO_P3_INP_STATE,
15646158aadSRoland Stigge 	.outp_state	= LPC32XX_GPIO_P3_OUTP_STATE,
157f80cb526SLinus Walleij 	.outp_set	= LPC32XX_GPIO_P3_OUTP_SET,
158f80cb526SLinus Walleij 	.outp_clr	= LPC32XX_GPIO_P3_OUTP_CLR,
159f80cb526SLinus Walleij 	.dir_set	= LPC32XX_GPIO_P2_DIR_SET,
160f80cb526SLinus Walleij 	.dir_clr	= LPC32XX_GPIO_P2_DIR_CLR,
161f80cb526SLinus Walleij };
162f80cb526SLinus Walleij 
163f80cb526SLinus Walleij struct lpc32xx_gpio_chip {
164f80cb526SLinus Walleij 	struct gpio_chip	chip;
165f80cb526SLinus Walleij 	struct gpio_regs	*gpio_grp;
166f80cb526SLinus Walleij };
167f80cb526SLinus Walleij 
168f80cb526SLinus Walleij static void __set_gpio_dir_p012(struct lpc32xx_gpio_chip *group,
169f80cb526SLinus Walleij 	unsigned pin, int input)
170f80cb526SLinus Walleij {
171f80cb526SLinus Walleij 	if (input)
172f80cb526SLinus Walleij 		__raw_writel(GPIO012_PIN_TO_BIT(pin),
173f80cb526SLinus Walleij 			group->gpio_grp->dir_clr);
174f80cb526SLinus Walleij 	else
175f80cb526SLinus Walleij 		__raw_writel(GPIO012_PIN_TO_BIT(pin),
176f80cb526SLinus Walleij 			group->gpio_grp->dir_set);
177f80cb526SLinus Walleij }
178f80cb526SLinus Walleij 
179f80cb526SLinus Walleij static void __set_gpio_dir_p3(struct lpc32xx_gpio_chip *group,
180f80cb526SLinus Walleij 	unsigned pin, int input)
181f80cb526SLinus Walleij {
182f80cb526SLinus Walleij 	u32 u = GPIO3_PIN_TO_BIT(pin);
183f80cb526SLinus Walleij 
184f80cb526SLinus Walleij 	if (input)
185f80cb526SLinus Walleij 		__raw_writel(u, group->gpio_grp->dir_clr);
186f80cb526SLinus Walleij 	else
187f80cb526SLinus Walleij 		__raw_writel(u, group->gpio_grp->dir_set);
188f80cb526SLinus Walleij }
189f80cb526SLinus Walleij 
190f80cb526SLinus Walleij static void __set_gpio_level_p012(struct lpc32xx_gpio_chip *group,
191f80cb526SLinus Walleij 	unsigned pin, int high)
192f80cb526SLinus Walleij {
193f80cb526SLinus Walleij 	if (high)
194f80cb526SLinus Walleij 		__raw_writel(GPIO012_PIN_TO_BIT(pin),
195f80cb526SLinus Walleij 			group->gpio_grp->outp_set);
196f80cb526SLinus Walleij 	else
197f80cb526SLinus Walleij 		__raw_writel(GPIO012_PIN_TO_BIT(pin),
198f80cb526SLinus Walleij 			group->gpio_grp->outp_clr);
199f80cb526SLinus Walleij }
200f80cb526SLinus Walleij 
201f80cb526SLinus Walleij static void __set_gpio_level_p3(struct lpc32xx_gpio_chip *group,
202f80cb526SLinus Walleij 	unsigned pin, int high)
203f80cb526SLinus Walleij {
204f80cb526SLinus Walleij 	u32 u = GPIO3_PIN_TO_BIT(pin);
205f80cb526SLinus Walleij 
206f80cb526SLinus Walleij 	if (high)
207f80cb526SLinus Walleij 		__raw_writel(u, group->gpio_grp->outp_set);
208f80cb526SLinus Walleij 	else
209f80cb526SLinus Walleij 		__raw_writel(u, group->gpio_grp->outp_clr);
210f80cb526SLinus Walleij }
211f80cb526SLinus Walleij 
212f80cb526SLinus Walleij static void __set_gpo_level_p3(struct lpc32xx_gpio_chip *group,
213f80cb526SLinus Walleij 	unsigned pin, int high)
214f80cb526SLinus Walleij {
215f80cb526SLinus Walleij 	if (high)
216f80cb526SLinus Walleij 		__raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_set);
217f80cb526SLinus Walleij 	else
218f80cb526SLinus Walleij 		__raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_clr);
219f80cb526SLinus Walleij }
220f80cb526SLinus Walleij 
221f80cb526SLinus Walleij static int __get_gpio_state_p012(struct lpc32xx_gpio_chip *group,
222f80cb526SLinus Walleij 	unsigned pin)
223f80cb526SLinus Walleij {
224f80cb526SLinus Walleij 	return GPIO012_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state),
225f80cb526SLinus Walleij 		pin);
226f80cb526SLinus Walleij }
227f80cb526SLinus Walleij 
228f80cb526SLinus Walleij static int __get_gpio_state_p3(struct lpc32xx_gpio_chip *group,
229f80cb526SLinus Walleij 	unsigned pin)
230f80cb526SLinus Walleij {
231f80cb526SLinus Walleij 	int state = __raw_readl(group->gpio_grp->inp_state);
232f80cb526SLinus Walleij 
233f80cb526SLinus Walleij 	/*
234f80cb526SLinus Walleij 	 * P3 GPIO pin input mapping is not contiguous, GPIOP3-0..4 is mapped
235f80cb526SLinus Walleij 	 * to bits 10..14, while GPIOP3-5 is mapped to bit 24.
236f80cb526SLinus Walleij 	 */
237f80cb526SLinus Walleij 	return GPIO3_PIN_IN_SEL(state, pin);
238f80cb526SLinus Walleij }
239f80cb526SLinus Walleij 
240f80cb526SLinus Walleij static int __get_gpi_state_p3(struct lpc32xx_gpio_chip *group,
241f80cb526SLinus Walleij 	unsigned pin)
242f80cb526SLinus Walleij {
243f80cb526SLinus Walleij 	return GPI3_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state), pin);
244f80cb526SLinus Walleij }
245f80cb526SLinus Walleij 
24646158aadSRoland Stigge static int __get_gpo_state_p3(struct lpc32xx_gpio_chip *group,
24746158aadSRoland Stigge 	unsigned pin)
24846158aadSRoland Stigge {
24946158aadSRoland Stigge 	return GPO3_PIN_IN_SEL(__raw_readl(group->gpio_grp->outp_state), pin);
25046158aadSRoland Stigge }
25146158aadSRoland Stigge 
252f80cb526SLinus Walleij /*
2537fd2bf3dSAlexandre Courbot  * GPIO primitives.
254f80cb526SLinus Walleij  */
255f80cb526SLinus Walleij static int lpc32xx_gpio_dir_input_p012(struct gpio_chip *chip,
256f80cb526SLinus Walleij 	unsigned pin)
257f80cb526SLinus Walleij {
258a9bc97e4SLinus Walleij 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
259f80cb526SLinus Walleij 
260f80cb526SLinus Walleij 	__set_gpio_dir_p012(group, pin, 1);
261f80cb526SLinus Walleij 
262f80cb526SLinus Walleij 	return 0;
263f80cb526SLinus Walleij }
264f80cb526SLinus Walleij 
265f80cb526SLinus Walleij static int lpc32xx_gpio_dir_input_p3(struct gpio_chip *chip,
266f80cb526SLinus Walleij 	unsigned pin)
267f80cb526SLinus Walleij {
268a9bc97e4SLinus Walleij 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
269f80cb526SLinus Walleij 
270f80cb526SLinus Walleij 	__set_gpio_dir_p3(group, pin, 1);
271f80cb526SLinus Walleij 
272f80cb526SLinus Walleij 	return 0;
273f80cb526SLinus Walleij }
274f80cb526SLinus Walleij 
275f80cb526SLinus Walleij static int lpc32xx_gpio_dir_in_always(struct gpio_chip *chip,
276f80cb526SLinus Walleij 	unsigned pin)
277f80cb526SLinus Walleij {
278f80cb526SLinus Walleij 	return 0;
279f80cb526SLinus Walleij }
280f80cb526SLinus Walleij 
281f80cb526SLinus Walleij static int lpc32xx_gpio_get_value_p012(struct gpio_chip *chip, unsigned pin)
282f80cb526SLinus Walleij {
283a9bc97e4SLinus Walleij 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
284f80cb526SLinus Walleij 
2852e6d8456SLinus Walleij 	return !!__get_gpio_state_p012(group, pin);
286f80cb526SLinus Walleij }
287f80cb526SLinus Walleij 
288f80cb526SLinus Walleij static int lpc32xx_gpio_get_value_p3(struct gpio_chip *chip, unsigned pin)
289f80cb526SLinus Walleij {
290a9bc97e4SLinus Walleij 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
291f80cb526SLinus Walleij 
2922e6d8456SLinus Walleij 	return !!__get_gpio_state_p3(group, pin);
293f80cb526SLinus Walleij }
294f80cb526SLinus Walleij 
295f80cb526SLinus Walleij static int lpc32xx_gpi_get_value(struct gpio_chip *chip, unsigned pin)
296f80cb526SLinus Walleij {
297a9bc97e4SLinus Walleij 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
298f80cb526SLinus Walleij 
2992e6d8456SLinus Walleij 	return !!__get_gpi_state_p3(group, pin);
300f80cb526SLinus Walleij }
301f80cb526SLinus Walleij 
302f80cb526SLinus Walleij static int lpc32xx_gpio_dir_output_p012(struct gpio_chip *chip, unsigned pin,
303f80cb526SLinus Walleij 	int value)
304f80cb526SLinus Walleij {
305a9bc97e4SLinus Walleij 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
306f80cb526SLinus Walleij 
307b1268d37SRoland Stigge 	__set_gpio_level_p012(group, pin, value);
308f80cb526SLinus Walleij 	__set_gpio_dir_p012(group, pin, 0);
309f80cb526SLinus Walleij 
310f80cb526SLinus Walleij 	return 0;
311f80cb526SLinus Walleij }
312f80cb526SLinus Walleij 
313f80cb526SLinus Walleij static int lpc32xx_gpio_dir_output_p3(struct gpio_chip *chip, unsigned pin,
314f80cb526SLinus Walleij 	int value)
315f80cb526SLinus Walleij {
316a9bc97e4SLinus Walleij 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
317f80cb526SLinus Walleij 
318b1268d37SRoland Stigge 	__set_gpio_level_p3(group, pin, value);
319f80cb526SLinus Walleij 	__set_gpio_dir_p3(group, pin, 0);
320f80cb526SLinus Walleij 
321f80cb526SLinus Walleij 	return 0;
322f80cb526SLinus Walleij }
323f80cb526SLinus Walleij 
324f80cb526SLinus Walleij static int lpc32xx_gpio_dir_out_always(struct gpio_chip *chip, unsigned pin,
325f80cb526SLinus Walleij 	int value)
326f80cb526SLinus Walleij {
327a9bc97e4SLinus Walleij 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
328b1268d37SRoland Stigge 
329b1268d37SRoland Stigge 	__set_gpo_level_p3(group, pin, value);
330f80cb526SLinus Walleij 	return 0;
331f80cb526SLinus Walleij }
332f80cb526SLinus Walleij 
333f80cb526SLinus Walleij static void lpc32xx_gpio_set_value_p012(struct gpio_chip *chip, unsigned pin,
334f80cb526SLinus Walleij 	int value)
335f80cb526SLinus Walleij {
336a9bc97e4SLinus Walleij 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
337f80cb526SLinus Walleij 
338f80cb526SLinus Walleij 	__set_gpio_level_p012(group, pin, value);
339f80cb526SLinus Walleij }
340f80cb526SLinus Walleij 
341f80cb526SLinus Walleij static void lpc32xx_gpio_set_value_p3(struct gpio_chip *chip, unsigned pin,
342f80cb526SLinus Walleij 	int value)
343f80cb526SLinus Walleij {
344a9bc97e4SLinus Walleij 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
345f80cb526SLinus Walleij 
346f80cb526SLinus Walleij 	__set_gpio_level_p3(group, pin, value);
347f80cb526SLinus Walleij }
348f80cb526SLinus Walleij 
349f80cb526SLinus Walleij static void lpc32xx_gpo_set_value(struct gpio_chip *chip, unsigned pin,
350f80cb526SLinus Walleij 	int value)
351f80cb526SLinus Walleij {
352a9bc97e4SLinus Walleij 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
353f80cb526SLinus Walleij 
354f80cb526SLinus Walleij 	__set_gpo_level_p3(group, pin, value);
355f80cb526SLinus Walleij }
356f80cb526SLinus Walleij 
35746158aadSRoland Stigge static int lpc32xx_gpo_get_value(struct gpio_chip *chip, unsigned pin)
35846158aadSRoland Stigge {
359a9bc97e4SLinus Walleij 	struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
36046158aadSRoland Stigge 
3612e6d8456SLinus Walleij 	return !!__get_gpo_state_p3(group, pin);
36246158aadSRoland Stigge }
36346158aadSRoland Stigge 
364f80cb526SLinus Walleij static int lpc32xx_gpio_request(struct gpio_chip *chip, unsigned pin)
365f80cb526SLinus Walleij {
366f80cb526SLinus Walleij 	if (pin < chip->ngpio)
367f80cb526SLinus Walleij 		return 0;
368f80cb526SLinus Walleij 
369f80cb526SLinus Walleij 	return -EINVAL;
370f80cb526SLinus Walleij }
371f80cb526SLinus Walleij 
3720bdfeddcSRoland Stigge static int lpc32xx_gpio_to_irq_p01(struct gpio_chip *chip, unsigned offset)
3730bdfeddcSRoland Stigge {
3740bdfeddcSRoland Stigge 	return IRQ_LPC32XX_P0_P1_IRQ;
3750bdfeddcSRoland Stigge }
3760bdfeddcSRoland Stigge 
3770bdfeddcSRoland Stigge static const char lpc32xx_gpio_to_irq_gpio_p3_table[] = {
3780bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPIO_00,
3790bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPIO_01,
3800bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPIO_02,
3810bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPIO_03,
3820bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPIO_04,
3830bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPIO_05,
3840bdfeddcSRoland Stigge };
3850bdfeddcSRoland Stigge 
3860bdfeddcSRoland Stigge static int lpc32xx_gpio_to_irq_gpio_p3(struct gpio_chip *chip, unsigned offset)
3870bdfeddcSRoland Stigge {
3880bdfeddcSRoland Stigge 	if (offset < ARRAY_SIZE(lpc32xx_gpio_to_irq_gpio_p3_table))
3890bdfeddcSRoland Stigge 		return lpc32xx_gpio_to_irq_gpio_p3_table[offset];
3900bdfeddcSRoland Stigge 	return -ENXIO;
3910bdfeddcSRoland Stigge }
3920bdfeddcSRoland Stigge 
3930bdfeddcSRoland Stigge static const char lpc32xx_gpio_to_irq_gpi_p3_table[] = {
3940bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_00,
3950bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_01,
3960bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_02,
3970bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_03,
3980bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_04,
3990bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_05,
4000bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_06,
4010bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_07,
4020bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_08,
4030bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_09,
4040bdfeddcSRoland Stigge 	-ENXIO, /* 10 */
4050bdfeddcSRoland Stigge 	-ENXIO, /* 11 */
4060bdfeddcSRoland Stigge 	-ENXIO, /* 12 */
4070bdfeddcSRoland Stigge 	-ENXIO, /* 13 */
4080bdfeddcSRoland Stigge 	-ENXIO, /* 14 */
4090bdfeddcSRoland Stigge 	-ENXIO, /* 15 */
4100bdfeddcSRoland Stigge 	-ENXIO, /* 16 */
4110bdfeddcSRoland Stigge 	-ENXIO, /* 17 */
4120bdfeddcSRoland Stigge 	-ENXIO, /* 18 */
4130bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_19,
4140bdfeddcSRoland Stigge 	-ENXIO, /* 20 */
4150bdfeddcSRoland Stigge 	-ENXIO, /* 21 */
4160bdfeddcSRoland Stigge 	-ENXIO, /* 22 */
4170bdfeddcSRoland Stigge 	-ENXIO, /* 23 */
4180bdfeddcSRoland Stigge 	-ENXIO, /* 24 */
4190bdfeddcSRoland Stigge 	-ENXIO, /* 25 */
4200bdfeddcSRoland Stigge 	-ENXIO, /* 26 */
4210bdfeddcSRoland Stigge 	-ENXIO, /* 27 */
4220bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_28,
4230bdfeddcSRoland Stigge };
4240bdfeddcSRoland Stigge 
4250bdfeddcSRoland Stigge static int lpc32xx_gpio_to_irq_gpi_p3(struct gpio_chip *chip, unsigned offset)
4260bdfeddcSRoland Stigge {
4270bdfeddcSRoland Stigge 	if (offset < ARRAY_SIZE(lpc32xx_gpio_to_irq_gpi_p3_table))
4280bdfeddcSRoland Stigge 		return lpc32xx_gpio_to_irq_gpi_p3_table[offset];
4290bdfeddcSRoland Stigge 	return -ENXIO;
4300bdfeddcSRoland Stigge }
4310bdfeddcSRoland Stigge 
432f80cb526SLinus Walleij static struct lpc32xx_gpio_chip lpc32xx_gpiochip[] = {
433f80cb526SLinus Walleij 	{
434f80cb526SLinus Walleij 		.chip = {
435f80cb526SLinus Walleij 			.label			= "gpio_p0",
436f80cb526SLinus Walleij 			.direction_input	= lpc32xx_gpio_dir_input_p012,
437f80cb526SLinus Walleij 			.get			= lpc32xx_gpio_get_value_p012,
438f80cb526SLinus Walleij 			.direction_output	= lpc32xx_gpio_dir_output_p012,
439f80cb526SLinus Walleij 			.set			= lpc32xx_gpio_set_value_p012,
440f80cb526SLinus Walleij 			.request		= lpc32xx_gpio_request,
4410bdfeddcSRoland Stigge 			.to_irq			= lpc32xx_gpio_to_irq_p01,
442f80cb526SLinus Walleij 			.base			= LPC32XX_GPIO_P0_GRP,
443f80cb526SLinus Walleij 			.ngpio			= LPC32XX_GPIO_P0_MAX,
444f80cb526SLinus Walleij 			.names			= gpio_p0_names,
4459fb1f39eSLinus Walleij 			.can_sleep		= false,
446f80cb526SLinus Walleij 		},
447f80cb526SLinus Walleij 		.gpio_grp = &gpio_grp_regs_p0,
448f80cb526SLinus Walleij 	},
449f80cb526SLinus Walleij 	{
450f80cb526SLinus Walleij 		.chip = {
451f80cb526SLinus Walleij 			.label			= "gpio_p1",
452f80cb526SLinus Walleij 			.direction_input	= lpc32xx_gpio_dir_input_p012,
453f80cb526SLinus Walleij 			.get			= lpc32xx_gpio_get_value_p012,
454f80cb526SLinus Walleij 			.direction_output	= lpc32xx_gpio_dir_output_p012,
455f80cb526SLinus Walleij 			.set			= lpc32xx_gpio_set_value_p012,
456f80cb526SLinus Walleij 			.request		= lpc32xx_gpio_request,
4570bdfeddcSRoland Stigge 			.to_irq			= lpc32xx_gpio_to_irq_p01,
458f80cb526SLinus Walleij 			.base			= LPC32XX_GPIO_P1_GRP,
459f80cb526SLinus Walleij 			.ngpio			= LPC32XX_GPIO_P1_MAX,
460f80cb526SLinus Walleij 			.names			= gpio_p1_names,
4619fb1f39eSLinus Walleij 			.can_sleep		= false,
462f80cb526SLinus Walleij 		},
463f80cb526SLinus Walleij 		.gpio_grp = &gpio_grp_regs_p1,
464f80cb526SLinus Walleij 	},
465f80cb526SLinus Walleij 	{
466f80cb526SLinus Walleij 		.chip = {
467f80cb526SLinus Walleij 			.label			= "gpio_p2",
468f80cb526SLinus Walleij 			.direction_input	= lpc32xx_gpio_dir_input_p012,
469f80cb526SLinus Walleij 			.get			= lpc32xx_gpio_get_value_p012,
470f80cb526SLinus Walleij 			.direction_output	= lpc32xx_gpio_dir_output_p012,
471f80cb526SLinus Walleij 			.set			= lpc32xx_gpio_set_value_p012,
472f80cb526SLinus Walleij 			.request		= lpc32xx_gpio_request,
473f80cb526SLinus Walleij 			.base			= LPC32XX_GPIO_P2_GRP,
474f80cb526SLinus Walleij 			.ngpio			= LPC32XX_GPIO_P2_MAX,
475f80cb526SLinus Walleij 			.names			= gpio_p2_names,
4769fb1f39eSLinus Walleij 			.can_sleep		= false,
477f80cb526SLinus Walleij 		},
478f80cb526SLinus Walleij 		.gpio_grp = &gpio_grp_regs_p2,
479f80cb526SLinus Walleij 	},
480f80cb526SLinus Walleij 	{
481f80cb526SLinus Walleij 		.chip = {
482f80cb526SLinus Walleij 			.label			= "gpio_p3",
483f80cb526SLinus Walleij 			.direction_input	= lpc32xx_gpio_dir_input_p3,
484f80cb526SLinus Walleij 			.get			= lpc32xx_gpio_get_value_p3,
485f80cb526SLinus Walleij 			.direction_output	= lpc32xx_gpio_dir_output_p3,
486f80cb526SLinus Walleij 			.set			= lpc32xx_gpio_set_value_p3,
487f80cb526SLinus Walleij 			.request		= lpc32xx_gpio_request,
4880bdfeddcSRoland Stigge 			.to_irq			= lpc32xx_gpio_to_irq_gpio_p3,
489f80cb526SLinus Walleij 			.base			= LPC32XX_GPIO_P3_GRP,
490f80cb526SLinus Walleij 			.ngpio			= LPC32XX_GPIO_P3_MAX,
491f80cb526SLinus Walleij 			.names			= gpio_p3_names,
4929fb1f39eSLinus Walleij 			.can_sleep		= false,
493f80cb526SLinus Walleij 		},
494f80cb526SLinus Walleij 		.gpio_grp = &gpio_grp_regs_p3,
495f80cb526SLinus Walleij 	},
496f80cb526SLinus Walleij 	{
497f80cb526SLinus Walleij 		.chip = {
498f80cb526SLinus Walleij 			.label			= "gpi_p3",
499f80cb526SLinus Walleij 			.direction_input	= lpc32xx_gpio_dir_in_always,
500f80cb526SLinus Walleij 			.get			= lpc32xx_gpi_get_value,
501f80cb526SLinus Walleij 			.request		= lpc32xx_gpio_request,
5020bdfeddcSRoland Stigge 			.to_irq			= lpc32xx_gpio_to_irq_gpi_p3,
503f80cb526SLinus Walleij 			.base			= LPC32XX_GPI_P3_GRP,
504f80cb526SLinus Walleij 			.ngpio			= LPC32XX_GPI_P3_MAX,
505f80cb526SLinus Walleij 			.names			= gpi_p3_names,
5069fb1f39eSLinus Walleij 			.can_sleep		= false,
507f80cb526SLinus Walleij 		},
508f80cb526SLinus Walleij 		.gpio_grp = &gpio_grp_regs_p3,
509f80cb526SLinus Walleij 	},
510f80cb526SLinus Walleij 	{
511f80cb526SLinus Walleij 		.chip = {
512f80cb526SLinus Walleij 			.label			= "gpo_p3",
513f80cb526SLinus Walleij 			.direction_output	= lpc32xx_gpio_dir_out_always,
514f80cb526SLinus Walleij 			.set			= lpc32xx_gpo_set_value,
51546158aadSRoland Stigge 			.get			= lpc32xx_gpo_get_value,
516f80cb526SLinus Walleij 			.request		= lpc32xx_gpio_request,
517f80cb526SLinus Walleij 			.base			= LPC32XX_GPO_P3_GRP,
518f80cb526SLinus Walleij 			.ngpio			= LPC32XX_GPO_P3_MAX,
519f80cb526SLinus Walleij 			.names			= gpo_p3_names,
5209fb1f39eSLinus Walleij 			.can_sleep		= false,
521f80cb526SLinus Walleij 		},
522f80cb526SLinus Walleij 		.gpio_grp = &gpio_grp_regs_p3,
523f80cb526SLinus Walleij 	},
524f80cb526SLinus Walleij };
525f80cb526SLinus Walleij 
526e92935e1SRoland Stigge static int lpc32xx_of_xlate(struct gpio_chip *gc,
527e92935e1SRoland Stigge 			    const struct of_phandle_args *gpiospec, u32 *flags)
528e92935e1SRoland Stigge {
529e92935e1SRoland Stigge 	/* Is this the correct bank? */
530e92935e1SRoland Stigge 	u32 bank = gpiospec->args[0];
531fdc7a9f8SAxel Lin 	if ((bank >= ARRAY_SIZE(lpc32xx_gpiochip) ||
532e92935e1SRoland Stigge 	    (gc != &lpc32xx_gpiochip[bank].chip)))
533e92935e1SRoland Stigge 		return -EINVAL;
534e92935e1SRoland Stigge 
535e92935e1SRoland Stigge 	if (flags)
536e92935e1SRoland Stigge 		*flags = gpiospec->args[2];
537e92935e1SRoland Stigge 	return gpiospec->args[1];
538e92935e1SRoland Stigge }
539e92935e1SRoland Stigge 
5403836309dSBill Pemberton static int lpc32xx_gpio_probe(struct platform_device *pdev)
541e92935e1SRoland Stigge {
542f80cb526SLinus Walleij 	int i;
543f80cb526SLinus Walleij 
544e92935e1SRoland Stigge 	for (i = 0; i < ARRAY_SIZE(lpc32xx_gpiochip); i++) {
545e92935e1SRoland Stigge 		if (pdev->dev.of_node) {
546e92935e1SRoland Stigge 			lpc32xx_gpiochip[i].chip.of_xlate = lpc32xx_of_xlate;
547e92935e1SRoland Stigge 			lpc32xx_gpiochip[i].chip.of_gpio_n_cells = 3;
548e92935e1SRoland Stigge 			lpc32xx_gpiochip[i].chip.of_node = pdev->dev.of_node;
549e92935e1SRoland Stigge 		}
550a9bc97e4SLinus Walleij 		gpiochip_add_data(&lpc32xx_gpiochip[i].chip,
551a9bc97e4SLinus Walleij 				  &lpc32xx_gpiochip[i]);
552f80cb526SLinus Walleij 	}
553e92935e1SRoland Stigge 
554e92935e1SRoland Stigge 	return 0;
555e92935e1SRoland Stigge }
556e92935e1SRoland Stigge 
557e92935e1SRoland Stigge #ifdef CONFIG_OF
558e95c7c45SJingoo Han static const struct of_device_id lpc32xx_gpio_of_match[] = {
559e92935e1SRoland Stigge 	{ .compatible = "nxp,lpc3220-gpio", },
560e92935e1SRoland Stigge 	{ },
561e92935e1SRoland Stigge };
562e92935e1SRoland Stigge #endif
563e92935e1SRoland Stigge 
564e92935e1SRoland Stigge static struct platform_driver lpc32xx_gpio_driver = {
565e92935e1SRoland Stigge 	.driver		= {
566e92935e1SRoland Stigge 		.name	= "lpc32xx-gpio",
567e92935e1SRoland Stigge 		.of_match_table = of_match_ptr(lpc32xx_gpio_of_match),
568e92935e1SRoland Stigge 	},
569e92935e1SRoland Stigge 	.probe		= lpc32xx_gpio_probe,
570e92935e1SRoland Stigge };
571e92935e1SRoland Stigge 
572e92935e1SRoland Stigge module_platform_driver(lpc32xx_gpio_driver);
573