xref: /openbmc/linux/drivers/gpio/gpio-lpc32xx.c (revision 0bdfeddc)
1f80cb526SLinus Walleij /*
2da03d740SRoland Stigge  * GPIO driver for LPC32xx SoC
3f80cb526SLinus Walleij  *
4f80cb526SLinus Walleij  * Author: Kevin Wells <kevin.wells@nxp.com>
5f80cb526SLinus Walleij  *
6f80cb526SLinus Walleij  * Copyright (C) 2010 NXP Semiconductors
7f80cb526SLinus Walleij  *
8f80cb526SLinus Walleij  * This program is free software; you can redistribute it and/or modify
9f80cb526SLinus Walleij  * it under the terms of the GNU General Public License as published by
10f80cb526SLinus Walleij  * the Free Software Foundation; either version 2 of the License, or
11f80cb526SLinus Walleij  * (at your option) any later version.
12f80cb526SLinus Walleij  *
13f80cb526SLinus Walleij  * This program is distributed in the hope that it will be useful,
14f80cb526SLinus Walleij  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15f80cb526SLinus Walleij  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16f80cb526SLinus Walleij  * GNU General Public License for more details.
17f80cb526SLinus Walleij  */
18f80cb526SLinus Walleij 
19f80cb526SLinus Walleij #include <linux/kernel.h>
20f80cb526SLinus Walleij #include <linux/init.h>
21f80cb526SLinus Walleij #include <linux/io.h>
22f80cb526SLinus Walleij #include <linux/errno.h>
23f80cb526SLinus Walleij #include <linux/gpio.h>
24e92935e1SRoland Stigge #include <linux/of_gpio.h>
25e92935e1SRoland Stigge #include <linux/platform_device.h>
26e92935e1SRoland Stigge #include <linux/module.h>
27f80cb526SLinus Walleij 
28f80cb526SLinus Walleij #include <mach/hardware.h>
29f80cb526SLinus Walleij #include <mach/platform.h>
309c587c05SLinus Walleij #include <mach/gpio-lpc32xx.h>
310bdfeddcSRoland Stigge #include <mach/irqs.h>
32f80cb526SLinus Walleij 
33f80cb526SLinus Walleij #define LPC32XX_GPIO_P3_INP_STATE		_GPREG(0x000)
34f80cb526SLinus Walleij #define LPC32XX_GPIO_P3_OUTP_SET		_GPREG(0x004)
35f80cb526SLinus Walleij #define LPC32XX_GPIO_P3_OUTP_CLR		_GPREG(0x008)
36f80cb526SLinus Walleij #define LPC32XX_GPIO_P3_OUTP_STATE		_GPREG(0x00C)
37f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_DIR_SET			_GPREG(0x010)
38f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_DIR_CLR			_GPREG(0x014)
39f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_DIR_STATE		_GPREG(0x018)
40f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_INP_STATE		_GPREG(0x01C)
41f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_OUTP_SET		_GPREG(0x020)
42f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_OUTP_CLR		_GPREG(0x024)
43f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_MUX_SET			_GPREG(0x028)
44f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_MUX_CLR			_GPREG(0x02C)
45f80cb526SLinus Walleij #define LPC32XX_GPIO_P2_MUX_STATE		_GPREG(0x030)
46f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_INP_STATE		_GPREG(0x040)
47f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_OUTP_SET		_GPREG(0x044)
48f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_OUTP_CLR		_GPREG(0x048)
49f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_OUTP_STATE		_GPREG(0x04C)
50f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_DIR_SET			_GPREG(0x050)
51f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_DIR_CLR			_GPREG(0x054)
52f80cb526SLinus Walleij #define LPC32XX_GPIO_P0_DIR_STATE		_GPREG(0x058)
53f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_INP_STATE		_GPREG(0x060)
54f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_OUTP_SET		_GPREG(0x064)
55f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_OUTP_CLR		_GPREG(0x068)
56f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_OUTP_STATE		_GPREG(0x06C)
57f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_DIR_SET			_GPREG(0x070)
58f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_DIR_CLR			_GPREG(0x074)
59f80cb526SLinus Walleij #define LPC32XX_GPIO_P1_DIR_STATE		_GPREG(0x078)
60f80cb526SLinus Walleij 
61f80cb526SLinus Walleij #define GPIO012_PIN_TO_BIT(x)			(1 << (x))
62f80cb526SLinus Walleij #define GPIO3_PIN_TO_BIT(x)			(1 << ((x) + 25))
63f80cb526SLinus Walleij #define GPO3_PIN_TO_BIT(x)			(1 << (x))
64f80cb526SLinus Walleij #define GPIO012_PIN_IN_SEL(x, y)		(((x) >> (y)) & 1)
65f80cb526SLinus Walleij #define GPIO3_PIN_IN_SHIFT(x)			((x) == 5 ? 24 : 10 + (x))
668e5fb37bSRoland Stigge #define GPIO3_PIN_IN_SEL(x, y)			(((x) >> GPIO3_PIN_IN_SHIFT(y)) & 1)
67f80cb526SLinus Walleij #define GPIO3_PIN5_IN_SEL(x)			(((x) >> 24) & 1)
68f80cb526SLinus Walleij #define GPI3_PIN_IN_SEL(x, y)			(((x) >> (y)) & 1)
6946158aadSRoland Stigge #define GPO3_PIN_IN_SEL(x, y)			(((x) >> (y)) & 1)
70f80cb526SLinus Walleij 
71f80cb526SLinus Walleij struct gpio_regs {
72f80cb526SLinus Walleij 	void __iomem *inp_state;
7346158aadSRoland Stigge 	void __iomem *outp_state;
74f80cb526SLinus Walleij 	void __iomem *outp_set;
75f80cb526SLinus Walleij 	void __iomem *outp_clr;
76f80cb526SLinus Walleij 	void __iomem *dir_set;
77f80cb526SLinus Walleij 	void __iomem *dir_clr;
78f80cb526SLinus Walleij };
79f80cb526SLinus Walleij 
80f80cb526SLinus Walleij /*
81f80cb526SLinus Walleij  * GPIO names
82f80cb526SLinus Walleij  */
83f80cb526SLinus Walleij static const char *gpio_p0_names[LPC32XX_GPIO_P0_MAX] = {
84f80cb526SLinus Walleij 	"p0.0", "p0.1", "p0.2", "p0.3",
85f80cb526SLinus Walleij 	"p0.4", "p0.5", "p0.6", "p0.7"
86f80cb526SLinus Walleij };
87f80cb526SLinus Walleij 
88f80cb526SLinus Walleij static const char *gpio_p1_names[LPC32XX_GPIO_P1_MAX] = {
89f80cb526SLinus Walleij 	"p1.0", "p1.1", "p1.2", "p1.3",
90f80cb526SLinus Walleij 	"p1.4", "p1.5", "p1.6", "p1.7",
91f80cb526SLinus Walleij 	"p1.8", "p1.9", "p1.10", "p1.11",
92f80cb526SLinus Walleij 	"p1.12", "p1.13", "p1.14", "p1.15",
93f80cb526SLinus Walleij 	"p1.16", "p1.17", "p1.18", "p1.19",
94f80cb526SLinus Walleij 	"p1.20", "p1.21", "p1.22", "p1.23",
95f80cb526SLinus Walleij };
96f80cb526SLinus Walleij 
97f80cb526SLinus Walleij static const char *gpio_p2_names[LPC32XX_GPIO_P2_MAX] = {
98f80cb526SLinus Walleij 	"p2.0", "p2.1", "p2.2", "p2.3",
99f80cb526SLinus Walleij 	"p2.4", "p2.5", "p2.6", "p2.7",
100f80cb526SLinus Walleij 	"p2.8", "p2.9", "p2.10", "p2.11",
101f80cb526SLinus Walleij 	"p2.12"
102f80cb526SLinus Walleij };
103f80cb526SLinus Walleij 
104f80cb526SLinus Walleij static const char *gpio_p3_names[LPC32XX_GPIO_P3_MAX] = {
10595120d5dSRoland Stigge 	"gpio00", "gpio01", "gpio02", "gpio03",
106f80cb526SLinus Walleij 	"gpio04", "gpio05"
107f80cb526SLinus Walleij };
108f80cb526SLinus Walleij 
109f80cb526SLinus Walleij static const char *gpi_p3_names[LPC32XX_GPI_P3_MAX] = {
110f80cb526SLinus Walleij 	"gpi00", "gpi01", "gpi02", "gpi03",
111f80cb526SLinus Walleij 	"gpi04", "gpi05", "gpi06", "gpi07",
112f80cb526SLinus Walleij 	"gpi08", "gpi09",  NULL,    NULL,
113f80cb526SLinus Walleij 	 NULL,    NULL,    NULL,   "gpi15",
114f80cb526SLinus Walleij 	"gpi16", "gpi17", "gpi18", "gpi19",
115f80cb526SLinus Walleij 	"gpi20", "gpi21", "gpi22", "gpi23",
116f80cb526SLinus Walleij 	"gpi24", "gpi25", "gpi26", "gpi27"
117f80cb526SLinus Walleij };
118f80cb526SLinus Walleij 
119f80cb526SLinus Walleij static const char *gpo_p3_names[LPC32XX_GPO_P3_MAX] = {
120f80cb526SLinus Walleij 	"gpo00", "gpo01", "gpo02", "gpo03",
121f80cb526SLinus Walleij 	"gpo04", "gpo05", "gpo06", "gpo07",
122f80cb526SLinus Walleij 	"gpo08", "gpo09", "gpo10", "gpo11",
123f80cb526SLinus Walleij 	"gpo12", "gpo13", "gpo14", "gpo15",
124f80cb526SLinus Walleij 	"gpo16", "gpo17", "gpo18", "gpo19",
125f80cb526SLinus Walleij 	"gpo20", "gpo21", "gpo22", "gpo23"
126f80cb526SLinus Walleij };
127f80cb526SLinus Walleij 
128f80cb526SLinus Walleij static struct gpio_regs gpio_grp_regs_p0 = {
129f80cb526SLinus Walleij 	.inp_state	= LPC32XX_GPIO_P0_INP_STATE,
130f80cb526SLinus Walleij 	.outp_set	= LPC32XX_GPIO_P0_OUTP_SET,
131f80cb526SLinus Walleij 	.outp_clr	= LPC32XX_GPIO_P0_OUTP_CLR,
132f80cb526SLinus Walleij 	.dir_set	= LPC32XX_GPIO_P0_DIR_SET,
133f80cb526SLinus Walleij 	.dir_clr	= LPC32XX_GPIO_P0_DIR_CLR,
134f80cb526SLinus Walleij };
135f80cb526SLinus Walleij 
136f80cb526SLinus Walleij static struct gpio_regs gpio_grp_regs_p1 = {
137f80cb526SLinus Walleij 	.inp_state	= LPC32XX_GPIO_P1_INP_STATE,
138f80cb526SLinus Walleij 	.outp_set	= LPC32XX_GPIO_P1_OUTP_SET,
139f80cb526SLinus Walleij 	.outp_clr	= LPC32XX_GPIO_P1_OUTP_CLR,
140f80cb526SLinus Walleij 	.dir_set	= LPC32XX_GPIO_P1_DIR_SET,
141f80cb526SLinus Walleij 	.dir_clr	= LPC32XX_GPIO_P1_DIR_CLR,
142f80cb526SLinus Walleij };
143f80cb526SLinus Walleij 
144f80cb526SLinus Walleij static struct gpio_regs gpio_grp_regs_p2 = {
145f80cb526SLinus Walleij 	.inp_state	= LPC32XX_GPIO_P2_INP_STATE,
146f80cb526SLinus Walleij 	.outp_set	= LPC32XX_GPIO_P2_OUTP_SET,
147f80cb526SLinus Walleij 	.outp_clr	= LPC32XX_GPIO_P2_OUTP_CLR,
148f80cb526SLinus Walleij 	.dir_set	= LPC32XX_GPIO_P2_DIR_SET,
149f80cb526SLinus Walleij 	.dir_clr	= LPC32XX_GPIO_P2_DIR_CLR,
150f80cb526SLinus Walleij };
151f80cb526SLinus Walleij 
152f80cb526SLinus Walleij static struct gpio_regs gpio_grp_regs_p3 = {
153f80cb526SLinus Walleij 	.inp_state	= LPC32XX_GPIO_P3_INP_STATE,
15446158aadSRoland Stigge 	.outp_state	= LPC32XX_GPIO_P3_OUTP_STATE,
155f80cb526SLinus Walleij 	.outp_set	= LPC32XX_GPIO_P3_OUTP_SET,
156f80cb526SLinus Walleij 	.outp_clr	= LPC32XX_GPIO_P3_OUTP_CLR,
157f80cb526SLinus Walleij 	.dir_set	= LPC32XX_GPIO_P2_DIR_SET,
158f80cb526SLinus Walleij 	.dir_clr	= LPC32XX_GPIO_P2_DIR_CLR,
159f80cb526SLinus Walleij };
160f80cb526SLinus Walleij 
161f80cb526SLinus Walleij struct lpc32xx_gpio_chip {
162f80cb526SLinus Walleij 	struct gpio_chip	chip;
163f80cb526SLinus Walleij 	struct gpio_regs	*gpio_grp;
164f80cb526SLinus Walleij };
165f80cb526SLinus Walleij 
166f80cb526SLinus Walleij static inline struct lpc32xx_gpio_chip *to_lpc32xx_gpio(
167f80cb526SLinus Walleij 	struct gpio_chip *gpc)
168f80cb526SLinus Walleij {
169f80cb526SLinus Walleij 	return container_of(gpc, struct lpc32xx_gpio_chip, chip);
170f80cb526SLinus Walleij }
171f80cb526SLinus Walleij 
172f80cb526SLinus Walleij static void __set_gpio_dir_p012(struct lpc32xx_gpio_chip *group,
173f80cb526SLinus Walleij 	unsigned pin, int input)
174f80cb526SLinus Walleij {
175f80cb526SLinus Walleij 	if (input)
176f80cb526SLinus Walleij 		__raw_writel(GPIO012_PIN_TO_BIT(pin),
177f80cb526SLinus Walleij 			group->gpio_grp->dir_clr);
178f80cb526SLinus Walleij 	else
179f80cb526SLinus Walleij 		__raw_writel(GPIO012_PIN_TO_BIT(pin),
180f80cb526SLinus Walleij 			group->gpio_grp->dir_set);
181f80cb526SLinus Walleij }
182f80cb526SLinus Walleij 
183f80cb526SLinus Walleij static void __set_gpio_dir_p3(struct lpc32xx_gpio_chip *group,
184f80cb526SLinus Walleij 	unsigned pin, int input)
185f80cb526SLinus Walleij {
186f80cb526SLinus Walleij 	u32 u = GPIO3_PIN_TO_BIT(pin);
187f80cb526SLinus Walleij 
188f80cb526SLinus Walleij 	if (input)
189f80cb526SLinus Walleij 		__raw_writel(u, group->gpio_grp->dir_clr);
190f80cb526SLinus Walleij 	else
191f80cb526SLinus Walleij 		__raw_writel(u, group->gpio_grp->dir_set);
192f80cb526SLinus Walleij }
193f80cb526SLinus Walleij 
194f80cb526SLinus Walleij static void __set_gpio_level_p012(struct lpc32xx_gpio_chip *group,
195f80cb526SLinus Walleij 	unsigned pin, int high)
196f80cb526SLinus Walleij {
197f80cb526SLinus Walleij 	if (high)
198f80cb526SLinus Walleij 		__raw_writel(GPIO012_PIN_TO_BIT(pin),
199f80cb526SLinus Walleij 			group->gpio_grp->outp_set);
200f80cb526SLinus Walleij 	else
201f80cb526SLinus Walleij 		__raw_writel(GPIO012_PIN_TO_BIT(pin),
202f80cb526SLinus Walleij 			group->gpio_grp->outp_clr);
203f80cb526SLinus Walleij }
204f80cb526SLinus Walleij 
205f80cb526SLinus Walleij static void __set_gpio_level_p3(struct lpc32xx_gpio_chip *group,
206f80cb526SLinus Walleij 	unsigned pin, int high)
207f80cb526SLinus Walleij {
208f80cb526SLinus Walleij 	u32 u = GPIO3_PIN_TO_BIT(pin);
209f80cb526SLinus Walleij 
210f80cb526SLinus Walleij 	if (high)
211f80cb526SLinus Walleij 		__raw_writel(u, group->gpio_grp->outp_set);
212f80cb526SLinus Walleij 	else
213f80cb526SLinus Walleij 		__raw_writel(u, group->gpio_grp->outp_clr);
214f80cb526SLinus Walleij }
215f80cb526SLinus Walleij 
216f80cb526SLinus Walleij static void __set_gpo_level_p3(struct lpc32xx_gpio_chip *group,
217f80cb526SLinus Walleij 	unsigned pin, int high)
218f80cb526SLinus Walleij {
219f80cb526SLinus Walleij 	if (high)
220f80cb526SLinus Walleij 		__raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_set);
221f80cb526SLinus Walleij 	else
222f80cb526SLinus Walleij 		__raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_clr);
223f80cb526SLinus Walleij }
224f80cb526SLinus Walleij 
225f80cb526SLinus Walleij static int __get_gpio_state_p012(struct lpc32xx_gpio_chip *group,
226f80cb526SLinus Walleij 	unsigned pin)
227f80cb526SLinus Walleij {
228f80cb526SLinus Walleij 	return GPIO012_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state),
229f80cb526SLinus Walleij 		pin);
230f80cb526SLinus Walleij }
231f80cb526SLinus Walleij 
232f80cb526SLinus Walleij static int __get_gpio_state_p3(struct lpc32xx_gpio_chip *group,
233f80cb526SLinus Walleij 	unsigned pin)
234f80cb526SLinus Walleij {
235f80cb526SLinus Walleij 	int state = __raw_readl(group->gpio_grp->inp_state);
236f80cb526SLinus Walleij 
237f80cb526SLinus Walleij 	/*
238f80cb526SLinus Walleij 	 * P3 GPIO pin input mapping is not contiguous, GPIOP3-0..4 is mapped
239f80cb526SLinus Walleij 	 * to bits 10..14, while GPIOP3-5 is mapped to bit 24.
240f80cb526SLinus Walleij 	 */
241f80cb526SLinus Walleij 	return GPIO3_PIN_IN_SEL(state, pin);
242f80cb526SLinus Walleij }
243f80cb526SLinus Walleij 
244f80cb526SLinus Walleij static int __get_gpi_state_p3(struct lpc32xx_gpio_chip *group,
245f80cb526SLinus Walleij 	unsigned pin)
246f80cb526SLinus Walleij {
247f80cb526SLinus Walleij 	return GPI3_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state), pin);
248f80cb526SLinus Walleij }
249f80cb526SLinus Walleij 
25046158aadSRoland Stigge static int __get_gpo_state_p3(struct lpc32xx_gpio_chip *group,
25146158aadSRoland Stigge 	unsigned pin)
25246158aadSRoland Stigge {
25346158aadSRoland Stigge 	return GPO3_PIN_IN_SEL(__raw_readl(group->gpio_grp->outp_state), pin);
25446158aadSRoland Stigge }
25546158aadSRoland Stigge 
256f80cb526SLinus Walleij /*
257f80cb526SLinus Walleij  * GENERIC_GPIO primitives.
258f80cb526SLinus Walleij  */
259f80cb526SLinus Walleij static int lpc32xx_gpio_dir_input_p012(struct gpio_chip *chip,
260f80cb526SLinus Walleij 	unsigned pin)
261f80cb526SLinus Walleij {
262f80cb526SLinus Walleij 	struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
263f80cb526SLinus Walleij 
264f80cb526SLinus Walleij 	__set_gpio_dir_p012(group, pin, 1);
265f80cb526SLinus Walleij 
266f80cb526SLinus Walleij 	return 0;
267f80cb526SLinus Walleij }
268f80cb526SLinus Walleij 
269f80cb526SLinus Walleij static int lpc32xx_gpio_dir_input_p3(struct gpio_chip *chip,
270f80cb526SLinus Walleij 	unsigned pin)
271f80cb526SLinus Walleij {
272f80cb526SLinus Walleij 	struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
273f80cb526SLinus Walleij 
274f80cb526SLinus Walleij 	__set_gpio_dir_p3(group, pin, 1);
275f80cb526SLinus Walleij 
276f80cb526SLinus Walleij 	return 0;
277f80cb526SLinus Walleij }
278f80cb526SLinus Walleij 
279f80cb526SLinus Walleij static int lpc32xx_gpio_dir_in_always(struct gpio_chip *chip,
280f80cb526SLinus Walleij 	unsigned pin)
281f80cb526SLinus Walleij {
282f80cb526SLinus Walleij 	return 0;
283f80cb526SLinus Walleij }
284f80cb526SLinus Walleij 
285f80cb526SLinus Walleij static int lpc32xx_gpio_get_value_p012(struct gpio_chip *chip, unsigned pin)
286f80cb526SLinus Walleij {
287f80cb526SLinus Walleij 	struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
288f80cb526SLinus Walleij 
289f80cb526SLinus Walleij 	return __get_gpio_state_p012(group, pin);
290f80cb526SLinus Walleij }
291f80cb526SLinus Walleij 
292f80cb526SLinus Walleij static int lpc32xx_gpio_get_value_p3(struct gpio_chip *chip, unsigned pin)
293f80cb526SLinus Walleij {
294f80cb526SLinus Walleij 	struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
295f80cb526SLinus Walleij 
296f80cb526SLinus Walleij 	return __get_gpio_state_p3(group, pin);
297f80cb526SLinus Walleij }
298f80cb526SLinus Walleij 
299f80cb526SLinus Walleij static int lpc32xx_gpi_get_value(struct gpio_chip *chip, unsigned pin)
300f80cb526SLinus Walleij {
301f80cb526SLinus Walleij 	struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
302f80cb526SLinus Walleij 
303f80cb526SLinus Walleij 	return __get_gpi_state_p3(group, pin);
304f80cb526SLinus Walleij }
305f80cb526SLinus Walleij 
306f80cb526SLinus Walleij static int lpc32xx_gpio_dir_output_p012(struct gpio_chip *chip, unsigned pin,
307f80cb526SLinus Walleij 	int value)
308f80cb526SLinus Walleij {
309f80cb526SLinus Walleij 	struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
310f80cb526SLinus Walleij 
311f80cb526SLinus Walleij 	__set_gpio_dir_p012(group, pin, 0);
312f80cb526SLinus Walleij 
313f80cb526SLinus Walleij 	return 0;
314f80cb526SLinus Walleij }
315f80cb526SLinus Walleij 
316f80cb526SLinus Walleij static int lpc32xx_gpio_dir_output_p3(struct gpio_chip *chip, unsigned pin,
317f80cb526SLinus Walleij 	int value)
318f80cb526SLinus Walleij {
319f80cb526SLinus Walleij 	struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
320f80cb526SLinus Walleij 
321f80cb526SLinus Walleij 	__set_gpio_dir_p3(group, pin, 0);
322f80cb526SLinus Walleij 
323f80cb526SLinus Walleij 	return 0;
324f80cb526SLinus Walleij }
325f80cb526SLinus Walleij 
326f80cb526SLinus Walleij static int lpc32xx_gpio_dir_out_always(struct gpio_chip *chip, unsigned pin,
327f80cb526SLinus Walleij 	int value)
328f80cb526SLinus Walleij {
329f80cb526SLinus Walleij 	return 0;
330f80cb526SLinus Walleij }
331f80cb526SLinus Walleij 
332f80cb526SLinus Walleij static void lpc32xx_gpio_set_value_p012(struct gpio_chip *chip, unsigned pin,
333f80cb526SLinus Walleij 	int value)
334f80cb526SLinus Walleij {
335f80cb526SLinus Walleij 	struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
336f80cb526SLinus Walleij 
337f80cb526SLinus Walleij 	__set_gpio_level_p012(group, pin, value);
338f80cb526SLinus Walleij }
339f80cb526SLinus Walleij 
340f80cb526SLinus Walleij static void lpc32xx_gpio_set_value_p3(struct gpio_chip *chip, unsigned pin,
341f80cb526SLinus Walleij 	int value)
342f80cb526SLinus Walleij {
343f80cb526SLinus Walleij 	struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
344f80cb526SLinus Walleij 
345f80cb526SLinus Walleij 	__set_gpio_level_p3(group, pin, value);
346f80cb526SLinus Walleij }
347f80cb526SLinus Walleij 
348f80cb526SLinus Walleij static void lpc32xx_gpo_set_value(struct gpio_chip *chip, unsigned pin,
349f80cb526SLinus Walleij 	int value)
350f80cb526SLinus Walleij {
351f80cb526SLinus Walleij 	struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
352f80cb526SLinus Walleij 
353f80cb526SLinus Walleij 	__set_gpo_level_p3(group, pin, value);
354f80cb526SLinus Walleij }
355f80cb526SLinus Walleij 
35646158aadSRoland Stigge static int lpc32xx_gpo_get_value(struct gpio_chip *chip, unsigned pin)
35746158aadSRoland Stigge {
35846158aadSRoland Stigge 	struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
35946158aadSRoland Stigge 
36046158aadSRoland Stigge 	return __get_gpo_state_p3(group, pin);
36146158aadSRoland Stigge }
36246158aadSRoland Stigge 
363f80cb526SLinus Walleij static int lpc32xx_gpio_request(struct gpio_chip *chip, unsigned pin)
364f80cb526SLinus Walleij {
365f80cb526SLinus Walleij 	if (pin < chip->ngpio)
366f80cb526SLinus Walleij 		return 0;
367f80cb526SLinus Walleij 
368f80cb526SLinus Walleij 	return -EINVAL;
369f80cb526SLinus Walleij }
370f80cb526SLinus Walleij 
3710bdfeddcSRoland Stigge static int lpc32xx_gpio_to_irq_p01(struct gpio_chip *chip, unsigned offset)
3720bdfeddcSRoland Stigge {
3730bdfeddcSRoland Stigge 	return IRQ_LPC32XX_P0_P1_IRQ;
3740bdfeddcSRoland Stigge }
3750bdfeddcSRoland Stigge 
3760bdfeddcSRoland Stigge static const char lpc32xx_gpio_to_irq_gpio_p3_table[] = {
3770bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPIO_00,
3780bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPIO_01,
3790bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPIO_02,
3800bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPIO_03,
3810bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPIO_04,
3820bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPIO_05,
3830bdfeddcSRoland Stigge };
3840bdfeddcSRoland Stigge 
3850bdfeddcSRoland Stigge static int lpc32xx_gpio_to_irq_gpio_p3(struct gpio_chip *chip, unsigned offset)
3860bdfeddcSRoland Stigge {
3870bdfeddcSRoland Stigge 	if (offset < ARRAY_SIZE(lpc32xx_gpio_to_irq_gpio_p3_table))
3880bdfeddcSRoland Stigge 		return lpc32xx_gpio_to_irq_gpio_p3_table[offset];
3890bdfeddcSRoland Stigge 	return -ENXIO;
3900bdfeddcSRoland Stigge }
3910bdfeddcSRoland Stigge 
3920bdfeddcSRoland Stigge static const char lpc32xx_gpio_to_irq_gpi_p3_table[] = {
3930bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_00,
3940bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_01,
3950bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_02,
3960bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_03,
3970bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_04,
3980bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_05,
3990bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_06,
4000bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_07,
4010bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_08,
4020bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_09,
4030bdfeddcSRoland Stigge 	-ENXIO, /* 10 */
4040bdfeddcSRoland Stigge 	-ENXIO, /* 11 */
4050bdfeddcSRoland Stigge 	-ENXIO, /* 12 */
4060bdfeddcSRoland Stigge 	-ENXIO, /* 13 */
4070bdfeddcSRoland Stigge 	-ENXIO, /* 14 */
4080bdfeddcSRoland Stigge 	-ENXIO, /* 15 */
4090bdfeddcSRoland Stigge 	-ENXIO, /* 16 */
4100bdfeddcSRoland Stigge 	-ENXIO, /* 17 */
4110bdfeddcSRoland Stigge 	-ENXIO, /* 18 */
4120bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_19,
4130bdfeddcSRoland Stigge 	-ENXIO, /* 20 */
4140bdfeddcSRoland Stigge 	-ENXIO, /* 21 */
4150bdfeddcSRoland Stigge 	-ENXIO, /* 22 */
4160bdfeddcSRoland Stigge 	-ENXIO, /* 23 */
4170bdfeddcSRoland Stigge 	-ENXIO, /* 24 */
4180bdfeddcSRoland Stigge 	-ENXIO, /* 25 */
4190bdfeddcSRoland Stigge 	-ENXIO, /* 26 */
4200bdfeddcSRoland Stigge 	-ENXIO, /* 27 */
4210bdfeddcSRoland Stigge 	IRQ_LPC32XX_GPI_28,
4220bdfeddcSRoland Stigge };
4230bdfeddcSRoland Stigge 
4240bdfeddcSRoland Stigge static int lpc32xx_gpio_to_irq_gpi_p3(struct gpio_chip *chip, unsigned offset)
4250bdfeddcSRoland Stigge {
4260bdfeddcSRoland Stigge 	if (offset < ARRAY_SIZE(lpc32xx_gpio_to_irq_gpi_p3_table))
4270bdfeddcSRoland Stigge 		return lpc32xx_gpio_to_irq_gpi_p3_table[offset];
4280bdfeddcSRoland Stigge 	return -ENXIO;
4290bdfeddcSRoland Stigge }
4300bdfeddcSRoland Stigge 
431f80cb526SLinus Walleij static struct lpc32xx_gpio_chip lpc32xx_gpiochip[] = {
432f80cb526SLinus Walleij 	{
433f80cb526SLinus Walleij 		.chip = {
434f80cb526SLinus Walleij 			.label			= "gpio_p0",
435f80cb526SLinus Walleij 			.direction_input	= lpc32xx_gpio_dir_input_p012,
436f80cb526SLinus Walleij 			.get			= lpc32xx_gpio_get_value_p012,
437f80cb526SLinus Walleij 			.direction_output	= lpc32xx_gpio_dir_output_p012,
438f80cb526SLinus Walleij 			.set			= lpc32xx_gpio_set_value_p012,
439f80cb526SLinus Walleij 			.request		= lpc32xx_gpio_request,
4400bdfeddcSRoland Stigge 			.to_irq			= lpc32xx_gpio_to_irq_p01,
441f80cb526SLinus Walleij 			.base			= LPC32XX_GPIO_P0_GRP,
442f80cb526SLinus Walleij 			.ngpio			= LPC32XX_GPIO_P0_MAX,
443f80cb526SLinus Walleij 			.names			= gpio_p0_names,
444f80cb526SLinus Walleij 			.can_sleep		= 0,
445f80cb526SLinus Walleij 		},
446f80cb526SLinus Walleij 		.gpio_grp = &gpio_grp_regs_p0,
447f80cb526SLinus Walleij 	},
448f80cb526SLinus Walleij 	{
449f80cb526SLinus Walleij 		.chip = {
450f80cb526SLinus Walleij 			.label			= "gpio_p1",
451f80cb526SLinus Walleij 			.direction_input	= lpc32xx_gpio_dir_input_p012,
452f80cb526SLinus Walleij 			.get			= lpc32xx_gpio_get_value_p012,
453f80cb526SLinus Walleij 			.direction_output	= lpc32xx_gpio_dir_output_p012,
454f80cb526SLinus Walleij 			.set			= lpc32xx_gpio_set_value_p012,
455f80cb526SLinus Walleij 			.request		= lpc32xx_gpio_request,
4560bdfeddcSRoland Stigge 			.to_irq			= lpc32xx_gpio_to_irq_p01,
457f80cb526SLinus Walleij 			.base			= LPC32XX_GPIO_P1_GRP,
458f80cb526SLinus Walleij 			.ngpio			= LPC32XX_GPIO_P1_MAX,
459f80cb526SLinus Walleij 			.names			= gpio_p1_names,
460f80cb526SLinus Walleij 			.can_sleep		= 0,
461f80cb526SLinus Walleij 		},
462f80cb526SLinus Walleij 		.gpio_grp = &gpio_grp_regs_p1,
463f80cb526SLinus Walleij 	},
464f80cb526SLinus Walleij 	{
465f80cb526SLinus Walleij 		.chip = {
466f80cb526SLinus Walleij 			.label			= "gpio_p2",
467f80cb526SLinus Walleij 			.direction_input	= lpc32xx_gpio_dir_input_p012,
468f80cb526SLinus Walleij 			.get			= lpc32xx_gpio_get_value_p012,
469f80cb526SLinus Walleij 			.direction_output	= lpc32xx_gpio_dir_output_p012,
470f80cb526SLinus Walleij 			.set			= lpc32xx_gpio_set_value_p012,
471f80cb526SLinus Walleij 			.request		= lpc32xx_gpio_request,
472f80cb526SLinus Walleij 			.base			= LPC32XX_GPIO_P2_GRP,
473f80cb526SLinus Walleij 			.ngpio			= LPC32XX_GPIO_P2_MAX,
474f80cb526SLinus Walleij 			.names			= gpio_p2_names,
475f80cb526SLinus Walleij 			.can_sleep		= 0,
476f80cb526SLinus Walleij 		},
477f80cb526SLinus Walleij 		.gpio_grp = &gpio_grp_regs_p2,
478f80cb526SLinus Walleij 	},
479f80cb526SLinus Walleij 	{
480f80cb526SLinus Walleij 		.chip = {
481f80cb526SLinus Walleij 			.label			= "gpio_p3",
482f80cb526SLinus Walleij 			.direction_input	= lpc32xx_gpio_dir_input_p3,
483f80cb526SLinus Walleij 			.get			= lpc32xx_gpio_get_value_p3,
484f80cb526SLinus Walleij 			.direction_output	= lpc32xx_gpio_dir_output_p3,
485f80cb526SLinus Walleij 			.set			= lpc32xx_gpio_set_value_p3,
486f80cb526SLinus Walleij 			.request		= lpc32xx_gpio_request,
4870bdfeddcSRoland Stigge 			.to_irq			= lpc32xx_gpio_to_irq_gpio_p3,
488f80cb526SLinus Walleij 			.base			= LPC32XX_GPIO_P3_GRP,
489f80cb526SLinus Walleij 			.ngpio			= LPC32XX_GPIO_P3_MAX,
490f80cb526SLinus Walleij 			.names			= gpio_p3_names,
491f80cb526SLinus Walleij 			.can_sleep		= 0,
492f80cb526SLinus Walleij 		},
493f80cb526SLinus Walleij 		.gpio_grp = &gpio_grp_regs_p3,
494f80cb526SLinus Walleij 	},
495f80cb526SLinus Walleij 	{
496f80cb526SLinus Walleij 		.chip = {
497f80cb526SLinus Walleij 			.label			= "gpi_p3",
498f80cb526SLinus Walleij 			.direction_input	= lpc32xx_gpio_dir_in_always,
499f80cb526SLinus Walleij 			.get			= lpc32xx_gpi_get_value,
500f80cb526SLinus Walleij 			.request		= lpc32xx_gpio_request,
5010bdfeddcSRoland Stigge 			.to_irq			= lpc32xx_gpio_to_irq_gpi_p3,
502f80cb526SLinus Walleij 			.base			= LPC32XX_GPI_P3_GRP,
503f80cb526SLinus Walleij 			.ngpio			= LPC32XX_GPI_P3_MAX,
504f80cb526SLinus Walleij 			.names			= gpi_p3_names,
505f80cb526SLinus Walleij 			.can_sleep		= 0,
506f80cb526SLinus Walleij 		},
507f80cb526SLinus Walleij 		.gpio_grp = &gpio_grp_regs_p3,
508f80cb526SLinus Walleij 	},
509f80cb526SLinus Walleij 	{
510f80cb526SLinus Walleij 		.chip = {
511f80cb526SLinus Walleij 			.label			= "gpo_p3",
512f80cb526SLinus Walleij 			.direction_output	= lpc32xx_gpio_dir_out_always,
513f80cb526SLinus Walleij 			.set			= lpc32xx_gpo_set_value,
51446158aadSRoland Stigge 			.get			= lpc32xx_gpo_get_value,
515f80cb526SLinus Walleij 			.request		= lpc32xx_gpio_request,
516f80cb526SLinus Walleij 			.base			= LPC32XX_GPO_P3_GRP,
517f80cb526SLinus Walleij 			.ngpio			= LPC32XX_GPO_P3_MAX,
518f80cb526SLinus Walleij 			.names			= gpo_p3_names,
519f80cb526SLinus Walleij 			.can_sleep		= 0,
520f80cb526SLinus Walleij 		},
521f80cb526SLinus Walleij 		.gpio_grp = &gpio_grp_regs_p3,
522f80cb526SLinus Walleij 	},
523f80cb526SLinus Walleij };
524f80cb526SLinus Walleij 
525e92935e1SRoland Stigge static int lpc32xx_of_xlate(struct gpio_chip *gc,
526e92935e1SRoland Stigge 			    const struct of_phandle_args *gpiospec, u32 *flags)
527e92935e1SRoland Stigge {
528e92935e1SRoland Stigge 	/* Is this the correct bank? */
529e92935e1SRoland Stigge 	u32 bank = gpiospec->args[0];
530e92935e1SRoland Stigge 	if ((bank > ARRAY_SIZE(lpc32xx_gpiochip) ||
531e92935e1SRoland Stigge 	    (gc != &lpc32xx_gpiochip[bank].chip)))
532e92935e1SRoland Stigge 		return -EINVAL;
533e92935e1SRoland Stigge 
534e92935e1SRoland Stigge 	if (flags)
535e92935e1SRoland Stigge 		*flags = gpiospec->args[2];
536e92935e1SRoland Stigge 	return gpiospec->args[1];
537e92935e1SRoland Stigge }
538e92935e1SRoland Stigge 
539e92935e1SRoland Stigge static int __devinit lpc32xx_gpio_probe(struct platform_device *pdev)
540e92935e1SRoland Stigge {
541f80cb526SLinus Walleij 	int i;
542f80cb526SLinus Walleij 
543e92935e1SRoland Stigge 	for (i = 0; i < ARRAY_SIZE(lpc32xx_gpiochip); i++) {
544e92935e1SRoland Stigge 		if (pdev->dev.of_node) {
545e92935e1SRoland Stigge 			lpc32xx_gpiochip[i].chip.of_xlate = lpc32xx_of_xlate;
546e92935e1SRoland Stigge 			lpc32xx_gpiochip[i].chip.of_gpio_n_cells = 3;
547e92935e1SRoland Stigge 			lpc32xx_gpiochip[i].chip.of_node = pdev->dev.of_node;
548e92935e1SRoland Stigge 		}
549f80cb526SLinus Walleij 		gpiochip_add(&lpc32xx_gpiochip[i].chip);
550f80cb526SLinus Walleij 	}
551e92935e1SRoland Stigge 
552e92935e1SRoland Stigge 	return 0;
553e92935e1SRoland Stigge }
554e92935e1SRoland Stigge 
555e92935e1SRoland Stigge #ifdef CONFIG_OF
556e92935e1SRoland Stigge static struct of_device_id lpc32xx_gpio_of_match[] __devinitdata = {
557e92935e1SRoland Stigge 	{ .compatible = "nxp,lpc3220-gpio", },
558e92935e1SRoland Stigge 	{ },
559e92935e1SRoland Stigge };
560e92935e1SRoland Stigge #endif
561e92935e1SRoland Stigge 
562e92935e1SRoland Stigge static struct platform_driver lpc32xx_gpio_driver = {
563e92935e1SRoland Stigge 	.driver		= {
564e92935e1SRoland Stigge 		.name	= "lpc32xx-gpio",
565e92935e1SRoland Stigge 		.owner	= THIS_MODULE,
566e92935e1SRoland Stigge 		.of_match_table = of_match_ptr(lpc32xx_gpio_of_match),
567e92935e1SRoland Stigge 	},
568e92935e1SRoland Stigge 	.probe		= lpc32xx_gpio_probe,
569e92935e1SRoland Stigge };
570e92935e1SRoland Stigge 
571e92935e1SRoland Stigge module_platform_driver(lpc32xx_gpio_driver);
572