xref: /openbmc/linux/drivers/gpio/gpio-lpc18xx.c (revision 03a5233a)
19b34d05aSVladimir Zapolskiy // SPDX-License-Identifier: GPL-2.0
213a43fd9SJoachim Eastwood /*
313a43fd9SJoachim Eastwood  * GPIO driver for NXP LPC18xx/43xx.
413a43fd9SJoachim Eastwood  *
55ddabfe8SVladimir Zapolskiy  * Copyright (C) 2018 Vladimir Zapolskiy <vz@mleia.com>
613a43fd9SJoachim Eastwood  * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
713a43fd9SJoachim Eastwood  *
813a43fd9SJoachim Eastwood  */
913a43fd9SJoachim Eastwood 
1013a43fd9SJoachim Eastwood #include <linux/clk.h>
1113a43fd9SJoachim Eastwood #include <linux/gpio/driver.h>
1213a43fd9SJoachim Eastwood #include <linux/io.h>
135ddabfe8SVladimir Zapolskiy #include <linux/irqdomain.h>
1413a43fd9SJoachim Eastwood #include <linux/module.h>
1513a43fd9SJoachim Eastwood #include <linux/of.h>
165ddabfe8SVladimir Zapolskiy #include <linux/of_address.h>
175ddabfe8SVladimir Zapolskiy #include <linux/of_irq.h>
1813a43fd9SJoachim Eastwood #include <linux/pinctrl/consumer.h>
1913a43fd9SJoachim Eastwood #include <linux/platform_device.h>
2013a43fd9SJoachim Eastwood 
2113a43fd9SJoachim Eastwood /* LPC18xx GPIO register offsets */
2213a43fd9SJoachim Eastwood #define LPC18XX_REG_DIR(n)	(0x2000 + n * sizeof(u32))
2313a43fd9SJoachim Eastwood 
2413a43fd9SJoachim Eastwood #define LPC18XX_MAX_PORTS	8
2513a43fd9SJoachim Eastwood #define LPC18XX_PINS_PER_PORT	32
2613a43fd9SJoachim Eastwood 
275ddabfe8SVladimir Zapolskiy /* LPC18xx GPIO pin interrupt controller register offsets */
285ddabfe8SVladimir Zapolskiy #define LPC18XX_GPIO_PIN_IC_ISEL	0x00
295ddabfe8SVladimir Zapolskiy #define LPC18XX_GPIO_PIN_IC_IENR	0x04
305ddabfe8SVladimir Zapolskiy #define LPC18XX_GPIO_PIN_IC_SIENR	0x08
315ddabfe8SVladimir Zapolskiy #define LPC18XX_GPIO_PIN_IC_CIENR	0x0c
325ddabfe8SVladimir Zapolskiy #define LPC18XX_GPIO_PIN_IC_IENF	0x10
335ddabfe8SVladimir Zapolskiy #define LPC18XX_GPIO_PIN_IC_SIENF	0x14
345ddabfe8SVladimir Zapolskiy #define LPC18XX_GPIO_PIN_IC_CIENF	0x18
355ddabfe8SVladimir Zapolskiy #define LPC18XX_GPIO_PIN_IC_RISE	0x1c
365ddabfe8SVladimir Zapolskiy #define LPC18XX_GPIO_PIN_IC_FALL	0x20
375ddabfe8SVladimir Zapolskiy #define LPC18XX_GPIO_PIN_IC_IST		0x24
385ddabfe8SVladimir Zapolskiy 
395ddabfe8SVladimir Zapolskiy #define NR_LPC18XX_GPIO_PIN_IC_IRQS	8
405ddabfe8SVladimir Zapolskiy 
415ddabfe8SVladimir Zapolskiy struct lpc18xx_gpio_pin_ic {
425ddabfe8SVladimir Zapolskiy 	void __iomem *base;
435ddabfe8SVladimir Zapolskiy 	struct irq_domain *domain;
445ddabfe8SVladimir Zapolskiy 	struct raw_spinlock lock;
455ddabfe8SVladimir Zapolskiy };
465ddabfe8SVladimir Zapolskiy 
4713a43fd9SJoachim Eastwood struct lpc18xx_gpio_chip {
4813a43fd9SJoachim Eastwood 	struct gpio_chip gpio;
4913a43fd9SJoachim Eastwood 	void __iomem *base;
5013a43fd9SJoachim Eastwood 	struct clk *clk;
515ddabfe8SVladimir Zapolskiy 	struct lpc18xx_gpio_pin_ic *pin_ic;
5213a43fd9SJoachim Eastwood 	spinlock_t lock;
5313a43fd9SJoachim Eastwood };
5413a43fd9SJoachim Eastwood 
lpc18xx_gpio_pin_ic_isel(struct lpc18xx_gpio_pin_ic * ic,u32 pin,bool set)555ddabfe8SVladimir Zapolskiy static inline void lpc18xx_gpio_pin_ic_isel(struct lpc18xx_gpio_pin_ic *ic,
565ddabfe8SVladimir Zapolskiy 					    u32 pin, bool set)
575ddabfe8SVladimir Zapolskiy {
585ddabfe8SVladimir Zapolskiy 	u32 val = readl_relaxed(ic->base + LPC18XX_GPIO_PIN_IC_ISEL);
595ddabfe8SVladimir Zapolskiy 
605ddabfe8SVladimir Zapolskiy 	if (set)
615ddabfe8SVladimir Zapolskiy 		val &= ~BIT(pin);
625ddabfe8SVladimir Zapolskiy 	else
635ddabfe8SVladimir Zapolskiy 		val |= BIT(pin);
645ddabfe8SVladimir Zapolskiy 
655ddabfe8SVladimir Zapolskiy 	writel_relaxed(val, ic->base + LPC18XX_GPIO_PIN_IC_ISEL);
665ddabfe8SVladimir Zapolskiy }
675ddabfe8SVladimir Zapolskiy 
lpc18xx_gpio_pin_ic_set(struct lpc18xx_gpio_pin_ic * ic,u32 pin,u32 reg)685ddabfe8SVladimir Zapolskiy static inline void lpc18xx_gpio_pin_ic_set(struct lpc18xx_gpio_pin_ic *ic,
695ddabfe8SVladimir Zapolskiy 					   u32 pin, u32 reg)
705ddabfe8SVladimir Zapolskiy {
715ddabfe8SVladimir Zapolskiy 	writel_relaxed(BIT(pin), ic->base + reg);
725ddabfe8SVladimir Zapolskiy }
735ddabfe8SVladimir Zapolskiy 
lpc18xx_gpio_pin_ic_mask(struct irq_data * d)745ddabfe8SVladimir Zapolskiy static void lpc18xx_gpio_pin_ic_mask(struct irq_data *d)
755ddabfe8SVladimir Zapolskiy {
765ddabfe8SVladimir Zapolskiy 	struct lpc18xx_gpio_pin_ic *ic = d->chip_data;
775ddabfe8SVladimir Zapolskiy 	u32 type = irqd_get_trigger_type(d);
785ddabfe8SVladimir Zapolskiy 
795ddabfe8SVladimir Zapolskiy 	raw_spin_lock(&ic->lock);
805ddabfe8SVladimir Zapolskiy 
815ddabfe8SVladimir Zapolskiy 	if (type & IRQ_TYPE_LEVEL_MASK || type & IRQ_TYPE_EDGE_RISING)
825ddabfe8SVladimir Zapolskiy 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
835ddabfe8SVladimir Zapolskiy 					LPC18XX_GPIO_PIN_IC_CIENR);
845ddabfe8SVladimir Zapolskiy 
855ddabfe8SVladimir Zapolskiy 	if (type & IRQ_TYPE_EDGE_FALLING)
865ddabfe8SVladimir Zapolskiy 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
875ddabfe8SVladimir Zapolskiy 					LPC18XX_GPIO_PIN_IC_CIENF);
885ddabfe8SVladimir Zapolskiy 
895ddabfe8SVladimir Zapolskiy 	raw_spin_unlock(&ic->lock);
905ddabfe8SVladimir Zapolskiy 
915ddabfe8SVladimir Zapolskiy 	irq_chip_mask_parent(d);
925ddabfe8SVladimir Zapolskiy }
935ddabfe8SVladimir Zapolskiy 
lpc18xx_gpio_pin_ic_unmask(struct irq_data * d)945ddabfe8SVladimir Zapolskiy static void lpc18xx_gpio_pin_ic_unmask(struct irq_data *d)
955ddabfe8SVladimir Zapolskiy {
965ddabfe8SVladimir Zapolskiy 	struct lpc18xx_gpio_pin_ic *ic = d->chip_data;
975ddabfe8SVladimir Zapolskiy 	u32 type = irqd_get_trigger_type(d);
985ddabfe8SVladimir Zapolskiy 
995ddabfe8SVladimir Zapolskiy 	raw_spin_lock(&ic->lock);
1005ddabfe8SVladimir Zapolskiy 
1015ddabfe8SVladimir Zapolskiy 	if (type & IRQ_TYPE_LEVEL_MASK || type & IRQ_TYPE_EDGE_RISING)
1025ddabfe8SVladimir Zapolskiy 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
1035ddabfe8SVladimir Zapolskiy 					LPC18XX_GPIO_PIN_IC_SIENR);
1045ddabfe8SVladimir Zapolskiy 
1055ddabfe8SVladimir Zapolskiy 	if (type & IRQ_TYPE_EDGE_FALLING)
1065ddabfe8SVladimir Zapolskiy 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
1075ddabfe8SVladimir Zapolskiy 					LPC18XX_GPIO_PIN_IC_SIENF);
1085ddabfe8SVladimir Zapolskiy 
1095ddabfe8SVladimir Zapolskiy 	raw_spin_unlock(&ic->lock);
1105ddabfe8SVladimir Zapolskiy 
1115ddabfe8SVladimir Zapolskiy 	irq_chip_unmask_parent(d);
1125ddabfe8SVladimir Zapolskiy }
1135ddabfe8SVladimir Zapolskiy 
lpc18xx_gpio_pin_ic_eoi(struct irq_data * d)1145ddabfe8SVladimir Zapolskiy static void lpc18xx_gpio_pin_ic_eoi(struct irq_data *d)
1155ddabfe8SVladimir Zapolskiy {
1165ddabfe8SVladimir Zapolskiy 	struct lpc18xx_gpio_pin_ic *ic = d->chip_data;
1175ddabfe8SVladimir Zapolskiy 	u32 type = irqd_get_trigger_type(d);
1185ddabfe8SVladimir Zapolskiy 
1195ddabfe8SVladimir Zapolskiy 	raw_spin_lock(&ic->lock);
1205ddabfe8SVladimir Zapolskiy 
1215ddabfe8SVladimir Zapolskiy 	if (type & IRQ_TYPE_EDGE_BOTH)
1225ddabfe8SVladimir Zapolskiy 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
1235ddabfe8SVladimir Zapolskiy 					LPC18XX_GPIO_PIN_IC_IST);
1245ddabfe8SVladimir Zapolskiy 
1255ddabfe8SVladimir Zapolskiy 	raw_spin_unlock(&ic->lock);
1265ddabfe8SVladimir Zapolskiy 
1275ddabfe8SVladimir Zapolskiy 	irq_chip_eoi_parent(d);
1285ddabfe8SVladimir Zapolskiy }
1295ddabfe8SVladimir Zapolskiy 
lpc18xx_gpio_pin_ic_set_type(struct irq_data * d,unsigned int type)1305ddabfe8SVladimir Zapolskiy static int lpc18xx_gpio_pin_ic_set_type(struct irq_data *d, unsigned int type)
1315ddabfe8SVladimir Zapolskiy {
1325ddabfe8SVladimir Zapolskiy 	struct lpc18xx_gpio_pin_ic *ic = d->chip_data;
1335ddabfe8SVladimir Zapolskiy 
1345ddabfe8SVladimir Zapolskiy 	raw_spin_lock(&ic->lock);
1355ddabfe8SVladimir Zapolskiy 
1365ddabfe8SVladimir Zapolskiy 	if (type & IRQ_TYPE_LEVEL_HIGH) {
1375ddabfe8SVladimir Zapolskiy 		lpc18xx_gpio_pin_ic_isel(ic, d->hwirq, true);
1385ddabfe8SVladimir Zapolskiy 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
1395ddabfe8SVladimir Zapolskiy 					LPC18XX_GPIO_PIN_IC_SIENF);
1405ddabfe8SVladimir Zapolskiy 	} else if (type & IRQ_TYPE_LEVEL_LOW) {
1415ddabfe8SVladimir Zapolskiy 		lpc18xx_gpio_pin_ic_isel(ic, d->hwirq, true);
1425ddabfe8SVladimir Zapolskiy 		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
1435ddabfe8SVladimir Zapolskiy 					LPC18XX_GPIO_PIN_IC_CIENF);
1445ddabfe8SVladimir Zapolskiy 	} else {
1455ddabfe8SVladimir Zapolskiy 		lpc18xx_gpio_pin_ic_isel(ic, d->hwirq, false);
1465ddabfe8SVladimir Zapolskiy 	}
1475ddabfe8SVladimir Zapolskiy 
1485ddabfe8SVladimir Zapolskiy 	raw_spin_unlock(&ic->lock);
1495ddabfe8SVladimir Zapolskiy 
1505ddabfe8SVladimir Zapolskiy 	return 0;
1515ddabfe8SVladimir Zapolskiy }
1525ddabfe8SVladimir Zapolskiy 
1535ddabfe8SVladimir Zapolskiy static struct irq_chip lpc18xx_gpio_pin_ic = {
1545ddabfe8SVladimir Zapolskiy 	.name		= "LPC18xx GPIO pin",
1555ddabfe8SVladimir Zapolskiy 	.irq_mask	= lpc18xx_gpio_pin_ic_mask,
1565ddabfe8SVladimir Zapolskiy 	.irq_unmask	= lpc18xx_gpio_pin_ic_unmask,
1575ddabfe8SVladimir Zapolskiy 	.irq_eoi	= lpc18xx_gpio_pin_ic_eoi,
1585ddabfe8SVladimir Zapolskiy 	.irq_set_type	= lpc18xx_gpio_pin_ic_set_type,
1595ddabfe8SVladimir Zapolskiy 	.flags		= IRQCHIP_SET_TYPE_MASKED,
1605ddabfe8SVladimir Zapolskiy };
1615ddabfe8SVladimir Zapolskiy 
lpc18xx_gpio_pin_ic_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * data)1625ddabfe8SVladimir Zapolskiy static int lpc18xx_gpio_pin_ic_domain_alloc(struct irq_domain *domain,
1635ddabfe8SVladimir Zapolskiy 					    unsigned int virq,
1645ddabfe8SVladimir Zapolskiy 					    unsigned int nr_irqs, void *data)
1655ddabfe8SVladimir Zapolskiy {
1665ddabfe8SVladimir Zapolskiy 	struct irq_fwspec parent_fwspec, *fwspec = data;
1675ddabfe8SVladimir Zapolskiy 	struct lpc18xx_gpio_pin_ic *ic = domain->host_data;
1685ddabfe8SVladimir Zapolskiy 	irq_hw_number_t hwirq;
1695ddabfe8SVladimir Zapolskiy 	int ret;
1705ddabfe8SVladimir Zapolskiy 
1715ddabfe8SVladimir Zapolskiy 	if (nr_irqs != 1)
1725ddabfe8SVladimir Zapolskiy 		return -EINVAL;
1735ddabfe8SVladimir Zapolskiy 
1745ddabfe8SVladimir Zapolskiy 	hwirq = fwspec->param[0];
1755ddabfe8SVladimir Zapolskiy 	if (hwirq >= NR_LPC18XX_GPIO_PIN_IC_IRQS)
1765ddabfe8SVladimir Zapolskiy 		return -EINVAL;
1775ddabfe8SVladimir Zapolskiy 
1785ddabfe8SVladimir Zapolskiy 	/*
1795ddabfe8SVladimir Zapolskiy 	 * All LPC18xx/LPC43xx GPIO pin hardware interrupts are translated
1805ddabfe8SVladimir Zapolskiy 	 * into edge interrupts 32...39 on parent Cortex-M3/M4 NVIC
1815ddabfe8SVladimir Zapolskiy 	 */
1825ddabfe8SVladimir Zapolskiy 	parent_fwspec.fwnode = domain->parent->fwnode;
1835ddabfe8SVladimir Zapolskiy 	parent_fwspec.param_count = 1;
1845ddabfe8SVladimir Zapolskiy 	parent_fwspec.param[0] = hwirq + 32;
1855ddabfe8SVladimir Zapolskiy 
1865ddabfe8SVladimir Zapolskiy 	ret = irq_domain_alloc_irqs_parent(domain, virq, 1, &parent_fwspec);
1875ddabfe8SVladimir Zapolskiy 	if (ret < 0) {
1885ddabfe8SVladimir Zapolskiy 		pr_err("failed to allocate parent irq %u: %d\n",
1895ddabfe8SVladimir Zapolskiy 		       parent_fwspec.param[0], ret);
1905ddabfe8SVladimir Zapolskiy 		return ret;
1915ddabfe8SVladimir Zapolskiy 	}
1925ddabfe8SVladimir Zapolskiy 
1935ddabfe8SVladimir Zapolskiy 	return irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
1945ddabfe8SVladimir Zapolskiy 					     &lpc18xx_gpio_pin_ic, ic);
1955ddabfe8SVladimir Zapolskiy }
1965ddabfe8SVladimir Zapolskiy 
1975ddabfe8SVladimir Zapolskiy static const struct irq_domain_ops lpc18xx_gpio_pin_ic_domain_ops = {
1985ddabfe8SVladimir Zapolskiy 	.alloc	= lpc18xx_gpio_pin_ic_domain_alloc,
1995ddabfe8SVladimir Zapolskiy 	.xlate	= irq_domain_xlate_twocell,
2005ddabfe8SVladimir Zapolskiy 	.free	= irq_domain_free_irqs_common,
2015ddabfe8SVladimir Zapolskiy };
2025ddabfe8SVladimir Zapolskiy 
lpc18xx_gpio_pin_ic_probe(struct lpc18xx_gpio_chip * gc)2035ddabfe8SVladimir Zapolskiy static int lpc18xx_gpio_pin_ic_probe(struct lpc18xx_gpio_chip *gc)
2045ddabfe8SVladimir Zapolskiy {
2055ddabfe8SVladimir Zapolskiy 	struct device *dev = gc->gpio.parent;
2065ddabfe8SVladimir Zapolskiy 	struct irq_domain *parent_domain;
2075ddabfe8SVladimir Zapolskiy 	struct device_node *parent_node;
2085ddabfe8SVladimir Zapolskiy 	struct lpc18xx_gpio_pin_ic *ic;
2095ddabfe8SVladimir Zapolskiy 	struct resource res;
2105ddabfe8SVladimir Zapolskiy 	int ret, index;
2115ddabfe8SVladimir Zapolskiy 
2125ddabfe8SVladimir Zapolskiy 	parent_node = of_irq_find_parent(dev->of_node);
2135ddabfe8SVladimir Zapolskiy 	if (!parent_node)
2145ddabfe8SVladimir Zapolskiy 		return -ENXIO;
2155ddabfe8SVladimir Zapolskiy 
2165ddabfe8SVladimir Zapolskiy 	parent_domain = irq_find_host(parent_node);
2175ddabfe8SVladimir Zapolskiy 	of_node_put(parent_node);
2185ddabfe8SVladimir Zapolskiy 	if (!parent_domain)
2195ddabfe8SVladimir Zapolskiy 		return -ENXIO;
2205ddabfe8SVladimir Zapolskiy 
2215ddabfe8SVladimir Zapolskiy 	ic = devm_kzalloc(dev, sizeof(*ic), GFP_KERNEL);
2225ddabfe8SVladimir Zapolskiy 	if (!ic)
2235ddabfe8SVladimir Zapolskiy 		return -ENOMEM;
2245ddabfe8SVladimir Zapolskiy 
2255ddabfe8SVladimir Zapolskiy 	index = of_property_match_string(dev->of_node, "reg-names",
2265ddabfe8SVladimir Zapolskiy 					 "gpio-pin-ic");
2275ddabfe8SVladimir Zapolskiy 	if (index < 0) {
2285ddabfe8SVladimir Zapolskiy 		ret = -ENODEV;
2295ddabfe8SVladimir Zapolskiy 		goto free_ic;
2305ddabfe8SVladimir Zapolskiy 	}
2315ddabfe8SVladimir Zapolskiy 
2325ddabfe8SVladimir Zapolskiy 	ret = of_address_to_resource(dev->of_node, index, &res);
2335ddabfe8SVladimir Zapolskiy 	if (ret < 0)
2345ddabfe8SVladimir Zapolskiy 		goto free_ic;
2355ddabfe8SVladimir Zapolskiy 
2365ddabfe8SVladimir Zapolskiy 	ic->base = devm_ioremap_resource(dev, &res);
2375ddabfe8SVladimir Zapolskiy 	if (IS_ERR(ic->base)) {
2385ddabfe8SVladimir Zapolskiy 		ret = PTR_ERR(ic->base);
2395ddabfe8SVladimir Zapolskiy 		goto free_ic;
2405ddabfe8SVladimir Zapolskiy 	}
2415ddabfe8SVladimir Zapolskiy 
2425ddabfe8SVladimir Zapolskiy 	raw_spin_lock_init(&ic->lock);
2435ddabfe8SVladimir Zapolskiy 
2445ddabfe8SVladimir Zapolskiy 	ic->domain = irq_domain_add_hierarchy(parent_domain, 0,
2455ddabfe8SVladimir Zapolskiy 					      NR_LPC18XX_GPIO_PIN_IC_IRQS,
2465ddabfe8SVladimir Zapolskiy 					      dev->of_node,
2475ddabfe8SVladimir Zapolskiy 					      &lpc18xx_gpio_pin_ic_domain_ops,
2485ddabfe8SVladimir Zapolskiy 					      ic);
2495ddabfe8SVladimir Zapolskiy 	if (!ic->domain) {
2505ddabfe8SVladimir Zapolskiy 		pr_err("unable to add irq domain\n");
2515ddabfe8SVladimir Zapolskiy 		ret = -ENODEV;
2525ddabfe8SVladimir Zapolskiy 		goto free_iomap;
2535ddabfe8SVladimir Zapolskiy 	}
2545ddabfe8SVladimir Zapolskiy 
2555ddabfe8SVladimir Zapolskiy 	gc->pin_ic = ic;
2565ddabfe8SVladimir Zapolskiy 
2575ddabfe8SVladimir Zapolskiy 	return 0;
2585ddabfe8SVladimir Zapolskiy 
2595ddabfe8SVladimir Zapolskiy free_iomap:
2605ddabfe8SVladimir Zapolskiy 	devm_iounmap(dev, ic->base);
2615ddabfe8SVladimir Zapolskiy free_ic:
2625ddabfe8SVladimir Zapolskiy 	devm_kfree(dev, ic);
2635ddabfe8SVladimir Zapolskiy 
2645ddabfe8SVladimir Zapolskiy 	return ret;
2655ddabfe8SVladimir Zapolskiy }
2665ddabfe8SVladimir Zapolskiy 
lpc18xx_gpio_set(struct gpio_chip * chip,unsigned offset,int value)26713a43fd9SJoachim Eastwood static void lpc18xx_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
26813a43fd9SJoachim Eastwood {
269d3de31d4SLinus Walleij 	struct lpc18xx_gpio_chip *gc = gpiochip_get_data(chip);
27013a43fd9SJoachim Eastwood 	writeb(value ? 1 : 0, gc->base + offset);
27113a43fd9SJoachim Eastwood }
27213a43fd9SJoachim Eastwood 
lpc18xx_gpio_get(struct gpio_chip * chip,unsigned offset)27313a43fd9SJoachim Eastwood static int lpc18xx_gpio_get(struct gpio_chip *chip, unsigned offset)
27413a43fd9SJoachim Eastwood {
275d3de31d4SLinus Walleij 	struct lpc18xx_gpio_chip *gc = gpiochip_get_data(chip);
27613a43fd9SJoachim Eastwood 	return !!readb(gc->base + offset);
27713a43fd9SJoachim Eastwood }
27813a43fd9SJoachim Eastwood 
lpc18xx_gpio_direction(struct gpio_chip * chip,unsigned offset,bool out)27913a43fd9SJoachim Eastwood static int lpc18xx_gpio_direction(struct gpio_chip *chip, unsigned offset,
28013a43fd9SJoachim Eastwood 				  bool out)
28113a43fd9SJoachim Eastwood {
282d3de31d4SLinus Walleij 	struct lpc18xx_gpio_chip *gc = gpiochip_get_data(chip);
28313a43fd9SJoachim Eastwood 	unsigned long flags;
28413a43fd9SJoachim Eastwood 	u32 port, pin, dir;
28513a43fd9SJoachim Eastwood 
28613a43fd9SJoachim Eastwood 	port = offset / LPC18XX_PINS_PER_PORT;
28713a43fd9SJoachim Eastwood 	pin  = offset % LPC18XX_PINS_PER_PORT;
28813a43fd9SJoachim Eastwood 
28913a43fd9SJoachim Eastwood 	spin_lock_irqsave(&gc->lock, flags);
29013a43fd9SJoachim Eastwood 	dir = readl(gc->base + LPC18XX_REG_DIR(port));
29113a43fd9SJoachim Eastwood 	if (out)
29213a43fd9SJoachim Eastwood 		dir |= BIT(pin);
29313a43fd9SJoachim Eastwood 	else
29413a43fd9SJoachim Eastwood 		dir &= ~BIT(pin);
29513a43fd9SJoachim Eastwood 	writel(dir, gc->base + LPC18XX_REG_DIR(port));
29613a43fd9SJoachim Eastwood 	spin_unlock_irqrestore(&gc->lock, flags);
29713a43fd9SJoachim Eastwood 
29813a43fd9SJoachim Eastwood 	return 0;
29913a43fd9SJoachim Eastwood }
30013a43fd9SJoachim Eastwood 
lpc18xx_gpio_direction_input(struct gpio_chip * chip,unsigned offset)30113a43fd9SJoachim Eastwood static int lpc18xx_gpio_direction_input(struct gpio_chip *chip,
30213a43fd9SJoachim Eastwood 					unsigned offset)
30313a43fd9SJoachim Eastwood {
30413a43fd9SJoachim Eastwood 	return lpc18xx_gpio_direction(chip, offset, false);
30513a43fd9SJoachim Eastwood }
30613a43fd9SJoachim Eastwood 
lpc18xx_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)30713a43fd9SJoachim Eastwood static int lpc18xx_gpio_direction_output(struct gpio_chip *chip,
30813a43fd9SJoachim Eastwood 					 unsigned offset, int value)
30913a43fd9SJoachim Eastwood {
31013a43fd9SJoachim Eastwood 	lpc18xx_gpio_set(chip, offset, value);
31113a43fd9SJoachim Eastwood 	return lpc18xx_gpio_direction(chip, offset, true);
31213a43fd9SJoachim Eastwood }
31313a43fd9SJoachim Eastwood 
314e35b5ab0SJulia Lawall static const struct gpio_chip lpc18xx_chip = {
31513a43fd9SJoachim Eastwood 	.label			= "lpc18xx/43xx-gpio",
316203f0daaSJonas Gorski 	.request		= gpiochip_generic_request,
317203f0daaSJonas Gorski 	.free			= gpiochip_generic_free,
31813a43fd9SJoachim Eastwood 	.direction_input	= lpc18xx_gpio_direction_input,
31913a43fd9SJoachim Eastwood 	.direction_output	= lpc18xx_gpio_direction_output,
32013a43fd9SJoachim Eastwood 	.set			= lpc18xx_gpio_set,
32113a43fd9SJoachim Eastwood 	.get			= lpc18xx_gpio_get,
32213a43fd9SJoachim Eastwood 	.ngpio			= LPC18XX_MAX_PORTS * LPC18XX_PINS_PER_PORT,
32313a43fd9SJoachim Eastwood 	.owner			= THIS_MODULE,
32413a43fd9SJoachim Eastwood };
32513a43fd9SJoachim Eastwood 
lpc18xx_gpio_probe(struct platform_device * pdev)32613a43fd9SJoachim Eastwood static int lpc18xx_gpio_probe(struct platform_device *pdev)
32713a43fd9SJoachim Eastwood {
3289dd1a30cSVladimir Zapolskiy 	struct device *dev = &pdev->dev;
32913a43fd9SJoachim Eastwood 	struct lpc18xx_gpio_chip *gc;
3305ddabfe8SVladimir Zapolskiy 	int index, ret;
33113a43fd9SJoachim Eastwood 
3329dd1a30cSVladimir Zapolskiy 	gc = devm_kzalloc(dev, sizeof(*gc), GFP_KERNEL);
33313a43fd9SJoachim Eastwood 	if (!gc)
33413a43fd9SJoachim Eastwood 		return -ENOMEM;
33513a43fd9SJoachim Eastwood 
33613a43fd9SJoachim Eastwood 	gc->gpio = lpc18xx_chip;
33713a43fd9SJoachim Eastwood 	platform_set_drvdata(pdev, gc);
33813a43fd9SJoachim Eastwood 
3395ddabfe8SVladimir Zapolskiy 	index = of_property_match_string(dev->of_node, "reg-names", "gpio");
3405ddabfe8SVladimir Zapolskiy 	if (index < 0) {
3415ddabfe8SVladimir Zapolskiy 		/* To support backward compatibility take the first resource */
34247b4916cSEnrico Weigelt, metux IT consult 		gc->base = devm_platform_ioremap_resource(pdev, 0);
3435ddabfe8SVladimir Zapolskiy 	} else {
3445ddabfe8SVladimir Zapolskiy 		struct resource res;
3455ddabfe8SVladimir Zapolskiy 
3465ddabfe8SVladimir Zapolskiy 		ret = of_address_to_resource(dev->of_node, index, &res);
3475ddabfe8SVladimir Zapolskiy 		if (ret < 0)
3485ddabfe8SVladimir Zapolskiy 			return ret;
3495ddabfe8SVladimir Zapolskiy 
3505ddabfe8SVladimir Zapolskiy 		gc->base = devm_ioremap_resource(dev, &res);
3515ddabfe8SVladimir Zapolskiy 	}
35213a43fd9SJoachim Eastwood 	if (IS_ERR(gc->base))
35313a43fd9SJoachim Eastwood 		return PTR_ERR(gc->base);
35413a43fd9SJoachim Eastwood 
3559dd1a30cSVladimir Zapolskiy 	gc->clk = devm_clk_get(dev, NULL);
35613a43fd9SJoachim Eastwood 	if (IS_ERR(gc->clk)) {
3579dd1a30cSVladimir Zapolskiy 		dev_err(dev, "input clock not found\n");
35813a43fd9SJoachim Eastwood 		return PTR_ERR(gc->clk);
35913a43fd9SJoachim Eastwood 	}
36013a43fd9SJoachim Eastwood 
36113a43fd9SJoachim Eastwood 	ret = clk_prepare_enable(gc->clk);
36213a43fd9SJoachim Eastwood 	if (ret) {
3639dd1a30cSVladimir Zapolskiy 		dev_err(dev, "unable to enable clock\n");
36413a43fd9SJoachim Eastwood 		return ret;
36513a43fd9SJoachim Eastwood 	}
36613a43fd9SJoachim Eastwood 
36713a43fd9SJoachim Eastwood 	spin_lock_init(&gc->lock);
36813a43fd9SJoachim Eastwood 
3699dd1a30cSVladimir Zapolskiy 	gc->gpio.parent = dev;
37013a43fd9SJoachim Eastwood 
371985d8d5cSVladimir Zapolskiy 	ret = devm_gpiochip_add_data(dev, &gc->gpio, gc);
37213a43fd9SJoachim Eastwood 	if (ret) {
3739dd1a30cSVladimir Zapolskiy 		dev_err(dev, "failed to add gpio chip\n");
37413a43fd9SJoachim Eastwood 		clk_disable_unprepare(gc->clk);
37513a43fd9SJoachim Eastwood 		return ret;
37613a43fd9SJoachim Eastwood 	}
37713a43fd9SJoachim Eastwood 
3785ddabfe8SVladimir Zapolskiy 	/* On error GPIO pin interrupt controller just won't be registered */
3795ddabfe8SVladimir Zapolskiy 	lpc18xx_gpio_pin_ic_probe(gc);
3805ddabfe8SVladimir Zapolskiy 
38113a43fd9SJoachim Eastwood 	return 0;
38213a43fd9SJoachim Eastwood }
38313a43fd9SJoachim Eastwood 
lpc18xx_gpio_remove(struct platform_device * pdev)38413a43fd9SJoachim Eastwood static int lpc18xx_gpio_remove(struct platform_device *pdev)
38513a43fd9SJoachim Eastwood {
38613a43fd9SJoachim Eastwood 	struct lpc18xx_gpio_chip *gc = platform_get_drvdata(pdev);
38713a43fd9SJoachim Eastwood 
3885ddabfe8SVladimir Zapolskiy 	if (gc->pin_ic)
3895ddabfe8SVladimir Zapolskiy 		irq_domain_remove(gc->pin_ic->domain);
3905ddabfe8SVladimir Zapolskiy 
39113a43fd9SJoachim Eastwood 	clk_disable_unprepare(gc->clk);
39213a43fd9SJoachim Eastwood 
39313a43fd9SJoachim Eastwood 	return 0;
39413a43fd9SJoachim Eastwood }
39513a43fd9SJoachim Eastwood 
39613a43fd9SJoachim Eastwood static const struct of_device_id lpc18xx_gpio_match[] = {
39713a43fd9SJoachim Eastwood 	{ .compatible = "nxp,lpc1850-gpio" },
39813a43fd9SJoachim Eastwood 	{ }
39913a43fd9SJoachim Eastwood };
40013a43fd9SJoachim Eastwood MODULE_DEVICE_TABLE(of, lpc18xx_gpio_match);
40113a43fd9SJoachim Eastwood 
40213a43fd9SJoachim Eastwood static struct platform_driver lpc18xx_gpio_driver = {
40313a43fd9SJoachim Eastwood 	.probe	= lpc18xx_gpio_probe,
40413a43fd9SJoachim Eastwood 	.remove	= lpc18xx_gpio_remove,
40513a43fd9SJoachim Eastwood 	.driver	= {
40613a43fd9SJoachim Eastwood 		.name		= "lpc18xx-gpio",
40713a43fd9SJoachim Eastwood 		.of_match_table	= lpc18xx_gpio_match,
40813a43fd9SJoachim Eastwood 	},
40913a43fd9SJoachim Eastwood };
41013a43fd9SJoachim Eastwood module_platform_driver(lpc18xx_gpio_driver);
41113a43fd9SJoachim Eastwood 
41213a43fd9SJoachim Eastwood MODULE_AUTHOR("Joachim Eastwood <manabian@gmail.com>");
4135ddabfe8SVladimir Zapolskiy MODULE_AUTHOR("Vladimir Zapolskiy <vz@mleia.com>");
41413a43fd9SJoachim Eastwood MODULE_DESCRIPTION("GPIO driver for LPC18xx/43xx");
41513a43fd9SJoachim Eastwood MODULE_LICENSE("GPL v2");
416