xref: /openbmc/linux/drivers/gpio/gpio-em.c (revision 448cf905)
10b712183SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2a07e103eSMagnus Damm /*
3a07e103eSMagnus Damm  * Emma Mobile GPIO Support - GIO
4a07e103eSMagnus Damm  *
5a07e103eSMagnus Damm  *  Copyright (C) 2012 Magnus Damm
6a07e103eSMagnus Damm  */
7a07e103eSMagnus Damm 
8a07e103eSMagnus Damm #include <linux/init.h>
9a07e103eSMagnus Damm #include <linux/platform_device.h>
10a07e103eSMagnus Damm #include <linux/spinlock.h>
11a07e103eSMagnus Damm #include <linux/interrupt.h>
12a07e103eSMagnus Damm #include <linux/ioport.h>
13a07e103eSMagnus Damm #include <linux/io.h>
14a07e103eSMagnus Damm #include <linux/irq.h>
15a07e103eSMagnus Damm #include <linux/irqdomain.h>
16a07e103eSMagnus Damm #include <linux/bitops.h>
17a07e103eSMagnus Damm #include <linux/err.h>
187275cb75SLinus Walleij #include <linux/gpio/driver.h>
19a07e103eSMagnus Damm #include <linux/slab.h>
20a07e103eSMagnus Damm #include <linux/module.h>
21640efa08SMagnus Damm #include <linux/pinctrl/consumer.h>
22a07e103eSMagnus Damm 
23a07e103eSMagnus Damm struct em_gio_priv {
24a07e103eSMagnus Damm 	void __iomem *base0;
25a07e103eSMagnus Damm 	void __iomem *base1;
26a07e103eSMagnus Damm 	spinlock_t sense_lock;
27a07e103eSMagnus Damm 	struct platform_device *pdev;
28a07e103eSMagnus Damm 	struct gpio_chip gpio_chip;
29a07e103eSMagnus Damm 	struct irq_chip irq_chip;
30a07e103eSMagnus Damm 	struct irq_domain *irq_domain;
31a07e103eSMagnus Damm };
32a07e103eSMagnus Damm 
33a07e103eSMagnus Damm #define GIO_E1 0x00
34a07e103eSMagnus Damm #define GIO_E0 0x04
35a07e103eSMagnus Damm #define GIO_EM 0x04
36a07e103eSMagnus Damm #define GIO_OL 0x08
37a07e103eSMagnus Damm #define GIO_OH 0x0c
38a07e103eSMagnus Damm #define GIO_I 0x10
39a07e103eSMagnus Damm #define GIO_IIA 0x14
40a07e103eSMagnus Damm #define GIO_IEN 0x18
41a07e103eSMagnus Damm #define GIO_IDS 0x1c
42a07e103eSMagnus Damm #define GIO_IIM 0x1c
43a07e103eSMagnus Damm #define GIO_RAW 0x20
44a07e103eSMagnus Damm #define GIO_MST 0x24
45a07e103eSMagnus Damm #define GIO_IIR 0x28
46a07e103eSMagnus Damm 
47a07e103eSMagnus Damm #define GIO_IDT0 0x40
48a07e103eSMagnus Damm #define GIO_IDT1 0x44
49a07e103eSMagnus Damm #define GIO_IDT2 0x48
50a07e103eSMagnus Damm #define GIO_IDT3 0x4c
51a07e103eSMagnus Damm #define GIO_RAWBL 0x50
52a07e103eSMagnus Damm #define GIO_RAWBH 0x54
53a07e103eSMagnus Damm #define GIO_IRBL 0x58
54a07e103eSMagnus Damm #define GIO_IRBH 0x5c
55a07e103eSMagnus Damm 
56a07e103eSMagnus Damm #define GIO_IDT(n) (GIO_IDT0 + ((n) * 4))
57a07e103eSMagnus Damm 
em_gio_read(struct em_gio_priv * p,int offs)58a07e103eSMagnus Damm static inline unsigned long em_gio_read(struct em_gio_priv *p, int offs)
59a07e103eSMagnus Damm {
60a07e103eSMagnus Damm 	if (offs < GIO_IDT0)
61a07e103eSMagnus Damm 		return ioread32(p->base0 + offs);
62a07e103eSMagnus Damm 	else
63a07e103eSMagnus Damm 		return ioread32(p->base1 + (offs - GIO_IDT0));
64a07e103eSMagnus Damm }
65a07e103eSMagnus Damm 
em_gio_write(struct em_gio_priv * p,int offs,unsigned long value)66a07e103eSMagnus Damm static inline void em_gio_write(struct em_gio_priv *p, int offs,
67a07e103eSMagnus Damm 				unsigned long value)
68a07e103eSMagnus Damm {
69a07e103eSMagnus Damm 	if (offs < GIO_IDT0)
70a07e103eSMagnus Damm 		iowrite32(value, p->base0 + offs);
71a07e103eSMagnus Damm 	else
72a07e103eSMagnus Damm 		iowrite32(value, p->base1 + (offs - GIO_IDT0));
73a07e103eSMagnus Damm }
74a07e103eSMagnus Damm 
em_gio_irq_disable(struct irq_data * d)75a07e103eSMagnus Damm static void em_gio_irq_disable(struct irq_data *d)
76a07e103eSMagnus Damm {
77a9f77c93SAxel Lin 	struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
78a07e103eSMagnus Damm 
79a07e103eSMagnus Damm 	em_gio_write(p, GIO_IDS, BIT(irqd_to_hwirq(d)));
80a07e103eSMagnus Damm }
81a07e103eSMagnus Damm 
em_gio_irq_enable(struct irq_data * d)82a07e103eSMagnus Damm static void em_gio_irq_enable(struct irq_data *d)
83a07e103eSMagnus Damm {
84a9f77c93SAxel Lin 	struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
85a07e103eSMagnus Damm 
86a07e103eSMagnus Damm 	em_gio_write(p, GIO_IEN, BIT(irqd_to_hwirq(d)));
87a07e103eSMagnus Damm }
88a07e103eSMagnus Damm 
em_gio_irq_reqres(struct irq_data * d)8957ef0428SLinus Walleij static int em_gio_irq_reqres(struct irq_data *d)
900dc61623SLinus Walleij {
910dc61623SLinus Walleij 	struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
9241d69087SAndy Shevchenko 	int ret;
930dc61623SLinus Walleij 
9441d69087SAndy Shevchenko 	ret = gpiochip_lock_as_irq(&p->gpio_chip, irqd_to_hwirq(d));
9541d69087SAndy Shevchenko 	if (ret) {
9658383c78SLinus Walleij 		dev_err(p->gpio_chip.parent,
970dc61623SLinus Walleij 			"unable to lock HW IRQ %lu for IRQ\n",
980dc61623SLinus Walleij 			irqd_to_hwirq(d));
9941d69087SAndy Shevchenko 		return ret;
10057ef0428SLinus Walleij 	}
1010dc61623SLinus Walleij 	return 0;
1020dc61623SLinus Walleij }
1030dc61623SLinus Walleij 
em_gio_irq_relres(struct irq_data * d)10457ef0428SLinus Walleij static void em_gio_irq_relres(struct irq_data *d)
1050dc61623SLinus Walleij {
1060dc61623SLinus Walleij 	struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
1070dc61623SLinus Walleij 
108e3a2e878SAlexandre Courbot 	gpiochip_unlock_as_irq(&p->gpio_chip, irqd_to_hwirq(d));
1090dc61623SLinus Walleij }
1100dc61623SLinus Walleij 
1110dc61623SLinus Walleij 
112a07e103eSMagnus Damm #define GIO_ASYNC(x) (x + 8)
113a07e103eSMagnus Damm 
114a07e103eSMagnus Damm static unsigned char em_gio_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
115a07e103eSMagnus Damm 	[IRQ_TYPE_EDGE_RISING] = GIO_ASYNC(0x00),
116a07e103eSMagnus Damm 	[IRQ_TYPE_EDGE_FALLING] = GIO_ASYNC(0x01),
117a07e103eSMagnus Damm 	[IRQ_TYPE_LEVEL_HIGH] = GIO_ASYNC(0x02),
118a07e103eSMagnus Damm 	[IRQ_TYPE_LEVEL_LOW] = GIO_ASYNC(0x03),
119a07e103eSMagnus Damm 	[IRQ_TYPE_EDGE_BOTH] = GIO_ASYNC(0x04),
120a07e103eSMagnus Damm };
121a07e103eSMagnus Damm 
em_gio_irq_set_type(struct irq_data * d,unsigned int type)122a07e103eSMagnus Damm static int em_gio_irq_set_type(struct irq_data *d, unsigned int type)
123a07e103eSMagnus Damm {
124a07e103eSMagnus Damm 	unsigned char value = em_gio_sense_table[type & IRQ_TYPE_SENSE_MASK];
125a9f77c93SAxel Lin 	struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
126a07e103eSMagnus Damm 	unsigned int reg, offset, shift;
127a07e103eSMagnus Damm 	unsigned long flags;
128a07e103eSMagnus Damm 	unsigned long tmp;
129a07e103eSMagnus Damm 
130a07e103eSMagnus Damm 	if (!value)
131a07e103eSMagnus Damm 		return -EINVAL;
132a07e103eSMagnus Damm 
133a07e103eSMagnus Damm 	offset = irqd_to_hwirq(d);
134a07e103eSMagnus Damm 
135a07e103eSMagnus Damm 	pr_debug("gio: sense irq = %d, mode = %d\n", offset, value);
136a07e103eSMagnus Damm 
137a07e103eSMagnus Damm 	/* 8 x 4 bit fields in 4 IDT registers */
138a07e103eSMagnus Damm 	reg = GIO_IDT(offset >> 3);
139a07e103eSMagnus Damm 	shift = (offset & 0x07) << 4;
140a07e103eSMagnus Damm 
141a07e103eSMagnus Damm 	spin_lock_irqsave(&p->sense_lock, flags);
142a07e103eSMagnus Damm 
143a07e103eSMagnus Damm 	/* disable the interrupt in IIA */
144a07e103eSMagnus Damm 	tmp = em_gio_read(p, GIO_IIA);
145a07e103eSMagnus Damm 	tmp &= ~BIT(offset);
146a07e103eSMagnus Damm 	em_gio_write(p, GIO_IIA, tmp);
147a07e103eSMagnus Damm 
148a07e103eSMagnus Damm 	/* change the sense setting in IDT */
149a07e103eSMagnus Damm 	tmp = em_gio_read(p, reg);
150a07e103eSMagnus Damm 	tmp &= ~(0xf << shift);
151a07e103eSMagnus Damm 	tmp |= value << shift;
152a07e103eSMagnus Damm 	em_gio_write(p, reg, tmp);
153a07e103eSMagnus Damm 
154a07e103eSMagnus Damm 	/* clear pending interrupts */
155a07e103eSMagnus Damm 	em_gio_write(p, GIO_IIR, BIT(offset));
156a07e103eSMagnus Damm 
157a07e103eSMagnus Damm 	/* enable the interrupt in IIA */
158a07e103eSMagnus Damm 	tmp = em_gio_read(p, GIO_IIA);
159a07e103eSMagnus Damm 	tmp |= BIT(offset);
160a07e103eSMagnus Damm 	em_gio_write(p, GIO_IIA, tmp);
161a07e103eSMagnus Damm 
162a07e103eSMagnus Damm 	spin_unlock_irqrestore(&p->sense_lock, flags);
163a07e103eSMagnus Damm 
164a07e103eSMagnus Damm 	return 0;
165a07e103eSMagnus Damm }
166a07e103eSMagnus Damm 
em_gio_irq_handler(int irq,void * dev_id)167a07e103eSMagnus Damm static irqreturn_t em_gio_irq_handler(int irq, void *dev_id)
168a07e103eSMagnus Damm {
169a07e103eSMagnus Damm 	struct em_gio_priv *p = dev_id;
170a07e103eSMagnus Damm 	unsigned long pending;
171a07e103eSMagnus Damm 	unsigned int offset, irqs_handled = 0;
172a07e103eSMagnus Damm 
173a07e103eSMagnus Damm 	while ((pending = em_gio_read(p, GIO_MST))) {
174a07e103eSMagnus Damm 		offset = __ffs(pending);
175a07e103eSMagnus Damm 		em_gio_write(p, GIO_IIR, BIT(offset));
176*dbd1c54fSMarc Zyngier 		generic_handle_domain_irq(p->irq_domain, offset);
177a07e103eSMagnus Damm 		irqs_handled++;
178a07e103eSMagnus Damm 	}
179a07e103eSMagnus Damm 
180a07e103eSMagnus Damm 	return irqs_handled ? IRQ_HANDLED : IRQ_NONE;
181a07e103eSMagnus Damm }
182a07e103eSMagnus Damm 
gpio_to_priv(struct gpio_chip * chip)183a07e103eSMagnus Damm static inline struct em_gio_priv *gpio_to_priv(struct gpio_chip *chip)
184a07e103eSMagnus Damm {
1856219e7bbSLinus Walleij 	return gpiochip_get_data(chip);
186a07e103eSMagnus Damm }
187a07e103eSMagnus Damm 
em_gio_direction_input(struct gpio_chip * chip,unsigned offset)188a07e103eSMagnus Damm static int em_gio_direction_input(struct gpio_chip *chip, unsigned offset)
189a07e103eSMagnus Damm {
190a07e103eSMagnus Damm 	em_gio_write(gpio_to_priv(chip), GIO_E0, BIT(offset));
191a07e103eSMagnus Damm 	return 0;
192a07e103eSMagnus Damm }
193a07e103eSMagnus Damm 
em_gio_get(struct gpio_chip * chip,unsigned offset)194a07e103eSMagnus Damm static int em_gio_get(struct gpio_chip *chip, unsigned offset)
195a07e103eSMagnus Damm {
1968388f290SLinus Walleij 	return !!(em_gio_read(gpio_to_priv(chip), GIO_I) & BIT(offset));
197a07e103eSMagnus Damm }
198a07e103eSMagnus Damm 
__em_gio_set(struct gpio_chip * chip,unsigned int reg,unsigned shift,int value)199a07e103eSMagnus Damm static void __em_gio_set(struct gpio_chip *chip, unsigned int reg,
200a07e103eSMagnus Damm 			 unsigned shift, int value)
201a07e103eSMagnus Damm {
202a07e103eSMagnus Damm 	/* upper 16 bits contains mask and lower 16 actual value */
203a07e103eSMagnus Damm 	em_gio_write(gpio_to_priv(chip), reg,
2045f077644SJavier Martinez Canillas 		     (BIT(shift + 16)) | (value << shift));
205a07e103eSMagnus Damm }
206a07e103eSMagnus Damm 
em_gio_set(struct gpio_chip * chip,unsigned offset,int value)207a07e103eSMagnus Damm static void em_gio_set(struct gpio_chip *chip, unsigned offset, int value)
208a07e103eSMagnus Damm {
209a07e103eSMagnus Damm 	/* output is split into two registers */
210a07e103eSMagnus Damm 	if (offset < 16)
211a07e103eSMagnus Damm 		__em_gio_set(chip, GIO_OL, offset, value);
212a07e103eSMagnus Damm 	else
213a07e103eSMagnus Damm 		__em_gio_set(chip, GIO_OH, offset - 16, value);
214a07e103eSMagnus Damm }
215a07e103eSMagnus Damm 
em_gio_direction_output(struct gpio_chip * chip,unsigned offset,int value)216a07e103eSMagnus Damm static int em_gio_direction_output(struct gpio_chip *chip, unsigned offset,
217a07e103eSMagnus Damm 				   int value)
218a07e103eSMagnus Damm {
219a07e103eSMagnus Damm 	/* write GPIO value to output before selecting output mode of pin */
220a07e103eSMagnus Damm 	em_gio_set(chip, offset, value);
221a07e103eSMagnus Damm 	em_gio_write(gpio_to_priv(chip), GIO_E1, BIT(offset));
222a07e103eSMagnus Damm 	return 0;
223a07e103eSMagnus Damm }
224a07e103eSMagnus Damm 
em_gio_to_irq(struct gpio_chip * chip,unsigned offset)225a07e103eSMagnus Damm static int em_gio_to_irq(struct gpio_chip *chip, unsigned offset)
226a07e103eSMagnus Damm {
2277385500aSLinus Walleij 	return irq_create_mapping(gpio_to_priv(chip)->irq_domain, offset);
228a07e103eSMagnus Damm }
229a07e103eSMagnus Damm 
em_gio_request(struct gpio_chip * chip,unsigned offset)230640efa08SMagnus Damm static int em_gio_request(struct gpio_chip *chip, unsigned offset)
231640efa08SMagnus Damm {
232a9a1d2a7SLinus Walleij 	return pinctrl_gpio_request(chip->base + offset);
233640efa08SMagnus Damm }
234640efa08SMagnus Damm 
em_gio_free(struct gpio_chip * chip,unsigned offset)235640efa08SMagnus Damm static void em_gio_free(struct gpio_chip *chip, unsigned offset)
236640efa08SMagnus Damm {
237a9a1d2a7SLinus Walleij 	pinctrl_gpio_free(chip->base + offset);
238640efa08SMagnus Damm 
239640efa08SMagnus Damm 	/* Set the GPIO as an input to ensure that the next GPIO request won't
240640efa08SMagnus Damm 	* drive the GPIO pin as an output.
241640efa08SMagnus Damm 	*/
242640efa08SMagnus Damm 	em_gio_direction_input(chip, offset);
243640efa08SMagnus Damm }
244640efa08SMagnus Damm 
em_gio_irq_domain_map(struct irq_domain * h,unsigned int irq,irq_hw_number_t hwirq)2452d61e3e9SLinus Walleij static int em_gio_irq_domain_map(struct irq_domain *h, unsigned int irq,
2462d61e3e9SLinus Walleij 				 irq_hw_number_t hwirq)
247a07e103eSMagnus Damm {
248a07e103eSMagnus Damm 	struct em_gio_priv *p = h->host_data;
249a07e103eSMagnus Damm 
2502d61e3e9SLinus Walleij 	pr_debug("gio: map hw irq = %d, irq = %d\n", (int)hwirq, irq);
251a07e103eSMagnus Damm 
2522d61e3e9SLinus Walleij 	irq_set_chip_data(irq, h->host_data);
2532d61e3e9SLinus Walleij 	irq_set_chip_and_handler(irq, &p->irq_chip, handle_level_irq);
254a07e103eSMagnus Damm 	return 0;
255a07e103eSMagnus Damm }
256a07e103eSMagnus Damm 
2570b354dc4SKrzysztof Kozlowski static const struct irq_domain_ops em_gio_irq_domain_ops = {
258a07e103eSMagnus Damm 	.map	= em_gio_irq_domain_map,
259753c5983SMagnus Damm 	.xlate	= irq_domain_xlate_twocell,
260a07e103eSMagnus Damm };
261a07e103eSMagnus Damm 
em_gio_irq_domain_remove(void * data)26219ec11a2SBartosz Golaszewski static void em_gio_irq_domain_remove(void *data)
26319ec11a2SBartosz Golaszewski {
26419ec11a2SBartosz Golaszewski 	struct irq_domain *domain = data;
26519ec11a2SBartosz Golaszewski 
26619ec11a2SBartosz Golaszewski 	irq_domain_remove(domain);
26719ec11a2SBartosz Golaszewski }
26819ec11a2SBartosz Golaszewski 
em_gio_probe(struct platform_device * pdev)2693836309dSBill Pemberton static int em_gio_probe(struct platform_device *pdev)
270a07e103eSMagnus Damm {
271a07e103eSMagnus Damm 	struct em_gio_priv *p;
272a07e103eSMagnus Damm 	struct gpio_chip *gpio_chip;
273a07e103eSMagnus Damm 	struct irq_chip *irq_chip;
27466ad6629SBartosz Golaszewski 	struct device *dev = &pdev->dev;
27566ad6629SBartosz Golaszewski 	const char *name = dev_name(dev);
276527b397aSGeert Uytterhoeven 	unsigned int ngpios;
277be053b2dSGeert Uytterhoeven 	int irq[2], ret;
278a07e103eSMagnus Damm 
27966ad6629SBartosz Golaszewski 	p = devm_kzalloc(dev, sizeof(*p), GFP_KERNEL);
280715ed728SGeert Uytterhoeven 	if (!p)
281715ed728SGeert Uytterhoeven 		return -ENOMEM;
282a07e103eSMagnus Damm 
283a07e103eSMagnus Damm 	p->pdev = pdev;
284a07e103eSMagnus Damm 	platform_set_drvdata(pdev, p);
285a07e103eSMagnus Damm 	spin_lock_init(&p->sense_lock);
286a07e103eSMagnus Damm 
287be053b2dSGeert Uytterhoeven 	irq[0] = platform_get_irq(pdev, 0);
288be053b2dSGeert Uytterhoeven 	if (irq[0] < 0)
289be053b2dSGeert Uytterhoeven 		return irq[0];
290a07e103eSMagnus Damm 
291be053b2dSGeert Uytterhoeven 	irq[1] = platform_get_irq(pdev, 1);
292be053b2dSGeert Uytterhoeven 	if (irq[1] < 0)
293be053b2dSGeert Uytterhoeven 		return irq[1];
294a07e103eSMagnus Damm 
29594bfcbf0SBartosz Golaszewski 	p->base0 = devm_platform_ioremap_resource(pdev, 0);
29694bfcbf0SBartosz Golaszewski 	if (IS_ERR(p->base0))
29794bfcbf0SBartosz Golaszewski 		return PTR_ERR(p->base0);
298a07e103eSMagnus Damm 
29994bfcbf0SBartosz Golaszewski 	p->base1 = devm_platform_ioremap_resource(pdev, 1);
30094bfcbf0SBartosz Golaszewski 	if (IS_ERR(p->base1))
30194bfcbf0SBartosz Golaszewski 		return PTR_ERR(p->base1);
302a07e103eSMagnus Damm 
30366ad6629SBartosz Golaszewski 	if (of_property_read_u32(dev->of_node, "ngpios", &ngpios)) {
30466ad6629SBartosz Golaszewski 		dev_err(dev, "Missing ngpios OF property\n");
305715ed728SGeert Uytterhoeven 		return -EINVAL;
306753c5983SMagnus Damm 	}
307753c5983SMagnus Damm 
308a07e103eSMagnus Damm 	gpio_chip = &p->gpio_chip;
309a07e103eSMagnus Damm 	gpio_chip->direction_input = em_gio_direction_input;
310a07e103eSMagnus Damm 	gpio_chip->get = em_gio_get;
311a07e103eSMagnus Damm 	gpio_chip->direction_output = em_gio_direction_output;
312a07e103eSMagnus Damm 	gpio_chip->set = em_gio_set;
313a07e103eSMagnus Damm 	gpio_chip->to_irq = em_gio_to_irq;
314640efa08SMagnus Damm 	gpio_chip->request = em_gio_request;
315640efa08SMagnus Damm 	gpio_chip->free = em_gio_free;
316a07e103eSMagnus Damm 	gpio_chip->label = name;
31766ad6629SBartosz Golaszewski 	gpio_chip->parent = dev;
318a07e103eSMagnus Damm 	gpio_chip->owner = THIS_MODULE;
319527b397aSGeert Uytterhoeven 	gpio_chip->base = -1;
320527b397aSGeert Uytterhoeven 	gpio_chip->ngpio = ngpios;
321a07e103eSMagnus Damm 
322a07e103eSMagnus Damm 	irq_chip = &p->irq_chip;
323b74f0456SGeert Uytterhoeven 	irq_chip->name = "gpio-em";
324a07e103eSMagnus Damm 	irq_chip->irq_mask = em_gio_irq_disable;
325a07e103eSMagnus Damm 	irq_chip->irq_unmask = em_gio_irq_enable;
326a07e103eSMagnus Damm 	irq_chip->irq_set_type = em_gio_irq_set_type;
32757ef0428SLinus Walleij 	irq_chip->irq_request_resources = em_gio_irq_reqres;
32857ef0428SLinus Walleij 	irq_chip->irq_release_resources = em_gio_irq_relres;
32903621b60SMagnus Damm 	irq_chip->flags	= IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND;
330a07e103eSMagnus Damm 
33166ad6629SBartosz Golaszewski 	p->irq_domain = irq_domain_add_simple(dev->of_node, ngpios, 0,
3327385500aSLinus Walleij 					      &em_gio_irq_domain_ops, p);
33316310819SAxel Lin 	if (!p->irq_domain) {
33466ad6629SBartosz Golaszewski 		dev_err(dev, "cannot initialize irq domain\n");
335715ed728SGeert Uytterhoeven 		return -ENXIO;
336a07e103eSMagnus Damm 	}
337a07e103eSMagnus Damm 
33866ad6629SBartosz Golaszewski 	ret = devm_add_action_or_reset(dev, em_gio_irq_domain_remove,
33919ec11a2SBartosz Golaszewski 				       p->irq_domain);
34019ec11a2SBartosz Golaszewski 	if (ret)
34119ec11a2SBartosz Golaszewski 		return ret;
34219ec11a2SBartosz Golaszewski 
343be053b2dSGeert Uytterhoeven 	if (devm_request_irq(dev, irq[0], em_gio_irq_handler, 0, name, p)) {
34466ad6629SBartosz Golaszewski 		dev_err(dev, "failed to request low IRQ\n");
34519ec11a2SBartosz Golaszewski 		return -ENOENT;
346a07e103eSMagnus Damm 	}
347a07e103eSMagnus Damm 
348be053b2dSGeert Uytterhoeven 	if (devm_request_irq(dev, irq[1], em_gio_irq_handler, 0, name, p)) {
34966ad6629SBartosz Golaszewski 		dev_err(dev, "failed to request high IRQ\n");
35019ec11a2SBartosz Golaszewski 		return -ENOENT;
351a07e103eSMagnus Damm 	}
352a07e103eSMagnus Damm 
35366ad6629SBartosz Golaszewski 	ret = devm_gpiochip_add_data(dev, gpio_chip, p);
354a07e103eSMagnus Damm 	if (ret) {
35566ad6629SBartosz Golaszewski 		dev_err(dev, "failed to add GPIO controller\n");
356a07e103eSMagnus Damm 		return ret;
357a07e103eSMagnus Damm 	}
358a07e103eSMagnus Damm 
359a07e103eSMagnus Damm 	return 0;
360a07e103eSMagnus Damm }
361a07e103eSMagnus Damm 
362753c5983SMagnus Damm static const struct of_device_id em_gio_dt_ids[] = {
363753c5983SMagnus Damm 	{ .compatible = "renesas,em-gio", },
364753c5983SMagnus Damm 	{},
365753c5983SMagnus Damm };
366753c5983SMagnus Damm MODULE_DEVICE_TABLE(of, em_gio_dt_ids);
367753c5983SMagnus Damm 
368a07e103eSMagnus Damm static struct platform_driver em_gio_device_driver = {
369a07e103eSMagnus Damm 	.probe		= em_gio_probe,
370a07e103eSMagnus Damm 	.driver		= {
371a07e103eSMagnus Damm 		.name	= "em_gio",
372753c5983SMagnus Damm 		.of_match_table = em_gio_dt_ids,
373a07e103eSMagnus Damm 	}
374a07e103eSMagnus Damm };
375a07e103eSMagnus Damm 
em_gio_init(void)376753c5983SMagnus Damm static int __init em_gio_init(void)
377753c5983SMagnus Damm {
378753c5983SMagnus Damm 	return platform_driver_register(&em_gio_device_driver);
379753c5983SMagnus Damm }
380753c5983SMagnus Damm postcore_initcall(em_gio_init);
381753c5983SMagnus Damm 
em_gio_exit(void)382753c5983SMagnus Damm static void __exit em_gio_exit(void)
383753c5983SMagnus Damm {
384753c5983SMagnus Damm 	platform_driver_unregister(&em_gio_device_driver);
385753c5983SMagnus Damm }
386753c5983SMagnus Damm module_exit(em_gio_exit);
387a07e103eSMagnus Damm 
388a07e103eSMagnus Damm MODULE_AUTHOR("Magnus Damm");
389a07e103eSMagnus Damm MODULE_DESCRIPTION("Renesas Emma Mobile GIO Driver");
390a07e103eSMagnus Damm MODULE_LICENSE("GPL v2");
391