1f65aad41SRalf Baechle /*
2f65aad41SRalf Baechle  * This file is subject to the terms and conditions of the GNU General Public
3f65aad41SRalf Baechle  * License.  See the file "COPYING" in the main directory of this archive
4f65aad41SRalf Baechle  * for more details.
5f65aad41SRalf Baechle  *
6e1ced097SDavid Daney  * Copyright (C) 2012 Cavium, Inc.
7f65aad41SRalf Baechle  * Copyright (C) 2009 Wind River Systems,
8f65aad41SRalf Baechle  *   written by Ralf Baechle <ralf@linux-mips.org>
9f65aad41SRalf Baechle  */
10f65aad41SRalf Baechle #include <linux/module.h>
11f65aad41SRalf Baechle #include <linux/init.h>
12f65aad41SRalf Baechle #include <linux/slab.h>
13f65aad41SRalf Baechle #include <linux/io.h>
14f65aad41SRalf Baechle #include <linux/edac.h>
15f65aad41SRalf Baechle 
16f65aad41SRalf Baechle #include <asm/octeon/cvmx.h>
17f65aad41SRalf Baechle #include <asm/octeon/cvmx-npi-defs.h>
18f65aad41SRalf Baechle #include <asm/octeon/cvmx-pci-defs.h>
19f65aad41SRalf Baechle #include <asm/octeon/octeon.h>
20f65aad41SRalf Baechle 
21f65aad41SRalf Baechle #include "edac_module.h"
22f65aad41SRalf Baechle 
octeon_pci_poll(struct edac_pci_ctl_info * pci)23e1ced097SDavid Daney static void octeon_pci_poll(struct edac_pci_ctl_info *pci)
24f65aad41SRalf Baechle {
25f65aad41SRalf Baechle 	union cvmx_pci_cfg01 cfg01;
26f65aad41SRalf Baechle 
27f65aad41SRalf Baechle 	cfg01.u32 = octeon_npi_read32(CVMX_NPI_PCI_CFG01);
28f65aad41SRalf Baechle 	if (cfg01.s.dpe) {		/* Detected parity error */
29f65aad41SRalf Baechle 		edac_pci_handle_pe(pci, pci->ctl_name);
30f65aad41SRalf Baechle 		cfg01.s.dpe = 1;		/* Reset  */
31f65aad41SRalf Baechle 		octeon_npi_write32(CVMX_NPI_PCI_CFG01, cfg01.u32);
32f65aad41SRalf Baechle 	}
33f65aad41SRalf Baechle 	if (cfg01.s.sse) {
34f65aad41SRalf Baechle 		edac_pci_handle_npe(pci, "Signaled System Error");
35f65aad41SRalf Baechle 		cfg01.s.sse = 1;		/* Reset */
36f65aad41SRalf Baechle 		octeon_npi_write32(CVMX_NPI_PCI_CFG01, cfg01.u32);
37f65aad41SRalf Baechle 	}
38f65aad41SRalf Baechle 	if (cfg01.s.rma) {
39f65aad41SRalf Baechle 		edac_pci_handle_npe(pci, "Received Master Abort");
40f65aad41SRalf Baechle 		cfg01.s.rma = 1;		/* Reset */
41f65aad41SRalf Baechle 		octeon_npi_write32(CVMX_NPI_PCI_CFG01, cfg01.u32);
42f65aad41SRalf Baechle 	}
43f65aad41SRalf Baechle 	if (cfg01.s.rta) {
44f65aad41SRalf Baechle 		edac_pci_handle_npe(pci, "Received Target Abort");
45f65aad41SRalf Baechle 		cfg01.s.rta = 1;		/* Reset */
46f65aad41SRalf Baechle 		octeon_npi_write32(CVMX_NPI_PCI_CFG01, cfg01.u32);
47f65aad41SRalf Baechle 	}
48f65aad41SRalf Baechle 	if (cfg01.s.sta) {
49f65aad41SRalf Baechle 		edac_pci_handle_npe(pci, "Signaled Target Abort");
50f65aad41SRalf Baechle 		cfg01.s.sta = 1;		/* Reset */
51f65aad41SRalf Baechle 		octeon_npi_write32(CVMX_NPI_PCI_CFG01, cfg01.u32);
52f65aad41SRalf Baechle 	}
53f65aad41SRalf Baechle 	if (cfg01.s.mdpe) {
54f65aad41SRalf Baechle 		edac_pci_handle_npe(pci, "Master Data Parity Error");
55f65aad41SRalf Baechle 		cfg01.s.mdpe = 1;		/* Reset */
56f65aad41SRalf Baechle 		octeon_npi_write32(CVMX_NPI_PCI_CFG01, cfg01.u32);
57f65aad41SRalf Baechle 	}
58f65aad41SRalf Baechle }
59f65aad41SRalf Baechle 
octeon_pci_probe(struct platform_device * pdev)609b3c6e85SGreg Kroah-Hartman static int octeon_pci_probe(struct platform_device *pdev)
61f65aad41SRalf Baechle {
62f65aad41SRalf Baechle 	struct edac_pci_ctl_info *pci;
63f65aad41SRalf Baechle 	int res = 0;
64f65aad41SRalf Baechle 
65f65aad41SRalf Baechle 	pci = edac_pci_alloc_ctl_info(0, "octeon_pci_err");
66f65aad41SRalf Baechle 	if (!pci)
67f65aad41SRalf Baechle 		return -ENOMEM;
68f65aad41SRalf Baechle 
69f65aad41SRalf Baechle 	pci->dev = &pdev->dev;
70f65aad41SRalf Baechle 	platform_set_drvdata(pdev, pci);
71f65aad41SRalf Baechle 	pci->dev_name = dev_name(&pdev->dev);
72f65aad41SRalf Baechle 
73f65aad41SRalf Baechle 	pci->mod_name = "octeon-pci";
74f65aad41SRalf Baechle 	pci->ctl_name = "octeon_pci_err";
75e1ced097SDavid Daney 	pci->edac_check = octeon_pci_poll;
76f65aad41SRalf Baechle 
77f65aad41SRalf Baechle 	if (edac_pci_add_device(pci, 0) > 0) {
78f65aad41SRalf Baechle 		pr_err("%s: edac_pci_add_device() failed\n", __func__);
79f65aad41SRalf Baechle 		goto err;
80f65aad41SRalf Baechle 	}
81f65aad41SRalf Baechle 
82f65aad41SRalf Baechle 	return 0;
83f65aad41SRalf Baechle 
84f65aad41SRalf Baechle err:
85f65aad41SRalf Baechle 	edac_pci_free_ctl_info(pci);
86f65aad41SRalf Baechle 
87f65aad41SRalf Baechle 	return res;
88f65aad41SRalf Baechle }
89f65aad41SRalf Baechle 
octeon_pci_remove(struct platform_device * pdev)90e1ced097SDavid Daney static int octeon_pci_remove(struct platform_device *pdev)
91f65aad41SRalf Baechle {
92f65aad41SRalf Baechle 	struct edac_pci_ctl_info *pci = platform_get_drvdata(pdev);
93f65aad41SRalf Baechle 
94f65aad41SRalf Baechle 	edac_pci_del_device(&pdev->dev);
95f65aad41SRalf Baechle 	edac_pci_free_ctl_info(pci);
96f65aad41SRalf Baechle 
97f65aad41SRalf Baechle 	return 0;
98f65aad41SRalf Baechle }
99f65aad41SRalf Baechle 
100e1ced097SDavid Daney static struct platform_driver octeon_pci_driver = {
101e1ced097SDavid Daney 	.probe = octeon_pci_probe,
102e1ced097SDavid Daney 	.remove = octeon_pci_remove,
103f65aad41SRalf Baechle 	.driver = {
104e1ced097SDavid Daney 		   .name = "octeon_pci_edac",
105f65aad41SRalf Baechle 	}
106f65aad41SRalf Baechle };
107e1ced097SDavid Daney module_platform_driver(octeon_pci_driver);
108f65aad41SRalf Baechle 
109f65aad41SRalf Baechle MODULE_LICENSE("GPL");
110f65aad41SRalf Baechle MODULE_AUTHOR("Ralf Baechle <ralf@linux-mips.org>");
111