xref: /openbmc/linux/drivers/edac/i5000_edac.c (revision ca0907b9)
1eb60705aSEric Wollesen /*
2eb60705aSEric Wollesen  * Intel 5000(P/V/X) class Memory Controllers kernel module
3eb60705aSEric Wollesen  *
4eb60705aSEric Wollesen  * This file may be distributed under the terms of the
5eb60705aSEric Wollesen  * GNU General Public License.
6eb60705aSEric Wollesen  *
7eb60705aSEric Wollesen  * Written by Douglas Thompson Linux Networx (http://lnxi.com)
8eb60705aSEric Wollesen  *	norsk5@xmission.com
9eb60705aSEric Wollesen  *
10eb60705aSEric Wollesen  * This module is based on the following document:
11eb60705aSEric Wollesen  *
12eb60705aSEric Wollesen  * Intel 5000X Chipset Memory Controller Hub (MCH) - Datasheet
13eb60705aSEric Wollesen  * 	http://developer.intel.com/design/chipsets/datashts/313070.htm
14eb60705aSEric Wollesen  *
15eb60705aSEric Wollesen  */
16eb60705aSEric Wollesen 
17eb60705aSEric Wollesen #include <linux/module.h>
18eb60705aSEric Wollesen #include <linux/init.h>
19eb60705aSEric Wollesen #include <linux/pci.h>
20eb60705aSEric Wollesen #include <linux/pci_ids.h>
21eb60705aSEric Wollesen #include <linux/slab.h>
22c0d12172SDave Jiang #include <linux/edac.h>
23eb60705aSEric Wollesen #include <asm/mmzone.h>
24eb60705aSEric Wollesen 
2520bcb7a8SDouglas Thompson #include "edac_core.h"
26eb60705aSEric Wollesen 
27eb60705aSEric Wollesen /*
28eb60705aSEric Wollesen  * Alter this version for the I5000 module when modifications are made
29eb60705aSEric Wollesen  */
30152ba394SMichal Marek #define I5000_REVISION    " Ver: 2.0.12"
31456a2f95SDave Jiang #define EDAC_MOD_STR      "i5000_edac"
32eb60705aSEric Wollesen 
33eb60705aSEric Wollesen #define i5000_printk(level, fmt, arg...) \
34eb60705aSEric Wollesen         edac_printk(level, "i5000", fmt, ##arg)
35eb60705aSEric Wollesen 
36eb60705aSEric Wollesen #define i5000_mc_printk(mci, level, fmt, arg...) \
37eb60705aSEric Wollesen         edac_mc_chipset_printk(mci, level, "i5000", fmt, ##arg)
38eb60705aSEric Wollesen 
39eb60705aSEric Wollesen #ifndef PCI_DEVICE_ID_INTEL_FBD_0
40eb60705aSEric Wollesen #define PCI_DEVICE_ID_INTEL_FBD_0	0x25F5
41eb60705aSEric Wollesen #endif
42eb60705aSEric Wollesen #ifndef PCI_DEVICE_ID_INTEL_FBD_1
43eb60705aSEric Wollesen #define PCI_DEVICE_ID_INTEL_FBD_1	0x25F6
44eb60705aSEric Wollesen #endif
45eb60705aSEric Wollesen 
46eb60705aSEric Wollesen /* Device 16,
47eb60705aSEric Wollesen  * Function 0: System Address
48eb60705aSEric Wollesen  * Function 1: Memory Branch Map, Control, Errors Register
49eb60705aSEric Wollesen  * Function 2: FSB Error Registers
50eb60705aSEric Wollesen  *
51eb60705aSEric Wollesen  * All 3 functions of Device 16 (0,1,2) share the SAME DID
52eb60705aSEric Wollesen  */
53eb60705aSEric Wollesen #define	PCI_DEVICE_ID_INTEL_I5000_DEV16	0x25F0
54eb60705aSEric Wollesen 
55eb60705aSEric Wollesen /* OFFSETS for Function 0 */
56eb60705aSEric Wollesen 
57eb60705aSEric Wollesen /* OFFSETS for Function 1 */
58eb60705aSEric Wollesen #define		AMBASE			0x48
59eb60705aSEric Wollesen #define		MAXCH			0x56
60eb60705aSEric Wollesen #define		MAXDIMMPERCH		0x57
61eb60705aSEric Wollesen #define		TOLM			0x6C
62eb60705aSEric Wollesen #define		REDMEMB			0x7C
63eb60705aSEric Wollesen #define			RED_ECC_LOCATOR(x)	((x) & 0x3FFFF)
64eb60705aSEric Wollesen #define			REC_ECC_LOCATOR_EVEN(x)	((x) & 0x001FF)
65eb60705aSEric Wollesen #define			REC_ECC_LOCATOR_ODD(x)	((x) & 0x3FE00)
66eb60705aSEric Wollesen #define		MIR0			0x80
67eb60705aSEric Wollesen #define		MIR1			0x84
68eb60705aSEric Wollesen #define		MIR2			0x88
69eb60705aSEric Wollesen #define		AMIR0			0x8C
70eb60705aSEric Wollesen #define		AMIR1			0x90
71eb60705aSEric Wollesen #define		AMIR2			0x94
72eb60705aSEric Wollesen 
73eb60705aSEric Wollesen #define		FERR_FAT_FBD		0x98
74eb60705aSEric Wollesen #define		NERR_FAT_FBD		0x9C
75eb60705aSEric Wollesen #define			EXTRACT_FBDCHAN_INDX(x)	(((x)>>28) & 0x3)
76eb60705aSEric Wollesen #define			FERR_FAT_FBDCHAN 0x30000000
77eb60705aSEric Wollesen #define			FERR_FAT_M3ERR	0x00000004
78eb60705aSEric Wollesen #define			FERR_FAT_M2ERR	0x00000002
79eb60705aSEric Wollesen #define			FERR_FAT_M1ERR	0x00000001
80eb60705aSEric Wollesen #define			FERR_FAT_MASK	(FERR_FAT_M1ERR | \
81eb60705aSEric Wollesen 						FERR_FAT_M2ERR | \
82eb60705aSEric Wollesen 						FERR_FAT_M3ERR)
83eb60705aSEric Wollesen 
84eb60705aSEric Wollesen #define		FERR_NF_FBD		0xA0
85eb60705aSEric Wollesen 
86eb60705aSEric Wollesen /* Thermal and SPD or BFD errors */
87eb60705aSEric Wollesen #define			FERR_NF_M28ERR	0x01000000
88eb60705aSEric Wollesen #define			FERR_NF_M27ERR	0x00800000
89eb60705aSEric Wollesen #define			FERR_NF_M26ERR	0x00400000
90eb60705aSEric Wollesen #define			FERR_NF_M25ERR	0x00200000
91eb60705aSEric Wollesen #define			FERR_NF_M24ERR	0x00100000
92eb60705aSEric Wollesen #define			FERR_NF_M23ERR	0x00080000
93eb60705aSEric Wollesen #define			FERR_NF_M22ERR	0x00040000
94eb60705aSEric Wollesen #define			FERR_NF_M21ERR	0x00020000
95eb60705aSEric Wollesen 
96eb60705aSEric Wollesen /* Correctable errors */
97eb60705aSEric Wollesen #define			FERR_NF_M20ERR	0x00010000
98eb60705aSEric Wollesen #define			FERR_NF_M19ERR	0x00008000
99eb60705aSEric Wollesen #define			FERR_NF_M18ERR	0x00004000
100eb60705aSEric Wollesen #define			FERR_NF_M17ERR	0x00002000
101eb60705aSEric Wollesen 
102eb60705aSEric Wollesen /* Non-Retry or redundant Retry errors */
103eb60705aSEric Wollesen #define			FERR_NF_M16ERR	0x00001000
104eb60705aSEric Wollesen #define			FERR_NF_M15ERR	0x00000800
105eb60705aSEric Wollesen #define			FERR_NF_M14ERR	0x00000400
106eb60705aSEric Wollesen #define			FERR_NF_M13ERR	0x00000200
107eb60705aSEric Wollesen 
108eb60705aSEric Wollesen /* Uncorrectable errors */
109eb60705aSEric Wollesen #define			FERR_NF_M12ERR	0x00000100
110eb60705aSEric Wollesen #define			FERR_NF_M11ERR	0x00000080
111eb60705aSEric Wollesen #define			FERR_NF_M10ERR	0x00000040
112eb60705aSEric Wollesen #define			FERR_NF_M9ERR	0x00000020
113eb60705aSEric Wollesen #define			FERR_NF_M8ERR	0x00000010
114eb60705aSEric Wollesen #define			FERR_NF_M7ERR	0x00000008
115eb60705aSEric Wollesen #define			FERR_NF_M6ERR	0x00000004
116eb60705aSEric Wollesen #define			FERR_NF_M5ERR	0x00000002
117eb60705aSEric Wollesen #define			FERR_NF_M4ERR	0x00000001
118eb60705aSEric Wollesen 
119eb60705aSEric Wollesen #define			FERR_NF_UNCORRECTABLE	(FERR_NF_M12ERR | \
120eb60705aSEric Wollesen 							FERR_NF_M11ERR | \
121eb60705aSEric Wollesen 							FERR_NF_M10ERR | \
122c0667407SAristeu Rozanski 							FERR_NF_M9ERR | \
123eb60705aSEric Wollesen 							FERR_NF_M8ERR | \
124eb60705aSEric Wollesen 							FERR_NF_M7ERR | \
125eb60705aSEric Wollesen 							FERR_NF_M6ERR | \
126eb60705aSEric Wollesen 							FERR_NF_M5ERR | \
127eb60705aSEric Wollesen 							FERR_NF_M4ERR)
128eb60705aSEric Wollesen #define			FERR_NF_CORRECTABLE	(FERR_NF_M20ERR | \
129eb60705aSEric Wollesen 							FERR_NF_M19ERR | \
130eb60705aSEric Wollesen 							FERR_NF_M18ERR | \
131eb60705aSEric Wollesen 							FERR_NF_M17ERR)
132eb60705aSEric Wollesen #define			FERR_NF_DIMM_SPARE	(FERR_NF_M27ERR | \
133eb60705aSEric Wollesen 							FERR_NF_M28ERR)
134eb60705aSEric Wollesen #define			FERR_NF_THERMAL		(FERR_NF_M26ERR | \
135eb60705aSEric Wollesen 							FERR_NF_M25ERR | \
136eb60705aSEric Wollesen 							FERR_NF_M24ERR | \
137eb60705aSEric Wollesen 							FERR_NF_M23ERR)
138eb60705aSEric Wollesen #define			FERR_NF_SPD_PROTOCOL	(FERR_NF_M22ERR)
139eb60705aSEric Wollesen #define			FERR_NF_NORTH_CRC	(FERR_NF_M21ERR)
140eb60705aSEric Wollesen #define			FERR_NF_NON_RETRY	(FERR_NF_M13ERR | \
141eb60705aSEric Wollesen 							FERR_NF_M14ERR | \
142eb60705aSEric Wollesen 							FERR_NF_M15ERR)
143eb60705aSEric Wollesen 
144eb60705aSEric Wollesen #define		NERR_NF_FBD		0xA4
145eb60705aSEric Wollesen #define			FERR_NF_MASK		(FERR_NF_UNCORRECTABLE | \
146eb60705aSEric Wollesen 							FERR_NF_CORRECTABLE | \
147eb60705aSEric Wollesen 							FERR_NF_DIMM_SPARE | \
148eb60705aSEric Wollesen 							FERR_NF_THERMAL | \
149eb60705aSEric Wollesen 							FERR_NF_SPD_PROTOCOL | \
150eb60705aSEric Wollesen 							FERR_NF_NORTH_CRC | \
151eb60705aSEric Wollesen 							FERR_NF_NON_RETRY)
152eb60705aSEric Wollesen 
153eb60705aSEric Wollesen #define		EMASK_FBD		0xA8
154eb60705aSEric Wollesen #define			EMASK_FBD_M28ERR	0x08000000
155eb60705aSEric Wollesen #define			EMASK_FBD_M27ERR	0x04000000
156eb60705aSEric Wollesen #define			EMASK_FBD_M26ERR	0x02000000
157eb60705aSEric Wollesen #define			EMASK_FBD_M25ERR	0x01000000
158eb60705aSEric Wollesen #define			EMASK_FBD_M24ERR	0x00800000
159eb60705aSEric Wollesen #define			EMASK_FBD_M23ERR	0x00400000
160eb60705aSEric Wollesen #define			EMASK_FBD_M22ERR	0x00200000
161eb60705aSEric Wollesen #define			EMASK_FBD_M21ERR	0x00100000
162eb60705aSEric Wollesen #define			EMASK_FBD_M20ERR	0x00080000
163eb60705aSEric Wollesen #define			EMASK_FBD_M19ERR	0x00040000
164eb60705aSEric Wollesen #define			EMASK_FBD_M18ERR	0x00020000
165eb60705aSEric Wollesen #define			EMASK_FBD_M17ERR	0x00010000
166eb60705aSEric Wollesen 
167eb60705aSEric Wollesen #define			EMASK_FBD_M15ERR	0x00004000
168eb60705aSEric Wollesen #define			EMASK_FBD_M14ERR	0x00002000
169eb60705aSEric Wollesen #define			EMASK_FBD_M13ERR	0x00001000
170eb60705aSEric Wollesen #define			EMASK_FBD_M12ERR	0x00000800
171eb60705aSEric Wollesen #define			EMASK_FBD_M11ERR	0x00000400
172eb60705aSEric Wollesen #define			EMASK_FBD_M10ERR	0x00000200
173eb60705aSEric Wollesen #define			EMASK_FBD_M9ERR		0x00000100
174eb60705aSEric Wollesen #define			EMASK_FBD_M8ERR		0x00000080
175eb60705aSEric Wollesen #define			EMASK_FBD_M7ERR		0x00000040
176eb60705aSEric Wollesen #define			EMASK_FBD_M6ERR		0x00000020
177eb60705aSEric Wollesen #define			EMASK_FBD_M5ERR		0x00000010
178eb60705aSEric Wollesen #define			EMASK_FBD_M4ERR		0x00000008
179eb60705aSEric Wollesen #define			EMASK_FBD_M3ERR		0x00000004
180eb60705aSEric Wollesen #define			EMASK_FBD_M2ERR		0x00000002
181eb60705aSEric Wollesen #define			EMASK_FBD_M1ERR		0x00000001
182eb60705aSEric Wollesen 
183eb60705aSEric Wollesen #define			ENABLE_EMASK_FBD_FATAL_ERRORS	(EMASK_FBD_M1ERR | \
184eb60705aSEric Wollesen 							EMASK_FBD_M2ERR | \
185eb60705aSEric Wollesen 							EMASK_FBD_M3ERR)
186eb60705aSEric Wollesen 
187eb60705aSEric Wollesen #define 		ENABLE_EMASK_FBD_UNCORRECTABLE	(EMASK_FBD_M4ERR | \
188eb60705aSEric Wollesen 							EMASK_FBD_M5ERR | \
189eb60705aSEric Wollesen 							EMASK_FBD_M6ERR | \
190eb60705aSEric Wollesen 							EMASK_FBD_M7ERR | \
191eb60705aSEric Wollesen 							EMASK_FBD_M8ERR | \
192eb60705aSEric Wollesen 							EMASK_FBD_M9ERR | \
193eb60705aSEric Wollesen 							EMASK_FBD_M10ERR | \
194eb60705aSEric Wollesen 							EMASK_FBD_M11ERR | \
195eb60705aSEric Wollesen 							EMASK_FBD_M12ERR)
196eb60705aSEric Wollesen #define 		ENABLE_EMASK_FBD_CORRECTABLE	(EMASK_FBD_M17ERR | \
197eb60705aSEric Wollesen 							EMASK_FBD_M18ERR | \
198eb60705aSEric Wollesen 							EMASK_FBD_M19ERR | \
199eb60705aSEric Wollesen 							EMASK_FBD_M20ERR)
200eb60705aSEric Wollesen #define			ENABLE_EMASK_FBD_DIMM_SPARE	(EMASK_FBD_M27ERR | \
201eb60705aSEric Wollesen 							EMASK_FBD_M28ERR)
202eb60705aSEric Wollesen #define			ENABLE_EMASK_FBD_THERMALS	(EMASK_FBD_M26ERR | \
203eb60705aSEric Wollesen 							EMASK_FBD_M25ERR | \
204eb60705aSEric Wollesen 							EMASK_FBD_M24ERR | \
205eb60705aSEric Wollesen 							EMASK_FBD_M23ERR)
206eb60705aSEric Wollesen #define			ENABLE_EMASK_FBD_SPD_PROTOCOL	(EMASK_FBD_M22ERR)
207eb60705aSEric Wollesen #define			ENABLE_EMASK_FBD_NORTH_CRC	(EMASK_FBD_M21ERR)
208eb60705aSEric Wollesen #define			ENABLE_EMASK_FBD_NON_RETRY	(EMASK_FBD_M15ERR | \
209eb60705aSEric Wollesen 							EMASK_FBD_M14ERR | \
210eb60705aSEric Wollesen 							EMASK_FBD_M13ERR)
211eb60705aSEric Wollesen 
212eb60705aSEric Wollesen #define		ENABLE_EMASK_ALL	(ENABLE_EMASK_FBD_NON_RETRY | \
213eb60705aSEric Wollesen 					ENABLE_EMASK_FBD_NORTH_CRC | \
214eb60705aSEric Wollesen 					ENABLE_EMASK_FBD_SPD_PROTOCOL | \
215eb60705aSEric Wollesen 					ENABLE_EMASK_FBD_THERMALS | \
216eb60705aSEric Wollesen 					ENABLE_EMASK_FBD_DIMM_SPARE | \
217eb60705aSEric Wollesen 					ENABLE_EMASK_FBD_FATAL_ERRORS | \
218eb60705aSEric Wollesen 					ENABLE_EMASK_FBD_CORRECTABLE | \
219eb60705aSEric Wollesen 					ENABLE_EMASK_FBD_UNCORRECTABLE)
220eb60705aSEric Wollesen 
221eb60705aSEric Wollesen #define		ERR0_FBD		0xAC
222eb60705aSEric Wollesen #define		ERR1_FBD		0xB0
223eb60705aSEric Wollesen #define		ERR2_FBD		0xB4
224eb60705aSEric Wollesen #define		MCERR_FBD		0xB8
225eb60705aSEric Wollesen #define		NRECMEMA		0xBE
226eb60705aSEric Wollesen #define			NREC_BANK(x)		(((x)>>12) & 0x7)
227eb60705aSEric Wollesen #define			NREC_RDWR(x)		(((x)>>11) & 1)
228eb60705aSEric Wollesen #define			NREC_RANK(x)		(((x)>>8) & 0x7)
229eb60705aSEric Wollesen #define		NRECMEMB		0xC0
230eb60705aSEric Wollesen #define			NREC_CAS(x)		(((x)>>16) & 0xFFFFFF)
231eb60705aSEric Wollesen #define			NREC_RAS(x)		((x) & 0x7FFF)
232eb60705aSEric Wollesen #define		NRECFGLOG		0xC4
233eb60705aSEric Wollesen #define		NREEECFBDA		0xC8
234eb60705aSEric Wollesen #define		NREEECFBDB		0xCC
235eb60705aSEric Wollesen #define		NREEECFBDC		0xD0
236eb60705aSEric Wollesen #define		NREEECFBDD		0xD4
237eb60705aSEric Wollesen #define		NREEECFBDE		0xD8
238eb60705aSEric Wollesen #define		REDMEMA			0xDC
239eb60705aSEric Wollesen #define		RECMEMA			0xE2
240eb60705aSEric Wollesen #define			REC_BANK(x)		(((x)>>12) & 0x7)
241eb60705aSEric Wollesen #define			REC_RDWR(x)		(((x)>>11) & 1)
242eb60705aSEric Wollesen #define			REC_RANK(x)		(((x)>>8) & 0x7)
243eb60705aSEric Wollesen #define		RECMEMB			0xE4
244eb60705aSEric Wollesen #define			REC_CAS(x)		(((x)>>16) & 0xFFFFFF)
245eb60705aSEric Wollesen #define			REC_RAS(x)		((x) & 0x7FFF)
246eb60705aSEric Wollesen #define		RECFGLOG		0xE8
247eb60705aSEric Wollesen #define		RECFBDA			0xEC
248eb60705aSEric Wollesen #define		RECFBDB			0xF0
249eb60705aSEric Wollesen #define		RECFBDC			0xF4
250eb60705aSEric Wollesen #define		RECFBDD			0xF8
251eb60705aSEric Wollesen #define		RECFBDE			0xFC
252eb60705aSEric Wollesen 
253eb60705aSEric Wollesen /* OFFSETS for Function 2 */
254eb60705aSEric Wollesen 
255eb60705aSEric Wollesen /*
256eb60705aSEric Wollesen  * Device 21,
257eb60705aSEric Wollesen  * Function 0: Memory Map Branch 0
258eb60705aSEric Wollesen  *
259eb60705aSEric Wollesen  * Device 22,
260eb60705aSEric Wollesen  * Function 0: Memory Map Branch 1
261eb60705aSEric Wollesen  */
262eb60705aSEric Wollesen #define PCI_DEVICE_ID_I5000_BRANCH_0	0x25F5
263eb60705aSEric Wollesen #define PCI_DEVICE_ID_I5000_BRANCH_1	0x25F6
264eb60705aSEric Wollesen 
265eb60705aSEric Wollesen #define AMB_PRESENT_0	0x64
266eb60705aSEric Wollesen #define AMB_PRESENT_1	0x66
267eb60705aSEric Wollesen #define MTR0		0x80
268eb60705aSEric Wollesen #define MTR1		0x84
269eb60705aSEric Wollesen #define MTR2		0x88
270eb60705aSEric Wollesen #define MTR3		0x8C
271eb60705aSEric Wollesen 
272eb60705aSEric Wollesen #define NUM_MTRS		4
273eb60705aSEric Wollesen #define CHANNELS_PER_BRANCH	(2)
274eb60705aSEric Wollesen 
275eb60705aSEric Wollesen /* Defines to extract the vaious fields from the
276eb60705aSEric Wollesen  *	MTRx - Memory Technology Registers
277eb60705aSEric Wollesen  */
278eb60705aSEric Wollesen #define MTR_DIMMS_PRESENT(mtr)		((mtr) & (0x1 << 8))
279eb60705aSEric Wollesen #define MTR_DRAM_WIDTH(mtr)		((((mtr) >> 6) & 0x1) ? 8 : 4)
280eb60705aSEric Wollesen #define MTR_DRAM_BANKS(mtr)		((((mtr) >> 5) & 0x1) ? 8 : 4)
281eb60705aSEric Wollesen #define MTR_DRAM_BANKS_ADDR_BITS(mtr)	((MTR_DRAM_BANKS(mtr) == 8) ? 3 : 2)
282eb60705aSEric Wollesen #define MTR_DIMM_RANK(mtr)		(((mtr) >> 4) & 0x1)
283977c76bdSMarisuz Kozlowski #define MTR_DIMM_RANK_ADDR_BITS(mtr)	(MTR_DIMM_RANK(mtr) ? 2 : 1)
284eb60705aSEric Wollesen #define MTR_DIMM_ROWS(mtr)		(((mtr) >> 2) & 0x3)
285eb60705aSEric Wollesen #define MTR_DIMM_ROWS_ADDR_BITS(mtr)	(MTR_DIMM_ROWS(mtr) + 13)
286eb60705aSEric Wollesen #define MTR_DIMM_COLS(mtr)		((mtr) & 0x3)
287eb60705aSEric Wollesen #define MTR_DIMM_COLS_ADDR_BITS(mtr)	(MTR_DIMM_COLS(mtr) + 10)
288eb60705aSEric Wollesen 
289eb60705aSEric Wollesen #ifdef CONFIG_EDAC_DEBUG
290eb60705aSEric Wollesen static char *numrow_toString[] = {
291eb60705aSEric Wollesen 	"8,192 - 13 rows",
292eb60705aSEric Wollesen 	"16,384 - 14 rows",
293eb60705aSEric Wollesen 	"32,768 - 15 rows",
294eb60705aSEric Wollesen 	"reserved"
295eb60705aSEric Wollesen };
296eb60705aSEric Wollesen 
297eb60705aSEric Wollesen static char *numcol_toString[] = {
298eb60705aSEric Wollesen 	"1,024 - 10 columns",
299eb60705aSEric Wollesen 	"2,048 - 11 columns",
300eb60705aSEric Wollesen 	"4,096 - 12 columns",
301eb60705aSEric Wollesen 	"reserved"
302eb60705aSEric Wollesen };
303eb60705aSEric Wollesen #endif
304eb60705aSEric Wollesen 
305c0667407SAristeu Rozanski /* enables the report of miscellaneous messages as CE errors - default off */
306c0667407SAristeu Rozanski static int misc_messages;
307c0667407SAristeu Rozanski 
308eb60705aSEric Wollesen /* Enumeration of supported devices */
309eb60705aSEric Wollesen enum i5000_chips {
310eb60705aSEric Wollesen 	I5000P = 0,
311eb60705aSEric Wollesen 	I5000V = 1,		/* future */
312eb60705aSEric Wollesen 	I5000X = 2		/* future */
313eb60705aSEric Wollesen };
314eb60705aSEric Wollesen 
315eb60705aSEric Wollesen /* Device name and register DID (Device ID) */
316eb60705aSEric Wollesen struct i5000_dev_info {
317eb60705aSEric Wollesen 	const char *ctl_name;	/* name for this device */
318eb60705aSEric Wollesen 	u16 fsb_mapping_errors;	/* DID for the branchmap,control */
319eb60705aSEric Wollesen };
320eb60705aSEric Wollesen 
321eb60705aSEric Wollesen /* Table of devices attributes supported by this driver */
322eb60705aSEric Wollesen static const struct i5000_dev_info i5000_devs[] = {
323eb60705aSEric Wollesen 	[I5000P] = {
324eb60705aSEric Wollesen 		.ctl_name = "I5000",
325eb60705aSEric Wollesen 		.fsb_mapping_errors = PCI_DEVICE_ID_INTEL_I5000_DEV16,
326eb60705aSEric Wollesen 	},
327eb60705aSEric Wollesen };
328eb60705aSEric Wollesen 
329eb60705aSEric Wollesen struct i5000_dimm_info {
330eb60705aSEric Wollesen 	int megabytes;		/* size, 0 means not present  */
331eb60705aSEric Wollesen 	int dual_rank;
332eb60705aSEric Wollesen };
333eb60705aSEric Wollesen 
334eb60705aSEric Wollesen #define	MAX_CHANNELS	6	/* max possible channels */
335eb60705aSEric Wollesen #define MAX_CSROWS	(8*2)	/* max possible csrows per channel */
336eb60705aSEric Wollesen 
337eb60705aSEric Wollesen /* driver private data structure */
338eb60705aSEric Wollesen struct i5000_pvt {
339eb60705aSEric Wollesen 	struct pci_dev *system_address;	/* 16.0 */
340eb60705aSEric Wollesen 	struct pci_dev *branchmap_werrors;	/* 16.1 */
341eb60705aSEric Wollesen 	struct pci_dev *fsb_error_regs;	/* 16.2 */
342eb60705aSEric Wollesen 	struct pci_dev *branch_0;	/* 21.0 */
343eb60705aSEric Wollesen 	struct pci_dev *branch_1;	/* 22.0 */
344eb60705aSEric Wollesen 
345eb60705aSEric Wollesen 	u16 tolm;		/* top of low memory */
346eb60705aSEric Wollesen 	u64 ambase;		/* AMB BAR */
347eb60705aSEric Wollesen 
348eb60705aSEric Wollesen 	u16 mir0, mir1, mir2;
349eb60705aSEric Wollesen 
350eb60705aSEric Wollesen 	u16 b0_mtr[NUM_MTRS];	/* Memory Technlogy Reg */
351eb60705aSEric Wollesen 	u16 b0_ambpresent0;	/* Branch 0, Channel 0 */
352eb60705aSEric Wollesen 	u16 b0_ambpresent1;	/* Brnach 0, Channel 1 */
353eb60705aSEric Wollesen 
354eb60705aSEric Wollesen 	u16 b1_mtr[NUM_MTRS];	/* Memory Technlogy Reg */
355eb60705aSEric Wollesen 	u16 b1_ambpresent0;	/* Branch 1, Channel 8 */
356eb60705aSEric Wollesen 	u16 b1_ambpresent1;	/* Branch 1, Channel 1 */
357eb60705aSEric Wollesen 
3586f042b50SJoe Perches 	/* DIMM information matrix, allocating architecture maximums */
359eb60705aSEric Wollesen 	struct i5000_dimm_info dimm_info[MAX_CSROWS][MAX_CHANNELS];
360eb60705aSEric Wollesen 
361eb60705aSEric Wollesen 	/* Actual values for this controller */
362eb60705aSEric Wollesen 	int maxch;		/* Max channels */
363eb60705aSEric Wollesen 	int maxdimmperch;	/* Max DIMMs per channel */
364eb60705aSEric Wollesen };
365eb60705aSEric Wollesen 
366eb60705aSEric Wollesen /* I5000 MCH error information retrieved from Hardware */
367eb60705aSEric Wollesen struct i5000_error_info {
368eb60705aSEric Wollesen 
369eb60705aSEric Wollesen 	/* These registers are always read from the MC */
370eb60705aSEric Wollesen 	u32 ferr_fat_fbd;	/* First Errors Fatal */
371eb60705aSEric Wollesen 	u32 nerr_fat_fbd;	/* Next Errors Fatal */
372eb60705aSEric Wollesen 	u32 ferr_nf_fbd;	/* First Errors Non-Fatal */
373eb60705aSEric Wollesen 	u32 nerr_nf_fbd;	/* Next Errors Non-Fatal */
374eb60705aSEric Wollesen 
375eb60705aSEric Wollesen 	/* These registers are input ONLY if there was a Recoverable  Error */
376eb60705aSEric Wollesen 	u32 redmemb;		/* Recoverable Mem Data Error log B */
377eb60705aSEric Wollesen 	u16 recmema;		/* Recoverable Mem Error log A */
378eb60705aSEric Wollesen 	u32 recmemb;		/* Recoverable Mem Error log B */
379eb60705aSEric Wollesen 
380eb60705aSEric Wollesen 	/* These registers are input ONLY if there was a
381eb60705aSEric Wollesen 	 * Non-Recoverable Error */
382eb60705aSEric Wollesen 	u16 nrecmema;		/* Non-Recoverable Mem log A */
383eb60705aSEric Wollesen 	u16 nrecmemb;		/* Non-Recoverable Mem log B */
384eb60705aSEric Wollesen 
385eb60705aSEric Wollesen };
386eb60705aSEric Wollesen 
387456a2f95SDave Jiang static struct edac_pci_ctl_info *i5000_pci;
388456a2f95SDave Jiang 
389b2ccaecaSDouglas Thompson /*
390eb60705aSEric Wollesen  *	i5000_get_error_info	Retrieve the hardware error information from
391eb60705aSEric Wollesen  *				the hardware and cache it in the 'info'
392eb60705aSEric Wollesen  *				structure
393eb60705aSEric Wollesen  */
394eb60705aSEric Wollesen static void i5000_get_error_info(struct mem_ctl_info *mci,
395eb60705aSEric Wollesen 				 struct i5000_error_info *info)
396eb60705aSEric Wollesen {
397eb60705aSEric Wollesen 	struct i5000_pvt *pvt;
398eb60705aSEric Wollesen 	u32 value;
399eb60705aSEric Wollesen 
400b2ccaecaSDouglas Thompson 	pvt = mci->pvt_info;
401eb60705aSEric Wollesen 
402eb60705aSEric Wollesen 	/* read in the 1st FATAL error register */
403eb60705aSEric Wollesen 	pci_read_config_dword(pvt->branchmap_werrors, FERR_FAT_FBD, &value);
404eb60705aSEric Wollesen 
405eb60705aSEric Wollesen 	/* Mask only the bits that the doc says are valid
406eb60705aSEric Wollesen 	 */
407eb60705aSEric Wollesen 	value &= (FERR_FAT_FBDCHAN | FERR_FAT_MASK);
408eb60705aSEric Wollesen 
409eb60705aSEric Wollesen 	/* If there is an error, then read in the */
410eb60705aSEric Wollesen 	/* NEXT FATAL error register and the Memory Error Log Register A */
411eb60705aSEric Wollesen 	if (value & FERR_FAT_MASK) {
412eb60705aSEric Wollesen 		info->ferr_fat_fbd = value;
413eb60705aSEric Wollesen 
414eb60705aSEric Wollesen 		/* harvest the various error data we need */
415eb60705aSEric Wollesen 		pci_read_config_dword(pvt->branchmap_werrors,
416eb60705aSEric Wollesen 				NERR_FAT_FBD, &info->nerr_fat_fbd);
417eb60705aSEric Wollesen 		pci_read_config_word(pvt->branchmap_werrors,
418eb60705aSEric Wollesen 				NRECMEMA, &info->nrecmema);
419eb60705aSEric Wollesen 		pci_read_config_word(pvt->branchmap_werrors,
420eb60705aSEric Wollesen 				NRECMEMB, &info->nrecmemb);
421eb60705aSEric Wollesen 
422eb60705aSEric Wollesen 		/* Clear the error bits, by writing them back */
423eb60705aSEric Wollesen 		pci_write_config_dword(pvt->branchmap_werrors,
424eb60705aSEric Wollesen 				FERR_FAT_FBD, value);
425eb60705aSEric Wollesen 	} else {
426eb60705aSEric Wollesen 		info->ferr_fat_fbd = 0;
427eb60705aSEric Wollesen 		info->nerr_fat_fbd = 0;
428eb60705aSEric Wollesen 		info->nrecmema = 0;
429eb60705aSEric Wollesen 		info->nrecmemb = 0;
430eb60705aSEric Wollesen 	}
431eb60705aSEric Wollesen 
432eb60705aSEric Wollesen 	/* read in the 1st NON-FATAL error register */
433eb60705aSEric Wollesen 	pci_read_config_dword(pvt->branchmap_werrors, FERR_NF_FBD, &value);
434eb60705aSEric Wollesen 
435eb60705aSEric Wollesen 	/* If there is an error, then read in the 1st NON-FATAL error
436eb60705aSEric Wollesen 	 * register as well */
437eb60705aSEric Wollesen 	if (value & FERR_NF_MASK) {
438eb60705aSEric Wollesen 		info->ferr_nf_fbd = value;
439eb60705aSEric Wollesen 
440eb60705aSEric Wollesen 		/* harvest the various error data we need */
441eb60705aSEric Wollesen 		pci_read_config_dword(pvt->branchmap_werrors,
442eb60705aSEric Wollesen 				NERR_NF_FBD, &info->nerr_nf_fbd);
443eb60705aSEric Wollesen 		pci_read_config_word(pvt->branchmap_werrors,
444eb60705aSEric Wollesen 				RECMEMA, &info->recmema);
445eb60705aSEric Wollesen 		pci_read_config_dword(pvt->branchmap_werrors,
446eb60705aSEric Wollesen 				RECMEMB, &info->recmemb);
447eb60705aSEric Wollesen 		pci_read_config_dword(pvt->branchmap_werrors,
448eb60705aSEric Wollesen 				REDMEMB, &info->redmemb);
449eb60705aSEric Wollesen 
450eb60705aSEric Wollesen 		/* Clear the error bits, by writing them back */
451eb60705aSEric Wollesen 		pci_write_config_dword(pvt->branchmap_werrors,
452eb60705aSEric Wollesen 				FERR_NF_FBD, value);
453eb60705aSEric Wollesen 	} else {
454eb60705aSEric Wollesen 		info->ferr_nf_fbd = 0;
455eb60705aSEric Wollesen 		info->nerr_nf_fbd = 0;
456eb60705aSEric Wollesen 		info->recmema = 0;
457eb60705aSEric Wollesen 		info->recmemb = 0;
458eb60705aSEric Wollesen 		info->redmemb = 0;
459eb60705aSEric Wollesen 	}
460eb60705aSEric Wollesen }
461eb60705aSEric Wollesen 
462b2ccaecaSDouglas Thompson /*
463eb60705aSEric Wollesen  * i5000_process_fatal_error_info(struct mem_ctl_info *mci,
464eb60705aSEric Wollesen  * 					struct i5000_error_info *info,
465eb60705aSEric Wollesen  * 					int handle_errors);
466eb60705aSEric Wollesen  *
467eb60705aSEric Wollesen  *	handle the Intel FATAL errors, if any
468eb60705aSEric Wollesen  */
469eb60705aSEric Wollesen static void i5000_process_fatal_error_info(struct mem_ctl_info *mci,
470eb60705aSEric Wollesen 					struct i5000_error_info *info,
471eb60705aSEric Wollesen 					int handle_errors)
472eb60705aSEric Wollesen {
473c0667407SAristeu Rozanski 	char msg[EDAC_MC_LABEL_LEN + 1 + 160];
474c0667407SAristeu Rozanski 	char *specific = NULL;
475eb60705aSEric Wollesen 	u32 allErrors;
476eb60705aSEric Wollesen 	int branch;
477eb60705aSEric Wollesen 	int channel;
478eb60705aSEric Wollesen 	int bank;
479eb60705aSEric Wollesen 	int rank;
480eb60705aSEric Wollesen 	int rdwr;
481eb60705aSEric Wollesen 	int ras, cas;
482eb60705aSEric Wollesen 
483eb60705aSEric Wollesen 	/* mask off the Error bits that are possible */
484eb60705aSEric Wollesen 	allErrors = (info->ferr_fat_fbd & FERR_FAT_MASK);
485eb60705aSEric Wollesen 	if (!allErrors)
486eb60705aSEric Wollesen 		return;		/* if no error, return now */
487eb60705aSEric Wollesen 
488eb60705aSEric Wollesen 	branch = EXTRACT_FBDCHAN_INDX(info->ferr_fat_fbd);
489eb60705aSEric Wollesen 	channel = branch;
490eb60705aSEric Wollesen 
491eb60705aSEric Wollesen 	/* Use the NON-Recoverable macros to extract data */
492eb60705aSEric Wollesen 	bank = NREC_BANK(info->nrecmema);
493eb60705aSEric Wollesen 	rank = NREC_RANK(info->nrecmema);
494eb60705aSEric Wollesen 	rdwr = NREC_RDWR(info->nrecmema);
495eb60705aSEric Wollesen 	ras = NREC_RAS(info->nrecmemb);
496eb60705aSEric Wollesen 	cas = NREC_CAS(info->nrecmemb);
497eb60705aSEric Wollesen 
498eb60705aSEric Wollesen 	debugf0("\t\tCSROW= %d  Channels= %d,%d  (Branch= %d "
499eb60705aSEric Wollesen 		"DRAM Bank= %d rdwr= %s ras= %d cas= %d)\n",
500eb60705aSEric Wollesen 		rank, channel, channel + 1, branch >> 1, bank,
501eb60705aSEric Wollesen 		rdwr ? "Write" : "Read", ras, cas);
502eb60705aSEric Wollesen 
503eb60705aSEric Wollesen 	/* Only 1 bit will be on */
504c0667407SAristeu Rozanski 	switch (allErrors) {
505c0667407SAristeu Rozanski 	case FERR_FAT_M1ERR:
506c0667407SAristeu Rozanski 		specific = "Alert on non-redundant retry or fast "
507c0667407SAristeu Rozanski 				"reset timeout";
508c0667407SAristeu Rozanski 		break;
509c0667407SAristeu Rozanski 	case FERR_FAT_M2ERR:
510c0667407SAristeu Rozanski 		specific = "Northbound CRC error on non-redundant "
511c0667407SAristeu Rozanski 				"retry";
512c0667407SAristeu Rozanski 		break;
513c0667407SAristeu Rozanski 	case FERR_FAT_M3ERR:
5148360e81bSAristeu Rozanski 		{
5158360e81bSAristeu Rozanski 		static int done;
5168360e81bSAristeu Rozanski 
5178360e81bSAristeu Rozanski 		/*
5188360e81bSAristeu Rozanski 		 * This error is generated to inform that the intelligent
5198360e81bSAristeu Rozanski 		 * throttling is disabled and the temperature passed the
5208360e81bSAristeu Rozanski 		 * specified middle point. Since this is something the BIOS
5218360e81bSAristeu Rozanski 		 * should take care of, we'll warn only once to avoid
5228360e81bSAristeu Rozanski 		 * worthlessly flooding the log.
5238360e81bSAristeu Rozanski 		 */
5248360e81bSAristeu Rozanski 		if (done)
5258360e81bSAristeu Rozanski 			return;
5268360e81bSAristeu Rozanski 		done++;
5278360e81bSAristeu Rozanski 
528c0667407SAristeu Rozanski 		specific = ">Tmid Thermal event with intelligent "
529c0667407SAristeu Rozanski 			   "throttling disabled";
5308360e81bSAristeu Rozanski 		}
531c0667407SAristeu Rozanski 		break;
532eb60705aSEric Wollesen 	}
533eb60705aSEric Wollesen 
534eb60705aSEric Wollesen 	/* Form out message */
535eb60705aSEric Wollesen 	snprintf(msg, sizeof(msg),
536702df640SMauro Carvalho Chehab 		 "Bank=%d RAS=%d CAS=%d FATAL Err=0x%x (%s)",
537702df640SMauro Carvalho Chehab 		 bank, ras, cas, allErrors, specific);
538eb60705aSEric Wollesen 
539eb60705aSEric Wollesen 	/* Call the helper to output message */
540702df640SMauro Carvalho Chehab 	edac_mc_handle_error(HW_EVENT_ERR_FATAL, mci, 0, 0, 0,
541702df640SMauro Carvalho Chehab 			     branch >> 1, -1, rank,
542702df640SMauro Carvalho Chehab 			     rdwr ? "Write error" : "Read error",
543702df640SMauro Carvalho Chehab 			     msg, NULL);
544eb60705aSEric Wollesen }
545eb60705aSEric Wollesen 
546b2ccaecaSDouglas Thompson /*
547eb60705aSEric Wollesen  * i5000_process_fatal_error_info(struct mem_ctl_info *mci,
548eb60705aSEric Wollesen  * 				struct i5000_error_info *info,
549eb60705aSEric Wollesen  * 				int handle_errors);
550eb60705aSEric Wollesen  *
551eb60705aSEric Wollesen  *	handle the Intel NON-FATAL errors, if any
552eb60705aSEric Wollesen  */
553eb60705aSEric Wollesen static void i5000_process_nonfatal_error_info(struct mem_ctl_info *mci,
554eb60705aSEric Wollesen 					struct i5000_error_info *info,
555eb60705aSEric Wollesen 					int handle_errors)
556eb60705aSEric Wollesen {
557c0667407SAristeu Rozanski 	char msg[EDAC_MC_LABEL_LEN + 1 + 170];
558c0667407SAristeu Rozanski 	char *specific = NULL;
559eb60705aSEric Wollesen 	u32 allErrors;
560eb60705aSEric Wollesen 	u32 ue_errors;
561eb60705aSEric Wollesen 	u32 ce_errors;
562eb60705aSEric Wollesen 	u32 misc_errors;
563eb60705aSEric Wollesen 	int branch;
564eb60705aSEric Wollesen 	int channel;
565eb60705aSEric Wollesen 	int bank;
566eb60705aSEric Wollesen 	int rank;
567eb60705aSEric Wollesen 	int rdwr;
568eb60705aSEric Wollesen 	int ras, cas;
569eb60705aSEric Wollesen 
570eb60705aSEric Wollesen 	/* mask off the Error bits that are possible */
571eb60705aSEric Wollesen 	allErrors = (info->ferr_nf_fbd & FERR_NF_MASK);
572eb60705aSEric Wollesen 	if (!allErrors)
573eb60705aSEric Wollesen 		return;		/* if no error, return now */
574eb60705aSEric Wollesen 
575eb60705aSEric Wollesen 	/* ONLY ONE of the possible error bits will be set, as per the docs */
576eb60705aSEric Wollesen 	ue_errors = allErrors & FERR_NF_UNCORRECTABLE;
577eb60705aSEric Wollesen 	if (ue_errors) {
578eb60705aSEric Wollesen 		debugf0("\tUncorrected bits= 0x%x\n", ue_errors);
579eb60705aSEric Wollesen 
580eb60705aSEric Wollesen 		branch = EXTRACT_FBDCHAN_INDX(info->ferr_nf_fbd);
581118f3e1aSTamas Vincze 
582118f3e1aSTamas Vincze 		/*
583118f3e1aSTamas Vincze 		 * According with i5000 datasheet, bit 28 has no significance
584118f3e1aSTamas Vincze 		 * for errors M4Err-M12Err and M17Err-M21Err, on FERR_NF_FBD
585118f3e1aSTamas Vincze 		 */
586118f3e1aSTamas Vincze 		channel = branch & 2;
587118f3e1aSTamas Vincze 
588eb60705aSEric Wollesen 		bank = NREC_BANK(info->nrecmema);
589eb60705aSEric Wollesen 		rank = NREC_RANK(info->nrecmema);
590eb60705aSEric Wollesen 		rdwr = NREC_RDWR(info->nrecmema);
591eb60705aSEric Wollesen 		ras = NREC_RAS(info->nrecmemb);
592eb60705aSEric Wollesen 		cas = NREC_CAS(info->nrecmemb);
593eb60705aSEric Wollesen 
594eb60705aSEric Wollesen 		debugf0
595eb60705aSEric Wollesen 			("\t\tCSROW= %d  Channels= %d,%d  (Branch= %d "
596eb60705aSEric Wollesen 			"DRAM Bank= %d rdwr= %s ras= %d cas= %d)\n",
597eb60705aSEric Wollesen 			rank, channel, channel + 1, branch >> 1, bank,
598eb60705aSEric Wollesen 			rdwr ? "Write" : "Read", ras, cas);
599eb60705aSEric Wollesen 
600c0667407SAristeu Rozanski 		switch (ue_errors) {
601c0667407SAristeu Rozanski 		case FERR_NF_M12ERR:
602c0667407SAristeu Rozanski 			specific = "Non-Aliased Uncorrectable Patrol Data ECC";
603c0667407SAristeu Rozanski 			break;
604c0667407SAristeu Rozanski 		case FERR_NF_M11ERR:
605c0667407SAristeu Rozanski 			specific = "Non-Aliased Uncorrectable Spare-Copy "
606c0667407SAristeu Rozanski 					"Data ECC";
607c0667407SAristeu Rozanski 			break;
608c0667407SAristeu Rozanski 		case FERR_NF_M10ERR:
609c0667407SAristeu Rozanski 			specific = "Non-Aliased Uncorrectable Mirrored Demand "
610c0667407SAristeu Rozanski 					"Data ECC";
611c0667407SAristeu Rozanski 			break;
612c0667407SAristeu Rozanski 		case FERR_NF_M9ERR:
613c0667407SAristeu Rozanski 			specific = "Non-Aliased Uncorrectable Non-Mirrored "
614c0667407SAristeu Rozanski 					"Demand Data ECC";
615c0667407SAristeu Rozanski 			break;
616c0667407SAristeu Rozanski 		case FERR_NF_M8ERR:
617c0667407SAristeu Rozanski 			specific = "Aliased Uncorrectable Patrol Data ECC";
618c0667407SAristeu Rozanski 			break;
619c0667407SAristeu Rozanski 		case FERR_NF_M7ERR:
620c0667407SAristeu Rozanski 			specific = "Aliased Uncorrectable Spare-Copy Data ECC";
621c0667407SAristeu Rozanski 			break;
622c0667407SAristeu Rozanski 		case FERR_NF_M6ERR:
623c0667407SAristeu Rozanski 			specific = "Aliased Uncorrectable Mirrored Demand "
624c0667407SAristeu Rozanski 					"Data ECC";
625c0667407SAristeu Rozanski 			break;
626c0667407SAristeu Rozanski 		case FERR_NF_M5ERR:
627c0667407SAristeu Rozanski 			specific = "Aliased Uncorrectable Non-Mirrored Demand "
628c0667407SAristeu Rozanski 					"Data ECC";
629c0667407SAristeu Rozanski 			break;
630c0667407SAristeu Rozanski 		case FERR_NF_M4ERR:
631c0667407SAristeu Rozanski 			specific = "Uncorrectable Data ECC on Replay";
632c0667407SAristeu Rozanski 			break;
633c0667407SAristeu Rozanski 		}
634c0667407SAristeu Rozanski 
635eb60705aSEric Wollesen 		/* Form out message */
636eb60705aSEric Wollesen 		snprintf(msg, sizeof(msg),
637702df640SMauro Carvalho Chehab 			 "Rank=%d Bank=%d RAS=%d CAS=%d, UE Err=0x%x (%s)",
638702df640SMauro Carvalho Chehab 			 rank, bank, ras, cas, ue_errors, specific);
639eb60705aSEric Wollesen 
640eb60705aSEric Wollesen 		/* Call the helper to output message */
641702df640SMauro Carvalho Chehab 		edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 0, 0, 0,
642702df640SMauro Carvalho Chehab 				channel >> 1, -1, rank,
643702df640SMauro Carvalho Chehab 				rdwr ? "Write error" : "Read error",
644702df640SMauro Carvalho Chehab 				msg, NULL);
645eb60705aSEric Wollesen 	}
646eb60705aSEric Wollesen 
647eb60705aSEric Wollesen 	/* Check correctable errors */
648eb60705aSEric Wollesen 	ce_errors = allErrors & FERR_NF_CORRECTABLE;
649eb60705aSEric Wollesen 	if (ce_errors) {
650eb60705aSEric Wollesen 		debugf0("\tCorrected bits= 0x%x\n", ce_errors);
651eb60705aSEric Wollesen 
652eb60705aSEric Wollesen 		branch = EXTRACT_FBDCHAN_INDX(info->ferr_nf_fbd);
653eb60705aSEric Wollesen 
654eb60705aSEric Wollesen 		channel = 0;
655eb60705aSEric Wollesen 		if (REC_ECC_LOCATOR_ODD(info->redmemb))
656eb60705aSEric Wollesen 			channel = 1;
657eb60705aSEric Wollesen 
658eb60705aSEric Wollesen 		/* Convert channel to be based from zero, instead of
659eb60705aSEric Wollesen 		 * from branch base of 0 */
660eb60705aSEric Wollesen 		channel += branch;
661eb60705aSEric Wollesen 
662eb60705aSEric Wollesen 		bank = REC_BANK(info->recmema);
663eb60705aSEric Wollesen 		rank = REC_RANK(info->recmema);
664eb60705aSEric Wollesen 		rdwr = REC_RDWR(info->recmema);
665eb60705aSEric Wollesen 		ras = REC_RAS(info->recmemb);
666eb60705aSEric Wollesen 		cas = REC_CAS(info->recmemb);
667eb60705aSEric Wollesen 
668eb60705aSEric Wollesen 		debugf0("\t\tCSROW= %d Channel= %d  (Branch %d "
669eb60705aSEric Wollesen 			"DRAM Bank= %d rdwr= %s ras= %d cas= %d)\n",
670eb60705aSEric Wollesen 			rank, channel, branch >> 1, bank,
671eb60705aSEric Wollesen 			rdwr ? "Write" : "Read", ras, cas);
672eb60705aSEric Wollesen 
673c0667407SAristeu Rozanski 		switch (ce_errors) {
674c0667407SAristeu Rozanski 		case FERR_NF_M17ERR:
675c0667407SAristeu Rozanski 			specific = "Correctable Non-Mirrored Demand Data ECC";
676c0667407SAristeu Rozanski 			break;
677c0667407SAristeu Rozanski 		case FERR_NF_M18ERR:
678c0667407SAristeu Rozanski 			specific = "Correctable Mirrored Demand Data ECC";
679c0667407SAristeu Rozanski 			break;
680c0667407SAristeu Rozanski 		case FERR_NF_M19ERR:
681c0667407SAristeu Rozanski 			specific = "Correctable Spare-Copy Data ECC";
682c0667407SAristeu Rozanski 			break;
683c0667407SAristeu Rozanski 		case FERR_NF_M20ERR:
684c0667407SAristeu Rozanski 			specific = "Correctable Patrol Data ECC";
685c0667407SAristeu Rozanski 			break;
686c0667407SAristeu Rozanski 		}
687c0667407SAristeu Rozanski 
688eb60705aSEric Wollesen 		/* Form out message */
689eb60705aSEric Wollesen 		snprintf(msg, sizeof(msg),
690702df640SMauro Carvalho Chehab 			 "Rank=%d Bank=%d RDWR=%s RAS=%d "
691c0667407SAristeu Rozanski 			 "CAS=%d, CE Err=0x%x (%s))", branch >> 1, bank,
692c0667407SAristeu Rozanski 			 rdwr ? "Write" : "Read", ras, cas, ce_errors,
693c0667407SAristeu Rozanski 			 specific);
694eb60705aSEric Wollesen 
695eb60705aSEric Wollesen 		/* Call the helper to output message */
696702df640SMauro Carvalho Chehab 		edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 0, 0, 0,
697702df640SMauro Carvalho Chehab 				channel >> 1, channel % 2, rank,
698702df640SMauro Carvalho Chehab 				rdwr ? "Write error" : "Read error",
699702df640SMauro Carvalho Chehab 				msg, NULL);
700eb60705aSEric Wollesen 	}
701eb60705aSEric Wollesen 
702c0667407SAristeu Rozanski 	if (!misc_messages)
703c0667407SAristeu Rozanski 		return;
704eb60705aSEric Wollesen 
705c0667407SAristeu Rozanski 	misc_errors = allErrors & (FERR_NF_NON_RETRY | FERR_NF_NORTH_CRC |
706c0667407SAristeu Rozanski 				   FERR_NF_SPD_PROTOCOL | FERR_NF_DIMM_SPARE);
707eb60705aSEric Wollesen 	if (misc_errors) {
708c0667407SAristeu Rozanski 		switch (misc_errors) {
709c0667407SAristeu Rozanski 		case FERR_NF_M13ERR:
710c0667407SAristeu Rozanski 			specific = "Non-Retry or Redundant Retry FBD Memory "
711c0667407SAristeu Rozanski 					"Alert or Redundant Fast Reset Timeout";
712c0667407SAristeu Rozanski 			break;
713c0667407SAristeu Rozanski 		case FERR_NF_M14ERR:
714c0667407SAristeu Rozanski 			specific = "Non-Retry or Redundant Retry FBD "
715c0667407SAristeu Rozanski 					"Configuration Alert";
716c0667407SAristeu Rozanski 			break;
717c0667407SAristeu Rozanski 		case FERR_NF_M15ERR:
718c0667407SAristeu Rozanski 			specific = "Non-Retry or Redundant Retry FBD "
719c0667407SAristeu Rozanski 					"Northbound CRC error on read data";
720c0667407SAristeu Rozanski 			break;
721c0667407SAristeu Rozanski 		case FERR_NF_M21ERR:
722c0667407SAristeu Rozanski 			specific = "FBD Northbound CRC error on "
723c0667407SAristeu Rozanski 					"FBD Sync Status";
724c0667407SAristeu Rozanski 			break;
725c0667407SAristeu Rozanski 		case FERR_NF_M22ERR:
726c0667407SAristeu Rozanski 			specific = "SPD protocol error";
727c0667407SAristeu Rozanski 			break;
728c0667407SAristeu Rozanski 		case FERR_NF_M27ERR:
729c0667407SAristeu Rozanski 			specific = "DIMM-spare copy started";
730c0667407SAristeu Rozanski 			break;
731c0667407SAristeu Rozanski 		case FERR_NF_M28ERR:
732c0667407SAristeu Rozanski 			specific = "DIMM-spare copy completed";
733c0667407SAristeu Rozanski 			break;
734eb60705aSEric Wollesen 		}
735c0667407SAristeu Rozanski 		branch = EXTRACT_FBDCHAN_INDX(info->ferr_nf_fbd);
736eb60705aSEric Wollesen 
737c0667407SAristeu Rozanski 		/* Form out message */
738c0667407SAristeu Rozanski 		snprintf(msg, sizeof(msg),
739702df640SMauro Carvalho Chehab 			 "Err=%#x (%s)", misc_errors, specific);
740eb60705aSEric Wollesen 
741c0667407SAristeu Rozanski 		/* Call the helper to output message */
742702df640SMauro Carvalho Chehab 		edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 0, 0, 0,
743702df640SMauro Carvalho Chehab 				branch >> 1, -1, -1,
744702df640SMauro Carvalho Chehab 				"Misc error", msg, NULL);
745eb60705aSEric Wollesen 	}
746eb60705aSEric Wollesen }
747eb60705aSEric Wollesen 
748b2ccaecaSDouglas Thompson /*
749eb60705aSEric Wollesen  *	i5000_process_error_info	Process the error info that is
750eb60705aSEric Wollesen  *	in the 'info' structure, previously retrieved from hardware
751eb60705aSEric Wollesen  */
752eb60705aSEric Wollesen static void i5000_process_error_info(struct mem_ctl_info *mci,
753eb60705aSEric Wollesen 				struct i5000_error_info *info,
754eb60705aSEric Wollesen 				int handle_errors)
755eb60705aSEric Wollesen {
756eb60705aSEric Wollesen 	/* First handle any fatal errors that occurred */
757eb60705aSEric Wollesen 	i5000_process_fatal_error_info(mci, info, handle_errors);
758eb60705aSEric Wollesen 
759eb60705aSEric Wollesen 	/* now handle any non-fatal errors that occurred */
760eb60705aSEric Wollesen 	i5000_process_nonfatal_error_info(mci, info, handle_errors);
761eb60705aSEric Wollesen }
762eb60705aSEric Wollesen 
763b2ccaecaSDouglas Thompson /*
764eb60705aSEric Wollesen  *	i5000_clear_error	Retrieve any error from the hardware
765eb60705aSEric Wollesen  *				but do NOT process that error.
766eb60705aSEric Wollesen  *				Used for 'clearing' out of previous errors
767eb60705aSEric Wollesen  *				Called by the Core module.
768eb60705aSEric Wollesen  */
769eb60705aSEric Wollesen static void i5000_clear_error(struct mem_ctl_info *mci)
770eb60705aSEric Wollesen {
771eb60705aSEric Wollesen 	struct i5000_error_info info;
772eb60705aSEric Wollesen 
773eb60705aSEric Wollesen 	i5000_get_error_info(mci, &info);
774eb60705aSEric Wollesen }
775eb60705aSEric Wollesen 
776b2ccaecaSDouglas Thompson /*
777eb60705aSEric Wollesen  *	i5000_check_error	Retrieve and process errors reported by the
778eb60705aSEric Wollesen  *				hardware. Called by the Core module.
779eb60705aSEric Wollesen  */
780eb60705aSEric Wollesen static void i5000_check_error(struct mem_ctl_info *mci)
781eb60705aSEric Wollesen {
782eb60705aSEric Wollesen 	struct i5000_error_info info;
78363ae96beSJoe Perches 	debugf4("MC%d: %s: %s()\n", mci->mc_idx, __FILE__, __func__);
784eb60705aSEric Wollesen 	i5000_get_error_info(mci, &info);
785eb60705aSEric Wollesen 	i5000_process_error_info(mci, &info, 1);
786eb60705aSEric Wollesen }
787eb60705aSEric Wollesen 
788b2ccaecaSDouglas Thompson /*
789eb60705aSEric Wollesen  *	i5000_get_devices	Find and perform 'get' operation on the MCH's
790eb60705aSEric Wollesen  *			device/functions we want to reference for this driver
791eb60705aSEric Wollesen  *
792eb60705aSEric Wollesen  *			Need to 'get' device 16 func 1 and func 2
793eb60705aSEric Wollesen  */
794eb60705aSEric Wollesen static int i5000_get_devices(struct mem_ctl_info *mci, int dev_idx)
795eb60705aSEric Wollesen {
796eb60705aSEric Wollesen 	//const struct i5000_dev_info *i5000_dev = &i5000_devs[dev_idx];
797eb60705aSEric Wollesen 	struct i5000_pvt *pvt;
798eb60705aSEric Wollesen 	struct pci_dev *pdev;
799eb60705aSEric Wollesen 
800b2ccaecaSDouglas Thompson 	pvt = mci->pvt_info;
801eb60705aSEric Wollesen 
802eb60705aSEric Wollesen 	/* Attempt to 'get' the MCH register we want */
803eb60705aSEric Wollesen 	pdev = NULL;
804eb60705aSEric Wollesen 	while (1) {
805eb60705aSEric Wollesen 		pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
806eb60705aSEric Wollesen 				PCI_DEVICE_ID_INTEL_I5000_DEV16, pdev);
807eb60705aSEric Wollesen 
808eb60705aSEric Wollesen 		/* End of list, leave */
809eb60705aSEric Wollesen 		if (pdev == NULL) {
810eb60705aSEric Wollesen 			i5000_printk(KERN_ERR,
811eb60705aSEric Wollesen 				"'system address,Process Bus' "
812eb60705aSEric Wollesen 				"device not found:"
813eb60705aSEric Wollesen 				"vendor 0x%x device 0x%x FUNC 1 "
814eb60705aSEric Wollesen 				"(broken BIOS?)\n",
815eb60705aSEric Wollesen 				PCI_VENDOR_ID_INTEL,
816eb60705aSEric Wollesen 				PCI_DEVICE_ID_INTEL_I5000_DEV16);
817eb60705aSEric Wollesen 
818eb60705aSEric Wollesen 			return 1;
819eb60705aSEric Wollesen 		}
820eb60705aSEric Wollesen 
821eb60705aSEric Wollesen 		/* Scan for device 16 func 1 */
822eb60705aSEric Wollesen 		if (PCI_FUNC(pdev->devfn) == 1)
823eb60705aSEric Wollesen 			break;
824eb60705aSEric Wollesen 	}
825eb60705aSEric Wollesen 
826eb60705aSEric Wollesen 	pvt->branchmap_werrors = pdev;
827eb60705aSEric Wollesen 
828eb60705aSEric Wollesen 	/* Attempt to 'get' the MCH register we want */
829eb60705aSEric Wollesen 	pdev = NULL;
830eb60705aSEric Wollesen 	while (1) {
831eb60705aSEric Wollesen 		pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
832eb60705aSEric Wollesen 				PCI_DEVICE_ID_INTEL_I5000_DEV16, pdev);
833eb60705aSEric Wollesen 
834eb60705aSEric Wollesen 		if (pdev == NULL) {
835eb60705aSEric Wollesen 			i5000_printk(KERN_ERR,
836eb60705aSEric Wollesen 				"MC: 'branchmap,control,errors' "
837eb60705aSEric Wollesen 				"device not found:"
838eb60705aSEric Wollesen 				"vendor 0x%x device 0x%x Func 2 "
839eb60705aSEric Wollesen 				"(broken BIOS?)\n",
840eb60705aSEric Wollesen 				PCI_VENDOR_ID_INTEL,
841eb60705aSEric Wollesen 				PCI_DEVICE_ID_INTEL_I5000_DEV16);
842eb60705aSEric Wollesen 
843eb60705aSEric Wollesen 			pci_dev_put(pvt->branchmap_werrors);
844eb60705aSEric Wollesen 			return 1;
845eb60705aSEric Wollesen 		}
846eb60705aSEric Wollesen 
847eb60705aSEric Wollesen 		/* Scan for device 16 func 1 */
848eb60705aSEric Wollesen 		if (PCI_FUNC(pdev->devfn) == 2)
849eb60705aSEric Wollesen 			break;
850eb60705aSEric Wollesen 	}
851eb60705aSEric Wollesen 
852eb60705aSEric Wollesen 	pvt->fsb_error_regs = pdev;
853eb60705aSEric Wollesen 
854eb60705aSEric Wollesen 	debugf1("System Address, processor bus- PCI Bus ID: %s  %x:%x\n",
855eb60705aSEric Wollesen 		pci_name(pvt->system_address),
856eb60705aSEric Wollesen 		pvt->system_address->vendor, pvt->system_address->device);
857eb60705aSEric Wollesen 	debugf1("Branchmap, control and errors - PCI Bus ID: %s  %x:%x\n",
858eb60705aSEric Wollesen 		pci_name(pvt->branchmap_werrors),
859eb60705aSEric Wollesen 		pvt->branchmap_werrors->vendor, pvt->branchmap_werrors->device);
860eb60705aSEric Wollesen 	debugf1("FSB Error Regs - PCI Bus ID: %s  %x:%x\n",
861eb60705aSEric Wollesen 		pci_name(pvt->fsb_error_regs),
862eb60705aSEric Wollesen 		pvt->fsb_error_regs->vendor, pvt->fsb_error_regs->device);
863eb60705aSEric Wollesen 
864eb60705aSEric Wollesen 	pdev = NULL;
865eb60705aSEric Wollesen 	pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
866eb60705aSEric Wollesen 			PCI_DEVICE_ID_I5000_BRANCH_0, pdev);
867eb60705aSEric Wollesen 
868eb60705aSEric Wollesen 	if (pdev == NULL) {
869eb60705aSEric Wollesen 		i5000_printk(KERN_ERR,
870eb60705aSEric Wollesen 			"MC: 'BRANCH 0' device not found:"
871eb60705aSEric Wollesen 			"vendor 0x%x device 0x%x Func 0 (broken BIOS?)\n",
872eb60705aSEric Wollesen 			PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_I5000_BRANCH_0);
873eb60705aSEric Wollesen 
874eb60705aSEric Wollesen 		pci_dev_put(pvt->branchmap_werrors);
875eb60705aSEric Wollesen 		pci_dev_put(pvt->fsb_error_regs);
876eb60705aSEric Wollesen 		return 1;
877eb60705aSEric Wollesen 	}
878eb60705aSEric Wollesen 
879eb60705aSEric Wollesen 	pvt->branch_0 = pdev;
880eb60705aSEric Wollesen 
881eb60705aSEric Wollesen 	/* If this device claims to have more than 2 channels then
882eb60705aSEric Wollesen 	 * fetch Branch 1's information
883eb60705aSEric Wollesen 	 */
884eb60705aSEric Wollesen 	if (pvt->maxch >= CHANNELS_PER_BRANCH) {
885eb60705aSEric Wollesen 		pdev = NULL;
886eb60705aSEric Wollesen 		pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
887eb60705aSEric Wollesen 				PCI_DEVICE_ID_I5000_BRANCH_1, pdev);
888eb60705aSEric Wollesen 
889eb60705aSEric Wollesen 		if (pdev == NULL) {
890eb60705aSEric Wollesen 			i5000_printk(KERN_ERR,
891eb60705aSEric Wollesen 				"MC: 'BRANCH 1' device not found:"
892eb60705aSEric Wollesen 				"vendor 0x%x device 0x%x Func 0 "
893eb60705aSEric Wollesen 				"(broken BIOS?)\n",
894eb60705aSEric Wollesen 				PCI_VENDOR_ID_INTEL,
895eb60705aSEric Wollesen 				PCI_DEVICE_ID_I5000_BRANCH_1);
896eb60705aSEric Wollesen 
897eb60705aSEric Wollesen 			pci_dev_put(pvt->branchmap_werrors);
898eb60705aSEric Wollesen 			pci_dev_put(pvt->fsb_error_regs);
899eb60705aSEric Wollesen 			pci_dev_put(pvt->branch_0);
900eb60705aSEric Wollesen 			return 1;
901eb60705aSEric Wollesen 		}
902eb60705aSEric Wollesen 
903eb60705aSEric Wollesen 		pvt->branch_1 = pdev;
904eb60705aSEric Wollesen 	}
905eb60705aSEric Wollesen 
906eb60705aSEric Wollesen 	return 0;
907eb60705aSEric Wollesen }
908eb60705aSEric Wollesen 
909b2ccaecaSDouglas Thompson /*
910eb60705aSEric Wollesen  *	i5000_put_devices	'put' all the devices that we have
911eb60705aSEric Wollesen  *				reserved via 'get'
912eb60705aSEric Wollesen  */
913eb60705aSEric Wollesen static void i5000_put_devices(struct mem_ctl_info *mci)
914eb60705aSEric Wollesen {
915eb60705aSEric Wollesen 	struct i5000_pvt *pvt;
916eb60705aSEric Wollesen 
917b2ccaecaSDouglas Thompson 	pvt = mci->pvt_info;
918eb60705aSEric Wollesen 
919eb60705aSEric Wollesen 	pci_dev_put(pvt->branchmap_werrors);	/* FUNC 1 */
920eb60705aSEric Wollesen 	pci_dev_put(pvt->fsb_error_regs);	/* FUNC 2 */
921eb60705aSEric Wollesen 	pci_dev_put(pvt->branch_0);	/* DEV 21 */
922eb60705aSEric Wollesen 
923eb60705aSEric Wollesen 	/* Only if more than 2 channels do we release the second branch */
924b2ccaecaSDouglas Thompson 	if (pvt->maxch >= CHANNELS_PER_BRANCH)
925eb60705aSEric Wollesen 		pci_dev_put(pvt->branch_1);	/* DEV 22 */
926eb60705aSEric Wollesen }
927eb60705aSEric Wollesen 
928b2ccaecaSDouglas Thompson /*
929eb60705aSEric Wollesen  *	determine_amb_resent
930eb60705aSEric Wollesen  *
931eb60705aSEric Wollesen  *		the information is contained in NUM_MTRS different registers
932eb60705aSEric Wollesen  *		determineing which of the NUM_MTRS requires knowing
933eb60705aSEric Wollesen  *		which channel is in question
934eb60705aSEric Wollesen  *
935eb60705aSEric Wollesen  *	2 branches, each with 2 channels
936eb60705aSEric Wollesen  *		b0_ambpresent0 for channel '0'
937eb60705aSEric Wollesen  *		b0_ambpresent1 for channel '1'
938eb60705aSEric Wollesen  *		b1_ambpresent0 for channel '2'
939eb60705aSEric Wollesen  *		b1_ambpresent1 for channel '3'
940eb60705aSEric Wollesen  */
941eb60705aSEric Wollesen static int determine_amb_present_reg(struct i5000_pvt *pvt, int channel)
942eb60705aSEric Wollesen {
943eb60705aSEric Wollesen 	int amb_present;
944eb60705aSEric Wollesen 
945eb60705aSEric Wollesen 	if (channel < CHANNELS_PER_BRANCH) {
946eb60705aSEric Wollesen 		if (channel & 0x1)
947eb60705aSEric Wollesen 			amb_present = pvt->b0_ambpresent1;
948eb60705aSEric Wollesen 		else
949eb60705aSEric Wollesen 			amb_present = pvt->b0_ambpresent0;
950eb60705aSEric Wollesen 	} else {
951eb60705aSEric Wollesen 		if (channel & 0x1)
952eb60705aSEric Wollesen 			amb_present = pvt->b1_ambpresent1;
953eb60705aSEric Wollesen 		else
954eb60705aSEric Wollesen 			amb_present = pvt->b1_ambpresent0;
955eb60705aSEric Wollesen 	}
956eb60705aSEric Wollesen 
957eb60705aSEric Wollesen 	return amb_present;
958eb60705aSEric Wollesen }
959eb60705aSEric Wollesen 
960b2ccaecaSDouglas Thompson /*
961eb60705aSEric Wollesen  * determine_mtr(pvt, csrow, channel)
962eb60705aSEric Wollesen  *
963eb60705aSEric Wollesen  *	return the proper MTR register as determine by the csrow and channel desired
964eb60705aSEric Wollesen  */
965eb60705aSEric Wollesen static int determine_mtr(struct i5000_pvt *pvt, int csrow, int channel)
966eb60705aSEric Wollesen {
967eb60705aSEric Wollesen 	int mtr;
968eb60705aSEric Wollesen 
969eb60705aSEric Wollesen 	if (channel < CHANNELS_PER_BRANCH)
970eb60705aSEric Wollesen 		mtr = pvt->b0_mtr[csrow >> 1];
971eb60705aSEric Wollesen 	else
972eb60705aSEric Wollesen 		mtr = pvt->b1_mtr[csrow >> 1];
973eb60705aSEric Wollesen 
974eb60705aSEric Wollesen 	return mtr;
975eb60705aSEric Wollesen }
976eb60705aSEric Wollesen 
977b2ccaecaSDouglas Thompson /*
978eb60705aSEric Wollesen  */
979eb60705aSEric Wollesen static void decode_mtr(int slot_row, u16 mtr)
980eb60705aSEric Wollesen {
981eb60705aSEric Wollesen 	int ans;
982eb60705aSEric Wollesen 
983eb60705aSEric Wollesen 	ans = MTR_DIMMS_PRESENT(mtr);
984eb60705aSEric Wollesen 
985eb60705aSEric Wollesen 	debugf2("\tMTR%d=0x%x:  DIMMs are %s\n", slot_row, mtr,
986eb60705aSEric Wollesen 		ans ? "Present" : "NOT Present");
987eb60705aSEric Wollesen 	if (!ans)
988eb60705aSEric Wollesen 		return;
989eb60705aSEric Wollesen 
990eb60705aSEric Wollesen 	debugf2("\t\tWIDTH: x%d\n", MTR_DRAM_WIDTH(mtr));
991eb60705aSEric Wollesen 	debugf2("\t\tNUMBANK: %d bank(s)\n", MTR_DRAM_BANKS(mtr));
992eb60705aSEric Wollesen 	debugf2("\t\tNUMRANK: %s\n", MTR_DIMM_RANK(mtr) ? "double" : "single");
993eb60705aSEric Wollesen 	debugf2("\t\tNUMROW: %s\n", numrow_toString[MTR_DIMM_ROWS(mtr)]);
994eb60705aSEric Wollesen 	debugf2("\t\tNUMCOL: %s\n", numcol_toString[MTR_DIMM_COLS(mtr)]);
995eb60705aSEric Wollesen }
996eb60705aSEric Wollesen 
997eb60705aSEric Wollesen static void handle_channel(struct i5000_pvt *pvt, int csrow, int channel,
998eb60705aSEric Wollesen 			struct i5000_dimm_info *dinfo)
999eb60705aSEric Wollesen {
1000eb60705aSEric Wollesen 	int mtr;
1001eb60705aSEric Wollesen 	int amb_present_reg;
1002eb60705aSEric Wollesen 	int addrBits;
1003eb60705aSEric Wollesen 
1004eb60705aSEric Wollesen 	mtr = determine_mtr(pvt, csrow, channel);
1005eb60705aSEric Wollesen 	if (MTR_DIMMS_PRESENT(mtr)) {
1006eb60705aSEric Wollesen 		amb_present_reg = determine_amb_present_reg(pvt, channel);
1007eb60705aSEric Wollesen 
1008eb60705aSEric Wollesen 		/* Determine if there is  a  DIMM present in this DIMM slot */
1009eb60705aSEric Wollesen 		if (amb_present_reg & (1 << (csrow >> 1))) {
1010eb60705aSEric Wollesen 			dinfo->dual_rank = MTR_DIMM_RANK(mtr);
1011eb60705aSEric Wollesen 
1012eb60705aSEric Wollesen 			if (!((dinfo->dual_rank == 0) &&
1013eb60705aSEric Wollesen 				((csrow & 0x1) == 0x1))) {
1014eb60705aSEric Wollesen 				/* Start with the number of bits for a Bank
1015eb60705aSEric Wollesen 				 * on the DRAM */
1016eb60705aSEric Wollesen 				addrBits = MTR_DRAM_BANKS_ADDR_BITS(mtr);
1017eb60705aSEric Wollesen 				/* Add thenumber of ROW bits */
1018eb60705aSEric Wollesen 				addrBits += MTR_DIMM_ROWS_ADDR_BITS(mtr);
1019eb60705aSEric Wollesen 				/* add the number of COLUMN bits */
1020eb60705aSEric Wollesen 				addrBits += MTR_DIMM_COLS_ADDR_BITS(mtr);
1021eb60705aSEric Wollesen 
1022eb60705aSEric Wollesen 				addrBits += 6;	/* add 64 bits per DIMM */
1023eb60705aSEric Wollesen 				addrBits -= 20;	/* divide by 2^^20 */
1024eb60705aSEric Wollesen 				addrBits -= 3;	/* 8 bits per bytes */
1025eb60705aSEric Wollesen 
1026eb60705aSEric Wollesen 				dinfo->megabytes = 1 << addrBits;
1027eb60705aSEric Wollesen 			}
1028eb60705aSEric Wollesen 		}
1029eb60705aSEric Wollesen 	}
1030eb60705aSEric Wollesen }
1031eb60705aSEric Wollesen 
1032b2ccaecaSDouglas Thompson /*
1033eb60705aSEric Wollesen  *	calculate_dimm_size
1034eb60705aSEric Wollesen  *
1035eb60705aSEric Wollesen  *	also will output a DIMM matrix map, if debug is enabled, for viewing
1036eb60705aSEric Wollesen  *	how the DIMMs are populated
1037eb60705aSEric Wollesen  */
1038eb60705aSEric Wollesen static void calculate_dimm_size(struct i5000_pvt *pvt)
1039eb60705aSEric Wollesen {
1040eb60705aSEric Wollesen 	struct i5000_dimm_info *dinfo;
1041eb60705aSEric Wollesen 	int csrow, max_csrows;
1042eb60705aSEric Wollesen 	char *p, *mem_buffer;
1043eb60705aSEric Wollesen 	int space, n;
1044eb60705aSEric Wollesen 	int channel;
1045eb60705aSEric Wollesen 
1046eb60705aSEric Wollesen 	/* ================= Generate some debug output ================= */
1047eb60705aSEric Wollesen 	space = PAGE_SIZE;
1048eb60705aSEric Wollesen 	mem_buffer = p = kmalloc(space, GFP_KERNEL);
1049eb60705aSEric Wollesen 	if (p == NULL) {
1050eb60705aSEric Wollesen 		i5000_printk(KERN_ERR, "MC: %s:%s() kmalloc() failed\n",
1051eb60705aSEric Wollesen 			__FILE__, __func__);
1052eb60705aSEric Wollesen 		return;
1053eb60705aSEric Wollesen 	}
1054eb60705aSEric Wollesen 
1055eb60705aSEric Wollesen 	n = snprintf(p, space, "\n");
1056eb60705aSEric Wollesen 	p += n;
1057eb60705aSEric Wollesen 	space -= n;
1058eb60705aSEric Wollesen 
1059eb60705aSEric Wollesen 	/* Scan all the actual CSROWS (which is # of DIMMS * 2)
1060eb60705aSEric Wollesen 	 * and calculate the information for each DIMM
1061eb60705aSEric Wollesen 	 * Start with the highest csrow first, to display it first
1062eb60705aSEric Wollesen 	 * and work toward the 0th csrow
1063eb60705aSEric Wollesen 	 */
1064eb60705aSEric Wollesen 	max_csrows = pvt->maxdimmperch * 2;
1065eb60705aSEric Wollesen 	for (csrow = max_csrows - 1; csrow >= 0; csrow--) {
1066eb60705aSEric Wollesen 
1067eb60705aSEric Wollesen 		/* on an odd csrow, first output a 'boundary' marker,
1068eb60705aSEric Wollesen 		 * then reset the message buffer  */
1069eb60705aSEric Wollesen 		if (csrow & 0x1) {
1070eb60705aSEric Wollesen 			n = snprintf(p, space, "---------------------------"
1071eb60705aSEric Wollesen 				"--------------------------------");
1072eb60705aSEric Wollesen 			p += n;
1073eb60705aSEric Wollesen 			space -= n;
1074eb60705aSEric Wollesen 			debugf2("%s\n", mem_buffer);
1075eb60705aSEric Wollesen 			p = mem_buffer;
1076eb60705aSEric Wollesen 			space = PAGE_SIZE;
1077eb60705aSEric Wollesen 		}
1078eb60705aSEric Wollesen 		n = snprintf(p, space, "csrow %2d    ", csrow);
1079eb60705aSEric Wollesen 		p += n;
1080eb60705aSEric Wollesen 		space -= n;
1081eb60705aSEric Wollesen 
1082eb60705aSEric Wollesen 		for (channel = 0; channel < pvt->maxch; channel++) {
1083eb60705aSEric Wollesen 			dinfo = &pvt->dimm_info[csrow][channel];
1084eb60705aSEric Wollesen 			handle_channel(pvt, csrow, channel, dinfo);
1085eb60705aSEric Wollesen 			n = snprintf(p, space, "%4d MB   | ", dinfo->megabytes);
1086eb60705aSEric Wollesen 			p += n;
1087eb60705aSEric Wollesen 			space -= n;
1088eb60705aSEric Wollesen 		}
1089eb60705aSEric Wollesen 		n = snprintf(p, space, "\n");
1090eb60705aSEric Wollesen 		p += n;
1091eb60705aSEric Wollesen 		space -= n;
1092eb60705aSEric Wollesen 	}
1093eb60705aSEric Wollesen 
1094eb60705aSEric Wollesen 	/* Output the last bottom 'boundary' marker */
1095eb60705aSEric Wollesen 	n = snprintf(p, space, "---------------------------"
1096eb60705aSEric Wollesen 		"--------------------------------\n");
1097eb60705aSEric Wollesen 	p += n;
1098eb60705aSEric Wollesen 	space -= n;
1099eb60705aSEric Wollesen 
1100eb60705aSEric Wollesen 	/* now output the 'channel' labels */
1101eb60705aSEric Wollesen 	n = snprintf(p, space, "            ");
1102eb60705aSEric Wollesen 	p += n;
1103eb60705aSEric Wollesen 	space -= n;
1104eb60705aSEric Wollesen 	for (channel = 0; channel < pvt->maxch; channel++) {
1105eb60705aSEric Wollesen 		n = snprintf(p, space, "channel %d | ", channel);
1106eb60705aSEric Wollesen 		p += n;
1107eb60705aSEric Wollesen 		space -= n;
1108eb60705aSEric Wollesen 	}
1109eb60705aSEric Wollesen 	n = snprintf(p, space, "\n");
1110eb60705aSEric Wollesen 	p += n;
1111eb60705aSEric Wollesen 	space -= n;
1112eb60705aSEric Wollesen 
1113eb60705aSEric Wollesen 	/* output the last message and free buffer */
1114eb60705aSEric Wollesen 	debugf2("%s\n", mem_buffer);
1115eb60705aSEric Wollesen 	kfree(mem_buffer);
1116eb60705aSEric Wollesen }
1117eb60705aSEric Wollesen 
1118b2ccaecaSDouglas Thompson /*
1119eb60705aSEric Wollesen  *	i5000_get_mc_regs	read in the necessary registers and
1120eb60705aSEric Wollesen  *				cache locally
1121eb60705aSEric Wollesen  *
1122eb60705aSEric Wollesen  *			Fills in the private data members
1123eb60705aSEric Wollesen  */
1124eb60705aSEric Wollesen static void i5000_get_mc_regs(struct mem_ctl_info *mci)
1125eb60705aSEric Wollesen {
1126eb60705aSEric Wollesen 	struct i5000_pvt *pvt;
1127eb60705aSEric Wollesen 	u32 actual_tolm;
1128eb60705aSEric Wollesen 	u16 limit;
1129eb60705aSEric Wollesen 	int slot_row;
1130eb60705aSEric Wollesen 	int maxch;
1131eb60705aSEric Wollesen 	int maxdimmperch;
1132eb60705aSEric Wollesen 	int way0, way1;
1133eb60705aSEric Wollesen 
1134b2ccaecaSDouglas Thompson 	pvt = mci->pvt_info;
1135eb60705aSEric Wollesen 
1136eb60705aSEric Wollesen 	pci_read_config_dword(pvt->system_address, AMBASE,
1137eb60705aSEric Wollesen 			(u32 *) & pvt->ambase);
1138eb60705aSEric Wollesen 	pci_read_config_dword(pvt->system_address, AMBASE + sizeof(u32),
1139eb60705aSEric Wollesen 			((u32 *) & pvt->ambase) + sizeof(u32));
1140eb60705aSEric Wollesen 
1141eb60705aSEric Wollesen 	maxdimmperch = pvt->maxdimmperch;
1142eb60705aSEric Wollesen 	maxch = pvt->maxch;
1143eb60705aSEric Wollesen 
1144eb60705aSEric Wollesen 	debugf2("AMBASE= 0x%lx  MAXCH= %d  MAX-DIMM-Per-CH= %d\n",
1145eb60705aSEric Wollesen 		(long unsigned int)pvt->ambase, pvt->maxch, pvt->maxdimmperch);
1146eb60705aSEric Wollesen 
1147eb60705aSEric Wollesen 	/* Get the Branch Map regs */
1148eb60705aSEric Wollesen 	pci_read_config_word(pvt->branchmap_werrors, TOLM, &pvt->tolm);
1149eb60705aSEric Wollesen 	pvt->tolm >>= 12;
1150eb60705aSEric Wollesen 	debugf2("\nTOLM (number of 256M regions) =%u (0x%x)\n", pvt->tolm,
1151eb60705aSEric Wollesen 		pvt->tolm);
1152eb60705aSEric Wollesen 
1153eb60705aSEric Wollesen 	actual_tolm = pvt->tolm << 28;
1154eb60705aSEric Wollesen 	debugf2("Actual TOLM byte addr=%u (0x%x)\n", actual_tolm, actual_tolm);
1155eb60705aSEric Wollesen 
1156eb60705aSEric Wollesen 	pci_read_config_word(pvt->branchmap_werrors, MIR0, &pvt->mir0);
1157eb60705aSEric Wollesen 	pci_read_config_word(pvt->branchmap_werrors, MIR1, &pvt->mir1);
1158eb60705aSEric Wollesen 	pci_read_config_word(pvt->branchmap_werrors, MIR2, &pvt->mir2);
1159eb60705aSEric Wollesen 
1160eb60705aSEric Wollesen 	/* Get the MIR[0-2] regs */
1161eb60705aSEric Wollesen 	limit = (pvt->mir0 >> 4) & 0x0FFF;
1162eb60705aSEric Wollesen 	way0 = pvt->mir0 & 0x1;
1163eb60705aSEric Wollesen 	way1 = pvt->mir0 & 0x2;
1164eb60705aSEric Wollesen 	debugf2("MIR0: limit= 0x%x  WAY1= %u  WAY0= %x\n", limit, way1, way0);
1165eb60705aSEric Wollesen 	limit = (pvt->mir1 >> 4) & 0x0FFF;
1166eb60705aSEric Wollesen 	way0 = pvt->mir1 & 0x1;
1167eb60705aSEric Wollesen 	way1 = pvt->mir1 & 0x2;
1168eb60705aSEric Wollesen 	debugf2("MIR1: limit= 0x%x  WAY1= %u  WAY0= %x\n", limit, way1, way0);
1169eb60705aSEric Wollesen 	limit = (pvt->mir2 >> 4) & 0x0FFF;
1170eb60705aSEric Wollesen 	way0 = pvt->mir2 & 0x1;
1171eb60705aSEric Wollesen 	way1 = pvt->mir2 & 0x2;
1172eb60705aSEric Wollesen 	debugf2("MIR2: limit= 0x%x  WAY1= %u  WAY0= %x\n", limit, way1, way0);
1173eb60705aSEric Wollesen 
1174eb60705aSEric Wollesen 	/* Get the MTR[0-3] regs */
1175eb60705aSEric Wollesen 	for (slot_row = 0; slot_row < NUM_MTRS; slot_row++) {
1176eb60705aSEric Wollesen 		int where = MTR0 + (slot_row * sizeof(u32));
1177eb60705aSEric Wollesen 
1178eb60705aSEric Wollesen 		pci_read_config_word(pvt->branch_0, where,
1179eb60705aSEric Wollesen 				&pvt->b0_mtr[slot_row]);
1180eb60705aSEric Wollesen 
1181eb60705aSEric Wollesen 		debugf2("MTR%d where=0x%x B0 value=0x%x\n", slot_row, where,
1182eb60705aSEric Wollesen 			pvt->b0_mtr[slot_row]);
1183eb60705aSEric Wollesen 
1184eb60705aSEric Wollesen 		if (pvt->maxch >= CHANNELS_PER_BRANCH) {
1185eb60705aSEric Wollesen 			pci_read_config_word(pvt->branch_1, where,
1186eb60705aSEric Wollesen 					&pvt->b1_mtr[slot_row]);
1187eb60705aSEric Wollesen 			debugf2("MTR%d where=0x%x B1 value=0x%x\n", slot_row,
1188c2494aceSKeith Mannthey 				where, pvt->b1_mtr[slot_row]);
1189eb60705aSEric Wollesen 		} else {
1190eb60705aSEric Wollesen 			pvt->b1_mtr[slot_row] = 0;
1191eb60705aSEric Wollesen 		}
1192eb60705aSEric Wollesen 	}
1193eb60705aSEric Wollesen 
1194eb60705aSEric Wollesen 	/* Read and dump branch 0's MTRs */
1195eb60705aSEric Wollesen 	debugf2("\nMemory Technology Registers:\n");
1196eb60705aSEric Wollesen 	debugf2("   Branch 0:\n");
1197eb60705aSEric Wollesen 	for (slot_row = 0; slot_row < NUM_MTRS; slot_row++) {
1198eb60705aSEric Wollesen 		decode_mtr(slot_row, pvt->b0_mtr[slot_row]);
1199eb60705aSEric Wollesen 	}
1200eb60705aSEric Wollesen 	pci_read_config_word(pvt->branch_0, AMB_PRESENT_0,
1201eb60705aSEric Wollesen 			&pvt->b0_ambpresent0);
1202eb60705aSEric Wollesen 	debugf2("\t\tAMB-Branch 0-present0 0x%x:\n", pvt->b0_ambpresent0);
1203eb60705aSEric Wollesen 	pci_read_config_word(pvt->branch_0, AMB_PRESENT_1,
1204eb60705aSEric Wollesen 			&pvt->b0_ambpresent1);
1205eb60705aSEric Wollesen 	debugf2("\t\tAMB-Branch 0-present1 0x%x:\n", pvt->b0_ambpresent1);
1206eb60705aSEric Wollesen 
1207eb60705aSEric Wollesen 	/* Only if we have 2 branchs (4 channels) */
1208eb60705aSEric Wollesen 	if (pvt->maxch < CHANNELS_PER_BRANCH) {
1209eb60705aSEric Wollesen 		pvt->b1_ambpresent0 = 0;
1210eb60705aSEric Wollesen 		pvt->b1_ambpresent1 = 0;
1211eb60705aSEric Wollesen 	} else {
1212eb60705aSEric Wollesen 		/* Read and dump  branch 1's MTRs */
1213eb60705aSEric Wollesen 		debugf2("   Branch 1:\n");
1214eb60705aSEric Wollesen 		for (slot_row = 0; slot_row < NUM_MTRS; slot_row++) {
1215eb60705aSEric Wollesen 			decode_mtr(slot_row, pvt->b1_mtr[slot_row]);
1216eb60705aSEric Wollesen 		}
1217eb60705aSEric Wollesen 		pci_read_config_word(pvt->branch_1, AMB_PRESENT_0,
1218eb60705aSEric Wollesen 				&pvt->b1_ambpresent0);
1219eb60705aSEric Wollesen 		debugf2("\t\tAMB-Branch 1-present0 0x%x:\n",
1220eb60705aSEric Wollesen 			pvt->b1_ambpresent0);
1221eb60705aSEric Wollesen 		pci_read_config_word(pvt->branch_1, AMB_PRESENT_1,
1222eb60705aSEric Wollesen 				&pvt->b1_ambpresent1);
1223eb60705aSEric Wollesen 		debugf2("\t\tAMB-Branch 1-present1 0x%x:\n",
1224eb60705aSEric Wollesen 			pvt->b1_ambpresent1);
1225eb60705aSEric Wollesen 	}
1226eb60705aSEric Wollesen 
1227eb60705aSEric Wollesen 	/* Go and determine the size of each DIMM and place in an
1228eb60705aSEric Wollesen 	 * orderly matrix */
1229eb60705aSEric Wollesen 	calculate_dimm_size(pvt);
1230eb60705aSEric Wollesen }
1231eb60705aSEric Wollesen 
1232b2ccaecaSDouglas Thompson /*
1233eb60705aSEric Wollesen  *	i5000_init_csrows	Initialize the 'csrows' table within
1234eb60705aSEric Wollesen  *				the mci control	structure with the
1235eb60705aSEric Wollesen  *				addressing of memory.
1236eb60705aSEric Wollesen  *
1237eb60705aSEric Wollesen  *	return:
1238eb60705aSEric Wollesen  *		0	success
1239eb60705aSEric Wollesen  *		1	no actual memory found on this MC
1240eb60705aSEric Wollesen  */
1241eb60705aSEric Wollesen static int i5000_init_csrows(struct mem_ctl_info *mci)
1242eb60705aSEric Wollesen {
1243eb60705aSEric Wollesen 	struct i5000_pvt *pvt;
1244eb60705aSEric Wollesen 	struct csrow_info *p_csrow;
1245a895bf8bSMauro Carvalho Chehab 	struct dimm_info *dimm;
1246eb60705aSEric Wollesen 	int empty, channel_count;
1247eb60705aSEric Wollesen 	int max_csrows;
1248c2494aceSKeith Mannthey 	int mtr, mtr1;
1249eb60705aSEric Wollesen 	int csrow_megs;
1250eb60705aSEric Wollesen 	int channel;
1251eb60705aSEric Wollesen 	int csrow;
1252eb60705aSEric Wollesen 
1253b2ccaecaSDouglas Thompson 	pvt = mci->pvt_info;
1254eb60705aSEric Wollesen 
1255eb60705aSEric Wollesen 	channel_count = pvt->maxch;
1256eb60705aSEric Wollesen 	max_csrows = pvt->maxdimmperch * 2;
1257eb60705aSEric Wollesen 
1258eb60705aSEric Wollesen 	empty = 1;		/* Assume NO memory */
1259eb60705aSEric Wollesen 
1260702df640SMauro Carvalho Chehab 	/*
1261702df640SMauro Carvalho Chehab 	 * TODO: it would be better to not use csrow here, filling
1262702df640SMauro Carvalho Chehab 	 * directly the dimm_info structs, based on branch, channel, dim number
1263702df640SMauro Carvalho Chehab 	 */
1264eb60705aSEric Wollesen 	for (csrow = 0; csrow < max_csrows; csrow++) {
1265eb60705aSEric Wollesen 		p_csrow = &mci->csrows[csrow];
1266eb60705aSEric Wollesen 
1267eb60705aSEric Wollesen 		p_csrow->csrow_idx = csrow;
1268eb60705aSEric Wollesen 
1269eb60705aSEric Wollesen 		/* use branch 0 for the basis */
1270eb60705aSEric Wollesen 		mtr = pvt->b0_mtr[csrow >> 1];
1271c2494aceSKeith Mannthey 		mtr1 = pvt->b1_mtr[csrow >> 1];
1272eb60705aSEric Wollesen 
1273eb60705aSEric Wollesen 		/* if no DIMMS on this row, continue */
1274c2494aceSKeith Mannthey 		if (!MTR_DIMMS_PRESENT(mtr) && !MTR_DIMMS_PRESENT(mtr1))
1275eb60705aSEric Wollesen 			continue;
1276eb60705aSEric Wollesen 
1277eb60705aSEric Wollesen 		csrow_megs = 0;
1278eb60705aSEric Wollesen 		for (channel = 0; channel < pvt->maxch; channel++) {
1279a895bf8bSMauro Carvalho Chehab 			dimm = p_csrow->channels[channel].dimm;
1280eb60705aSEric Wollesen 			csrow_megs += pvt->dimm_info[csrow][channel].megabytes;
1281a895bf8bSMauro Carvalho Chehab 			dimm->grain = 8;
1282eb60705aSEric Wollesen 
1283eb60705aSEric Wollesen 			/* Assume DDR2 for now */
1284a895bf8bSMauro Carvalho Chehab 			dimm->mtype = MEM_FB_DDR2;
1285eb60705aSEric Wollesen 
1286eb60705aSEric Wollesen 			/* ask what device type on this row */
1287eb60705aSEric Wollesen 			if (MTR_DRAM_WIDTH(mtr))
1288a895bf8bSMauro Carvalho Chehab 				dimm->dtype = DEV_X8;
1289eb60705aSEric Wollesen 			else
1290a895bf8bSMauro Carvalho Chehab 				dimm->dtype = DEV_X4;
1291eb60705aSEric Wollesen 
1292a895bf8bSMauro Carvalho Chehab 			dimm->edac_mode = EDAC_S8ECD8ED;
1293a895bf8bSMauro Carvalho Chehab 			dimm->nr_pages = (csrow_megs << 8) / pvt->maxch;
1294084a4fccSMauro Carvalho Chehab 		}
1295eb60705aSEric Wollesen 
1296eb60705aSEric Wollesen 		empty = 0;
1297eb60705aSEric Wollesen 	}
1298eb60705aSEric Wollesen 
1299eb60705aSEric Wollesen 	return empty;
1300eb60705aSEric Wollesen }
1301eb60705aSEric Wollesen 
1302b2ccaecaSDouglas Thompson /*
1303eb60705aSEric Wollesen  *	i5000_enable_error_reporting
1304eb60705aSEric Wollesen  *			Turn on the memory reporting features of the hardware
1305eb60705aSEric Wollesen  */
1306eb60705aSEric Wollesen static void i5000_enable_error_reporting(struct mem_ctl_info *mci)
1307eb60705aSEric Wollesen {
1308eb60705aSEric Wollesen 	struct i5000_pvt *pvt;
1309eb60705aSEric Wollesen 	u32 fbd_error_mask;
1310eb60705aSEric Wollesen 
1311b2ccaecaSDouglas Thompson 	pvt = mci->pvt_info;
1312eb60705aSEric Wollesen 
1313eb60705aSEric Wollesen 	/* Read the FBD Error Mask Register */
1314eb60705aSEric Wollesen 	pci_read_config_dword(pvt->branchmap_werrors, EMASK_FBD,
1315eb60705aSEric Wollesen 			&fbd_error_mask);
1316eb60705aSEric Wollesen 
1317eb60705aSEric Wollesen 	/* Enable with a '0' */
1318eb60705aSEric Wollesen 	fbd_error_mask &= ~(ENABLE_EMASK_ALL);
1319eb60705aSEric Wollesen 
1320eb60705aSEric Wollesen 	pci_write_config_dword(pvt->branchmap_werrors, EMASK_FBD,
1321eb60705aSEric Wollesen 			fbd_error_mask);
1322eb60705aSEric Wollesen }
1323eb60705aSEric Wollesen 
1324b2ccaecaSDouglas Thompson /*
1325702df640SMauro Carvalho Chehab  * i5000_get_dimm_and_channel_counts(pdev, &nr_csrows, &num_channels)
1326eb60705aSEric Wollesen  *
1327eb60705aSEric Wollesen  *	ask the device how many channels are present and how many CSROWS
1328eb60705aSEric Wollesen  *	 as well
1329eb60705aSEric Wollesen  */
1330eb60705aSEric Wollesen static void i5000_get_dimm_and_channel_counts(struct pci_dev *pdev,
1331eb60705aSEric Wollesen 					int *num_dimms_per_channel,
1332eb60705aSEric Wollesen 					int *num_channels)
1333eb60705aSEric Wollesen {
1334eb60705aSEric Wollesen 	u8 value;
1335eb60705aSEric Wollesen 
1336eb60705aSEric Wollesen 	/* Need to retrieve just how many channels and dimms per channel are
1337eb60705aSEric Wollesen 	 * supported on this memory controller
1338eb60705aSEric Wollesen 	 */
1339eb60705aSEric Wollesen 	pci_read_config_byte(pdev, MAXDIMMPERCH, &value);
1340eb60705aSEric Wollesen 	*num_dimms_per_channel = (int)value *2;
1341eb60705aSEric Wollesen 
1342eb60705aSEric Wollesen 	pci_read_config_byte(pdev, MAXCH, &value);
1343eb60705aSEric Wollesen 	*num_channels = (int)value;
1344eb60705aSEric Wollesen }
1345eb60705aSEric Wollesen 
1346b2ccaecaSDouglas Thompson /*
1347eb60705aSEric Wollesen  *	i5000_probe1	Probe for ONE instance of device to see if it is
1348eb60705aSEric Wollesen  *			present.
1349eb60705aSEric Wollesen  *	return:
1350eb60705aSEric Wollesen  *		0 for FOUND a device
1351eb60705aSEric Wollesen  *		< 0 for error code
1352eb60705aSEric Wollesen  */
1353eb60705aSEric Wollesen static int i5000_probe1(struct pci_dev *pdev, int dev_idx)
1354eb60705aSEric Wollesen {
1355eb60705aSEric Wollesen 	struct mem_ctl_info *mci;
1356702df640SMauro Carvalho Chehab 	struct edac_mc_layer layers[3];
1357eb60705aSEric Wollesen 	struct i5000_pvt *pvt;
1358eb60705aSEric Wollesen 	int num_channels;
1359eb60705aSEric Wollesen 	int num_dimms_per_channel;
1360eb60705aSEric Wollesen 
136163ae96beSJoe Perches 	debugf0("MC: %s: %s(), pdev bus %u dev=0x%x fn=0x%x\n",
136263ae96beSJoe Perches 		__FILE__, __func__,
1363eb60705aSEric Wollesen 		pdev->bus->number,
1364eb60705aSEric Wollesen 		PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn));
1365eb60705aSEric Wollesen 
1366eb60705aSEric Wollesen 	/* We only are looking for func 0 of the set */
1367eb60705aSEric Wollesen 	if (PCI_FUNC(pdev->devfn) != 0)
1368eb60705aSEric Wollesen 		return -ENODEV;
1369eb60705aSEric Wollesen 
1370eb60705aSEric Wollesen 	/* Ask the devices for the number of CSROWS and CHANNELS so
1371eb60705aSEric Wollesen 	 * that we can calculate the memory resources, etc
1372eb60705aSEric Wollesen 	 *
1373eb60705aSEric Wollesen 	 * The Chipset will report what it can handle which will be greater
1374eb60705aSEric Wollesen 	 * or equal to what the motherboard manufacturer will implement.
1375eb60705aSEric Wollesen 	 *
1376eb60705aSEric Wollesen 	 * As we don't have a motherboard identification routine to determine
1377eb60705aSEric Wollesen 	 * actual number of slots/dimms per channel, we thus utilize the
1378eb60705aSEric Wollesen 	 * resource as specified by the chipset. Thus, we might have
1379eb60705aSEric Wollesen 	 * have more DIMMs per channel than actually on the mobo, but this
1380eb60705aSEric Wollesen 	 * allows the driver to support up to the chipset max, without
1381eb60705aSEric Wollesen 	 * some fancy mobo determination.
1382eb60705aSEric Wollesen 	 */
1383eb60705aSEric Wollesen 	i5000_get_dimm_and_channel_counts(pdev, &num_dimms_per_channel,
1384eb60705aSEric Wollesen 					&num_channels);
1385eb60705aSEric Wollesen 
1386702df640SMauro Carvalho Chehab 	debugf0("MC: %s(): Number of Branches=2 Channels= %d  DIMMS= %d\n",
1387702df640SMauro Carvalho Chehab 		__func__, num_channels, num_dimms_per_channel);
1388eb60705aSEric Wollesen 
1389eb60705aSEric Wollesen 	/* allocate a new MC control structure */
1390702df640SMauro Carvalho Chehab 	layers[0].type = EDAC_MC_LAYER_BRANCH;
1391702df640SMauro Carvalho Chehab 	layers[0].size = 2;
1392702df640SMauro Carvalho Chehab 	layers[0].is_virt_csrow = true;
1393702df640SMauro Carvalho Chehab 	layers[1].type = EDAC_MC_LAYER_CHANNEL;
1394702df640SMauro Carvalho Chehab 	layers[1].size = num_channels;
1395702df640SMauro Carvalho Chehab 	layers[1].is_virt_csrow = false;
1396702df640SMauro Carvalho Chehab 	layers[2].type = EDAC_MC_LAYER_SLOT;
1397702df640SMauro Carvalho Chehab 	layers[2].size = num_dimms_per_channel;
1398702df640SMauro Carvalho Chehab 	layers[2].is_virt_csrow = true;
1399ca0907b9SMauro Carvalho Chehab 	mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(*pvt));
1400eb60705aSEric Wollesen 	if (mci == NULL)
1401eb60705aSEric Wollesen 		return -ENOMEM;
1402eb60705aSEric Wollesen 
1403f0f7e0dcSDarrick J. Wong 	kobject_get(&mci->edac_mci_kobj);
140463ae96beSJoe Perches 	debugf0("MC: %s: %s(): mci = %p\n", __FILE__, __func__, mci);
1405eb60705aSEric Wollesen 
1406eb60705aSEric Wollesen 	mci->dev = &pdev->dev;	/* record ptr  to the generic device */
1407eb60705aSEric Wollesen 
1408b2ccaecaSDouglas Thompson 	pvt = mci->pvt_info;
1409eb60705aSEric Wollesen 	pvt->system_address = pdev;	/* Record this device in our private */
1410eb60705aSEric Wollesen 	pvt->maxch = num_channels;
1411eb60705aSEric Wollesen 	pvt->maxdimmperch = num_dimms_per_channel;
1412eb60705aSEric Wollesen 
1413eb60705aSEric Wollesen 	/* 'get' the pci devices we want to reserve for our use */
1414eb60705aSEric Wollesen 	if (i5000_get_devices(mci, dev_idx))
1415eb60705aSEric Wollesen 		goto fail0;
1416eb60705aSEric Wollesen 
1417eb60705aSEric Wollesen 	/* Time to get serious */
1418eb60705aSEric Wollesen 	i5000_get_mc_regs(mci);	/* retrieve the hardware registers */
1419eb60705aSEric Wollesen 
1420eb60705aSEric Wollesen 	mci->mc_idx = 0;
1421eb60705aSEric Wollesen 	mci->mtype_cap = MEM_FLAG_FB_DDR2;
1422eb60705aSEric Wollesen 	mci->edac_ctl_cap = EDAC_FLAG_NONE;
1423eb60705aSEric Wollesen 	mci->edac_cap = EDAC_FLAG_NONE;
1424eb60705aSEric Wollesen 	mci->mod_name = "i5000_edac.c";
1425eb60705aSEric Wollesen 	mci->mod_ver = I5000_REVISION;
1426eb60705aSEric Wollesen 	mci->ctl_name = i5000_devs[dev_idx].ctl_name;
1427c4192705SDave Jiang 	mci->dev_name = pci_name(pdev);
1428eb60705aSEric Wollesen 	mci->ctl_page_to_phys = NULL;
1429eb60705aSEric Wollesen 
1430eb60705aSEric Wollesen 	/* Set the function pointer to an actual operation function */
1431eb60705aSEric Wollesen 	mci->edac_check = i5000_check_error;
1432eb60705aSEric Wollesen 
1433eb60705aSEric Wollesen 	/* initialize the MC control structure 'csrows' table
1434eb60705aSEric Wollesen 	 * with the mapping and control information */
1435eb60705aSEric Wollesen 	if (i5000_init_csrows(mci)) {
1436eb60705aSEric Wollesen 		debugf0("MC: Setting mci->edac_cap to EDAC_FLAG_NONE\n"
1437eb60705aSEric Wollesen 			"    because i5000_init_csrows() returned nonzero "
1438eb60705aSEric Wollesen 			"value\n");
1439eb60705aSEric Wollesen 		mci->edac_cap = EDAC_FLAG_NONE;	/* no csrows found */
1440eb60705aSEric Wollesen 	} else {
1441eb60705aSEric Wollesen 		debugf1("MC: Enable error reporting now\n");
1442eb60705aSEric Wollesen 		i5000_enable_error_reporting(mci);
1443eb60705aSEric Wollesen 	}
1444eb60705aSEric Wollesen 
1445eb60705aSEric Wollesen 	/* add this new MC control structure to EDAC's list of MCs */
1446b8f6f975SDoug Thompson 	if (edac_mc_add_mc(mci)) {
144763ae96beSJoe Perches 		debugf0("MC: %s: %s(): failed edac_mc_add_mc()\n",
144863ae96beSJoe Perches 			__FILE__, __func__);
1449eb60705aSEric Wollesen 		/* FIXME: perhaps some code should go here that disables error
1450eb60705aSEric Wollesen 		 * reporting if we just enabled it
1451eb60705aSEric Wollesen 		 */
1452eb60705aSEric Wollesen 		goto fail1;
1453eb60705aSEric Wollesen 	}
1454eb60705aSEric Wollesen 
1455eb60705aSEric Wollesen 	i5000_clear_error(mci);
1456eb60705aSEric Wollesen 
1457456a2f95SDave Jiang 	/* allocating generic PCI control info */
1458456a2f95SDave Jiang 	i5000_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR);
1459456a2f95SDave Jiang 	if (!i5000_pci) {
1460456a2f95SDave Jiang 		printk(KERN_WARNING
1461456a2f95SDave Jiang 			"%s(): Unable to create PCI control\n",
1462456a2f95SDave Jiang 			__func__);
1463456a2f95SDave Jiang 		printk(KERN_WARNING
1464456a2f95SDave Jiang 			"%s(): PCI error report via EDAC not setup\n",
1465456a2f95SDave Jiang 			__func__);
1466456a2f95SDave Jiang 	}
1467456a2f95SDave Jiang 
1468eb60705aSEric Wollesen 	return 0;
1469eb60705aSEric Wollesen 
1470eb60705aSEric Wollesen 	/* Error exit unwinding stack */
1471eb60705aSEric Wollesen fail1:
1472eb60705aSEric Wollesen 
1473eb60705aSEric Wollesen 	i5000_put_devices(mci);
1474eb60705aSEric Wollesen 
1475eb60705aSEric Wollesen fail0:
1476f0f7e0dcSDarrick J. Wong 	kobject_put(&mci->edac_mci_kobj);
1477eb60705aSEric Wollesen 	edac_mc_free(mci);
1478eb60705aSEric Wollesen 	return -ENODEV;
1479eb60705aSEric Wollesen }
1480eb60705aSEric Wollesen 
1481b2ccaecaSDouglas Thompson /*
1482eb60705aSEric Wollesen  *	i5000_init_one	constructor for one instance of device
1483eb60705aSEric Wollesen  *
1484eb60705aSEric Wollesen  * 	returns:
1485eb60705aSEric Wollesen  *		negative on error
1486eb60705aSEric Wollesen  *		count (>= 0)
1487eb60705aSEric Wollesen  */
1488eb60705aSEric Wollesen static int __devinit i5000_init_one(struct pci_dev *pdev,
1489eb60705aSEric Wollesen 				const struct pci_device_id *id)
1490eb60705aSEric Wollesen {
1491eb60705aSEric Wollesen 	int rc;
1492eb60705aSEric Wollesen 
149363ae96beSJoe Perches 	debugf0("MC: %s: %s()\n", __FILE__, __func__);
1494eb60705aSEric Wollesen 
1495eb60705aSEric Wollesen 	/* wake up device */
1496eb60705aSEric Wollesen 	rc = pci_enable_device(pdev);
149744aa80f0SKulikov Vasiliy 	if (rc)
1498eb60705aSEric Wollesen 		return rc;
1499eb60705aSEric Wollesen 
1500eb60705aSEric Wollesen 	/* now probe and enable the device */
1501eb60705aSEric Wollesen 	return i5000_probe1(pdev, id->driver_data);
1502eb60705aSEric Wollesen }
1503eb60705aSEric Wollesen 
1504b2ccaecaSDouglas Thompson /*
1505eb60705aSEric Wollesen  *	i5000_remove_one	destructor for one instance of device
1506eb60705aSEric Wollesen  *
1507eb60705aSEric Wollesen  */
1508eb60705aSEric Wollesen static void __devexit i5000_remove_one(struct pci_dev *pdev)
1509eb60705aSEric Wollesen {
1510eb60705aSEric Wollesen 	struct mem_ctl_info *mci;
1511eb60705aSEric Wollesen 
151263ae96beSJoe Perches 	debugf0("%s: %s()\n", __FILE__, __func__);
1513eb60705aSEric Wollesen 
1514456a2f95SDave Jiang 	if (i5000_pci)
1515456a2f95SDave Jiang 		edac_pci_release_generic_ctl(i5000_pci);
1516456a2f95SDave Jiang 
1517eb60705aSEric Wollesen 	if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
1518eb60705aSEric Wollesen 		return;
1519eb60705aSEric Wollesen 
1520eb60705aSEric Wollesen 	/* retrieve references to resources, and free those resources */
1521eb60705aSEric Wollesen 	i5000_put_devices(mci);
1522f0f7e0dcSDarrick J. Wong 	kobject_put(&mci->edac_mci_kobj);
1523eb60705aSEric Wollesen 	edac_mc_free(mci);
1524eb60705aSEric Wollesen }
1525eb60705aSEric Wollesen 
1526b2ccaecaSDouglas Thompson /*
1527eb60705aSEric Wollesen  *	pci_device_id	table for which devices we are looking for
1528eb60705aSEric Wollesen  *
1529eb60705aSEric Wollesen  *	The "E500P" device is the first device supported.
1530eb60705aSEric Wollesen  */
153136c46f31SLionel Debroux static DEFINE_PCI_DEVICE_TABLE(i5000_pci_tbl) = {
1532eb60705aSEric Wollesen 	{PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000_DEV16),
1533eb60705aSEric Wollesen 	 .driver_data = I5000P},
1534eb60705aSEric Wollesen 
1535eb60705aSEric Wollesen 	{0,}			/* 0 terminated list. */
1536eb60705aSEric Wollesen };
1537eb60705aSEric Wollesen 
1538eb60705aSEric Wollesen MODULE_DEVICE_TABLE(pci, i5000_pci_tbl);
1539eb60705aSEric Wollesen 
1540b2ccaecaSDouglas Thompson /*
1541eb60705aSEric Wollesen  *	i5000_driver	pci_driver structure for this module
1542eb60705aSEric Wollesen  *
1543eb60705aSEric Wollesen  */
1544eb60705aSEric Wollesen static struct pci_driver i5000_driver = {
154557510c2fSDarrick J. Wong 	.name = KBUILD_BASENAME,
1546eb60705aSEric Wollesen 	.probe = i5000_init_one,
1547eb60705aSEric Wollesen 	.remove = __devexit_p(i5000_remove_one),
1548eb60705aSEric Wollesen 	.id_table = i5000_pci_tbl,
1549eb60705aSEric Wollesen };
1550eb60705aSEric Wollesen 
1551b2ccaecaSDouglas Thompson /*
1552eb60705aSEric Wollesen  *	i5000_init		Module entry function
1553eb60705aSEric Wollesen  *			Try to initialize this module for its devices
1554eb60705aSEric Wollesen  */
1555eb60705aSEric Wollesen static int __init i5000_init(void)
1556eb60705aSEric Wollesen {
1557eb60705aSEric Wollesen 	int pci_rc;
1558eb60705aSEric Wollesen 
155963ae96beSJoe Perches 	debugf2("MC: %s: %s()\n", __FILE__, __func__);
1560eb60705aSEric Wollesen 
1561c3c52bceSHitoshi Mitake        /* Ensure that the OPSTATE is set correctly for POLL or NMI */
1562c3c52bceSHitoshi Mitake        opstate_init();
1563c3c52bceSHitoshi Mitake 
1564eb60705aSEric Wollesen 	pci_rc = pci_register_driver(&i5000_driver);
1565eb60705aSEric Wollesen 
1566eb60705aSEric Wollesen 	return (pci_rc < 0) ? pci_rc : 0;
1567eb60705aSEric Wollesen }
1568eb60705aSEric Wollesen 
1569b2ccaecaSDouglas Thompson /*
1570eb60705aSEric Wollesen  *	i5000_exit()	Module exit function
1571eb60705aSEric Wollesen  *			Unregister the driver
1572eb60705aSEric Wollesen  */
1573eb60705aSEric Wollesen static void __exit i5000_exit(void)
1574eb60705aSEric Wollesen {
157563ae96beSJoe Perches 	debugf2("MC: %s: %s()\n", __FILE__, __func__);
1576eb60705aSEric Wollesen 	pci_unregister_driver(&i5000_driver);
1577eb60705aSEric Wollesen }
1578eb60705aSEric Wollesen 
1579eb60705aSEric Wollesen module_init(i5000_init);
1580eb60705aSEric Wollesen module_exit(i5000_exit);
1581eb60705aSEric Wollesen 
1582eb60705aSEric Wollesen MODULE_LICENSE("GPL");
1583eb60705aSEric Wollesen MODULE_AUTHOR
1584eb60705aSEric Wollesen     ("Linux Networx (http://lnxi.com) Doug Thompson <norsk5@xmission.com>");
1585eb60705aSEric Wollesen MODULE_DESCRIPTION("MC Driver for Intel I5000 memory controllers - "
1586eb60705aSEric Wollesen 		I5000_REVISION);
1587c3c52bceSHitoshi Mitake 
1588c0d12172SDave Jiang module_param(edac_op_state, int, 0444);
1589c0d12172SDave Jiang MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");
1590c0667407SAristeu Rozanski module_param(misc_messages, int, 0444);
1591c0667407SAristeu Rozanski MODULE_PARM_DESC(misc_messages, "Log miscellaneous non fatal messages");
1592c0667407SAristeu Rozanski 
1593