xref: /openbmc/linux/drivers/dma/xilinx/zynqmp_dma.c (revision 897500c7)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2b0cc417cSKedareswara rao Appana /*
3b0cc417cSKedareswara rao Appana  * DMA driver for Xilinx ZynqMP DMA Engine
4b0cc417cSKedareswara rao Appana  *
5b0cc417cSKedareswara rao Appana  * Copyright (C) 2016 Xilinx, Inc. All rights reserved.
6b0cc417cSKedareswara rao Appana  */
7b0cc417cSKedareswara rao Appana 
8b0cc417cSKedareswara rao Appana #include <linux/bitops.h>
985997fdfSMichael Tretter #include <linux/dma-mapping.h>
10b0cc417cSKedareswara rao Appana #include <linux/init.h>
11b0cc417cSKedareswara rao Appana #include <linux/interrupt.h>
12b0cc417cSKedareswara rao Appana #include <linux/io.h>
13b0cc417cSKedareswara rao Appana #include <linux/module.h>
14*897500c7SRob Herring #include <linux/of.h>
15b0cc417cSKedareswara rao Appana #include <linux/of_dma.h>
16*897500c7SRob Herring #include <linux/platform_device.h>
17b0cc417cSKedareswara rao Appana #include <linux/slab.h>
18b0cc417cSKedareswara rao Appana #include <linux/clk.h>
19b0cc417cSKedareswara rao Appana #include <linux/io-64-nonatomic-lo-hi.h>
2064c6f7daSKedareswara rao Appana #include <linux/pm_runtime.h>
21b0cc417cSKedareswara rao Appana 
22b0cc417cSKedareswara rao Appana #include "../dmaengine.h"
23b0cc417cSKedareswara rao Appana 
24b0cc417cSKedareswara rao Appana /* Register Offsets */
25b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_ISR			0x100
26b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_IMR			0x104
27b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_IER			0x108
28b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_IDS			0x10C
29b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_CTRL0		0x110
30b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_CTRL1		0x114
31b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DATA_ATTR		0x120
32b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DSCR_ATTR		0x124
33b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_SRC_DSCR_WRD0	0x128
34b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_SRC_DSCR_WRD1	0x12C
35b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_SRC_DSCR_WRD2	0x130
36b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_SRC_DSCR_WRD3	0x134
37b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DST_DSCR_WRD0	0x138
38b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DST_DSCR_WRD1	0x13C
39b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DST_DSCR_WRD2	0x140
40b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DST_DSCR_WRD3	0x144
41b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_SRC_START_LSB	0x158
42b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_SRC_START_MSB	0x15C
43b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DST_START_LSB	0x160
44b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DST_START_MSB	0x164
458d90035eSKedareswara rao Appana #define ZYNQMP_DMA_TOTAL_BYTE		0x188
46b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_RATE_CTRL		0x18C
47b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_IRQ_SRC_ACCT		0x190
48b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_IRQ_DST_ACCT		0x194
49b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_CTRL2		0x200
50b0cc417cSKedareswara rao Appana 
51b0cc417cSKedareswara rao Appana /* Interrupt registers bit field definitions */
52b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DONE			BIT(10)
53b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AXI_WR_DATA		BIT(9)
54b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AXI_RD_DATA		BIT(8)
55b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AXI_RD_DST_DSCR	BIT(7)
56b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AXI_RD_SRC_DSCR	BIT(6)
57b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_IRQ_DST_ACCT_ERR	BIT(5)
58b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_IRQ_SRC_ACCT_ERR	BIT(4)
59b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_BYTE_CNT_OVRFL	BIT(3)
60b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DST_DSCR_DONE	BIT(2)
61b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_INV_APB		BIT(0)
62b0cc417cSKedareswara rao Appana 
63b0cc417cSKedareswara rao Appana /* Control 0 register bit field definitions */
64b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_OVR_FETCH		BIT(7)
65b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_POINT_TYPE_SG	BIT(6)
66b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_RATE_CTRL_EN		BIT(3)
67b0cc417cSKedareswara rao Appana 
68b0cc417cSKedareswara rao Appana /* Control 1 register bit field definitions */
69b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_SRC_ISSUE		GENMASK(4, 0)
70b0cc417cSKedareswara rao Appana 
71b0cc417cSKedareswara rao Appana /* Data Attribute register bit field definitions */
72b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_ARBURST		GENMASK(27, 26)
73b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_ARCACHE		GENMASK(25, 22)
74b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_ARCACHE_OFST		22
75b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_ARQOS		GENMASK(21, 18)
76b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_ARQOS_OFST		18
77b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_ARLEN		GENMASK(17, 14)
78b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_ARLEN_OFST		14
79b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AWBURST		GENMASK(13, 12)
80b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AWCACHE		GENMASK(11, 8)
81b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AWCACHE_OFST		8
82b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AWQOS		GENMASK(7, 4)
83b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AWQOS_OFST		4
84b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AWLEN		GENMASK(3, 0)
85b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AWLEN_OFST		0
86b0cc417cSKedareswara rao Appana 
87b0cc417cSKedareswara rao Appana /* Descriptor Attribute register bit field definitions */
88b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AXCOHRNT		BIT(8)
89b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AXCACHE		GENMASK(7, 4)
90b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AXCACHE_OFST		4
91b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AXQOS		GENMASK(3, 0)
92b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AXQOS_OFST		0
93b0cc417cSKedareswara rao Appana 
94b0cc417cSKedareswara rao Appana /* Control register 2 bit field definitions */
95b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_ENABLE		BIT(0)
96b0cc417cSKedareswara rao Appana 
97b0cc417cSKedareswara rao Appana /* Buffer Descriptor definitions */
98b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DESC_CTRL_STOP	0x10
99b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DESC_CTRL_COMP_INT	0x4
100b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DESC_CTRL_SIZE_256	0x2
101b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DESC_CTRL_COHRNT	0x1
102b0cc417cSKedareswara rao Appana 
103b0cc417cSKedareswara rao Appana /* Interrupt Mask specific definitions */
104b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_INT_ERR	(ZYNQMP_DMA_AXI_RD_DATA | \
105b0cc417cSKedareswara rao Appana 				ZYNQMP_DMA_AXI_WR_DATA | \
106b0cc417cSKedareswara rao Appana 				ZYNQMP_DMA_AXI_RD_DST_DSCR | \
107b0cc417cSKedareswara rao Appana 				ZYNQMP_DMA_AXI_RD_SRC_DSCR | \
108b0cc417cSKedareswara rao Appana 				ZYNQMP_DMA_INV_APB)
109b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_INT_OVRFL	(ZYNQMP_DMA_BYTE_CNT_OVRFL | \
110b0cc417cSKedareswara rao Appana 				ZYNQMP_DMA_IRQ_SRC_ACCT_ERR | \
111b0cc417cSKedareswara rao Appana 				ZYNQMP_DMA_IRQ_DST_ACCT_ERR)
112b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_INT_DONE	(ZYNQMP_DMA_DONE | ZYNQMP_DMA_DST_DSCR_DONE)
113b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_INT_EN_DEFAULT_MASK	(ZYNQMP_DMA_INT_DONE | \
114b0cc417cSKedareswara rao Appana 					ZYNQMP_DMA_INT_ERR | \
115b0cc417cSKedareswara rao Appana 					ZYNQMP_DMA_INT_OVRFL | \
116b0cc417cSKedareswara rao Appana 					ZYNQMP_DMA_DST_DSCR_DONE)
117b0cc417cSKedareswara rao Appana 
118b0cc417cSKedareswara rao Appana /* Max number of descriptors per channel */
119b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_NUM_DESCS	32
120b0cc417cSKedareswara rao Appana 
121b0cc417cSKedareswara rao Appana /* Max transfer size per descriptor */
122b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_MAX_TRANS_LEN	0x40000000
123b0cc417cSKedareswara rao Appana 
124cc88525eSMatthias Fend /* Max burst lengths */
125cc88525eSMatthias Fend #define ZYNQMP_DMA_MAX_DST_BURST_LEN    32768U
126cc88525eSMatthias Fend #define ZYNQMP_DMA_MAX_SRC_BURST_LEN    32768U
127cc88525eSMatthias Fend 
128b0cc417cSKedareswara rao Appana /* Reset values for data attributes */
129b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_AXCACHE_VAL		0xF
130b0cc417cSKedareswara rao Appana 
131b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_SRC_ISSUE_RST_VAL	0x1F
132b0cc417cSKedareswara rao Appana 
133b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_IDS_DEFAULT_MASK	0xFFF
134b0cc417cSKedareswara rao Appana 
135b0cc417cSKedareswara rao Appana /* Bus width in bits */
136b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_BUS_WIDTH_64		64
137b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_BUS_WIDTH_128	128
138b0cc417cSKedareswara rao Appana 
13964c6f7daSKedareswara rao Appana #define ZDMA_PM_TIMEOUT			100
14064c6f7daSKedareswara rao Appana 
141b0cc417cSKedareswara rao Appana #define ZYNQMP_DMA_DESC_SIZE(chan)	(chan->desc_size)
142b0cc417cSKedareswara rao Appana 
143b0cc417cSKedareswara rao Appana #define to_chan(chan)		container_of(chan, struct zynqmp_dma_chan, \
144b0cc417cSKedareswara rao Appana 					     common)
145b0cc417cSKedareswara rao Appana #define tx_to_desc(tx)		container_of(tx, struct zynqmp_dma_desc_sw, \
146b0cc417cSKedareswara rao Appana 					     async_tx)
147b0cc417cSKedareswara rao Appana 
148b0cc417cSKedareswara rao Appana /**
149b0cc417cSKedareswara rao Appana  * struct zynqmp_dma_desc_ll - Hw linked list descriptor
150b0cc417cSKedareswara rao Appana  * @addr: Buffer address
151b0cc417cSKedareswara rao Appana  * @size: Size of the buffer
152b0cc417cSKedareswara rao Appana  * @ctrl: Control word
153b0cc417cSKedareswara rao Appana  * @nxtdscraddr: Next descriptor base address
154b0cc417cSKedareswara rao Appana  * @rsvd: Reserved field and for Hw internal use.
155b0cc417cSKedareswara rao Appana  */
156b0cc417cSKedareswara rao Appana struct zynqmp_dma_desc_ll {
157b0cc417cSKedareswara rao Appana 	u64 addr;
158b0cc417cSKedareswara rao Appana 	u32 size;
159b0cc417cSKedareswara rao Appana 	u32 ctrl;
160b0cc417cSKedareswara rao Appana 	u64 nxtdscraddr;
161b0cc417cSKedareswara rao Appana 	u64 rsvd;
162aeaebcc1SNathan Chancellor };
163b0cc417cSKedareswara rao Appana 
164b0cc417cSKedareswara rao Appana /**
165b0cc417cSKedareswara rao Appana  * struct zynqmp_dma_desc_sw - Per Transaction structure
166b0cc417cSKedareswara rao Appana  * @src: Source address for simple mode dma
167b0cc417cSKedareswara rao Appana  * @dst: Destination address for simple mode dma
168b0cc417cSKedareswara rao Appana  * @len: Transfer length for simple mode dma
169b0cc417cSKedareswara rao Appana  * @node: Node in the channel descriptor list
170b0cc417cSKedareswara rao Appana  * @tx_list: List head for the current transfer
171b0cc417cSKedareswara rao Appana  * @async_tx: Async transaction descriptor
172b0cc417cSKedareswara rao Appana  * @src_v: Virtual address of the src descriptor
173b0cc417cSKedareswara rao Appana  * @src_p: Physical address of the src descriptor
174b0cc417cSKedareswara rao Appana  * @dst_v: Virtual address of the dst descriptor
175b0cc417cSKedareswara rao Appana  * @dst_p: Physical address of the dst descriptor
176b0cc417cSKedareswara rao Appana  */
177b0cc417cSKedareswara rao Appana struct zynqmp_dma_desc_sw {
178b0cc417cSKedareswara rao Appana 	u64 src;
179b0cc417cSKedareswara rao Appana 	u64 dst;
180b0cc417cSKedareswara rao Appana 	u32 len;
181b0cc417cSKedareswara rao Appana 	struct list_head node;
182b0cc417cSKedareswara rao Appana 	struct list_head tx_list;
183b0cc417cSKedareswara rao Appana 	struct dma_async_tx_descriptor async_tx;
184b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_ll *src_v;
185b0cc417cSKedareswara rao Appana 	dma_addr_t src_p;
186b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_ll *dst_v;
187b0cc417cSKedareswara rao Appana 	dma_addr_t dst_p;
188b0cc417cSKedareswara rao Appana };
189b0cc417cSKedareswara rao Appana 
190b0cc417cSKedareswara rao Appana /**
191b0cc417cSKedareswara rao Appana  * struct zynqmp_dma_chan - Driver specific DMA channel structure
192b0cc417cSKedareswara rao Appana  * @zdev: Driver specific device structure
193b0cc417cSKedareswara rao Appana  * @regs: Control registers offset
194b0cc417cSKedareswara rao Appana  * @lock: Descriptor operation lock
195b0cc417cSKedareswara rao Appana  * @pending_list: Descriptors waiting
196b0cc417cSKedareswara rao Appana  * @free_list: Descriptors free
197b0cc417cSKedareswara rao Appana  * @active_list: Descriptors active
198b0cc417cSKedareswara rao Appana  * @sw_desc_pool: SW descriptor pool
199b0cc417cSKedareswara rao Appana  * @done_list: Complete descriptors
200b0cc417cSKedareswara rao Appana  * @common: DMA common channel
201b0cc417cSKedareswara rao Appana  * @desc_pool_v: Statically allocated descriptor base
202b0cc417cSKedareswara rao Appana  * @desc_pool_p: Physical allocated descriptor base
203b0cc417cSKedareswara rao Appana  * @desc_free_cnt: Descriptor available count
204b0cc417cSKedareswara rao Appana  * @dev: The dma device
205b0cc417cSKedareswara rao Appana  * @irq: Channel IRQ
206b0cc417cSKedareswara rao Appana  * @is_dmacoherent: Tells whether dma operations are coherent or not
207b0cc417cSKedareswara rao Appana  * @tasklet: Cleanup work after irq
208b0cc417cSKedareswara rao Appana  * @idle : Channel status;
209b0cc417cSKedareswara rao Appana  * @desc_size: Size of the low level descriptor
210b0cc417cSKedareswara rao Appana  * @err: Channel has errors
211b0cc417cSKedareswara rao Appana  * @bus_width: Bus width
212b0cc417cSKedareswara rao Appana  * @src_burst_len: Source burst length
213b0cc417cSKedareswara rao Appana  * @dst_burst_len: Dest burst length
214b0cc417cSKedareswara rao Appana  */
215b0cc417cSKedareswara rao Appana struct zynqmp_dma_chan {
216b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_device *zdev;
217b0cc417cSKedareswara rao Appana 	void __iomem *regs;
218b0cc417cSKedareswara rao Appana 	spinlock_t lock;
219b0cc417cSKedareswara rao Appana 	struct list_head pending_list;
220b0cc417cSKedareswara rao Appana 	struct list_head free_list;
221b0cc417cSKedareswara rao Appana 	struct list_head active_list;
222b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_sw *sw_desc_pool;
223b0cc417cSKedareswara rao Appana 	struct list_head done_list;
224b0cc417cSKedareswara rao Appana 	struct dma_chan common;
225b0cc417cSKedareswara rao Appana 	void *desc_pool_v;
226b0cc417cSKedareswara rao Appana 	dma_addr_t desc_pool_p;
227b0cc417cSKedareswara rao Appana 	u32 desc_free_cnt;
228b0cc417cSKedareswara rao Appana 	struct device *dev;
229b0cc417cSKedareswara rao Appana 	int irq;
230b0cc417cSKedareswara rao Appana 	bool is_dmacoherent;
231b0cc417cSKedareswara rao Appana 	struct tasklet_struct tasklet;
232b0cc417cSKedareswara rao Appana 	bool idle;
233f9a9f43aSRadhey Shyam Pandey 	size_t desc_size;
234b0cc417cSKedareswara rao Appana 	bool err;
235b0cc417cSKedareswara rao Appana 	u32 bus_width;
236b0cc417cSKedareswara rao Appana 	u32 src_burst_len;
237b0cc417cSKedareswara rao Appana 	u32 dst_burst_len;
238b0cc417cSKedareswara rao Appana };
239b0cc417cSKedareswara rao Appana 
240b0cc417cSKedareswara rao Appana /**
241b0cc417cSKedareswara rao Appana  * struct zynqmp_dma_device - DMA device structure
242b0cc417cSKedareswara rao Appana  * @dev: Device Structure
243b0cc417cSKedareswara rao Appana  * @common: DMA device structure
244b0cc417cSKedareswara rao Appana  * @chan: Driver specific DMA channel
24564c6f7daSKedareswara rao Appana  * @clk_main: Pointer to main clock
24664c6f7daSKedareswara rao Appana  * @clk_apb: Pointer to apb clock
247b0cc417cSKedareswara rao Appana  */
248b0cc417cSKedareswara rao Appana struct zynqmp_dma_device {
249b0cc417cSKedareswara rao Appana 	struct device *dev;
250b0cc417cSKedareswara rao Appana 	struct dma_device common;
251b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_chan *chan;
25264c6f7daSKedareswara rao Appana 	struct clk *clk_main;
25364c6f7daSKedareswara rao Appana 	struct clk *clk_apb;
254b0cc417cSKedareswara rao Appana };
255b0cc417cSKedareswara rao Appana 
zynqmp_dma_writeq(struct zynqmp_dma_chan * chan,u32 reg,u64 value)256b0cc417cSKedareswara rao Appana static inline void zynqmp_dma_writeq(struct zynqmp_dma_chan *chan, u32 reg,
257b0cc417cSKedareswara rao Appana 				     u64 value)
258b0cc417cSKedareswara rao Appana {
259b0cc417cSKedareswara rao Appana 	lo_hi_writeq(value, chan->regs + reg);
260b0cc417cSKedareswara rao Appana }
261b0cc417cSKedareswara rao Appana 
262b0cc417cSKedareswara rao Appana /**
263b0cc417cSKedareswara rao Appana  * zynqmp_dma_update_desc_to_ctrlr - Updates descriptor to the controller
264b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA DMA channel pointer
265b0cc417cSKedareswara rao Appana  * @desc: Transaction descriptor pointer
266b0cc417cSKedareswara rao Appana  */
zynqmp_dma_update_desc_to_ctrlr(struct zynqmp_dma_chan * chan,struct zynqmp_dma_desc_sw * desc)267b0cc417cSKedareswara rao Appana static void zynqmp_dma_update_desc_to_ctrlr(struct zynqmp_dma_chan *chan,
268b0cc417cSKedareswara rao Appana 				      struct zynqmp_dma_desc_sw *desc)
269b0cc417cSKedareswara rao Appana {
270b0cc417cSKedareswara rao Appana 	dma_addr_t addr;
271b0cc417cSKedareswara rao Appana 
272b0cc417cSKedareswara rao Appana 	addr = desc->src_p;
273b0cc417cSKedareswara rao Appana 	zynqmp_dma_writeq(chan, ZYNQMP_DMA_SRC_START_LSB, addr);
274b0cc417cSKedareswara rao Appana 	addr = desc->dst_p;
275b0cc417cSKedareswara rao Appana 	zynqmp_dma_writeq(chan, ZYNQMP_DMA_DST_START_LSB, addr);
276b0cc417cSKedareswara rao Appana }
277b0cc417cSKedareswara rao Appana 
278b0cc417cSKedareswara rao Appana /**
279b0cc417cSKedareswara rao Appana  * zynqmp_dma_desc_config_eod - Mark the descriptor as end descriptor
280b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
281b0cc417cSKedareswara rao Appana  * @desc: Hw descriptor pointer
282b0cc417cSKedareswara rao Appana  */
zynqmp_dma_desc_config_eod(struct zynqmp_dma_chan * chan,void * desc)283b0cc417cSKedareswara rao Appana static void zynqmp_dma_desc_config_eod(struct zynqmp_dma_chan *chan,
284b0cc417cSKedareswara rao Appana 				       void *desc)
285b0cc417cSKedareswara rao Appana {
286b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_ll *hw = (struct zynqmp_dma_desc_ll *)desc;
287b0cc417cSKedareswara rao Appana 
288b0cc417cSKedareswara rao Appana 	hw->ctrl |= ZYNQMP_DMA_DESC_CTRL_STOP;
289b0cc417cSKedareswara rao Appana 	hw++;
290b0cc417cSKedareswara rao Appana 	hw->ctrl |= ZYNQMP_DMA_DESC_CTRL_COMP_INT | ZYNQMP_DMA_DESC_CTRL_STOP;
291b0cc417cSKedareswara rao Appana }
292b0cc417cSKedareswara rao Appana 
293b0cc417cSKedareswara rao Appana /**
294b0cc417cSKedareswara rao Appana  * zynqmp_dma_config_sg_ll_desc - Configure the linked list descriptor
295b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
296b0cc417cSKedareswara rao Appana  * @sdesc: Hw descriptor pointer
297b0cc417cSKedareswara rao Appana  * @src: Source buffer address
298b0cc417cSKedareswara rao Appana  * @dst: Destination buffer address
299b0cc417cSKedareswara rao Appana  * @len: Transfer length
300b0cc417cSKedareswara rao Appana  * @prev: Previous hw descriptor pointer
301b0cc417cSKedareswara rao Appana  */
zynqmp_dma_config_sg_ll_desc(struct zynqmp_dma_chan * chan,struct zynqmp_dma_desc_ll * sdesc,dma_addr_t src,dma_addr_t dst,size_t len,struct zynqmp_dma_desc_ll * prev)302b0cc417cSKedareswara rao Appana static void zynqmp_dma_config_sg_ll_desc(struct zynqmp_dma_chan *chan,
303b0cc417cSKedareswara rao Appana 				   struct zynqmp_dma_desc_ll *sdesc,
304b0cc417cSKedareswara rao Appana 				   dma_addr_t src, dma_addr_t dst, size_t len,
305b0cc417cSKedareswara rao Appana 				   struct zynqmp_dma_desc_ll *prev)
306b0cc417cSKedareswara rao Appana {
307b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_ll *ddesc = sdesc + 1;
308b0cc417cSKedareswara rao Appana 
309b0cc417cSKedareswara rao Appana 	sdesc->size = ddesc->size = len;
310b0cc417cSKedareswara rao Appana 	sdesc->addr = src;
311b0cc417cSKedareswara rao Appana 	ddesc->addr = dst;
312b0cc417cSKedareswara rao Appana 
313b0cc417cSKedareswara rao Appana 	sdesc->ctrl = ddesc->ctrl = ZYNQMP_DMA_DESC_CTRL_SIZE_256;
314b0cc417cSKedareswara rao Appana 	if (chan->is_dmacoherent) {
315b0cc417cSKedareswara rao Appana 		sdesc->ctrl |= ZYNQMP_DMA_DESC_CTRL_COHRNT;
316b0cc417cSKedareswara rao Appana 		ddesc->ctrl |= ZYNQMP_DMA_DESC_CTRL_COHRNT;
317b0cc417cSKedareswara rao Appana 	}
318b0cc417cSKedareswara rao Appana 
319b0cc417cSKedareswara rao Appana 	if (prev) {
320b0cc417cSKedareswara rao Appana 		dma_addr_t addr = chan->desc_pool_p +
3217cdd3587SArnd Bergmann 			    ((uintptr_t)sdesc - (uintptr_t)chan->desc_pool_v);
322b0cc417cSKedareswara rao Appana 		ddesc = prev + 1;
323b0cc417cSKedareswara rao Appana 		prev->nxtdscraddr = addr;
324b0cc417cSKedareswara rao Appana 		ddesc->nxtdscraddr = addr + ZYNQMP_DMA_DESC_SIZE(chan);
325b0cc417cSKedareswara rao Appana 	}
326b0cc417cSKedareswara rao Appana }
327b0cc417cSKedareswara rao Appana 
328b0cc417cSKedareswara rao Appana /**
329b0cc417cSKedareswara rao Appana  * zynqmp_dma_init - Initialize the channel
330b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
331b0cc417cSKedareswara rao Appana  */
zynqmp_dma_init(struct zynqmp_dma_chan * chan)332b0cc417cSKedareswara rao Appana static void zynqmp_dma_init(struct zynqmp_dma_chan *chan)
333b0cc417cSKedareswara rao Appana {
334b0cc417cSKedareswara rao Appana 	u32 val;
335b0cc417cSKedareswara rao Appana 
336b0cc417cSKedareswara rao Appana 	writel(ZYNQMP_DMA_IDS_DEFAULT_MASK, chan->regs + ZYNQMP_DMA_IDS);
337b0cc417cSKedareswara rao Appana 	val = readl(chan->regs + ZYNQMP_DMA_ISR);
338b0cc417cSKedareswara rao Appana 	writel(val, chan->regs + ZYNQMP_DMA_ISR);
339b0cc417cSKedareswara rao Appana 
340b0cc417cSKedareswara rao Appana 	if (chan->is_dmacoherent) {
341b0cc417cSKedareswara rao Appana 		val = ZYNQMP_DMA_AXCOHRNT;
342b0cc417cSKedareswara rao Appana 		val = (val & ~ZYNQMP_DMA_AXCACHE) |
343b0cc417cSKedareswara rao Appana 			(ZYNQMP_DMA_AXCACHE_VAL << ZYNQMP_DMA_AXCACHE_OFST);
344b0cc417cSKedareswara rao Appana 		writel(val, chan->regs + ZYNQMP_DMA_DSCR_ATTR);
345b0cc417cSKedareswara rao Appana 	}
346b0cc417cSKedareswara rao Appana 
347b0cc417cSKedareswara rao Appana 	val = readl(chan->regs + ZYNQMP_DMA_DATA_ATTR);
348b0cc417cSKedareswara rao Appana 	if (chan->is_dmacoherent) {
349b0cc417cSKedareswara rao Appana 		val = (val & ~ZYNQMP_DMA_ARCACHE) |
350b0cc417cSKedareswara rao Appana 			(ZYNQMP_DMA_AXCACHE_VAL << ZYNQMP_DMA_ARCACHE_OFST);
351b0cc417cSKedareswara rao Appana 		val = (val & ~ZYNQMP_DMA_AWCACHE) |
352b0cc417cSKedareswara rao Appana 			(ZYNQMP_DMA_AXCACHE_VAL << ZYNQMP_DMA_AWCACHE_OFST);
353b0cc417cSKedareswara rao Appana 	}
354b0cc417cSKedareswara rao Appana 	writel(val, chan->regs + ZYNQMP_DMA_DATA_ATTR);
355b0cc417cSKedareswara rao Appana 
356b0cc417cSKedareswara rao Appana 	/* Clearing the interrupt account rgisters */
357b0cc417cSKedareswara rao Appana 	val = readl(chan->regs + ZYNQMP_DMA_IRQ_SRC_ACCT);
358b0cc417cSKedareswara rao Appana 	val = readl(chan->regs + ZYNQMP_DMA_IRQ_DST_ACCT);
359b0cc417cSKedareswara rao Appana 
360b0cc417cSKedareswara rao Appana 	chan->idle = true;
361b0cc417cSKedareswara rao Appana }
362b0cc417cSKedareswara rao Appana 
363b0cc417cSKedareswara rao Appana /**
364b0cc417cSKedareswara rao Appana  * zynqmp_dma_tx_submit - Submit DMA transaction
365b0cc417cSKedareswara rao Appana  * @tx: Async transaction descriptor pointer
366b0cc417cSKedareswara rao Appana  *
367b0cc417cSKedareswara rao Appana  * Return: cookie value
368b0cc417cSKedareswara rao Appana  */
zynqmp_dma_tx_submit(struct dma_async_tx_descriptor * tx)369b0cc417cSKedareswara rao Appana static dma_cookie_t zynqmp_dma_tx_submit(struct dma_async_tx_descriptor *tx)
370b0cc417cSKedareswara rao Appana {
371b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_chan *chan = to_chan(tx->chan);
372b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_sw *desc, *new;
373b0cc417cSKedareswara rao Appana 	dma_cookie_t cookie;
374a5b21a8bSMichael Tretter 	unsigned long irqflags;
375b0cc417cSKedareswara rao Appana 
376b0cc417cSKedareswara rao Appana 	new = tx_to_desc(tx);
377a5b21a8bSMichael Tretter 	spin_lock_irqsave(&chan->lock, irqflags);
378b0cc417cSKedareswara rao Appana 	cookie = dma_cookie_assign(tx);
379b0cc417cSKedareswara rao Appana 
380b0cc417cSKedareswara rao Appana 	if (!list_empty(&chan->pending_list)) {
381b0cc417cSKedareswara rao Appana 		desc = list_last_entry(&chan->pending_list,
382b0cc417cSKedareswara rao Appana 				     struct zynqmp_dma_desc_sw, node);
383b0cc417cSKedareswara rao Appana 		if (!list_empty(&desc->tx_list))
384b0cc417cSKedareswara rao Appana 			desc = list_last_entry(&desc->tx_list,
385b0cc417cSKedareswara rao Appana 					       struct zynqmp_dma_desc_sw, node);
386b0cc417cSKedareswara rao Appana 		desc->src_v->nxtdscraddr = new->src_p;
387b0cc417cSKedareswara rao Appana 		desc->src_v->ctrl &= ~ZYNQMP_DMA_DESC_CTRL_STOP;
388b0cc417cSKedareswara rao Appana 		desc->dst_v->nxtdscraddr = new->dst_p;
389b0cc417cSKedareswara rao Appana 		desc->dst_v->ctrl &= ~ZYNQMP_DMA_DESC_CTRL_STOP;
390b0cc417cSKedareswara rao Appana 	}
391b0cc417cSKedareswara rao Appana 
392b0cc417cSKedareswara rao Appana 	list_add_tail(&new->node, &chan->pending_list);
393a5b21a8bSMichael Tretter 	spin_unlock_irqrestore(&chan->lock, irqflags);
394b0cc417cSKedareswara rao Appana 
395b0cc417cSKedareswara rao Appana 	return cookie;
396b0cc417cSKedareswara rao Appana }
397b0cc417cSKedareswara rao Appana 
398b0cc417cSKedareswara rao Appana /**
399b0cc417cSKedareswara rao Appana  * zynqmp_dma_get_descriptor - Get the sw descriptor from the pool
400b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
401b0cc417cSKedareswara rao Appana  *
402b0cc417cSKedareswara rao Appana  * Return: The sw descriptor
403b0cc417cSKedareswara rao Appana  */
404b0cc417cSKedareswara rao Appana static struct zynqmp_dma_desc_sw *
zynqmp_dma_get_descriptor(struct zynqmp_dma_chan * chan)405b0cc417cSKedareswara rao Appana zynqmp_dma_get_descriptor(struct zynqmp_dma_chan *chan)
406b0cc417cSKedareswara rao Appana {
407b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_sw *desc;
408a5b21a8bSMichael Tretter 	unsigned long irqflags;
409b0cc417cSKedareswara rao Appana 
410a5b21a8bSMichael Tretter 	spin_lock_irqsave(&chan->lock, irqflags);
411b0cc417cSKedareswara rao Appana 	desc = list_first_entry(&chan->free_list,
412b0cc417cSKedareswara rao Appana 				struct zynqmp_dma_desc_sw, node);
413b0cc417cSKedareswara rao Appana 	list_del(&desc->node);
414a5b21a8bSMichael Tretter 	spin_unlock_irqrestore(&chan->lock, irqflags);
415b0cc417cSKedareswara rao Appana 
416b0cc417cSKedareswara rao Appana 	INIT_LIST_HEAD(&desc->tx_list);
417b0cc417cSKedareswara rao Appana 	/* Clear the src and dst descriptor memory */
418b0cc417cSKedareswara rao Appana 	memset((void *)desc->src_v, 0, ZYNQMP_DMA_DESC_SIZE(chan));
419b0cc417cSKedareswara rao Appana 	memset((void *)desc->dst_v, 0, ZYNQMP_DMA_DESC_SIZE(chan));
420b0cc417cSKedareswara rao Appana 
421b0cc417cSKedareswara rao Appana 	return desc;
422b0cc417cSKedareswara rao Appana }
423b0cc417cSKedareswara rao Appana 
424b0cc417cSKedareswara rao Appana /**
425b0cc417cSKedareswara rao Appana  * zynqmp_dma_free_descriptor - Issue pending transactions
426b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
427b0cc417cSKedareswara rao Appana  * @sdesc: Transaction descriptor pointer
428b0cc417cSKedareswara rao Appana  */
zynqmp_dma_free_descriptor(struct zynqmp_dma_chan * chan,struct zynqmp_dma_desc_sw * sdesc)429b0cc417cSKedareswara rao Appana static void zynqmp_dma_free_descriptor(struct zynqmp_dma_chan *chan,
430b0cc417cSKedareswara rao Appana 				 struct zynqmp_dma_desc_sw *sdesc)
431b0cc417cSKedareswara rao Appana {
432b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_sw *child, *next;
433b0cc417cSKedareswara rao Appana 
434b0cc417cSKedareswara rao Appana 	chan->desc_free_cnt++;
43548594dbfSBaokun Li 	list_move_tail(&sdesc->node, &chan->free_list);
436b0cc417cSKedareswara rao Appana 	list_for_each_entry_safe(child, next, &sdesc->tx_list, node) {
437b0cc417cSKedareswara rao Appana 		chan->desc_free_cnt++;
438b0cc417cSKedareswara rao Appana 		list_move_tail(&child->node, &chan->free_list);
439b0cc417cSKedareswara rao Appana 	}
440b0cc417cSKedareswara rao Appana }
441b0cc417cSKedareswara rao Appana 
442b0cc417cSKedareswara rao Appana /**
443b0cc417cSKedareswara rao Appana  * zynqmp_dma_free_desc_list - Free descriptors list
444b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
445b0cc417cSKedareswara rao Appana  * @list: List to parse and delete the descriptor
446b0cc417cSKedareswara rao Appana  */
zynqmp_dma_free_desc_list(struct zynqmp_dma_chan * chan,struct list_head * list)447b0cc417cSKedareswara rao Appana static void zynqmp_dma_free_desc_list(struct zynqmp_dma_chan *chan,
448b0cc417cSKedareswara rao Appana 				      struct list_head *list)
449b0cc417cSKedareswara rao Appana {
450b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_sw *desc, *next;
451b0cc417cSKedareswara rao Appana 
452b0cc417cSKedareswara rao Appana 	list_for_each_entry_safe(desc, next, list, node)
453b0cc417cSKedareswara rao Appana 		zynqmp_dma_free_descriptor(chan, desc);
454b0cc417cSKedareswara rao Appana }
455b0cc417cSKedareswara rao Appana 
456b0cc417cSKedareswara rao Appana /**
457b0cc417cSKedareswara rao Appana  * zynqmp_dma_alloc_chan_resources - Allocate channel resources
458b0cc417cSKedareswara rao Appana  * @dchan: DMA channel
459b0cc417cSKedareswara rao Appana  *
460b0cc417cSKedareswara rao Appana  * Return: Number of descriptors on success and failure value on error
461b0cc417cSKedareswara rao Appana  */
zynqmp_dma_alloc_chan_resources(struct dma_chan * dchan)462b0cc417cSKedareswara rao Appana static int zynqmp_dma_alloc_chan_resources(struct dma_chan *dchan)
463b0cc417cSKedareswara rao Appana {
464b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_chan *chan = to_chan(dchan);
465b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_sw *desc;
46664c6f7daSKedareswara rao Appana 	int i, ret;
46764c6f7daSKedareswara rao Appana 
4688982d48aSYu Kuai 	ret = pm_runtime_resume_and_get(chan->dev);
46964c6f7daSKedareswara rao Appana 	if (ret < 0)
47064c6f7daSKedareswara rao Appana 		return ret;
471b0cc417cSKedareswara rao Appana 
4726396bb22SKees Cook 	chan->sw_desc_pool = kcalloc(ZYNQMP_DMA_NUM_DESCS, sizeof(*desc),
473b0cc417cSKedareswara rao Appana 				     GFP_KERNEL);
474b0cc417cSKedareswara rao Appana 	if (!chan->sw_desc_pool)
475b0cc417cSKedareswara rao Appana 		return -ENOMEM;
476b0cc417cSKedareswara rao Appana 
477b0cc417cSKedareswara rao Appana 	chan->idle = true;
478b0cc417cSKedareswara rao Appana 	chan->desc_free_cnt = ZYNQMP_DMA_NUM_DESCS;
479b0cc417cSKedareswara rao Appana 
480b0cc417cSKedareswara rao Appana 	INIT_LIST_HEAD(&chan->free_list);
481b0cc417cSKedareswara rao Appana 
482b0cc417cSKedareswara rao Appana 	for (i = 0; i < ZYNQMP_DMA_NUM_DESCS; i++) {
483b0cc417cSKedareswara rao Appana 		desc = chan->sw_desc_pool + i;
484b0cc417cSKedareswara rao Appana 		dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
485b0cc417cSKedareswara rao Appana 		desc->async_tx.tx_submit = zynqmp_dma_tx_submit;
486b0cc417cSKedareswara rao Appana 		list_add_tail(&desc->node, &chan->free_list);
487b0cc417cSKedareswara rao Appana 	}
488b0cc417cSKedareswara rao Appana 
489750afb08SLuis Chamberlain 	chan->desc_pool_v = dma_alloc_coherent(chan->dev,
490f9a9f43aSRadhey Shyam Pandey 					       (2 * ZYNQMP_DMA_DESC_SIZE(chan) *
491f9a9f43aSRadhey Shyam Pandey 					       ZYNQMP_DMA_NUM_DESCS),
492b0cc417cSKedareswara rao Appana 					       &chan->desc_pool_p, GFP_KERNEL);
493b0cc417cSKedareswara rao Appana 	if (!chan->desc_pool_v)
494b0cc417cSKedareswara rao Appana 		return -ENOMEM;
495b0cc417cSKedareswara rao Appana 
496b0cc417cSKedareswara rao Appana 	for (i = 0; i < ZYNQMP_DMA_NUM_DESCS; i++) {
497b0cc417cSKedareswara rao Appana 		desc = chan->sw_desc_pool + i;
498b0cc417cSKedareswara rao Appana 		desc->src_v = (struct zynqmp_dma_desc_ll *) (chan->desc_pool_v +
499b0cc417cSKedareswara rao Appana 					(i * ZYNQMP_DMA_DESC_SIZE(chan) * 2));
500b0cc417cSKedareswara rao Appana 		desc->dst_v = (struct zynqmp_dma_desc_ll *) (desc->src_v + 1);
501b0cc417cSKedareswara rao Appana 		desc->src_p = chan->desc_pool_p +
502b0cc417cSKedareswara rao Appana 				(i * ZYNQMP_DMA_DESC_SIZE(chan) * 2);
503b0cc417cSKedareswara rao Appana 		desc->dst_p = desc->src_p + ZYNQMP_DMA_DESC_SIZE(chan);
504b0cc417cSKedareswara rao Appana 	}
505b0cc417cSKedareswara rao Appana 
506b0cc417cSKedareswara rao Appana 	return ZYNQMP_DMA_NUM_DESCS;
507b0cc417cSKedareswara rao Appana }
508b0cc417cSKedareswara rao Appana 
509b0cc417cSKedareswara rao Appana /**
510b0cc417cSKedareswara rao Appana  * zynqmp_dma_start - Start DMA channel
511b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
512b0cc417cSKedareswara rao Appana  */
zynqmp_dma_start(struct zynqmp_dma_chan * chan)513b0cc417cSKedareswara rao Appana static void zynqmp_dma_start(struct zynqmp_dma_chan *chan)
514b0cc417cSKedareswara rao Appana {
515b0cc417cSKedareswara rao Appana 	writel(ZYNQMP_DMA_INT_EN_DEFAULT_MASK, chan->regs + ZYNQMP_DMA_IER);
5168d90035eSKedareswara rao Appana 	writel(0, chan->regs + ZYNQMP_DMA_TOTAL_BYTE);
517b0cc417cSKedareswara rao Appana 	chan->idle = false;
518b0cc417cSKedareswara rao Appana 	writel(ZYNQMP_DMA_ENABLE, chan->regs + ZYNQMP_DMA_CTRL2);
519b0cc417cSKedareswara rao Appana }
520b0cc417cSKedareswara rao Appana 
521b0cc417cSKedareswara rao Appana /**
522b0cc417cSKedareswara rao Appana  * zynqmp_dma_handle_ovfl_int - Process the overflow interrupt
523b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
524b0cc417cSKedareswara rao Appana  * @status: Interrupt status value
525b0cc417cSKedareswara rao Appana  */
zynqmp_dma_handle_ovfl_int(struct zynqmp_dma_chan * chan,u32 status)526b0cc417cSKedareswara rao Appana static void zynqmp_dma_handle_ovfl_int(struct zynqmp_dma_chan *chan, u32 status)
527b0cc417cSKedareswara rao Appana {
5288d90035eSKedareswara rao Appana 	if (status & ZYNQMP_DMA_BYTE_CNT_OVRFL)
5298d90035eSKedareswara rao Appana 		writel(0, chan->regs + ZYNQMP_DMA_TOTAL_BYTE);
530b0cc417cSKedareswara rao Appana 	if (status & ZYNQMP_DMA_IRQ_DST_ACCT_ERR)
5313c48d62dSKedareswara rao Appana 		readl(chan->regs + ZYNQMP_DMA_IRQ_DST_ACCT);
532b0cc417cSKedareswara rao Appana 	if (status & ZYNQMP_DMA_IRQ_SRC_ACCT_ERR)
5333c48d62dSKedareswara rao Appana 		readl(chan->regs + ZYNQMP_DMA_IRQ_SRC_ACCT);
534b0cc417cSKedareswara rao Appana }
535b0cc417cSKedareswara rao Appana 
zynqmp_dma_config(struct zynqmp_dma_chan * chan)536b0cc417cSKedareswara rao Appana static void zynqmp_dma_config(struct zynqmp_dma_chan *chan)
537b0cc417cSKedareswara rao Appana {
538cc88525eSMatthias Fend 	u32 val, burst_val;
539b0cc417cSKedareswara rao Appana 
540b0cc417cSKedareswara rao Appana 	val = readl(chan->regs + ZYNQMP_DMA_CTRL0);
541b0cc417cSKedareswara rao Appana 	val |= ZYNQMP_DMA_POINT_TYPE_SG;
542b0cc417cSKedareswara rao Appana 	writel(val, chan->regs + ZYNQMP_DMA_CTRL0);
543b0cc417cSKedareswara rao Appana 
544b0cc417cSKedareswara rao Appana 	val = readl(chan->regs + ZYNQMP_DMA_DATA_ATTR);
545cc88525eSMatthias Fend 	burst_val = __ilog2_u32(chan->src_burst_len);
546b0cc417cSKedareswara rao Appana 	val = (val & ~ZYNQMP_DMA_ARLEN) |
547cc88525eSMatthias Fend 		((burst_val << ZYNQMP_DMA_ARLEN_OFST) & ZYNQMP_DMA_ARLEN);
548cc88525eSMatthias Fend 	burst_val = __ilog2_u32(chan->dst_burst_len);
549b0cc417cSKedareswara rao Appana 	val = (val & ~ZYNQMP_DMA_AWLEN) |
550cc88525eSMatthias Fend 		((burst_val << ZYNQMP_DMA_AWLEN_OFST) & ZYNQMP_DMA_AWLEN);
551b0cc417cSKedareswara rao Appana 	writel(val, chan->regs + ZYNQMP_DMA_DATA_ATTR);
552b0cc417cSKedareswara rao Appana }
553b0cc417cSKedareswara rao Appana 
554b0cc417cSKedareswara rao Appana /**
555b0cc417cSKedareswara rao Appana  * zynqmp_dma_device_config - Zynqmp dma device configuration
556b0cc417cSKedareswara rao Appana  * @dchan: DMA channel
557b0cc417cSKedareswara rao Appana  * @config: DMA device config
55830df4574SKedareswara rao Appana  *
55930df4574SKedareswara rao Appana  * Return: 0 always
560b0cc417cSKedareswara rao Appana  */
zynqmp_dma_device_config(struct dma_chan * dchan,struct dma_slave_config * config)561b0cc417cSKedareswara rao Appana static int zynqmp_dma_device_config(struct dma_chan *dchan,
562b0cc417cSKedareswara rao Appana 				    struct dma_slave_config *config)
563b0cc417cSKedareswara rao Appana {
564b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_chan *chan = to_chan(dchan);
565b0cc417cSKedareswara rao Appana 
566cc88525eSMatthias Fend 	chan->src_burst_len = clamp(config->src_maxburst, 1U,
567cc88525eSMatthias Fend 		ZYNQMP_DMA_MAX_SRC_BURST_LEN);
568cc88525eSMatthias Fend 	chan->dst_burst_len = clamp(config->dst_maxburst, 1U,
569cc88525eSMatthias Fend 		ZYNQMP_DMA_MAX_DST_BURST_LEN);
570b0cc417cSKedareswara rao Appana 
571b0cc417cSKedareswara rao Appana 	return 0;
572b0cc417cSKedareswara rao Appana }
573b0cc417cSKedareswara rao Appana 
574b0cc417cSKedareswara rao Appana /**
575b0cc417cSKedareswara rao Appana  * zynqmp_dma_start_transfer - Initiate the new transfer
576b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
577b0cc417cSKedareswara rao Appana  */
zynqmp_dma_start_transfer(struct zynqmp_dma_chan * chan)578b0cc417cSKedareswara rao Appana static void zynqmp_dma_start_transfer(struct zynqmp_dma_chan *chan)
579b0cc417cSKedareswara rao Appana {
580b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_sw *desc;
581b0cc417cSKedareswara rao Appana 
582b0cc417cSKedareswara rao Appana 	if (!chan->idle)
583b0cc417cSKedareswara rao Appana 		return;
584b0cc417cSKedareswara rao Appana 
585b0cc417cSKedareswara rao Appana 	zynqmp_dma_config(chan);
586b0cc417cSKedareswara rao Appana 
587b0cc417cSKedareswara rao Appana 	desc = list_first_entry_or_null(&chan->pending_list,
588b0cc417cSKedareswara rao Appana 					struct zynqmp_dma_desc_sw, node);
589b0cc417cSKedareswara rao Appana 	if (!desc)
590b0cc417cSKedareswara rao Appana 		return;
591b0cc417cSKedareswara rao Appana 
592b0cc417cSKedareswara rao Appana 	list_splice_tail_init(&chan->pending_list, &chan->active_list);
593b0cc417cSKedareswara rao Appana 	zynqmp_dma_update_desc_to_ctrlr(chan, desc);
594b0cc417cSKedareswara rao Appana 	zynqmp_dma_start(chan);
595b0cc417cSKedareswara rao Appana }
596b0cc417cSKedareswara rao Appana 
597b0cc417cSKedareswara rao Appana 
598b0cc417cSKedareswara rao Appana /**
599b0cc417cSKedareswara rao Appana  * zynqmp_dma_chan_desc_cleanup - Cleanup the completed descriptors
600b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel
601b0cc417cSKedareswara rao Appana  */
zynqmp_dma_chan_desc_cleanup(struct zynqmp_dma_chan * chan)602b0cc417cSKedareswara rao Appana static void zynqmp_dma_chan_desc_cleanup(struct zynqmp_dma_chan *chan)
603b0cc417cSKedareswara rao Appana {
604b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_sw *desc, *next;
605193a750dSMichael Tretter 	unsigned long irqflags;
606193a750dSMichael Tretter 
607193a750dSMichael Tretter 	spin_lock_irqsave(&chan->lock, irqflags);
608b0cc417cSKedareswara rao Appana 
609b0cc417cSKedareswara rao Appana 	list_for_each_entry_safe(desc, next, &chan->done_list, node) {
6101825ecc9SLars-Peter Clausen 		struct dmaengine_desc_callback cb;
611b0cc417cSKedareswara rao Appana 
6121825ecc9SLars-Peter Clausen 		dmaengine_desc_get_callback(&desc->async_tx, &cb);
6131825ecc9SLars-Peter Clausen 		if (dmaengine_desc_callback_valid(&cb)) {
6149558cf4aSMichael Tretter 			spin_unlock_irqrestore(&chan->lock, irqflags);
6151825ecc9SLars-Peter Clausen 			dmaengine_desc_callback_invoke(&cb, NULL);
6169558cf4aSMichael Tretter 			spin_lock_irqsave(&chan->lock, irqflags);
617b0cc417cSKedareswara rao Appana 		}
618b0cc417cSKedareswara rao Appana 
619b0cc417cSKedareswara rao Appana 		/* Run any dependencies, then free the descriptor */
620b0cc417cSKedareswara rao Appana 		zynqmp_dma_free_descriptor(chan, desc);
621b0cc417cSKedareswara rao Appana 	}
622193a750dSMichael Tretter 
623193a750dSMichael Tretter 	spin_unlock_irqrestore(&chan->lock, irqflags);
624b0cc417cSKedareswara rao Appana }
625b0cc417cSKedareswara rao Appana 
626b0cc417cSKedareswara rao Appana /**
627b0cc417cSKedareswara rao Appana  * zynqmp_dma_complete_descriptor - Mark the active descriptor as complete
628b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
629b0cc417cSKedareswara rao Appana  */
zynqmp_dma_complete_descriptor(struct zynqmp_dma_chan * chan)630b0cc417cSKedareswara rao Appana static void zynqmp_dma_complete_descriptor(struct zynqmp_dma_chan *chan)
631b0cc417cSKedareswara rao Appana {
632b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_sw *desc;
633b0cc417cSKedareswara rao Appana 
634b0cc417cSKedareswara rao Appana 	desc = list_first_entry_or_null(&chan->active_list,
635b0cc417cSKedareswara rao Appana 					struct zynqmp_dma_desc_sw, node);
636b0cc417cSKedareswara rao Appana 	if (!desc)
637b0cc417cSKedareswara rao Appana 		return;
638b0cc417cSKedareswara rao Appana 	list_del(&desc->node);
639b0cc417cSKedareswara rao Appana 	dma_cookie_complete(&desc->async_tx);
640b0cc417cSKedareswara rao Appana 	list_add_tail(&desc->node, &chan->done_list);
641b0cc417cSKedareswara rao Appana }
642b0cc417cSKedareswara rao Appana 
643b0cc417cSKedareswara rao Appana /**
644b0cc417cSKedareswara rao Appana  * zynqmp_dma_issue_pending - Issue pending transactions
645b0cc417cSKedareswara rao Appana  * @dchan: DMA channel pointer
646b0cc417cSKedareswara rao Appana  */
zynqmp_dma_issue_pending(struct dma_chan * dchan)647b0cc417cSKedareswara rao Appana static void zynqmp_dma_issue_pending(struct dma_chan *dchan)
648b0cc417cSKedareswara rao Appana {
649b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_chan *chan = to_chan(dchan);
650a5b21a8bSMichael Tretter 	unsigned long irqflags;
651b0cc417cSKedareswara rao Appana 
652a5b21a8bSMichael Tretter 	spin_lock_irqsave(&chan->lock, irqflags);
653b0cc417cSKedareswara rao Appana 	zynqmp_dma_start_transfer(chan);
654a5b21a8bSMichael Tretter 	spin_unlock_irqrestore(&chan->lock, irqflags);
655b0cc417cSKedareswara rao Appana }
656b0cc417cSKedareswara rao Appana 
657b0cc417cSKedareswara rao Appana /**
658b0cc417cSKedareswara rao Appana  * zynqmp_dma_free_descriptors - Free channel descriptors
65930df4574SKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
660b0cc417cSKedareswara rao Appana  */
zynqmp_dma_free_descriptors(struct zynqmp_dma_chan * chan)661b0cc417cSKedareswara rao Appana static void zynqmp_dma_free_descriptors(struct zynqmp_dma_chan *chan)
662b0cc417cSKedareswara rao Appana {
663193a750dSMichael Tretter 	unsigned long irqflags;
664193a750dSMichael Tretter 
665193a750dSMichael Tretter 	spin_lock_irqsave(&chan->lock, irqflags);
666b0cc417cSKedareswara rao Appana 	zynqmp_dma_free_desc_list(chan, &chan->active_list);
667b0cc417cSKedareswara rao Appana 	zynqmp_dma_free_desc_list(chan, &chan->pending_list);
668b0cc417cSKedareswara rao Appana 	zynqmp_dma_free_desc_list(chan, &chan->done_list);
669193a750dSMichael Tretter 	spin_unlock_irqrestore(&chan->lock, irqflags);
670b0cc417cSKedareswara rao Appana }
671b0cc417cSKedareswara rao Appana 
672b0cc417cSKedareswara rao Appana /**
673b0cc417cSKedareswara rao Appana  * zynqmp_dma_free_chan_resources - Free channel resources
674b0cc417cSKedareswara rao Appana  * @dchan: DMA channel pointer
675b0cc417cSKedareswara rao Appana  */
zynqmp_dma_free_chan_resources(struct dma_chan * dchan)676b0cc417cSKedareswara rao Appana static void zynqmp_dma_free_chan_resources(struct dma_chan *dchan)
677b0cc417cSKedareswara rao Appana {
678b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_chan *chan = to_chan(dchan);
679b0cc417cSKedareswara rao Appana 
680b0cc417cSKedareswara rao Appana 	zynqmp_dma_free_descriptors(chan);
681b0cc417cSKedareswara rao Appana 	dma_free_coherent(chan->dev,
682b0cc417cSKedareswara rao Appana 		(2 * ZYNQMP_DMA_DESC_SIZE(chan) * ZYNQMP_DMA_NUM_DESCS),
683b0cc417cSKedareswara rao Appana 		chan->desc_pool_v, chan->desc_pool_p);
684b0cc417cSKedareswara rao Appana 	kfree(chan->sw_desc_pool);
68564c6f7daSKedareswara rao Appana 	pm_runtime_mark_last_busy(chan->dev);
68664c6f7daSKedareswara rao Appana 	pm_runtime_put_autosuspend(chan->dev);
687b0cc417cSKedareswara rao Appana }
688b0cc417cSKedareswara rao Appana 
689b0cc417cSKedareswara rao Appana /**
690b0cc417cSKedareswara rao Appana  * zynqmp_dma_reset - Reset the channel
691b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
692b0cc417cSKedareswara rao Appana  */
zynqmp_dma_reset(struct zynqmp_dma_chan * chan)693b0cc417cSKedareswara rao Appana static void zynqmp_dma_reset(struct zynqmp_dma_chan *chan)
694b0cc417cSKedareswara rao Appana {
695193a750dSMichael Tretter 	unsigned long irqflags;
696193a750dSMichael Tretter 
697b0cc417cSKedareswara rao Appana 	writel(ZYNQMP_DMA_IDS_DEFAULT_MASK, chan->regs + ZYNQMP_DMA_IDS);
698b0cc417cSKedareswara rao Appana 
699193a750dSMichael Tretter 	spin_lock_irqsave(&chan->lock, irqflags);
700b0cc417cSKedareswara rao Appana 	zynqmp_dma_complete_descriptor(chan);
701193a750dSMichael Tretter 	spin_unlock_irqrestore(&chan->lock, irqflags);
702b0cc417cSKedareswara rao Appana 	zynqmp_dma_chan_desc_cleanup(chan);
703b0cc417cSKedareswara rao Appana 	zynqmp_dma_free_descriptors(chan);
704193a750dSMichael Tretter 
705b0cc417cSKedareswara rao Appana 	zynqmp_dma_init(chan);
706b0cc417cSKedareswara rao Appana }
707b0cc417cSKedareswara rao Appana 
708b0cc417cSKedareswara rao Appana /**
709b0cc417cSKedareswara rao Appana  * zynqmp_dma_irq_handler - ZynqMP DMA Interrupt handler
710b0cc417cSKedareswara rao Appana  * @irq: IRQ number
711b0cc417cSKedareswara rao Appana  * @data: Pointer to the ZynqMP DMA channel structure
712b0cc417cSKedareswara rao Appana  *
713b0cc417cSKedareswara rao Appana  * Return: IRQ_HANDLED/IRQ_NONE
714b0cc417cSKedareswara rao Appana  */
zynqmp_dma_irq_handler(int irq,void * data)715b0cc417cSKedareswara rao Appana static irqreturn_t zynqmp_dma_irq_handler(int irq, void *data)
716b0cc417cSKedareswara rao Appana {
717b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_chan *chan = (struct zynqmp_dma_chan *)data;
718b0cc417cSKedareswara rao Appana 	u32 isr, imr, status;
719b0cc417cSKedareswara rao Appana 	irqreturn_t ret = IRQ_NONE;
720b0cc417cSKedareswara rao Appana 
721b0cc417cSKedareswara rao Appana 	isr = readl(chan->regs + ZYNQMP_DMA_ISR);
722b0cc417cSKedareswara rao Appana 	imr = readl(chan->regs + ZYNQMP_DMA_IMR);
723b0cc417cSKedareswara rao Appana 	status = isr & ~imr;
724b0cc417cSKedareswara rao Appana 
725b0cc417cSKedareswara rao Appana 	writel(isr, chan->regs + ZYNQMP_DMA_ISR);
726b0cc417cSKedareswara rao Appana 	if (status & ZYNQMP_DMA_INT_DONE) {
727b0cc417cSKedareswara rao Appana 		tasklet_schedule(&chan->tasklet);
728b0cc417cSKedareswara rao Appana 		ret = IRQ_HANDLED;
729b0cc417cSKedareswara rao Appana 	}
730b0cc417cSKedareswara rao Appana 
731b0cc417cSKedareswara rao Appana 	if (status & ZYNQMP_DMA_DONE)
732b0cc417cSKedareswara rao Appana 		chan->idle = true;
733b0cc417cSKedareswara rao Appana 
734b0cc417cSKedareswara rao Appana 	if (status & ZYNQMP_DMA_INT_ERR) {
735b0cc417cSKedareswara rao Appana 		chan->err = true;
736b0cc417cSKedareswara rao Appana 		tasklet_schedule(&chan->tasklet);
737b0cc417cSKedareswara rao Appana 		dev_err(chan->dev, "Channel %p has errors\n", chan);
738b0cc417cSKedareswara rao Appana 		ret = IRQ_HANDLED;
739b0cc417cSKedareswara rao Appana 	}
740b0cc417cSKedareswara rao Appana 
741b0cc417cSKedareswara rao Appana 	if (status & ZYNQMP_DMA_INT_OVRFL) {
742b0cc417cSKedareswara rao Appana 		zynqmp_dma_handle_ovfl_int(chan, status);
7438d90035eSKedareswara rao Appana 		dev_dbg(chan->dev, "Channel %p overflow interrupt\n", chan);
744b0cc417cSKedareswara rao Appana 		ret = IRQ_HANDLED;
745b0cc417cSKedareswara rao Appana 	}
746b0cc417cSKedareswara rao Appana 
747b0cc417cSKedareswara rao Appana 	return ret;
748b0cc417cSKedareswara rao Appana }
749b0cc417cSKedareswara rao Appana 
750b0cc417cSKedareswara rao Appana /**
751b0cc417cSKedareswara rao Appana  * zynqmp_dma_do_tasklet - Schedule completion tasklet
7522997ced4SVinod Koul  * @t: Pointer to the ZynqMP DMA channel structure
753b0cc417cSKedareswara rao Appana  */
zynqmp_dma_do_tasklet(struct tasklet_struct * t)754f19a11d4SAllen Pais static void zynqmp_dma_do_tasklet(struct tasklet_struct *t)
755b0cc417cSKedareswara rao Appana {
756f19a11d4SAllen Pais 	struct zynqmp_dma_chan *chan = from_tasklet(chan, t, tasklet);
757b0cc417cSKedareswara rao Appana 	u32 count;
758a5b21a8bSMichael Tretter 	unsigned long irqflags;
759b0cc417cSKedareswara rao Appana 
760b0cc417cSKedareswara rao Appana 	if (chan->err) {
761b0cc417cSKedareswara rao Appana 		zynqmp_dma_reset(chan);
762b0cc417cSKedareswara rao Appana 		chan->err = false;
763193a750dSMichael Tretter 		return;
764b0cc417cSKedareswara rao Appana 	}
765b0cc417cSKedareswara rao Appana 
766193a750dSMichael Tretter 	spin_lock_irqsave(&chan->lock, irqflags);
767b0cc417cSKedareswara rao Appana 	count = readl(chan->regs + ZYNQMP_DMA_IRQ_DST_ACCT);
768b0cc417cSKedareswara rao Appana 	while (count) {
769b0cc417cSKedareswara rao Appana 		zynqmp_dma_complete_descriptor(chan);
770b0cc417cSKedareswara rao Appana 		count--;
771b0cc417cSKedareswara rao Appana 	}
772193a750dSMichael Tretter 	spin_unlock_irqrestore(&chan->lock, irqflags);
773b0cc417cSKedareswara rao Appana 
77416ed0ef3SMichael Tretter 	zynqmp_dma_chan_desc_cleanup(chan);
77516ed0ef3SMichael Tretter 
776193a750dSMichael Tretter 	if (chan->idle) {
777193a750dSMichael Tretter 		spin_lock_irqsave(&chan->lock, irqflags);
778b0cc417cSKedareswara rao Appana 		zynqmp_dma_start_transfer(chan);
779a5b21a8bSMichael Tretter 		spin_unlock_irqrestore(&chan->lock, irqflags);
780b0cc417cSKedareswara rao Appana 	}
781193a750dSMichael Tretter }
782b0cc417cSKedareswara rao Appana 
783b0cc417cSKedareswara rao Appana /**
784b0cc417cSKedareswara rao Appana  * zynqmp_dma_device_terminate_all - Aborts all transfers on a channel
785b0cc417cSKedareswara rao Appana  * @dchan: DMA channel pointer
786b0cc417cSKedareswara rao Appana  *
787b0cc417cSKedareswara rao Appana  * Return: Always '0'
788b0cc417cSKedareswara rao Appana  */
zynqmp_dma_device_terminate_all(struct dma_chan * dchan)789b0cc417cSKedareswara rao Appana static int zynqmp_dma_device_terminate_all(struct dma_chan *dchan)
790b0cc417cSKedareswara rao Appana {
791b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_chan *chan = to_chan(dchan);
792b0cc417cSKedareswara rao Appana 
793b0cc417cSKedareswara rao Appana 	writel(ZYNQMP_DMA_IDS_DEFAULT_MASK, chan->regs + ZYNQMP_DMA_IDS);
794b0cc417cSKedareswara rao Appana 	zynqmp_dma_free_descriptors(chan);
795b0cc417cSKedareswara rao Appana 
796b0cc417cSKedareswara rao Appana 	return 0;
797b0cc417cSKedareswara rao Appana }
798b0cc417cSKedareswara rao Appana 
799b0cc417cSKedareswara rao Appana /**
800f2b816a1SSwati Agarwal  * zynqmp_dma_synchronize - Synchronizes the termination of a transfers to the current context.
801f2b816a1SSwati Agarwal  * @dchan: DMA channel pointer
802f2b816a1SSwati Agarwal  */
zynqmp_dma_synchronize(struct dma_chan * dchan)803f2b816a1SSwati Agarwal static void zynqmp_dma_synchronize(struct dma_chan *dchan)
804f2b816a1SSwati Agarwal {
805f2b816a1SSwati Agarwal 	struct zynqmp_dma_chan *chan = to_chan(dchan);
806f2b816a1SSwati Agarwal 
807f2b816a1SSwati Agarwal 	tasklet_kill(&chan->tasklet);
808f2b816a1SSwati Agarwal }
809f2b816a1SSwati Agarwal 
810f2b816a1SSwati Agarwal /**
811b0cc417cSKedareswara rao Appana  * zynqmp_dma_prep_memcpy - prepare descriptors for memcpy transaction
812b0cc417cSKedareswara rao Appana  * @dchan: DMA channel
813b0cc417cSKedareswara rao Appana  * @dma_dst: Destination buffer address
814b0cc417cSKedareswara rao Appana  * @dma_src: Source buffer address
815b0cc417cSKedareswara rao Appana  * @len: Transfer length
816b0cc417cSKedareswara rao Appana  * @flags: transfer ack flags
817b0cc417cSKedareswara rao Appana  *
818b0cc417cSKedareswara rao Appana  * Return: Async transaction descriptor on success and NULL on failure
819b0cc417cSKedareswara rao Appana  */
zynqmp_dma_prep_memcpy(struct dma_chan * dchan,dma_addr_t dma_dst,dma_addr_t dma_src,size_t len,ulong flags)820b0cc417cSKedareswara rao Appana static struct dma_async_tx_descriptor *zynqmp_dma_prep_memcpy(
821b0cc417cSKedareswara rao Appana 				struct dma_chan *dchan, dma_addr_t dma_dst,
822b0cc417cSKedareswara rao Appana 				dma_addr_t dma_src, size_t len, ulong flags)
823b0cc417cSKedareswara rao Appana {
824b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_chan *chan;
825b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_desc_sw *new, *first = NULL;
826b0cc417cSKedareswara rao Appana 	void *desc = NULL, *prev = NULL;
827b0cc417cSKedareswara rao Appana 	size_t copy;
828b0cc417cSKedareswara rao Appana 	u32 desc_cnt;
829a5b21a8bSMichael Tretter 	unsigned long irqflags;
830b0cc417cSKedareswara rao Appana 
831b0cc417cSKedareswara rao Appana 	chan = to_chan(dchan);
832b0cc417cSKedareswara rao Appana 
833b0cc417cSKedareswara rao Appana 	desc_cnt = DIV_ROUND_UP(len, ZYNQMP_DMA_MAX_TRANS_LEN);
834b0cc417cSKedareswara rao Appana 
835a5b21a8bSMichael Tretter 	spin_lock_irqsave(&chan->lock, irqflags);
836b0cc417cSKedareswara rao Appana 	if (desc_cnt > chan->desc_free_cnt) {
837a5b21a8bSMichael Tretter 		spin_unlock_irqrestore(&chan->lock, irqflags);
838b0cc417cSKedareswara rao Appana 		dev_dbg(chan->dev, "chan %p descs are not available\n", chan);
839b0cc417cSKedareswara rao Appana 		return NULL;
840b0cc417cSKedareswara rao Appana 	}
841b0cc417cSKedareswara rao Appana 	chan->desc_free_cnt = chan->desc_free_cnt - desc_cnt;
842a5b21a8bSMichael Tretter 	spin_unlock_irqrestore(&chan->lock, irqflags);
843b0cc417cSKedareswara rao Appana 
844b0cc417cSKedareswara rao Appana 	do {
845b0cc417cSKedareswara rao Appana 		/* Allocate and populate the descriptor */
846b0cc417cSKedareswara rao Appana 		new = zynqmp_dma_get_descriptor(chan);
847b0cc417cSKedareswara rao Appana 
848b0cc417cSKedareswara rao Appana 		copy = min_t(size_t, len, ZYNQMP_DMA_MAX_TRANS_LEN);
849b0cc417cSKedareswara rao Appana 		desc = (struct zynqmp_dma_desc_ll *)new->src_v;
850b0cc417cSKedareswara rao Appana 		zynqmp_dma_config_sg_ll_desc(chan, desc, dma_src,
851b0cc417cSKedareswara rao Appana 					     dma_dst, copy, prev);
852b0cc417cSKedareswara rao Appana 		prev = desc;
853b0cc417cSKedareswara rao Appana 		len -= copy;
854b0cc417cSKedareswara rao Appana 		dma_src += copy;
855b0cc417cSKedareswara rao Appana 		dma_dst += copy;
856b0cc417cSKedareswara rao Appana 		if (!first)
857b0cc417cSKedareswara rao Appana 			first = new;
858b0cc417cSKedareswara rao Appana 		else
859b0cc417cSKedareswara rao Appana 			list_add_tail(&new->node, &first->tx_list);
860b0cc417cSKedareswara rao Appana 	} while (len);
861b0cc417cSKedareswara rao Appana 
862b0cc417cSKedareswara rao Appana 	zynqmp_dma_desc_config_eod(chan, desc);
863b0cc417cSKedareswara rao Appana 	async_tx_ack(&first->async_tx);
864e0f1b21cSShravya Kumbham 	first->async_tx.flags = (enum dma_ctrl_flags)flags;
865b0cc417cSKedareswara rao Appana 	return &first->async_tx;
866b0cc417cSKedareswara rao Appana }
867b0cc417cSKedareswara rao Appana 
868b0cc417cSKedareswara rao Appana /**
869b0cc417cSKedareswara rao Appana  * zynqmp_dma_chan_remove - Channel remove function
870b0cc417cSKedareswara rao Appana  * @chan: ZynqMP DMA channel pointer
871b0cc417cSKedareswara rao Appana  */
zynqmp_dma_chan_remove(struct zynqmp_dma_chan * chan)872b0cc417cSKedareswara rao Appana static void zynqmp_dma_chan_remove(struct zynqmp_dma_chan *chan)
873b0cc417cSKedareswara rao Appana {
874b0cc417cSKedareswara rao Appana 	if (!chan)
875b0cc417cSKedareswara rao Appana 		return;
876b0cc417cSKedareswara rao Appana 
8775ba080aaSKedareswara rao Appana 	if (chan->irq)
878b0cc417cSKedareswara rao Appana 		devm_free_irq(chan->zdev->dev, chan->irq, chan);
879b0cc417cSKedareswara rao Appana 	tasklet_kill(&chan->tasklet);
880b0cc417cSKedareswara rao Appana 	list_del(&chan->common.device_node);
881b0cc417cSKedareswara rao Appana }
882b0cc417cSKedareswara rao Appana 
883b0cc417cSKedareswara rao Appana /**
884b0cc417cSKedareswara rao Appana  * zynqmp_dma_chan_probe - Per Channel Probing
885b0cc417cSKedareswara rao Appana  * @zdev: Driver specific device structure
886b0cc417cSKedareswara rao Appana  * @pdev: Pointer to the platform_device structure
887b0cc417cSKedareswara rao Appana  *
888b0cc417cSKedareswara rao Appana  * Return: '0' on success and failure value on error
889b0cc417cSKedareswara rao Appana  */
zynqmp_dma_chan_probe(struct zynqmp_dma_device * zdev,struct platform_device * pdev)890b0cc417cSKedareswara rao Appana static int zynqmp_dma_chan_probe(struct zynqmp_dma_device *zdev,
891b0cc417cSKedareswara rao Appana 			   struct platform_device *pdev)
892b0cc417cSKedareswara rao Appana {
893b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_chan *chan;
894b0cc417cSKedareswara rao Appana 	struct device_node *node = pdev->dev.of_node;
895b0cc417cSKedareswara rao Appana 	int err;
896b0cc417cSKedareswara rao Appana 
897b0cc417cSKedareswara rao Appana 	chan = devm_kzalloc(zdev->dev, sizeof(*chan), GFP_KERNEL);
898b0cc417cSKedareswara rao Appana 	if (!chan)
899b0cc417cSKedareswara rao Appana 		return -ENOMEM;
900b0cc417cSKedareswara rao Appana 	chan->dev = zdev->dev;
901b0cc417cSKedareswara rao Appana 	chan->zdev = zdev;
902b0cc417cSKedareswara rao Appana 
9034b23603aSTudor Ambarus 	chan->regs = devm_platform_ioremap_resource(pdev, 0);
904b0cc417cSKedareswara rao Appana 	if (IS_ERR(chan->regs))
905b0cc417cSKedareswara rao Appana 		return PTR_ERR(chan->regs);
906b0cc417cSKedareswara rao Appana 
907b0cc417cSKedareswara rao Appana 	chan->bus_width = ZYNQMP_DMA_BUS_WIDTH_64;
908cc88525eSMatthias Fend 	chan->dst_burst_len = ZYNQMP_DMA_MAX_DST_BURST_LEN;
909cc88525eSMatthias Fend 	chan->src_burst_len = ZYNQMP_DMA_MAX_SRC_BURST_LEN;
910b0cc417cSKedareswara rao Appana 	err = of_property_read_u32(node, "xlnx,bus-width", &chan->bus_width);
911caf5ee94SKedareswara rao Appana 	if (err < 0) {
912caf5ee94SKedareswara rao Appana 		dev_err(&pdev->dev, "missing xlnx,bus-width property\n");
913b0cc417cSKedareswara rao Appana 		return err;
914b0cc417cSKedareswara rao Appana 	}
915b0cc417cSKedareswara rao Appana 
916caf5ee94SKedareswara rao Appana 	if (chan->bus_width != ZYNQMP_DMA_BUS_WIDTH_64 &&
917caf5ee94SKedareswara rao Appana 	    chan->bus_width != ZYNQMP_DMA_BUS_WIDTH_128) {
918caf5ee94SKedareswara rao Appana 		dev_err(zdev->dev, "invalid bus-width value");
919caf5ee94SKedareswara rao Appana 		return -EINVAL;
920caf5ee94SKedareswara rao Appana 	}
921caf5ee94SKedareswara rao Appana 
922b0cc417cSKedareswara rao Appana 	chan->is_dmacoherent =  of_property_read_bool(node, "dma-coherent");
923b0cc417cSKedareswara rao Appana 	zdev->chan = chan;
924f19a11d4SAllen Pais 	tasklet_setup(&chan->tasklet, zynqmp_dma_do_tasklet);
925b0cc417cSKedareswara rao Appana 	spin_lock_init(&chan->lock);
926b0cc417cSKedareswara rao Appana 	INIT_LIST_HEAD(&chan->active_list);
927b0cc417cSKedareswara rao Appana 	INIT_LIST_HEAD(&chan->pending_list);
928b0cc417cSKedareswara rao Appana 	INIT_LIST_HEAD(&chan->done_list);
929b0cc417cSKedareswara rao Appana 	INIT_LIST_HEAD(&chan->free_list);
930b0cc417cSKedareswara rao Appana 
931b0cc417cSKedareswara rao Appana 	dma_cookie_init(&chan->common);
932b0cc417cSKedareswara rao Appana 	chan->common.device = &zdev->common;
933b0cc417cSKedareswara rao Appana 	list_add_tail(&chan->common.device_node, &zdev->common.channels);
934b0cc417cSKedareswara rao Appana 
935b0cc417cSKedareswara rao Appana 	zynqmp_dma_init(chan);
936b0cc417cSKedareswara rao Appana 	chan->irq = platform_get_irq(pdev, 0);
937b0cc417cSKedareswara rao Appana 	if (chan->irq < 0)
938b0cc417cSKedareswara rao Appana 		return -ENXIO;
939b0cc417cSKedareswara rao Appana 	err = devm_request_irq(&pdev->dev, chan->irq, zynqmp_dma_irq_handler, 0,
940b0cc417cSKedareswara rao Appana 			       "zynqmp-dma", chan);
941b0cc417cSKedareswara rao Appana 	if (err)
942b0cc417cSKedareswara rao Appana 		return err;
943b0cc417cSKedareswara rao Appana 
944b0cc417cSKedareswara rao Appana 	chan->desc_size = sizeof(struct zynqmp_dma_desc_ll);
945b0cc417cSKedareswara rao Appana 	chan->idle = true;
946b0cc417cSKedareswara rao Appana 	return 0;
947b0cc417cSKedareswara rao Appana }
948b0cc417cSKedareswara rao Appana 
949b0cc417cSKedareswara rao Appana /**
950b0cc417cSKedareswara rao Appana  * of_zynqmp_dma_xlate - Translation function
951b0cc417cSKedareswara rao Appana  * @dma_spec: Pointer to DMA specifier as found in the device tree
952b0cc417cSKedareswara rao Appana  * @ofdma: Pointer to DMA controller data
953b0cc417cSKedareswara rao Appana  *
954b0cc417cSKedareswara rao Appana  * Return: DMA channel pointer on success and NULL on error
955b0cc417cSKedareswara rao Appana  */
of_zynqmp_dma_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)956b0cc417cSKedareswara rao Appana static struct dma_chan *of_zynqmp_dma_xlate(struct of_phandle_args *dma_spec,
957b0cc417cSKedareswara rao Appana 					    struct of_dma *ofdma)
958b0cc417cSKedareswara rao Appana {
959b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_device *zdev = ofdma->of_dma_data;
960b0cc417cSKedareswara rao Appana 
961b0cc417cSKedareswara rao Appana 	return dma_get_slave_channel(&zdev->chan->common);
962b0cc417cSKedareswara rao Appana }
963b0cc417cSKedareswara rao Appana 
964b0cc417cSKedareswara rao Appana /**
96564c6f7daSKedareswara rao Appana  * zynqmp_dma_suspend - Suspend method for the driver
96664c6f7daSKedareswara rao Appana  * @dev:	Address of the device structure
96764c6f7daSKedareswara rao Appana  *
96864c6f7daSKedareswara rao Appana  * Put the driver into low power mode.
96964c6f7daSKedareswara rao Appana  * Return: 0 on success and failure value on error
97064c6f7daSKedareswara rao Appana  */
zynqmp_dma_suspend(struct device * dev)97164c6f7daSKedareswara rao Appana static int __maybe_unused zynqmp_dma_suspend(struct device *dev)
97264c6f7daSKedareswara rao Appana {
97364c6f7daSKedareswara rao Appana 	if (!device_may_wakeup(dev))
97464c6f7daSKedareswara rao Appana 		return pm_runtime_force_suspend(dev);
97564c6f7daSKedareswara rao Appana 
97664c6f7daSKedareswara rao Appana 	return 0;
97764c6f7daSKedareswara rao Appana }
97864c6f7daSKedareswara rao Appana 
97964c6f7daSKedareswara rao Appana /**
98064c6f7daSKedareswara rao Appana  * zynqmp_dma_resume - Resume from suspend
98164c6f7daSKedareswara rao Appana  * @dev:	Address of the device structure
98264c6f7daSKedareswara rao Appana  *
98364c6f7daSKedareswara rao Appana  * Resume operation after suspend.
98464c6f7daSKedareswara rao Appana  * Return: 0 on success and failure value on error
98564c6f7daSKedareswara rao Appana  */
zynqmp_dma_resume(struct device * dev)98664c6f7daSKedareswara rao Appana static int __maybe_unused zynqmp_dma_resume(struct device *dev)
98764c6f7daSKedareswara rao Appana {
98864c6f7daSKedareswara rao Appana 	if (!device_may_wakeup(dev))
98964c6f7daSKedareswara rao Appana 		return pm_runtime_force_resume(dev);
99064c6f7daSKedareswara rao Appana 
99164c6f7daSKedareswara rao Appana 	return 0;
99264c6f7daSKedareswara rao Appana }
99364c6f7daSKedareswara rao Appana 
99464c6f7daSKedareswara rao Appana /**
99564c6f7daSKedareswara rao Appana  * zynqmp_dma_runtime_suspend - Runtime suspend method for the driver
99664c6f7daSKedareswara rao Appana  * @dev:	Address of the device structure
99764c6f7daSKedareswara rao Appana  *
99864c6f7daSKedareswara rao Appana  * Put the driver into low power mode.
99964c6f7daSKedareswara rao Appana  * Return: 0 always
100064c6f7daSKedareswara rao Appana  */
zynqmp_dma_runtime_suspend(struct device * dev)100164c6f7daSKedareswara rao Appana static int __maybe_unused zynqmp_dma_runtime_suspend(struct device *dev)
100264c6f7daSKedareswara rao Appana {
100364c6f7daSKedareswara rao Appana 	struct zynqmp_dma_device *zdev = dev_get_drvdata(dev);
100464c6f7daSKedareswara rao Appana 
100564c6f7daSKedareswara rao Appana 	clk_disable_unprepare(zdev->clk_main);
100664c6f7daSKedareswara rao Appana 	clk_disable_unprepare(zdev->clk_apb);
100764c6f7daSKedareswara rao Appana 
100864c6f7daSKedareswara rao Appana 	return 0;
100964c6f7daSKedareswara rao Appana }
101064c6f7daSKedareswara rao Appana 
101164c6f7daSKedareswara rao Appana /**
101264c6f7daSKedareswara rao Appana  * zynqmp_dma_runtime_resume - Runtime suspend method for the driver
101364c6f7daSKedareswara rao Appana  * @dev:	Address of the device structure
101464c6f7daSKedareswara rao Appana  *
101564c6f7daSKedareswara rao Appana  * Put the driver into low power mode.
101664c6f7daSKedareswara rao Appana  * Return: 0 always
101764c6f7daSKedareswara rao Appana  */
zynqmp_dma_runtime_resume(struct device * dev)101864c6f7daSKedareswara rao Appana static int __maybe_unused zynqmp_dma_runtime_resume(struct device *dev)
101964c6f7daSKedareswara rao Appana {
102064c6f7daSKedareswara rao Appana 	struct zynqmp_dma_device *zdev = dev_get_drvdata(dev);
102164c6f7daSKedareswara rao Appana 	int err;
102264c6f7daSKedareswara rao Appana 
102364c6f7daSKedareswara rao Appana 	err = clk_prepare_enable(zdev->clk_main);
102464c6f7daSKedareswara rao Appana 	if (err) {
102564c6f7daSKedareswara rao Appana 		dev_err(dev, "Unable to enable main clock.\n");
102664c6f7daSKedareswara rao Appana 		return err;
102764c6f7daSKedareswara rao Appana 	}
102864c6f7daSKedareswara rao Appana 
102964c6f7daSKedareswara rao Appana 	err = clk_prepare_enable(zdev->clk_apb);
103064c6f7daSKedareswara rao Appana 	if (err) {
103164c6f7daSKedareswara rao Appana 		dev_err(dev, "Unable to enable apb clock.\n");
103264c6f7daSKedareswara rao Appana 		clk_disable_unprepare(zdev->clk_main);
103364c6f7daSKedareswara rao Appana 		return err;
103464c6f7daSKedareswara rao Appana 	}
103564c6f7daSKedareswara rao Appana 
103664c6f7daSKedareswara rao Appana 	return 0;
103764c6f7daSKedareswara rao Appana }
103864c6f7daSKedareswara rao Appana 
103964c6f7daSKedareswara rao Appana static const struct dev_pm_ops zynqmp_dma_dev_pm_ops = {
104064c6f7daSKedareswara rao Appana 	SET_SYSTEM_SLEEP_PM_OPS(zynqmp_dma_suspend, zynqmp_dma_resume)
104164c6f7daSKedareswara rao Appana 	SET_RUNTIME_PM_OPS(zynqmp_dma_runtime_suspend,
104264c6f7daSKedareswara rao Appana 			   zynqmp_dma_runtime_resume, NULL)
104364c6f7daSKedareswara rao Appana };
104464c6f7daSKedareswara rao Appana 
104564c6f7daSKedareswara rao Appana /**
1046b0cc417cSKedareswara rao Appana  * zynqmp_dma_probe - Driver probe function
1047b0cc417cSKedareswara rao Appana  * @pdev: Pointer to the platform_device structure
1048b0cc417cSKedareswara rao Appana  *
1049b0cc417cSKedareswara rao Appana  * Return: '0' on success and failure value on error
1050b0cc417cSKedareswara rao Appana  */
zynqmp_dma_probe(struct platform_device * pdev)1051b0cc417cSKedareswara rao Appana static int zynqmp_dma_probe(struct platform_device *pdev)
1052b0cc417cSKedareswara rao Appana {
1053b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_device *zdev;
1054b0cc417cSKedareswara rao Appana 	struct dma_device *p;
1055b0cc417cSKedareswara rao Appana 	int ret;
1056b0cc417cSKedareswara rao Appana 
1057b0cc417cSKedareswara rao Appana 	zdev = devm_kzalloc(&pdev->dev, sizeof(*zdev), GFP_KERNEL);
1058b0cc417cSKedareswara rao Appana 	if (!zdev)
1059b0cc417cSKedareswara rao Appana 		return -ENOMEM;
1060b0cc417cSKedareswara rao Appana 
1061b0cc417cSKedareswara rao Appana 	zdev->dev = &pdev->dev;
1062b0cc417cSKedareswara rao Appana 	INIT_LIST_HEAD(&zdev->common.channels);
1063b0cc417cSKedareswara rao Appana 
1064e9f92b99SHarini Katakam 	ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(44));
1065e9f92b99SHarini Katakam 	if (ret) {
1066e9f92b99SHarini Katakam 		dev_err(&pdev->dev, "DMA not available for address range\n");
1067e9f92b99SHarini Katakam 		return ret;
1068e9f92b99SHarini Katakam 	}
1069b0cc417cSKedareswara rao Appana 	dma_cap_set(DMA_MEMCPY, zdev->common.cap_mask);
1070b0cc417cSKedareswara rao Appana 
1071b0cc417cSKedareswara rao Appana 	p = &zdev->common;
1072b0cc417cSKedareswara rao Appana 	p->device_prep_dma_memcpy = zynqmp_dma_prep_memcpy;
1073b0cc417cSKedareswara rao Appana 	p->device_terminate_all = zynqmp_dma_device_terminate_all;
1074f2b816a1SSwati Agarwal 	p->device_synchronize = zynqmp_dma_synchronize;
1075b0cc417cSKedareswara rao Appana 	p->device_issue_pending = zynqmp_dma_issue_pending;
1076b0cc417cSKedareswara rao Appana 	p->device_alloc_chan_resources = zynqmp_dma_alloc_chan_resources;
1077b0cc417cSKedareswara rao Appana 	p->device_free_chan_resources = zynqmp_dma_free_chan_resources;
1078b0cc417cSKedareswara rao Appana 	p->device_tx_status = dma_cookie_status;
1079b0cc417cSKedareswara rao Appana 	p->device_config = zynqmp_dma_device_config;
1080b0cc417cSKedareswara rao Appana 	p->dev = &pdev->dev;
1081b0cc417cSKedareswara rao Appana 
108264c6f7daSKedareswara rao Appana 	zdev->clk_main = devm_clk_get(&pdev->dev, "clk_main");
10835637abaaSMichael Tretter 	if (IS_ERR(zdev->clk_main))
10845637abaaSMichael Tretter 		return dev_err_probe(&pdev->dev, PTR_ERR(zdev->clk_main),
10855637abaaSMichael Tretter 				     "main clock not found.\n");
108664c6f7daSKedareswara rao Appana 
108764c6f7daSKedareswara rao Appana 	zdev->clk_apb = devm_clk_get(&pdev->dev, "clk_apb");
10885637abaaSMichael Tretter 	if (IS_ERR(zdev->clk_apb))
10895637abaaSMichael Tretter 		return dev_err_probe(&pdev->dev, PTR_ERR(zdev->clk_apb),
10905637abaaSMichael Tretter 				     "apb clock not found.\n");
109164c6f7daSKedareswara rao Appana 
1092b0cc417cSKedareswara rao Appana 	platform_set_drvdata(pdev, zdev);
109364c6f7daSKedareswara rao Appana 	pm_runtime_set_autosuspend_delay(zdev->dev, ZDMA_PM_TIMEOUT);
109464c6f7daSKedareswara rao Appana 	pm_runtime_use_autosuspend(zdev->dev);
109564c6f7daSKedareswara rao Appana 	pm_runtime_enable(zdev->dev);
1096517a710aSRadhey Shyam Pandey 	ret = pm_runtime_resume_and_get(zdev->dev);
1097517a710aSRadhey Shyam Pandey 	if (ret < 0) {
1098517a710aSRadhey Shyam Pandey 		dev_err(&pdev->dev, "device wakeup failed.\n");
1099517a710aSRadhey Shyam Pandey 		pm_runtime_disable(zdev->dev);
1100517a710aSRadhey Shyam Pandey 	}
110164c6f7daSKedareswara rao Appana 	if (!pm_runtime_enabled(zdev->dev)) {
110264c6f7daSKedareswara rao Appana 		ret = zynqmp_dma_runtime_resume(zdev->dev);
110364c6f7daSKedareswara rao Appana 		if (ret)
110464c6f7daSKedareswara rao Appana 			return ret;
110564c6f7daSKedareswara rao Appana 	}
1106b0cc417cSKedareswara rao Appana 
1107b0cc417cSKedareswara rao Appana 	ret = zynqmp_dma_chan_probe(zdev, pdev);
1108b0cc417cSKedareswara rao Appana 	if (ret) {
11095637abaaSMichael Tretter 		dev_err_probe(&pdev->dev, ret, "Probing channel failed\n");
111064c6f7daSKedareswara rao Appana 		goto err_disable_pm;
1111b0cc417cSKedareswara rao Appana 	}
1112b0cc417cSKedareswara rao Appana 
1113b0cc417cSKedareswara rao Appana 	p->dst_addr_widths = BIT(zdev->chan->bus_width / 8);
1114b0cc417cSKedareswara rao Appana 	p->src_addr_widths = BIT(zdev->chan->bus_width / 8);
1115b0cc417cSKedareswara rao Appana 
11169126518eSShravya Kumbham 	ret = dma_async_device_register(&zdev->common);
11179126518eSShravya Kumbham 	if (ret) {
11189126518eSShravya Kumbham 		dev_err(zdev->dev, "failed to register the dma device\n");
11199126518eSShravya Kumbham 		goto free_chan_resources;
11209126518eSShravya Kumbham 	}
1121b0cc417cSKedareswara rao Appana 
1122b0cc417cSKedareswara rao Appana 	ret = of_dma_controller_register(pdev->dev.of_node,
1123b0cc417cSKedareswara rao Appana 					 of_zynqmp_dma_xlate, zdev);
1124b0cc417cSKedareswara rao Appana 	if (ret) {
11255637abaaSMichael Tretter 		dev_err_probe(&pdev->dev, ret, "Unable to register DMA to DT\n");
1126b0cc417cSKedareswara rao Appana 		dma_async_device_unregister(&zdev->common);
1127b0cc417cSKedareswara rao Appana 		goto free_chan_resources;
1128b0cc417cSKedareswara rao Appana 	}
1129b0cc417cSKedareswara rao Appana 
113064c6f7daSKedareswara rao Appana 	pm_runtime_mark_last_busy(zdev->dev);
113164c6f7daSKedareswara rao Appana 	pm_runtime_put_sync_autosuspend(zdev->dev);
113264c6f7daSKedareswara rao Appana 
1133b0cc417cSKedareswara rao Appana 	return 0;
1134b0cc417cSKedareswara rao Appana 
1135b0cc417cSKedareswara rao Appana free_chan_resources:
1136b0cc417cSKedareswara rao Appana 	zynqmp_dma_chan_remove(zdev->chan);
113764c6f7daSKedareswara rao Appana err_disable_pm:
113864c6f7daSKedareswara rao Appana 	if (!pm_runtime_enabled(zdev->dev))
113964c6f7daSKedareswara rao Appana 		zynqmp_dma_runtime_suspend(zdev->dev);
114064c6f7daSKedareswara rao Appana 	pm_runtime_disable(zdev->dev);
1141b0cc417cSKedareswara rao Appana 	return ret;
1142b0cc417cSKedareswara rao Appana }
1143b0cc417cSKedareswara rao Appana 
1144b0cc417cSKedareswara rao Appana /**
1145b0cc417cSKedareswara rao Appana  * zynqmp_dma_remove - Driver remove function
1146b0cc417cSKedareswara rao Appana  * @pdev: Pointer to the platform_device structure
1147b0cc417cSKedareswara rao Appana  *
1148b0cc417cSKedareswara rao Appana  * Return: Always '0'
1149b0cc417cSKedareswara rao Appana  */
zynqmp_dma_remove(struct platform_device * pdev)1150b0cc417cSKedareswara rao Appana static int zynqmp_dma_remove(struct platform_device *pdev)
1151b0cc417cSKedareswara rao Appana {
1152b0cc417cSKedareswara rao Appana 	struct zynqmp_dma_device *zdev = platform_get_drvdata(pdev);
1153b0cc417cSKedareswara rao Appana 
1154b0cc417cSKedareswara rao Appana 	of_dma_controller_free(pdev->dev.of_node);
1155b0cc417cSKedareswara rao Appana 	dma_async_device_unregister(&zdev->common);
1156b0cc417cSKedareswara rao Appana 
1157b0cc417cSKedareswara rao Appana 	zynqmp_dma_chan_remove(zdev->chan);
115864c6f7daSKedareswara rao Appana 	pm_runtime_disable(zdev->dev);
115964c6f7daSKedareswara rao Appana 	if (!pm_runtime_enabled(zdev->dev))
116064c6f7daSKedareswara rao Appana 		zynqmp_dma_runtime_suspend(zdev->dev);
1161b0cc417cSKedareswara rao Appana 
1162b0cc417cSKedareswara rao Appana 	return 0;
1163b0cc417cSKedareswara rao Appana }
1164b0cc417cSKedareswara rao Appana 
1165b0cc417cSKedareswara rao Appana static const struct of_device_id zynqmp_dma_of_match[] = {
1166b0cc417cSKedareswara rao Appana 	{ .compatible = "xlnx,zynqmp-dma-1.0", },
1167b0cc417cSKedareswara rao Appana 	{}
1168b0cc417cSKedareswara rao Appana };
1169b0cc417cSKedareswara rao Appana MODULE_DEVICE_TABLE(of, zynqmp_dma_of_match);
1170b0cc417cSKedareswara rao Appana 
1171b0cc417cSKedareswara rao Appana static struct platform_driver zynqmp_dma_driver = {
1172b0cc417cSKedareswara rao Appana 	.driver = {
1173b0cc417cSKedareswara rao Appana 		.name = "xilinx-zynqmp-dma",
1174b0cc417cSKedareswara rao Appana 		.of_match_table = zynqmp_dma_of_match,
117564c6f7daSKedareswara rao Appana 		.pm = &zynqmp_dma_dev_pm_ops,
1176b0cc417cSKedareswara rao Appana 	},
1177b0cc417cSKedareswara rao Appana 	.probe = zynqmp_dma_probe,
1178b0cc417cSKedareswara rao Appana 	.remove = zynqmp_dma_remove,
1179b0cc417cSKedareswara rao Appana };
1180b0cc417cSKedareswara rao Appana 
1181b0cc417cSKedareswara rao Appana module_platform_driver(zynqmp_dma_driver);
1182b0cc417cSKedareswara rao Appana 
1183e94570a3SArnd Bergmann MODULE_LICENSE("GPL");
1184b0cc417cSKedareswara rao Appana MODULE_AUTHOR("Xilinx, Inc.");
1185b0cc417cSKedareswara rao Appana MODULE_DESCRIPTION("Xilinx ZynqMP DMA driver");
1186