xref: /openbmc/linux/drivers/dma/sh/rcar-dmac.c (revision 45ecf27f)
1b9b0a74aSKuninori Morimoto // SPDX-License-Identifier: GPL-2.0
287244fe5SLaurent Pinchart /*
38a6061c3SHiroyuki Yokoyama  * Renesas R-Car Gen2/Gen3 DMA Controller Driver
487244fe5SLaurent Pinchart  *
58a6061c3SHiroyuki Yokoyama  * Copyright (C) 2014-2019 Renesas Electronics Inc.
687244fe5SLaurent Pinchart  *
787244fe5SLaurent Pinchart  * Author: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
887244fe5SLaurent Pinchart  */
987244fe5SLaurent Pinchart 
10a8d46a7fSKuninori Morimoto #include <linux/delay.h>
11ccadee9bSLaurent Pinchart #include <linux/dma-mapping.h>
1287244fe5SLaurent Pinchart #include <linux/dmaengine.h>
1387244fe5SLaurent Pinchart #include <linux/interrupt.h>
1487244fe5SLaurent Pinchart #include <linux/list.h>
1587244fe5SLaurent Pinchart #include <linux/module.h>
1687244fe5SLaurent Pinchart #include <linux/mutex.h>
1787244fe5SLaurent Pinchart #include <linux/of.h>
1887244fe5SLaurent Pinchart #include <linux/of_dma.h>
1987244fe5SLaurent Pinchart #include <linux/of_platform.h>
2087244fe5SLaurent Pinchart #include <linux/platform_device.h>
2187244fe5SLaurent Pinchart #include <linux/pm_runtime.h>
2287244fe5SLaurent Pinchart #include <linux/slab.h>
2387244fe5SLaurent Pinchart #include <linux/spinlock.h>
2487244fe5SLaurent Pinchart 
2587244fe5SLaurent Pinchart #include "../dmaengine.h"
2687244fe5SLaurent Pinchart 
2787244fe5SLaurent Pinchart /*
2887244fe5SLaurent Pinchart  * struct rcar_dmac_xfer_chunk - Descriptor for a hardware transfer
2987244fe5SLaurent Pinchart  * @node: entry in the parent's chunks list
3087244fe5SLaurent Pinchart  * @src_addr: device source address
3187244fe5SLaurent Pinchart  * @dst_addr: device destination address
3287244fe5SLaurent Pinchart  * @size: transfer size in bytes
3387244fe5SLaurent Pinchart  */
3487244fe5SLaurent Pinchart struct rcar_dmac_xfer_chunk {
3587244fe5SLaurent Pinchart 	struct list_head node;
3687244fe5SLaurent Pinchart 
3787244fe5SLaurent Pinchart 	dma_addr_t src_addr;
3887244fe5SLaurent Pinchart 	dma_addr_t dst_addr;
3987244fe5SLaurent Pinchart 	u32 size;
4087244fe5SLaurent Pinchart };
4187244fe5SLaurent Pinchart 
4287244fe5SLaurent Pinchart /*
43ccadee9bSLaurent Pinchart  * struct rcar_dmac_hw_desc - Hardware descriptor for a transfer chunk
44ccadee9bSLaurent Pinchart  * @sar: value of the SAR register (source address)
45ccadee9bSLaurent Pinchart  * @dar: value of the DAR register (destination address)
46ccadee9bSLaurent Pinchart  * @tcr: value of the TCR register (transfer count)
47ccadee9bSLaurent Pinchart  */
48ccadee9bSLaurent Pinchart struct rcar_dmac_hw_desc {
49ccadee9bSLaurent Pinchart 	u32 sar;
50ccadee9bSLaurent Pinchart 	u32 dar;
51ccadee9bSLaurent Pinchart 	u32 tcr;
52ccadee9bSLaurent Pinchart 	u32 reserved;
53ccadee9bSLaurent Pinchart } __attribute__((__packed__));
54ccadee9bSLaurent Pinchart 
55ccadee9bSLaurent Pinchart /*
5687244fe5SLaurent Pinchart  * struct rcar_dmac_desc - R-Car Gen2 DMA Transfer Descriptor
5787244fe5SLaurent Pinchart  * @async_tx: base DMA asynchronous transaction descriptor
5887244fe5SLaurent Pinchart  * @direction: direction of the DMA transfer
5987244fe5SLaurent Pinchart  * @xfer_shift: log2 of the transfer size
6087244fe5SLaurent Pinchart  * @chcr: value of the channel configuration register for this transfer
6187244fe5SLaurent Pinchart  * @node: entry in the channel's descriptors lists
6287244fe5SLaurent Pinchart  * @chunks: list of transfer chunks for this transfer
6387244fe5SLaurent Pinchart  * @running: the transfer chunk being currently processed
64ccadee9bSLaurent Pinchart  * @nchunks: number of transfer chunks for this transfer
651ed1315fSLaurent Pinchart  * @hwdescs.use: whether the transfer descriptor uses hardware descriptors
66ccadee9bSLaurent Pinchart  * @hwdescs.mem: hardware descriptors memory for the transfer
67ccadee9bSLaurent Pinchart  * @hwdescs.dma: device address of the hardware descriptors memory
68ccadee9bSLaurent Pinchart  * @hwdescs.size: size of the hardware descriptors in bytes
6987244fe5SLaurent Pinchart  * @size: transfer size in bytes
7087244fe5SLaurent Pinchart  * @cyclic: when set indicates that the DMA transfer is cyclic
7187244fe5SLaurent Pinchart  */
7287244fe5SLaurent Pinchart struct rcar_dmac_desc {
7387244fe5SLaurent Pinchart 	struct dma_async_tx_descriptor async_tx;
7487244fe5SLaurent Pinchart 	enum dma_transfer_direction direction;
7587244fe5SLaurent Pinchart 	unsigned int xfer_shift;
7687244fe5SLaurent Pinchart 	u32 chcr;
7787244fe5SLaurent Pinchart 
7887244fe5SLaurent Pinchart 	struct list_head node;
7987244fe5SLaurent Pinchart 	struct list_head chunks;
8087244fe5SLaurent Pinchart 	struct rcar_dmac_xfer_chunk *running;
81ccadee9bSLaurent Pinchart 	unsigned int nchunks;
82ccadee9bSLaurent Pinchart 
83ccadee9bSLaurent Pinchart 	struct {
841ed1315fSLaurent Pinchart 		bool use;
85ccadee9bSLaurent Pinchart 		struct rcar_dmac_hw_desc *mem;
86ccadee9bSLaurent Pinchart 		dma_addr_t dma;
87ccadee9bSLaurent Pinchart 		size_t size;
88ccadee9bSLaurent Pinchart 	} hwdescs;
8987244fe5SLaurent Pinchart 
9087244fe5SLaurent Pinchart 	unsigned int size;
9187244fe5SLaurent Pinchart 	bool cyclic;
9287244fe5SLaurent Pinchart };
9387244fe5SLaurent Pinchart 
9487244fe5SLaurent Pinchart #define to_rcar_dmac_desc(d)	container_of(d, struct rcar_dmac_desc, async_tx)
9587244fe5SLaurent Pinchart 
9687244fe5SLaurent Pinchart /*
9787244fe5SLaurent Pinchart  * struct rcar_dmac_desc_page - One page worth of descriptors
9887244fe5SLaurent Pinchart  * @node: entry in the channel's pages list
9987244fe5SLaurent Pinchart  * @descs: array of DMA descriptors
10087244fe5SLaurent Pinchart  * @chunks: array of transfer chunk descriptors
10187244fe5SLaurent Pinchart  */
10287244fe5SLaurent Pinchart struct rcar_dmac_desc_page {
10387244fe5SLaurent Pinchart 	struct list_head node;
10487244fe5SLaurent Pinchart 
10587244fe5SLaurent Pinchart 	union {
106*45ecf27fSGustavo A. R. Silva 		DECLARE_FLEX_ARRAY(struct rcar_dmac_desc, descs);
107*45ecf27fSGustavo A. R. Silva 		DECLARE_FLEX_ARRAY(struct rcar_dmac_xfer_chunk, chunks);
10887244fe5SLaurent Pinchart 	};
10987244fe5SLaurent Pinchart };
11087244fe5SLaurent Pinchart 
11187244fe5SLaurent Pinchart #define RCAR_DMAC_DESCS_PER_PAGE					\
11287244fe5SLaurent Pinchart 	((PAGE_SIZE - offsetof(struct rcar_dmac_desc_page, descs)) /	\
11387244fe5SLaurent Pinchart 	sizeof(struct rcar_dmac_desc))
11487244fe5SLaurent Pinchart #define RCAR_DMAC_XFER_CHUNKS_PER_PAGE					\
11587244fe5SLaurent Pinchart 	((PAGE_SIZE - offsetof(struct rcar_dmac_desc_page, chunks)) /	\
11687244fe5SLaurent Pinchart 	sizeof(struct rcar_dmac_xfer_chunk))
11787244fe5SLaurent Pinchart 
11887244fe5SLaurent Pinchart /*
119c5ed08e9SNiklas Söderlund  * struct rcar_dmac_chan_slave - Slave configuration
120c5ed08e9SNiklas Söderlund  * @slave_addr: slave memory address
121c5ed08e9SNiklas Söderlund  * @xfer_size: size (in bytes) of hardware transfers
122c5ed08e9SNiklas Söderlund  */
123c5ed08e9SNiklas Söderlund struct rcar_dmac_chan_slave {
124c5ed08e9SNiklas Söderlund 	phys_addr_t slave_addr;
125c5ed08e9SNiklas Söderlund 	unsigned int xfer_size;
126c5ed08e9SNiklas Söderlund };
127c5ed08e9SNiklas Söderlund 
128c5ed08e9SNiklas Söderlund /*
1299f878603SNiklas Söderlund  * struct rcar_dmac_chan_map - Map of slave device phys to dma address
1309f878603SNiklas Söderlund  * @addr: slave dma address
1319f878603SNiklas Söderlund  * @dir: direction of mapping
1329f878603SNiklas Söderlund  * @slave: slave configuration that is mapped
1339f878603SNiklas Söderlund  */
1349f878603SNiklas Söderlund struct rcar_dmac_chan_map {
1359f878603SNiklas Söderlund 	dma_addr_t addr;
1369f878603SNiklas Söderlund 	enum dma_data_direction dir;
1379f878603SNiklas Söderlund 	struct rcar_dmac_chan_slave slave;
1389f878603SNiklas Söderlund };
1399f878603SNiklas Söderlund 
1409f878603SNiklas Söderlund /*
14187244fe5SLaurent Pinchart  * struct rcar_dmac_chan - R-Car Gen2 DMA Controller Channel
14287244fe5SLaurent Pinchart  * @chan: base DMA channel object
14387244fe5SLaurent Pinchart  * @iomem: channel I/O memory base
14487244fe5SLaurent Pinchart  * @index: index of this channel in the controller
145427d5ecdSNiklas Söderlund  * @irq: channel IRQ
146c5ed08e9SNiklas Söderlund  * @src: slave memory address and size on the source side
147c5ed08e9SNiklas Söderlund  * @dst: slave memory address and size on the destination side
14887244fe5SLaurent Pinchart  * @mid_rid: hardware MID/RID for the DMA client using this channel
14987244fe5SLaurent Pinchart  * @lock: protects the channel CHCR register and the desc members
15087244fe5SLaurent Pinchart  * @desc.free: list of free descriptors
15187244fe5SLaurent Pinchart  * @desc.pending: list of pending descriptors (submitted with tx_submit)
15287244fe5SLaurent Pinchart  * @desc.active: list of active descriptors (activated with issue_pending)
15387244fe5SLaurent Pinchart  * @desc.done: list of completed descriptors
15487244fe5SLaurent Pinchart  * @desc.wait: list of descriptors waiting for an ack
15587244fe5SLaurent Pinchart  * @desc.running: the descriptor being processed (a member of the active list)
15687244fe5SLaurent Pinchart  * @desc.chunks_free: list of free transfer chunk descriptors
15787244fe5SLaurent Pinchart  * @desc.pages: list of pages used by allocated descriptors
15887244fe5SLaurent Pinchart  */
15987244fe5SLaurent Pinchart struct rcar_dmac_chan {
16087244fe5SLaurent Pinchart 	struct dma_chan chan;
16187244fe5SLaurent Pinchart 	void __iomem *iomem;
16287244fe5SLaurent Pinchart 	unsigned int index;
163427d5ecdSNiklas Söderlund 	int irq;
16487244fe5SLaurent Pinchart 
165c5ed08e9SNiklas Söderlund 	struct rcar_dmac_chan_slave src;
166c5ed08e9SNiklas Söderlund 	struct rcar_dmac_chan_slave dst;
1679f878603SNiklas Söderlund 	struct rcar_dmac_chan_map map;
16887244fe5SLaurent Pinchart 	int mid_rid;
16987244fe5SLaurent Pinchart 
17087244fe5SLaurent Pinchart 	spinlock_t lock;
17187244fe5SLaurent Pinchart 
17287244fe5SLaurent Pinchart 	struct {
17387244fe5SLaurent Pinchart 		struct list_head free;
17487244fe5SLaurent Pinchart 		struct list_head pending;
17587244fe5SLaurent Pinchart 		struct list_head active;
17687244fe5SLaurent Pinchart 		struct list_head done;
17787244fe5SLaurent Pinchart 		struct list_head wait;
17887244fe5SLaurent Pinchart 		struct rcar_dmac_desc *running;
17987244fe5SLaurent Pinchart 
18087244fe5SLaurent Pinchart 		struct list_head chunks_free;
18187244fe5SLaurent Pinchart 
18287244fe5SLaurent Pinchart 		struct list_head pages;
18387244fe5SLaurent Pinchart 	} desc;
18487244fe5SLaurent Pinchart };
18587244fe5SLaurent Pinchart 
18687244fe5SLaurent Pinchart #define to_rcar_dmac_chan(c)	container_of(c, struct rcar_dmac_chan, chan)
18787244fe5SLaurent Pinchart 
18887244fe5SLaurent Pinchart /*
18987244fe5SLaurent Pinchart  * struct rcar_dmac - R-Car Gen2 DMA Controller
19087244fe5SLaurent Pinchart  * @engine: base DMA engine object
19187244fe5SLaurent Pinchart  * @dev: the hardware device
192e5bfbbb9SGeert Uytterhoeven  * @dmac_base: remapped base register block
193e5bfbbb9SGeert Uytterhoeven  * @chan_base: remapped channel register block (optional)
19487244fe5SLaurent Pinchart  * @n_channels: number of available channels
19587244fe5SLaurent Pinchart  * @channels: array of DMAC channels
196cf24aac3SYoshihiro Shimoda  * @channels_mask: bitfield of which DMA channels are managed by this driver
19787244fe5SLaurent Pinchart  * @modules: bitmask of client modules in use
19887244fe5SLaurent Pinchart  */
19987244fe5SLaurent Pinchart struct rcar_dmac {
20087244fe5SLaurent Pinchart 	struct dma_device engine;
20187244fe5SLaurent Pinchart 	struct device *dev;
202e5bfbbb9SGeert Uytterhoeven 	void __iomem *dmac_base;
203e5bfbbb9SGeert Uytterhoeven 	void __iomem *chan_base;
20487244fe5SLaurent Pinchart 
20587244fe5SLaurent Pinchart 	unsigned int n_channels;
20687244fe5SLaurent Pinchart 	struct rcar_dmac_chan *channels;
207fcf8adb7SYoshihiro Shimoda 	u32 channels_mask;
20887244fe5SLaurent Pinchart 
20908acf38eSJoe Perches 	DECLARE_BITMAP(modules, 256);
21087244fe5SLaurent Pinchart };
21187244fe5SLaurent Pinchart 
21287244fe5SLaurent Pinchart #define to_rcar_dmac(d)		container_of(d, struct rcar_dmac, engine)
21387244fe5SLaurent Pinchart 
214d249b5fbSGeert Uytterhoeven #define for_each_rcar_dmac_chan(i, dmac, chan)						\
215d249b5fbSGeert Uytterhoeven 	for (i = 0, chan = &(dmac)->channels[0]; i < (dmac)->n_channels; i++, chan++)	\
216d249b5fbSGeert Uytterhoeven 		if (!((dmac)->channels_mask & BIT(i))) continue; else
217d249b5fbSGeert Uytterhoeven 
2182df4a02aSYoshihiro Shimoda /*
2192df4a02aSYoshihiro Shimoda  * struct rcar_dmac_of_data - This driver's OF data
2202df4a02aSYoshihiro Shimoda  * @chan_offset_base: DMAC channels base offset
2212df4a02aSYoshihiro Shimoda  * @chan_offset_stride: DMAC channels offset stride
2222df4a02aSYoshihiro Shimoda  */
2232df4a02aSYoshihiro Shimoda struct rcar_dmac_of_data {
2242df4a02aSYoshihiro Shimoda 	u32 chan_offset_base;
2252df4a02aSYoshihiro Shimoda 	u32 chan_offset_stride;
2262df4a02aSYoshihiro Shimoda };
2272df4a02aSYoshihiro Shimoda 
22887244fe5SLaurent Pinchart /* -----------------------------------------------------------------------------
22987244fe5SLaurent Pinchart  * Registers
23087244fe5SLaurent Pinchart  */
23187244fe5SLaurent Pinchart 
23287244fe5SLaurent Pinchart #define RCAR_DMAISTA			0x0020
23387244fe5SLaurent Pinchart #define RCAR_DMASEC			0x0030
23487244fe5SLaurent Pinchart #define RCAR_DMAOR			0x0060
23587244fe5SLaurent Pinchart #define RCAR_DMAOR_PRI_FIXED		(0 << 8)
23687244fe5SLaurent Pinchart #define RCAR_DMAOR_PRI_ROUND_ROBIN	(3 << 8)
23787244fe5SLaurent Pinchart #define RCAR_DMAOR_AE			(1 << 2)
23887244fe5SLaurent Pinchart #define RCAR_DMAOR_DME			(1 << 0)
2392fe6777bSYoshihiro Shimoda #define RCAR_DMACHCLR			0x0080	/* Not on R-Car Gen4 */
24087244fe5SLaurent Pinchart #define RCAR_DMADPSEC			0x00a0
24187244fe5SLaurent Pinchart 
24287244fe5SLaurent Pinchart #define RCAR_DMASAR			0x0000
24387244fe5SLaurent Pinchart #define RCAR_DMADAR			0x0004
24487244fe5SLaurent Pinchart #define RCAR_DMATCR			0x0008
24587244fe5SLaurent Pinchart #define RCAR_DMATCR_MASK		0x00ffffff
24687244fe5SLaurent Pinchart #define RCAR_DMATSR			0x0028
24787244fe5SLaurent Pinchart #define RCAR_DMACHCR			0x000c
24887244fe5SLaurent Pinchart #define RCAR_DMACHCR_CAE		(1 << 31)
24987244fe5SLaurent Pinchart #define RCAR_DMACHCR_CAIE		(1 << 30)
25087244fe5SLaurent Pinchart #define RCAR_DMACHCR_DPM_DISABLED	(0 << 28)
25187244fe5SLaurent Pinchart #define RCAR_DMACHCR_DPM_ENABLED	(1 << 28)
25287244fe5SLaurent Pinchart #define RCAR_DMACHCR_DPM_REPEAT		(2 << 28)
25387244fe5SLaurent Pinchart #define RCAR_DMACHCR_DPM_INFINITE	(3 << 28)
25487244fe5SLaurent Pinchart #define RCAR_DMACHCR_RPT_SAR		(1 << 27)
25587244fe5SLaurent Pinchart #define RCAR_DMACHCR_RPT_DAR		(1 << 26)
25687244fe5SLaurent Pinchart #define RCAR_DMACHCR_RPT_TCR		(1 << 25)
25787244fe5SLaurent Pinchart #define RCAR_DMACHCR_DPB		(1 << 22)
25887244fe5SLaurent Pinchart #define RCAR_DMACHCR_DSE		(1 << 19)
25987244fe5SLaurent Pinchart #define RCAR_DMACHCR_DSIE		(1 << 18)
26087244fe5SLaurent Pinchart #define RCAR_DMACHCR_TS_1B		((0 << 20) | (0 << 3))
26187244fe5SLaurent Pinchart #define RCAR_DMACHCR_TS_2B		((0 << 20) | (1 << 3))
26287244fe5SLaurent Pinchart #define RCAR_DMACHCR_TS_4B		((0 << 20) | (2 << 3))
26387244fe5SLaurent Pinchart #define RCAR_DMACHCR_TS_16B		((0 << 20) | (3 << 3))
26487244fe5SLaurent Pinchart #define RCAR_DMACHCR_TS_32B		((1 << 20) | (0 << 3))
26587244fe5SLaurent Pinchart #define RCAR_DMACHCR_TS_64B		((1 << 20) | (1 << 3))
26687244fe5SLaurent Pinchart #define RCAR_DMACHCR_TS_8B		((1 << 20) | (3 << 3))
26787244fe5SLaurent Pinchart #define RCAR_DMACHCR_DM_FIXED		(0 << 14)
26887244fe5SLaurent Pinchart #define RCAR_DMACHCR_DM_INC		(1 << 14)
26987244fe5SLaurent Pinchart #define RCAR_DMACHCR_DM_DEC		(2 << 14)
27087244fe5SLaurent Pinchart #define RCAR_DMACHCR_SM_FIXED		(0 << 12)
27187244fe5SLaurent Pinchart #define RCAR_DMACHCR_SM_INC		(1 << 12)
27287244fe5SLaurent Pinchart #define RCAR_DMACHCR_SM_DEC		(2 << 12)
27387244fe5SLaurent Pinchart #define RCAR_DMACHCR_RS_AUTO		(4 << 8)
27487244fe5SLaurent Pinchart #define RCAR_DMACHCR_RS_DMARS		(8 << 8)
27587244fe5SLaurent Pinchart #define RCAR_DMACHCR_IE			(1 << 2)
27687244fe5SLaurent Pinchart #define RCAR_DMACHCR_TE			(1 << 1)
27787244fe5SLaurent Pinchart #define RCAR_DMACHCR_DE			(1 << 0)
27887244fe5SLaurent Pinchart #define RCAR_DMATCRB			0x0018
27987244fe5SLaurent Pinchart #define RCAR_DMATSRB			0x0038
28087244fe5SLaurent Pinchart #define RCAR_DMACHCRB			0x001c
28187244fe5SLaurent Pinchart #define RCAR_DMACHCRB_DCNT(n)		((n) << 24)
282ccadee9bSLaurent Pinchart #define RCAR_DMACHCRB_DPTR_MASK		(0xff << 16)
283ccadee9bSLaurent Pinchart #define RCAR_DMACHCRB_DPTR_SHIFT	16
28487244fe5SLaurent Pinchart #define RCAR_DMACHCRB_DRST		(1 << 15)
28587244fe5SLaurent Pinchart #define RCAR_DMACHCRB_DTS		(1 << 8)
28687244fe5SLaurent Pinchart #define RCAR_DMACHCRB_SLM_NORMAL	(0 << 4)
28787244fe5SLaurent Pinchart #define RCAR_DMACHCRB_SLM_CLK(n)	((8 | (n)) << 4)
28887244fe5SLaurent Pinchart #define RCAR_DMACHCRB_PRI(n)		((n) << 0)
28987244fe5SLaurent Pinchart #define RCAR_DMARS			0x0040
29087244fe5SLaurent Pinchart #define RCAR_DMABUFCR			0x0048
29187244fe5SLaurent Pinchart #define RCAR_DMABUFCR_MBU(n)		((n) << 16)
29287244fe5SLaurent Pinchart #define RCAR_DMABUFCR_ULB(n)		((n) << 0)
29387244fe5SLaurent Pinchart #define RCAR_DMADPBASE			0x0050
29487244fe5SLaurent Pinchart #define RCAR_DMADPBASE_MASK		0xfffffff0
29587244fe5SLaurent Pinchart #define RCAR_DMADPBASE_SEL		(1 << 0)
29687244fe5SLaurent Pinchart #define RCAR_DMADPCR			0x0054
29787244fe5SLaurent Pinchart #define RCAR_DMADPCR_DIPT(n)		((n) << 24)
29887244fe5SLaurent Pinchart #define RCAR_DMAFIXSAR			0x0010
29987244fe5SLaurent Pinchart #define RCAR_DMAFIXDAR			0x0014
30087244fe5SLaurent Pinchart #define RCAR_DMAFIXDPBASE		0x0060
30187244fe5SLaurent Pinchart 
3022fe6777bSYoshihiro Shimoda /* For R-Car Gen4 */
3032fe6777bSYoshihiro Shimoda #define RCAR_GEN4_DMACHCLR		0x0100
304e5bfbbb9SGeert Uytterhoeven 
30587244fe5SLaurent Pinchart /* Hardcode the MEMCPY transfer size to 4 bytes. */
30687244fe5SLaurent Pinchart #define RCAR_DMAC_MEMCPY_XFER_SIZE	4
30787244fe5SLaurent Pinchart 
30887244fe5SLaurent Pinchart /* -----------------------------------------------------------------------------
30987244fe5SLaurent Pinchart  * Device access
31087244fe5SLaurent Pinchart  */
31187244fe5SLaurent Pinchart 
rcar_dmac_write(struct rcar_dmac * dmac,u32 reg,u32 data)31287244fe5SLaurent Pinchart static void rcar_dmac_write(struct rcar_dmac *dmac, u32 reg, u32 data)
31387244fe5SLaurent Pinchart {
31487244fe5SLaurent Pinchart 	if (reg == RCAR_DMAOR)
315e5bfbbb9SGeert Uytterhoeven 		writew(data, dmac->dmac_base + reg);
31687244fe5SLaurent Pinchart 	else
317e5bfbbb9SGeert Uytterhoeven 		writel(data, dmac->dmac_base + reg);
31887244fe5SLaurent Pinchart }
31987244fe5SLaurent Pinchart 
rcar_dmac_read(struct rcar_dmac * dmac,u32 reg)32087244fe5SLaurent Pinchart static u32 rcar_dmac_read(struct rcar_dmac *dmac, u32 reg)
32187244fe5SLaurent Pinchart {
32287244fe5SLaurent Pinchart 	if (reg == RCAR_DMAOR)
323e5bfbbb9SGeert Uytterhoeven 		return readw(dmac->dmac_base + reg);
32487244fe5SLaurent Pinchart 	else
325e5bfbbb9SGeert Uytterhoeven 		return readl(dmac->dmac_base + reg);
32687244fe5SLaurent Pinchart }
32787244fe5SLaurent Pinchart 
rcar_dmac_chan_read(struct rcar_dmac_chan * chan,u32 reg)32887244fe5SLaurent Pinchart static u32 rcar_dmac_chan_read(struct rcar_dmac_chan *chan, u32 reg)
32987244fe5SLaurent Pinchart {
33087244fe5SLaurent Pinchart 	if (reg == RCAR_DMARS)
33187244fe5SLaurent Pinchart 		return readw(chan->iomem + reg);
33287244fe5SLaurent Pinchart 	else
33387244fe5SLaurent Pinchart 		return readl(chan->iomem + reg);
33487244fe5SLaurent Pinchart }
33587244fe5SLaurent Pinchart 
rcar_dmac_chan_write(struct rcar_dmac_chan * chan,u32 reg,u32 data)33687244fe5SLaurent Pinchart static void rcar_dmac_chan_write(struct rcar_dmac_chan *chan, u32 reg, u32 data)
33787244fe5SLaurent Pinchart {
33887244fe5SLaurent Pinchart 	if (reg == RCAR_DMARS)
33987244fe5SLaurent Pinchart 		writew(data, chan->iomem + reg);
34087244fe5SLaurent Pinchart 	else
34187244fe5SLaurent Pinchart 		writel(data, chan->iomem + reg);
34287244fe5SLaurent Pinchart }
34387244fe5SLaurent Pinchart 
rcar_dmac_chan_clear(struct rcar_dmac * dmac,struct rcar_dmac_chan * chan)344245bbd16SGeert Uytterhoeven static void rcar_dmac_chan_clear(struct rcar_dmac *dmac,
345245bbd16SGeert Uytterhoeven 				 struct rcar_dmac_chan *chan)
346245bbd16SGeert Uytterhoeven {
347e5bfbbb9SGeert Uytterhoeven 	if (dmac->chan_base)
3482fe6777bSYoshihiro Shimoda 		rcar_dmac_chan_write(chan, RCAR_GEN4_DMACHCLR, 1);
349e5bfbbb9SGeert Uytterhoeven 	else
350245bbd16SGeert Uytterhoeven 		rcar_dmac_write(dmac, RCAR_DMACHCLR, BIT(chan->index));
351245bbd16SGeert Uytterhoeven }
352245bbd16SGeert Uytterhoeven 
rcar_dmac_chan_clear_all(struct rcar_dmac * dmac)353245bbd16SGeert Uytterhoeven static void rcar_dmac_chan_clear_all(struct rcar_dmac *dmac)
354245bbd16SGeert Uytterhoeven {
355e5bfbbb9SGeert Uytterhoeven 	struct rcar_dmac_chan *chan;
356e5bfbbb9SGeert Uytterhoeven 	unsigned int i;
357e5bfbbb9SGeert Uytterhoeven 
358e5bfbbb9SGeert Uytterhoeven 	if (dmac->chan_base) {
359e5bfbbb9SGeert Uytterhoeven 		for_each_rcar_dmac_chan(i, dmac, chan)
3602fe6777bSYoshihiro Shimoda 			rcar_dmac_chan_write(chan, RCAR_GEN4_DMACHCLR, 1);
361e5bfbbb9SGeert Uytterhoeven 	} else {
362245bbd16SGeert Uytterhoeven 		rcar_dmac_write(dmac, RCAR_DMACHCLR, dmac->channels_mask);
363245bbd16SGeert Uytterhoeven 	}
364e5bfbbb9SGeert Uytterhoeven }
365245bbd16SGeert Uytterhoeven 
36687244fe5SLaurent Pinchart /* -----------------------------------------------------------------------------
36787244fe5SLaurent Pinchart  * Initialization and configuration
36887244fe5SLaurent Pinchart  */
36987244fe5SLaurent Pinchart 
rcar_dmac_chan_is_busy(struct rcar_dmac_chan * chan)37087244fe5SLaurent Pinchart static bool rcar_dmac_chan_is_busy(struct rcar_dmac_chan *chan)
37187244fe5SLaurent Pinchart {
37287244fe5SLaurent Pinchart 	u32 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
37387244fe5SLaurent Pinchart 
3740f78e3b5SNiklas Söderlund 	return !!(chcr & (RCAR_DMACHCR_DE | RCAR_DMACHCR_TE));
37587244fe5SLaurent Pinchart }
37687244fe5SLaurent Pinchart 
rcar_dmac_chan_start_xfer(struct rcar_dmac_chan * chan)37787244fe5SLaurent Pinchart static void rcar_dmac_chan_start_xfer(struct rcar_dmac_chan *chan)
37887244fe5SLaurent Pinchart {
37987244fe5SLaurent Pinchart 	struct rcar_dmac_desc *desc = chan->desc.running;
380ccadee9bSLaurent Pinchart 	u32 chcr = desc->chcr;
381ccadee9bSLaurent Pinchart 
382ccadee9bSLaurent Pinchart 	WARN_ON_ONCE(rcar_dmac_chan_is_busy(chan));
383ccadee9bSLaurent Pinchart 
384ccadee9bSLaurent Pinchart 	if (chan->mid_rid >= 0)
385ccadee9bSLaurent Pinchart 		rcar_dmac_chan_write(chan, RCAR_DMARS, chan->mid_rid);
386ccadee9bSLaurent Pinchart 
3871ed1315fSLaurent Pinchart 	if (desc->hwdescs.use) {
3881175f83cSKuninori Morimoto 		struct rcar_dmac_xfer_chunk *chunk =
3891175f83cSKuninori Morimoto 			list_first_entry(&desc->chunks,
3901175f83cSKuninori Morimoto 					 struct rcar_dmac_xfer_chunk, node);
3913f463061SLaurent Pinchart 
392ccadee9bSLaurent Pinchart 		dev_dbg(chan->chan.device->dev,
393ccadee9bSLaurent Pinchart 			"chan%u: queue desc %p: %u@%pad\n",
394ccadee9bSLaurent Pinchart 			chan->index, desc, desc->nchunks, &desc->hwdescs.dma);
395ccadee9bSLaurent Pinchart 
396ccadee9bSLaurent Pinchart #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3971175f83cSKuninori Morimoto 		rcar_dmac_chan_write(chan, RCAR_DMAFIXSAR,
3981175f83cSKuninori Morimoto 				     chunk->src_addr >> 32);
3991175f83cSKuninori Morimoto 		rcar_dmac_chan_write(chan, RCAR_DMAFIXDAR,
4001175f83cSKuninori Morimoto 				     chunk->dst_addr >> 32);
401ccadee9bSLaurent Pinchart 		rcar_dmac_chan_write(chan, RCAR_DMAFIXDPBASE,
402ccadee9bSLaurent Pinchart 				     desc->hwdescs.dma >> 32);
403ccadee9bSLaurent Pinchart #endif
404ccadee9bSLaurent Pinchart 		rcar_dmac_chan_write(chan, RCAR_DMADPBASE,
405ccadee9bSLaurent Pinchart 				     (desc->hwdescs.dma & 0xfffffff0) |
406ccadee9bSLaurent Pinchart 				     RCAR_DMADPBASE_SEL);
407ccadee9bSLaurent Pinchart 		rcar_dmac_chan_write(chan, RCAR_DMACHCRB,
408ccadee9bSLaurent Pinchart 				     RCAR_DMACHCRB_DCNT(desc->nchunks - 1) |
409ccadee9bSLaurent Pinchart 				     RCAR_DMACHCRB_DRST);
410ccadee9bSLaurent Pinchart 
411ccadee9bSLaurent Pinchart 		/*
4123f463061SLaurent Pinchart 		 * Errata: When descriptor memory is accessed through an IOMMU
4133f463061SLaurent Pinchart 		 * the DMADAR register isn't initialized automatically from the
4143f463061SLaurent Pinchart 		 * first descriptor at beginning of transfer by the DMAC like it
4153f463061SLaurent Pinchart 		 * should. Initialize it manually with the destination address
4163f463061SLaurent Pinchart 		 * of the first chunk.
4173f463061SLaurent Pinchart 		 */
4183f463061SLaurent Pinchart 		rcar_dmac_chan_write(chan, RCAR_DMADAR,
4193f463061SLaurent Pinchart 				     chunk->dst_addr & 0xffffffff);
4203f463061SLaurent Pinchart 
4213f463061SLaurent Pinchart 		/*
422ccadee9bSLaurent Pinchart 		 * Program the descriptor stage interrupt to occur after the end
423ccadee9bSLaurent Pinchart 		 * of the first stage.
424ccadee9bSLaurent Pinchart 		 */
425ccadee9bSLaurent Pinchart 		rcar_dmac_chan_write(chan, RCAR_DMADPCR, RCAR_DMADPCR_DIPT(1));
426ccadee9bSLaurent Pinchart 
427ccadee9bSLaurent Pinchart 		chcr |= RCAR_DMACHCR_RPT_SAR | RCAR_DMACHCR_RPT_DAR
428ccadee9bSLaurent Pinchart 		     |  RCAR_DMACHCR_RPT_TCR | RCAR_DMACHCR_DPB;
429ccadee9bSLaurent Pinchart 
430ccadee9bSLaurent Pinchart 		/*
431ccadee9bSLaurent Pinchart 		 * If the descriptor isn't cyclic enable normal descriptor mode
432ccadee9bSLaurent Pinchart 		 * and the transfer completion interrupt.
433ccadee9bSLaurent Pinchart 		 */
434ccadee9bSLaurent Pinchart 		if (!desc->cyclic)
435ccadee9bSLaurent Pinchart 			chcr |= RCAR_DMACHCR_DPM_ENABLED | RCAR_DMACHCR_IE;
436ccadee9bSLaurent Pinchart 		/*
437ccadee9bSLaurent Pinchart 		 * If the descriptor is cyclic and has a callback enable the
438ccadee9bSLaurent Pinchart 		 * descriptor stage interrupt in infinite repeat mode.
439ccadee9bSLaurent Pinchart 		 */
440ccadee9bSLaurent Pinchart 		else if (desc->async_tx.callback)
441ccadee9bSLaurent Pinchart 			chcr |= RCAR_DMACHCR_DPM_INFINITE | RCAR_DMACHCR_DSIE;
442ccadee9bSLaurent Pinchart 		/*
443ccadee9bSLaurent Pinchart 		 * Otherwise just select infinite repeat mode without any
444ccadee9bSLaurent Pinchart 		 * interrupt.
445ccadee9bSLaurent Pinchart 		 */
446ccadee9bSLaurent Pinchart 		else
447ccadee9bSLaurent Pinchart 			chcr |= RCAR_DMACHCR_DPM_INFINITE;
448ccadee9bSLaurent Pinchart 	} else {
44987244fe5SLaurent Pinchart 		struct rcar_dmac_xfer_chunk *chunk = desc->running;
45087244fe5SLaurent Pinchart 
45187244fe5SLaurent Pinchart 		dev_dbg(chan->chan.device->dev,
45287244fe5SLaurent Pinchart 			"chan%u: queue chunk %p: %u@%pad -> %pad\n",
45387244fe5SLaurent Pinchart 			chan->index, chunk, chunk->size, &chunk->src_addr,
45487244fe5SLaurent Pinchart 			&chunk->dst_addr);
45587244fe5SLaurent Pinchart 
45687244fe5SLaurent Pinchart #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
457ccadee9bSLaurent Pinchart 		rcar_dmac_chan_write(chan, RCAR_DMAFIXSAR,
458ccadee9bSLaurent Pinchart 				     chunk->src_addr >> 32);
459ccadee9bSLaurent Pinchart 		rcar_dmac_chan_write(chan, RCAR_DMAFIXDAR,
460ccadee9bSLaurent Pinchart 				     chunk->dst_addr >> 32);
46187244fe5SLaurent Pinchart #endif
462ccadee9bSLaurent Pinchart 		rcar_dmac_chan_write(chan, RCAR_DMASAR,
463ccadee9bSLaurent Pinchart 				     chunk->src_addr & 0xffffffff);
464ccadee9bSLaurent Pinchart 		rcar_dmac_chan_write(chan, RCAR_DMADAR,
465ccadee9bSLaurent Pinchart 				     chunk->dst_addr & 0xffffffff);
46687244fe5SLaurent Pinchart 		rcar_dmac_chan_write(chan, RCAR_DMATCR,
46787244fe5SLaurent Pinchart 				     chunk->size >> desc->xfer_shift);
46887244fe5SLaurent Pinchart 
469ccadee9bSLaurent Pinchart 		chcr |= RCAR_DMACHCR_DPM_DISABLED | RCAR_DMACHCR_IE;
470ccadee9bSLaurent Pinchart 	}
471ccadee9bSLaurent Pinchart 
4729203dbecSKuninori Morimoto 	rcar_dmac_chan_write(chan, RCAR_DMACHCR,
4739203dbecSKuninori Morimoto 			     chcr | RCAR_DMACHCR_DE | RCAR_DMACHCR_CAIE);
47487244fe5SLaurent Pinchart }
47587244fe5SLaurent Pinchart 
rcar_dmac_init(struct rcar_dmac * dmac)47687244fe5SLaurent Pinchart static int rcar_dmac_init(struct rcar_dmac *dmac)
47787244fe5SLaurent Pinchart {
47887244fe5SLaurent Pinchart 	u16 dmaor;
47987244fe5SLaurent Pinchart 
48087244fe5SLaurent Pinchart 	/* Clear all channels and enable the DMAC globally. */
481245bbd16SGeert Uytterhoeven 	rcar_dmac_chan_clear_all(dmac);
48287244fe5SLaurent Pinchart 	rcar_dmac_write(dmac, RCAR_DMAOR,
48387244fe5SLaurent Pinchart 			RCAR_DMAOR_PRI_FIXED | RCAR_DMAOR_DME);
48487244fe5SLaurent Pinchart 
48587244fe5SLaurent Pinchart 	dmaor = rcar_dmac_read(dmac, RCAR_DMAOR);
48687244fe5SLaurent Pinchart 	if ((dmaor & (RCAR_DMAOR_AE | RCAR_DMAOR_DME)) != RCAR_DMAOR_DME) {
48787244fe5SLaurent Pinchart 		dev_warn(dmac->dev, "DMAOR initialization failed.\n");
48887244fe5SLaurent Pinchart 		return -EIO;
48987244fe5SLaurent Pinchart 	}
49087244fe5SLaurent Pinchart 
49187244fe5SLaurent Pinchart 	return 0;
49287244fe5SLaurent Pinchart }
49387244fe5SLaurent Pinchart 
49487244fe5SLaurent Pinchart /* -----------------------------------------------------------------------------
49587244fe5SLaurent Pinchart  * Descriptors submission
49687244fe5SLaurent Pinchart  */
49787244fe5SLaurent Pinchart 
rcar_dmac_tx_submit(struct dma_async_tx_descriptor * tx)49887244fe5SLaurent Pinchart static dma_cookie_t rcar_dmac_tx_submit(struct dma_async_tx_descriptor *tx)
49987244fe5SLaurent Pinchart {
50087244fe5SLaurent Pinchart 	struct rcar_dmac_chan *chan = to_rcar_dmac_chan(tx->chan);
50187244fe5SLaurent Pinchart 	struct rcar_dmac_desc *desc = to_rcar_dmac_desc(tx);
50287244fe5SLaurent Pinchart 	unsigned long flags;
50387244fe5SLaurent Pinchart 	dma_cookie_t cookie;
50487244fe5SLaurent Pinchart 
50587244fe5SLaurent Pinchart 	spin_lock_irqsave(&chan->lock, flags);
50687244fe5SLaurent Pinchart 
50787244fe5SLaurent Pinchart 	cookie = dma_cookie_assign(tx);
50887244fe5SLaurent Pinchart 
50987244fe5SLaurent Pinchart 	dev_dbg(chan->chan.device->dev, "chan%u: submit #%d@%p\n",
51087244fe5SLaurent Pinchart 		chan->index, tx->cookie, desc);
51187244fe5SLaurent Pinchart 
51287244fe5SLaurent Pinchart 	list_add_tail(&desc->node, &chan->desc.pending);
51387244fe5SLaurent Pinchart 	desc->running = list_first_entry(&desc->chunks,
51487244fe5SLaurent Pinchart 					 struct rcar_dmac_xfer_chunk, node);
51587244fe5SLaurent Pinchart 
51687244fe5SLaurent Pinchart 	spin_unlock_irqrestore(&chan->lock, flags);
51787244fe5SLaurent Pinchart 
51887244fe5SLaurent Pinchart 	return cookie;
51987244fe5SLaurent Pinchart }
52087244fe5SLaurent Pinchart 
52187244fe5SLaurent Pinchart /* -----------------------------------------------------------------------------
52287244fe5SLaurent Pinchart  * Descriptors allocation and free
52387244fe5SLaurent Pinchart  */
52487244fe5SLaurent Pinchart 
52587244fe5SLaurent Pinchart /*
52687244fe5SLaurent Pinchart  * rcar_dmac_desc_alloc - Allocate a page worth of DMA descriptors
52787244fe5SLaurent Pinchart  * @chan: the DMA channel
52887244fe5SLaurent Pinchart  * @gfp: allocation flags
52987244fe5SLaurent Pinchart  */
rcar_dmac_desc_alloc(struct rcar_dmac_chan * chan,gfp_t gfp)53087244fe5SLaurent Pinchart static int rcar_dmac_desc_alloc(struct rcar_dmac_chan *chan, gfp_t gfp)
53187244fe5SLaurent Pinchart {
53287244fe5SLaurent Pinchart 	struct rcar_dmac_desc_page *page;
533d23c9a0aSKuninori Morimoto 	unsigned long flags;
53487244fe5SLaurent Pinchart 	LIST_HEAD(list);
53587244fe5SLaurent Pinchart 	unsigned int i;
53687244fe5SLaurent Pinchart 
53787244fe5SLaurent Pinchart 	page = (void *)get_zeroed_page(gfp);
53887244fe5SLaurent Pinchart 	if (!page)
53987244fe5SLaurent Pinchart 		return -ENOMEM;
54087244fe5SLaurent Pinchart 
54187244fe5SLaurent Pinchart 	for (i = 0; i < RCAR_DMAC_DESCS_PER_PAGE; ++i) {
54287244fe5SLaurent Pinchart 		struct rcar_dmac_desc *desc = &page->descs[i];
54387244fe5SLaurent Pinchart 
54487244fe5SLaurent Pinchart 		dma_async_tx_descriptor_init(&desc->async_tx, &chan->chan);
54587244fe5SLaurent Pinchart 		desc->async_tx.tx_submit = rcar_dmac_tx_submit;
54687244fe5SLaurent Pinchart 		INIT_LIST_HEAD(&desc->chunks);
54787244fe5SLaurent Pinchart 
54887244fe5SLaurent Pinchart 		list_add_tail(&desc->node, &list);
54987244fe5SLaurent Pinchart 	}
55087244fe5SLaurent Pinchart 
551d23c9a0aSKuninori Morimoto 	spin_lock_irqsave(&chan->lock, flags);
55287244fe5SLaurent Pinchart 	list_splice_tail(&list, &chan->desc.free);
55387244fe5SLaurent Pinchart 	list_add_tail(&page->node, &chan->desc.pages);
554d23c9a0aSKuninori Morimoto 	spin_unlock_irqrestore(&chan->lock, flags);
55587244fe5SLaurent Pinchart 
55687244fe5SLaurent Pinchart 	return 0;
55787244fe5SLaurent Pinchart }
55887244fe5SLaurent Pinchart 
55987244fe5SLaurent Pinchart /*
56087244fe5SLaurent Pinchart  * rcar_dmac_desc_put - Release a DMA transfer descriptor
56187244fe5SLaurent Pinchart  * @chan: the DMA channel
56287244fe5SLaurent Pinchart  * @desc: the descriptor
56387244fe5SLaurent Pinchart  *
56487244fe5SLaurent Pinchart  * Put the descriptor and its transfer chunk descriptors back in the channel's
5651ed1315fSLaurent Pinchart  * free descriptors lists. The descriptor's chunks list will be reinitialized to
5661ed1315fSLaurent Pinchart  * an empty list as a result.
56787244fe5SLaurent Pinchart  *
568ccadee9bSLaurent Pinchart  * The descriptor must have been removed from the channel's lists before calling
569ccadee9bSLaurent Pinchart  * this function.
57087244fe5SLaurent Pinchart  */
rcar_dmac_desc_put(struct rcar_dmac_chan * chan,struct rcar_dmac_desc * desc)57187244fe5SLaurent Pinchart static void rcar_dmac_desc_put(struct rcar_dmac_chan *chan,
57287244fe5SLaurent Pinchart 			       struct rcar_dmac_desc *desc)
57387244fe5SLaurent Pinchart {
574f3915072SLaurent Pinchart 	unsigned long flags;
575f3915072SLaurent Pinchart 
576f3915072SLaurent Pinchart 	spin_lock_irqsave(&chan->lock, flags);
57787244fe5SLaurent Pinchart 	list_splice_tail_init(&desc->chunks, &chan->desc.chunks_free);
5783565fe53SKuninori Morimoto 	list_add(&desc->node, &chan->desc.free);
579f3915072SLaurent Pinchart 	spin_unlock_irqrestore(&chan->lock, flags);
58087244fe5SLaurent Pinchart }
58187244fe5SLaurent Pinchart 
rcar_dmac_desc_recycle_acked(struct rcar_dmac_chan * chan)58287244fe5SLaurent Pinchart static void rcar_dmac_desc_recycle_acked(struct rcar_dmac_chan *chan)
58387244fe5SLaurent Pinchart {
58487244fe5SLaurent Pinchart 	struct rcar_dmac_desc *desc, *_desc;
585d23c9a0aSKuninori Morimoto 	unsigned long flags;
586ccadee9bSLaurent Pinchart 	LIST_HEAD(list);
58787244fe5SLaurent Pinchart 
588ccadee9bSLaurent Pinchart 	/*
589ccadee9bSLaurent Pinchart 	 * We have to temporarily move all descriptors from the wait list to a
590ccadee9bSLaurent Pinchart 	 * local list as iterating over the wait list, even with
591ccadee9bSLaurent Pinchart 	 * list_for_each_entry_safe, isn't safe if we release the channel lock
592ccadee9bSLaurent Pinchart 	 * around the rcar_dmac_desc_put() call.
593ccadee9bSLaurent Pinchart 	 */
594d23c9a0aSKuninori Morimoto 	spin_lock_irqsave(&chan->lock, flags);
595ccadee9bSLaurent Pinchart 	list_splice_init(&chan->desc.wait, &list);
596d23c9a0aSKuninori Morimoto 	spin_unlock_irqrestore(&chan->lock, flags);
597ccadee9bSLaurent Pinchart 
598ccadee9bSLaurent Pinchart 	list_for_each_entry_safe(desc, _desc, &list, node) {
59987244fe5SLaurent Pinchart 		if (async_tx_test_ack(&desc->async_tx)) {
60087244fe5SLaurent Pinchart 			list_del(&desc->node);
60187244fe5SLaurent Pinchart 			rcar_dmac_desc_put(chan, desc);
60287244fe5SLaurent Pinchart 		}
60387244fe5SLaurent Pinchart 	}
604ccadee9bSLaurent Pinchart 
605ccadee9bSLaurent Pinchart 	if (list_empty(&list))
606ccadee9bSLaurent Pinchart 		return;
607ccadee9bSLaurent Pinchart 
608ccadee9bSLaurent Pinchart 	/* Put the remaining descriptors back in the wait list. */
609d23c9a0aSKuninori Morimoto 	spin_lock_irqsave(&chan->lock, flags);
610ccadee9bSLaurent Pinchart 	list_splice(&list, &chan->desc.wait);
611d23c9a0aSKuninori Morimoto 	spin_unlock_irqrestore(&chan->lock, flags);
61287244fe5SLaurent Pinchart }
61387244fe5SLaurent Pinchart 
61487244fe5SLaurent Pinchart /*
61587244fe5SLaurent Pinchart  * rcar_dmac_desc_get - Allocate a descriptor for a DMA transfer
61687244fe5SLaurent Pinchart  * @chan: the DMA channel
61787244fe5SLaurent Pinchart  *
61887244fe5SLaurent Pinchart  * Locking: This function must be called in a non-atomic context.
61987244fe5SLaurent Pinchart  *
62087244fe5SLaurent Pinchart  * Return: A pointer to the allocated descriptor or NULL if no descriptor can
62187244fe5SLaurent Pinchart  * be allocated.
62287244fe5SLaurent Pinchart  */
rcar_dmac_desc_get(struct rcar_dmac_chan * chan)62387244fe5SLaurent Pinchart static struct rcar_dmac_desc *rcar_dmac_desc_get(struct rcar_dmac_chan *chan)
62487244fe5SLaurent Pinchart {
62587244fe5SLaurent Pinchart 	struct rcar_dmac_desc *desc;
626d23c9a0aSKuninori Morimoto 	unsigned long flags;
62787244fe5SLaurent Pinchart 	int ret;
62887244fe5SLaurent Pinchart 
62987244fe5SLaurent Pinchart 	/* Recycle acked descriptors before attempting allocation. */
63087244fe5SLaurent Pinchart 	rcar_dmac_desc_recycle_acked(chan);
63187244fe5SLaurent Pinchart 
632d23c9a0aSKuninori Morimoto 	spin_lock_irqsave(&chan->lock, flags);
633ccadee9bSLaurent Pinchart 
634a55e07c8SLaurent Pinchart 	while (list_empty(&chan->desc.free)) {
63587244fe5SLaurent Pinchart 		/*
636a55e07c8SLaurent Pinchart 		 * No free descriptors, allocate a page worth of them and try
637a55e07c8SLaurent Pinchart 		 * again, as someone else could race us to get the newly
638a55e07c8SLaurent Pinchart 		 * allocated descriptors. If the allocation fails return an
639a55e07c8SLaurent Pinchart 		 * error.
64087244fe5SLaurent Pinchart 		 */
641d23c9a0aSKuninori Morimoto 		spin_unlock_irqrestore(&chan->lock, flags);
64287244fe5SLaurent Pinchart 		ret = rcar_dmac_desc_alloc(chan, GFP_NOWAIT);
64387244fe5SLaurent Pinchart 		if (ret < 0)
64487244fe5SLaurent Pinchart 			return NULL;
645d23c9a0aSKuninori Morimoto 		spin_lock_irqsave(&chan->lock, flags);
64687244fe5SLaurent Pinchart 	}
64787244fe5SLaurent Pinchart 
648a55e07c8SLaurent Pinchart 	desc = list_first_entry(&chan->desc.free, struct rcar_dmac_desc, node);
64987244fe5SLaurent Pinchart 	list_del(&desc->node);
65087244fe5SLaurent Pinchart 
651d23c9a0aSKuninori Morimoto 	spin_unlock_irqrestore(&chan->lock, flags);
65287244fe5SLaurent Pinchart 
65387244fe5SLaurent Pinchart 	return desc;
65487244fe5SLaurent Pinchart }
65587244fe5SLaurent Pinchart 
65687244fe5SLaurent Pinchart /*
65787244fe5SLaurent Pinchart  * rcar_dmac_xfer_chunk_alloc - Allocate a page worth of transfer chunks
65887244fe5SLaurent Pinchart  * @chan: the DMA channel
65987244fe5SLaurent Pinchart  * @gfp: allocation flags
66087244fe5SLaurent Pinchart  */
rcar_dmac_xfer_chunk_alloc(struct rcar_dmac_chan * chan,gfp_t gfp)66187244fe5SLaurent Pinchart static int rcar_dmac_xfer_chunk_alloc(struct rcar_dmac_chan *chan, gfp_t gfp)
66287244fe5SLaurent Pinchart {
66387244fe5SLaurent Pinchart 	struct rcar_dmac_desc_page *page;
664d23c9a0aSKuninori Morimoto 	unsigned long flags;
66587244fe5SLaurent Pinchart 	LIST_HEAD(list);
66687244fe5SLaurent Pinchart 	unsigned int i;
66787244fe5SLaurent Pinchart 
66887244fe5SLaurent Pinchart 	page = (void *)get_zeroed_page(gfp);
66987244fe5SLaurent Pinchart 	if (!page)
67087244fe5SLaurent Pinchart 		return -ENOMEM;
67187244fe5SLaurent Pinchart 
67287244fe5SLaurent Pinchart 	for (i = 0; i < RCAR_DMAC_XFER_CHUNKS_PER_PAGE; ++i) {
67387244fe5SLaurent Pinchart 		struct rcar_dmac_xfer_chunk *chunk = &page->chunks[i];
67487244fe5SLaurent Pinchart 
67587244fe5SLaurent Pinchart 		list_add_tail(&chunk->node, &list);
67687244fe5SLaurent Pinchart 	}
67787244fe5SLaurent Pinchart 
678d23c9a0aSKuninori Morimoto 	spin_lock_irqsave(&chan->lock, flags);
67987244fe5SLaurent Pinchart 	list_splice_tail(&list, &chan->desc.chunks_free);
68087244fe5SLaurent Pinchart 	list_add_tail(&page->node, &chan->desc.pages);
681d23c9a0aSKuninori Morimoto 	spin_unlock_irqrestore(&chan->lock, flags);
68287244fe5SLaurent Pinchart 
68387244fe5SLaurent Pinchart 	return 0;
68487244fe5SLaurent Pinchart }
68587244fe5SLaurent Pinchart 
68687244fe5SLaurent Pinchart /*
68787244fe5SLaurent Pinchart  * rcar_dmac_xfer_chunk_get - Allocate a transfer chunk for a DMA transfer
68887244fe5SLaurent Pinchart  * @chan: the DMA channel
68987244fe5SLaurent Pinchart  *
69087244fe5SLaurent Pinchart  * Locking: This function must be called in a non-atomic context.
69187244fe5SLaurent Pinchart  *
69287244fe5SLaurent Pinchart  * Return: A pointer to the allocated transfer chunk descriptor or NULL if no
69387244fe5SLaurent Pinchart  * descriptor can be allocated.
69487244fe5SLaurent Pinchart  */
69587244fe5SLaurent Pinchart static struct rcar_dmac_xfer_chunk *
rcar_dmac_xfer_chunk_get(struct rcar_dmac_chan * chan)69687244fe5SLaurent Pinchart rcar_dmac_xfer_chunk_get(struct rcar_dmac_chan *chan)
69787244fe5SLaurent Pinchart {
69887244fe5SLaurent Pinchart 	struct rcar_dmac_xfer_chunk *chunk;
699d23c9a0aSKuninori Morimoto 	unsigned long flags;
70087244fe5SLaurent Pinchart 	int ret;
70187244fe5SLaurent Pinchart 
702d23c9a0aSKuninori Morimoto 	spin_lock_irqsave(&chan->lock, flags);
70387244fe5SLaurent Pinchart 
704a55e07c8SLaurent Pinchart 	while (list_empty(&chan->desc.chunks_free)) {
70587244fe5SLaurent Pinchart 		/*
706a55e07c8SLaurent Pinchart 		 * No free descriptors, allocate a page worth of them and try
707a55e07c8SLaurent Pinchart 		 * again, as someone else could race us to get the newly
708a55e07c8SLaurent Pinchart 		 * allocated descriptors. If the allocation fails return an
709a55e07c8SLaurent Pinchart 		 * error.
71087244fe5SLaurent Pinchart 		 */
711d23c9a0aSKuninori Morimoto 		spin_unlock_irqrestore(&chan->lock, flags);
71287244fe5SLaurent Pinchart 		ret = rcar_dmac_xfer_chunk_alloc(chan, GFP_NOWAIT);
71387244fe5SLaurent Pinchart 		if (ret < 0)
71487244fe5SLaurent Pinchart 			return NULL;
715d23c9a0aSKuninori Morimoto 		spin_lock_irqsave(&chan->lock, flags);
71687244fe5SLaurent Pinchart 	}
71787244fe5SLaurent Pinchart 
71887244fe5SLaurent Pinchart 	chunk = list_first_entry(&chan->desc.chunks_free,
71987244fe5SLaurent Pinchart 				 struct rcar_dmac_xfer_chunk, node);
72087244fe5SLaurent Pinchart 	list_del(&chunk->node);
72187244fe5SLaurent Pinchart 
722d23c9a0aSKuninori Morimoto 	spin_unlock_irqrestore(&chan->lock, flags);
72387244fe5SLaurent Pinchart 
72487244fe5SLaurent Pinchart 	return chunk;
72587244fe5SLaurent Pinchart }
72687244fe5SLaurent Pinchart 
rcar_dmac_realloc_hwdesc(struct rcar_dmac_chan * chan,struct rcar_dmac_desc * desc,size_t size)7271ed1315fSLaurent Pinchart static void rcar_dmac_realloc_hwdesc(struct rcar_dmac_chan *chan,
7281ed1315fSLaurent Pinchart 				     struct rcar_dmac_desc *desc, size_t size)
7291ed1315fSLaurent Pinchart {
7301ed1315fSLaurent Pinchart 	/*
7311ed1315fSLaurent Pinchart 	 * dma_alloc_coherent() allocates memory in page size increments. To
7321ed1315fSLaurent Pinchart 	 * avoid reallocating the hardware descriptors when the allocated size
7331ed1315fSLaurent Pinchart 	 * wouldn't change align the requested size to a multiple of the page
7341ed1315fSLaurent Pinchart 	 * size.
7351ed1315fSLaurent Pinchart 	 */
7361ed1315fSLaurent Pinchart 	size = PAGE_ALIGN(size);
7371ed1315fSLaurent Pinchart 
7381ed1315fSLaurent Pinchart 	if (desc->hwdescs.size == size)
7391ed1315fSLaurent Pinchart 		return;
7401ed1315fSLaurent Pinchart 
7411ed1315fSLaurent Pinchart 	if (desc->hwdescs.mem) {
7426a634808SLaurent Pinchart 		dma_free_coherent(chan->chan.device->dev, desc->hwdescs.size,
7436a634808SLaurent Pinchart 				  desc->hwdescs.mem, desc->hwdescs.dma);
7441ed1315fSLaurent Pinchart 		desc->hwdescs.mem = NULL;
7451ed1315fSLaurent Pinchart 		desc->hwdescs.size = 0;
7461ed1315fSLaurent Pinchart 	}
7471ed1315fSLaurent Pinchart 
7481ed1315fSLaurent Pinchart 	if (!size)
7491ed1315fSLaurent Pinchart 		return;
7501ed1315fSLaurent Pinchart 
7516a634808SLaurent Pinchart 	desc->hwdescs.mem = dma_alloc_coherent(chan->chan.device->dev, size,
7526a634808SLaurent Pinchart 					       &desc->hwdescs.dma, GFP_NOWAIT);
7531ed1315fSLaurent Pinchart 	if (!desc->hwdescs.mem)
7541ed1315fSLaurent Pinchart 		return;
7551ed1315fSLaurent Pinchart 
7561ed1315fSLaurent Pinchart 	desc->hwdescs.size = size;
7571ed1315fSLaurent Pinchart }
7581ed1315fSLaurent Pinchart 
rcar_dmac_fill_hwdesc(struct rcar_dmac_chan * chan,struct rcar_dmac_desc * desc)759ee4b876bSJürg Billeter static int rcar_dmac_fill_hwdesc(struct rcar_dmac_chan *chan,
760ccadee9bSLaurent Pinchart 				 struct rcar_dmac_desc *desc)
761ccadee9bSLaurent Pinchart {
762ccadee9bSLaurent Pinchart 	struct rcar_dmac_xfer_chunk *chunk;
763ccadee9bSLaurent Pinchart 	struct rcar_dmac_hw_desc *hwdesc;
764ccadee9bSLaurent Pinchart 
7651ed1315fSLaurent Pinchart 	rcar_dmac_realloc_hwdesc(chan, desc, desc->nchunks * sizeof(*hwdesc));
7661ed1315fSLaurent Pinchart 
7671ed1315fSLaurent Pinchart 	hwdesc = desc->hwdescs.mem;
768ccadee9bSLaurent Pinchart 	if (!hwdesc)
769ee4b876bSJürg Billeter 		return -ENOMEM;
770ccadee9bSLaurent Pinchart 
771ccadee9bSLaurent Pinchart 	list_for_each_entry(chunk, &desc->chunks, node) {
772ccadee9bSLaurent Pinchart 		hwdesc->sar = chunk->src_addr;
773ccadee9bSLaurent Pinchart 		hwdesc->dar = chunk->dst_addr;
774ccadee9bSLaurent Pinchart 		hwdesc->tcr = chunk->size >> desc->xfer_shift;
775ccadee9bSLaurent Pinchart 		hwdesc++;
776ccadee9bSLaurent Pinchart 	}
777ee4b876bSJürg Billeter 
778ee4b876bSJürg Billeter 	return 0;
779ccadee9bSLaurent Pinchart }
780ccadee9bSLaurent Pinchart 
78187244fe5SLaurent Pinchart /* -----------------------------------------------------------------------------
78287244fe5SLaurent Pinchart  * Stop and reset
78387244fe5SLaurent Pinchart  */
rcar_dmac_chcr_de_barrier(struct rcar_dmac_chan * chan)784a8d46a7fSKuninori Morimoto static void rcar_dmac_chcr_de_barrier(struct rcar_dmac_chan *chan)
785a8d46a7fSKuninori Morimoto {
786a8d46a7fSKuninori Morimoto 	u32 chcr;
787a8d46a7fSKuninori Morimoto 	unsigned int i;
788a8d46a7fSKuninori Morimoto 
789a8d46a7fSKuninori Morimoto 	/*
790a8d46a7fSKuninori Morimoto 	 * Ensure that the setting of the DE bit is actually 0 after
791a8d46a7fSKuninori Morimoto 	 * clearing it.
792a8d46a7fSKuninori Morimoto 	 */
793a8d46a7fSKuninori Morimoto 	for (i = 0; i < 1024; i++) {
794a8d46a7fSKuninori Morimoto 		chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
795a8d46a7fSKuninori Morimoto 		if (!(chcr & RCAR_DMACHCR_DE))
796a8d46a7fSKuninori Morimoto 			return;
797a8d46a7fSKuninori Morimoto 		udelay(1);
798a8d46a7fSKuninori Morimoto 	}
799a8d46a7fSKuninori Morimoto 
800a8d46a7fSKuninori Morimoto 	dev_err(chan->chan.device->dev, "CHCR DE check error\n");
801a8d46a7fSKuninori Morimoto }
80287244fe5SLaurent Pinchart 
rcar_dmac_clear_chcr_de(struct rcar_dmac_chan * chan)8034de1247aSYoshihiro Shimoda static void rcar_dmac_clear_chcr_de(struct rcar_dmac_chan *chan)
8044de1247aSYoshihiro Shimoda {
8054de1247aSYoshihiro Shimoda 	u32 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
8064de1247aSYoshihiro Shimoda 
8074de1247aSYoshihiro Shimoda 	/* set DE=0 and flush remaining data */
8084de1247aSYoshihiro Shimoda 	rcar_dmac_chan_write(chan, RCAR_DMACHCR, (chcr & ~RCAR_DMACHCR_DE));
8094de1247aSYoshihiro Shimoda 
8104de1247aSYoshihiro Shimoda 	/* make sure all remaining data was flushed */
8114de1247aSYoshihiro Shimoda 	rcar_dmac_chcr_de_barrier(chan);
8124de1247aSYoshihiro Shimoda }
8134de1247aSYoshihiro Shimoda 
rcar_dmac_chan_halt(struct rcar_dmac_chan * chan)81487244fe5SLaurent Pinchart static void rcar_dmac_chan_halt(struct rcar_dmac_chan *chan)
81587244fe5SLaurent Pinchart {
81687244fe5SLaurent Pinchart 	u32 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
81787244fe5SLaurent Pinchart 
818ccadee9bSLaurent Pinchart 	chcr &= ~(RCAR_DMACHCR_DSE | RCAR_DMACHCR_DSIE | RCAR_DMACHCR_IE |
8199203dbecSKuninori Morimoto 		  RCAR_DMACHCR_TE | RCAR_DMACHCR_DE |
8209203dbecSKuninori Morimoto 		  RCAR_DMACHCR_CAE | RCAR_DMACHCR_CAIE);
82187244fe5SLaurent Pinchart 	rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr);
822a8d46a7fSKuninori Morimoto 	rcar_dmac_chcr_de_barrier(chan);
82387244fe5SLaurent Pinchart }
82487244fe5SLaurent Pinchart 
rcar_dmac_chan_reinit(struct rcar_dmac_chan * chan)82587244fe5SLaurent Pinchart static void rcar_dmac_chan_reinit(struct rcar_dmac_chan *chan)
82687244fe5SLaurent Pinchart {
82787244fe5SLaurent Pinchart 	struct rcar_dmac_desc *desc, *_desc;
82887244fe5SLaurent Pinchart 	unsigned long flags;
82987244fe5SLaurent Pinchart 	LIST_HEAD(descs);
83087244fe5SLaurent Pinchart 
83187244fe5SLaurent Pinchart 	spin_lock_irqsave(&chan->lock, flags);
83287244fe5SLaurent Pinchart 
83387244fe5SLaurent Pinchart 	/* Move all non-free descriptors to the local lists. */
83487244fe5SLaurent Pinchart 	list_splice_init(&chan->desc.pending, &descs);
83587244fe5SLaurent Pinchart 	list_splice_init(&chan->desc.active, &descs);
83687244fe5SLaurent Pinchart 	list_splice_init(&chan->desc.done, &descs);
83787244fe5SLaurent Pinchart 	list_splice_init(&chan->desc.wait, &descs);
83887244fe5SLaurent Pinchart 
83987244fe5SLaurent Pinchart 	chan->desc.running = NULL;
84087244fe5SLaurent Pinchart 
84187244fe5SLaurent Pinchart 	spin_unlock_irqrestore(&chan->lock, flags);
84287244fe5SLaurent Pinchart 
84387244fe5SLaurent Pinchart 	list_for_each_entry_safe(desc, _desc, &descs, node) {
84487244fe5SLaurent Pinchart 		list_del(&desc->node);
84587244fe5SLaurent Pinchart 		rcar_dmac_desc_put(chan, desc);
84687244fe5SLaurent Pinchart 	}
84787244fe5SLaurent Pinchart }
84887244fe5SLaurent Pinchart 
rcar_dmac_stop_all_chan(struct rcar_dmac * dmac)8499203dbecSKuninori Morimoto static void rcar_dmac_stop_all_chan(struct rcar_dmac *dmac)
85087244fe5SLaurent Pinchart {
851d249b5fbSGeert Uytterhoeven 	struct rcar_dmac_chan *chan;
85287244fe5SLaurent Pinchart 	unsigned int i;
85387244fe5SLaurent Pinchart 
85487244fe5SLaurent Pinchart 	/* Stop all channels. */
855d249b5fbSGeert Uytterhoeven 	for_each_rcar_dmac_chan(i, dmac, chan) {
85687244fe5SLaurent Pinchart 		/* Stop and reinitialize the channel. */
85745c9a603SGeert Uytterhoeven 		spin_lock_irq(&chan->lock);
85887244fe5SLaurent Pinchart 		rcar_dmac_chan_halt(chan);
85945c9a603SGeert Uytterhoeven 		spin_unlock_irq(&chan->lock);
8609203dbecSKuninori Morimoto 	}
8619203dbecSKuninori Morimoto }
86287244fe5SLaurent Pinchart 
rcar_dmac_chan_pause(struct dma_chan * chan)8638115ce74SYoshihiro Shimoda static int rcar_dmac_chan_pause(struct dma_chan *chan)
8648115ce74SYoshihiro Shimoda {
8658115ce74SYoshihiro Shimoda 	unsigned long flags;
8668115ce74SYoshihiro Shimoda 	struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
8678115ce74SYoshihiro Shimoda 
8688115ce74SYoshihiro Shimoda 	spin_lock_irqsave(&rchan->lock, flags);
8698115ce74SYoshihiro Shimoda 	rcar_dmac_clear_chcr_de(rchan);
8708115ce74SYoshihiro Shimoda 	spin_unlock_irqrestore(&rchan->lock, flags);
8718115ce74SYoshihiro Shimoda 
8728115ce74SYoshihiro Shimoda 	return 0;
8738115ce74SYoshihiro Shimoda }
87487244fe5SLaurent Pinchart 
87587244fe5SLaurent Pinchart /* -----------------------------------------------------------------------------
87687244fe5SLaurent Pinchart  * Descriptors preparation
87787244fe5SLaurent Pinchart  */
87887244fe5SLaurent Pinchart 
rcar_dmac_chan_configure_desc(struct rcar_dmac_chan * chan,struct rcar_dmac_desc * desc)87987244fe5SLaurent Pinchart static void rcar_dmac_chan_configure_desc(struct rcar_dmac_chan *chan,
88087244fe5SLaurent Pinchart 					  struct rcar_dmac_desc *desc)
88187244fe5SLaurent Pinchart {
88287244fe5SLaurent Pinchart 	static const u32 chcr_ts[] = {
88387244fe5SLaurent Pinchart 		RCAR_DMACHCR_TS_1B, RCAR_DMACHCR_TS_2B,
88487244fe5SLaurent Pinchart 		RCAR_DMACHCR_TS_4B, RCAR_DMACHCR_TS_8B,
88587244fe5SLaurent Pinchart 		RCAR_DMACHCR_TS_16B, RCAR_DMACHCR_TS_32B,
88687244fe5SLaurent Pinchart 		RCAR_DMACHCR_TS_64B,
88787244fe5SLaurent Pinchart 	};
88887244fe5SLaurent Pinchart 
88987244fe5SLaurent Pinchart 	unsigned int xfer_size;
89087244fe5SLaurent Pinchart 	u32 chcr;
89187244fe5SLaurent Pinchart 
89287244fe5SLaurent Pinchart 	switch (desc->direction) {
89387244fe5SLaurent Pinchart 	case DMA_DEV_TO_MEM:
89487244fe5SLaurent Pinchart 		chcr = RCAR_DMACHCR_DM_INC | RCAR_DMACHCR_SM_FIXED
89587244fe5SLaurent Pinchart 		     | RCAR_DMACHCR_RS_DMARS;
896c5ed08e9SNiklas Söderlund 		xfer_size = chan->src.xfer_size;
89787244fe5SLaurent Pinchart 		break;
89887244fe5SLaurent Pinchart 
89987244fe5SLaurent Pinchart 	case DMA_MEM_TO_DEV:
90087244fe5SLaurent Pinchart 		chcr = RCAR_DMACHCR_DM_FIXED | RCAR_DMACHCR_SM_INC
90187244fe5SLaurent Pinchart 		     | RCAR_DMACHCR_RS_DMARS;
902c5ed08e9SNiklas Söderlund 		xfer_size = chan->dst.xfer_size;
90387244fe5SLaurent Pinchart 		break;
90487244fe5SLaurent Pinchart 
90587244fe5SLaurent Pinchart 	case DMA_MEM_TO_MEM:
90687244fe5SLaurent Pinchart 	default:
90787244fe5SLaurent Pinchart 		chcr = RCAR_DMACHCR_DM_INC | RCAR_DMACHCR_SM_INC
90887244fe5SLaurent Pinchart 		     | RCAR_DMACHCR_RS_AUTO;
90987244fe5SLaurent Pinchart 		xfer_size = RCAR_DMAC_MEMCPY_XFER_SIZE;
91087244fe5SLaurent Pinchart 		break;
91187244fe5SLaurent Pinchart 	}
91287244fe5SLaurent Pinchart 
91387244fe5SLaurent Pinchart 	desc->xfer_shift = ilog2(xfer_size);
91487244fe5SLaurent Pinchart 	desc->chcr = chcr | chcr_ts[desc->xfer_shift];
91587244fe5SLaurent Pinchart }
91687244fe5SLaurent Pinchart 
91787244fe5SLaurent Pinchart /*
91887244fe5SLaurent Pinchart  * rcar_dmac_chan_prep_sg - prepare transfer descriptors from an SG list
91987244fe5SLaurent Pinchart  *
92087244fe5SLaurent Pinchart  * Common routine for public (MEMCPY) and slave DMA. The MEMCPY case is also
92187244fe5SLaurent Pinchart  * converted to scatter-gather to guarantee consistent locking and a correct
92287244fe5SLaurent Pinchart  * list manipulation. For slave DMA direction carries the usual meaning, and,
92387244fe5SLaurent Pinchart  * logically, the SG list is RAM and the addr variable contains slave address,
92487244fe5SLaurent Pinchart  * e.g., the FIFO I/O register. For MEMCPY direction equals DMA_MEM_TO_MEM
92587244fe5SLaurent Pinchart  * and the SG list contains only one element and points at the source buffer.
92687244fe5SLaurent Pinchart  */
92787244fe5SLaurent Pinchart static struct dma_async_tx_descriptor *
rcar_dmac_chan_prep_sg(struct rcar_dmac_chan * chan,struct scatterlist * sgl,unsigned int sg_len,dma_addr_t dev_addr,enum dma_transfer_direction dir,unsigned long dma_flags,bool cyclic)92887244fe5SLaurent Pinchart rcar_dmac_chan_prep_sg(struct rcar_dmac_chan *chan, struct scatterlist *sgl,
92987244fe5SLaurent Pinchart 		       unsigned int sg_len, dma_addr_t dev_addr,
93087244fe5SLaurent Pinchart 		       enum dma_transfer_direction dir, unsigned long dma_flags,
93187244fe5SLaurent Pinchart 		       bool cyclic)
93287244fe5SLaurent Pinchart {
93387244fe5SLaurent Pinchart 	struct rcar_dmac_xfer_chunk *chunk;
93487244fe5SLaurent Pinchart 	struct rcar_dmac_desc *desc;
93587244fe5SLaurent Pinchart 	struct scatterlist *sg;
936ccadee9bSLaurent Pinchart 	unsigned int nchunks = 0;
93787244fe5SLaurent Pinchart 	unsigned int max_chunk_size;
93887244fe5SLaurent Pinchart 	unsigned int full_size = 0;
9391175f83cSKuninori Morimoto 	bool cross_boundary = false;
94087244fe5SLaurent Pinchart 	unsigned int i;
9411175f83cSKuninori Morimoto #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
9421175f83cSKuninori Morimoto 	u32 high_dev_addr;
9431175f83cSKuninori Morimoto 	u32 high_mem_addr;
9441175f83cSKuninori Morimoto #endif
94587244fe5SLaurent Pinchart 
94687244fe5SLaurent Pinchart 	desc = rcar_dmac_desc_get(chan);
94787244fe5SLaurent Pinchart 	if (!desc)
94887244fe5SLaurent Pinchart 		return NULL;
94987244fe5SLaurent Pinchart 
95087244fe5SLaurent Pinchart 	desc->async_tx.flags = dma_flags;
95187244fe5SLaurent Pinchart 	desc->async_tx.cookie = -EBUSY;
95287244fe5SLaurent Pinchart 
95387244fe5SLaurent Pinchart 	desc->cyclic = cyclic;
95487244fe5SLaurent Pinchart 	desc->direction = dir;
95587244fe5SLaurent Pinchart 
95687244fe5SLaurent Pinchart 	rcar_dmac_chan_configure_desc(chan, desc);
95787244fe5SLaurent Pinchart 
958d716d9b7SYoshihiro Shimoda 	max_chunk_size = RCAR_DMATCR_MASK << desc->xfer_shift;
95987244fe5SLaurent Pinchart 
96087244fe5SLaurent Pinchart 	/*
96187244fe5SLaurent Pinchart 	 * Allocate and fill the transfer chunk descriptors. We own the only
96287244fe5SLaurent Pinchart 	 * reference to the DMA descriptor, there's no need for locking.
96387244fe5SLaurent Pinchart 	 */
96487244fe5SLaurent Pinchart 	for_each_sg(sgl, sg, sg_len, i) {
96587244fe5SLaurent Pinchart 		dma_addr_t mem_addr = sg_dma_address(sg);
96687244fe5SLaurent Pinchart 		unsigned int len = sg_dma_len(sg);
96787244fe5SLaurent Pinchart 
96887244fe5SLaurent Pinchart 		full_size += len;
96987244fe5SLaurent Pinchart 
9701175f83cSKuninori Morimoto #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
9711175f83cSKuninori Morimoto 		if (i == 0) {
9721175f83cSKuninori Morimoto 			high_dev_addr = dev_addr >> 32;
9731175f83cSKuninori Morimoto 			high_mem_addr = mem_addr >> 32;
9741175f83cSKuninori Morimoto 		}
9751175f83cSKuninori Morimoto 
9761175f83cSKuninori Morimoto 		if ((dev_addr >> 32 != high_dev_addr) ||
9771175f83cSKuninori Morimoto 		    (mem_addr >> 32 != high_mem_addr))
9781175f83cSKuninori Morimoto 			cross_boundary = true;
9791175f83cSKuninori Morimoto #endif
98087244fe5SLaurent Pinchart 		while (len) {
98187244fe5SLaurent Pinchart 			unsigned int size = min(len, max_chunk_size);
98287244fe5SLaurent Pinchart 
98387244fe5SLaurent Pinchart #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
98487244fe5SLaurent Pinchart 			/*
98587244fe5SLaurent Pinchart 			 * Prevent individual transfers from crossing 4GB
98687244fe5SLaurent Pinchart 			 * boundaries.
98787244fe5SLaurent Pinchart 			 */
9881175f83cSKuninori Morimoto 			if (dev_addr >> 32 != (dev_addr + size - 1) >> 32) {
98987244fe5SLaurent Pinchart 				size = ALIGN(dev_addr, 1ULL << 32) - dev_addr;
9901175f83cSKuninori Morimoto 				cross_boundary = true;
9911175f83cSKuninori Morimoto 			}
9921175f83cSKuninori Morimoto 			if (mem_addr >> 32 != (mem_addr + size - 1) >> 32) {
99387244fe5SLaurent Pinchart 				size = ALIGN(mem_addr, 1ULL << 32) - mem_addr;
9941175f83cSKuninori Morimoto 				cross_boundary = true;
9951175f83cSKuninori Morimoto 			}
99687244fe5SLaurent Pinchart #endif
99787244fe5SLaurent Pinchart 
99887244fe5SLaurent Pinchart 			chunk = rcar_dmac_xfer_chunk_get(chan);
99987244fe5SLaurent Pinchart 			if (!chunk) {
100087244fe5SLaurent Pinchart 				rcar_dmac_desc_put(chan, desc);
100187244fe5SLaurent Pinchart 				return NULL;
100287244fe5SLaurent Pinchart 			}
100387244fe5SLaurent Pinchart 
100487244fe5SLaurent Pinchart 			if (dir == DMA_DEV_TO_MEM) {
100587244fe5SLaurent Pinchart 				chunk->src_addr = dev_addr;
100687244fe5SLaurent Pinchart 				chunk->dst_addr = mem_addr;
100787244fe5SLaurent Pinchart 			} else {
100887244fe5SLaurent Pinchart 				chunk->src_addr = mem_addr;
100987244fe5SLaurent Pinchart 				chunk->dst_addr = dev_addr;
101087244fe5SLaurent Pinchart 			}
101187244fe5SLaurent Pinchart 
101287244fe5SLaurent Pinchart 			chunk->size = size;
101387244fe5SLaurent Pinchart 
101487244fe5SLaurent Pinchart 			dev_dbg(chan->chan.device->dev,
101587244fe5SLaurent Pinchart 				"chan%u: chunk %p/%p sgl %u@%p, %u/%u %pad -> %pad\n",
101687244fe5SLaurent Pinchart 				chan->index, chunk, desc, i, sg, size, len,
101787244fe5SLaurent Pinchart 				&chunk->src_addr, &chunk->dst_addr);
101887244fe5SLaurent Pinchart 
101987244fe5SLaurent Pinchart 			mem_addr += size;
102087244fe5SLaurent Pinchart 			if (dir == DMA_MEM_TO_MEM)
102187244fe5SLaurent Pinchart 				dev_addr += size;
102287244fe5SLaurent Pinchart 
102387244fe5SLaurent Pinchart 			len -= size;
102487244fe5SLaurent Pinchart 
102587244fe5SLaurent Pinchart 			list_add_tail(&chunk->node, &desc->chunks);
1026ccadee9bSLaurent Pinchart 			nchunks++;
102787244fe5SLaurent Pinchart 		}
102887244fe5SLaurent Pinchart 	}
102987244fe5SLaurent Pinchart 
1030ccadee9bSLaurent Pinchart 	desc->nchunks = nchunks;
103187244fe5SLaurent Pinchart 	desc->size = full_size;
103287244fe5SLaurent Pinchart 
1033ccadee9bSLaurent Pinchart 	/*
1034ccadee9bSLaurent Pinchart 	 * Use hardware descriptor lists if possible when more than one chunk
1035ccadee9bSLaurent Pinchart 	 * needs to be transferred (otherwise they don't make much sense).
1036ccadee9bSLaurent Pinchart 	 *
10371175f83cSKuninori Morimoto 	 * Source/Destination address should be located in same 4GiB region
10381175f83cSKuninori Morimoto 	 * in the 40bit address space when it uses Hardware descriptor,
10391175f83cSKuninori Morimoto 	 * and cross_boundary is checking it.
1040ccadee9bSLaurent Pinchart 	 */
10411175f83cSKuninori Morimoto 	desc->hwdescs.use = !cross_boundary && nchunks > 1;
1042ee4b876bSJürg Billeter 	if (desc->hwdescs.use) {
1043ee4b876bSJürg Billeter 		if (rcar_dmac_fill_hwdesc(chan, desc) < 0)
1044ee4b876bSJürg Billeter 			desc->hwdescs.use = false;
1045ee4b876bSJürg Billeter 	}
1046ccadee9bSLaurent Pinchart 
104787244fe5SLaurent Pinchart 	return &desc->async_tx;
104887244fe5SLaurent Pinchart }
104987244fe5SLaurent Pinchart 
105087244fe5SLaurent Pinchart /* -----------------------------------------------------------------------------
105187244fe5SLaurent Pinchart  * DMA engine operations
105287244fe5SLaurent Pinchart  */
105387244fe5SLaurent Pinchart 
rcar_dmac_alloc_chan_resources(struct dma_chan * chan)105487244fe5SLaurent Pinchart static int rcar_dmac_alloc_chan_resources(struct dma_chan *chan)
105587244fe5SLaurent Pinchart {
105687244fe5SLaurent Pinchart 	struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
105787244fe5SLaurent Pinchart 	int ret;
105887244fe5SLaurent Pinchart 
105987244fe5SLaurent Pinchart 	INIT_LIST_HEAD(&rchan->desc.chunks_free);
106087244fe5SLaurent Pinchart 	INIT_LIST_HEAD(&rchan->desc.pages);
106187244fe5SLaurent Pinchart 
106287244fe5SLaurent Pinchart 	/* Preallocate descriptors. */
106387244fe5SLaurent Pinchart 	ret = rcar_dmac_xfer_chunk_alloc(rchan, GFP_KERNEL);
106487244fe5SLaurent Pinchart 	if (ret < 0)
106587244fe5SLaurent Pinchart 		return -ENOMEM;
106687244fe5SLaurent Pinchart 
106787244fe5SLaurent Pinchart 	ret = rcar_dmac_desc_alloc(rchan, GFP_KERNEL);
106887244fe5SLaurent Pinchart 	if (ret < 0)
106987244fe5SLaurent Pinchart 		return -ENOMEM;
107087244fe5SLaurent Pinchart 
107187244fe5SLaurent Pinchart 	return pm_runtime_get_sync(chan->device->dev);
107287244fe5SLaurent Pinchart }
107387244fe5SLaurent Pinchart 
rcar_dmac_free_chan_resources(struct dma_chan * chan)107487244fe5SLaurent Pinchart static void rcar_dmac_free_chan_resources(struct dma_chan *chan)
107587244fe5SLaurent Pinchart {
107687244fe5SLaurent Pinchart 	struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
107787244fe5SLaurent Pinchart 	struct rcar_dmac *dmac = to_rcar_dmac(chan->device);
10783139dc8dSNiklas Söderlund 	struct rcar_dmac_chan_map *map = &rchan->map;
107987244fe5SLaurent Pinchart 	struct rcar_dmac_desc_page *page, *_page;
10801ed1315fSLaurent Pinchart 	struct rcar_dmac_desc *desc;
10811ed1315fSLaurent Pinchart 	LIST_HEAD(list);
108287244fe5SLaurent Pinchart 
108387244fe5SLaurent Pinchart 	/* Protect against ISR */
108487244fe5SLaurent Pinchart 	spin_lock_irq(&rchan->lock);
108587244fe5SLaurent Pinchart 	rcar_dmac_chan_halt(rchan);
108687244fe5SLaurent Pinchart 	spin_unlock_irq(&rchan->lock);
108787244fe5SLaurent Pinchart 
1088a1ed64efSNiklas Söderlund 	/*
1089a1ed64efSNiklas Söderlund 	 * Now no new interrupts will occur, but one might already be
1090a1ed64efSNiklas Söderlund 	 * running. Wait for it to finish before freeing resources.
1091a1ed64efSNiklas Söderlund 	 */
1092a1ed64efSNiklas Söderlund 	synchronize_irq(rchan->irq);
109387244fe5SLaurent Pinchart 
109487244fe5SLaurent Pinchart 	if (rchan->mid_rid >= 0) {
109587244fe5SLaurent Pinchart 		/* The caller is holding dma_list_mutex */
109687244fe5SLaurent Pinchart 		clear_bit(rchan->mid_rid, dmac->modules);
109787244fe5SLaurent Pinchart 		rchan->mid_rid = -EINVAL;
109887244fe5SLaurent Pinchart 	}
109987244fe5SLaurent Pinchart 
1100f7638c90SLaurent Pinchart 	list_splice_init(&rchan->desc.free, &list);
1101f7638c90SLaurent Pinchart 	list_splice_init(&rchan->desc.pending, &list);
1102f7638c90SLaurent Pinchart 	list_splice_init(&rchan->desc.active, &list);
1103f7638c90SLaurent Pinchart 	list_splice_init(&rchan->desc.done, &list);
1104f7638c90SLaurent Pinchart 	list_splice_init(&rchan->desc.wait, &list);
11051ed1315fSLaurent Pinchart 
110648c73659SMuhammad Hamza Farooq 	rchan->desc.running = NULL;
110748c73659SMuhammad Hamza Farooq 
11081ed1315fSLaurent Pinchart 	list_for_each_entry(desc, &list, node)
11091ed1315fSLaurent Pinchart 		rcar_dmac_realloc_hwdesc(rchan, desc, 0);
11101ed1315fSLaurent Pinchart 
111187244fe5SLaurent Pinchart 	list_for_each_entry_safe(page, _page, &rchan->desc.pages, node) {
111287244fe5SLaurent Pinchart 		list_del(&page->node);
111387244fe5SLaurent Pinchart 		free_page((unsigned long)page);
111487244fe5SLaurent Pinchart 	}
111587244fe5SLaurent Pinchart 
11163139dc8dSNiklas Söderlund 	/* Remove slave mapping if present. */
11173139dc8dSNiklas Söderlund 	if (map->slave.xfer_size) {
11183139dc8dSNiklas Söderlund 		dma_unmap_resource(chan->device->dev, map->addr,
11193139dc8dSNiklas Söderlund 				   map->slave.xfer_size, map->dir, 0);
11203139dc8dSNiklas Söderlund 		map->slave.xfer_size = 0;
11213139dc8dSNiklas Söderlund 	}
11223139dc8dSNiklas Söderlund 
112387244fe5SLaurent Pinchart 	pm_runtime_put(chan->device->dev);
112487244fe5SLaurent Pinchart }
112587244fe5SLaurent Pinchart 
112687244fe5SLaurent Pinchart static struct dma_async_tx_descriptor *
rcar_dmac_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dma_dest,dma_addr_t dma_src,size_t len,unsigned long flags)112787244fe5SLaurent Pinchart rcar_dmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dma_dest,
112887244fe5SLaurent Pinchart 			  dma_addr_t dma_src, size_t len, unsigned long flags)
112987244fe5SLaurent Pinchart {
113087244fe5SLaurent Pinchart 	struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
113187244fe5SLaurent Pinchart 	struct scatterlist sgl;
113287244fe5SLaurent Pinchart 
113387244fe5SLaurent Pinchart 	if (!len)
113487244fe5SLaurent Pinchart 		return NULL;
113587244fe5SLaurent Pinchart 
113687244fe5SLaurent Pinchart 	sg_init_table(&sgl, 1);
113787244fe5SLaurent Pinchart 	sg_set_page(&sgl, pfn_to_page(PFN_DOWN(dma_src)), len,
113887244fe5SLaurent Pinchart 		    offset_in_page(dma_src));
113987244fe5SLaurent Pinchart 	sg_dma_address(&sgl) = dma_src;
114087244fe5SLaurent Pinchart 	sg_dma_len(&sgl) = len;
114187244fe5SLaurent Pinchart 
114287244fe5SLaurent Pinchart 	return rcar_dmac_chan_prep_sg(rchan, &sgl, 1, dma_dest,
114387244fe5SLaurent Pinchart 				      DMA_MEM_TO_MEM, flags, false);
114487244fe5SLaurent Pinchart }
114587244fe5SLaurent Pinchart 
rcar_dmac_map_slave_addr(struct dma_chan * chan,enum dma_transfer_direction dir)11469f878603SNiklas Söderlund static int rcar_dmac_map_slave_addr(struct dma_chan *chan,
11479f878603SNiklas Söderlund 				    enum dma_transfer_direction dir)
11489f878603SNiklas Söderlund {
11499f878603SNiklas Söderlund 	struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
11509f878603SNiklas Söderlund 	struct rcar_dmac_chan_map *map = &rchan->map;
11519f878603SNiklas Söderlund 	phys_addr_t dev_addr;
11529f878603SNiklas Söderlund 	size_t dev_size;
11539f878603SNiklas Söderlund 	enum dma_data_direction dev_dir;
11549f878603SNiklas Söderlund 
11559f878603SNiklas Söderlund 	if (dir == DMA_DEV_TO_MEM) {
11569f878603SNiklas Söderlund 		dev_addr = rchan->src.slave_addr;
11579f878603SNiklas Söderlund 		dev_size = rchan->src.xfer_size;
11589f878603SNiklas Söderlund 		dev_dir = DMA_TO_DEVICE;
11599f878603SNiklas Söderlund 	} else {
11609f878603SNiklas Söderlund 		dev_addr = rchan->dst.slave_addr;
11619f878603SNiklas Söderlund 		dev_size = rchan->dst.xfer_size;
11629f878603SNiklas Söderlund 		dev_dir = DMA_FROM_DEVICE;
11639f878603SNiklas Söderlund 	}
11649f878603SNiklas Söderlund 
11659f878603SNiklas Söderlund 	/* Reuse current map if possible. */
11669f878603SNiklas Söderlund 	if (dev_addr == map->slave.slave_addr &&
11679f878603SNiklas Söderlund 	    dev_size == map->slave.xfer_size &&
11689f878603SNiklas Söderlund 	    dev_dir == map->dir)
11699f878603SNiklas Söderlund 		return 0;
11709f878603SNiklas Söderlund 
11719f878603SNiklas Söderlund 	/* Remove old mapping if present. */
11729f878603SNiklas Söderlund 	if (map->slave.xfer_size)
11739f878603SNiklas Söderlund 		dma_unmap_resource(chan->device->dev, map->addr,
11749f878603SNiklas Söderlund 				   map->slave.xfer_size, map->dir, 0);
11759f878603SNiklas Söderlund 	map->slave.xfer_size = 0;
11769f878603SNiklas Söderlund 
11779f878603SNiklas Söderlund 	/* Create new slave address map. */
11789f878603SNiklas Söderlund 	map->addr = dma_map_resource(chan->device->dev, dev_addr, dev_size,
11799f878603SNiklas Söderlund 				     dev_dir, 0);
11809f878603SNiklas Söderlund 
11819f878603SNiklas Söderlund 	if (dma_mapping_error(chan->device->dev, map->addr)) {
11829f878603SNiklas Söderlund 		dev_err(chan->device->dev,
11839f878603SNiklas Söderlund 			"chan%u: failed to map %zx@%pap", rchan->index,
11849f878603SNiklas Söderlund 			dev_size, &dev_addr);
11859f878603SNiklas Söderlund 		return -EIO;
11869f878603SNiklas Söderlund 	}
11879f878603SNiklas Söderlund 
11889f878603SNiklas Söderlund 	dev_dbg(chan->device->dev, "chan%u: map %zx@%pap to %pad dir: %s\n",
11899f878603SNiklas Söderlund 		rchan->index, dev_size, &dev_addr, &map->addr,
11909f878603SNiklas Söderlund 		dev_dir == DMA_TO_DEVICE ? "DMA_TO_DEVICE" : "DMA_FROM_DEVICE");
11919f878603SNiklas Söderlund 
11929f878603SNiklas Söderlund 	map->slave.slave_addr = dev_addr;
11939f878603SNiklas Söderlund 	map->slave.xfer_size = dev_size;
11949f878603SNiklas Söderlund 	map->dir = dev_dir;
11959f878603SNiklas Söderlund 
11969f878603SNiklas Söderlund 	return 0;
11979f878603SNiklas Söderlund }
11989f878603SNiklas Söderlund 
119987244fe5SLaurent Pinchart static struct dma_async_tx_descriptor *
rcar_dmac_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction dir,unsigned long flags,void * context)120087244fe5SLaurent Pinchart rcar_dmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
120187244fe5SLaurent Pinchart 			unsigned int sg_len, enum dma_transfer_direction dir,
120287244fe5SLaurent Pinchart 			unsigned long flags, void *context)
120387244fe5SLaurent Pinchart {
120487244fe5SLaurent Pinchart 	struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
120587244fe5SLaurent Pinchart 
120687244fe5SLaurent Pinchart 	/* Someone calling slave DMA on a generic channel? */
120778efb76aSGeert Uytterhoeven 	if (rchan->mid_rid < 0 || !sg_len || !sg_dma_len(sgl)) {
120887244fe5SLaurent Pinchart 		dev_warn(chan->device->dev,
120987244fe5SLaurent Pinchart 			 "%s: bad parameter: len=%d, id=%d\n",
121087244fe5SLaurent Pinchart 			 __func__, sg_len, rchan->mid_rid);
121187244fe5SLaurent Pinchart 		return NULL;
121287244fe5SLaurent Pinchart 	}
121387244fe5SLaurent Pinchart 
12149f878603SNiklas Söderlund 	if (rcar_dmac_map_slave_addr(chan, dir))
12159f878603SNiklas Söderlund 		return NULL;
12169f878603SNiklas Söderlund 
12179f878603SNiklas Söderlund 	return rcar_dmac_chan_prep_sg(rchan, sgl, sg_len, rchan->map.addr,
121887244fe5SLaurent Pinchart 				      dir, flags, false);
121987244fe5SLaurent Pinchart }
122087244fe5SLaurent Pinchart 
122187244fe5SLaurent Pinchart #define RCAR_DMAC_MAX_SG_LEN	32
122287244fe5SLaurent Pinchart 
122387244fe5SLaurent Pinchart static struct dma_async_tx_descriptor *
rcar_dmac_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)122487244fe5SLaurent Pinchart rcar_dmac_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr,
122587244fe5SLaurent Pinchart 			  size_t buf_len, size_t period_len,
122687244fe5SLaurent Pinchart 			  enum dma_transfer_direction dir, unsigned long flags)
122787244fe5SLaurent Pinchart {
122887244fe5SLaurent Pinchart 	struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
122987244fe5SLaurent Pinchart 	struct dma_async_tx_descriptor *desc;
123087244fe5SLaurent Pinchart 	struct scatterlist *sgl;
123187244fe5SLaurent Pinchart 	unsigned int sg_len;
123287244fe5SLaurent Pinchart 	unsigned int i;
123387244fe5SLaurent Pinchart 
123487244fe5SLaurent Pinchart 	/* Someone calling slave DMA on a generic channel? */
123587244fe5SLaurent Pinchart 	if (rchan->mid_rid < 0 || buf_len < period_len) {
123687244fe5SLaurent Pinchart 		dev_warn(chan->device->dev,
123787244fe5SLaurent Pinchart 			"%s: bad parameter: buf_len=%zu, period_len=%zu, id=%d\n",
123887244fe5SLaurent Pinchart 			__func__, buf_len, period_len, rchan->mid_rid);
123987244fe5SLaurent Pinchart 		return NULL;
124087244fe5SLaurent Pinchart 	}
124187244fe5SLaurent Pinchart 
12429f878603SNiklas Söderlund 	if (rcar_dmac_map_slave_addr(chan, dir))
12439f878603SNiklas Söderlund 		return NULL;
12449f878603SNiklas Söderlund 
124587244fe5SLaurent Pinchart 	sg_len = buf_len / period_len;
124687244fe5SLaurent Pinchart 	if (sg_len > RCAR_DMAC_MAX_SG_LEN) {
124787244fe5SLaurent Pinchart 		dev_err(chan->device->dev,
12481986f03bSColin Ian King 			"chan%u: sg length %d exceeds limit %d",
124987244fe5SLaurent Pinchart 			rchan->index, sg_len, RCAR_DMAC_MAX_SG_LEN);
125087244fe5SLaurent Pinchart 		return NULL;
125187244fe5SLaurent Pinchart 	}
125287244fe5SLaurent Pinchart 
125387244fe5SLaurent Pinchart 	/*
125487244fe5SLaurent Pinchart 	 * Allocate the sg list dynamically as it would consume too much stack
125587244fe5SLaurent Pinchart 	 * space.
125687244fe5SLaurent Pinchart 	 */
12577ffd5c83SJulia Lawall 	sgl = kmalloc_array(sg_len, sizeof(*sgl), GFP_NOWAIT);
125887244fe5SLaurent Pinchart 	if (!sgl)
125987244fe5SLaurent Pinchart 		return NULL;
126087244fe5SLaurent Pinchart 
126187244fe5SLaurent Pinchart 	sg_init_table(sgl, sg_len);
126287244fe5SLaurent Pinchart 
126387244fe5SLaurent Pinchart 	for (i = 0; i < sg_len; ++i) {
126487244fe5SLaurent Pinchart 		dma_addr_t src = buf_addr + (period_len * i);
126587244fe5SLaurent Pinchart 
126687244fe5SLaurent Pinchart 		sg_set_page(&sgl[i], pfn_to_page(PFN_DOWN(src)), period_len,
126787244fe5SLaurent Pinchart 			    offset_in_page(src));
126887244fe5SLaurent Pinchart 		sg_dma_address(&sgl[i]) = src;
126987244fe5SLaurent Pinchart 		sg_dma_len(&sgl[i]) = period_len;
127087244fe5SLaurent Pinchart 	}
127187244fe5SLaurent Pinchart 
12729f878603SNiklas Söderlund 	desc = rcar_dmac_chan_prep_sg(rchan, sgl, sg_len, rchan->map.addr,
127387244fe5SLaurent Pinchart 				      dir, flags, true);
127487244fe5SLaurent Pinchart 
127587244fe5SLaurent Pinchart 	kfree(sgl);
127687244fe5SLaurent Pinchart 	return desc;
127787244fe5SLaurent Pinchart }
127887244fe5SLaurent Pinchart 
rcar_dmac_device_config(struct dma_chan * chan,struct dma_slave_config * cfg)127987244fe5SLaurent Pinchart static int rcar_dmac_device_config(struct dma_chan *chan,
128087244fe5SLaurent Pinchart 				   struct dma_slave_config *cfg)
128187244fe5SLaurent Pinchart {
128287244fe5SLaurent Pinchart 	struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
128387244fe5SLaurent Pinchart 
128487244fe5SLaurent Pinchart 	/*
128587244fe5SLaurent Pinchart 	 * We could lock this, but you shouldn't be configuring the
128687244fe5SLaurent Pinchart 	 * channel, while using it...
128787244fe5SLaurent Pinchart 	 */
1288c5ed08e9SNiklas Söderlund 	rchan->src.slave_addr = cfg->src_addr;
1289c5ed08e9SNiklas Söderlund 	rchan->dst.slave_addr = cfg->dst_addr;
1290c5ed08e9SNiklas Söderlund 	rchan->src.xfer_size = cfg->src_addr_width;
1291c5ed08e9SNiklas Söderlund 	rchan->dst.xfer_size = cfg->dst_addr_width;
129287244fe5SLaurent Pinchart 
129387244fe5SLaurent Pinchart 	return 0;
129487244fe5SLaurent Pinchart }
129587244fe5SLaurent Pinchart 
rcar_dmac_chan_terminate_all(struct dma_chan * chan)129687244fe5SLaurent Pinchart static int rcar_dmac_chan_terminate_all(struct dma_chan *chan)
129787244fe5SLaurent Pinchart {
129887244fe5SLaurent Pinchart 	struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
129987244fe5SLaurent Pinchart 	unsigned long flags;
130087244fe5SLaurent Pinchart 
130187244fe5SLaurent Pinchart 	spin_lock_irqsave(&rchan->lock, flags);
130287244fe5SLaurent Pinchart 	rcar_dmac_chan_halt(rchan);
130387244fe5SLaurent Pinchart 	spin_unlock_irqrestore(&rchan->lock, flags);
130487244fe5SLaurent Pinchart 
130587244fe5SLaurent Pinchart 	/*
130687244fe5SLaurent Pinchart 	 * FIXME: No new interrupt can occur now, but the IRQ thread might still
130787244fe5SLaurent Pinchart 	 * be running.
130887244fe5SLaurent Pinchart 	 */
130987244fe5SLaurent Pinchart 
131087244fe5SLaurent Pinchart 	rcar_dmac_chan_reinit(rchan);
131187244fe5SLaurent Pinchart 
131287244fe5SLaurent Pinchart 	return 0;
131387244fe5SLaurent Pinchart }
131487244fe5SLaurent Pinchart 
rcar_dmac_chan_get_residue(struct rcar_dmac_chan * chan,dma_cookie_t cookie)131587244fe5SLaurent Pinchart static unsigned int rcar_dmac_chan_get_residue(struct rcar_dmac_chan *chan,
131687244fe5SLaurent Pinchart 					       dma_cookie_t cookie)
131787244fe5SLaurent Pinchart {
131887244fe5SLaurent Pinchart 	struct rcar_dmac_desc *desc = chan->desc.running;
1319ccadee9bSLaurent Pinchart 	struct rcar_dmac_xfer_chunk *running = NULL;
132087244fe5SLaurent Pinchart 	struct rcar_dmac_xfer_chunk *chunk;
132155bd582bSLaurent Pinchart 	enum dma_status status;
132287244fe5SLaurent Pinchart 	unsigned int residue = 0;
1323ccadee9bSLaurent Pinchart 	unsigned int dptr = 0;
13246e7da747SAchim Dahlhoff 	unsigned int chcrb;
13256e7da747SAchim Dahlhoff 	unsigned int tcrb;
13266e7da747SAchim Dahlhoff 	unsigned int i;
132787244fe5SLaurent Pinchart 
132887244fe5SLaurent Pinchart 	if (!desc)
132987244fe5SLaurent Pinchart 		return 0;
133087244fe5SLaurent Pinchart 
133187244fe5SLaurent Pinchart 	/*
133255bd582bSLaurent Pinchart 	 * If the cookie corresponds to a descriptor that has been completed
133355bd582bSLaurent Pinchart 	 * there is no residue. The same check has already been performed by the
133455bd582bSLaurent Pinchart 	 * caller but without holding the channel lock, so the descriptor could
133555bd582bSLaurent Pinchart 	 * now be complete.
133655bd582bSLaurent Pinchart 	 */
133755bd582bSLaurent Pinchart 	status = dma_cookie_status(&chan->chan, cookie, NULL);
133855bd582bSLaurent Pinchart 	if (status == DMA_COMPLETE)
133955bd582bSLaurent Pinchart 		return 0;
134055bd582bSLaurent Pinchart 
134155bd582bSLaurent Pinchart 	/*
134287244fe5SLaurent Pinchart 	 * If the cookie doesn't correspond to the currently running transfer
134387244fe5SLaurent Pinchart 	 * then the descriptor hasn't been processed yet, and the residue is
134487244fe5SLaurent Pinchart 	 * equal to the full descriptor size.
13453e081628SYoshihiro Shimoda 	 * Also, a client driver is possible to call this function before
13463e081628SYoshihiro Shimoda 	 * rcar_dmac_isr_channel_thread() runs. In this case, the "desc.running"
13473e081628SYoshihiro Shimoda 	 * will be the next descriptor, and the done list will appear. So, if
13483e081628SYoshihiro Shimoda 	 * the argument cookie matches the done list's cookie, we can assume
13493e081628SYoshihiro Shimoda 	 * the residue is zero.
135087244fe5SLaurent Pinchart 	 */
135155bd582bSLaurent Pinchart 	if (cookie != desc->async_tx.cookie) {
13523e081628SYoshihiro Shimoda 		list_for_each_entry(desc, &chan->desc.done, node) {
13533e081628SYoshihiro Shimoda 			if (cookie == desc->async_tx.cookie)
13543e081628SYoshihiro Shimoda 				return 0;
13553e081628SYoshihiro Shimoda 		}
135655bd582bSLaurent Pinchart 		list_for_each_entry(desc, &chan->desc.pending, node) {
135755bd582bSLaurent Pinchart 			if (cookie == desc->async_tx.cookie)
135887244fe5SLaurent Pinchart 				return desc->size;
135955bd582bSLaurent Pinchart 		}
136055bd582bSLaurent Pinchart 		list_for_each_entry(desc, &chan->desc.active, node) {
136155bd582bSLaurent Pinchart 			if (cookie == desc->async_tx.cookie)
136255bd582bSLaurent Pinchart 				return desc->size;
136355bd582bSLaurent Pinchart 		}
136455bd582bSLaurent Pinchart 
136555bd582bSLaurent Pinchart 		/*
136655bd582bSLaurent Pinchart 		 * No descriptor found for the cookie, there's thus no residue.
136755bd582bSLaurent Pinchart 		 * This shouldn't happen if the calling driver passes a correct
136855bd582bSLaurent Pinchart 		 * cookie value.
136955bd582bSLaurent Pinchart 		 */
137055bd582bSLaurent Pinchart 		WARN(1, "No descriptor for cookie!");
137155bd582bSLaurent Pinchart 		return 0;
137255bd582bSLaurent Pinchart 	}
137387244fe5SLaurent Pinchart 
1374ccadee9bSLaurent Pinchart 	/*
13756e7da747SAchim Dahlhoff 	 * We need to read two registers.
13766e7da747SAchim Dahlhoff 	 * Make sure the control register does not skip to next chunk
13776e7da747SAchim Dahlhoff 	 * while reading the counter.
13786e7da747SAchim Dahlhoff 	 * Trying it 3 times should be enough: Initial read, retry, retry
13796e7da747SAchim Dahlhoff 	 * for the paranoid.
13806e7da747SAchim Dahlhoff 	 */
13816e7da747SAchim Dahlhoff 	for (i = 0; i < 3; i++) {
13826e7da747SAchim Dahlhoff 		chcrb = rcar_dmac_chan_read(chan, RCAR_DMACHCRB) &
13836e7da747SAchim Dahlhoff 					    RCAR_DMACHCRB_DPTR_MASK;
13846e7da747SAchim Dahlhoff 		tcrb = rcar_dmac_chan_read(chan, RCAR_DMATCRB);
13856e7da747SAchim Dahlhoff 		/* Still the same? */
13866e7da747SAchim Dahlhoff 		if (chcrb == (rcar_dmac_chan_read(chan, RCAR_DMACHCRB) &
13876e7da747SAchim Dahlhoff 			      RCAR_DMACHCRB_DPTR_MASK))
13886e7da747SAchim Dahlhoff 			break;
13896e7da747SAchim Dahlhoff 	}
13906e7da747SAchim Dahlhoff 	WARN_ONCE(i >= 3, "residue might be not continuous!");
13916e7da747SAchim Dahlhoff 
13926e7da747SAchim Dahlhoff 	/*
1393ccadee9bSLaurent Pinchart 	 * In descriptor mode the descriptor running pointer is not maintained
1394ccadee9bSLaurent Pinchart 	 * by the interrupt handler, find the running descriptor from the
1395ccadee9bSLaurent Pinchart 	 * descriptor pointer field in the CHCRB register. In non-descriptor
1396ccadee9bSLaurent Pinchart 	 * mode just use the running descriptor pointer.
1397ccadee9bSLaurent Pinchart 	 */
13981ed1315fSLaurent Pinchart 	if (desc->hwdescs.use) {
13996e7da747SAchim Dahlhoff 		dptr = chcrb >> RCAR_DMACHCRB_DPTR_SHIFT;
140056b17705SKuninori Morimoto 		if (dptr == 0)
140156b17705SKuninori Morimoto 			dptr = desc->nchunks;
140256b17705SKuninori Morimoto 		dptr--;
1403ccadee9bSLaurent Pinchart 		WARN_ON(dptr >= desc->nchunks);
1404ccadee9bSLaurent Pinchart 	} else {
1405ccadee9bSLaurent Pinchart 		running = desc->running;
1406ccadee9bSLaurent Pinchart 	}
1407ccadee9bSLaurent Pinchart 
140887244fe5SLaurent Pinchart 	/* Compute the size of all chunks still to be transferred. */
140987244fe5SLaurent Pinchart 	list_for_each_entry_reverse(chunk, &desc->chunks, node) {
1410ccadee9bSLaurent Pinchart 		if (chunk == running || ++dptr == desc->nchunks)
141187244fe5SLaurent Pinchart 			break;
141287244fe5SLaurent Pinchart 
141387244fe5SLaurent Pinchart 		residue += chunk->size;
141487244fe5SLaurent Pinchart 	}
141587244fe5SLaurent Pinchart 
141687244fe5SLaurent Pinchart 	/* Add the residue for the current chunk. */
14176e7da747SAchim Dahlhoff 	residue += tcrb << desc->xfer_shift;
141887244fe5SLaurent Pinchart 
141987244fe5SLaurent Pinchart 	return residue;
142087244fe5SLaurent Pinchart }
142187244fe5SLaurent Pinchart 
rcar_dmac_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)142287244fe5SLaurent Pinchart static enum dma_status rcar_dmac_tx_status(struct dma_chan *chan,
142387244fe5SLaurent Pinchart 					   dma_cookie_t cookie,
142487244fe5SLaurent Pinchart 					   struct dma_tx_state *txstate)
142587244fe5SLaurent Pinchart {
142687244fe5SLaurent Pinchart 	struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
142787244fe5SLaurent Pinchart 	enum dma_status status;
142887244fe5SLaurent Pinchart 	unsigned long flags;
142987244fe5SLaurent Pinchart 	unsigned int residue;
1430907bd68aSDirk Behme 	bool cyclic;
143187244fe5SLaurent Pinchart 
143287244fe5SLaurent Pinchart 	status = dma_cookie_status(chan, cookie, txstate);
143387244fe5SLaurent Pinchart 	if (status == DMA_COMPLETE || !txstate)
143487244fe5SLaurent Pinchart 		return status;
143587244fe5SLaurent Pinchart 
143687244fe5SLaurent Pinchart 	spin_lock_irqsave(&rchan->lock, flags);
143787244fe5SLaurent Pinchart 	residue = rcar_dmac_chan_get_residue(rchan, cookie);
1438907bd68aSDirk Behme 	cyclic = rchan->desc.running ? rchan->desc.running->cyclic : false;
143987244fe5SLaurent Pinchart 	spin_unlock_irqrestore(&rchan->lock, flags);
144087244fe5SLaurent Pinchart 
14413544d287SMuhammad Hamza Farooq 	/* if there's no residue, the cookie is complete */
1442907bd68aSDirk Behme 	if (!residue && !cyclic)
14433544d287SMuhammad Hamza Farooq 		return DMA_COMPLETE;
14443544d287SMuhammad Hamza Farooq 
144587244fe5SLaurent Pinchart 	dma_set_residue(txstate, residue);
144687244fe5SLaurent Pinchart 
144787244fe5SLaurent Pinchart 	return status;
144887244fe5SLaurent Pinchart }
144987244fe5SLaurent Pinchart 
rcar_dmac_issue_pending(struct dma_chan * chan)145087244fe5SLaurent Pinchart static void rcar_dmac_issue_pending(struct dma_chan *chan)
145187244fe5SLaurent Pinchart {
145287244fe5SLaurent Pinchart 	struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
145387244fe5SLaurent Pinchart 	unsigned long flags;
145487244fe5SLaurent Pinchart 
145587244fe5SLaurent Pinchart 	spin_lock_irqsave(&rchan->lock, flags);
145687244fe5SLaurent Pinchart 
145787244fe5SLaurent Pinchart 	if (list_empty(&rchan->desc.pending))
145887244fe5SLaurent Pinchart 		goto done;
145987244fe5SLaurent Pinchart 
146087244fe5SLaurent Pinchart 	/* Append the pending list to the active list. */
146187244fe5SLaurent Pinchart 	list_splice_tail_init(&rchan->desc.pending, &rchan->desc.active);
146287244fe5SLaurent Pinchart 
146387244fe5SLaurent Pinchart 	/*
146487244fe5SLaurent Pinchart 	 * If no transfer is running pick the first descriptor from the active
146587244fe5SLaurent Pinchart 	 * list and start the transfer.
146687244fe5SLaurent Pinchart 	 */
146787244fe5SLaurent Pinchart 	if (!rchan->desc.running) {
146887244fe5SLaurent Pinchart 		struct rcar_dmac_desc *desc;
146987244fe5SLaurent Pinchart 
147087244fe5SLaurent Pinchart 		desc = list_first_entry(&rchan->desc.active,
147187244fe5SLaurent Pinchart 					struct rcar_dmac_desc, node);
147287244fe5SLaurent Pinchart 		rchan->desc.running = desc;
147387244fe5SLaurent Pinchart 
147487244fe5SLaurent Pinchart 		rcar_dmac_chan_start_xfer(rchan);
147587244fe5SLaurent Pinchart 	}
147687244fe5SLaurent Pinchart 
147787244fe5SLaurent Pinchart done:
147887244fe5SLaurent Pinchart 	spin_unlock_irqrestore(&rchan->lock, flags);
147987244fe5SLaurent Pinchart }
148087244fe5SLaurent Pinchart 
rcar_dmac_device_synchronize(struct dma_chan * chan)148130c45005SNiklas Söderlund static void rcar_dmac_device_synchronize(struct dma_chan *chan)
148230c45005SNiklas Söderlund {
148330c45005SNiklas Söderlund 	struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
148430c45005SNiklas Söderlund 
148530c45005SNiklas Söderlund 	synchronize_irq(rchan->irq);
148630c45005SNiklas Söderlund }
148730c45005SNiklas Söderlund 
148887244fe5SLaurent Pinchart /* -----------------------------------------------------------------------------
148987244fe5SLaurent Pinchart  * IRQ handling
149087244fe5SLaurent Pinchart  */
149187244fe5SLaurent Pinchart 
rcar_dmac_isr_desc_stage_end(struct rcar_dmac_chan * chan)1492ccadee9bSLaurent Pinchart static irqreturn_t rcar_dmac_isr_desc_stage_end(struct rcar_dmac_chan *chan)
1493ccadee9bSLaurent Pinchart {
1494ccadee9bSLaurent Pinchart 	struct rcar_dmac_desc *desc = chan->desc.running;
1495ccadee9bSLaurent Pinchart 	unsigned int stage;
1496ccadee9bSLaurent Pinchart 
1497ccadee9bSLaurent Pinchart 	if (WARN_ON(!desc || !desc->cyclic)) {
1498ccadee9bSLaurent Pinchart 		/*
1499ccadee9bSLaurent Pinchart 		 * This should never happen, there should always be a running
1500ccadee9bSLaurent Pinchart 		 * cyclic descriptor when a descriptor stage end interrupt is
1501ccadee9bSLaurent Pinchart 		 * triggered. Warn and return.
1502ccadee9bSLaurent Pinchart 		 */
1503ccadee9bSLaurent Pinchart 		return IRQ_NONE;
1504ccadee9bSLaurent Pinchart 	}
1505ccadee9bSLaurent Pinchart 
1506ccadee9bSLaurent Pinchart 	/* Program the interrupt pointer to the next stage. */
1507ccadee9bSLaurent Pinchart 	stage = (rcar_dmac_chan_read(chan, RCAR_DMACHCRB) &
1508ccadee9bSLaurent Pinchart 		 RCAR_DMACHCRB_DPTR_MASK) >> RCAR_DMACHCRB_DPTR_SHIFT;
1509ccadee9bSLaurent Pinchart 	rcar_dmac_chan_write(chan, RCAR_DMADPCR, RCAR_DMADPCR_DIPT(stage));
1510ccadee9bSLaurent Pinchart 
1511ccadee9bSLaurent Pinchart 	return IRQ_WAKE_THREAD;
1512ccadee9bSLaurent Pinchart }
1513ccadee9bSLaurent Pinchart 
rcar_dmac_isr_transfer_end(struct rcar_dmac_chan * chan)151487244fe5SLaurent Pinchart static irqreturn_t rcar_dmac_isr_transfer_end(struct rcar_dmac_chan *chan)
151587244fe5SLaurent Pinchart {
151687244fe5SLaurent Pinchart 	struct rcar_dmac_desc *desc = chan->desc.running;
151787244fe5SLaurent Pinchart 	irqreturn_t ret = IRQ_WAKE_THREAD;
151887244fe5SLaurent Pinchart 
151987244fe5SLaurent Pinchart 	if (WARN_ON_ONCE(!desc)) {
152087244fe5SLaurent Pinchart 		/*
1521ccadee9bSLaurent Pinchart 		 * This should never happen, there should always be a running
1522ccadee9bSLaurent Pinchart 		 * descriptor when a transfer end interrupt is triggered. Warn
1523ccadee9bSLaurent Pinchart 		 * and return.
152487244fe5SLaurent Pinchart 		 */
152587244fe5SLaurent Pinchart 		return IRQ_NONE;
152687244fe5SLaurent Pinchart 	}
152787244fe5SLaurent Pinchart 
152887244fe5SLaurent Pinchart 	/*
1529ccadee9bSLaurent Pinchart 	 * The transfer end interrupt isn't generated for each chunk when using
1530ccadee9bSLaurent Pinchart 	 * descriptor mode. Only update the running chunk pointer in
1531ccadee9bSLaurent Pinchart 	 * non-descriptor mode.
153287244fe5SLaurent Pinchart 	 */
15331ed1315fSLaurent Pinchart 	if (!desc->hwdescs.use) {
1534ccadee9bSLaurent Pinchart 		/*
1535ccadee9bSLaurent Pinchart 		 * If we haven't completed the last transfer chunk simply move
1536ccadee9bSLaurent Pinchart 		 * to the next one. Only wake the IRQ thread if the transfer is
1537ccadee9bSLaurent Pinchart 		 * cyclic.
1538ccadee9bSLaurent Pinchart 		 */
1539ccadee9bSLaurent Pinchart 		if (!list_is_last(&desc->running->node, &desc->chunks)) {
1540ccadee9bSLaurent Pinchart 			desc->running = list_next_entry(desc->running, node);
154187244fe5SLaurent Pinchart 			if (!desc->cyclic)
154287244fe5SLaurent Pinchart 				ret = IRQ_HANDLED;
154387244fe5SLaurent Pinchart 			goto done;
154487244fe5SLaurent Pinchart 		}
154587244fe5SLaurent Pinchart 
154687244fe5SLaurent Pinchart 		/*
1547ccadee9bSLaurent Pinchart 		 * We've completed the last transfer chunk. If the transfer is
1548ccadee9bSLaurent Pinchart 		 * cyclic, move back to the first one.
154987244fe5SLaurent Pinchart 		 */
155087244fe5SLaurent Pinchart 		if (desc->cyclic) {
1551ccadee9bSLaurent Pinchart 			desc->running =
1552ccadee9bSLaurent Pinchart 				list_first_entry(&desc->chunks,
155387244fe5SLaurent Pinchart 						 struct rcar_dmac_xfer_chunk,
155487244fe5SLaurent Pinchart 						 node);
155587244fe5SLaurent Pinchart 			goto done;
155687244fe5SLaurent Pinchart 		}
1557ccadee9bSLaurent Pinchart 	}
155887244fe5SLaurent Pinchart 
155987244fe5SLaurent Pinchart 	/* The descriptor is complete, move it to the done list. */
156087244fe5SLaurent Pinchart 	list_move_tail(&desc->node, &chan->desc.done);
156187244fe5SLaurent Pinchart 
156287244fe5SLaurent Pinchart 	/* Queue the next descriptor, if any. */
156387244fe5SLaurent Pinchart 	if (!list_empty(&chan->desc.active))
156487244fe5SLaurent Pinchart 		chan->desc.running = list_first_entry(&chan->desc.active,
156587244fe5SLaurent Pinchart 						      struct rcar_dmac_desc,
156687244fe5SLaurent Pinchart 						      node);
156787244fe5SLaurent Pinchart 	else
156887244fe5SLaurent Pinchart 		chan->desc.running = NULL;
156987244fe5SLaurent Pinchart 
157087244fe5SLaurent Pinchart done:
157187244fe5SLaurent Pinchart 	if (chan->desc.running)
157287244fe5SLaurent Pinchart 		rcar_dmac_chan_start_xfer(chan);
157387244fe5SLaurent Pinchart 
157487244fe5SLaurent Pinchart 	return ret;
157587244fe5SLaurent Pinchart }
157687244fe5SLaurent Pinchart 
rcar_dmac_isr_channel(int irq,void * dev)157787244fe5SLaurent Pinchart static irqreturn_t rcar_dmac_isr_channel(int irq, void *dev)
157887244fe5SLaurent Pinchart {
1579ccadee9bSLaurent Pinchart 	u32 mask = RCAR_DMACHCR_DSE | RCAR_DMACHCR_TE;
158087244fe5SLaurent Pinchart 	struct rcar_dmac_chan *chan = dev;
158187244fe5SLaurent Pinchart 	irqreturn_t ret = IRQ_NONE;
15829203dbecSKuninori Morimoto 	bool reinit = false;
158387244fe5SLaurent Pinchart 	u32 chcr;
158487244fe5SLaurent Pinchart 
158587244fe5SLaurent Pinchart 	spin_lock(&chan->lock);
158687244fe5SLaurent Pinchart 
158787244fe5SLaurent Pinchart 	chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
15889203dbecSKuninori Morimoto 	if (chcr & RCAR_DMACHCR_CAE) {
1589e919417bSKuninori Morimoto 		struct rcar_dmac *dmac = to_rcar_dmac(chan->chan.device);
1590e919417bSKuninori Morimoto 
1591e919417bSKuninori Morimoto 		/*
1592e919417bSKuninori Morimoto 		 * We don't need to call rcar_dmac_chan_halt()
1593e919417bSKuninori Morimoto 		 * because channel is already stopped in error case.
1594e919417bSKuninori Morimoto 		 * We need to clear register and check DE bit as recovery.
1595e919417bSKuninori Morimoto 		 */
1596245bbd16SGeert Uytterhoeven 		rcar_dmac_chan_clear(dmac, chan);
1597e919417bSKuninori Morimoto 		rcar_dmac_chcr_de_barrier(chan);
15989203dbecSKuninori Morimoto 		reinit = true;
15999203dbecSKuninori Morimoto 		goto spin_lock_end;
16009203dbecSKuninori Morimoto 	}
16019203dbecSKuninori Morimoto 
1602ccadee9bSLaurent Pinchart 	if (chcr & RCAR_DMACHCR_TE)
1603ccadee9bSLaurent Pinchart 		mask |= RCAR_DMACHCR_DE;
1604ccadee9bSLaurent Pinchart 	rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr & ~mask);
1605a8d46a7fSKuninori Morimoto 	if (mask & RCAR_DMACHCR_DE)
1606a8d46a7fSKuninori Morimoto 		rcar_dmac_chcr_de_barrier(chan);
1607ccadee9bSLaurent Pinchart 
1608ccadee9bSLaurent Pinchart 	if (chcr & RCAR_DMACHCR_DSE)
1609ccadee9bSLaurent Pinchart 		ret |= rcar_dmac_isr_desc_stage_end(chan);
161087244fe5SLaurent Pinchart 
161187244fe5SLaurent Pinchart 	if (chcr & RCAR_DMACHCR_TE)
161287244fe5SLaurent Pinchart 		ret |= rcar_dmac_isr_transfer_end(chan);
161387244fe5SLaurent Pinchart 
16149203dbecSKuninori Morimoto spin_lock_end:
161587244fe5SLaurent Pinchart 	spin_unlock(&chan->lock);
161687244fe5SLaurent Pinchart 
16179203dbecSKuninori Morimoto 	if (reinit) {
16189203dbecSKuninori Morimoto 		dev_err(chan->chan.device->dev, "Channel Address Error\n");
16199203dbecSKuninori Morimoto 
16209203dbecSKuninori Morimoto 		rcar_dmac_chan_reinit(chan);
16219203dbecSKuninori Morimoto 		ret = IRQ_HANDLED;
16229203dbecSKuninori Morimoto 	}
16239203dbecSKuninori Morimoto 
162487244fe5SLaurent Pinchart 	return ret;
162587244fe5SLaurent Pinchart }
162687244fe5SLaurent Pinchart 
rcar_dmac_isr_channel_thread(int irq,void * dev)162787244fe5SLaurent Pinchart static irqreturn_t rcar_dmac_isr_channel_thread(int irq, void *dev)
162887244fe5SLaurent Pinchart {
162987244fe5SLaurent Pinchart 	struct rcar_dmac_chan *chan = dev;
163087244fe5SLaurent Pinchart 	struct rcar_dmac_desc *desc;
1631964b2fd8SDave Jiang 	struct dmaengine_desc_callback cb;
163287244fe5SLaurent Pinchart 
163387244fe5SLaurent Pinchart 	spin_lock_irq(&chan->lock);
163487244fe5SLaurent Pinchart 
163587244fe5SLaurent Pinchart 	/* For cyclic transfers notify the user after every chunk. */
163687244fe5SLaurent Pinchart 	if (chan->desc.running && chan->desc.running->cyclic) {
163787244fe5SLaurent Pinchart 		desc = chan->desc.running;
1638964b2fd8SDave Jiang 		dmaengine_desc_get_callback(&desc->async_tx, &cb);
163987244fe5SLaurent Pinchart 
1640964b2fd8SDave Jiang 		if (dmaengine_desc_callback_valid(&cb)) {
164187244fe5SLaurent Pinchart 			spin_unlock_irq(&chan->lock);
1642964b2fd8SDave Jiang 			dmaengine_desc_callback_invoke(&cb, NULL);
164387244fe5SLaurent Pinchart 			spin_lock_irq(&chan->lock);
164487244fe5SLaurent Pinchart 		}
164587244fe5SLaurent Pinchart 	}
164687244fe5SLaurent Pinchart 
164787244fe5SLaurent Pinchart 	/*
164887244fe5SLaurent Pinchart 	 * Call the callback function for all descriptors on the done list and
164987244fe5SLaurent Pinchart 	 * move them to the ack wait list.
165087244fe5SLaurent Pinchart 	 */
165187244fe5SLaurent Pinchart 	while (!list_empty(&chan->desc.done)) {
165287244fe5SLaurent Pinchart 		desc = list_first_entry(&chan->desc.done, struct rcar_dmac_desc,
165387244fe5SLaurent Pinchart 					node);
165487244fe5SLaurent Pinchart 		dma_cookie_complete(&desc->async_tx);
165587244fe5SLaurent Pinchart 		list_del(&desc->node);
165687244fe5SLaurent Pinchart 
1657964b2fd8SDave Jiang 		dmaengine_desc_get_callback(&desc->async_tx, &cb);
1658964b2fd8SDave Jiang 		if (dmaengine_desc_callback_valid(&cb)) {
165987244fe5SLaurent Pinchart 			spin_unlock_irq(&chan->lock);
166087244fe5SLaurent Pinchart 			/*
166187244fe5SLaurent Pinchart 			 * We own the only reference to this descriptor, we can
166287244fe5SLaurent Pinchart 			 * safely dereference it without holding the channel
166387244fe5SLaurent Pinchart 			 * lock.
166487244fe5SLaurent Pinchart 			 */
1665964b2fd8SDave Jiang 			dmaengine_desc_callback_invoke(&cb, NULL);
166687244fe5SLaurent Pinchart 			spin_lock_irq(&chan->lock);
166787244fe5SLaurent Pinchart 		}
166887244fe5SLaurent Pinchart 
166987244fe5SLaurent Pinchart 		list_add_tail(&desc->node, &chan->desc.wait);
167087244fe5SLaurent Pinchart 	}
167187244fe5SLaurent Pinchart 
1672ccadee9bSLaurent Pinchart 	spin_unlock_irq(&chan->lock);
1673ccadee9bSLaurent Pinchart 
167487244fe5SLaurent Pinchart 	/* Recycle all acked descriptors. */
167587244fe5SLaurent Pinchart 	rcar_dmac_desc_recycle_acked(chan);
167687244fe5SLaurent Pinchart 
167787244fe5SLaurent Pinchart 	return IRQ_HANDLED;
167887244fe5SLaurent Pinchart }
167987244fe5SLaurent Pinchart 
168087244fe5SLaurent Pinchart /* -----------------------------------------------------------------------------
168187244fe5SLaurent Pinchart  * OF xlate and channel filter
168287244fe5SLaurent Pinchart  */
168387244fe5SLaurent Pinchart 
rcar_dmac_chan_filter(struct dma_chan * chan,void * arg)168487244fe5SLaurent Pinchart static bool rcar_dmac_chan_filter(struct dma_chan *chan, void *arg)
168587244fe5SLaurent Pinchart {
168687244fe5SLaurent Pinchart 	struct rcar_dmac *dmac = to_rcar_dmac(chan->device);
168787244fe5SLaurent Pinchart 	struct of_phandle_args *dma_spec = arg;
168887244fe5SLaurent Pinchart 
168987244fe5SLaurent Pinchart 	/*
169087244fe5SLaurent Pinchart 	 * FIXME: Using a filter on OF platforms is a nonsense. The OF xlate
169187244fe5SLaurent Pinchart 	 * function knows from which device it wants to allocate a channel from,
169287244fe5SLaurent Pinchart 	 * and would be perfectly capable of selecting the channel it wants.
169387244fe5SLaurent Pinchart 	 * Forcing it to call dma_request_channel() and iterate through all
169487244fe5SLaurent Pinchart 	 * channels from all controllers is just pointless.
169587244fe5SLaurent Pinchart 	 */
16961dc1b29aSBaolin Wang 	if (chan->device->device_config != rcar_dmac_device_config)
169787244fe5SLaurent Pinchart 		return false;
169887244fe5SLaurent Pinchart 
169987244fe5SLaurent Pinchart 	return !test_and_set_bit(dma_spec->args[0], dmac->modules);
170087244fe5SLaurent Pinchart }
170187244fe5SLaurent Pinchart 
rcar_dmac_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)170287244fe5SLaurent Pinchart static struct dma_chan *rcar_dmac_of_xlate(struct of_phandle_args *dma_spec,
170387244fe5SLaurent Pinchart 					   struct of_dma *ofdma)
170487244fe5SLaurent Pinchart {
170587244fe5SLaurent Pinchart 	struct rcar_dmac_chan *rchan;
170687244fe5SLaurent Pinchart 	struct dma_chan *chan;
170787244fe5SLaurent Pinchart 	dma_cap_mask_t mask;
170887244fe5SLaurent Pinchart 
170987244fe5SLaurent Pinchart 	if (dma_spec->args_count != 1)
171087244fe5SLaurent Pinchart 		return NULL;
171187244fe5SLaurent Pinchart 
171287244fe5SLaurent Pinchart 	/* Only slave DMA channels can be allocated via DT */
171387244fe5SLaurent Pinchart 	dma_cap_zero(mask);
171487244fe5SLaurent Pinchart 	dma_cap_set(DMA_SLAVE, mask);
171587244fe5SLaurent Pinchart 
17161dc1b29aSBaolin Wang 	chan = __dma_request_channel(&mask, rcar_dmac_chan_filter, dma_spec,
17171dc1b29aSBaolin Wang 				     ofdma->of_node);
171887244fe5SLaurent Pinchart 	if (!chan)
171987244fe5SLaurent Pinchart 		return NULL;
172087244fe5SLaurent Pinchart 
172187244fe5SLaurent Pinchart 	rchan = to_rcar_dmac_chan(chan);
172287244fe5SLaurent Pinchart 	rchan->mid_rid = dma_spec->args[0];
172387244fe5SLaurent Pinchart 
172487244fe5SLaurent Pinchart 	return chan;
172587244fe5SLaurent Pinchart }
172687244fe5SLaurent Pinchart 
172787244fe5SLaurent Pinchart /* -----------------------------------------------------------------------------
172887244fe5SLaurent Pinchart  * Power management
172987244fe5SLaurent Pinchart  */
173087244fe5SLaurent Pinchart 
173187244fe5SLaurent Pinchart #ifdef CONFIG_PM
rcar_dmac_runtime_suspend(struct device * dev)173287244fe5SLaurent Pinchart static int rcar_dmac_runtime_suspend(struct device *dev)
173387244fe5SLaurent Pinchart {
173487244fe5SLaurent Pinchart 	return 0;
173587244fe5SLaurent Pinchart }
173687244fe5SLaurent Pinchart 
rcar_dmac_runtime_resume(struct device * dev)173787244fe5SLaurent Pinchart static int rcar_dmac_runtime_resume(struct device *dev)
173887244fe5SLaurent Pinchart {
173987244fe5SLaurent Pinchart 	struct rcar_dmac *dmac = dev_get_drvdata(dev);
174087244fe5SLaurent Pinchart 
174187244fe5SLaurent Pinchart 	return rcar_dmac_init(dmac);
174287244fe5SLaurent Pinchart }
174387244fe5SLaurent Pinchart #endif
174487244fe5SLaurent Pinchart 
174587244fe5SLaurent Pinchart static const struct dev_pm_ops rcar_dmac_pm = {
17461131b0a4SGeert Uytterhoeven 	/*
17471131b0a4SGeert Uytterhoeven 	 * TODO for system sleep/resume:
17481131b0a4SGeert Uytterhoeven 	 *   - Wait for the current transfer to complete and stop the device,
17491131b0a4SGeert Uytterhoeven 	 *   - Resume transfers, if any.
17501131b0a4SGeert Uytterhoeven 	 */
175173dcc666SGeert Uytterhoeven 	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
17521131b0a4SGeert Uytterhoeven 				      pm_runtime_force_resume)
175387244fe5SLaurent Pinchart 	SET_RUNTIME_PM_OPS(rcar_dmac_runtime_suspend, rcar_dmac_runtime_resume,
175487244fe5SLaurent Pinchart 			   NULL)
175587244fe5SLaurent Pinchart };
175687244fe5SLaurent Pinchart 
175787244fe5SLaurent Pinchart /* -----------------------------------------------------------------------------
175887244fe5SLaurent Pinchart  * Probe and remove
175987244fe5SLaurent Pinchart  */
176087244fe5SLaurent Pinchart 
rcar_dmac_chan_probe(struct rcar_dmac * dmac,struct rcar_dmac_chan * rchan)176187244fe5SLaurent Pinchart static int rcar_dmac_chan_probe(struct rcar_dmac *dmac,
1762e5bfbbb9SGeert Uytterhoeven 				struct rcar_dmac_chan *rchan)
176387244fe5SLaurent Pinchart {
176487244fe5SLaurent Pinchart 	struct platform_device *pdev = to_platform_device(dmac->dev);
176587244fe5SLaurent Pinchart 	struct dma_chan *chan = &rchan->chan;
176687244fe5SLaurent Pinchart 	char pdev_irqname[5];
176787244fe5SLaurent Pinchart 	char *irqname;
176887244fe5SLaurent Pinchart 	int ret;
176987244fe5SLaurent Pinchart 
177087244fe5SLaurent Pinchart 	rchan->mid_rid = -EINVAL;
177187244fe5SLaurent Pinchart 
177287244fe5SLaurent Pinchart 	spin_lock_init(&rchan->lock);
177387244fe5SLaurent Pinchart 
1774f7638c90SLaurent Pinchart 	INIT_LIST_HEAD(&rchan->desc.free);
1775f7638c90SLaurent Pinchart 	INIT_LIST_HEAD(&rchan->desc.pending);
1776f7638c90SLaurent Pinchart 	INIT_LIST_HEAD(&rchan->desc.active);
1777f7638c90SLaurent Pinchart 	INIT_LIST_HEAD(&rchan->desc.done);
1778f7638c90SLaurent Pinchart 	INIT_LIST_HEAD(&rchan->desc.wait);
1779f7638c90SLaurent Pinchart 
178087244fe5SLaurent Pinchart 	/* Request the channel interrupt. */
1781e5bfbbb9SGeert Uytterhoeven 	sprintf(pdev_irqname, "ch%u", rchan->index);
1782427d5ecdSNiklas Söderlund 	rchan->irq = platform_get_irq_byname(pdev, pdev_irqname);
1783e17be6e1SStephen Boyd 	if (rchan->irq < 0)
178487244fe5SLaurent Pinchart 		return -ENODEV;
178587244fe5SLaurent Pinchart 
178687244fe5SLaurent Pinchart 	irqname = devm_kasprintf(dmac->dev, GFP_KERNEL, "%s:%u",
1787e5bfbbb9SGeert Uytterhoeven 				 dev_name(dmac->dev), rchan->index);
178887244fe5SLaurent Pinchart 	if (!irqname)
178987244fe5SLaurent Pinchart 		return -ENOMEM;
179087244fe5SLaurent Pinchart 
17915e857047SKuninori Morimoto 	/*
17925e857047SKuninori Morimoto 	 * Initialize the DMA engine channel and add it to the DMA engine
17935e857047SKuninori Morimoto 	 * channels list.
17945e857047SKuninori Morimoto 	 */
17955e857047SKuninori Morimoto 	chan->device = &dmac->engine;
17965e857047SKuninori Morimoto 	dma_cookie_init(chan);
17975e857047SKuninori Morimoto 
17985e857047SKuninori Morimoto 	list_add_tail(&chan->device_node, &dmac->engine.channels);
17995e857047SKuninori Morimoto 
1800427d5ecdSNiklas Söderlund 	ret = devm_request_threaded_irq(dmac->dev, rchan->irq,
1801427d5ecdSNiklas Söderlund 					rcar_dmac_isr_channel,
180287244fe5SLaurent Pinchart 					rcar_dmac_isr_channel_thread, 0,
180387244fe5SLaurent Pinchart 					irqname, rchan);
180487244fe5SLaurent Pinchart 	if (ret) {
1805427d5ecdSNiklas Söderlund 		dev_err(dmac->dev, "failed to request IRQ %u (%d)\n",
1806427d5ecdSNiklas Söderlund 			rchan->irq, ret);
180787244fe5SLaurent Pinchart 		return ret;
180887244fe5SLaurent Pinchart 	}
180987244fe5SLaurent Pinchart 
181087244fe5SLaurent Pinchart 	return 0;
181187244fe5SLaurent Pinchart }
181287244fe5SLaurent Pinchart 
1813cf24aac3SYoshihiro Shimoda #define RCAR_DMAC_MAX_CHANNELS	32
1814cf24aac3SYoshihiro Shimoda 
rcar_dmac_parse_of(struct device * dev,struct rcar_dmac * dmac)181587244fe5SLaurent Pinchart static int rcar_dmac_parse_of(struct device *dev, struct rcar_dmac *dmac)
181687244fe5SLaurent Pinchart {
181787244fe5SLaurent Pinchart 	struct device_node *np = dev->of_node;
181887244fe5SLaurent Pinchart 	int ret;
181987244fe5SLaurent Pinchart 
182087244fe5SLaurent Pinchart 	ret = of_property_read_u32(np, "dma-channels", &dmac->n_channels);
182187244fe5SLaurent Pinchart 	if (ret < 0) {
182287244fe5SLaurent Pinchart 		dev_err(dev, "unable to read dma-channels property\n");
182387244fe5SLaurent Pinchart 		return ret;
182487244fe5SLaurent Pinchart 	}
182587244fe5SLaurent Pinchart 
1826cf24aac3SYoshihiro Shimoda 	/* The hardware and driver don't support more than 32 bits in CHCLR */
1827cf24aac3SYoshihiro Shimoda 	if (dmac->n_channels <= 0 ||
1828cf24aac3SYoshihiro Shimoda 	    dmac->n_channels >= RCAR_DMAC_MAX_CHANNELS) {
182987244fe5SLaurent Pinchart 		dev_err(dev, "invalid number of channels %u\n",
183087244fe5SLaurent Pinchart 			dmac->n_channels);
183187244fe5SLaurent Pinchart 		return -EINVAL;
183287244fe5SLaurent Pinchart 	}
183387244fe5SLaurent Pinchart 
1834fcf8adb7SYoshihiro Shimoda 	/*
1835fcf8adb7SYoshihiro Shimoda 	 * If the driver is unable to read dma-channel-mask property,
1836fcf8adb7SYoshihiro Shimoda 	 * the driver assumes that it can use all channels.
1837fcf8adb7SYoshihiro Shimoda 	 */
1838cf24aac3SYoshihiro Shimoda 	dmac->channels_mask = GENMASK(dmac->n_channels - 1, 0);
1839fcf8adb7SYoshihiro Shimoda 	of_property_read_u32(np, "dma-channel-mask", &dmac->channels_mask);
1840fcf8adb7SYoshihiro Shimoda 
1841fcf8adb7SYoshihiro Shimoda 	/* If the property has out-of-channel mask, this driver clears it */
1842fcf8adb7SYoshihiro Shimoda 	dmac->channels_mask &= GENMASK(dmac->n_channels - 1, 0);
1843cf24aac3SYoshihiro Shimoda 
184487244fe5SLaurent Pinchart 	return 0;
184587244fe5SLaurent Pinchart }
184687244fe5SLaurent Pinchart 
rcar_dmac_probe(struct platform_device * pdev)184787244fe5SLaurent Pinchart static int rcar_dmac_probe(struct platform_device *pdev)
184887244fe5SLaurent Pinchart {
184987244fe5SLaurent Pinchart 	const enum dma_slave_buswidth widths = DMA_SLAVE_BUSWIDTH_1_BYTE |
185087244fe5SLaurent Pinchart 		DMA_SLAVE_BUSWIDTH_2_BYTES | DMA_SLAVE_BUSWIDTH_4_BYTES |
185187244fe5SLaurent Pinchart 		DMA_SLAVE_BUSWIDTH_8_BYTES | DMA_SLAVE_BUSWIDTH_16_BYTES |
185287244fe5SLaurent Pinchart 		DMA_SLAVE_BUSWIDTH_32_BYTES | DMA_SLAVE_BUSWIDTH_64_BYTES;
1853d249b5fbSGeert Uytterhoeven 	const struct rcar_dmac_of_data *data;
1854d249b5fbSGeert Uytterhoeven 	struct rcar_dmac_chan *chan;
185587244fe5SLaurent Pinchart 	struct dma_device *engine;
1856e5bfbbb9SGeert Uytterhoeven 	void __iomem *chan_base;
185787244fe5SLaurent Pinchart 	struct rcar_dmac *dmac;
185887244fe5SLaurent Pinchart 	unsigned int i;
185987244fe5SLaurent Pinchart 	int ret;
186087244fe5SLaurent Pinchart 
18612df4a02aSYoshihiro Shimoda 	data = of_device_get_match_data(&pdev->dev);
18622df4a02aSYoshihiro Shimoda 	if (!data)
18632df4a02aSYoshihiro Shimoda 		return -EINVAL;
18642df4a02aSYoshihiro Shimoda 
186587244fe5SLaurent Pinchart 	dmac = devm_kzalloc(&pdev->dev, sizeof(*dmac), GFP_KERNEL);
186687244fe5SLaurent Pinchart 	if (!dmac)
186787244fe5SLaurent Pinchart 		return -ENOMEM;
186887244fe5SLaurent Pinchart 
186987244fe5SLaurent Pinchart 	dmac->dev = &pdev->dev;
187087244fe5SLaurent Pinchart 	platform_set_drvdata(pdev, dmac);
1871da2ad87fSJiasheng Jiang 	ret = dma_set_max_seg_size(dmac->dev, RCAR_DMATCR_MASK);
1872da2ad87fSJiasheng Jiang 	if (ret)
1873da2ad87fSJiasheng Jiang 		return ret;
1874da2ad87fSJiasheng Jiang 
18752d21543eSJiasheng Jiang 	ret = dma_set_mask_and_coherent(dmac->dev, DMA_BIT_MASK(40));
18762d21543eSJiasheng Jiang 	if (ret)
18772d21543eSJiasheng Jiang 		return ret;
187887244fe5SLaurent Pinchart 
187987244fe5SLaurent Pinchart 	ret = rcar_dmac_parse_of(&pdev->dev, dmac);
188087244fe5SLaurent Pinchart 	if (ret < 0)
188187244fe5SLaurent Pinchart 		return ret;
188287244fe5SLaurent Pinchart 
1883be6893e1SLaurent Pinchart 	/*
1884be6893e1SLaurent Pinchart 	 * A still unconfirmed hardware bug prevents the IPMMU microTLB 0 to be
1885be6893e1SLaurent Pinchart 	 * flushed correctly, resulting in memory corruption. DMAC 0 channel 0
1886be6893e1SLaurent Pinchart 	 * is connected to microTLB 0 on currently supported platforms, so we
1887be6893e1SLaurent Pinchart 	 * can't use it with the IPMMU. As the IOMMU API operates at the device
1888be6893e1SLaurent Pinchart 	 * level we can't disable it selectively, so ignore channel 0 for now if
1889be6893e1SLaurent Pinchart 	 * the device is part of an IOMMU group.
1890be6893e1SLaurent Pinchart 	 */
1891cf24aac3SYoshihiro Shimoda 	if (device_iommu_mapped(&pdev->dev))
1892cf24aac3SYoshihiro Shimoda 		dmac->channels_mask &= ~BIT(0);
1893be6893e1SLaurent Pinchart 
189487244fe5SLaurent Pinchart 	dmac->channels = devm_kcalloc(&pdev->dev, dmac->n_channels,
189587244fe5SLaurent Pinchart 				      sizeof(*dmac->channels), GFP_KERNEL);
189687244fe5SLaurent Pinchart 	if (!dmac->channels)
189787244fe5SLaurent Pinchart 		return -ENOMEM;
189887244fe5SLaurent Pinchart 
189987244fe5SLaurent Pinchart 	/* Request resources. */
1900e5bfbbb9SGeert Uytterhoeven 	dmac->dmac_base = devm_platform_ioremap_resource(pdev, 0);
1901e5bfbbb9SGeert Uytterhoeven 	if (IS_ERR(dmac->dmac_base))
1902e5bfbbb9SGeert Uytterhoeven 		return PTR_ERR(dmac->dmac_base);
1903e5bfbbb9SGeert Uytterhoeven 
1904e5bfbbb9SGeert Uytterhoeven 	if (!data->chan_offset_base) {
1905e5bfbbb9SGeert Uytterhoeven 		dmac->chan_base = devm_platform_ioremap_resource(pdev, 1);
1906e5bfbbb9SGeert Uytterhoeven 		if (IS_ERR(dmac->chan_base))
1907e5bfbbb9SGeert Uytterhoeven 			return PTR_ERR(dmac->chan_base);
1908e5bfbbb9SGeert Uytterhoeven 
1909e5bfbbb9SGeert Uytterhoeven 		chan_base = dmac->chan_base;
1910e5bfbbb9SGeert Uytterhoeven 	} else {
1911e5bfbbb9SGeert Uytterhoeven 		chan_base = dmac->dmac_base + data->chan_offset_base;
1912e5bfbbb9SGeert Uytterhoeven 	}
1913e5bfbbb9SGeert Uytterhoeven 
1914e5bfbbb9SGeert Uytterhoeven 	for_each_rcar_dmac_chan(i, dmac, chan) {
1915e5bfbbb9SGeert Uytterhoeven 		chan->index = i;
1916e5bfbbb9SGeert Uytterhoeven 		chan->iomem = chan_base + i * data->chan_offset_stride;
1917e5bfbbb9SGeert Uytterhoeven 	}
191887244fe5SLaurent Pinchart 
191987244fe5SLaurent Pinchart 	/* Enable runtime PM and initialize the device. */
192087244fe5SLaurent Pinchart 	pm_runtime_enable(&pdev->dev);
1921dea8464dSZou Wei 	ret = pm_runtime_resume_and_get(&pdev->dev);
192287244fe5SLaurent Pinchart 	if (ret < 0) {
192387244fe5SLaurent Pinchart 		dev_err(&pdev->dev, "runtime PM get sync failed (%d)\n", ret);
192405f4fae9SDongliang Mu 		goto err_pm_disable;
192587244fe5SLaurent Pinchart 	}
192687244fe5SLaurent Pinchart 
192787244fe5SLaurent Pinchart 	ret = rcar_dmac_init(dmac);
192887244fe5SLaurent Pinchart 	pm_runtime_put(&pdev->dev);
192987244fe5SLaurent Pinchart 
193087244fe5SLaurent Pinchart 	if (ret) {
193187244fe5SLaurent Pinchart 		dev_err(&pdev->dev, "failed to reset device\n");
193205f4fae9SDongliang Mu 		goto err_pm_disable;
193387244fe5SLaurent Pinchart 	}
193487244fe5SLaurent Pinchart 
19355e857047SKuninori Morimoto 	/* Initialize engine */
193687244fe5SLaurent Pinchart 	engine = &dmac->engine;
19375e857047SKuninori Morimoto 
193887244fe5SLaurent Pinchart 	dma_cap_set(DMA_MEMCPY, engine->cap_mask);
193987244fe5SLaurent Pinchart 	dma_cap_set(DMA_SLAVE, engine->cap_mask);
194087244fe5SLaurent Pinchart 
194187244fe5SLaurent Pinchart 	engine->dev		= &pdev->dev;
194287244fe5SLaurent Pinchart 	engine->copy_align	= ilog2(RCAR_DMAC_MEMCPY_XFER_SIZE);
194387244fe5SLaurent Pinchart 
194487244fe5SLaurent Pinchart 	engine->src_addr_widths	= widths;
194587244fe5SLaurent Pinchart 	engine->dst_addr_widths	= widths;
194687244fe5SLaurent Pinchart 	engine->directions	= BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM);
194787244fe5SLaurent Pinchart 	engine->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
194887244fe5SLaurent Pinchart 
194987244fe5SLaurent Pinchart 	engine->device_alloc_chan_resources	= rcar_dmac_alloc_chan_resources;
195087244fe5SLaurent Pinchart 	engine->device_free_chan_resources	= rcar_dmac_free_chan_resources;
195187244fe5SLaurent Pinchart 	engine->device_prep_dma_memcpy		= rcar_dmac_prep_dma_memcpy;
195287244fe5SLaurent Pinchart 	engine->device_prep_slave_sg		= rcar_dmac_prep_slave_sg;
195387244fe5SLaurent Pinchart 	engine->device_prep_dma_cyclic		= rcar_dmac_prep_dma_cyclic;
195487244fe5SLaurent Pinchart 	engine->device_config			= rcar_dmac_device_config;
19558115ce74SYoshihiro Shimoda 	engine->device_pause			= rcar_dmac_chan_pause;
195687244fe5SLaurent Pinchart 	engine->device_terminate_all		= rcar_dmac_chan_terminate_all;
195787244fe5SLaurent Pinchart 	engine->device_tx_status		= rcar_dmac_tx_status;
195887244fe5SLaurent Pinchart 	engine->device_issue_pending		= rcar_dmac_issue_pending;
195930c45005SNiklas Söderlund 	engine->device_synchronize		= rcar_dmac_device_synchronize;
196087244fe5SLaurent Pinchart 
19615e857047SKuninori Morimoto 	INIT_LIST_HEAD(&engine->channels);
19625e857047SKuninori Morimoto 
1963d249b5fbSGeert Uytterhoeven 	for_each_rcar_dmac_chan(i, dmac, chan) {
1964e5bfbbb9SGeert Uytterhoeven 		ret = rcar_dmac_chan_probe(dmac, chan);
19655e857047SKuninori Morimoto 		if (ret < 0)
196605f4fae9SDongliang Mu 			goto err_pm_disable;
19675e857047SKuninori Morimoto 	}
19685e857047SKuninori Morimoto 
19695e857047SKuninori Morimoto 	/* Register the DMAC as a DMA provider for DT. */
19705e857047SKuninori Morimoto 	ret = of_dma_controller_register(pdev->dev.of_node, rcar_dmac_of_xlate,
19715e857047SKuninori Morimoto 					 NULL);
19725e857047SKuninori Morimoto 	if (ret < 0)
197305f4fae9SDongliang Mu 		goto err_pm_disable;
19745e857047SKuninori Morimoto 
19755e857047SKuninori Morimoto 	/*
19765e857047SKuninori Morimoto 	 * Register the DMA engine device.
19775e857047SKuninori Morimoto 	 *
19785e857047SKuninori Morimoto 	 * Default transfer size of 32 bytes requires 32-byte alignment.
19795e857047SKuninori Morimoto 	 */
198087244fe5SLaurent Pinchart 	ret = dma_async_device_register(engine);
198187244fe5SLaurent Pinchart 	if (ret < 0)
198205f4fae9SDongliang Mu 		goto err_dma_free;
198387244fe5SLaurent Pinchart 
198487244fe5SLaurent Pinchart 	return 0;
198587244fe5SLaurent Pinchart 
198605f4fae9SDongliang Mu err_dma_free:
198787244fe5SLaurent Pinchart 	of_dma_controller_free(pdev->dev.of_node);
198805f4fae9SDongliang Mu err_pm_disable:
198987244fe5SLaurent Pinchart 	pm_runtime_disable(&pdev->dev);
199087244fe5SLaurent Pinchart 	return ret;
199187244fe5SLaurent Pinchart }
199287244fe5SLaurent Pinchart 
rcar_dmac_remove(struct platform_device * pdev)199387244fe5SLaurent Pinchart static int rcar_dmac_remove(struct platform_device *pdev)
199487244fe5SLaurent Pinchart {
199587244fe5SLaurent Pinchart 	struct rcar_dmac *dmac = platform_get_drvdata(pdev);
199687244fe5SLaurent Pinchart 
199787244fe5SLaurent Pinchart 	of_dma_controller_free(pdev->dev.of_node);
199887244fe5SLaurent Pinchart 	dma_async_device_unregister(&dmac->engine);
199987244fe5SLaurent Pinchart 
200087244fe5SLaurent Pinchart 	pm_runtime_disable(&pdev->dev);
200187244fe5SLaurent Pinchart 
200287244fe5SLaurent Pinchart 	return 0;
200387244fe5SLaurent Pinchart }
200487244fe5SLaurent Pinchart 
rcar_dmac_shutdown(struct platform_device * pdev)200587244fe5SLaurent Pinchart static void rcar_dmac_shutdown(struct platform_device *pdev)
200687244fe5SLaurent Pinchart {
200787244fe5SLaurent Pinchart 	struct rcar_dmac *dmac = platform_get_drvdata(pdev);
200887244fe5SLaurent Pinchart 
20099203dbecSKuninori Morimoto 	rcar_dmac_stop_all_chan(dmac);
201087244fe5SLaurent Pinchart }
201187244fe5SLaurent Pinchart 
20122df4a02aSYoshihiro Shimoda static const struct rcar_dmac_of_data rcar_dmac_data = {
20132df4a02aSYoshihiro Shimoda 	.chan_offset_base	= 0x8000,
20142df4a02aSYoshihiro Shimoda 	.chan_offset_stride	= 0x80,
20152df4a02aSYoshihiro Shimoda };
20162df4a02aSYoshihiro Shimoda 
20172fe6777bSYoshihiro Shimoda static const struct rcar_dmac_of_data rcar_gen4_dmac_data = {
2018e5bfbbb9SGeert Uytterhoeven 	.chan_offset_base	= 0x0,
2019e5bfbbb9SGeert Uytterhoeven 	.chan_offset_stride	= 0x1000,
2020e5bfbbb9SGeert Uytterhoeven };
2021e5bfbbb9SGeert Uytterhoeven 
202287244fe5SLaurent Pinchart static const struct of_device_id rcar_dmac_of_ids[] = {
20232df4a02aSYoshihiro Shimoda 	{
20242df4a02aSYoshihiro Shimoda 		.compatible = "renesas,rcar-dmac",
20252df4a02aSYoshihiro Shimoda 		.data = &rcar_dmac_data,
2026e5bfbbb9SGeert Uytterhoeven 	}, {
20272fe6777bSYoshihiro Shimoda 		.compatible = "renesas,rcar-gen4-dmac",
20282fe6777bSYoshihiro Shimoda 		.data = &rcar_gen4_dmac_data,
20292fe6777bSYoshihiro Shimoda 	}, {
2030e5bfbbb9SGeert Uytterhoeven 		.compatible = "renesas,dmac-r8a779a0",
20312fe6777bSYoshihiro Shimoda 		.data = &rcar_gen4_dmac_data,
20322df4a02aSYoshihiro Shimoda 	},
203387244fe5SLaurent Pinchart 	{ /* Sentinel */ }
203487244fe5SLaurent Pinchart };
203587244fe5SLaurent Pinchart MODULE_DEVICE_TABLE(of, rcar_dmac_of_ids);
203687244fe5SLaurent Pinchart 
203787244fe5SLaurent Pinchart static struct platform_driver rcar_dmac_driver = {
203887244fe5SLaurent Pinchart 	.driver		= {
203987244fe5SLaurent Pinchart 		.pm	= &rcar_dmac_pm,
204087244fe5SLaurent Pinchart 		.name	= "rcar-dmac",
204187244fe5SLaurent Pinchart 		.of_match_table = rcar_dmac_of_ids,
204287244fe5SLaurent Pinchart 	},
204387244fe5SLaurent Pinchart 	.probe		= rcar_dmac_probe,
204487244fe5SLaurent Pinchart 	.remove		= rcar_dmac_remove,
204587244fe5SLaurent Pinchart 	.shutdown	= rcar_dmac_shutdown,
204687244fe5SLaurent Pinchart };
204787244fe5SLaurent Pinchart 
204887244fe5SLaurent Pinchart module_platform_driver(rcar_dmac_driver);
204987244fe5SLaurent Pinchart 
205087244fe5SLaurent Pinchart MODULE_DESCRIPTION("R-Car Gen2 DMA Controller Driver");
205187244fe5SLaurent Pinchart MODULE_AUTHOR("Laurent Pinchart <laurent.pinchart@ideasonboard.com>");
205287244fe5SLaurent Pinchart MODULE_LICENSE("GPL v2");
2053