xref: /openbmc/linux/drivers/dma/qcom/hidma_ll.c (revision 00c4747a)
197fb5e8dSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2d1615ca2SSinan Kaya /*
3d1615ca2SSinan Kaya  * Qualcomm Technologies HIDMA DMA engine low level code
4d1615ca2SSinan Kaya  *
5d1615ca2SSinan Kaya  * Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
6d1615ca2SSinan Kaya  */
7d1615ca2SSinan Kaya 
8d1615ca2SSinan Kaya #include <linux/dmaengine.h>
9d1615ca2SSinan Kaya #include <linux/slab.h>
10d1615ca2SSinan Kaya #include <linux/interrupt.h>
11d1615ca2SSinan Kaya #include <linux/mm.h>
12d1615ca2SSinan Kaya #include <linux/highmem.h>
13d1615ca2SSinan Kaya #include <linux/dma-mapping.h>
14d1615ca2SSinan Kaya #include <linux/delay.h>
15d1615ca2SSinan Kaya #include <linux/atomic.h>
16d1615ca2SSinan Kaya #include <linux/iopoll.h>
17d1615ca2SSinan Kaya #include <linux/kfifo.h>
18d1615ca2SSinan Kaya #include <linux/bitops.h>
19d1615ca2SSinan Kaya 
20d1615ca2SSinan Kaya #include "hidma.h"
21d1615ca2SSinan Kaya 
22d1615ca2SSinan Kaya #define HIDMA_EVRE_SIZE			16	/* each EVRE is 16 bytes */
23d1615ca2SSinan Kaya 
24d1615ca2SSinan Kaya #define HIDMA_TRCA_CTRLSTS_REG			0x000
25d1615ca2SSinan Kaya #define HIDMA_TRCA_RING_LOW_REG		0x008
26d1615ca2SSinan Kaya #define HIDMA_TRCA_RING_HIGH_REG		0x00C
27d1615ca2SSinan Kaya #define HIDMA_TRCA_RING_LEN_REG		0x010
28d1615ca2SSinan Kaya #define HIDMA_TRCA_DOORBELL_REG		0x400
29d1615ca2SSinan Kaya 
30d1615ca2SSinan Kaya #define HIDMA_EVCA_CTRLSTS_REG			0x000
31d1615ca2SSinan Kaya #define HIDMA_EVCA_INTCTRL_REG			0x004
32d1615ca2SSinan Kaya #define HIDMA_EVCA_RING_LOW_REG		0x008
33d1615ca2SSinan Kaya #define HIDMA_EVCA_RING_HIGH_REG		0x00C
34d1615ca2SSinan Kaya #define HIDMA_EVCA_RING_LEN_REG		0x010
35d1615ca2SSinan Kaya #define HIDMA_EVCA_WRITE_PTR_REG		0x020
36d1615ca2SSinan Kaya #define HIDMA_EVCA_DOORBELL_REG		0x400
37d1615ca2SSinan Kaya 
38d1615ca2SSinan Kaya #define HIDMA_EVCA_IRQ_STAT_REG		0x100
39d1615ca2SSinan Kaya #define HIDMA_EVCA_IRQ_CLR_REG			0x108
40d1615ca2SSinan Kaya #define HIDMA_EVCA_IRQ_EN_REG			0x110
41d1615ca2SSinan Kaya 
42d1615ca2SSinan Kaya #define HIDMA_EVRE_CFG_IDX			0
43d1615ca2SSinan Kaya 
44d1615ca2SSinan Kaya #define HIDMA_EVRE_ERRINFO_BIT_POS		24
45d1615ca2SSinan Kaya #define HIDMA_EVRE_CODE_BIT_POS		28
46d1615ca2SSinan Kaya 
47d1615ca2SSinan Kaya #define HIDMA_EVRE_ERRINFO_MASK		GENMASK(3, 0)
48d1615ca2SSinan Kaya #define HIDMA_EVRE_CODE_MASK			GENMASK(3, 0)
49d1615ca2SSinan Kaya 
50d1615ca2SSinan Kaya #define HIDMA_CH_CONTROL_MASK			GENMASK(7, 0)
51d1615ca2SSinan Kaya #define HIDMA_CH_STATE_MASK			GENMASK(7, 0)
52d1615ca2SSinan Kaya #define HIDMA_CH_STATE_BIT_POS			0x8
53d1615ca2SSinan Kaya 
54d1615ca2SSinan Kaya #define HIDMA_IRQ_EV_CH_EOB_IRQ_BIT_POS	0
55d1615ca2SSinan Kaya #define HIDMA_IRQ_EV_CH_WR_RESP_BIT_POS	1
56d1615ca2SSinan Kaya #define HIDMA_IRQ_TR_CH_TRE_RD_RSP_ER_BIT_POS	9
57d1615ca2SSinan Kaya #define HIDMA_IRQ_TR_CH_DATA_RD_ER_BIT_POS	10
58d1615ca2SSinan Kaya #define HIDMA_IRQ_TR_CH_DATA_WR_ER_BIT_POS	11
59d1615ca2SSinan Kaya #define HIDMA_IRQ_TR_CH_INVALID_TRE_BIT_POS	14
60d1615ca2SSinan Kaya 
61d1615ca2SSinan Kaya #define ENABLE_IRQS (BIT(HIDMA_IRQ_EV_CH_EOB_IRQ_BIT_POS)	| \
62d1615ca2SSinan Kaya 		     BIT(HIDMA_IRQ_EV_CH_WR_RESP_BIT_POS)	| \
63d1615ca2SSinan Kaya 		     BIT(HIDMA_IRQ_TR_CH_TRE_RD_RSP_ER_BIT_POS)	| \
64d1615ca2SSinan Kaya 		     BIT(HIDMA_IRQ_TR_CH_DATA_RD_ER_BIT_POS)	| \
65d1615ca2SSinan Kaya 		     BIT(HIDMA_IRQ_TR_CH_DATA_WR_ER_BIT_POS)	| \
66d1615ca2SSinan Kaya 		     BIT(HIDMA_IRQ_TR_CH_INVALID_TRE_BIT_POS))
67d1615ca2SSinan Kaya 
68d1615ca2SSinan Kaya #define HIDMA_INCREMENT_ITERATOR(iter, size, ring_size)	\
69d1615ca2SSinan Kaya do {								\
70d1615ca2SSinan Kaya 	iter += size;						\
71d1615ca2SSinan Kaya 	if (iter >= ring_size)					\
72d1615ca2SSinan Kaya 		iter -= ring_size;				\
73d1615ca2SSinan Kaya } while (0)
74d1615ca2SSinan Kaya 
75d1615ca2SSinan Kaya #define HIDMA_CH_STATE(val)	\
76d1615ca2SSinan Kaya 	((val >> HIDMA_CH_STATE_BIT_POS) & HIDMA_CH_STATE_MASK)
77d1615ca2SSinan Kaya 
78d1615ca2SSinan Kaya #define HIDMA_ERR_INT_MASK				\
79d1615ca2SSinan Kaya 	(BIT(HIDMA_IRQ_TR_CH_INVALID_TRE_BIT_POS)   |	\
80d1615ca2SSinan Kaya 	 BIT(HIDMA_IRQ_TR_CH_TRE_RD_RSP_ER_BIT_POS) |	\
81d1615ca2SSinan Kaya 	 BIT(HIDMA_IRQ_EV_CH_WR_RESP_BIT_POS)	    |	\
82d1615ca2SSinan Kaya 	 BIT(HIDMA_IRQ_TR_CH_DATA_RD_ER_BIT_POS)    |	\
83d1615ca2SSinan Kaya 	 BIT(HIDMA_IRQ_TR_CH_DATA_WR_ER_BIT_POS))
84d1615ca2SSinan Kaya 
85d1615ca2SSinan Kaya enum ch_command {
86d1615ca2SSinan Kaya 	HIDMA_CH_DISABLE = 0,
87d1615ca2SSinan Kaya 	HIDMA_CH_ENABLE = 1,
88d1615ca2SSinan Kaya 	HIDMA_CH_SUSPEND = 2,
89d1615ca2SSinan Kaya 	HIDMA_CH_RESET = 9,
90d1615ca2SSinan Kaya };
91d1615ca2SSinan Kaya 
92d1615ca2SSinan Kaya enum ch_state {
93d1615ca2SSinan Kaya 	HIDMA_CH_DISABLED = 0,
94d1615ca2SSinan Kaya 	HIDMA_CH_ENABLED = 1,
95d1615ca2SSinan Kaya 	HIDMA_CH_RUNNING = 2,
96d1615ca2SSinan Kaya 	HIDMA_CH_SUSPENDED = 3,
97d1615ca2SSinan Kaya 	HIDMA_CH_STOPPED = 4,
98d1615ca2SSinan Kaya };
99d1615ca2SSinan Kaya 
100d1615ca2SSinan Kaya enum err_code {
101d1615ca2SSinan Kaya 	HIDMA_EVRE_STATUS_COMPLETE = 1,
102d1615ca2SSinan Kaya 	HIDMA_EVRE_STATUS_ERROR = 4,
103d1615ca2SSinan Kaya };
104d1615ca2SSinan Kaya 
hidma_is_chan_enabled(int state)105d1615ca2SSinan Kaya static int hidma_is_chan_enabled(int state)
106d1615ca2SSinan Kaya {
107d1615ca2SSinan Kaya 	switch (state) {
108d1615ca2SSinan Kaya 	case HIDMA_CH_ENABLED:
109d1615ca2SSinan Kaya 	case HIDMA_CH_RUNNING:
110d1615ca2SSinan Kaya 		return true;
111d1615ca2SSinan Kaya 	default:
112d1615ca2SSinan Kaya 		return false;
113d1615ca2SSinan Kaya 	}
114d1615ca2SSinan Kaya }
115d1615ca2SSinan Kaya 
hidma_ll_free(struct hidma_lldev * lldev,u32 tre_ch)116d1615ca2SSinan Kaya void hidma_ll_free(struct hidma_lldev *lldev, u32 tre_ch)
117d1615ca2SSinan Kaya {
118d1615ca2SSinan Kaya 	struct hidma_tre *tre;
119d1615ca2SSinan Kaya 
120d1615ca2SSinan Kaya 	if (tre_ch >= lldev->nr_tres) {
121d1615ca2SSinan Kaya 		dev_err(lldev->dev, "invalid TRE number in free:%d", tre_ch);
122d1615ca2SSinan Kaya 		return;
123d1615ca2SSinan Kaya 	}
124d1615ca2SSinan Kaya 
125d1615ca2SSinan Kaya 	tre = &lldev->trepool[tre_ch];
126d1615ca2SSinan Kaya 	if (atomic_read(&tre->allocated) != true) {
127d1615ca2SSinan Kaya 		dev_err(lldev->dev, "trying to free an unused TRE:%d", tre_ch);
128d1615ca2SSinan Kaya 		return;
129d1615ca2SSinan Kaya 	}
130d1615ca2SSinan Kaya 
131d1615ca2SSinan Kaya 	atomic_set(&tre->allocated, 0);
132d1615ca2SSinan Kaya }
133d1615ca2SSinan Kaya 
hidma_ll_request(struct hidma_lldev * lldev,u32 sig,const char * dev_name,void (* callback)(void * data),void * data,u32 * tre_ch)134d1615ca2SSinan Kaya int hidma_ll_request(struct hidma_lldev *lldev, u32 sig, const char *dev_name,
135d1615ca2SSinan Kaya 		     void (*callback)(void *data), void *data, u32 *tre_ch)
136d1615ca2SSinan Kaya {
137d1615ca2SSinan Kaya 	unsigned int i;
138d1615ca2SSinan Kaya 	struct hidma_tre *tre;
139d1615ca2SSinan Kaya 	u32 *tre_local;
140d1615ca2SSinan Kaya 
141d1615ca2SSinan Kaya 	if (!tre_ch || !lldev)
142d1615ca2SSinan Kaya 		return -EINVAL;
143d1615ca2SSinan Kaya 
144d1615ca2SSinan Kaya 	/* need to have at least one empty spot in the queue */
145d1615ca2SSinan Kaya 	for (i = 0; i < lldev->nr_tres - 1; i++) {
146d1615ca2SSinan Kaya 		if (atomic_add_unless(&lldev->trepool[i].allocated, 1, 1))
147d1615ca2SSinan Kaya 			break;
148d1615ca2SSinan Kaya 	}
149d1615ca2SSinan Kaya 
150d1615ca2SSinan Kaya 	if (i == (lldev->nr_tres - 1))
151d1615ca2SSinan Kaya 		return -ENOMEM;
152d1615ca2SSinan Kaya 
153d1615ca2SSinan Kaya 	tre = &lldev->trepool[i];
154d1615ca2SSinan Kaya 	tre->dma_sig = sig;
155d1615ca2SSinan Kaya 	tre->dev_name = dev_name;
156d1615ca2SSinan Kaya 	tre->callback = callback;
157d1615ca2SSinan Kaya 	tre->data = data;
158d1615ca2SSinan Kaya 	tre->idx = i;
159d1615ca2SSinan Kaya 	tre->status = 0;
160d1615ca2SSinan Kaya 	tre->queued = 0;
161d1615ca2SSinan Kaya 	tre->err_code = 0;
162d1615ca2SSinan Kaya 	tre->err_info = 0;
163d1615ca2SSinan Kaya 	tre->lldev = lldev;
164d1615ca2SSinan Kaya 	tre_local = &tre->tre_local[0];
1655e2db086SSinan Kaya 	tre_local[HIDMA_TRE_CFG_IDX] = (lldev->chidx & 0xFF) << 8;
166d1615ca2SSinan Kaya 	tre_local[HIDMA_TRE_CFG_IDX] |= BIT(16);	/* set IEOB */
167d1615ca2SSinan Kaya 	*tre_ch = i;
168d1615ca2SSinan Kaya 	if (callback)
169d1615ca2SSinan Kaya 		callback(data);
170d1615ca2SSinan Kaya 	return 0;
171d1615ca2SSinan Kaya }
172d1615ca2SSinan Kaya 
173d1615ca2SSinan Kaya /*
174d1615ca2SSinan Kaya  * Multiple TREs may be queued and waiting in the pending queue.
175d1615ca2SSinan Kaya  */
hidma_ll_tre_complete(struct tasklet_struct * t)17600c4747aSAllen Pais static void hidma_ll_tre_complete(struct tasklet_struct *t)
177d1615ca2SSinan Kaya {
17800c4747aSAllen Pais 	struct hidma_lldev *lldev = from_tasklet(lldev, t, task);
179d1615ca2SSinan Kaya 	struct hidma_tre *tre;
180d1615ca2SSinan Kaya 
181d1615ca2SSinan Kaya 	while (kfifo_out(&lldev->handoff_fifo, &tre, 1)) {
182d1615ca2SSinan Kaya 		/* call the user if it has been read by the hardware */
183d1615ca2SSinan Kaya 		if (tre->callback)
184d1615ca2SSinan Kaya 			tre->callback(tre->data);
185d1615ca2SSinan Kaya 	}
186d1615ca2SSinan Kaya }
187d1615ca2SSinan Kaya 
hidma_post_completed(struct hidma_lldev * lldev,u8 err_info,u8 err_code)1880e858f8dSSinan Kaya static int hidma_post_completed(struct hidma_lldev *lldev, u8 err_info,
1890e858f8dSSinan Kaya 				u8 err_code)
190d1615ca2SSinan Kaya {
191d1615ca2SSinan Kaya 	struct hidma_tre *tre;
192d1615ca2SSinan Kaya 	unsigned long flags;
1930e858f8dSSinan Kaya 	u32 tre_iterator;
194d1615ca2SSinan Kaya 
195d1615ca2SSinan Kaya 	spin_lock_irqsave(&lldev->lock, flags);
1960e858f8dSSinan Kaya 
1970e858f8dSSinan Kaya 	tre_iterator = lldev->tre_processed_off;
198d1615ca2SSinan Kaya 	tre = lldev->pending_tre_list[tre_iterator / HIDMA_TRE_SIZE];
199d1615ca2SSinan Kaya 	if (!tre) {
200d1615ca2SSinan Kaya 		spin_unlock_irqrestore(&lldev->lock, flags);
201d1615ca2SSinan Kaya 		dev_warn(lldev->dev, "tre_index [%d] and tre out of sync\n",
202d1615ca2SSinan Kaya 			 tre_iterator / HIDMA_TRE_SIZE);
203d1615ca2SSinan Kaya 		return -EINVAL;
204d1615ca2SSinan Kaya 	}
205d1615ca2SSinan Kaya 	lldev->pending_tre_list[tre->tre_index] = NULL;
206d1615ca2SSinan Kaya 
207d1615ca2SSinan Kaya 	/*
208d1615ca2SSinan Kaya 	 * Keep track of pending TREs that SW is expecting to receive
209d1615ca2SSinan Kaya 	 * from HW. We got one now. Decrement our counter.
210d1615ca2SSinan Kaya 	 */
211bdcfddfdSSinan Kaya 	if (atomic_dec_return(&lldev->pending_tre_count) < 0) {
212d1615ca2SSinan Kaya 		dev_warn(lldev->dev, "tre count mismatch on completion");
213bdcfddfdSSinan Kaya 		atomic_set(&lldev->pending_tre_count, 0);
214d1615ca2SSinan Kaya 	}
215d1615ca2SSinan Kaya 
2160e858f8dSSinan Kaya 	HIDMA_INCREMENT_ITERATOR(tre_iterator, HIDMA_TRE_SIZE,
2170e858f8dSSinan Kaya 				 lldev->tre_ring_size);
2180e858f8dSSinan Kaya 	lldev->tre_processed_off = tre_iterator;
219d1615ca2SSinan Kaya 	spin_unlock_irqrestore(&lldev->lock, flags);
220d1615ca2SSinan Kaya 
221d1615ca2SSinan Kaya 	tre->err_info = err_info;
222d1615ca2SSinan Kaya 	tre->err_code = err_code;
223d1615ca2SSinan Kaya 	tre->queued = 0;
224d1615ca2SSinan Kaya 
225d1615ca2SSinan Kaya 	kfifo_put(&lldev->handoff_fifo, tre);
226d1615ca2SSinan Kaya 	tasklet_schedule(&lldev->task);
227d1615ca2SSinan Kaya 
228d1615ca2SSinan Kaya 	return 0;
229d1615ca2SSinan Kaya }
230d1615ca2SSinan Kaya 
231d1615ca2SSinan Kaya /*
232d1615ca2SSinan Kaya  * Called to handle the interrupt for the channel.
233d1615ca2SSinan Kaya  * Return a positive number if TRE or EVRE were consumed on this run.
234d1615ca2SSinan Kaya  * Return a positive number if there are pending TREs or EVREs.
235d1615ca2SSinan Kaya  * Return 0 if there is nothing to consume or no pending TREs/EVREs found.
236d1615ca2SSinan Kaya  */
hidma_handle_tre_completion(struct hidma_lldev * lldev)237d1615ca2SSinan Kaya static int hidma_handle_tre_completion(struct hidma_lldev *lldev)
238d1615ca2SSinan Kaya {
239d1615ca2SSinan Kaya 	u32 evre_ring_size = lldev->evre_ring_size;
240d1615ca2SSinan Kaya 	u32 err_info, err_code, evre_write_off;
2410e858f8dSSinan Kaya 	u32 evre_iterator;
242d1615ca2SSinan Kaya 	u32 num_completed = 0;
243d1615ca2SSinan Kaya 
244d1615ca2SSinan Kaya 	evre_write_off = readl_relaxed(lldev->evca + HIDMA_EVCA_WRITE_PTR_REG);
245d1615ca2SSinan Kaya 	evre_iterator = lldev->evre_processed_off;
246d1615ca2SSinan Kaya 
247d1615ca2SSinan Kaya 	if ((evre_write_off > evre_ring_size) ||
248d1615ca2SSinan Kaya 	    (evre_write_off % HIDMA_EVRE_SIZE)) {
249d1615ca2SSinan Kaya 		dev_err(lldev->dev, "HW reports invalid EVRE write offset\n");
250d1615ca2SSinan Kaya 		return 0;
251d1615ca2SSinan Kaya 	}
252d1615ca2SSinan Kaya 
253d1615ca2SSinan Kaya 	/*
254d1615ca2SSinan Kaya 	 * By the time control reaches here the number of EVREs and TREs
255d1615ca2SSinan Kaya 	 * may not match. Only consume the ones that hardware told us.
256d1615ca2SSinan Kaya 	 */
257d1615ca2SSinan Kaya 	while ((evre_iterator != evre_write_off)) {
258d1615ca2SSinan Kaya 		u32 *current_evre = lldev->evre_ring + evre_iterator;
259d1615ca2SSinan Kaya 		u32 cfg;
260d1615ca2SSinan Kaya 
261d1615ca2SSinan Kaya 		cfg = current_evre[HIDMA_EVRE_CFG_IDX];
262d1615ca2SSinan Kaya 		err_info = cfg >> HIDMA_EVRE_ERRINFO_BIT_POS;
263d1615ca2SSinan Kaya 		err_info &= HIDMA_EVRE_ERRINFO_MASK;
264d1615ca2SSinan Kaya 		err_code =
265d1615ca2SSinan Kaya 		    (cfg >> HIDMA_EVRE_CODE_BIT_POS) & HIDMA_EVRE_CODE_MASK;
266d1615ca2SSinan Kaya 
2670e858f8dSSinan Kaya 		if (hidma_post_completed(lldev, err_info, err_code))
268d1615ca2SSinan Kaya 			break;
269d1615ca2SSinan Kaya 
270d1615ca2SSinan Kaya 		HIDMA_INCREMENT_ITERATOR(evre_iterator, HIDMA_EVRE_SIZE,
271d1615ca2SSinan Kaya 					 evre_ring_size);
272d1615ca2SSinan Kaya 
273d1615ca2SSinan Kaya 		/*
274d1615ca2SSinan Kaya 		 * Read the new event descriptor written by the HW.
275d1615ca2SSinan Kaya 		 * As we are processing the delivered events, other events
276d1615ca2SSinan Kaya 		 * get queued to the SW for processing.
277d1615ca2SSinan Kaya 		 */
278d1615ca2SSinan Kaya 		evre_write_off =
279d1615ca2SSinan Kaya 		    readl_relaxed(lldev->evca + HIDMA_EVCA_WRITE_PTR_REG);
280d1615ca2SSinan Kaya 		num_completed++;
281fc737969SSinan Kaya 
282fc737969SSinan Kaya 		/*
283fc737969SSinan Kaya 		 * An error interrupt might have arrived while we are processing
284fc737969SSinan Kaya 		 * the completed interrupt.
285fc737969SSinan Kaya 		 */
286fc737969SSinan Kaya 		if (!hidma_ll_isenabled(lldev))
287fc737969SSinan Kaya 			break;
288d1615ca2SSinan Kaya 	}
289d1615ca2SSinan Kaya 
290d1615ca2SSinan Kaya 	if (num_completed) {
291d1615ca2SSinan Kaya 		u32 evre_read_off = (lldev->evre_processed_off +
292d1615ca2SSinan Kaya 				     HIDMA_EVRE_SIZE * num_completed);
293d1615ca2SSinan Kaya 		evre_read_off = evre_read_off % evre_ring_size;
294d1615ca2SSinan Kaya 		writel(evre_read_off, lldev->evca + HIDMA_EVCA_DOORBELL_REG);
295d1615ca2SSinan Kaya 
296d1615ca2SSinan Kaya 		/* record the last processed tre offset */
297d1615ca2SSinan Kaya 		lldev->evre_processed_off = evre_read_off;
298d1615ca2SSinan Kaya 	}
299d1615ca2SSinan Kaya 
300d1615ca2SSinan Kaya 	return num_completed;
301d1615ca2SSinan Kaya }
302d1615ca2SSinan Kaya 
hidma_cleanup_pending_tre(struct hidma_lldev * lldev,u8 err_info,u8 err_code)303d1615ca2SSinan Kaya void hidma_cleanup_pending_tre(struct hidma_lldev *lldev, u8 err_info,
304d1615ca2SSinan Kaya 			       u8 err_code)
305d1615ca2SSinan Kaya {
306bdcfddfdSSinan Kaya 	while (atomic_read(&lldev->pending_tre_count)) {
3070e858f8dSSinan Kaya 		if (hidma_post_completed(lldev, err_info, err_code))
308d1615ca2SSinan Kaya 			break;
309d1615ca2SSinan Kaya 	}
310d1615ca2SSinan Kaya }
311d1615ca2SSinan Kaya 
hidma_ll_reset(struct hidma_lldev * lldev)312d1615ca2SSinan Kaya static int hidma_ll_reset(struct hidma_lldev *lldev)
313d1615ca2SSinan Kaya {
314d1615ca2SSinan Kaya 	u32 val;
315d1615ca2SSinan Kaya 	int ret;
316d1615ca2SSinan Kaya 
317d1615ca2SSinan Kaya 	val = readl(lldev->trca + HIDMA_TRCA_CTRLSTS_REG);
318d1615ca2SSinan Kaya 	val &= ~(HIDMA_CH_CONTROL_MASK << 16);
319d1615ca2SSinan Kaya 	val |= HIDMA_CH_RESET << 16;
320d1615ca2SSinan Kaya 	writel(val, lldev->trca + HIDMA_TRCA_CTRLSTS_REG);
321d1615ca2SSinan Kaya 
322d1615ca2SSinan Kaya 	/*
323d1615ca2SSinan Kaya 	 * Delay 10ms after reset to allow DMA logic to quiesce.
324d1615ca2SSinan Kaya 	 * Do a polled read up to 1ms and 10ms maximum.
325d1615ca2SSinan Kaya 	 */
326d1615ca2SSinan Kaya 	ret = readl_poll_timeout(lldev->trca + HIDMA_TRCA_CTRLSTS_REG, val,
327d1615ca2SSinan Kaya 				 HIDMA_CH_STATE(val) == HIDMA_CH_DISABLED,
328d1615ca2SSinan Kaya 				 1000, 10000);
329d1615ca2SSinan Kaya 	if (ret) {
330d1615ca2SSinan Kaya 		dev_err(lldev->dev, "transfer channel did not reset\n");
331d1615ca2SSinan Kaya 		return ret;
332d1615ca2SSinan Kaya 	}
333d1615ca2SSinan Kaya 
334d1615ca2SSinan Kaya 	val = readl(lldev->evca + HIDMA_EVCA_CTRLSTS_REG);
335d1615ca2SSinan Kaya 	val &= ~(HIDMA_CH_CONTROL_MASK << 16);
336d1615ca2SSinan Kaya 	val |= HIDMA_CH_RESET << 16;
337d1615ca2SSinan Kaya 	writel(val, lldev->evca + HIDMA_EVCA_CTRLSTS_REG);
338d1615ca2SSinan Kaya 
339d1615ca2SSinan Kaya 	/*
340d1615ca2SSinan Kaya 	 * Delay 10ms after reset to allow DMA logic to quiesce.
341d1615ca2SSinan Kaya 	 * Do a polled read up to 1ms and 10ms maximum.
342d1615ca2SSinan Kaya 	 */
343d1615ca2SSinan Kaya 	ret = readl_poll_timeout(lldev->evca + HIDMA_EVCA_CTRLSTS_REG, val,
344d1615ca2SSinan Kaya 				 HIDMA_CH_STATE(val) == HIDMA_CH_DISABLED,
345d1615ca2SSinan Kaya 				 1000, 10000);
346d1615ca2SSinan Kaya 	if (ret)
347d1615ca2SSinan Kaya 		return ret;
348d1615ca2SSinan Kaya 
349d1615ca2SSinan Kaya 	lldev->trch_state = HIDMA_CH_DISABLED;
350d1615ca2SSinan Kaya 	lldev->evch_state = HIDMA_CH_DISABLED;
351d1615ca2SSinan Kaya 	return 0;
352d1615ca2SSinan Kaya }
353d1615ca2SSinan Kaya 
354d1615ca2SSinan Kaya /*
355d1615ca2SSinan Kaya  * The interrupt handler for HIDMA will try to consume as many pending
356d1615ca2SSinan Kaya  * EVRE from the event queue as possible. Each EVRE has an associated
357d1615ca2SSinan Kaya  * TRE that holds the user interface parameters. EVRE reports the
358d1615ca2SSinan Kaya  * result of the transaction. Hardware guarantees ordering between EVREs
359d1615ca2SSinan Kaya  * and TREs. We use last processed offset to figure out which TRE is
360d1615ca2SSinan Kaya  * associated with which EVRE. If two TREs are consumed by HW, the EVREs
361d1615ca2SSinan Kaya  * are in order in the event ring.
362d1615ca2SSinan Kaya  *
363d1615ca2SSinan Kaya  * This handler will do a one pass for consuming EVREs. Other EVREs may
364d1615ca2SSinan Kaya  * be delivered while we are working. It will try to consume incoming
365d1615ca2SSinan Kaya  * EVREs one more time and return.
366d1615ca2SSinan Kaya  *
367d1615ca2SSinan Kaya  * For unprocessed EVREs, hardware will trigger another interrupt until
368d1615ca2SSinan Kaya  * all the interrupt bits are cleared.
369d1615ca2SSinan Kaya  *
370d1615ca2SSinan Kaya  * Hardware guarantees that by the time interrupt is observed, all data
371d1615ca2SSinan Kaya  * transactions in flight are delivered to their respective places and
372d1615ca2SSinan Kaya  * are visible to the CPU.
373d1615ca2SSinan Kaya  *
374d1615ca2SSinan Kaya  * On demand paging for IOMMU is only supported for PCIe via PRI
375d1615ca2SSinan Kaya  * (Page Request Interface) not for HIDMA. All other hardware instances
376d1615ca2SSinan Kaya  * including HIDMA work on pinned DMA addresses.
377d1615ca2SSinan Kaya  *
378d1615ca2SSinan Kaya  * HIDMA is not aware of IOMMU presence since it follows the DMA API. All
379d1615ca2SSinan Kaya  * IOMMU latency will be built into the data movement time. By the time
380d1615ca2SSinan Kaya  * interrupt happens, IOMMU lookups + data movement has already taken place.
381d1615ca2SSinan Kaya  *
382d1615ca2SSinan Kaya  * While the first read in a typical PCI endpoint ISR flushes all outstanding
383d1615ca2SSinan Kaya  * requests traditionally to the destination, this concept does not apply
384d1615ca2SSinan Kaya  * here for this HW.
385d1615ca2SSinan Kaya  */
hidma_ll_int_handler_internal(struct hidma_lldev * lldev,int cause)3869483d9aeSSinan Kaya static void hidma_ll_int_handler_internal(struct hidma_lldev *lldev, int cause)
387d1615ca2SSinan Kaya {
38838680bc6SSinan Kaya 	unsigned long irqflags;
38938680bc6SSinan Kaya 
390d1615ca2SSinan Kaya 	if (cause & HIDMA_ERR_INT_MASK) {
391793ae66cSSinan Kaya 		dev_err(lldev->dev, "error 0x%x, disabling...\n",
392d1615ca2SSinan Kaya 				cause);
393d1615ca2SSinan Kaya 
394d1615ca2SSinan Kaya 		/* Clear out pending interrupts */
395d1615ca2SSinan Kaya 		writel(cause, lldev->evca + HIDMA_EVCA_IRQ_CLR_REG);
396d1615ca2SSinan Kaya 
397793ae66cSSinan Kaya 		/* No further submissions. */
398793ae66cSSinan Kaya 		hidma_ll_disable(lldev);
399793ae66cSSinan Kaya 
400793ae66cSSinan Kaya 		/* Driver completes the txn and intimates the client.*/
401793ae66cSSinan Kaya 		hidma_cleanup_pending_tre(lldev, 0xFF,
402793ae66cSSinan Kaya 					  HIDMA_EVRE_STATUS_ERROR);
4039483d9aeSSinan Kaya 
4049483d9aeSSinan Kaya 		return;
405d1615ca2SSinan Kaya 	}
406d1615ca2SSinan Kaya 
40738680bc6SSinan Kaya 	spin_lock_irqsave(&lldev->lock, irqflags);
40838680bc6SSinan Kaya 	writel_relaxed(cause, lldev->evca + HIDMA_EVCA_IRQ_CLR_REG);
40938680bc6SSinan Kaya 	spin_unlock_irqrestore(&lldev->lock, irqflags);
41038680bc6SSinan Kaya 
411d1615ca2SSinan Kaya 	/*
4129483d9aeSSinan Kaya 	 * Fine tuned for this HW...
4139483d9aeSSinan Kaya 	 *
4149483d9aeSSinan Kaya 	 * This ISR has been designed for this particular hardware. Relaxed
4159483d9aeSSinan Kaya 	 * read and write accessors are used for performance reasons due to
4169483d9aeSSinan Kaya 	 * interrupt delivery guarantees. Do not copy this code blindly and
4179483d9aeSSinan Kaya 	 * expect that to work.
4189483d9aeSSinan Kaya 	 *
419d1615ca2SSinan Kaya 	 * Try to consume as many EVREs as possible.
420d1615ca2SSinan Kaya 	 */
421d1615ca2SSinan Kaya 	hidma_handle_tre_completion(lldev);
4229483d9aeSSinan Kaya }
4239483d9aeSSinan Kaya 
hidma_ll_inthandler(int chirq,void * arg)4249483d9aeSSinan Kaya irqreturn_t hidma_ll_inthandler(int chirq, void *arg)
4259483d9aeSSinan Kaya {
4269483d9aeSSinan Kaya 	struct hidma_lldev *lldev = arg;
4279483d9aeSSinan Kaya 	u32 status;
4289483d9aeSSinan Kaya 	u32 enable;
4299483d9aeSSinan Kaya 	u32 cause;
4309483d9aeSSinan Kaya 
4319483d9aeSSinan Kaya 	status = readl_relaxed(lldev->evca + HIDMA_EVCA_IRQ_STAT_REG);
4329483d9aeSSinan Kaya 	enable = readl_relaxed(lldev->evca + HIDMA_EVCA_IRQ_EN_REG);
4339483d9aeSSinan Kaya 	cause = status & enable;
4349483d9aeSSinan Kaya 
4359483d9aeSSinan Kaya 	while (cause) {
4369483d9aeSSinan Kaya 		hidma_ll_int_handler_internal(lldev, cause);
437d1615ca2SSinan Kaya 
438d1615ca2SSinan Kaya 		/*
439d1615ca2SSinan Kaya 		 * Another interrupt might have arrived while we are
440d1615ca2SSinan Kaya 		 * processing this one. Read the new cause.
441d1615ca2SSinan Kaya 		 */
442d1615ca2SSinan Kaya 		status = readl_relaxed(lldev->evca + HIDMA_EVCA_IRQ_STAT_REG);
443d1615ca2SSinan Kaya 		enable = readl_relaxed(lldev->evca + HIDMA_EVCA_IRQ_EN_REG);
444d1615ca2SSinan Kaya 		cause = status & enable;
445d1615ca2SSinan Kaya 	}
446d1615ca2SSinan Kaya 
447d1615ca2SSinan Kaya 	return IRQ_HANDLED;
448d1615ca2SSinan Kaya }
449d1615ca2SSinan Kaya 
hidma_ll_inthandler_msi(int chirq,void * arg,int cause)4501c0e3e82SSinan Kaya irqreturn_t hidma_ll_inthandler_msi(int chirq, void *arg, int cause)
4511c0e3e82SSinan Kaya {
4521c0e3e82SSinan Kaya 	struct hidma_lldev *lldev = arg;
4531c0e3e82SSinan Kaya 
4541c0e3e82SSinan Kaya 	hidma_ll_int_handler_internal(lldev, cause);
4551c0e3e82SSinan Kaya 	return IRQ_HANDLED;
4561c0e3e82SSinan Kaya }
4571c0e3e82SSinan Kaya 
hidma_ll_enable(struct hidma_lldev * lldev)458d1615ca2SSinan Kaya int hidma_ll_enable(struct hidma_lldev *lldev)
459d1615ca2SSinan Kaya {
460d1615ca2SSinan Kaya 	u32 val;
461d1615ca2SSinan Kaya 	int ret;
462d1615ca2SSinan Kaya 
463d1615ca2SSinan Kaya 	val = readl(lldev->evca + HIDMA_EVCA_CTRLSTS_REG);
464d1615ca2SSinan Kaya 	val &= ~(HIDMA_CH_CONTROL_MASK << 16);
465d1615ca2SSinan Kaya 	val |= HIDMA_CH_ENABLE << 16;
466d1615ca2SSinan Kaya 	writel(val, lldev->evca + HIDMA_EVCA_CTRLSTS_REG);
467d1615ca2SSinan Kaya 
468d1615ca2SSinan Kaya 	ret = readl_poll_timeout(lldev->evca + HIDMA_EVCA_CTRLSTS_REG, val,
469d1615ca2SSinan Kaya 				 hidma_is_chan_enabled(HIDMA_CH_STATE(val)),
470d1615ca2SSinan Kaya 				 1000, 10000);
471d1615ca2SSinan Kaya 	if (ret) {
472d1615ca2SSinan Kaya 		dev_err(lldev->dev, "event channel did not get enabled\n");
473d1615ca2SSinan Kaya 		return ret;
474d1615ca2SSinan Kaya 	}
475d1615ca2SSinan Kaya 
476d1615ca2SSinan Kaya 	val = readl(lldev->trca + HIDMA_TRCA_CTRLSTS_REG);
477d1615ca2SSinan Kaya 	val &= ~(HIDMA_CH_CONTROL_MASK << 16);
478d1615ca2SSinan Kaya 	val |= HIDMA_CH_ENABLE << 16;
479d1615ca2SSinan Kaya 	writel(val, lldev->trca + HIDMA_TRCA_CTRLSTS_REG);
480d1615ca2SSinan Kaya 
481d1615ca2SSinan Kaya 	ret = readl_poll_timeout(lldev->trca + HIDMA_TRCA_CTRLSTS_REG, val,
482d1615ca2SSinan Kaya 				 hidma_is_chan_enabled(HIDMA_CH_STATE(val)),
483d1615ca2SSinan Kaya 				 1000, 10000);
484d1615ca2SSinan Kaya 	if (ret) {
485d1615ca2SSinan Kaya 		dev_err(lldev->dev, "transfer channel did not get enabled\n");
486d1615ca2SSinan Kaya 		return ret;
487d1615ca2SSinan Kaya 	}
488d1615ca2SSinan Kaya 
489d1615ca2SSinan Kaya 	lldev->trch_state = HIDMA_CH_ENABLED;
490d1615ca2SSinan Kaya 	lldev->evch_state = HIDMA_CH_ENABLED;
491d1615ca2SSinan Kaya 
492c3a45287SSinan Kaya 	/* enable irqs */
493c3a45287SSinan Kaya 	writel(ENABLE_IRQS, lldev->evca + HIDMA_EVCA_IRQ_EN_REG);
494c3a45287SSinan Kaya 
495d1615ca2SSinan Kaya 	return 0;
496d1615ca2SSinan Kaya }
497d1615ca2SSinan Kaya 
hidma_ll_start(struct hidma_lldev * lldev)498d1615ca2SSinan Kaya void hidma_ll_start(struct hidma_lldev *lldev)
499d1615ca2SSinan Kaya {
500d1615ca2SSinan Kaya 	unsigned long irqflags;
501d1615ca2SSinan Kaya 
502d1615ca2SSinan Kaya 	spin_lock_irqsave(&lldev->lock, irqflags);
503d1615ca2SSinan Kaya 	writel(lldev->tre_write_offset, lldev->trca + HIDMA_TRCA_DOORBELL_REG);
504d1615ca2SSinan Kaya 	spin_unlock_irqrestore(&lldev->lock, irqflags);
505d1615ca2SSinan Kaya }
506d1615ca2SSinan Kaya 
hidma_ll_isenabled(struct hidma_lldev * lldev)507d1615ca2SSinan Kaya bool hidma_ll_isenabled(struct hidma_lldev *lldev)
508d1615ca2SSinan Kaya {
509d1615ca2SSinan Kaya 	u32 val;
510d1615ca2SSinan Kaya 
511d1615ca2SSinan Kaya 	val = readl(lldev->trca + HIDMA_TRCA_CTRLSTS_REG);
512d1615ca2SSinan Kaya 	lldev->trch_state = HIDMA_CH_STATE(val);
513d1615ca2SSinan Kaya 	val = readl(lldev->evca + HIDMA_EVCA_CTRLSTS_REG);
514d1615ca2SSinan Kaya 	lldev->evch_state = HIDMA_CH_STATE(val);
515d1615ca2SSinan Kaya 
516d1615ca2SSinan Kaya 	/* both channels have to be enabled before calling this function */
517d1615ca2SSinan Kaya 	if (hidma_is_chan_enabled(lldev->trch_state) &&
518d1615ca2SSinan Kaya 	    hidma_is_chan_enabled(lldev->evch_state))
519d1615ca2SSinan Kaya 		return true;
520d1615ca2SSinan Kaya 
521d1615ca2SSinan Kaya 	return false;
522d1615ca2SSinan Kaya }
523d1615ca2SSinan Kaya 
hidma_ll_queue_request(struct hidma_lldev * lldev,u32 tre_ch)524d1615ca2SSinan Kaya void hidma_ll_queue_request(struct hidma_lldev *lldev, u32 tre_ch)
525d1615ca2SSinan Kaya {
526d1615ca2SSinan Kaya 	struct hidma_tre *tre;
527d1615ca2SSinan Kaya 	unsigned long flags;
528d1615ca2SSinan Kaya 
529d1615ca2SSinan Kaya 	tre = &lldev->trepool[tre_ch];
530d1615ca2SSinan Kaya 
531d1615ca2SSinan Kaya 	/* copy the TRE into its location in the TRE ring */
532d1615ca2SSinan Kaya 	spin_lock_irqsave(&lldev->lock, flags);
533d1615ca2SSinan Kaya 	tre->tre_index = lldev->tre_write_offset / HIDMA_TRE_SIZE;
534d1615ca2SSinan Kaya 	lldev->pending_tre_list[tre->tre_index] = tre;
535d1615ca2SSinan Kaya 	memcpy(lldev->tre_ring + lldev->tre_write_offset,
536d1615ca2SSinan Kaya 			&tre->tre_local[0], HIDMA_TRE_SIZE);
537d1615ca2SSinan Kaya 	tre->err_code = 0;
538d1615ca2SSinan Kaya 	tre->err_info = 0;
539d1615ca2SSinan Kaya 	tre->queued = 1;
540bdcfddfdSSinan Kaya 	atomic_inc(&lldev->pending_tre_count);
541d1615ca2SSinan Kaya 	lldev->tre_write_offset = (lldev->tre_write_offset + HIDMA_TRE_SIZE)
542d1615ca2SSinan Kaya 					% lldev->tre_ring_size;
543d1615ca2SSinan Kaya 	spin_unlock_irqrestore(&lldev->lock, flags);
544d1615ca2SSinan Kaya }
545d1615ca2SSinan Kaya 
546d1615ca2SSinan Kaya /*
547d1615ca2SSinan Kaya  * Note that even though we stop this channel if there is a pending transaction
548d1615ca2SSinan Kaya  * in flight it will complete and follow the callback. This request will
549d1615ca2SSinan Kaya  * prevent further requests to be made.
550d1615ca2SSinan Kaya  */
hidma_ll_disable(struct hidma_lldev * lldev)551d1615ca2SSinan Kaya int hidma_ll_disable(struct hidma_lldev *lldev)
552d1615ca2SSinan Kaya {
553d1615ca2SSinan Kaya 	u32 val;
554d1615ca2SSinan Kaya 	int ret;
555d1615ca2SSinan Kaya 
5567dcec757SSinan Kaya 	/* The channel needs to be in working state */
5577dcec757SSinan Kaya 	if (!hidma_ll_isenabled(lldev))
558d1615ca2SSinan Kaya 		return 0;
559d1615ca2SSinan Kaya 
560d1615ca2SSinan Kaya 	val = readl(lldev->trca + HIDMA_TRCA_CTRLSTS_REG);
561d1615ca2SSinan Kaya 	val &= ~(HIDMA_CH_CONTROL_MASK << 16);
562d1615ca2SSinan Kaya 	val |= HIDMA_CH_SUSPEND << 16;
563d1615ca2SSinan Kaya 	writel(val, lldev->trca + HIDMA_TRCA_CTRLSTS_REG);
564d1615ca2SSinan Kaya 
565d1615ca2SSinan Kaya 	/*
566d1615ca2SSinan Kaya 	 * Start the wait right after the suspend is confirmed.
567d1615ca2SSinan Kaya 	 * Do a polled read up to 1ms and 10ms maximum.
568d1615ca2SSinan Kaya 	 */
569d1615ca2SSinan Kaya 	ret = readl_poll_timeout(lldev->trca + HIDMA_TRCA_CTRLSTS_REG, val,
570d1615ca2SSinan Kaya 				 HIDMA_CH_STATE(val) == HIDMA_CH_SUSPENDED,
571d1615ca2SSinan Kaya 				 1000, 10000);
572d1615ca2SSinan Kaya 	if (ret)
573d1615ca2SSinan Kaya 		return ret;
574d1615ca2SSinan Kaya 
575d1615ca2SSinan Kaya 	val = readl(lldev->evca + HIDMA_EVCA_CTRLSTS_REG);
576d1615ca2SSinan Kaya 	val &= ~(HIDMA_CH_CONTROL_MASK << 16);
577d1615ca2SSinan Kaya 	val |= HIDMA_CH_SUSPEND << 16;
578d1615ca2SSinan Kaya 	writel(val, lldev->evca + HIDMA_EVCA_CTRLSTS_REG);
579d1615ca2SSinan Kaya 
580d1615ca2SSinan Kaya 	/*
581d1615ca2SSinan Kaya 	 * Start the wait right after the suspend is confirmed
582d1615ca2SSinan Kaya 	 * Delay up to 10ms after reset to allow DMA logic to quiesce.
583d1615ca2SSinan Kaya 	 */
584d1615ca2SSinan Kaya 	ret = readl_poll_timeout(lldev->evca + HIDMA_EVCA_CTRLSTS_REG, val,
585d1615ca2SSinan Kaya 				 HIDMA_CH_STATE(val) == HIDMA_CH_SUSPENDED,
586d1615ca2SSinan Kaya 				 1000, 10000);
587d1615ca2SSinan Kaya 	if (ret)
588d1615ca2SSinan Kaya 		return ret;
589d1615ca2SSinan Kaya 
590d1615ca2SSinan Kaya 	lldev->trch_state = HIDMA_CH_SUSPENDED;
591d1615ca2SSinan Kaya 	lldev->evch_state = HIDMA_CH_SUSPENDED;
592c3a45287SSinan Kaya 
593c3a45287SSinan Kaya 	/* disable interrupts */
594c3a45287SSinan Kaya 	writel(0, lldev->evca + HIDMA_EVCA_IRQ_EN_REG);
595d1615ca2SSinan Kaya 	return 0;
596d1615ca2SSinan Kaya }
597d1615ca2SSinan Kaya 
hidma_ll_set_transfer_params(struct hidma_lldev * lldev,u32 tre_ch,dma_addr_t src,dma_addr_t dest,u32 len,u32 flags,u32 txntype)598d1615ca2SSinan Kaya void hidma_ll_set_transfer_params(struct hidma_lldev *lldev, u32 tre_ch,
599d1615ca2SSinan Kaya 				  dma_addr_t src, dma_addr_t dest, u32 len,
6005e2db086SSinan Kaya 				  u32 flags, u32 txntype)
601d1615ca2SSinan Kaya {
602d1615ca2SSinan Kaya 	struct hidma_tre *tre;
603d1615ca2SSinan Kaya 	u32 *tre_local;
604d1615ca2SSinan Kaya 
605d1615ca2SSinan Kaya 	if (tre_ch >= lldev->nr_tres) {
606d1615ca2SSinan Kaya 		dev_err(lldev->dev, "invalid TRE number in transfer params:%d",
607d1615ca2SSinan Kaya 			tre_ch);
608d1615ca2SSinan Kaya 		return;
609d1615ca2SSinan Kaya 	}
610d1615ca2SSinan Kaya 
611d1615ca2SSinan Kaya 	tre = &lldev->trepool[tre_ch];
612d1615ca2SSinan Kaya 	if (atomic_read(&tre->allocated) != true) {
613d1615ca2SSinan Kaya 		dev_err(lldev->dev, "trying to set params on an unused TRE:%d",
614d1615ca2SSinan Kaya 			tre_ch);
615d1615ca2SSinan Kaya 		return;
616d1615ca2SSinan Kaya 	}
617d1615ca2SSinan Kaya 
618d1615ca2SSinan Kaya 	tre_local = &tre->tre_local[0];
6195e2db086SSinan Kaya 	tre_local[HIDMA_TRE_CFG_IDX] &= ~GENMASK(7, 0);
6205e2db086SSinan Kaya 	tre_local[HIDMA_TRE_CFG_IDX] |= txntype;
621d1615ca2SSinan Kaya 	tre_local[HIDMA_TRE_LEN_IDX] = len;
622d1615ca2SSinan Kaya 	tre_local[HIDMA_TRE_SRC_LOW_IDX] = lower_32_bits(src);
623d1615ca2SSinan Kaya 	tre_local[HIDMA_TRE_SRC_HI_IDX] = upper_32_bits(src);
624d1615ca2SSinan Kaya 	tre_local[HIDMA_TRE_DEST_LOW_IDX] = lower_32_bits(dest);
625d1615ca2SSinan Kaya 	tre_local[HIDMA_TRE_DEST_HI_IDX] = upper_32_bits(dest);
626d1615ca2SSinan Kaya 	tre->int_flags = flags;
627d1615ca2SSinan Kaya }
628d1615ca2SSinan Kaya 
629d1615ca2SSinan Kaya /*
630d1615ca2SSinan Kaya  * Called during initialization and after an error condition
631d1615ca2SSinan Kaya  * to restore hardware state.
632d1615ca2SSinan Kaya  */
hidma_ll_setup(struct hidma_lldev * lldev)633d1615ca2SSinan Kaya int hidma_ll_setup(struct hidma_lldev *lldev)
634d1615ca2SSinan Kaya {
635d1615ca2SSinan Kaya 	int rc;
636d1615ca2SSinan Kaya 	u64 addr;
637d1615ca2SSinan Kaya 	u32 val;
638d1615ca2SSinan Kaya 	u32 nr_tres = lldev->nr_tres;
639d1615ca2SSinan Kaya 
640bdcfddfdSSinan Kaya 	atomic_set(&lldev->pending_tre_count, 0);
641d1615ca2SSinan Kaya 	lldev->tre_processed_off = 0;
642d1615ca2SSinan Kaya 	lldev->evre_processed_off = 0;
643d1615ca2SSinan Kaya 	lldev->tre_write_offset = 0;
644d1615ca2SSinan Kaya 
645d1615ca2SSinan Kaya 	/* disable interrupts */
646d1615ca2SSinan Kaya 	writel(0, lldev->evca + HIDMA_EVCA_IRQ_EN_REG);
647d1615ca2SSinan Kaya 
648d1615ca2SSinan Kaya 	/* clear all pending interrupts */
649d1615ca2SSinan Kaya 	val = readl(lldev->evca + HIDMA_EVCA_IRQ_STAT_REG);
650d1615ca2SSinan Kaya 	writel(val, lldev->evca + HIDMA_EVCA_IRQ_CLR_REG);
651d1615ca2SSinan Kaya 
652d1615ca2SSinan Kaya 	rc = hidma_ll_reset(lldev);
653d1615ca2SSinan Kaya 	if (rc)
654d1615ca2SSinan Kaya 		return rc;
655d1615ca2SSinan Kaya 
656d1615ca2SSinan Kaya 	/*
657d1615ca2SSinan Kaya 	 * Clear all pending interrupts again.
658d1615ca2SSinan Kaya 	 * Otherwise, we observe reset complete interrupts.
659d1615ca2SSinan Kaya 	 */
660d1615ca2SSinan Kaya 	val = readl(lldev->evca + HIDMA_EVCA_IRQ_STAT_REG);
661d1615ca2SSinan Kaya 	writel(val, lldev->evca + HIDMA_EVCA_IRQ_CLR_REG);
662d1615ca2SSinan Kaya 
663d1615ca2SSinan Kaya 	/* disable interrupts again after reset */
664d1615ca2SSinan Kaya 	writel(0, lldev->evca + HIDMA_EVCA_IRQ_EN_REG);
665d1615ca2SSinan Kaya 
666d1615ca2SSinan Kaya 	addr = lldev->tre_dma;
667d1615ca2SSinan Kaya 	writel(lower_32_bits(addr), lldev->trca + HIDMA_TRCA_RING_LOW_REG);
668d1615ca2SSinan Kaya 	writel(upper_32_bits(addr), lldev->trca + HIDMA_TRCA_RING_HIGH_REG);
669d1615ca2SSinan Kaya 	writel(lldev->tre_ring_size, lldev->trca + HIDMA_TRCA_RING_LEN_REG);
670d1615ca2SSinan Kaya 
671d1615ca2SSinan Kaya 	addr = lldev->evre_dma;
672d1615ca2SSinan Kaya 	writel(lower_32_bits(addr), lldev->evca + HIDMA_EVCA_RING_LOW_REG);
673d1615ca2SSinan Kaya 	writel(upper_32_bits(addr), lldev->evca + HIDMA_EVCA_RING_HIGH_REG);
674d1615ca2SSinan Kaya 	writel(HIDMA_EVRE_SIZE * nr_tres,
675d1615ca2SSinan Kaya 			lldev->evca + HIDMA_EVCA_RING_LEN_REG);
676d1615ca2SSinan Kaya 
677d3eab504SSinan Kaya 	/* configure interrupts */
678d3eab504SSinan Kaya 	hidma_ll_setup_irq(lldev, lldev->msi_support);
679d3eab504SSinan Kaya 
680d3eab504SSinan Kaya 	rc = hidma_ll_enable(lldev);
681d3eab504SSinan Kaya 	if (rc)
682d3eab504SSinan Kaya 		return rc;
683d3eab504SSinan Kaya 
684d3eab504SSinan Kaya 	return rc;
685d3eab504SSinan Kaya }
686d3eab504SSinan Kaya 
hidma_ll_setup_irq(struct hidma_lldev * lldev,bool msi)687d3eab504SSinan Kaya void hidma_ll_setup_irq(struct hidma_lldev *lldev, bool msi)
688d3eab504SSinan Kaya {
689d3eab504SSinan Kaya 	u32 val;
690d3eab504SSinan Kaya 
691d3eab504SSinan Kaya 	lldev->msi_support = msi;
692d3eab504SSinan Kaya 
693d3eab504SSinan Kaya 	/* disable interrupts again after reset */
694d3eab504SSinan Kaya 	writel(0, lldev->evca + HIDMA_EVCA_IRQ_CLR_REG);
695d3eab504SSinan Kaya 	writel(0, lldev->evca + HIDMA_EVCA_IRQ_EN_REG);
696d3eab504SSinan Kaya 
697d3eab504SSinan Kaya 	/* support IRQ by default */
698d1615ca2SSinan Kaya 	val = readl(lldev->evca + HIDMA_EVCA_INTCTRL_REG);
699d1615ca2SSinan Kaya 	val &= ~0xF;
700d3eab504SSinan Kaya 	if (!lldev->msi_support)
701d3eab504SSinan Kaya 		val = val | 0x1;
702d1615ca2SSinan Kaya 	writel(val, lldev->evca + HIDMA_EVCA_INTCTRL_REG);
703d1615ca2SSinan Kaya 
704d1615ca2SSinan Kaya 	/* clear all pending interrupts and enable them */
705d1615ca2SSinan Kaya 	writel(ENABLE_IRQS, lldev->evca + HIDMA_EVCA_IRQ_CLR_REG);
706d1615ca2SSinan Kaya 	writel(ENABLE_IRQS, lldev->evca + HIDMA_EVCA_IRQ_EN_REG);
707d1615ca2SSinan Kaya }
708d1615ca2SSinan Kaya 
hidma_ll_init(struct device * dev,u32 nr_tres,void __iomem * trca,void __iomem * evca,u8 chidx)709d1615ca2SSinan Kaya struct hidma_lldev *hidma_ll_init(struct device *dev, u32 nr_tres,
710d1615ca2SSinan Kaya 				  void __iomem *trca, void __iomem *evca,
711d1615ca2SSinan Kaya 				  u8 chidx)
712d1615ca2SSinan Kaya {
713d1615ca2SSinan Kaya 	u32 required_bytes;
714d1615ca2SSinan Kaya 	struct hidma_lldev *lldev;
715d1615ca2SSinan Kaya 	int rc;
716d1615ca2SSinan Kaya 	size_t sz;
717d1615ca2SSinan Kaya 
718d1615ca2SSinan Kaya 	if (!trca || !evca || !dev || !nr_tres)
719d1615ca2SSinan Kaya 		return NULL;
720d1615ca2SSinan Kaya 
721d1615ca2SSinan Kaya 	/* need at least four TREs */
722d1615ca2SSinan Kaya 	if (nr_tres < 4)
723d1615ca2SSinan Kaya 		return NULL;
724d1615ca2SSinan Kaya 
725d1615ca2SSinan Kaya 	/* need an extra space */
726d1615ca2SSinan Kaya 	nr_tres += 1;
727d1615ca2SSinan Kaya 
728d1615ca2SSinan Kaya 	lldev = devm_kzalloc(dev, sizeof(struct hidma_lldev), GFP_KERNEL);
729d1615ca2SSinan Kaya 	if (!lldev)
730d1615ca2SSinan Kaya 		return NULL;
731d1615ca2SSinan Kaya 
732d1615ca2SSinan Kaya 	lldev->evca = evca;
733d1615ca2SSinan Kaya 	lldev->trca = trca;
734d1615ca2SSinan Kaya 	lldev->dev = dev;
735d1615ca2SSinan Kaya 	sz = sizeof(struct hidma_tre);
736d1615ca2SSinan Kaya 	lldev->trepool = devm_kcalloc(lldev->dev, nr_tres, sz, GFP_KERNEL);
737d1615ca2SSinan Kaya 	if (!lldev->trepool)
738d1615ca2SSinan Kaya 		return NULL;
739d1615ca2SSinan Kaya 
740d1615ca2SSinan Kaya 	required_bytes = sizeof(lldev->pending_tre_list[0]);
741d1615ca2SSinan Kaya 	lldev->pending_tre_list = devm_kcalloc(dev, nr_tres, required_bytes,
742d1615ca2SSinan Kaya 					       GFP_KERNEL);
743d1615ca2SSinan Kaya 	if (!lldev->pending_tre_list)
744d1615ca2SSinan Kaya 		return NULL;
745d1615ca2SSinan Kaya 
746d1615ca2SSinan Kaya 	sz = (HIDMA_TRE_SIZE + 1) * nr_tres;
747d1615ca2SSinan Kaya 	lldev->tre_ring = dmam_alloc_coherent(dev, sz, &lldev->tre_dma,
748d1615ca2SSinan Kaya 					      GFP_KERNEL);
749d1615ca2SSinan Kaya 	if (!lldev->tre_ring)
750d1615ca2SSinan Kaya 		return NULL;
751d1615ca2SSinan Kaya 
752d1615ca2SSinan Kaya 	lldev->tre_ring_size = HIDMA_TRE_SIZE * nr_tres;
753d1615ca2SSinan Kaya 	lldev->nr_tres = nr_tres;
754d1615ca2SSinan Kaya 
755d1615ca2SSinan Kaya 	/* the TRE ring has to be TRE_SIZE aligned */
756d1615ca2SSinan Kaya 	if (!IS_ALIGNED(lldev->tre_dma, HIDMA_TRE_SIZE)) {
757d1615ca2SSinan Kaya 		u8 tre_ring_shift;
758d1615ca2SSinan Kaya 
759d1615ca2SSinan Kaya 		tre_ring_shift = lldev->tre_dma % HIDMA_TRE_SIZE;
760d1615ca2SSinan Kaya 		tre_ring_shift = HIDMA_TRE_SIZE - tre_ring_shift;
761d1615ca2SSinan Kaya 		lldev->tre_dma += tre_ring_shift;
762d1615ca2SSinan Kaya 		lldev->tre_ring += tre_ring_shift;
763d1615ca2SSinan Kaya 	}
764d1615ca2SSinan Kaya 
765d1615ca2SSinan Kaya 	sz = (HIDMA_EVRE_SIZE + 1) * nr_tres;
766d1615ca2SSinan Kaya 	lldev->evre_ring = dmam_alloc_coherent(dev, sz, &lldev->evre_dma,
767d1615ca2SSinan Kaya 					       GFP_KERNEL);
768d1615ca2SSinan Kaya 	if (!lldev->evre_ring)
769d1615ca2SSinan Kaya 		return NULL;
770d1615ca2SSinan Kaya 
771d1615ca2SSinan Kaya 	lldev->evre_ring_size = HIDMA_EVRE_SIZE * nr_tres;
772d1615ca2SSinan Kaya 
773d1615ca2SSinan Kaya 	/* the EVRE ring has to be EVRE_SIZE aligned */
774d1615ca2SSinan Kaya 	if (!IS_ALIGNED(lldev->evre_dma, HIDMA_EVRE_SIZE)) {
775d1615ca2SSinan Kaya 		u8 evre_ring_shift;
776d1615ca2SSinan Kaya 
777d1615ca2SSinan Kaya 		evre_ring_shift = lldev->evre_dma % HIDMA_EVRE_SIZE;
778d1615ca2SSinan Kaya 		evre_ring_shift = HIDMA_EVRE_SIZE - evre_ring_shift;
779d1615ca2SSinan Kaya 		lldev->evre_dma += evre_ring_shift;
780d1615ca2SSinan Kaya 		lldev->evre_ring += evre_ring_shift;
781d1615ca2SSinan Kaya 	}
782d1615ca2SSinan Kaya 	lldev->nr_tres = nr_tres;
783d1615ca2SSinan Kaya 	lldev->chidx = chidx;
784d1615ca2SSinan Kaya 
785d1615ca2SSinan Kaya 	sz = nr_tres * sizeof(struct hidma_tre *);
786d1615ca2SSinan Kaya 	rc = kfifo_alloc(&lldev->handoff_fifo, sz, GFP_KERNEL);
787d1615ca2SSinan Kaya 	if (rc)
788d1615ca2SSinan Kaya 		return NULL;
789d1615ca2SSinan Kaya 
790d1615ca2SSinan Kaya 	rc = hidma_ll_setup(lldev);
791d1615ca2SSinan Kaya 	if (rc)
792d1615ca2SSinan Kaya 		return NULL;
793d1615ca2SSinan Kaya 
794d1615ca2SSinan Kaya 	spin_lock_init(&lldev->lock);
79500c4747aSAllen Pais 	tasklet_setup(&lldev->task, hidma_ll_tre_complete);
796d1615ca2SSinan Kaya 	lldev->initialized = 1;
797d1615ca2SSinan Kaya 	writel(ENABLE_IRQS, lldev->evca + HIDMA_EVCA_IRQ_EN_REG);
798d1615ca2SSinan Kaya 	return lldev;
799d1615ca2SSinan Kaya }
800d1615ca2SSinan Kaya 
hidma_ll_uninit(struct hidma_lldev * lldev)801d1615ca2SSinan Kaya int hidma_ll_uninit(struct hidma_lldev *lldev)
802d1615ca2SSinan Kaya {
803d1615ca2SSinan Kaya 	u32 required_bytes;
804d1615ca2SSinan Kaya 	int rc = 0;
805d1615ca2SSinan Kaya 	u32 val;
806d1615ca2SSinan Kaya 
807d1615ca2SSinan Kaya 	if (!lldev)
808d1615ca2SSinan Kaya 		return -ENODEV;
809d1615ca2SSinan Kaya 
810d1615ca2SSinan Kaya 	if (!lldev->initialized)
811d1615ca2SSinan Kaya 		return 0;
812d1615ca2SSinan Kaya 
813d1615ca2SSinan Kaya 	lldev->initialized = 0;
814d1615ca2SSinan Kaya 
815d1615ca2SSinan Kaya 	required_bytes = sizeof(struct hidma_tre) * lldev->nr_tres;
816d1615ca2SSinan Kaya 	tasklet_kill(&lldev->task);
817d1615ca2SSinan Kaya 	memset(lldev->trepool, 0, required_bytes);
818d1615ca2SSinan Kaya 	lldev->trepool = NULL;
819bdcfddfdSSinan Kaya 	atomic_set(&lldev->pending_tre_count, 0);
820d1615ca2SSinan Kaya 	lldev->tre_write_offset = 0;
821d1615ca2SSinan Kaya 
822d1615ca2SSinan Kaya 	rc = hidma_ll_reset(lldev);
823d1615ca2SSinan Kaya 
824d1615ca2SSinan Kaya 	/*
825d1615ca2SSinan Kaya 	 * Clear all pending interrupts again.
826d1615ca2SSinan Kaya 	 * Otherwise, we observe reset complete interrupts.
827d1615ca2SSinan Kaya 	 */
828d1615ca2SSinan Kaya 	val = readl(lldev->evca + HIDMA_EVCA_IRQ_STAT_REG);
829d1615ca2SSinan Kaya 	writel(val, lldev->evca + HIDMA_EVCA_IRQ_CLR_REG);
830d1615ca2SSinan Kaya 	writel(0, lldev->evca + HIDMA_EVCA_IRQ_EN_REG);
831d1615ca2SSinan Kaya 	return rc;
832d1615ca2SSinan Kaya }
833d1615ca2SSinan Kaya 
hidma_ll_status(struct hidma_lldev * lldev,u32 tre_ch)834d1615ca2SSinan Kaya enum dma_status hidma_ll_status(struct hidma_lldev *lldev, u32 tre_ch)
835d1615ca2SSinan Kaya {
836d1615ca2SSinan Kaya 	enum dma_status ret = DMA_ERROR;
837d1615ca2SSinan Kaya 	struct hidma_tre *tre;
838d1615ca2SSinan Kaya 	unsigned long flags;
839d1615ca2SSinan Kaya 	u8 err_code;
840d1615ca2SSinan Kaya 
841d1615ca2SSinan Kaya 	spin_lock_irqsave(&lldev->lock, flags);
842d1615ca2SSinan Kaya 
843d1615ca2SSinan Kaya 	tre = &lldev->trepool[tre_ch];
844d1615ca2SSinan Kaya 	err_code = tre->err_code;
845d1615ca2SSinan Kaya 
846d1615ca2SSinan Kaya 	if (err_code & HIDMA_EVRE_STATUS_COMPLETE)
847d1615ca2SSinan Kaya 		ret = DMA_COMPLETE;
848d1615ca2SSinan Kaya 	else if (err_code & HIDMA_EVRE_STATUS_ERROR)
849d1615ca2SSinan Kaya 		ret = DMA_ERROR;
850d1615ca2SSinan Kaya 	else
851d1615ca2SSinan Kaya 		ret = DMA_IN_PROGRESS;
852d1615ca2SSinan Kaya 	spin_unlock_irqrestore(&lldev->lock, flags);
853d1615ca2SSinan Kaya 
854d1615ca2SSinan Kaya 	return ret;
855d1615ca2SSinan Kaya }
856