xref: /openbmc/linux/drivers/dma/mv_xor.c (revision 82a1402e)
1ff7b0479SSaeed Bishara /*
2ff7b0479SSaeed Bishara  * offload engine driver for the Marvell XOR engine
3ff7b0479SSaeed Bishara  * Copyright (C) 2007, 2008, Marvell International Ltd.
4ff7b0479SSaeed Bishara  *
5ff7b0479SSaeed Bishara  * This program is free software; you can redistribute it and/or modify it
6ff7b0479SSaeed Bishara  * under the terms and conditions of the GNU General Public License,
7ff7b0479SSaeed Bishara  * version 2, as published by the Free Software Foundation.
8ff7b0479SSaeed Bishara  *
9ff7b0479SSaeed Bishara  * This program is distributed in the hope it will be useful, but WITHOUT
10ff7b0479SSaeed Bishara  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11ff7b0479SSaeed Bishara  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12ff7b0479SSaeed Bishara  * more details.
13ff7b0479SSaeed Bishara  *
14ff7b0479SSaeed Bishara  * You should have received a copy of the GNU General Public License along with
15ff7b0479SSaeed Bishara  * this program; if not, write to the Free Software Foundation, Inc.,
16ff7b0479SSaeed Bishara  * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
17ff7b0479SSaeed Bishara  */
18ff7b0479SSaeed Bishara 
19ff7b0479SSaeed Bishara #include <linux/init.h>
20ff7b0479SSaeed Bishara #include <linux/module.h>
215a0e3ad6STejun Heo #include <linux/slab.h>
22ff7b0479SSaeed Bishara #include <linux/delay.h>
23ff7b0479SSaeed Bishara #include <linux/dma-mapping.h>
24ff7b0479SSaeed Bishara #include <linux/spinlock.h>
25ff7b0479SSaeed Bishara #include <linux/interrupt.h>
26ff7b0479SSaeed Bishara #include <linux/platform_device.h>
27ff7b0479SSaeed Bishara #include <linux/memory.h>
28c510182bSAndrew Lunn #include <linux/clk.h>
29f7d12ef5SThomas Petazzoni #include <linux/of.h>
30f7d12ef5SThomas Petazzoni #include <linux/of_irq.h>
31f7d12ef5SThomas Petazzoni #include <linux/irqdomain.h>
32c02cecb9SArnd Bergmann #include <linux/platform_data/dma-mv_xor.h>
33d2ebfb33SRussell King - ARM Linux 
34d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
35ff7b0479SSaeed Bishara #include "mv_xor.h"
36ff7b0479SSaeed Bishara 
37ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan);
38ff7b0479SSaeed Bishara 
39ff7b0479SSaeed Bishara #define to_mv_xor_chan(chan)		\
4098817b99SThomas Petazzoni 	container_of(chan, struct mv_xor_chan, dmachan)
41ff7b0479SSaeed Bishara 
42ff7b0479SSaeed Bishara #define to_mv_xor_slot(tx)		\
43ff7b0479SSaeed Bishara 	container_of(tx, struct mv_xor_desc_slot, async_tx)
44ff7b0479SSaeed Bishara 
45c98c1781SThomas Petazzoni #define mv_chan_to_devp(chan)           \
461ef48a26SThomas Petazzoni 	((chan)->dmadev.dev)
47c98c1781SThomas Petazzoni 
48ff7b0479SSaeed Bishara static void mv_desc_init(struct mv_xor_desc_slot *desc, unsigned long flags)
49ff7b0479SSaeed Bishara {
50ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
51ff7b0479SSaeed Bishara 
52ff7b0479SSaeed Bishara 	hw_desc->status = (1 << 31);
53ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = 0;
54ff7b0479SSaeed Bishara 	hw_desc->desc_command = (1 << 31);
55ff7b0479SSaeed Bishara }
56ff7b0479SSaeed Bishara 
57ff7b0479SSaeed Bishara static u32 mv_desc_get_dest_addr(struct mv_xor_desc_slot *desc)
58ff7b0479SSaeed Bishara {
59ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
60ff7b0479SSaeed Bishara 	return hw_desc->phy_dest_addr;
61ff7b0479SSaeed Bishara }
62ff7b0479SSaeed Bishara 
63ff7b0479SSaeed Bishara static void mv_desc_set_byte_count(struct mv_xor_desc_slot *desc,
64ff7b0479SSaeed Bishara 				   u32 byte_count)
65ff7b0479SSaeed Bishara {
66ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
67ff7b0479SSaeed Bishara 	hw_desc->byte_count = byte_count;
68ff7b0479SSaeed Bishara }
69ff7b0479SSaeed Bishara 
70ff7b0479SSaeed Bishara static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc,
71ff7b0479SSaeed Bishara 				  u32 next_desc_addr)
72ff7b0479SSaeed Bishara {
73ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
74ff7b0479SSaeed Bishara 	BUG_ON(hw_desc->phy_next_desc);
75ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = next_desc_addr;
76ff7b0479SSaeed Bishara }
77ff7b0479SSaeed Bishara 
78ff7b0479SSaeed Bishara static void mv_desc_clear_next_desc(struct mv_xor_desc_slot *desc)
79ff7b0479SSaeed Bishara {
80ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
81ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = 0;
82ff7b0479SSaeed Bishara }
83ff7b0479SSaeed Bishara 
84ff7b0479SSaeed Bishara static void mv_desc_set_dest_addr(struct mv_xor_desc_slot *desc,
85ff7b0479SSaeed Bishara 				  dma_addr_t addr)
86ff7b0479SSaeed Bishara {
87ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
88ff7b0479SSaeed Bishara 	hw_desc->phy_dest_addr = addr;
89ff7b0479SSaeed Bishara }
90ff7b0479SSaeed Bishara 
91ff7b0479SSaeed Bishara static int mv_chan_memset_slot_count(size_t len)
92ff7b0479SSaeed Bishara {
93ff7b0479SSaeed Bishara 	return 1;
94ff7b0479SSaeed Bishara }
95ff7b0479SSaeed Bishara 
96ff7b0479SSaeed Bishara #define mv_chan_memcpy_slot_count(c) mv_chan_memset_slot_count(c)
97ff7b0479SSaeed Bishara 
98ff7b0479SSaeed Bishara static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc,
99ff7b0479SSaeed Bishara 				 int index, dma_addr_t addr)
100ff7b0479SSaeed Bishara {
101ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
102e03bc654SThomas Petazzoni 	hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr;
103ff7b0479SSaeed Bishara 	if (desc->type == DMA_XOR)
104ff7b0479SSaeed Bishara 		hw_desc->desc_command |= (1 << index);
105ff7b0479SSaeed Bishara }
106ff7b0479SSaeed Bishara 
107ff7b0479SSaeed Bishara static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan)
108ff7b0479SSaeed Bishara {
1095733c38aSThomas Petazzoni 	return readl_relaxed(XOR_CURR_DESC(chan));
110ff7b0479SSaeed Bishara }
111ff7b0479SSaeed Bishara 
112ff7b0479SSaeed Bishara static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan,
113ff7b0479SSaeed Bishara 					u32 next_desc_addr)
114ff7b0479SSaeed Bishara {
1155733c38aSThomas Petazzoni 	writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan));
116ff7b0479SSaeed Bishara }
117ff7b0479SSaeed Bishara 
118ff7b0479SSaeed Bishara static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan)
119ff7b0479SSaeed Bishara {
1205733c38aSThomas Petazzoni 	u32 val = readl_relaxed(XOR_INTR_MASK(chan));
121ff7b0479SSaeed Bishara 	val |= XOR_INTR_MASK_VALUE << (chan->idx * 16);
1225733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_MASK(chan));
123ff7b0479SSaeed Bishara }
124ff7b0479SSaeed Bishara 
125ff7b0479SSaeed Bishara static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan)
126ff7b0479SSaeed Bishara {
1275733c38aSThomas Petazzoni 	u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan));
128ff7b0479SSaeed Bishara 	intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF;
129ff7b0479SSaeed Bishara 	return intr_cause;
130ff7b0479SSaeed Bishara }
131ff7b0479SSaeed Bishara 
132ff7b0479SSaeed Bishara static int mv_is_err_intr(u32 intr_cause)
133ff7b0479SSaeed Bishara {
134ff7b0479SSaeed Bishara 	if (intr_cause & ((1<<4)|(1<<5)|(1<<6)|(1<<7)|(1<<8)|(1<<9)))
135ff7b0479SSaeed Bishara 		return 1;
136ff7b0479SSaeed Bishara 
137ff7b0479SSaeed Bishara 	return 0;
138ff7b0479SSaeed Bishara }
139ff7b0479SSaeed Bishara 
140ff7b0479SSaeed Bishara static void mv_xor_device_clear_eoc_cause(struct mv_xor_chan *chan)
141ff7b0479SSaeed Bishara {
14286363682SSimon Guinot 	u32 val = ~(1 << (chan->idx * 16));
143c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val);
1445733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
145ff7b0479SSaeed Bishara }
146ff7b0479SSaeed Bishara 
147ff7b0479SSaeed Bishara static void mv_xor_device_clear_err_status(struct mv_xor_chan *chan)
148ff7b0479SSaeed Bishara {
149ff7b0479SSaeed Bishara 	u32 val = 0xFFFF0000 >> (chan->idx * 16);
1505733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
151ff7b0479SSaeed Bishara }
152ff7b0479SSaeed Bishara 
153ff7b0479SSaeed Bishara static int mv_can_chain(struct mv_xor_desc_slot *desc)
154ff7b0479SSaeed Bishara {
155ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *chain_old_tail = list_entry(
156ff7b0479SSaeed Bishara 		desc->chain_node.prev, struct mv_xor_desc_slot, chain_node);
157ff7b0479SSaeed Bishara 
158ff7b0479SSaeed Bishara 	if (chain_old_tail->type != desc->type)
159ff7b0479SSaeed Bishara 		return 0;
160ff7b0479SSaeed Bishara 
161ff7b0479SSaeed Bishara 	return 1;
162ff7b0479SSaeed Bishara }
163ff7b0479SSaeed Bishara 
164ff7b0479SSaeed Bishara static void mv_set_mode(struct mv_xor_chan *chan,
165ff7b0479SSaeed Bishara 			       enum dma_transaction_type type)
166ff7b0479SSaeed Bishara {
167ff7b0479SSaeed Bishara 	u32 op_mode;
1685733c38aSThomas Petazzoni 	u32 config = readl_relaxed(XOR_CONFIG(chan));
169ff7b0479SSaeed Bishara 
170ff7b0479SSaeed Bishara 	switch (type) {
171ff7b0479SSaeed Bishara 	case DMA_XOR:
172ff7b0479SSaeed Bishara 		op_mode = XOR_OPERATION_MODE_XOR;
173ff7b0479SSaeed Bishara 		break;
174ff7b0479SSaeed Bishara 	case DMA_MEMCPY:
175ff7b0479SSaeed Bishara 		op_mode = XOR_OPERATION_MODE_MEMCPY;
176ff7b0479SSaeed Bishara 		break;
177ff7b0479SSaeed Bishara 	default:
178c98c1781SThomas Petazzoni 		dev_err(mv_chan_to_devp(chan),
1791ba151cdSJoe Perches 			"error: unsupported operation %d\n",
180ff7b0479SSaeed Bishara 			type);
181ff7b0479SSaeed Bishara 		BUG();
182ff7b0479SSaeed Bishara 		return;
183ff7b0479SSaeed Bishara 	}
184ff7b0479SSaeed Bishara 
185ff7b0479SSaeed Bishara 	config &= ~0x7;
186ff7b0479SSaeed Bishara 	config |= op_mode;
187e03bc654SThomas Petazzoni 
188e03bc654SThomas Petazzoni #if defined(__BIG_ENDIAN)
189e03bc654SThomas Petazzoni 	config |= XOR_DESCRIPTOR_SWAP;
190e03bc654SThomas Petazzoni #else
191e03bc654SThomas Petazzoni 	config &= ~XOR_DESCRIPTOR_SWAP;
192e03bc654SThomas Petazzoni #endif
193e03bc654SThomas Petazzoni 
1945733c38aSThomas Petazzoni 	writel_relaxed(config, XOR_CONFIG(chan));
195ff7b0479SSaeed Bishara 	chan->current_type = type;
196ff7b0479SSaeed Bishara }
197ff7b0479SSaeed Bishara 
198ff7b0479SSaeed Bishara static void mv_chan_activate(struct mv_xor_chan *chan)
199ff7b0479SSaeed Bishara {
200ff7b0479SSaeed Bishara 	u32 activation;
201ff7b0479SSaeed Bishara 
202c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), " activate chan.\n");
2035733c38aSThomas Petazzoni 	activation = readl_relaxed(XOR_ACTIVATION(chan));
204ff7b0479SSaeed Bishara 	activation |= 0x1;
2055733c38aSThomas Petazzoni 	writel_relaxed(activation, XOR_ACTIVATION(chan));
206ff7b0479SSaeed Bishara }
207ff7b0479SSaeed Bishara 
208ff7b0479SSaeed Bishara static char mv_chan_is_busy(struct mv_xor_chan *chan)
209ff7b0479SSaeed Bishara {
2105733c38aSThomas Petazzoni 	u32 state = readl_relaxed(XOR_ACTIVATION(chan));
211ff7b0479SSaeed Bishara 
212ff7b0479SSaeed Bishara 	state = (state >> 4) & 0x3;
213ff7b0479SSaeed Bishara 
214ff7b0479SSaeed Bishara 	return (state == 1) ? 1 : 0;
215ff7b0479SSaeed Bishara }
216ff7b0479SSaeed Bishara 
217ff7b0479SSaeed Bishara static int mv_chan_xor_slot_count(size_t len, int src_cnt)
218ff7b0479SSaeed Bishara {
219ff7b0479SSaeed Bishara 	return 1;
220ff7b0479SSaeed Bishara }
221ff7b0479SSaeed Bishara 
222ff7b0479SSaeed Bishara /**
223ff7b0479SSaeed Bishara  * mv_xor_free_slots - flags descriptor slots for reuse
224ff7b0479SSaeed Bishara  * @slot: Slot to free
225ff7b0479SSaeed Bishara  * Caller must hold &mv_chan->lock while calling this function
226ff7b0479SSaeed Bishara  */
227ff7b0479SSaeed Bishara static void mv_xor_free_slots(struct mv_xor_chan *mv_chan,
228ff7b0479SSaeed Bishara 			      struct mv_xor_desc_slot *slot)
229ff7b0479SSaeed Bishara {
230c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d slot %p\n",
231ff7b0479SSaeed Bishara 		__func__, __LINE__, slot);
232ff7b0479SSaeed Bishara 
233ff7b0479SSaeed Bishara 	slot->slots_per_op = 0;
234ff7b0479SSaeed Bishara 
235ff7b0479SSaeed Bishara }
236ff7b0479SSaeed Bishara 
237ff7b0479SSaeed Bishara /*
238ff7b0479SSaeed Bishara  * mv_xor_start_new_chain - program the engine to operate on new chain headed by
239ff7b0479SSaeed Bishara  * sw_desc
240ff7b0479SSaeed Bishara  * Caller must hold &mv_chan->lock while calling this function
241ff7b0479SSaeed Bishara  */
242ff7b0479SSaeed Bishara static void mv_xor_start_new_chain(struct mv_xor_chan *mv_chan,
243ff7b0479SSaeed Bishara 				   struct mv_xor_desc_slot *sw_desc)
244ff7b0479SSaeed Bishara {
245c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n",
246ff7b0479SSaeed Bishara 		__func__, __LINE__, sw_desc);
247ff7b0479SSaeed Bishara 	if (sw_desc->type != mv_chan->current_type)
248ff7b0479SSaeed Bishara 		mv_set_mode(mv_chan, sw_desc->type);
249ff7b0479SSaeed Bishara 
250ff7b0479SSaeed Bishara 	/* set the hardware chain */
251ff7b0479SSaeed Bishara 	mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys);
25248a9db46SBartlomiej Zolnierkiewicz 
253ff7b0479SSaeed Bishara 	mv_chan->pending += sw_desc->slot_cnt;
25498817b99SThomas Petazzoni 	mv_xor_issue_pending(&mv_chan->dmachan);
255ff7b0479SSaeed Bishara }
256ff7b0479SSaeed Bishara 
257ff7b0479SSaeed Bishara static dma_cookie_t
258ff7b0479SSaeed Bishara mv_xor_run_tx_complete_actions(struct mv_xor_desc_slot *desc,
259ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan, dma_cookie_t cookie)
260ff7b0479SSaeed Bishara {
261ff7b0479SSaeed Bishara 	BUG_ON(desc->async_tx.cookie < 0);
262ff7b0479SSaeed Bishara 
263ff7b0479SSaeed Bishara 	if (desc->async_tx.cookie > 0) {
264ff7b0479SSaeed Bishara 		cookie = desc->async_tx.cookie;
265ff7b0479SSaeed Bishara 
266ff7b0479SSaeed Bishara 		/* call the callback (must not sleep or submit new
267ff7b0479SSaeed Bishara 		 * operations to this channel)
268ff7b0479SSaeed Bishara 		 */
269ff7b0479SSaeed Bishara 		if (desc->async_tx.callback)
270ff7b0479SSaeed Bishara 			desc->async_tx.callback(
271ff7b0479SSaeed Bishara 				desc->async_tx.callback_param);
272ff7b0479SSaeed Bishara 
273d38a8c62SDan Williams 		dma_descriptor_unmap(&desc->async_tx);
27454f8d501SBartlomiej Zolnierkiewicz 		if (desc->group_head)
275ff7b0479SSaeed Bishara 			desc->group_head = NULL;
276ff7b0479SSaeed Bishara 	}
277ff7b0479SSaeed Bishara 
278ff7b0479SSaeed Bishara 	/* run dependent operations */
27907f2211eSDan Williams 	dma_run_dependencies(&desc->async_tx);
280ff7b0479SSaeed Bishara 
281ff7b0479SSaeed Bishara 	return cookie;
282ff7b0479SSaeed Bishara }
283ff7b0479SSaeed Bishara 
284ff7b0479SSaeed Bishara static int
285ff7b0479SSaeed Bishara mv_xor_clean_completed_slots(struct mv_xor_chan *mv_chan)
286ff7b0479SSaeed Bishara {
287ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
288ff7b0479SSaeed Bishara 
289c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
290ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
291ff7b0479SSaeed Bishara 				 completed_node) {
292ff7b0479SSaeed Bishara 
293ff7b0479SSaeed Bishara 		if (async_tx_test_ack(&iter->async_tx)) {
294ff7b0479SSaeed Bishara 			list_del(&iter->completed_node);
295ff7b0479SSaeed Bishara 			mv_xor_free_slots(mv_chan, iter);
296ff7b0479SSaeed Bishara 		}
297ff7b0479SSaeed Bishara 	}
298ff7b0479SSaeed Bishara 	return 0;
299ff7b0479SSaeed Bishara }
300ff7b0479SSaeed Bishara 
301ff7b0479SSaeed Bishara static int
302ff7b0479SSaeed Bishara mv_xor_clean_slot(struct mv_xor_desc_slot *desc,
303ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan)
304ff7b0479SSaeed Bishara {
305c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n",
306ff7b0479SSaeed Bishara 		__func__, __LINE__, desc, desc->async_tx.flags);
307ff7b0479SSaeed Bishara 	list_del(&desc->chain_node);
308ff7b0479SSaeed Bishara 	/* the client is allowed to attach dependent operations
309ff7b0479SSaeed Bishara 	 * until 'ack' is set
310ff7b0479SSaeed Bishara 	 */
311ff7b0479SSaeed Bishara 	if (!async_tx_test_ack(&desc->async_tx)) {
312ff7b0479SSaeed Bishara 		/* move this slot to the completed_slots */
313ff7b0479SSaeed Bishara 		list_add_tail(&desc->completed_node, &mv_chan->completed_slots);
314ff7b0479SSaeed Bishara 		return 0;
315ff7b0479SSaeed Bishara 	}
316ff7b0479SSaeed Bishara 
317ff7b0479SSaeed Bishara 	mv_xor_free_slots(mv_chan, desc);
318ff7b0479SSaeed Bishara 	return 0;
319ff7b0479SSaeed Bishara }
320ff7b0479SSaeed Bishara 
321ff7b0479SSaeed Bishara static void __mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
322ff7b0479SSaeed Bishara {
323ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
324ff7b0479SSaeed Bishara 	dma_cookie_t cookie = 0;
325ff7b0479SSaeed Bishara 	int busy = mv_chan_is_busy(mv_chan);
326ff7b0479SSaeed Bishara 	u32 current_desc = mv_chan_get_current_desc(mv_chan);
327ff7b0479SSaeed Bishara 	int seen_current = 0;
328ff7b0479SSaeed Bishara 
329c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
330c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc);
331ff7b0479SSaeed Bishara 	mv_xor_clean_completed_slots(mv_chan);
332ff7b0479SSaeed Bishara 
333ff7b0479SSaeed Bishara 	/* free completed slots from the chain starting with
334ff7b0479SSaeed Bishara 	 * the oldest descriptor
335ff7b0479SSaeed Bishara 	 */
336ff7b0479SSaeed Bishara 
337ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
338ff7b0479SSaeed Bishara 					chain_node) {
339ff7b0479SSaeed Bishara 		prefetch(_iter);
340ff7b0479SSaeed Bishara 		prefetch(&_iter->async_tx);
341ff7b0479SSaeed Bishara 
342ff7b0479SSaeed Bishara 		/* do not advance past the current descriptor loaded into the
343ff7b0479SSaeed Bishara 		 * hardware channel, subsequent descriptors are either in
344ff7b0479SSaeed Bishara 		 * process or have not been submitted
345ff7b0479SSaeed Bishara 		 */
346ff7b0479SSaeed Bishara 		if (seen_current)
347ff7b0479SSaeed Bishara 			break;
348ff7b0479SSaeed Bishara 
349ff7b0479SSaeed Bishara 		/* stop the search if we reach the current descriptor and the
350ff7b0479SSaeed Bishara 		 * channel is busy
351ff7b0479SSaeed Bishara 		 */
352ff7b0479SSaeed Bishara 		if (iter->async_tx.phys == current_desc) {
353ff7b0479SSaeed Bishara 			seen_current = 1;
354ff7b0479SSaeed Bishara 			if (busy)
355ff7b0479SSaeed Bishara 				break;
356ff7b0479SSaeed Bishara 		}
357ff7b0479SSaeed Bishara 
358ff7b0479SSaeed Bishara 		cookie = mv_xor_run_tx_complete_actions(iter, mv_chan, cookie);
359ff7b0479SSaeed Bishara 
360ff7b0479SSaeed Bishara 		if (mv_xor_clean_slot(iter, mv_chan))
361ff7b0479SSaeed Bishara 			break;
362ff7b0479SSaeed Bishara 	}
363ff7b0479SSaeed Bishara 
364ff7b0479SSaeed Bishara 	if ((busy == 0) && !list_empty(&mv_chan->chain)) {
365ff7b0479SSaeed Bishara 		struct mv_xor_desc_slot *chain_head;
366ff7b0479SSaeed Bishara 		chain_head = list_entry(mv_chan->chain.next,
367ff7b0479SSaeed Bishara 					struct mv_xor_desc_slot,
368ff7b0479SSaeed Bishara 					chain_node);
369ff7b0479SSaeed Bishara 
370ff7b0479SSaeed Bishara 		mv_xor_start_new_chain(mv_chan, chain_head);
371ff7b0479SSaeed Bishara 	}
372ff7b0479SSaeed Bishara 
373ff7b0479SSaeed Bishara 	if (cookie > 0)
37498817b99SThomas Petazzoni 		mv_chan->dmachan.completed_cookie = cookie;
375ff7b0479SSaeed Bishara }
376ff7b0479SSaeed Bishara 
377ff7b0479SSaeed Bishara static void
378ff7b0479SSaeed Bishara mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
379ff7b0479SSaeed Bishara {
380ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
381ff7b0479SSaeed Bishara 	__mv_xor_slot_cleanup(mv_chan);
382ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
383ff7b0479SSaeed Bishara }
384ff7b0479SSaeed Bishara 
385ff7b0479SSaeed Bishara static void mv_xor_tasklet(unsigned long data)
386ff7b0479SSaeed Bishara {
387ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = (struct mv_xor_chan *) data;
3888333f65eSSaeed Bishara 	mv_xor_slot_cleanup(chan);
389ff7b0479SSaeed Bishara }
390ff7b0479SSaeed Bishara 
391ff7b0479SSaeed Bishara static struct mv_xor_desc_slot *
392ff7b0479SSaeed Bishara mv_xor_alloc_slots(struct mv_xor_chan *mv_chan, int num_slots,
393ff7b0479SSaeed Bishara 		    int slots_per_op)
394ff7b0479SSaeed Bishara {
395ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter, *alloc_start = NULL;
396ff7b0479SSaeed Bishara 	LIST_HEAD(chain);
397ff7b0479SSaeed Bishara 	int slots_found, retry = 0;
398ff7b0479SSaeed Bishara 
399ff7b0479SSaeed Bishara 	/* start search from the last allocated descrtiptor
400ff7b0479SSaeed Bishara 	 * if a contiguous allocation can not be found start searching
401ff7b0479SSaeed Bishara 	 * from the beginning of the list
402ff7b0479SSaeed Bishara 	 */
403ff7b0479SSaeed Bishara retry:
404ff7b0479SSaeed Bishara 	slots_found = 0;
405ff7b0479SSaeed Bishara 	if (retry == 0)
406ff7b0479SSaeed Bishara 		iter = mv_chan->last_used;
407ff7b0479SSaeed Bishara 	else
408ff7b0479SSaeed Bishara 		iter = list_entry(&mv_chan->all_slots,
409ff7b0479SSaeed Bishara 			struct mv_xor_desc_slot,
410ff7b0479SSaeed Bishara 			slot_node);
411ff7b0479SSaeed Bishara 
412ff7b0479SSaeed Bishara 	list_for_each_entry_safe_continue(
413ff7b0479SSaeed Bishara 		iter, _iter, &mv_chan->all_slots, slot_node) {
414ff7b0479SSaeed Bishara 		prefetch(_iter);
415ff7b0479SSaeed Bishara 		prefetch(&_iter->async_tx);
416ff7b0479SSaeed Bishara 		if (iter->slots_per_op) {
417ff7b0479SSaeed Bishara 			/* give up after finding the first busy slot
418ff7b0479SSaeed Bishara 			 * on the second pass through the list
419ff7b0479SSaeed Bishara 			 */
420ff7b0479SSaeed Bishara 			if (retry)
421ff7b0479SSaeed Bishara 				break;
422ff7b0479SSaeed Bishara 
423ff7b0479SSaeed Bishara 			slots_found = 0;
424ff7b0479SSaeed Bishara 			continue;
425ff7b0479SSaeed Bishara 		}
426ff7b0479SSaeed Bishara 
427ff7b0479SSaeed Bishara 		/* start the allocation if the slot is correctly aligned */
428ff7b0479SSaeed Bishara 		if (!slots_found++)
429ff7b0479SSaeed Bishara 			alloc_start = iter;
430ff7b0479SSaeed Bishara 
431ff7b0479SSaeed Bishara 		if (slots_found == num_slots) {
432ff7b0479SSaeed Bishara 			struct mv_xor_desc_slot *alloc_tail = NULL;
433ff7b0479SSaeed Bishara 			struct mv_xor_desc_slot *last_used = NULL;
434ff7b0479SSaeed Bishara 			iter = alloc_start;
435ff7b0479SSaeed Bishara 			while (num_slots) {
436ff7b0479SSaeed Bishara 				int i;
437ff7b0479SSaeed Bishara 
438ff7b0479SSaeed Bishara 				/* pre-ack all but the last descriptor */
439ff7b0479SSaeed Bishara 				async_tx_ack(&iter->async_tx);
440ff7b0479SSaeed Bishara 
441ff7b0479SSaeed Bishara 				list_add_tail(&iter->chain_node, &chain);
442ff7b0479SSaeed Bishara 				alloc_tail = iter;
443ff7b0479SSaeed Bishara 				iter->async_tx.cookie = 0;
444ff7b0479SSaeed Bishara 				iter->slot_cnt = num_slots;
445ff7b0479SSaeed Bishara 				iter->xor_check_result = NULL;
446ff7b0479SSaeed Bishara 				for (i = 0; i < slots_per_op; i++) {
447ff7b0479SSaeed Bishara 					iter->slots_per_op = slots_per_op - i;
448ff7b0479SSaeed Bishara 					last_used = iter;
449ff7b0479SSaeed Bishara 					iter = list_entry(iter->slot_node.next,
450ff7b0479SSaeed Bishara 						struct mv_xor_desc_slot,
451ff7b0479SSaeed Bishara 						slot_node);
452ff7b0479SSaeed Bishara 				}
453ff7b0479SSaeed Bishara 				num_slots -= slots_per_op;
454ff7b0479SSaeed Bishara 			}
455ff7b0479SSaeed Bishara 			alloc_tail->group_head = alloc_start;
456ff7b0479SSaeed Bishara 			alloc_tail->async_tx.cookie = -EBUSY;
45764203b67SDan Williams 			list_splice(&chain, &alloc_tail->tx_list);
458ff7b0479SSaeed Bishara 			mv_chan->last_used = last_used;
459ff7b0479SSaeed Bishara 			mv_desc_clear_next_desc(alloc_start);
460ff7b0479SSaeed Bishara 			mv_desc_clear_next_desc(alloc_tail);
461ff7b0479SSaeed Bishara 			return alloc_tail;
462ff7b0479SSaeed Bishara 		}
463ff7b0479SSaeed Bishara 	}
464ff7b0479SSaeed Bishara 	if (!retry++)
465ff7b0479SSaeed Bishara 		goto retry;
466ff7b0479SSaeed Bishara 
467ff7b0479SSaeed Bishara 	/* try to free some slots if the allocation fails */
468ff7b0479SSaeed Bishara 	tasklet_schedule(&mv_chan->irq_tasklet);
469ff7b0479SSaeed Bishara 
470ff7b0479SSaeed Bishara 	return NULL;
471ff7b0479SSaeed Bishara }
472ff7b0479SSaeed Bishara 
473ff7b0479SSaeed Bishara /************************ DMA engine API functions ****************************/
474ff7b0479SSaeed Bishara static dma_cookie_t
475ff7b0479SSaeed Bishara mv_xor_tx_submit(struct dma_async_tx_descriptor *tx)
476ff7b0479SSaeed Bishara {
477ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx);
478ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan);
479ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *grp_start, *old_chain_tail;
480ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
481ff7b0479SSaeed Bishara 	int new_hw_chain = 1;
482ff7b0479SSaeed Bishara 
483c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
484ff7b0479SSaeed Bishara 		"%s sw_desc %p: async_tx %p\n",
485ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
486ff7b0479SSaeed Bishara 
487ff7b0479SSaeed Bishara 	grp_start = sw_desc->group_head;
488ff7b0479SSaeed Bishara 
489ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
490884485e1SRussell King - ARM Linux 	cookie = dma_cookie_assign(tx);
491ff7b0479SSaeed Bishara 
492ff7b0479SSaeed Bishara 	if (list_empty(&mv_chan->chain))
49364203b67SDan Williams 		list_splice_init(&sw_desc->tx_list, &mv_chan->chain);
494ff7b0479SSaeed Bishara 	else {
495ff7b0479SSaeed Bishara 		new_hw_chain = 0;
496ff7b0479SSaeed Bishara 
497ff7b0479SSaeed Bishara 		old_chain_tail = list_entry(mv_chan->chain.prev,
498ff7b0479SSaeed Bishara 					    struct mv_xor_desc_slot,
499ff7b0479SSaeed Bishara 					    chain_node);
50064203b67SDan Williams 		list_splice_init(&grp_start->tx_list,
501ff7b0479SSaeed Bishara 				 &old_chain_tail->chain_node);
502ff7b0479SSaeed Bishara 
503ff7b0479SSaeed Bishara 		if (!mv_can_chain(grp_start))
504ff7b0479SSaeed Bishara 			goto submit_done;
505ff7b0479SSaeed Bishara 
506c98c1781SThomas Petazzoni 		dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %x\n",
507ff7b0479SSaeed Bishara 			old_chain_tail->async_tx.phys);
508ff7b0479SSaeed Bishara 
509ff7b0479SSaeed Bishara 		/* fix up the hardware chain */
510ff7b0479SSaeed Bishara 		mv_desc_set_next_desc(old_chain_tail, grp_start->async_tx.phys);
511ff7b0479SSaeed Bishara 
512ff7b0479SSaeed Bishara 		/* if the channel is not busy */
513ff7b0479SSaeed Bishara 		if (!mv_chan_is_busy(mv_chan)) {
514ff7b0479SSaeed Bishara 			u32 current_desc = mv_chan_get_current_desc(mv_chan);
515ff7b0479SSaeed Bishara 			/*
516ff7b0479SSaeed Bishara 			 * and the curren desc is the end of the chain before
517ff7b0479SSaeed Bishara 			 * the append, then we need to start the channel
518ff7b0479SSaeed Bishara 			 */
519ff7b0479SSaeed Bishara 			if (current_desc == old_chain_tail->async_tx.phys)
520ff7b0479SSaeed Bishara 				new_hw_chain = 1;
521ff7b0479SSaeed Bishara 		}
522ff7b0479SSaeed Bishara 	}
523ff7b0479SSaeed Bishara 
524ff7b0479SSaeed Bishara 	if (new_hw_chain)
525ff7b0479SSaeed Bishara 		mv_xor_start_new_chain(mv_chan, grp_start);
526ff7b0479SSaeed Bishara 
527ff7b0479SSaeed Bishara submit_done:
528ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
529ff7b0479SSaeed Bishara 
530ff7b0479SSaeed Bishara 	return cookie;
531ff7b0479SSaeed Bishara }
532ff7b0479SSaeed Bishara 
533ff7b0479SSaeed Bishara /* returns the number of allocated descriptors */
534aa1e6f1aSDan Williams static int mv_xor_alloc_chan_resources(struct dma_chan *chan)
535ff7b0479SSaeed Bishara {
536ff7b0479SSaeed Bishara 	char *hw_desc;
537ff7b0479SSaeed Bishara 	int idx;
538ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
539ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *slot = NULL;
540b503fa01SThomas Petazzoni 	int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE;
541ff7b0479SSaeed Bishara 
542ff7b0479SSaeed Bishara 	/* Allocate descriptor slots */
543ff7b0479SSaeed Bishara 	idx = mv_chan->slots_allocated;
544ff7b0479SSaeed Bishara 	while (idx < num_descs_in_pool) {
545ff7b0479SSaeed Bishara 		slot = kzalloc(sizeof(*slot), GFP_KERNEL);
546ff7b0479SSaeed Bishara 		if (!slot) {
547ff7b0479SSaeed Bishara 			printk(KERN_INFO "MV XOR Channel only initialized"
548ff7b0479SSaeed Bishara 				" %d descriptor slots", idx);
549ff7b0479SSaeed Bishara 			break;
550ff7b0479SSaeed Bishara 		}
5511ef48a26SThomas Petazzoni 		hw_desc = (char *) mv_chan->dma_desc_pool_virt;
552ff7b0479SSaeed Bishara 		slot->hw_desc = (void *) &hw_desc[idx * MV_XOR_SLOT_SIZE];
553ff7b0479SSaeed Bishara 
554ff7b0479SSaeed Bishara 		dma_async_tx_descriptor_init(&slot->async_tx, chan);
555ff7b0479SSaeed Bishara 		slot->async_tx.tx_submit = mv_xor_tx_submit;
556ff7b0479SSaeed Bishara 		INIT_LIST_HEAD(&slot->chain_node);
557ff7b0479SSaeed Bishara 		INIT_LIST_HEAD(&slot->slot_node);
55864203b67SDan Williams 		INIT_LIST_HEAD(&slot->tx_list);
5591ef48a26SThomas Petazzoni 		hw_desc = (char *) mv_chan->dma_desc_pool;
560ff7b0479SSaeed Bishara 		slot->async_tx.phys =
561ff7b0479SSaeed Bishara 			(dma_addr_t) &hw_desc[idx * MV_XOR_SLOT_SIZE];
562ff7b0479SSaeed Bishara 		slot->idx = idx++;
563ff7b0479SSaeed Bishara 
564ff7b0479SSaeed Bishara 		spin_lock_bh(&mv_chan->lock);
565ff7b0479SSaeed Bishara 		mv_chan->slots_allocated = idx;
566ff7b0479SSaeed Bishara 		list_add_tail(&slot->slot_node, &mv_chan->all_slots);
567ff7b0479SSaeed Bishara 		spin_unlock_bh(&mv_chan->lock);
568ff7b0479SSaeed Bishara 	}
569ff7b0479SSaeed Bishara 
570ff7b0479SSaeed Bishara 	if (mv_chan->slots_allocated && !mv_chan->last_used)
571ff7b0479SSaeed Bishara 		mv_chan->last_used = list_entry(mv_chan->all_slots.next,
572ff7b0479SSaeed Bishara 					struct mv_xor_desc_slot,
573ff7b0479SSaeed Bishara 					slot_node);
574ff7b0479SSaeed Bishara 
575c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
576ff7b0479SSaeed Bishara 		"allocated %d descriptor slots last_used: %p\n",
577ff7b0479SSaeed Bishara 		mv_chan->slots_allocated, mv_chan->last_used);
578ff7b0479SSaeed Bishara 
579ff7b0479SSaeed Bishara 	return mv_chan->slots_allocated ? : -ENOMEM;
580ff7b0479SSaeed Bishara }
581ff7b0479SSaeed Bishara 
582ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor *
583ff7b0479SSaeed Bishara mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
584ff7b0479SSaeed Bishara 		size_t len, unsigned long flags)
585ff7b0479SSaeed Bishara {
586ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
587ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *sw_desc, *grp_start;
588ff7b0479SSaeed Bishara 	int slot_cnt;
589ff7b0479SSaeed Bishara 
590c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
591ff7b0479SSaeed Bishara 		"%s dest: %x src %x len: %u flags: %ld\n",
592ff7b0479SSaeed Bishara 		__func__, dest, src, len, flags);
593ff7b0479SSaeed Bishara 	if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
594ff7b0479SSaeed Bishara 		return NULL;
595ff7b0479SSaeed Bishara 
5967912d300SColy Li 	BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
597ff7b0479SSaeed Bishara 
598ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
599ff7b0479SSaeed Bishara 	slot_cnt = mv_chan_memcpy_slot_count(len);
600ff7b0479SSaeed Bishara 	sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1);
601ff7b0479SSaeed Bishara 	if (sw_desc) {
602ff7b0479SSaeed Bishara 		sw_desc->type = DMA_MEMCPY;
603ff7b0479SSaeed Bishara 		sw_desc->async_tx.flags = flags;
604ff7b0479SSaeed Bishara 		grp_start = sw_desc->group_head;
605ff7b0479SSaeed Bishara 		mv_desc_init(grp_start, flags);
606ff7b0479SSaeed Bishara 		mv_desc_set_byte_count(grp_start, len);
607ff7b0479SSaeed Bishara 		mv_desc_set_dest_addr(sw_desc->group_head, dest);
608ff7b0479SSaeed Bishara 		mv_desc_set_src_addr(grp_start, 0, src);
609ff7b0479SSaeed Bishara 		sw_desc->unmap_src_cnt = 1;
610ff7b0479SSaeed Bishara 		sw_desc->unmap_len = len;
611ff7b0479SSaeed Bishara 	}
612ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
613ff7b0479SSaeed Bishara 
614c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
615ff7b0479SSaeed Bishara 		"%s sw_desc %p async_tx %p\n",
6164c143725SJingoo Han 		__func__, sw_desc, sw_desc ? &sw_desc->async_tx : NULL);
617ff7b0479SSaeed Bishara 
618ff7b0479SSaeed Bishara 	return sw_desc ? &sw_desc->async_tx : NULL;
619ff7b0479SSaeed Bishara }
620ff7b0479SSaeed Bishara 
621ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor *
622ff7b0479SSaeed Bishara mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
623ff7b0479SSaeed Bishara 		    unsigned int src_cnt, size_t len, unsigned long flags)
624ff7b0479SSaeed Bishara {
625ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
626ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *sw_desc, *grp_start;
627ff7b0479SSaeed Bishara 	int slot_cnt;
628ff7b0479SSaeed Bishara 
629ff7b0479SSaeed Bishara 	if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
630ff7b0479SSaeed Bishara 		return NULL;
631ff7b0479SSaeed Bishara 
6327912d300SColy Li 	BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
633ff7b0479SSaeed Bishara 
634c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
635ff7b0479SSaeed Bishara 		"%s src_cnt: %d len: dest %x %u flags: %ld\n",
636ff7b0479SSaeed Bishara 		__func__, src_cnt, len, dest, flags);
637ff7b0479SSaeed Bishara 
638ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
639ff7b0479SSaeed Bishara 	slot_cnt = mv_chan_xor_slot_count(len, src_cnt);
640ff7b0479SSaeed Bishara 	sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1);
641ff7b0479SSaeed Bishara 	if (sw_desc) {
642ff7b0479SSaeed Bishara 		sw_desc->type = DMA_XOR;
643ff7b0479SSaeed Bishara 		sw_desc->async_tx.flags = flags;
644ff7b0479SSaeed Bishara 		grp_start = sw_desc->group_head;
645ff7b0479SSaeed Bishara 		mv_desc_init(grp_start, flags);
646ff7b0479SSaeed Bishara 		/* the byte count field is the same as in memcpy desc*/
647ff7b0479SSaeed Bishara 		mv_desc_set_byte_count(grp_start, len);
648ff7b0479SSaeed Bishara 		mv_desc_set_dest_addr(sw_desc->group_head, dest);
649ff7b0479SSaeed Bishara 		sw_desc->unmap_src_cnt = src_cnt;
650ff7b0479SSaeed Bishara 		sw_desc->unmap_len = len;
651ff7b0479SSaeed Bishara 		while (src_cnt--)
652ff7b0479SSaeed Bishara 			mv_desc_set_src_addr(grp_start, src_cnt, src[src_cnt]);
653ff7b0479SSaeed Bishara 	}
654ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
655c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
656ff7b0479SSaeed Bishara 		"%s sw_desc %p async_tx %p \n",
657ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
658ff7b0479SSaeed Bishara 	return sw_desc ? &sw_desc->async_tx : NULL;
659ff7b0479SSaeed Bishara }
660ff7b0479SSaeed Bishara 
661ff7b0479SSaeed Bishara static void mv_xor_free_chan_resources(struct dma_chan *chan)
662ff7b0479SSaeed Bishara {
663ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
664ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
665ff7b0479SSaeed Bishara 	int in_use_descs = 0;
666ff7b0479SSaeed Bishara 
667ff7b0479SSaeed Bishara 	mv_xor_slot_cleanup(mv_chan);
668ff7b0479SSaeed Bishara 
669ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
670ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
671ff7b0479SSaeed Bishara 					chain_node) {
672ff7b0479SSaeed Bishara 		in_use_descs++;
673ff7b0479SSaeed Bishara 		list_del(&iter->chain_node);
674ff7b0479SSaeed Bishara 	}
675ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
676ff7b0479SSaeed Bishara 				 completed_node) {
677ff7b0479SSaeed Bishara 		in_use_descs++;
678ff7b0479SSaeed Bishara 		list_del(&iter->completed_node);
679ff7b0479SSaeed Bishara 	}
680ff7b0479SSaeed Bishara 	list_for_each_entry_safe_reverse(
681ff7b0479SSaeed Bishara 		iter, _iter, &mv_chan->all_slots, slot_node) {
682ff7b0479SSaeed Bishara 		list_del(&iter->slot_node);
683ff7b0479SSaeed Bishara 		kfree(iter);
684ff7b0479SSaeed Bishara 		mv_chan->slots_allocated--;
685ff7b0479SSaeed Bishara 	}
686ff7b0479SSaeed Bishara 	mv_chan->last_used = NULL;
687ff7b0479SSaeed Bishara 
688c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n",
689ff7b0479SSaeed Bishara 		__func__, mv_chan->slots_allocated);
690ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
691ff7b0479SSaeed Bishara 
692ff7b0479SSaeed Bishara 	if (in_use_descs)
693c98c1781SThomas Petazzoni 		dev_err(mv_chan_to_devp(mv_chan),
694ff7b0479SSaeed Bishara 			"freeing %d in use descriptors!\n", in_use_descs);
695ff7b0479SSaeed Bishara }
696ff7b0479SSaeed Bishara 
697ff7b0479SSaeed Bishara /**
69807934481SLinus Walleij  * mv_xor_status - poll the status of an XOR transaction
699ff7b0479SSaeed Bishara  * @chan: XOR channel handle
700ff7b0479SSaeed Bishara  * @cookie: XOR transaction identifier
70107934481SLinus Walleij  * @txstate: XOR transactions state holder (or NULL)
702ff7b0479SSaeed Bishara  */
70307934481SLinus Walleij static enum dma_status mv_xor_status(struct dma_chan *chan,
704ff7b0479SSaeed Bishara 					  dma_cookie_t cookie,
70507934481SLinus Walleij 					  struct dma_tx_state *txstate)
706ff7b0479SSaeed Bishara {
707ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
708ff7b0479SSaeed Bishara 	enum dma_status ret;
709ff7b0479SSaeed Bishara 
71096a2af41SRussell King - ARM Linux 	ret = dma_cookie_status(chan, cookie, txstate);
711ff7b0479SSaeed Bishara 	if (ret == DMA_SUCCESS) {
712ff7b0479SSaeed Bishara 		mv_xor_clean_completed_slots(mv_chan);
713ff7b0479SSaeed Bishara 		return ret;
714ff7b0479SSaeed Bishara 	}
715ff7b0479SSaeed Bishara 	mv_xor_slot_cleanup(mv_chan);
716ff7b0479SSaeed Bishara 
71796a2af41SRussell King - ARM Linux 	return dma_cookie_status(chan, cookie, txstate);
718ff7b0479SSaeed Bishara }
719ff7b0479SSaeed Bishara 
720ff7b0479SSaeed Bishara static void mv_dump_xor_regs(struct mv_xor_chan *chan)
721ff7b0479SSaeed Bishara {
722ff7b0479SSaeed Bishara 	u32 val;
723ff7b0479SSaeed Bishara 
7245733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_CONFIG(chan));
7251ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "config       0x%08x\n", val);
726ff7b0479SSaeed Bishara 
7275733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ACTIVATION(chan));
7281ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "activation   0x%08x\n", val);
729ff7b0479SSaeed Bishara 
7305733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_CAUSE(chan));
7311ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr cause   0x%08x\n", val);
732ff7b0479SSaeed Bishara 
7335733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_MASK(chan));
7341ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr mask    0x%08x\n", val);
735ff7b0479SSaeed Bishara 
7365733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_CAUSE(chan));
7371ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error cause  0x%08x\n", val);
738ff7b0479SSaeed Bishara 
7395733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_ADDR(chan));
7401ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error addr   0x%08x\n", val);
741ff7b0479SSaeed Bishara }
742ff7b0479SSaeed Bishara 
743ff7b0479SSaeed Bishara static void mv_xor_err_interrupt_handler(struct mv_xor_chan *chan,
744ff7b0479SSaeed Bishara 					 u32 intr_cause)
745ff7b0479SSaeed Bishara {
746ff7b0479SSaeed Bishara 	if (intr_cause & (1 << 4)) {
747c98c1781SThomas Petazzoni 	     dev_dbg(mv_chan_to_devp(chan),
748ff7b0479SSaeed Bishara 		     "ignore this error\n");
749ff7b0479SSaeed Bishara 	     return;
750ff7b0479SSaeed Bishara 	}
751ff7b0479SSaeed Bishara 
752c98c1781SThomas Petazzoni 	dev_err(mv_chan_to_devp(chan),
7531ba151cdSJoe Perches 		"error on chan %d. intr cause 0x%08x\n",
754ff7b0479SSaeed Bishara 		chan->idx, intr_cause);
755ff7b0479SSaeed Bishara 
756ff7b0479SSaeed Bishara 	mv_dump_xor_regs(chan);
757ff7b0479SSaeed Bishara 	BUG();
758ff7b0479SSaeed Bishara }
759ff7b0479SSaeed Bishara 
760ff7b0479SSaeed Bishara static irqreturn_t mv_xor_interrupt_handler(int irq, void *data)
761ff7b0479SSaeed Bishara {
762ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = data;
763ff7b0479SSaeed Bishara 	u32 intr_cause = mv_chan_get_intr_cause(chan);
764ff7b0479SSaeed Bishara 
765c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause);
766ff7b0479SSaeed Bishara 
767ff7b0479SSaeed Bishara 	if (mv_is_err_intr(intr_cause))
768ff7b0479SSaeed Bishara 		mv_xor_err_interrupt_handler(chan, intr_cause);
769ff7b0479SSaeed Bishara 
770ff7b0479SSaeed Bishara 	tasklet_schedule(&chan->irq_tasklet);
771ff7b0479SSaeed Bishara 
772ff7b0479SSaeed Bishara 	mv_xor_device_clear_eoc_cause(chan);
773ff7b0479SSaeed Bishara 
774ff7b0479SSaeed Bishara 	return IRQ_HANDLED;
775ff7b0479SSaeed Bishara }
776ff7b0479SSaeed Bishara 
777ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan)
778ff7b0479SSaeed Bishara {
779ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
780ff7b0479SSaeed Bishara 
781ff7b0479SSaeed Bishara 	if (mv_chan->pending >= MV_XOR_THRESHOLD) {
782ff7b0479SSaeed Bishara 		mv_chan->pending = 0;
783ff7b0479SSaeed Bishara 		mv_chan_activate(mv_chan);
784ff7b0479SSaeed Bishara 	}
785ff7b0479SSaeed Bishara }
786ff7b0479SSaeed Bishara 
787ff7b0479SSaeed Bishara /*
788ff7b0479SSaeed Bishara  * Perform a transaction to verify the HW works.
789ff7b0479SSaeed Bishara  */
790ff7b0479SSaeed Bishara #define MV_XOR_TEST_SIZE 2000
791ff7b0479SSaeed Bishara 
792c2714334SLinus Torvalds static int mv_xor_memcpy_self_test(struct mv_xor_chan *mv_chan)
793ff7b0479SSaeed Bishara {
794ff7b0479SSaeed Bishara 	int i;
795ff7b0479SSaeed Bishara 	void *src, *dest;
796ff7b0479SSaeed Bishara 	dma_addr_t src_dma, dest_dma;
797ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
798ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
799ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
800ff7b0479SSaeed Bishara 	int err = 0;
801ff7b0479SSaeed Bishara 
802ff7b0479SSaeed Bishara 	src = kmalloc(sizeof(u8) * MV_XOR_TEST_SIZE, GFP_KERNEL);
803ff7b0479SSaeed Bishara 	if (!src)
804ff7b0479SSaeed Bishara 		return -ENOMEM;
805ff7b0479SSaeed Bishara 
806ff7b0479SSaeed Bishara 	dest = kzalloc(sizeof(u8) * MV_XOR_TEST_SIZE, GFP_KERNEL);
807ff7b0479SSaeed Bishara 	if (!dest) {
808ff7b0479SSaeed Bishara 		kfree(src);
809ff7b0479SSaeed Bishara 		return -ENOMEM;
810ff7b0479SSaeed Bishara 	}
811ff7b0479SSaeed Bishara 
812ff7b0479SSaeed Bishara 	/* Fill in src buffer */
813ff7b0479SSaeed Bishara 	for (i = 0; i < MV_XOR_TEST_SIZE; i++)
814ff7b0479SSaeed Bishara 		((u8 *) src)[i] = (u8)i;
815ff7b0479SSaeed Bishara 
816275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
817aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
818ff7b0479SSaeed Bishara 		err = -ENODEV;
819ff7b0479SSaeed Bishara 		goto out;
820ff7b0479SSaeed Bishara 	}
821ff7b0479SSaeed Bishara 
822ff7b0479SSaeed Bishara 	dest_dma = dma_map_single(dma_chan->device->dev, dest,
823ff7b0479SSaeed Bishara 				  MV_XOR_TEST_SIZE, DMA_FROM_DEVICE);
824ff7b0479SSaeed Bishara 
825ff7b0479SSaeed Bishara 	src_dma = dma_map_single(dma_chan->device->dev, src,
826ff7b0479SSaeed Bishara 				 MV_XOR_TEST_SIZE, DMA_TO_DEVICE);
827ff7b0479SSaeed Bishara 
828ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma,
829ff7b0479SSaeed Bishara 				    MV_XOR_TEST_SIZE, 0);
830ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
831ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
832ff7b0479SSaeed Bishara 	async_tx_ack(tx);
833ff7b0479SSaeed Bishara 	msleep(1);
834ff7b0479SSaeed Bishara 
83507934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
836ff7b0479SSaeed Bishara 	    DMA_SUCCESS) {
837a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
838ff7b0479SSaeed Bishara 			"Self-test copy timed out, disabling\n");
839ff7b0479SSaeed Bishara 		err = -ENODEV;
840ff7b0479SSaeed Bishara 		goto free_resources;
841ff7b0479SSaeed Bishara 	}
842ff7b0479SSaeed Bishara 
843c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
844ff7b0479SSaeed Bishara 				MV_XOR_TEST_SIZE, DMA_FROM_DEVICE);
845ff7b0479SSaeed Bishara 	if (memcmp(src, dest, MV_XOR_TEST_SIZE)) {
846a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
847ff7b0479SSaeed Bishara 			"Self-test copy failed compare, disabling\n");
848ff7b0479SSaeed Bishara 		err = -ENODEV;
849ff7b0479SSaeed Bishara 		goto free_resources;
850ff7b0479SSaeed Bishara 	}
851ff7b0479SSaeed Bishara 
852ff7b0479SSaeed Bishara free_resources:
853ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
854ff7b0479SSaeed Bishara out:
855ff7b0479SSaeed Bishara 	kfree(src);
856ff7b0479SSaeed Bishara 	kfree(dest);
857ff7b0479SSaeed Bishara 	return err;
858ff7b0479SSaeed Bishara }
859ff7b0479SSaeed Bishara 
860ff7b0479SSaeed Bishara #define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */
861463a1f8bSBill Pemberton static int
862275cc0c8SThomas Petazzoni mv_xor_xor_self_test(struct mv_xor_chan *mv_chan)
863ff7b0479SSaeed Bishara {
864ff7b0479SSaeed Bishara 	int i, src_idx;
865ff7b0479SSaeed Bishara 	struct page *dest;
866ff7b0479SSaeed Bishara 	struct page *xor_srcs[MV_XOR_NUM_SRC_TEST];
867ff7b0479SSaeed Bishara 	dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST];
868ff7b0479SSaeed Bishara 	dma_addr_t dest_dma;
869ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
870ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
871ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
872ff7b0479SSaeed Bishara 	u8 cmp_byte = 0;
873ff7b0479SSaeed Bishara 	u32 cmp_word;
874ff7b0479SSaeed Bishara 	int err = 0;
875ff7b0479SSaeed Bishara 
876ff7b0479SSaeed Bishara 	for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++) {
877ff7b0479SSaeed Bishara 		xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
878a09b09aeSRoel Kluin 		if (!xor_srcs[src_idx]) {
879a09b09aeSRoel Kluin 			while (src_idx--)
880ff7b0479SSaeed Bishara 				__free_page(xor_srcs[src_idx]);
881ff7b0479SSaeed Bishara 			return -ENOMEM;
882ff7b0479SSaeed Bishara 		}
883ff7b0479SSaeed Bishara 	}
884ff7b0479SSaeed Bishara 
885ff7b0479SSaeed Bishara 	dest = alloc_page(GFP_KERNEL);
886a09b09aeSRoel Kluin 	if (!dest) {
887a09b09aeSRoel Kluin 		while (src_idx--)
888ff7b0479SSaeed Bishara 			__free_page(xor_srcs[src_idx]);
889ff7b0479SSaeed Bishara 		return -ENOMEM;
890ff7b0479SSaeed Bishara 	}
891ff7b0479SSaeed Bishara 
892ff7b0479SSaeed Bishara 	/* Fill in src buffers */
893ff7b0479SSaeed Bishara 	for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++) {
894ff7b0479SSaeed Bishara 		u8 *ptr = page_address(xor_srcs[src_idx]);
895ff7b0479SSaeed Bishara 		for (i = 0; i < PAGE_SIZE; i++)
896ff7b0479SSaeed Bishara 			ptr[i] = (1 << src_idx);
897ff7b0479SSaeed Bishara 	}
898ff7b0479SSaeed Bishara 
899ff7b0479SSaeed Bishara 	for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++)
900ff7b0479SSaeed Bishara 		cmp_byte ^= (u8) (1 << src_idx);
901ff7b0479SSaeed Bishara 
902ff7b0479SSaeed Bishara 	cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
903ff7b0479SSaeed Bishara 		(cmp_byte << 8) | cmp_byte;
904ff7b0479SSaeed Bishara 
905ff7b0479SSaeed Bishara 	memset(page_address(dest), 0, PAGE_SIZE);
906ff7b0479SSaeed Bishara 
907275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
908aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
909ff7b0479SSaeed Bishara 		err = -ENODEV;
910ff7b0479SSaeed Bishara 		goto out;
911ff7b0479SSaeed Bishara 	}
912ff7b0479SSaeed Bishara 
913ff7b0479SSaeed Bishara 	/* test xor */
914ff7b0479SSaeed Bishara 	dest_dma = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE,
915ff7b0479SSaeed Bishara 				DMA_FROM_DEVICE);
916ff7b0479SSaeed Bishara 
917ff7b0479SSaeed Bishara 	for (i = 0; i < MV_XOR_NUM_SRC_TEST; i++)
918ff7b0479SSaeed Bishara 		dma_srcs[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i],
919ff7b0479SSaeed Bishara 					   0, PAGE_SIZE, DMA_TO_DEVICE);
920ff7b0479SSaeed Bishara 
921ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
922ff7b0479SSaeed Bishara 				 MV_XOR_NUM_SRC_TEST, PAGE_SIZE, 0);
923ff7b0479SSaeed Bishara 
924ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
925ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
926ff7b0479SSaeed Bishara 	async_tx_ack(tx);
927ff7b0479SSaeed Bishara 	msleep(8);
928ff7b0479SSaeed Bishara 
92907934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
930ff7b0479SSaeed Bishara 	    DMA_SUCCESS) {
931a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
932ff7b0479SSaeed Bishara 			"Self-test xor timed out, disabling\n");
933ff7b0479SSaeed Bishara 		err = -ENODEV;
934ff7b0479SSaeed Bishara 		goto free_resources;
935ff7b0479SSaeed Bishara 	}
936ff7b0479SSaeed Bishara 
937c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
938ff7b0479SSaeed Bishara 				PAGE_SIZE, DMA_FROM_DEVICE);
939ff7b0479SSaeed Bishara 	for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
940ff7b0479SSaeed Bishara 		u32 *ptr = page_address(dest);
941ff7b0479SSaeed Bishara 		if (ptr[i] != cmp_word) {
942a3fc74bcSThomas Petazzoni 			dev_err(dma_chan->device->dev,
9431ba151cdSJoe Perches 				"Self-test xor failed compare, disabling. index %d, data %x, expected %x\n",
9441ba151cdSJoe Perches 				i, ptr[i], cmp_word);
945ff7b0479SSaeed Bishara 			err = -ENODEV;
946ff7b0479SSaeed Bishara 			goto free_resources;
947ff7b0479SSaeed Bishara 		}
948ff7b0479SSaeed Bishara 	}
949ff7b0479SSaeed Bishara 
950ff7b0479SSaeed Bishara free_resources:
951ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
952ff7b0479SSaeed Bishara out:
953ff7b0479SSaeed Bishara 	src_idx = MV_XOR_NUM_SRC_TEST;
954ff7b0479SSaeed Bishara 	while (src_idx--)
955ff7b0479SSaeed Bishara 		__free_page(xor_srcs[src_idx]);
956ff7b0479SSaeed Bishara 	__free_page(dest);
957ff7b0479SSaeed Bishara 	return err;
958ff7b0479SSaeed Bishara }
959ff7b0479SSaeed Bishara 
96034c93c86SAndrew Lunn /* This driver does not implement any of the optional DMA operations. */
96134c93c86SAndrew Lunn static int
96234c93c86SAndrew Lunn mv_xor_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
96334c93c86SAndrew Lunn 	       unsigned long arg)
964ff7b0479SSaeed Bishara {
96534c93c86SAndrew Lunn 	return -ENOSYS;
96634c93c86SAndrew Lunn }
96734c93c86SAndrew Lunn 
9681ef48a26SThomas Petazzoni static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan)
969ff7b0479SSaeed Bishara {
970ff7b0479SSaeed Bishara 	struct dma_chan *chan, *_chan;
9711ef48a26SThomas Petazzoni 	struct device *dev = mv_chan->dmadev.dev;
972ff7b0479SSaeed Bishara 
9731ef48a26SThomas Petazzoni 	dma_async_device_unregister(&mv_chan->dmadev);
974ff7b0479SSaeed Bishara 
975b503fa01SThomas Petazzoni 	dma_free_coherent(dev, MV_XOR_POOL_SIZE,
9761ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
977ff7b0479SSaeed Bishara 
9781ef48a26SThomas Petazzoni 	list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels,
979ff7b0479SSaeed Bishara 				 device_node) {
980ff7b0479SSaeed Bishara 		list_del(&chan->device_node);
981ff7b0479SSaeed Bishara 	}
982ff7b0479SSaeed Bishara 
98388eb92cbSThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
98488eb92cbSThomas Petazzoni 
985ff7b0479SSaeed Bishara 	return 0;
986ff7b0479SSaeed Bishara }
987ff7b0479SSaeed Bishara 
9881ef48a26SThomas Petazzoni static struct mv_xor_chan *
989297eedbaSThomas Petazzoni mv_xor_channel_add(struct mv_xor_device *xordev,
990a6b4a9d2SThomas Petazzoni 		   struct platform_device *pdev,
991b503fa01SThomas Petazzoni 		   int idx, dma_cap_mask_t cap_mask, int irq)
992ff7b0479SSaeed Bishara {
993ff7b0479SSaeed Bishara 	int ret = 0;
994ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan;
995ff7b0479SSaeed Bishara 	struct dma_device *dma_dev;
996ff7b0479SSaeed Bishara 
9971ef48a26SThomas Petazzoni 	mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL);
998a577659fSSachin Kamat 	if (!mv_chan)
999a577659fSSachin Kamat 		return ERR_PTR(-ENOMEM);
1000ff7b0479SSaeed Bishara 
10019aedbdbaSThomas Petazzoni 	mv_chan->idx = idx;
100288eb92cbSThomas Petazzoni 	mv_chan->irq = irq;
1003ff7b0479SSaeed Bishara 
10041ef48a26SThomas Petazzoni 	dma_dev = &mv_chan->dmadev;
1005ff7b0479SSaeed Bishara 
1006ff7b0479SSaeed Bishara 	/* allocate coherent memory for hardware descriptors
1007ff7b0479SSaeed Bishara 	 * note: writecombine gives slightly better performance, but
1008ff7b0479SSaeed Bishara 	 * requires that we explicitly flush the writes
1009ff7b0479SSaeed Bishara 	 */
10101ef48a26SThomas Petazzoni 	mv_chan->dma_desc_pool_virt =
1011b503fa01SThomas Petazzoni 	  dma_alloc_writecombine(&pdev->dev, MV_XOR_POOL_SIZE,
10121ef48a26SThomas Petazzoni 				 &mv_chan->dma_desc_pool, GFP_KERNEL);
10131ef48a26SThomas Petazzoni 	if (!mv_chan->dma_desc_pool_virt)
1014a6b4a9d2SThomas Petazzoni 		return ERR_PTR(-ENOMEM);
1015ff7b0479SSaeed Bishara 
1016ff7b0479SSaeed Bishara 	/* discover transaction capabilites from the platform data */
1017a6b4a9d2SThomas Petazzoni 	dma_dev->cap_mask = cap_mask;
1018ff7b0479SSaeed Bishara 
1019ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&dma_dev->channels);
1020ff7b0479SSaeed Bishara 
1021ff7b0479SSaeed Bishara 	/* set base routines */
1022ff7b0479SSaeed Bishara 	dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources;
1023ff7b0479SSaeed Bishara 	dma_dev->device_free_chan_resources = mv_xor_free_chan_resources;
102407934481SLinus Walleij 	dma_dev->device_tx_status = mv_xor_status;
1025ff7b0479SSaeed Bishara 	dma_dev->device_issue_pending = mv_xor_issue_pending;
102634c93c86SAndrew Lunn 	dma_dev->device_control = mv_xor_control;
1027ff7b0479SSaeed Bishara 	dma_dev->dev = &pdev->dev;
1028ff7b0479SSaeed Bishara 
1029ff7b0479SSaeed Bishara 	/* set prep routines based on capability */
1030ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask))
1031ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy;
1032ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1033c019894eSJoe Perches 		dma_dev->max_xor = 8;
1034ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor;
1035ff7b0479SSaeed Bishara 	}
1036ff7b0479SSaeed Bishara 
1037297eedbaSThomas Petazzoni 	mv_chan->mmr_base = xordev->xor_base;
103882a1402eSEzequiel Garcia 	mv_chan->mmr_high_base = xordev->xor_high_base;
1039ff7b0479SSaeed Bishara 	tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long)
1040ff7b0479SSaeed Bishara 		     mv_chan);
1041ff7b0479SSaeed Bishara 
1042ff7b0479SSaeed Bishara 	/* clear errors before enabling interrupts */
1043ff7b0479SSaeed Bishara 	mv_xor_device_clear_err_status(mv_chan);
1044ff7b0479SSaeed Bishara 
10452d0a0745SThomas Petazzoni 	ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler,
1046ff7b0479SSaeed Bishara 			  0, dev_name(&pdev->dev), mv_chan);
1047ff7b0479SSaeed Bishara 	if (ret)
1048ff7b0479SSaeed Bishara 		goto err_free_dma;
1049ff7b0479SSaeed Bishara 
1050ff7b0479SSaeed Bishara 	mv_chan_unmask_interrupts(mv_chan);
1051ff7b0479SSaeed Bishara 
1052ff7b0479SSaeed Bishara 	mv_set_mode(mv_chan, DMA_MEMCPY);
1053ff7b0479SSaeed Bishara 
1054ff7b0479SSaeed Bishara 	spin_lock_init(&mv_chan->lock);
1055ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->chain);
1056ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->completed_slots);
1057ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->all_slots);
105898817b99SThomas Petazzoni 	mv_chan->dmachan.device = dma_dev;
105998817b99SThomas Petazzoni 	dma_cookie_init(&mv_chan->dmachan);
1060ff7b0479SSaeed Bishara 
106198817b99SThomas Petazzoni 	list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels);
1062ff7b0479SSaeed Bishara 
1063ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) {
1064275cc0c8SThomas Petazzoni 		ret = mv_xor_memcpy_self_test(mv_chan);
1065ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret);
1066ff7b0479SSaeed Bishara 		if (ret)
10672d0a0745SThomas Petazzoni 			goto err_free_irq;
1068ff7b0479SSaeed Bishara 	}
1069ff7b0479SSaeed Bishara 
1070ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1071275cc0c8SThomas Petazzoni 		ret = mv_xor_xor_self_test(mv_chan);
1072ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "xor self test returned %d\n", ret);
1073ff7b0479SSaeed Bishara 		if (ret)
10742d0a0745SThomas Petazzoni 			goto err_free_irq;
1075ff7b0479SSaeed Bishara 	}
1076ff7b0479SSaeed Bishara 
107748a9db46SBartlomiej Zolnierkiewicz 	dev_info(&pdev->dev, "Marvell XOR: ( %s%s%s)\n",
1078ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "",
1079ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "",
1080ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : "");
1081ff7b0479SSaeed Bishara 
1082ff7b0479SSaeed Bishara 	dma_async_device_register(dma_dev);
10831ef48a26SThomas Petazzoni 	return mv_chan;
1084ff7b0479SSaeed Bishara 
10852d0a0745SThomas Petazzoni err_free_irq:
10862d0a0745SThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
1087ff7b0479SSaeed Bishara  err_free_dma:
1088b503fa01SThomas Petazzoni 	dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE,
10891ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
1090a6b4a9d2SThomas Petazzoni 	return ERR_PTR(ret);
1091ff7b0479SSaeed Bishara }
1092ff7b0479SSaeed Bishara 
1093ff7b0479SSaeed Bishara static void
1094297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(struct mv_xor_device *xordev,
109563a9332bSAndrew Lunn 			 const struct mbus_dram_target_info *dram)
1096ff7b0479SSaeed Bishara {
109782a1402eSEzequiel Garcia 	void __iomem *base = xordev->xor_high_base;
1098ff7b0479SSaeed Bishara 	u32 win_enable = 0;
1099ff7b0479SSaeed Bishara 	int i;
1100ff7b0479SSaeed Bishara 
1101ff7b0479SSaeed Bishara 	for (i = 0; i < 8; i++) {
1102ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_BASE(i));
1103ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_SIZE(i));
1104ff7b0479SSaeed Bishara 		if (i < 4)
1105ff7b0479SSaeed Bishara 			writel(0, base + WINDOW_REMAP_HIGH(i));
1106ff7b0479SSaeed Bishara 	}
1107ff7b0479SSaeed Bishara 
1108ff7b0479SSaeed Bishara 	for (i = 0; i < dram->num_cs; i++) {
110963a9332bSAndrew Lunn 		const struct mbus_dram_window *cs = dram->cs + i;
1110ff7b0479SSaeed Bishara 
1111ff7b0479SSaeed Bishara 		writel((cs->base & 0xffff0000) |
1112ff7b0479SSaeed Bishara 		       (cs->mbus_attr << 8) |
1113ff7b0479SSaeed Bishara 		       dram->mbus_dram_target_id, base + WINDOW_BASE(i));
1114ff7b0479SSaeed Bishara 		writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
1115ff7b0479SSaeed Bishara 
1116ff7b0479SSaeed Bishara 		win_enable |= (1 << i);
1117ff7b0479SSaeed Bishara 		win_enable |= 3 << (16 + (2 * i));
1118ff7b0479SSaeed Bishara 	}
1119ff7b0479SSaeed Bishara 
1120ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(0));
1121ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(1));
1122c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(0));
1123c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(1));
1124ff7b0479SSaeed Bishara }
1125ff7b0479SSaeed Bishara 
1126c2714334SLinus Torvalds static int mv_xor_probe(struct platform_device *pdev)
1127ff7b0479SSaeed Bishara {
112863a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
1129297eedbaSThomas Petazzoni 	struct mv_xor_device *xordev;
1130d4adcc01SJingoo Han 	struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev);
1131ff7b0479SSaeed Bishara 	struct resource *res;
113260d151f3SThomas Petazzoni 	int i, ret;
1133ff7b0479SSaeed Bishara 
11341ba151cdSJoe Perches 	dev_notice(&pdev->dev, "Marvell shared XOR driver\n");
1135ff7b0479SSaeed Bishara 
1136297eedbaSThomas Petazzoni 	xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL);
1137297eedbaSThomas Petazzoni 	if (!xordev)
1138ff7b0479SSaeed Bishara 		return -ENOMEM;
1139ff7b0479SSaeed Bishara 
1140ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1141ff7b0479SSaeed Bishara 	if (!res)
1142ff7b0479SSaeed Bishara 		return -ENODEV;
1143ff7b0479SSaeed Bishara 
1144297eedbaSThomas Petazzoni 	xordev->xor_base = devm_ioremap(&pdev->dev, res->start,
11454de1ba15SH Hartley Sweeten 					resource_size(res));
1146297eedbaSThomas Petazzoni 	if (!xordev->xor_base)
1147ff7b0479SSaeed Bishara 		return -EBUSY;
1148ff7b0479SSaeed Bishara 
1149ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1150ff7b0479SSaeed Bishara 	if (!res)
1151ff7b0479SSaeed Bishara 		return -ENODEV;
1152ff7b0479SSaeed Bishara 
1153297eedbaSThomas Petazzoni 	xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start,
11544de1ba15SH Hartley Sweeten 					     resource_size(res));
1155297eedbaSThomas Petazzoni 	if (!xordev->xor_high_base)
1156ff7b0479SSaeed Bishara 		return -EBUSY;
1157ff7b0479SSaeed Bishara 
1158297eedbaSThomas Petazzoni 	platform_set_drvdata(pdev, xordev);
1159ff7b0479SSaeed Bishara 
1160ff7b0479SSaeed Bishara 	/*
1161ff7b0479SSaeed Bishara 	 * (Re-)program MBUS remapping windows if we are asked to.
1162ff7b0479SSaeed Bishara 	 */
116363a9332bSAndrew Lunn 	dram = mv_mbus_dram_info();
116463a9332bSAndrew Lunn 	if (dram)
1165297eedbaSThomas Petazzoni 		mv_xor_conf_mbus_windows(xordev, dram);
1166ff7b0479SSaeed Bishara 
1167c510182bSAndrew Lunn 	/* Not all platforms can gate the clock, so it is not
1168c510182bSAndrew Lunn 	 * an error if the clock does not exists.
1169c510182bSAndrew Lunn 	 */
1170297eedbaSThomas Petazzoni 	xordev->clk = clk_get(&pdev->dev, NULL);
1171297eedbaSThomas Petazzoni 	if (!IS_ERR(xordev->clk))
1172297eedbaSThomas Petazzoni 		clk_prepare_enable(xordev->clk);
1173c510182bSAndrew Lunn 
1174f7d12ef5SThomas Petazzoni 	if (pdev->dev.of_node) {
1175f7d12ef5SThomas Petazzoni 		struct device_node *np;
1176f7d12ef5SThomas Petazzoni 		int i = 0;
1177f7d12ef5SThomas Petazzoni 
1178f7d12ef5SThomas Petazzoni 		for_each_child_of_node(pdev->dev.of_node, np) {
1179f7d12ef5SThomas Petazzoni 			dma_cap_mask_t cap_mask;
1180f7d12ef5SThomas Petazzoni 			int irq;
1181f7d12ef5SThomas Petazzoni 
1182f7d12ef5SThomas Petazzoni 			dma_cap_zero(cap_mask);
1183f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,memcpy"))
1184f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_MEMCPY, cap_mask);
1185f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,xor"))
1186f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_XOR, cap_mask);
1187f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,interrupt"))
1188f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_INTERRUPT, cap_mask);
1189f7d12ef5SThomas Petazzoni 
1190f7d12ef5SThomas Petazzoni 			irq = irq_of_parse_and_map(np, 0);
1191f8eb9e7dSThomas Petazzoni 			if (!irq) {
1192f8eb9e7dSThomas Petazzoni 				ret = -ENODEV;
1193f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1194f7d12ef5SThomas Petazzoni 			}
1195f7d12ef5SThomas Petazzoni 
1196f7d12ef5SThomas Petazzoni 			xordev->channels[i] =
1197f7d12ef5SThomas Petazzoni 				mv_xor_channel_add(xordev, pdev, i,
1198f7d12ef5SThomas Petazzoni 						   cap_mask, irq);
1199f7d12ef5SThomas Petazzoni 			if (IS_ERR(xordev->channels[i])) {
1200f7d12ef5SThomas Petazzoni 				ret = PTR_ERR(xordev->channels[i]);
120173d9cdcaSThomas Petazzoni 				xordev->channels[i] = NULL;
1202f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(irq);
1203f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1204f7d12ef5SThomas Petazzoni 			}
1205f7d12ef5SThomas Petazzoni 
1206f7d12ef5SThomas Petazzoni 			i++;
1207f7d12ef5SThomas Petazzoni 		}
1208f7d12ef5SThomas Petazzoni 	} else if (pdata && pdata->channels) {
120960d151f3SThomas Petazzoni 		for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1210e39f6ec1SThomas Petazzoni 			struct mv_xor_channel_data *cd;
121160d151f3SThomas Petazzoni 			int irq;
121260d151f3SThomas Petazzoni 
121360d151f3SThomas Petazzoni 			cd = &pdata->channels[i];
121460d151f3SThomas Petazzoni 			if (!cd) {
121560d151f3SThomas Petazzoni 				ret = -ENODEV;
121660d151f3SThomas Petazzoni 				goto err_channel_add;
121760d151f3SThomas Petazzoni 			}
121860d151f3SThomas Petazzoni 
121960d151f3SThomas Petazzoni 			irq = platform_get_irq(pdev, i);
122060d151f3SThomas Petazzoni 			if (irq < 0) {
122160d151f3SThomas Petazzoni 				ret = irq;
122260d151f3SThomas Petazzoni 				goto err_channel_add;
122360d151f3SThomas Petazzoni 			}
122460d151f3SThomas Petazzoni 
1225297eedbaSThomas Petazzoni 			xordev->channels[i] =
12269aedbdbaSThomas Petazzoni 				mv_xor_channel_add(xordev, pdev, i,
1227b503fa01SThomas Petazzoni 						   cd->cap_mask, irq);
1228297eedbaSThomas Petazzoni 			if (IS_ERR(xordev->channels[i])) {
1229297eedbaSThomas Petazzoni 				ret = PTR_ERR(xordev->channels[i]);
123060d151f3SThomas Petazzoni 				goto err_channel_add;
123160d151f3SThomas Petazzoni 			}
123260d151f3SThomas Petazzoni 		}
123360d151f3SThomas Petazzoni 	}
123460d151f3SThomas Petazzoni 
1235ff7b0479SSaeed Bishara 	return 0;
123660d151f3SThomas Petazzoni 
123760d151f3SThomas Petazzoni err_channel_add:
123860d151f3SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++)
1239f7d12ef5SThomas Petazzoni 		if (xordev->channels[i]) {
1240ab6e439fSThomas Petazzoni 			mv_xor_channel_remove(xordev->channels[i]);
1241f7d12ef5SThomas Petazzoni 			if (pdev->dev.of_node)
1242f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(xordev->channels[i]->irq);
1243f7d12ef5SThomas Petazzoni 		}
124460d151f3SThomas Petazzoni 
1245dab92064SThomas Petazzoni 	if (!IS_ERR(xordev->clk)) {
1246297eedbaSThomas Petazzoni 		clk_disable_unprepare(xordev->clk);
1247297eedbaSThomas Petazzoni 		clk_put(xordev->clk);
1248dab92064SThomas Petazzoni 	}
1249dab92064SThomas Petazzoni 
125060d151f3SThomas Petazzoni 	return ret;
1251ff7b0479SSaeed Bishara }
1252ff7b0479SSaeed Bishara 
1253c2714334SLinus Torvalds static int mv_xor_remove(struct platform_device *pdev)
1254ff7b0479SSaeed Bishara {
1255297eedbaSThomas Petazzoni 	struct mv_xor_device *xordev = platform_get_drvdata(pdev);
125660d151f3SThomas Petazzoni 	int i;
125760d151f3SThomas Petazzoni 
125860d151f3SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1259297eedbaSThomas Petazzoni 		if (xordev->channels[i])
1260297eedbaSThomas Petazzoni 			mv_xor_channel_remove(xordev->channels[i]);
126160d151f3SThomas Petazzoni 	}
1262c510182bSAndrew Lunn 
1263297eedbaSThomas Petazzoni 	if (!IS_ERR(xordev->clk)) {
1264297eedbaSThomas Petazzoni 		clk_disable_unprepare(xordev->clk);
1265297eedbaSThomas Petazzoni 		clk_put(xordev->clk);
1266c510182bSAndrew Lunn 	}
1267c510182bSAndrew Lunn 
1268ff7b0479SSaeed Bishara 	return 0;
1269ff7b0479SSaeed Bishara }
1270ff7b0479SSaeed Bishara 
1271f7d12ef5SThomas Petazzoni #ifdef CONFIG_OF
1272c2714334SLinus Torvalds static struct of_device_id mv_xor_dt_ids[] = {
1273f7d12ef5SThomas Petazzoni        { .compatible = "marvell,orion-xor", },
1274f7d12ef5SThomas Petazzoni        {},
1275f7d12ef5SThomas Petazzoni };
1276f7d12ef5SThomas Petazzoni MODULE_DEVICE_TABLE(of, mv_xor_dt_ids);
1277f7d12ef5SThomas Petazzoni #endif
1278f7d12ef5SThomas Petazzoni 
1279ff7b0479SSaeed Bishara static struct platform_driver mv_xor_driver = {
1280ff7b0479SSaeed Bishara 	.probe		= mv_xor_probe,
1281a7d6e3ecSBill Pemberton 	.remove		= mv_xor_remove,
1282ff7b0479SSaeed Bishara 	.driver		= {
1283ff7b0479SSaeed Bishara 		.owner	        = THIS_MODULE,
1284ff7b0479SSaeed Bishara 		.name	        = MV_XOR_NAME,
1285f7d12ef5SThomas Petazzoni 		.of_match_table = of_match_ptr(mv_xor_dt_ids),
1286ff7b0479SSaeed Bishara 	},
1287ff7b0479SSaeed Bishara };
1288ff7b0479SSaeed Bishara 
1289ff7b0479SSaeed Bishara 
1290ff7b0479SSaeed Bishara static int __init mv_xor_init(void)
1291ff7b0479SSaeed Bishara {
129261971656SThomas Petazzoni 	return platform_driver_register(&mv_xor_driver);
1293ff7b0479SSaeed Bishara }
1294ff7b0479SSaeed Bishara module_init(mv_xor_init);
1295ff7b0479SSaeed Bishara 
1296ff7b0479SSaeed Bishara /* it's currently unsafe to unload this module */
1297ff7b0479SSaeed Bishara #if 0
1298ff7b0479SSaeed Bishara static void __exit mv_xor_exit(void)
1299ff7b0479SSaeed Bishara {
1300ff7b0479SSaeed Bishara 	platform_driver_unregister(&mv_xor_driver);
1301ff7b0479SSaeed Bishara 	return;
1302ff7b0479SSaeed Bishara }
1303ff7b0479SSaeed Bishara 
1304ff7b0479SSaeed Bishara module_exit(mv_xor_exit);
1305ff7b0479SSaeed Bishara #endif
1306ff7b0479SSaeed Bishara 
1307ff7b0479SSaeed Bishara MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>");
1308ff7b0479SSaeed Bishara MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine");
1309ff7b0479SSaeed Bishara MODULE_LICENSE("GPL");
1310