xref: /openbmc/linux/drivers/dma/mv_xor.c (revision 81aafb3e)
1ff7b0479SSaeed Bishara /*
2ff7b0479SSaeed Bishara  * offload engine driver for the Marvell XOR engine
3ff7b0479SSaeed Bishara  * Copyright (C) 2007, 2008, Marvell International Ltd.
4ff7b0479SSaeed Bishara  *
5ff7b0479SSaeed Bishara  * This program is free software; you can redistribute it and/or modify it
6ff7b0479SSaeed Bishara  * under the terms and conditions of the GNU General Public License,
7ff7b0479SSaeed Bishara  * version 2, as published by the Free Software Foundation.
8ff7b0479SSaeed Bishara  *
9ff7b0479SSaeed Bishara  * This program is distributed in the hope it will be useful, but WITHOUT
10ff7b0479SSaeed Bishara  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11ff7b0479SSaeed Bishara  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12ff7b0479SSaeed Bishara  * more details.
13ff7b0479SSaeed Bishara  */
14ff7b0479SSaeed Bishara 
15ff7b0479SSaeed Bishara #include <linux/init.h>
165a0e3ad6STejun Heo #include <linux/slab.h>
17ff7b0479SSaeed Bishara #include <linux/delay.h>
18ff7b0479SSaeed Bishara #include <linux/dma-mapping.h>
19ff7b0479SSaeed Bishara #include <linux/spinlock.h>
20ff7b0479SSaeed Bishara #include <linux/interrupt.h>
216f166312SLior Amsalem #include <linux/of_device.h>
22ff7b0479SSaeed Bishara #include <linux/platform_device.h>
23ff7b0479SSaeed Bishara #include <linux/memory.h>
24c510182bSAndrew Lunn #include <linux/clk.h>
25f7d12ef5SThomas Petazzoni #include <linux/of.h>
26f7d12ef5SThomas Petazzoni #include <linux/of_irq.h>
27f7d12ef5SThomas Petazzoni #include <linux/irqdomain.h>
2877757291SThomas Petazzoni #include <linux/cpumask.h>
29c02cecb9SArnd Bergmann #include <linux/platform_data/dma-mv_xor.h>
30d2ebfb33SRussell King - ARM Linux 
31d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
32ff7b0479SSaeed Bishara #include "mv_xor.h"
33ff7b0479SSaeed Bishara 
346f166312SLior Amsalem enum mv_xor_mode {
356f166312SLior Amsalem 	XOR_MODE_IN_REG,
366f166312SLior Amsalem 	XOR_MODE_IN_DESC,
376f166312SLior Amsalem };
386f166312SLior Amsalem 
39ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan);
40ff7b0479SSaeed Bishara 
41ff7b0479SSaeed Bishara #define to_mv_xor_chan(chan)		\
4298817b99SThomas Petazzoni 	container_of(chan, struct mv_xor_chan, dmachan)
43ff7b0479SSaeed Bishara 
44ff7b0479SSaeed Bishara #define to_mv_xor_slot(tx)		\
45ff7b0479SSaeed Bishara 	container_of(tx, struct mv_xor_desc_slot, async_tx)
46ff7b0479SSaeed Bishara 
47c98c1781SThomas Petazzoni #define mv_chan_to_devp(chan)           \
481ef48a26SThomas Petazzoni 	((chan)->dmadev.dev)
49c98c1781SThomas Petazzoni 
50dfc97661SLior Amsalem static void mv_desc_init(struct mv_xor_desc_slot *desc,
51ba87d137SLior Amsalem 			 dma_addr_t addr, u32 byte_count,
52ba87d137SLior Amsalem 			 enum dma_ctrl_flags flags)
53ff7b0479SSaeed Bishara {
54ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
55ff7b0479SSaeed Bishara 
560e7488edSEzequiel Garcia 	hw_desc->status = XOR_DESC_DMA_OWNED;
57ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = 0;
58ba87d137SLior Amsalem 	/* Enable end-of-descriptor interrupts only for DMA_PREP_INTERRUPT */
59ba87d137SLior Amsalem 	hw_desc->desc_command = (flags & DMA_PREP_INTERRUPT) ?
60ba87d137SLior Amsalem 				XOR_DESC_EOD_INT_EN : 0;
61dfc97661SLior Amsalem 	hw_desc->phy_dest_addr = addr;
62ff7b0479SSaeed Bishara 	hw_desc->byte_count = byte_count;
63ff7b0479SSaeed Bishara }
64ff7b0479SSaeed Bishara 
656f166312SLior Amsalem static void mv_desc_set_mode(struct mv_xor_desc_slot *desc)
666f166312SLior Amsalem {
676f166312SLior Amsalem 	struct mv_xor_desc *hw_desc = desc->hw_desc;
686f166312SLior Amsalem 
696f166312SLior Amsalem 	switch (desc->type) {
706f166312SLior Amsalem 	case DMA_XOR:
716f166312SLior Amsalem 	case DMA_INTERRUPT:
726f166312SLior Amsalem 		hw_desc->desc_command |= XOR_DESC_OPERATION_XOR;
736f166312SLior Amsalem 		break;
746f166312SLior Amsalem 	case DMA_MEMCPY:
756f166312SLior Amsalem 		hw_desc->desc_command |= XOR_DESC_OPERATION_MEMCPY;
766f166312SLior Amsalem 		break;
776f166312SLior Amsalem 	default:
786f166312SLior Amsalem 		BUG();
796f166312SLior Amsalem 		return;
806f166312SLior Amsalem 	}
816f166312SLior Amsalem }
826f166312SLior Amsalem 
83ff7b0479SSaeed Bishara static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc,
84ff7b0479SSaeed Bishara 				  u32 next_desc_addr)
85ff7b0479SSaeed Bishara {
86ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
87ff7b0479SSaeed Bishara 	BUG_ON(hw_desc->phy_next_desc);
88ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = next_desc_addr;
89ff7b0479SSaeed Bishara }
90ff7b0479SSaeed Bishara 
91ff7b0479SSaeed Bishara static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc,
92ff7b0479SSaeed Bishara 				 int index, dma_addr_t addr)
93ff7b0479SSaeed Bishara {
94ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
95e03bc654SThomas Petazzoni 	hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr;
96ff7b0479SSaeed Bishara 	if (desc->type == DMA_XOR)
97ff7b0479SSaeed Bishara 		hw_desc->desc_command |= (1 << index);
98ff7b0479SSaeed Bishara }
99ff7b0479SSaeed Bishara 
100ff7b0479SSaeed Bishara static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan)
101ff7b0479SSaeed Bishara {
1025733c38aSThomas Petazzoni 	return readl_relaxed(XOR_CURR_DESC(chan));
103ff7b0479SSaeed Bishara }
104ff7b0479SSaeed Bishara 
105ff7b0479SSaeed Bishara static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan,
106ff7b0479SSaeed Bishara 					u32 next_desc_addr)
107ff7b0479SSaeed Bishara {
1085733c38aSThomas Petazzoni 	writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan));
109ff7b0479SSaeed Bishara }
110ff7b0479SSaeed Bishara 
111ff7b0479SSaeed Bishara static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan)
112ff7b0479SSaeed Bishara {
1135733c38aSThomas Petazzoni 	u32 val = readl_relaxed(XOR_INTR_MASK(chan));
114ff7b0479SSaeed Bishara 	val |= XOR_INTR_MASK_VALUE << (chan->idx * 16);
1155733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_MASK(chan));
116ff7b0479SSaeed Bishara }
117ff7b0479SSaeed Bishara 
118ff7b0479SSaeed Bishara static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan)
119ff7b0479SSaeed Bishara {
1205733c38aSThomas Petazzoni 	u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan));
121ff7b0479SSaeed Bishara 	intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF;
122ff7b0479SSaeed Bishara 	return intr_cause;
123ff7b0479SSaeed Bishara }
124ff7b0479SSaeed Bishara 
1250951e728SMaxime Ripard static void mv_chan_clear_eoc_cause(struct mv_xor_chan *chan)
126ff7b0479SSaeed Bishara {
127ba87d137SLior Amsalem 	u32 val;
128ba87d137SLior Amsalem 
129ba87d137SLior Amsalem 	val = XOR_INT_END_OF_DESC | XOR_INT_END_OF_CHAIN | XOR_INT_STOPPED;
130ba87d137SLior Amsalem 	val = ~(val << (chan->idx * 16));
131c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val);
1325733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
133ff7b0479SSaeed Bishara }
134ff7b0479SSaeed Bishara 
1350951e728SMaxime Ripard static void mv_chan_clear_err_status(struct mv_xor_chan *chan)
136ff7b0479SSaeed Bishara {
137ff7b0479SSaeed Bishara 	u32 val = 0xFFFF0000 >> (chan->idx * 16);
1385733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
139ff7b0479SSaeed Bishara }
140ff7b0479SSaeed Bishara 
1410951e728SMaxime Ripard static void mv_chan_set_mode(struct mv_xor_chan *chan,
14281aafb3eSThomas Petazzoni 			     u32 op_mode)
143ff7b0479SSaeed Bishara {
1445733c38aSThomas Petazzoni 	u32 config = readl_relaxed(XOR_CONFIG(chan));
145ff7b0479SSaeed Bishara 
1466f166312SLior Amsalem 	config &= ~0x7;
1476f166312SLior Amsalem 	config |= op_mode;
1486f166312SLior Amsalem 
149e03bc654SThomas Petazzoni #if defined(__BIG_ENDIAN)
150e03bc654SThomas Petazzoni 	config |= XOR_DESCRIPTOR_SWAP;
151e03bc654SThomas Petazzoni #else
152e03bc654SThomas Petazzoni 	config &= ~XOR_DESCRIPTOR_SWAP;
153e03bc654SThomas Petazzoni #endif
154e03bc654SThomas Petazzoni 
1555733c38aSThomas Petazzoni 	writel_relaxed(config, XOR_CONFIG(chan));
156ff7b0479SSaeed Bishara }
157ff7b0479SSaeed Bishara 
158ff7b0479SSaeed Bishara static void mv_chan_activate(struct mv_xor_chan *chan)
159ff7b0479SSaeed Bishara {
160c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), " activate chan.\n");
1615a9a55bfSEzequiel Garcia 
1625a9a55bfSEzequiel Garcia 	/* writel ensures all descriptors are flushed before activation */
1635a9a55bfSEzequiel Garcia 	writel(BIT(0), XOR_ACTIVATION(chan));
164ff7b0479SSaeed Bishara }
165ff7b0479SSaeed Bishara 
166ff7b0479SSaeed Bishara static char mv_chan_is_busy(struct mv_xor_chan *chan)
167ff7b0479SSaeed Bishara {
1685733c38aSThomas Petazzoni 	u32 state = readl_relaxed(XOR_ACTIVATION(chan));
169ff7b0479SSaeed Bishara 
170ff7b0479SSaeed Bishara 	state = (state >> 4) & 0x3;
171ff7b0479SSaeed Bishara 
172ff7b0479SSaeed Bishara 	return (state == 1) ? 1 : 0;
173ff7b0479SSaeed Bishara }
174ff7b0479SSaeed Bishara 
175ff7b0479SSaeed Bishara /*
1760951e728SMaxime Ripard  * mv_chan_start_new_chain - program the engine to operate on new
1770951e728SMaxime Ripard  * chain headed by sw_desc
178ff7b0479SSaeed Bishara  * Caller must hold &mv_chan->lock while calling this function
179ff7b0479SSaeed Bishara  */
1800951e728SMaxime Ripard static void mv_chan_start_new_chain(struct mv_xor_chan *mv_chan,
181ff7b0479SSaeed Bishara 				    struct mv_xor_desc_slot *sw_desc)
182ff7b0479SSaeed Bishara {
183c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n",
184ff7b0479SSaeed Bishara 		__func__, __LINE__, sw_desc);
185ff7b0479SSaeed Bishara 
186ff7b0479SSaeed Bishara 	/* set the hardware chain */
187ff7b0479SSaeed Bishara 	mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys);
18848a9db46SBartlomiej Zolnierkiewicz 
189dfc97661SLior Amsalem 	mv_chan->pending++;
19098817b99SThomas Petazzoni 	mv_xor_issue_pending(&mv_chan->dmachan);
191ff7b0479SSaeed Bishara }
192ff7b0479SSaeed Bishara 
193ff7b0479SSaeed Bishara static dma_cookie_t
1940951e728SMaxime Ripard mv_desc_run_tx_complete_actions(struct mv_xor_desc_slot *desc,
1950951e728SMaxime Ripard 				struct mv_xor_chan *mv_chan,
1960951e728SMaxime Ripard 				dma_cookie_t cookie)
197ff7b0479SSaeed Bishara {
198ff7b0479SSaeed Bishara 	BUG_ON(desc->async_tx.cookie < 0);
199ff7b0479SSaeed Bishara 
200ff7b0479SSaeed Bishara 	if (desc->async_tx.cookie > 0) {
201ff7b0479SSaeed Bishara 		cookie = desc->async_tx.cookie;
202ff7b0479SSaeed Bishara 
203ff7b0479SSaeed Bishara 		/* call the callback (must not sleep or submit new
204ff7b0479SSaeed Bishara 		 * operations to this channel)
205ff7b0479SSaeed Bishara 		 */
206ff7b0479SSaeed Bishara 		if (desc->async_tx.callback)
207ff7b0479SSaeed Bishara 			desc->async_tx.callback(
208ff7b0479SSaeed Bishara 				desc->async_tx.callback_param);
209ff7b0479SSaeed Bishara 
210d38a8c62SDan Williams 		dma_descriptor_unmap(&desc->async_tx);
211ff7b0479SSaeed Bishara 	}
212ff7b0479SSaeed Bishara 
213ff7b0479SSaeed Bishara 	/* run dependent operations */
21407f2211eSDan Williams 	dma_run_dependencies(&desc->async_tx);
215ff7b0479SSaeed Bishara 
216ff7b0479SSaeed Bishara 	return cookie;
217ff7b0479SSaeed Bishara }
218ff7b0479SSaeed Bishara 
219ff7b0479SSaeed Bishara static int
2200951e728SMaxime Ripard mv_chan_clean_completed_slots(struct mv_xor_chan *mv_chan)
221ff7b0479SSaeed Bishara {
222ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
223ff7b0479SSaeed Bishara 
224c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
225ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
226fbea28a2SLior Amsalem 				 node) {
227ff7b0479SSaeed Bishara 
228fbea28a2SLior Amsalem 		if (async_tx_test_ack(&iter->async_tx))
229fbea28a2SLior Amsalem 			list_move_tail(&iter->node, &mv_chan->free_slots);
230ff7b0479SSaeed Bishara 	}
231ff7b0479SSaeed Bishara 	return 0;
232ff7b0479SSaeed Bishara }
233ff7b0479SSaeed Bishara 
234ff7b0479SSaeed Bishara static int
2350951e728SMaxime Ripard mv_desc_clean_slot(struct mv_xor_desc_slot *desc,
236ff7b0479SSaeed Bishara 		   struct mv_xor_chan *mv_chan)
237ff7b0479SSaeed Bishara {
238c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n",
239ff7b0479SSaeed Bishara 		__func__, __LINE__, desc, desc->async_tx.flags);
240fbea28a2SLior Amsalem 
241ff7b0479SSaeed Bishara 	/* the client is allowed to attach dependent operations
242ff7b0479SSaeed Bishara 	 * until 'ack' is set
243ff7b0479SSaeed Bishara 	 */
244fbea28a2SLior Amsalem 	if (!async_tx_test_ack(&desc->async_tx))
245ff7b0479SSaeed Bishara 		/* move this slot to the completed_slots */
246fbea28a2SLior Amsalem 		list_move_tail(&desc->node, &mv_chan->completed_slots);
247fbea28a2SLior Amsalem 	else
248fbea28a2SLior Amsalem 		list_move_tail(&desc->node, &mv_chan->free_slots);
249ff7b0479SSaeed Bishara 
250ff7b0479SSaeed Bishara 	return 0;
251ff7b0479SSaeed Bishara }
252ff7b0479SSaeed Bishara 
253fbeec99aSEzequiel Garcia /* This function must be called with the mv_xor_chan spinlock held */
2540951e728SMaxime Ripard static void mv_chan_slot_cleanup(struct mv_xor_chan *mv_chan)
255ff7b0479SSaeed Bishara {
256ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
257ff7b0479SSaeed Bishara 	dma_cookie_t cookie = 0;
258ff7b0479SSaeed Bishara 	int busy = mv_chan_is_busy(mv_chan);
259ff7b0479SSaeed Bishara 	u32 current_desc = mv_chan_get_current_desc(mv_chan);
2609136291fSLior Amsalem 	int current_cleaned = 0;
2619136291fSLior Amsalem 	struct mv_xor_desc *hw_desc;
262ff7b0479SSaeed Bishara 
263c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
264c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc);
2650951e728SMaxime Ripard 	mv_chan_clean_completed_slots(mv_chan);
266ff7b0479SSaeed Bishara 
267ff7b0479SSaeed Bishara 	/* free completed slots from the chain starting with
268ff7b0479SSaeed Bishara 	 * the oldest descriptor
269ff7b0479SSaeed Bishara 	 */
270ff7b0479SSaeed Bishara 
271ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
272fbea28a2SLior Amsalem 				 node) {
273ff7b0479SSaeed Bishara 
2749136291fSLior Amsalem 		/* clean finished descriptors */
2759136291fSLior Amsalem 		hw_desc = iter->hw_desc;
2769136291fSLior Amsalem 		if (hw_desc->status & XOR_DESC_SUCCESS) {
2770951e728SMaxime Ripard 			cookie = mv_desc_run_tx_complete_actions(iter, mv_chan,
2789136291fSLior Amsalem 								 cookie);
279ff7b0479SSaeed Bishara 
2809136291fSLior Amsalem 			/* done processing desc, clean slot */
2810951e728SMaxime Ripard 			mv_desc_clean_slot(iter, mv_chan);
2829136291fSLior Amsalem 
2839136291fSLior Amsalem 			/* break if we did cleaned the current */
284ff7b0479SSaeed Bishara 			if (iter->async_tx.phys == current_desc) {
2859136291fSLior Amsalem 				current_cleaned = 1;
286ff7b0479SSaeed Bishara 				break;
287ff7b0479SSaeed Bishara 			}
2889136291fSLior Amsalem 		} else {
2899136291fSLior Amsalem 			if (iter->async_tx.phys == current_desc) {
2909136291fSLior Amsalem 				current_cleaned = 0;
291ff7b0479SSaeed Bishara 				break;
292ff7b0479SSaeed Bishara 			}
2939136291fSLior Amsalem 		}
2949136291fSLior Amsalem 	}
295ff7b0479SSaeed Bishara 
296ff7b0479SSaeed Bishara 	if ((busy == 0) && !list_empty(&mv_chan->chain)) {
2979136291fSLior Amsalem 		if (current_cleaned) {
2989136291fSLior Amsalem 			/*
2999136291fSLior Amsalem 			 * current descriptor cleaned and removed, run
3009136291fSLior Amsalem 			 * from list head
3019136291fSLior Amsalem 			 */
3029136291fSLior Amsalem 			iter = list_entry(mv_chan->chain.next,
303ff7b0479SSaeed Bishara 					  struct mv_xor_desc_slot,
304fbea28a2SLior Amsalem 					  node);
3050951e728SMaxime Ripard 			mv_chan_start_new_chain(mv_chan, iter);
3069136291fSLior Amsalem 		} else {
307fbea28a2SLior Amsalem 			if (!list_is_last(&iter->node, &mv_chan->chain)) {
3089136291fSLior Amsalem 				/*
3099136291fSLior Amsalem 				 * descriptors are still waiting after
3109136291fSLior Amsalem 				 * current, trigger them
3119136291fSLior Amsalem 				 */
312fbea28a2SLior Amsalem 				iter = list_entry(iter->node.next,
3139136291fSLior Amsalem 						  struct mv_xor_desc_slot,
314fbea28a2SLior Amsalem 						  node);
3150951e728SMaxime Ripard 				mv_chan_start_new_chain(mv_chan, iter);
3169136291fSLior Amsalem 			} else {
3179136291fSLior Amsalem 				/*
3189136291fSLior Amsalem 				 * some descriptors are still waiting
3199136291fSLior Amsalem 				 * to be cleaned
3209136291fSLior Amsalem 				 */
3219136291fSLior Amsalem 				tasklet_schedule(&mv_chan->irq_tasklet);
3229136291fSLior Amsalem 			}
3239136291fSLior Amsalem 		}
324ff7b0479SSaeed Bishara 	}
325ff7b0479SSaeed Bishara 
326ff7b0479SSaeed Bishara 	if (cookie > 0)
32798817b99SThomas Petazzoni 		mv_chan->dmachan.completed_cookie = cookie;
328ff7b0479SSaeed Bishara }
329ff7b0479SSaeed Bishara 
330ff7b0479SSaeed Bishara static void mv_xor_tasklet(unsigned long data)
331ff7b0479SSaeed Bishara {
332ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = (struct mv_xor_chan *) data;
333e43147acSEzequiel Garcia 
334e43147acSEzequiel Garcia 	spin_lock_bh(&chan->lock);
3350951e728SMaxime Ripard 	mv_chan_slot_cleanup(chan);
336e43147acSEzequiel Garcia 	spin_unlock_bh(&chan->lock);
337ff7b0479SSaeed Bishara }
338ff7b0479SSaeed Bishara 
339ff7b0479SSaeed Bishara static struct mv_xor_desc_slot *
3400951e728SMaxime Ripard mv_chan_alloc_slot(struct mv_xor_chan *mv_chan)
341ff7b0479SSaeed Bishara {
342fbea28a2SLior Amsalem 	struct mv_xor_desc_slot *iter;
343ff7b0479SSaeed Bishara 
344fbea28a2SLior Amsalem 	spin_lock_bh(&mv_chan->lock);
345fbea28a2SLior Amsalem 
346fbea28a2SLior Amsalem 	if (!list_empty(&mv_chan->free_slots)) {
347fbea28a2SLior Amsalem 		iter = list_first_entry(&mv_chan->free_slots,
348ff7b0479SSaeed Bishara 					struct mv_xor_desc_slot,
349fbea28a2SLior Amsalem 					node);
350ff7b0479SSaeed Bishara 
351fbea28a2SLior Amsalem 		list_move_tail(&iter->node, &mv_chan->allocated_slots);
352dfc97661SLior Amsalem 
353fbea28a2SLior Amsalem 		spin_unlock_bh(&mv_chan->lock);
354ff7b0479SSaeed Bishara 
355dfc97661SLior Amsalem 		/* pre-ack descriptor */
356ff7b0479SSaeed Bishara 		async_tx_ack(&iter->async_tx);
357dfc97661SLior Amsalem 		iter->async_tx.cookie = -EBUSY;
358dfc97661SLior Amsalem 
359dfc97661SLior Amsalem 		return iter;
360dfc97661SLior Amsalem 
361ff7b0479SSaeed Bishara 	}
362fbea28a2SLior Amsalem 
363fbea28a2SLior Amsalem 	spin_unlock_bh(&mv_chan->lock);
364ff7b0479SSaeed Bishara 
365ff7b0479SSaeed Bishara 	/* try to free some slots if the allocation fails */
366ff7b0479SSaeed Bishara 	tasklet_schedule(&mv_chan->irq_tasklet);
367ff7b0479SSaeed Bishara 
368ff7b0479SSaeed Bishara 	return NULL;
369ff7b0479SSaeed Bishara }
370ff7b0479SSaeed Bishara 
371ff7b0479SSaeed Bishara /************************ DMA engine API functions ****************************/
372ff7b0479SSaeed Bishara static dma_cookie_t
373ff7b0479SSaeed Bishara mv_xor_tx_submit(struct dma_async_tx_descriptor *tx)
374ff7b0479SSaeed Bishara {
375ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx);
376ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan);
377dfc97661SLior Amsalem 	struct mv_xor_desc_slot *old_chain_tail;
378ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
379ff7b0479SSaeed Bishara 	int new_hw_chain = 1;
380ff7b0479SSaeed Bishara 
381c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
382ff7b0479SSaeed Bishara 		"%s sw_desc %p: async_tx %p\n",
383ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
384ff7b0479SSaeed Bishara 
385ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
386884485e1SRussell King - ARM Linux 	cookie = dma_cookie_assign(tx);
387ff7b0479SSaeed Bishara 
388ff7b0479SSaeed Bishara 	if (list_empty(&mv_chan->chain))
389fbea28a2SLior Amsalem 		list_move_tail(&sw_desc->node, &mv_chan->chain);
390ff7b0479SSaeed Bishara 	else {
391ff7b0479SSaeed Bishara 		new_hw_chain = 0;
392ff7b0479SSaeed Bishara 
393ff7b0479SSaeed Bishara 		old_chain_tail = list_entry(mv_chan->chain.prev,
394ff7b0479SSaeed Bishara 					    struct mv_xor_desc_slot,
395fbea28a2SLior Amsalem 					    node);
396fbea28a2SLior Amsalem 		list_move_tail(&sw_desc->node, &mv_chan->chain);
397ff7b0479SSaeed Bishara 
39831fd8f5bSOlof Johansson 		dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %pa\n",
39931fd8f5bSOlof Johansson 			&old_chain_tail->async_tx.phys);
400ff7b0479SSaeed Bishara 
401ff7b0479SSaeed Bishara 		/* fix up the hardware chain */
402dfc97661SLior Amsalem 		mv_desc_set_next_desc(old_chain_tail, sw_desc->async_tx.phys);
403ff7b0479SSaeed Bishara 
404ff7b0479SSaeed Bishara 		/* if the channel is not busy */
405ff7b0479SSaeed Bishara 		if (!mv_chan_is_busy(mv_chan)) {
406ff7b0479SSaeed Bishara 			u32 current_desc = mv_chan_get_current_desc(mv_chan);
407ff7b0479SSaeed Bishara 			/*
408ff7b0479SSaeed Bishara 			 * and the curren desc is the end of the chain before
409ff7b0479SSaeed Bishara 			 * the append, then we need to start the channel
410ff7b0479SSaeed Bishara 			 */
411ff7b0479SSaeed Bishara 			if (current_desc == old_chain_tail->async_tx.phys)
412ff7b0479SSaeed Bishara 				new_hw_chain = 1;
413ff7b0479SSaeed Bishara 		}
414ff7b0479SSaeed Bishara 	}
415ff7b0479SSaeed Bishara 
416ff7b0479SSaeed Bishara 	if (new_hw_chain)
4170951e728SMaxime Ripard 		mv_chan_start_new_chain(mv_chan, sw_desc);
418ff7b0479SSaeed Bishara 
419ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
420ff7b0479SSaeed Bishara 
421ff7b0479SSaeed Bishara 	return cookie;
422ff7b0479SSaeed Bishara }
423ff7b0479SSaeed Bishara 
424ff7b0479SSaeed Bishara /* returns the number of allocated descriptors */
425aa1e6f1aSDan Williams static int mv_xor_alloc_chan_resources(struct dma_chan *chan)
426ff7b0479SSaeed Bishara {
42731fd8f5bSOlof Johansson 	void *virt_desc;
42831fd8f5bSOlof Johansson 	dma_addr_t dma_desc;
429ff7b0479SSaeed Bishara 	int idx;
430ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
431ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *slot = NULL;
432b503fa01SThomas Petazzoni 	int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE;
433ff7b0479SSaeed Bishara 
434ff7b0479SSaeed Bishara 	/* Allocate descriptor slots */
435ff7b0479SSaeed Bishara 	idx = mv_chan->slots_allocated;
436ff7b0479SSaeed Bishara 	while (idx < num_descs_in_pool) {
437ff7b0479SSaeed Bishara 		slot = kzalloc(sizeof(*slot), GFP_KERNEL);
438ff7b0479SSaeed Bishara 		if (!slot) {
439b8291ddeSEzequiel Garcia 			dev_info(mv_chan_to_devp(mv_chan),
440b8291ddeSEzequiel Garcia 				 "channel only initialized %d descriptor slots",
441b8291ddeSEzequiel Garcia 				 idx);
442ff7b0479SSaeed Bishara 			break;
443ff7b0479SSaeed Bishara 		}
44431fd8f5bSOlof Johansson 		virt_desc = mv_chan->dma_desc_pool_virt;
44531fd8f5bSOlof Johansson 		slot->hw_desc = virt_desc + idx * MV_XOR_SLOT_SIZE;
446ff7b0479SSaeed Bishara 
447ff7b0479SSaeed Bishara 		dma_async_tx_descriptor_init(&slot->async_tx, chan);
448ff7b0479SSaeed Bishara 		slot->async_tx.tx_submit = mv_xor_tx_submit;
449fbea28a2SLior Amsalem 		INIT_LIST_HEAD(&slot->node);
45031fd8f5bSOlof Johansson 		dma_desc = mv_chan->dma_desc_pool;
45131fd8f5bSOlof Johansson 		slot->async_tx.phys = dma_desc + idx * MV_XOR_SLOT_SIZE;
452ff7b0479SSaeed Bishara 		slot->idx = idx++;
453ff7b0479SSaeed Bishara 
454ff7b0479SSaeed Bishara 		spin_lock_bh(&mv_chan->lock);
455ff7b0479SSaeed Bishara 		mv_chan->slots_allocated = idx;
456fbea28a2SLior Amsalem 		list_add_tail(&slot->node, &mv_chan->free_slots);
457ff7b0479SSaeed Bishara 		spin_unlock_bh(&mv_chan->lock);
458ff7b0479SSaeed Bishara 	}
459ff7b0479SSaeed Bishara 
460c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
461fbea28a2SLior Amsalem 		"allocated %d descriptor slots\n",
462fbea28a2SLior Amsalem 		mv_chan->slots_allocated);
463ff7b0479SSaeed Bishara 
464ff7b0479SSaeed Bishara 	return mv_chan->slots_allocated ? : -ENOMEM;
465ff7b0479SSaeed Bishara }
466ff7b0479SSaeed Bishara 
467ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor *
468ff7b0479SSaeed Bishara mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
469ff7b0479SSaeed Bishara 		    unsigned int src_cnt, size_t len, unsigned long flags)
470ff7b0479SSaeed Bishara {
471ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
472dfc97661SLior Amsalem 	struct mv_xor_desc_slot *sw_desc;
473ff7b0479SSaeed Bishara 
474ff7b0479SSaeed Bishara 	if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
475ff7b0479SSaeed Bishara 		return NULL;
476ff7b0479SSaeed Bishara 
4777912d300SColy Li 	BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
478ff7b0479SSaeed Bishara 
479c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
48031fd8f5bSOlof Johansson 		"%s src_cnt: %d len: %u dest %pad flags: %ld\n",
48131fd8f5bSOlof Johansson 		__func__, src_cnt, len, &dest, flags);
482ff7b0479SSaeed Bishara 
4830951e728SMaxime Ripard 	sw_desc = mv_chan_alloc_slot(mv_chan);
484ff7b0479SSaeed Bishara 	if (sw_desc) {
485ff7b0479SSaeed Bishara 		sw_desc->type = DMA_XOR;
486ff7b0479SSaeed Bishara 		sw_desc->async_tx.flags = flags;
487ba87d137SLior Amsalem 		mv_desc_init(sw_desc, dest, len, flags);
4886f166312SLior Amsalem 		if (mv_chan->op_in_desc == XOR_MODE_IN_DESC)
4896f166312SLior Amsalem 			mv_desc_set_mode(sw_desc);
490ff7b0479SSaeed Bishara 		while (src_cnt--)
491dfc97661SLior Amsalem 			mv_desc_set_src_addr(sw_desc, src_cnt, src[src_cnt]);
492ff7b0479SSaeed Bishara 	}
493fbea28a2SLior Amsalem 
494c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
495ff7b0479SSaeed Bishara 		"%s sw_desc %p async_tx %p \n",
496ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
497ff7b0479SSaeed Bishara 	return sw_desc ? &sw_desc->async_tx : NULL;
498ff7b0479SSaeed Bishara }
499ff7b0479SSaeed Bishara 
5003e4f52e2SLior Amsalem static struct dma_async_tx_descriptor *
5013e4f52e2SLior Amsalem mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
5023e4f52e2SLior Amsalem 		size_t len, unsigned long flags)
5033e4f52e2SLior Amsalem {
5043e4f52e2SLior Amsalem 	/*
5053e4f52e2SLior Amsalem 	 * A MEMCPY operation is identical to an XOR operation with only
5063e4f52e2SLior Amsalem 	 * a single source address.
5073e4f52e2SLior Amsalem 	 */
5083e4f52e2SLior Amsalem 	return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags);
5093e4f52e2SLior Amsalem }
5103e4f52e2SLior Amsalem 
51122843545SLior Amsalem static struct dma_async_tx_descriptor *
51222843545SLior Amsalem mv_xor_prep_dma_interrupt(struct dma_chan *chan, unsigned long flags)
51322843545SLior Amsalem {
51422843545SLior Amsalem 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
51522843545SLior Amsalem 	dma_addr_t src, dest;
51622843545SLior Amsalem 	size_t len;
51722843545SLior Amsalem 
51822843545SLior Amsalem 	src = mv_chan->dummy_src_addr;
51922843545SLior Amsalem 	dest = mv_chan->dummy_dst_addr;
52022843545SLior Amsalem 	len = MV_XOR_MIN_BYTE_COUNT;
52122843545SLior Amsalem 
52222843545SLior Amsalem 	/*
52322843545SLior Amsalem 	 * We implement the DMA_INTERRUPT operation as a minimum sized
52422843545SLior Amsalem 	 * XOR operation with a single dummy source address.
52522843545SLior Amsalem 	 */
52622843545SLior Amsalem 	return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags);
52722843545SLior Amsalem }
52822843545SLior Amsalem 
529ff7b0479SSaeed Bishara static void mv_xor_free_chan_resources(struct dma_chan *chan)
530ff7b0479SSaeed Bishara {
531ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
532ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
533ff7b0479SSaeed Bishara 	int in_use_descs = 0;
534ff7b0479SSaeed Bishara 
535ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
536e43147acSEzequiel Garcia 
5370951e728SMaxime Ripard 	mv_chan_slot_cleanup(mv_chan);
538ff7b0479SSaeed Bishara 
539ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
540fbea28a2SLior Amsalem 					node) {
541ff7b0479SSaeed Bishara 		in_use_descs++;
542fbea28a2SLior Amsalem 		list_move_tail(&iter->node, &mv_chan->free_slots);
543ff7b0479SSaeed Bishara 	}
544ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
545fbea28a2SLior Amsalem 				 node) {
546ff7b0479SSaeed Bishara 		in_use_descs++;
547fbea28a2SLior Amsalem 		list_move_tail(&iter->node, &mv_chan->free_slots);
548fbea28a2SLior Amsalem 	}
549fbea28a2SLior Amsalem 	list_for_each_entry_safe(iter, _iter, &mv_chan->allocated_slots,
550fbea28a2SLior Amsalem 				 node) {
551fbea28a2SLior Amsalem 		in_use_descs++;
552fbea28a2SLior Amsalem 		list_move_tail(&iter->node, &mv_chan->free_slots);
553ff7b0479SSaeed Bishara 	}
554ff7b0479SSaeed Bishara 	list_for_each_entry_safe_reverse(
555fbea28a2SLior Amsalem 		iter, _iter, &mv_chan->free_slots, node) {
556fbea28a2SLior Amsalem 		list_del(&iter->node);
557ff7b0479SSaeed Bishara 		kfree(iter);
558ff7b0479SSaeed Bishara 		mv_chan->slots_allocated--;
559ff7b0479SSaeed Bishara 	}
560ff7b0479SSaeed Bishara 
561c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n",
562ff7b0479SSaeed Bishara 		__func__, mv_chan->slots_allocated);
563ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
564ff7b0479SSaeed Bishara 
565ff7b0479SSaeed Bishara 	if (in_use_descs)
566c98c1781SThomas Petazzoni 		dev_err(mv_chan_to_devp(mv_chan),
567ff7b0479SSaeed Bishara 			"freeing %d in use descriptors!\n", in_use_descs);
568ff7b0479SSaeed Bishara }
569ff7b0479SSaeed Bishara 
570ff7b0479SSaeed Bishara /**
57107934481SLinus Walleij  * mv_xor_status - poll the status of an XOR transaction
572ff7b0479SSaeed Bishara  * @chan: XOR channel handle
573ff7b0479SSaeed Bishara  * @cookie: XOR transaction identifier
57407934481SLinus Walleij  * @txstate: XOR transactions state holder (or NULL)
575ff7b0479SSaeed Bishara  */
57607934481SLinus Walleij static enum dma_status mv_xor_status(struct dma_chan *chan,
577ff7b0479SSaeed Bishara 					  dma_cookie_t cookie,
57807934481SLinus Walleij 					  struct dma_tx_state *txstate)
579ff7b0479SSaeed Bishara {
580ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
581ff7b0479SSaeed Bishara 	enum dma_status ret;
582ff7b0479SSaeed Bishara 
58396a2af41SRussell King - ARM Linux 	ret = dma_cookie_status(chan, cookie, txstate);
584890766d2SEzequiel Garcia 	if (ret == DMA_COMPLETE)
585ff7b0479SSaeed Bishara 		return ret;
586e43147acSEzequiel Garcia 
587e43147acSEzequiel Garcia 	spin_lock_bh(&mv_chan->lock);
5880951e728SMaxime Ripard 	mv_chan_slot_cleanup(mv_chan);
589e43147acSEzequiel Garcia 	spin_unlock_bh(&mv_chan->lock);
590ff7b0479SSaeed Bishara 
59196a2af41SRussell King - ARM Linux 	return dma_cookie_status(chan, cookie, txstate);
592ff7b0479SSaeed Bishara }
593ff7b0479SSaeed Bishara 
5940951e728SMaxime Ripard static void mv_chan_dump_regs(struct mv_xor_chan *chan)
595ff7b0479SSaeed Bishara {
596ff7b0479SSaeed Bishara 	u32 val;
597ff7b0479SSaeed Bishara 
5985733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_CONFIG(chan));
5991ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "config       0x%08x\n", val);
600ff7b0479SSaeed Bishara 
6015733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ACTIVATION(chan));
6021ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "activation   0x%08x\n", val);
603ff7b0479SSaeed Bishara 
6045733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_CAUSE(chan));
6051ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr cause   0x%08x\n", val);
606ff7b0479SSaeed Bishara 
6075733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_MASK(chan));
6081ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr mask    0x%08x\n", val);
609ff7b0479SSaeed Bishara 
6105733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_CAUSE(chan));
6111ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error cause  0x%08x\n", val);
612ff7b0479SSaeed Bishara 
6135733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_ADDR(chan));
6141ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error addr   0x%08x\n", val);
615ff7b0479SSaeed Bishara }
616ff7b0479SSaeed Bishara 
6170951e728SMaxime Ripard static void mv_chan_err_interrupt_handler(struct mv_xor_chan *chan,
618ff7b0479SSaeed Bishara 					  u32 intr_cause)
619ff7b0479SSaeed Bishara {
6200e7488edSEzequiel Garcia 	if (intr_cause & XOR_INT_ERR_DECODE) {
6210e7488edSEzequiel Garcia 		dev_dbg(mv_chan_to_devp(chan), "ignoring address decode error\n");
622ff7b0479SSaeed Bishara 		return;
623ff7b0479SSaeed Bishara 	}
624ff7b0479SSaeed Bishara 
6250e7488edSEzequiel Garcia 	dev_err(mv_chan_to_devp(chan), "error on chan %d. intr cause 0x%08x\n",
626ff7b0479SSaeed Bishara 		chan->idx, intr_cause);
627ff7b0479SSaeed Bishara 
6280951e728SMaxime Ripard 	mv_chan_dump_regs(chan);
6290e7488edSEzequiel Garcia 	WARN_ON(1);
630ff7b0479SSaeed Bishara }
631ff7b0479SSaeed Bishara 
632ff7b0479SSaeed Bishara static irqreturn_t mv_xor_interrupt_handler(int irq, void *data)
633ff7b0479SSaeed Bishara {
634ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = data;
635ff7b0479SSaeed Bishara 	u32 intr_cause = mv_chan_get_intr_cause(chan);
636ff7b0479SSaeed Bishara 
637c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause);
638ff7b0479SSaeed Bishara 
6390e7488edSEzequiel Garcia 	if (intr_cause & XOR_INTR_ERRORS)
6400951e728SMaxime Ripard 		mv_chan_err_interrupt_handler(chan, intr_cause);
641ff7b0479SSaeed Bishara 
642ff7b0479SSaeed Bishara 	tasklet_schedule(&chan->irq_tasklet);
643ff7b0479SSaeed Bishara 
6440951e728SMaxime Ripard 	mv_chan_clear_eoc_cause(chan);
645ff7b0479SSaeed Bishara 
646ff7b0479SSaeed Bishara 	return IRQ_HANDLED;
647ff7b0479SSaeed Bishara }
648ff7b0479SSaeed Bishara 
649ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan)
650ff7b0479SSaeed Bishara {
651ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
652ff7b0479SSaeed Bishara 
653ff7b0479SSaeed Bishara 	if (mv_chan->pending >= MV_XOR_THRESHOLD) {
654ff7b0479SSaeed Bishara 		mv_chan->pending = 0;
655ff7b0479SSaeed Bishara 		mv_chan_activate(mv_chan);
656ff7b0479SSaeed Bishara 	}
657ff7b0479SSaeed Bishara }
658ff7b0479SSaeed Bishara 
659ff7b0479SSaeed Bishara /*
660ff7b0479SSaeed Bishara  * Perform a transaction to verify the HW works.
661ff7b0479SSaeed Bishara  */
662ff7b0479SSaeed Bishara 
6630951e728SMaxime Ripard static int mv_chan_memcpy_self_test(struct mv_xor_chan *mv_chan)
664ff7b0479SSaeed Bishara {
665b8c01d25SEzequiel Garcia 	int i, ret;
666ff7b0479SSaeed Bishara 	void *src, *dest;
667ff7b0479SSaeed Bishara 	dma_addr_t src_dma, dest_dma;
668ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
669ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
670ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
671d16695a7SEzequiel Garcia 	struct dmaengine_unmap_data *unmap;
672ff7b0479SSaeed Bishara 	int err = 0;
673ff7b0479SSaeed Bishara 
674d16695a7SEzequiel Garcia 	src = kmalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
675ff7b0479SSaeed Bishara 	if (!src)
676ff7b0479SSaeed Bishara 		return -ENOMEM;
677ff7b0479SSaeed Bishara 
678d16695a7SEzequiel Garcia 	dest = kzalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
679ff7b0479SSaeed Bishara 	if (!dest) {
680ff7b0479SSaeed Bishara 		kfree(src);
681ff7b0479SSaeed Bishara 		return -ENOMEM;
682ff7b0479SSaeed Bishara 	}
683ff7b0479SSaeed Bishara 
684ff7b0479SSaeed Bishara 	/* Fill in src buffer */
685d16695a7SEzequiel Garcia 	for (i = 0; i < PAGE_SIZE; i++)
686ff7b0479SSaeed Bishara 		((u8 *) src)[i] = (u8)i;
687ff7b0479SSaeed Bishara 
688275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
689aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
690ff7b0479SSaeed Bishara 		err = -ENODEV;
691ff7b0479SSaeed Bishara 		goto out;
692ff7b0479SSaeed Bishara 	}
693ff7b0479SSaeed Bishara 
694d16695a7SEzequiel Garcia 	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, 2, GFP_KERNEL);
695d16695a7SEzequiel Garcia 	if (!unmap) {
696d16695a7SEzequiel Garcia 		err = -ENOMEM;
697d16695a7SEzequiel Garcia 		goto free_resources;
698d16695a7SEzequiel Garcia 	}
699ff7b0479SSaeed Bishara 
700d16695a7SEzequiel Garcia 	src_dma = dma_map_page(dma_chan->device->dev, virt_to_page(src), 0,
701d16695a7SEzequiel Garcia 				 PAGE_SIZE, DMA_TO_DEVICE);
702d16695a7SEzequiel Garcia 	unmap->addr[0] = src_dma;
703d16695a7SEzequiel Garcia 
704b8c01d25SEzequiel Garcia 	ret = dma_mapping_error(dma_chan->device->dev, src_dma);
705b8c01d25SEzequiel Garcia 	if (ret) {
706b8c01d25SEzequiel Garcia 		err = -ENOMEM;
707b8c01d25SEzequiel Garcia 		goto free_resources;
708b8c01d25SEzequiel Garcia 	}
709b8c01d25SEzequiel Garcia 	unmap->to_cnt = 1;
710b8c01d25SEzequiel Garcia 
711d16695a7SEzequiel Garcia 	dest_dma = dma_map_page(dma_chan->device->dev, virt_to_page(dest), 0,
712d16695a7SEzequiel Garcia 				  PAGE_SIZE, DMA_FROM_DEVICE);
713d16695a7SEzequiel Garcia 	unmap->addr[1] = dest_dma;
714d16695a7SEzequiel Garcia 
715b8c01d25SEzequiel Garcia 	ret = dma_mapping_error(dma_chan->device->dev, dest_dma);
716b8c01d25SEzequiel Garcia 	if (ret) {
717b8c01d25SEzequiel Garcia 		err = -ENOMEM;
718b8c01d25SEzequiel Garcia 		goto free_resources;
719b8c01d25SEzequiel Garcia 	}
720b8c01d25SEzequiel Garcia 	unmap->from_cnt = 1;
721d16695a7SEzequiel Garcia 	unmap->len = PAGE_SIZE;
722ff7b0479SSaeed Bishara 
723ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma,
724d16695a7SEzequiel Garcia 				    PAGE_SIZE, 0);
725b8c01d25SEzequiel Garcia 	if (!tx) {
726b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
727b8c01d25SEzequiel Garcia 			"Self-test cannot prepare operation, disabling\n");
728b8c01d25SEzequiel Garcia 		err = -ENODEV;
729b8c01d25SEzequiel Garcia 		goto free_resources;
730b8c01d25SEzequiel Garcia 	}
731b8c01d25SEzequiel Garcia 
732ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
733b8c01d25SEzequiel Garcia 	if (dma_submit_error(cookie)) {
734b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
735b8c01d25SEzequiel Garcia 			"Self-test submit error, disabling\n");
736b8c01d25SEzequiel Garcia 		err = -ENODEV;
737b8c01d25SEzequiel Garcia 		goto free_resources;
738b8c01d25SEzequiel Garcia 	}
739b8c01d25SEzequiel Garcia 
740ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
741ff7b0479SSaeed Bishara 	async_tx_ack(tx);
742ff7b0479SSaeed Bishara 	msleep(1);
743ff7b0479SSaeed Bishara 
74407934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
745b3efb8fcSVinod Koul 	    DMA_COMPLETE) {
746a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
747ff7b0479SSaeed Bishara 			"Self-test copy timed out, disabling\n");
748ff7b0479SSaeed Bishara 		err = -ENODEV;
749ff7b0479SSaeed Bishara 		goto free_resources;
750ff7b0479SSaeed Bishara 	}
751ff7b0479SSaeed Bishara 
752c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
753d16695a7SEzequiel Garcia 				PAGE_SIZE, DMA_FROM_DEVICE);
754d16695a7SEzequiel Garcia 	if (memcmp(src, dest, PAGE_SIZE)) {
755a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
756ff7b0479SSaeed Bishara 			"Self-test copy failed compare, disabling\n");
757ff7b0479SSaeed Bishara 		err = -ENODEV;
758ff7b0479SSaeed Bishara 		goto free_resources;
759ff7b0479SSaeed Bishara 	}
760ff7b0479SSaeed Bishara 
761ff7b0479SSaeed Bishara free_resources:
762d16695a7SEzequiel Garcia 	dmaengine_unmap_put(unmap);
763ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
764ff7b0479SSaeed Bishara out:
765ff7b0479SSaeed Bishara 	kfree(src);
766ff7b0479SSaeed Bishara 	kfree(dest);
767ff7b0479SSaeed Bishara 	return err;
768ff7b0479SSaeed Bishara }
769ff7b0479SSaeed Bishara 
770ff7b0479SSaeed Bishara #define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */
771463a1f8bSBill Pemberton static int
7720951e728SMaxime Ripard mv_chan_xor_self_test(struct mv_xor_chan *mv_chan)
773ff7b0479SSaeed Bishara {
774b8c01d25SEzequiel Garcia 	int i, src_idx, ret;
775ff7b0479SSaeed Bishara 	struct page *dest;
776ff7b0479SSaeed Bishara 	struct page *xor_srcs[MV_XOR_NUM_SRC_TEST];
777ff7b0479SSaeed Bishara 	dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST];
778ff7b0479SSaeed Bishara 	dma_addr_t dest_dma;
779ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
780d16695a7SEzequiel Garcia 	struct dmaengine_unmap_data *unmap;
781ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
782ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
783ff7b0479SSaeed Bishara 	u8 cmp_byte = 0;
784ff7b0479SSaeed Bishara 	u32 cmp_word;
785ff7b0479SSaeed Bishara 	int err = 0;
786d16695a7SEzequiel Garcia 	int src_count = MV_XOR_NUM_SRC_TEST;
787ff7b0479SSaeed Bishara 
788d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++) {
789ff7b0479SSaeed Bishara 		xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
790a09b09aeSRoel Kluin 		if (!xor_srcs[src_idx]) {
791a09b09aeSRoel Kluin 			while (src_idx--)
792ff7b0479SSaeed Bishara 				__free_page(xor_srcs[src_idx]);
793ff7b0479SSaeed Bishara 			return -ENOMEM;
794ff7b0479SSaeed Bishara 		}
795ff7b0479SSaeed Bishara 	}
796ff7b0479SSaeed Bishara 
797ff7b0479SSaeed Bishara 	dest = alloc_page(GFP_KERNEL);
798a09b09aeSRoel Kluin 	if (!dest) {
799a09b09aeSRoel Kluin 		while (src_idx--)
800ff7b0479SSaeed Bishara 			__free_page(xor_srcs[src_idx]);
801ff7b0479SSaeed Bishara 		return -ENOMEM;
802ff7b0479SSaeed Bishara 	}
803ff7b0479SSaeed Bishara 
804ff7b0479SSaeed Bishara 	/* Fill in src buffers */
805d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++) {
806ff7b0479SSaeed Bishara 		u8 *ptr = page_address(xor_srcs[src_idx]);
807ff7b0479SSaeed Bishara 		for (i = 0; i < PAGE_SIZE; i++)
808ff7b0479SSaeed Bishara 			ptr[i] = (1 << src_idx);
809ff7b0479SSaeed Bishara 	}
810ff7b0479SSaeed Bishara 
811d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++)
812ff7b0479SSaeed Bishara 		cmp_byte ^= (u8) (1 << src_idx);
813ff7b0479SSaeed Bishara 
814ff7b0479SSaeed Bishara 	cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
815ff7b0479SSaeed Bishara 		(cmp_byte << 8) | cmp_byte;
816ff7b0479SSaeed Bishara 
817ff7b0479SSaeed Bishara 	memset(page_address(dest), 0, PAGE_SIZE);
818ff7b0479SSaeed Bishara 
819275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
820aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
821ff7b0479SSaeed Bishara 		err = -ENODEV;
822ff7b0479SSaeed Bishara 		goto out;
823ff7b0479SSaeed Bishara 	}
824ff7b0479SSaeed Bishara 
825d16695a7SEzequiel Garcia 	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, src_count + 1,
826d16695a7SEzequiel Garcia 					 GFP_KERNEL);
827d16695a7SEzequiel Garcia 	if (!unmap) {
828d16695a7SEzequiel Garcia 		err = -ENOMEM;
829d16695a7SEzequiel Garcia 		goto free_resources;
830d16695a7SEzequiel Garcia 	}
831ff7b0479SSaeed Bishara 
832d16695a7SEzequiel Garcia 	/* test xor */
833d16695a7SEzequiel Garcia 	for (i = 0; i < src_count; i++) {
834d16695a7SEzequiel Garcia 		unmap->addr[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i],
835ff7b0479SSaeed Bishara 					      0, PAGE_SIZE, DMA_TO_DEVICE);
836d16695a7SEzequiel Garcia 		dma_srcs[i] = unmap->addr[i];
837b8c01d25SEzequiel Garcia 		ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[i]);
838b8c01d25SEzequiel Garcia 		if (ret) {
839b8c01d25SEzequiel Garcia 			err = -ENOMEM;
840b8c01d25SEzequiel Garcia 			goto free_resources;
841b8c01d25SEzequiel Garcia 		}
842d16695a7SEzequiel Garcia 		unmap->to_cnt++;
843d16695a7SEzequiel Garcia 	}
844d16695a7SEzequiel Garcia 
845d16695a7SEzequiel Garcia 	unmap->addr[src_count] = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE,
846d16695a7SEzequiel Garcia 				      DMA_FROM_DEVICE);
847d16695a7SEzequiel Garcia 	dest_dma = unmap->addr[src_count];
848b8c01d25SEzequiel Garcia 	ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[src_count]);
849b8c01d25SEzequiel Garcia 	if (ret) {
850b8c01d25SEzequiel Garcia 		err = -ENOMEM;
851b8c01d25SEzequiel Garcia 		goto free_resources;
852b8c01d25SEzequiel Garcia 	}
853d16695a7SEzequiel Garcia 	unmap->from_cnt = 1;
854d16695a7SEzequiel Garcia 	unmap->len = PAGE_SIZE;
855ff7b0479SSaeed Bishara 
856ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
857d16695a7SEzequiel Garcia 				 src_count, PAGE_SIZE, 0);
858b8c01d25SEzequiel Garcia 	if (!tx) {
859b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
860b8c01d25SEzequiel Garcia 			"Self-test cannot prepare operation, disabling\n");
861b8c01d25SEzequiel Garcia 		err = -ENODEV;
862b8c01d25SEzequiel Garcia 		goto free_resources;
863b8c01d25SEzequiel Garcia 	}
864ff7b0479SSaeed Bishara 
865ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
866b8c01d25SEzequiel Garcia 	if (dma_submit_error(cookie)) {
867b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
868b8c01d25SEzequiel Garcia 			"Self-test submit error, disabling\n");
869b8c01d25SEzequiel Garcia 		err = -ENODEV;
870b8c01d25SEzequiel Garcia 		goto free_resources;
871b8c01d25SEzequiel Garcia 	}
872b8c01d25SEzequiel Garcia 
873ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
874ff7b0479SSaeed Bishara 	async_tx_ack(tx);
875ff7b0479SSaeed Bishara 	msleep(8);
876ff7b0479SSaeed Bishara 
87707934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
878b3efb8fcSVinod Koul 	    DMA_COMPLETE) {
879a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
880ff7b0479SSaeed Bishara 			"Self-test xor timed out, disabling\n");
881ff7b0479SSaeed Bishara 		err = -ENODEV;
882ff7b0479SSaeed Bishara 		goto free_resources;
883ff7b0479SSaeed Bishara 	}
884ff7b0479SSaeed Bishara 
885c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
886ff7b0479SSaeed Bishara 				PAGE_SIZE, DMA_FROM_DEVICE);
887ff7b0479SSaeed Bishara 	for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
888ff7b0479SSaeed Bishara 		u32 *ptr = page_address(dest);
889ff7b0479SSaeed Bishara 		if (ptr[i] != cmp_word) {
890a3fc74bcSThomas Petazzoni 			dev_err(dma_chan->device->dev,
8911ba151cdSJoe Perches 				"Self-test xor failed compare, disabling. index %d, data %x, expected %x\n",
8921ba151cdSJoe Perches 				i, ptr[i], cmp_word);
893ff7b0479SSaeed Bishara 			err = -ENODEV;
894ff7b0479SSaeed Bishara 			goto free_resources;
895ff7b0479SSaeed Bishara 		}
896ff7b0479SSaeed Bishara 	}
897ff7b0479SSaeed Bishara 
898ff7b0479SSaeed Bishara free_resources:
899d16695a7SEzequiel Garcia 	dmaengine_unmap_put(unmap);
900ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
901ff7b0479SSaeed Bishara out:
902d16695a7SEzequiel Garcia 	src_idx = src_count;
903ff7b0479SSaeed Bishara 	while (src_idx--)
904ff7b0479SSaeed Bishara 		__free_page(xor_srcs[src_idx]);
905ff7b0479SSaeed Bishara 	__free_page(dest);
906ff7b0479SSaeed Bishara 	return err;
907ff7b0479SSaeed Bishara }
908ff7b0479SSaeed Bishara 
9091ef48a26SThomas Petazzoni static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan)
910ff7b0479SSaeed Bishara {
911ff7b0479SSaeed Bishara 	struct dma_chan *chan, *_chan;
9121ef48a26SThomas Petazzoni 	struct device *dev = mv_chan->dmadev.dev;
913ff7b0479SSaeed Bishara 
9141ef48a26SThomas Petazzoni 	dma_async_device_unregister(&mv_chan->dmadev);
915ff7b0479SSaeed Bishara 
916b503fa01SThomas Petazzoni 	dma_free_coherent(dev, MV_XOR_POOL_SIZE,
9171ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
91822843545SLior Amsalem 	dma_unmap_single(dev, mv_chan->dummy_src_addr,
91922843545SLior Amsalem 			 MV_XOR_MIN_BYTE_COUNT, DMA_FROM_DEVICE);
92022843545SLior Amsalem 	dma_unmap_single(dev, mv_chan->dummy_dst_addr,
92122843545SLior Amsalem 			 MV_XOR_MIN_BYTE_COUNT, DMA_TO_DEVICE);
922ff7b0479SSaeed Bishara 
9231ef48a26SThomas Petazzoni 	list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels,
924ff7b0479SSaeed Bishara 				 device_node) {
925ff7b0479SSaeed Bishara 		list_del(&chan->device_node);
926ff7b0479SSaeed Bishara 	}
927ff7b0479SSaeed Bishara 
92888eb92cbSThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
92988eb92cbSThomas Petazzoni 
930ff7b0479SSaeed Bishara 	return 0;
931ff7b0479SSaeed Bishara }
932ff7b0479SSaeed Bishara 
9331ef48a26SThomas Petazzoni static struct mv_xor_chan *
934297eedbaSThomas Petazzoni mv_xor_channel_add(struct mv_xor_device *xordev,
935a6b4a9d2SThomas Petazzoni 		   struct platform_device *pdev,
9366f166312SLior Amsalem 		   int idx, dma_cap_mask_t cap_mask, int irq, int op_in_desc)
937ff7b0479SSaeed Bishara {
938ff7b0479SSaeed Bishara 	int ret = 0;
939ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan;
940ff7b0479SSaeed Bishara 	struct dma_device *dma_dev;
941ff7b0479SSaeed Bishara 
9421ef48a26SThomas Petazzoni 	mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL);
943a577659fSSachin Kamat 	if (!mv_chan)
944a577659fSSachin Kamat 		return ERR_PTR(-ENOMEM);
945ff7b0479SSaeed Bishara 
9469aedbdbaSThomas Petazzoni 	mv_chan->idx = idx;
94788eb92cbSThomas Petazzoni 	mv_chan->irq = irq;
9486f166312SLior Amsalem 	mv_chan->op_in_desc = op_in_desc;
949ff7b0479SSaeed Bishara 
9501ef48a26SThomas Petazzoni 	dma_dev = &mv_chan->dmadev;
951ff7b0479SSaeed Bishara 
95222843545SLior Amsalem 	/*
95322843545SLior Amsalem 	 * These source and destination dummy buffers are used to implement
95422843545SLior Amsalem 	 * a DMA_INTERRUPT operation as a minimum-sized XOR operation.
95522843545SLior Amsalem 	 * Hence, we only need to map the buffers at initialization-time.
95622843545SLior Amsalem 	 */
95722843545SLior Amsalem 	mv_chan->dummy_src_addr = dma_map_single(dma_dev->dev,
95822843545SLior Amsalem 		mv_chan->dummy_src, MV_XOR_MIN_BYTE_COUNT, DMA_FROM_DEVICE);
95922843545SLior Amsalem 	mv_chan->dummy_dst_addr = dma_map_single(dma_dev->dev,
96022843545SLior Amsalem 		mv_chan->dummy_dst, MV_XOR_MIN_BYTE_COUNT, DMA_TO_DEVICE);
96122843545SLior Amsalem 
962ff7b0479SSaeed Bishara 	/* allocate coherent memory for hardware descriptors
963ff7b0479SSaeed Bishara 	 * note: writecombine gives slightly better performance, but
964ff7b0479SSaeed Bishara 	 * requires that we explicitly flush the writes
965ff7b0479SSaeed Bishara 	 */
9661ef48a26SThomas Petazzoni 	mv_chan->dma_desc_pool_virt =
967b503fa01SThomas Petazzoni 	  dma_alloc_writecombine(&pdev->dev, MV_XOR_POOL_SIZE,
9681ef48a26SThomas Petazzoni 				 &mv_chan->dma_desc_pool, GFP_KERNEL);
9691ef48a26SThomas Petazzoni 	if (!mv_chan->dma_desc_pool_virt)
970a6b4a9d2SThomas Petazzoni 		return ERR_PTR(-ENOMEM);
971ff7b0479SSaeed Bishara 
972ff7b0479SSaeed Bishara 	/* discover transaction capabilites from the platform data */
973a6b4a9d2SThomas Petazzoni 	dma_dev->cap_mask = cap_mask;
974ff7b0479SSaeed Bishara 
975ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&dma_dev->channels);
976ff7b0479SSaeed Bishara 
977ff7b0479SSaeed Bishara 	/* set base routines */
978ff7b0479SSaeed Bishara 	dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources;
979ff7b0479SSaeed Bishara 	dma_dev->device_free_chan_resources = mv_xor_free_chan_resources;
98007934481SLinus Walleij 	dma_dev->device_tx_status = mv_xor_status;
981ff7b0479SSaeed Bishara 	dma_dev->device_issue_pending = mv_xor_issue_pending;
982ff7b0479SSaeed Bishara 	dma_dev->dev = &pdev->dev;
983ff7b0479SSaeed Bishara 
984ff7b0479SSaeed Bishara 	/* set prep routines based on capability */
98522843545SLior Amsalem 	if (dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask))
98622843545SLior Amsalem 		dma_dev->device_prep_dma_interrupt = mv_xor_prep_dma_interrupt;
987ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask))
988ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy;
989ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
990c019894eSJoe Perches 		dma_dev->max_xor = 8;
991ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor;
992ff7b0479SSaeed Bishara 	}
993ff7b0479SSaeed Bishara 
994297eedbaSThomas Petazzoni 	mv_chan->mmr_base = xordev->xor_base;
99582a1402eSEzequiel Garcia 	mv_chan->mmr_high_base = xordev->xor_high_base;
996ff7b0479SSaeed Bishara 	tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long)
997ff7b0479SSaeed Bishara 		     mv_chan);
998ff7b0479SSaeed Bishara 
999ff7b0479SSaeed Bishara 	/* clear errors before enabling interrupts */
10000951e728SMaxime Ripard 	mv_chan_clear_err_status(mv_chan);
1001ff7b0479SSaeed Bishara 
10022d0a0745SThomas Petazzoni 	ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler,
1003ff7b0479SSaeed Bishara 			  0, dev_name(&pdev->dev), mv_chan);
1004ff7b0479SSaeed Bishara 	if (ret)
1005ff7b0479SSaeed Bishara 		goto err_free_dma;
1006ff7b0479SSaeed Bishara 
1007ff7b0479SSaeed Bishara 	mv_chan_unmask_interrupts(mv_chan);
1008ff7b0479SSaeed Bishara 
10096f166312SLior Amsalem 	if (mv_chan->op_in_desc == XOR_MODE_IN_DESC)
101081aafb3eSThomas Petazzoni 		mv_chan_set_mode(mv_chan, XOR_OPERATION_MODE_IN_DESC);
10116f166312SLior Amsalem 	else
101281aafb3eSThomas Petazzoni 		mv_chan_set_mode(mv_chan, XOR_OPERATION_MODE_XOR);
1013ff7b0479SSaeed Bishara 
1014ff7b0479SSaeed Bishara 	spin_lock_init(&mv_chan->lock);
1015ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->chain);
1016ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->completed_slots);
1017fbea28a2SLior Amsalem 	INIT_LIST_HEAD(&mv_chan->free_slots);
1018fbea28a2SLior Amsalem 	INIT_LIST_HEAD(&mv_chan->allocated_slots);
101998817b99SThomas Petazzoni 	mv_chan->dmachan.device = dma_dev;
102098817b99SThomas Petazzoni 	dma_cookie_init(&mv_chan->dmachan);
1021ff7b0479SSaeed Bishara 
102298817b99SThomas Petazzoni 	list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels);
1023ff7b0479SSaeed Bishara 
1024ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) {
10250951e728SMaxime Ripard 		ret = mv_chan_memcpy_self_test(mv_chan);
1026ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret);
1027ff7b0479SSaeed Bishara 		if (ret)
10282d0a0745SThomas Petazzoni 			goto err_free_irq;
1029ff7b0479SSaeed Bishara 	}
1030ff7b0479SSaeed Bishara 
1031ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
10320951e728SMaxime Ripard 		ret = mv_chan_xor_self_test(mv_chan);
1033ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "xor self test returned %d\n", ret);
1034ff7b0479SSaeed Bishara 		if (ret)
10352d0a0745SThomas Petazzoni 			goto err_free_irq;
1036ff7b0479SSaeed Bishara 	}
1037ff7b0479SSaeed Bishara 
10386f166312SLior Amsalem 	dev_info(&pdev->dev, "Marvell XOR (%s): ( %s%s%s)\n",
10396f166312SLior Amsalem 		 mv_chan->op_in_desc ? "Descriptor Mode" : "Registers Mode",
1040ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "",
1041ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "",
1042ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : "");
1043ff7b0479SSaeed Bishara 
1044ff7b0479SSaeed Bishara 	dma_async_device_register(dma_dev);
10451ef48a26SThomas Petazzoni 	return mv_chan;
1046ff7b0479SSaeed Bishara 
10472d0a0745SThomas Petazzoni err_free_irq:
10482d0a0745SThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
1049ff7b0479SSaeed Bishara  err_free_dma:
1050b503fa01SThomas Petazzoni 	dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE,
10511ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
1052a6b4a9d2SThomas Petazzoni 	return ERR_PTR(ret);
1053ff7b0479SSaeed Bishara }
1054ff7b0479SSaeed Bishara 
1055ff7b0479SSaeed Bishara static void
1056297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(struct mv_xor_device *xordev,
105763a9332bSAndrew Lunn 			 const struct mbus_dram_target_info *dram)
1058ff7b0479SSaeed Bishara {
105982a1402eSEzequiel Garcia 	void __iomem *base = xordev->xor_high_base;
1060ff7b0479SSaeed Bishara 	u32 win_enable = 0;
1061ff7b0479SSaeed Bishara 	int i;
1062ff7b0479SSaeed Bishara 
1063ff7b0479SSaeed Bishara 	for (i = 0; i < 8; i++) {
1064ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_BASE(i));
1065ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_SIZE(i));
1066ff7b0479SSaeed Bishara 		if (i < 4)
1067ff7b0479SSaeed Bishara 			writel(0, base + WINDOW_REMAP_HIGH(i));
1068ff7b0479SSaeed Bishara 	}
1069ff7b0479SSaeed Bishara 
1070ff7b0479SSaeed Bishara 	for (i = 0; i < dram->num_cs; i++) {
107163a9332bSAndrew Lunn 		const struct mbus_dram_window *cs = dram->cs + i;
1072ff7b0479SSaeed Bishara 
1073ff7b0479SSaeed Bishara 		writel((cs->base & 0xffff0000) |
1074ff7b0479SSaeed Bishara 		       (cs->mbus_attr << 8) |
1075ff7b0479SSaeed Bishara 		       dram->mbus_dram_target_id, base + WINDOW_BASE(i));
1076ff7b0479SSaeed Bishara 		writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
1077ff7b0479SSaeed Bishara 
1078ff7b0479SSaeed Bishara 		win_enable |= (1 << i);
1079ff7b0479SSaeed Bishara 		win_enable |= 3 << (16 + (2 * i));
1080ff7b0479SSaeed Bishara 	}
1081ff7b0479SSaeed Bishara 
1082ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(0));
1083ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(1));
1084c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(0));
1085c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(1));
1086ff7b0479SSaeed Bishara }
1087ff7b0479SSaeed Bishara 
10886f166312SLior Amsalem static const struct of_device_id mv_xor_dt_ids[] = {
10896f166312SLior Amsalem 	{ .compatible = "marvell,orion-xor", .data = (void *)XOR_MODE_IN_REG },
10906f166312SLior Amsalem 	{ .compatible = "marvell,armada-380-xor", .data = (void *)XOR_MODE_IN_DESC },
10916f166312SLior Amsalem 	{},
10926f166312SLior Amsalem };
10936f166312SLior Amsalem 
109477757291SThomas Petazzoni static unsigned int mv_xor_engine_count;
1095ff7b0479SSaeed Bishara 
1096c2714334SLinus Torvalds static int mv_xor_probe(struct platform_device *pdev)
1097ff7b0479SSaeed Bishara {
109863a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
1099297eedbaSThomas Petazzoni 	struct mv_xor_device *xordev;
1100d4adcc01SJingoo Han 	struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev);
1101ff7b0479SSaeed Bishara 	struct resource *res;
110277757291SThomas Petazzoni 	unsigned int max_engines, max_channels;
110360d151f3SThomas Petazzoni 	int i, ret;
11046f166312SLior Amsalem 	int op_in_desc;
1105ff7b0479SSaeed Bishara 
11061ba151cdSJoe Perches 	dev_notice(&pdev->dev, "Marvell shared XOR driver\n");
1107ff7b0479SSaeed Bishara 
1108297eedbaSThomas Petazzoni 	xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL);
1109297eedbaSThomas Petazzoni 	if (!xordev)
1110ff7b0479SSaeed Bishara 		return -ENOMEM;
1111ff7b0479SSaeed Bishara 
1112ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1113ff7b0479SSaeed Bishara 	if (!res)
1114ff7b0479SSaeed Bishara 		return -ENODEV;
1115ff7b0479SSaeed Bishara 
1116297eedbaSThomas Petazzoni 	xordev->xor_base = devm_ioremap(&pdev->dev, res->start,
11174de1ba15SH Hartley Sweeten 					resource_size(res));
1118297eedbaSThomas Petazzoni 	if (!xordev->xor_base)
1119ff7b0479SSaeed Bishara 		return -EBUSY;
1120ff7b0479SSaeed Bishara 
1121ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1122ff7b0479SSaeed Bishara 	if (!res)
1123ff7b0479SSaeed Bishara 		return -ENODEV;
1124ff7b0479SSaeed Bishara 
1125297eedbaSThomas Petazzoni 	xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start,
11264de1ba15SH Hartley Sweeten 					     resource_size(res));
1127297eedbaSThomas Petazzoni 	if (!xordev->xor_high_base)
1128ff7b0479SSaeed Bishara 		return -EBUSY;
1129ff7b0479SSaeed Bishara 
1130297eedbaSThomas Petazzoni 	platform_set_drvdata(pdev, xordev);
1131ff7b0479SSaeed Bishara 
1132ff7b0479SSaeed Bishara 	/*
1133ff7b0479SSaeed Bishara 	 * (Re-)program MBUS remapping windows if we are asked to.
1134ff7b0479SSaeed Bishara 	 */
113563a9332bSAndrew Lunn 	dram = mv_mbus_dram_info();
113663a9332bSAndrew Lunn 	if (dram)
1137297eedbaSThomas Petazzoni 		mv_xor_conf_mbus_windows(xordev, dram);
1138ff7b0479SSaeed Bishara 
1139c510182bSAndrew Lunn 	/* Not all platforms can gate the clock, so it is not
1140c510182bSAndrew Lunn 	 * an error if the clock does not exists.
1141c510182bSAndrew Lunn 	 */
1142297eedbaSThomas Petazzoni 	xordev->clk = clk_get(&pdev->dev, NULL);
1143297eedbaSThomas Petazzoni 	if (!IS_ERR(xordev->clk))
1144297eedbaSThomas Petazzoni 		clk_prepare_enable(xordev->clk);
1145c510182bSAndrew Lunn 
114677757291SThomas Petazzoni 	/*
114777757291SThomas Petazzoni 	 * We don't want to have more than one channel per CPU in
114877757291SThomas Petazzoni 	 * order for async_tx to perform well. So we limit the number
114977757291SThomas Petazzoni 	 * of engines and channels so that we take into account this
115077757291SThomas Petazzoni 	 * constraint. Note that we also want to use channels from
115177757291SThomas Petazzoni 	 * separate engines when possible.
115277757291SThomas Petazzoni 	 */
115377757291SThomas Petazzoni 	max_engines = num_present_cpus();
115477757291SThomas Petazzoni 	max_channels = min_t(unsigned int,
115577757291SThomas Petazzoni 			     MV_XOR_MAX_CHANNELS,
115677757291SThomas Petazzoni 			     DIV_ROUND_UP(num_present_cpus(), 2));
115777757291SThomas Petazzoni 
115877757291SThomas Petazzoni 	if (mv_xor_engine_count >= max_engines)
115977757291SThomas Petazzoni 		return 0;
116077757291SThomas Petazzoni 
1161f7d12ef5SThomas Petazzoni 	if (pdev->dev.of_node) {
1162f7d12ef5SThomas Petazzoni 		struct device_node *np;
1163f7d12ef5SThomas Petazzoni 		int i = 0;
11646f166312SLior Amsalem 		const struct of_device_id *of_id =
11656f166312SLior Amsalem 			of_match_device(mv_xor_dt_ids,
11666f166312SLior Amsalem 					&pdev->dev);
1167f7d12ef5SThomas Petazzoni 
1168f7d12ef5SThomas Petazzoni 		for_each_child_of_node(pdev->dev.of_node, np) {
11690be8253fSRussell King 			struct mv_xor_chan *chan;
1170f7d12ef5SThomas Petazzoni 			dma_cap_mask_t cap_mask;
1171f7d12ef5SThomas Petazzoni 			int irq;
11726f166312SLior Amsalem 			op_in_desc = (int)of_id->data;
1173f7d12ef5SThomas Petazzoni 
117477757291SThomas Petazzoni 			if (i >= max_channels)
117577757291SThomas Petazzoni 				continue;
117677757291SThomas Petazzoni 
1177f7d12ef5SThomas Petazzoni 			dma_cap_zero(cap_mask);
1178f7d12ef5SThomas Petazzoni 			dma_cap_set(DMA_MEMCPY, cap_mask);
1179f7d12ef5SThomas Petazzoni 			dma_cap_set(DMA_XOR, cap_mask);
1180f7d12ef5SThomas Petazzoni 			dma_cap_set(DMA_INTERRUPT, cap_mask);
1181f7d12ef5SThomas Petazzoni 
1182f7d12ef5SThomas Petazzoni 			irq = irq_of_parse_and_map(np, 0);
1183f8eb9e7dSThomas Petazzoni 			if (!irq) {
1184f8eb9e7dSThomas Petazzoni 				ret = -ENODEV;
1185f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1186f7d12ef5SThomas Petazzoni 			}
1187f7d12ef5SThomas Petazzoni 
11880be8253fSRussell King 			chan = mv_xor_channel_add(xordev, pdev, i,
11896f166312SLior Amsalem 						  cap_mask, irq, op_in_desc);
11900be8253fSRussell King 			if (IS_ERR(chan)) {
11910be8253fSRussell King 				ret = PTR_ERR(chan);
1192f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(irq);
1193f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1194f7d12ef5SThomas Petazzoni 			}
1195f7d12ef5SThomas Petazzoni 
11960be8253fSRussell King 			xordev->channels[i] = chan;
1197f7d12ef5SThomas Petazzoni 			i++;
1198f7d12ef5SThomas Petazzoni 		}
1199f7d12ef5SThomas Petazzoni 	} else if (pdata && pdata->channels) {
120077757291SThomas Petazzoni 		for (i = 0; i < max_channels; i++) {
1201e39f6ec1SThomas Petazzoni 			struct mv_xor_channel_data *cd;
12020be8253fSRussell King 			struct mv_xor_chan *chan;
120360d151f3SThomas Petazzoni 			int irq;
120460d151f3SThomas Petazzoni 
120560d151f3SThomas Petazzoni 			cd = &pdata->channels[i];
120660d151f3SThomas Petazzoni 			if (!cd) {
120760d151f3SThomas Petazzoni 				ret = -ENODEV;
120860d151f3SThomas Petazzoni 				goto err_channel_add;
120960d151f3SThomas Petazzoni 			}
121060d151f3SThomas Petazzoni 
121160d151f3SThomas Petazzoni 			irq = platform_get_irq(pdev, i);
121260d151f3SThomas Petazzoni 			if (irq < 0) {
121360d151f3SThomas Petazzoni 				ret = irq;
121460d151f3SThomas Petazzoni 				goto err_channel_add;
121560d151f3SThomas Petazzoni 			}
121660d151f3SThomas Petazzoni 
12170be8253fSRussell King 			chan = mv_xor_channel_add(xordev, pdev, i,
12186f166312SLior Amsalem 						  cd->cap_mask, irq,
12196f166312SLior Amsalem 						  XOR_MODE_IN_REG);
12200be8253fSRussell King 			if (IS_ERR(chan)) {
12210be8253fSRussell King 				ret = PTR_ERR(chan);
122260d151f3SThomas Petazzoni 				goto err_channel_add;
122360d151f3SThomas Petazzoni 			}
12240be8253fSRussell King 
12250be8253fSRussell King 			xordev->channels[i] = chan;
122660d151f3SThomas Petazzoni 		}
122760d151f3SThomas Petazzoni 	}
122860d151f3SThomas Petazzoni 
1229ff7b0479SSaeed Bishara 	return 0;
123060d151f3SThomas Petazzoni 
123160d151f3SThomas Petazzoni err_channel_add:
123260d151f3SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++)
1233f7d12ef5SThomas Petazzoni 		if (xordev->channels[i]) {
1234ab6e439fSThomas Petazzoni 			mv_xor_channel_remove(xordev->channels[i]);
1235f7d12ef5SThomas Petazzoni 			if (pdev->dev.of_node)
1236f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(xordev->channels[i]->irq);
1237f7d12ef5SThomas Petazzoni 		}
123860d151f3SThomas Petazzoni 
1239dab92064SThomas Petazzoni 	if (!IS_ERR(xordev->clk)) {
1240297eedbaSThomas Petazzoni 		clk_disable_unprepare(xordev->clk);
1241297eedbaSThomas Petazzoni 		clk_put(xordev->clk);
1242dab92064SThomas Petazzoni 	}
1243dab92064SThomas Petazzoni 
124460d151f3SThomas Petazzoni 	return ret;
1245ff7b0479SSaeed Bishara }
1246ff7b0479SSaeed Bishara 
1247ff7b0479SSaeed Bishara static struct platform_driver mv_xor_driver = {
1248ff7b0479SSaeed Bishara 	.probe		= mv_xor_probe,
1249ff7b0479SSaeed Bishara 	.driver		= {
1250ff7b0479SSaeed Bishara 		.name	        = MV_XOR_NAME,
1251f7d12ef5SThomas Petazzoni 		.of_match_table = of_match_ptr(mv_xor_dt_ids),
1252ff7b0479SSaeed Bishara 	},
1253ff7b0479SSaeed Bishara };
1254ff7b0479SSaeed Bishara 
1255ff7b0479SSaeed Bishara 
1256ff7b0479SSaeed Bishara static int __init mv_xor_init(void)
1257ff7b0479SSaeed Bishara {
125861971656SThomas Petazzoni 	return platform_driver_register(&mv_xor_driver);
1259ff7b0479SSaeed Bishara }
126025cf68daSPaul Gortmaker device_initcall(mv_xor_init);
1261ff7b0479SSaeed Bishara 
126225cf68daSPaul Gortmaker /*
1263ff7b0479SSaeed Bishara MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>");
1264ff7b0479SSaeed Bishara MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine");
1265ff7b0479SSaeed Bishara MODULE_LICENSE("GPL");
126625cf68daSPaul Gortmaker */
1267