xref: /openbmc/linux/drivers/dma/mv_xor.c (revision 0e7488ed)
1ff7b0479SSaeed Bishara /*
2ff7b0479SSaeed Bishara  * offload engine driver for the Marvell XOR engine
3ff7b0479SSaeed Bishara  * Copyright (C) 2007, 2008, Marvell International Ltd.
4ff7b0479SSaeed Bishara  *
5ff7b0479SSaeed Bishara  * This program is free software; you can redistribute it and/or modify it
6ff7b0479SSaeed Bishara  * under the terms and conditions of the GNU General Public License,
7ff7b0479SSaeed Bishara  * version 2, as published by the Free Software Foundation.
8ff7b0479SSaeed Bishara  *
9ff7b0479SSaeed Bishara  * This program is distributed in the hope it will be useful, but WITHOUT
10ff7b0479SSaeed Bishara  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11ff7b0479SSaeed Bishara  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12ff7b0479SSaeed Bishara  * more details.
13ff7b0479SSaeed Bishara  *
14ff7b0479SSaeed Bishara  * You should have received a copy of the GNU General Public License along with
15ff7b0479SSaeed Bishara  * this program; if not, write to the Free Software Foundation, Inc.,
16ff7b0479SSaeed Bishara  * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
17ff7b0479SSaeed Bishara  */
18ff7b0479SSaeed Bishara 
19ff7b0479SSaeed Bishara #include <linux/init.h>
20ff7b0479SSaeed Bishara #include <linux/module.h>
215a0e3ad6STejun Heo #include <linux/slab.h>
22ff7b0479SSaeed Bishara #include <linux/delay.h>
23ff7b0479SSaeed Bishara #include <linux/dma-mapping.h>
24ff7b0479SSaeed Bishara #include <linux/spinlock.h>
25ff7b0479SSaeed Bishara #include <linux/interrupt.h>
26ff7b0479SSaeed Bishara #include <linux/platform_device.h>
27ff7b0479SSaeed Bishara #include <linux/memory.h>
28c510182bSAndrew Lunn #include <linux/clk.h>
29f7d12ef5SThomas Petazzoni #include <linux/of.h>
30f7d12ef5SThomas Petazzoni #include <linux/of_irq.h>
31f7d12ef5SThomas Petazzoni #include <linux/irqdomain.h>
32c02cecb9SArnd Bergmann #include <linux/platform_data/dma-mv_xor.h>
33d2ebfb33SRussell King - ARM Linux 
34d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
35ff7b0479SSaeed Bishara #include "mv_xor.h"
36ff7b0479SSaeed Bishara 
37ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan);
38ff7b0479SSaeed Bishara 
39ff7b0479SSaeed Bishara #define to_mv_xor_chan(chan)		\
4098817b99SThomas Petazzoni 	container_of(chan, struct mv_xor_chan, dmachan)
41ff7b0479SSaeed Bishara 
42ff7b0479SSaeed Bishara #define to_mv_xor_slot(tx)		\
43ff7b0479SSaeed Bishara 	container_of(tx, struct mv_xor_desc_slot, async_tx)
44ff7b0479SSaeed Bishara 
45c98c1781SThomas Petazzoni #define mv_chan_to_devp(chan)           \
461ef48a26SThomas Petazzoni 	((chan)->dmadev.dev)
47c98c1781SThomas Petazzoni 
48dfc97661SLior Amsalem static void mv_desc_init(struct mv_xor_desc_slot *desc,
49dfc97661SLior Amsalem 			 dma_addr_t addr, u32 byte_count)
50ff7b0479SSaeed Bishara {
51ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
52ff7b0479SSaeed Bishara 
530e7488edSEzequiel Garcia 	hw_desc->status = XOR_DESC_DMA_OWNED;
54ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = 0;
550e7488edSEzequiel Garcia 	hw_desc->desc_command = XOR_DESC_EOD_INT_EN;
56dfc97661SLior Amsalem 	hw_desc->phy_dest_addr = addr;
57ff7b0479SSaeed Bishara 	hw_desc->byte_count = byte_count;
58ff7b0479SSaeed Bishara }
59ff7b0479SSaeed Bishara 
60ff7b0479SSaeed Bishara static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc,
61ff7b0479SSaeed Bishara 				  u32 next_desc_addr)
62ff7b0479SSaeed Bishara {
63ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
64ff7b0479SSaeed Bishara 	BUG_ON(hw_desc->phy_next_desc);
65ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = next_desc_addr;
66ff7b0479SSaeed Bishara }
67ff7b0479SSaeed Bishara 
68ff7b0479SSaeed Bishara static void mv_desc_clear_next_desc(struct mv_xor_desc_slot *desc)
69ff7b0479SSaeed Bishara {
70ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
71ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = 0;
72ff7b0479SSaeed Bishara }
73ff7b0479SSaeed Bishara 
74ff7b0479SSaeed Bishara static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc,
75ff7b0479SSaeed Bishara 				 int index, dma_addr_t addr)
76ff7b0479SSaeed Bishara {
77ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
78e03bc654SThomas Petazzoni 	hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr;
79ff7b0479SSaeed Bishara 	if (desc->type == DMA_XOR)
80ff7b0479SSaeed Bishara 		hw_desc->desc_command |= (1 << index);
81ff7b0479SSaeed Bishara }
82ff7b0479SSaeed Bishara 
83ff7b0479SSaeed Bishara static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan)
84ff7b0479SSaeed Bishara {
855733c38aSThomas Petazzoni 	return readl_relaxed(XOR_CURR_DESC(chan));
86ff7b0479SSaeed Bishara }
87ff7b0479SSaeed Bishara 
88ff7b0479SSaeed Bishara static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan,
89ff7b0479SSaeed Bishara 					u32 next_desc_addr)
90ff7b0479SSaeed Bishara {
915733c38aSThomas Petazzoni 	writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan));
92ff7b0479SSaeed Bishara }
93ff7b0479SSaeed Bishara 
94ff7b0479SSaeed Bishara static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan)
95ff7b0479SSaeed Bishara {
965733c38aSThomas Petazzoni 	u32 val = readl_relaxed(XOR_INTR_MASK(chan));
97ff7b0479SSaeed Bishara 	val |= XOR_INTR_MASK_VALUE << (chan->idx * 16);
985733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_MASK(chan));
99ff7b0479SSaeed Bishara }
100ff7b0479SSaeed Bishara 
101ff7b0479SSaeed Bishara static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan)
102ff7b0479SSaeed Bishara {
1035733c38aSThomas Petazzoni 	u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan));
104ff7b0479SSaeed Bishara 	intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF;
105ff7b0479SSaeed Bishara 	return intr_cause;
106ff7b0479SSaeed Bishara }
107ff7b0479SSaeed Bishara 
108ff7b0479SSaeed Bishara static void mv_xor_device_clear_eoc_cause(struct mv_xor_chan *chan)
109ff7b0479SSaeed Bishara {
1100e7488edSEzequiel Garcia 	u32 val = ~(XOR_INT_END_OF_DESC	<< (chan->idx * 16));
111c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val);
1125733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
113ff7b0479SSaeed Bishara }
114ff7b0479SSaeed Bishara 
115ff7b0479SSaeed Bishara static void mv_xor_device_clear_err_status(struct mv_xor_chan *chan)
116ff7b0479SSaeed Bishara {
117ff7b0479SSaeed Bishara 	u32 val = 0xFFFF0000 >> (chan->idx * 16);
1185733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
119ff7b0479SSaeed Bishara }
120ff7b0479SSaeed Bishara 
121ff7b0479SSaeed Bishara static void mv_set_mode(struct mv_xor_chan *chan,
122ff7b0479SSaeed Bishara 			       enum dma_transaction_type type)
123ff7b0479SSaeed Bishara {
124ff7b0479SSaeed Bishara 	u32 op_mode;
1255733c38aSThomas Petazzoni 	u32 config = readl_relaxed(XOR_CONFIG(chan));
126ff7b0479SSaeed Bishara 
127ff7b0479SSaeed Bishara 	switch (type) {
128ff7b0479SSaeed Bishara 	case DMA_XOR:
129ff7b0479SSaeed Bishara 		op_mode = XOR_OPERATION_MODE_XOR;
130ff7b0479SSaeed Bishara 		break;
131ff7b0479SSaeed Bishara 	case DMA_MEMCPY:
132ff7b0479SSaeed Bishara 		op_mode = XOR_OPERATION_MODE_MEMCPY;
133ff7b0479SSaeed Bishara 		break;
134ff7b0479SSaeed Bishara 	default:
135c98c1781SThomas Petazzoni 		dev_err(mv_chan_to_devp(chan),
1361ba151cdSJoe Perches 			"error: unsupported operation %d\n",
137ff7b0479SSaeed Bishara 			type);
138ff7b0479SSaeed Bishara 		BUG();
139ff7b0479SSaeed Bishara 		return;
140ff7b0479SSaeed Bishara 	}
141ff7b0479SSaeed Bishara 
142ff7b0479SSaeed Bishara 	config &= ~0x7;
143ff7b0479SSaeed Bishara 	config |= op_mode;
144e03bc654SThomas Petazzoni 
145e03bc654SThomas Petazzoni #if defined(__BIG_ENDIAN)
146e03bc654SThomas Petazzoni 	config |= XOR_DESCRIPTOR_SWAP;
147e03bc654SThomas Petazzoni #else
148e03bc654SThomas Petazzoni 	config &= ~XOR_DESCRIPTOR_SWAP;
149e03bc654SThomas Petazzoni #endif
150e03bc654SThomas Petazzoni 
1515733c38aSThomas Petazzoni 	writel_relaxed(config, XOR_CONFIG(chan));
152ff7b0479SSaeed Bishara 	chan->current_type = type;
153ff7b0479SSaeed Bishara }
154ff7b0479SSaeed Bishara 
155ff7b0479SSaeed Bishara static void mv_chan_activate(struct mv_xor_chan *chan)
156ff7b0479SSaeed Bishara {
157c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), " activate chan.\n");
1585a9a55bfSEzequiel Garcia 
1595a9a55bfSEzequiel Garcia 	/* writel ensures all descriptors are flushed before activation */
1605a9a55bfSEzequiel Garcia 	writel(BIT(0), XOR_ACTIVATION(chan));
161ff7b0479SSaeed Bishara }
162ff7b0479SSaeed Bishara 
163ff7b0479SSaeed Bishara static char mv_chan_is_busy(struct mv_xor_chan *chan)
164ff7b0479SSaeed Bishara {
1655733c38aSThomas Petazzoni 	u32 state = readl_relaxed(XOR_ACTIVATION(chan));
166ff7b0479SSaeed Bishara 
167ff7b0479SSaeed Bishara 	state = (state >> 4) & 0x3;
168ff7b0479SSaeed Bishara 
169ff7b0479SSaeed Bishara 	return (state == 1) ? 1 : 0;
170ff7b0479SSaeed Bishara }
171ff7b0479SSaeed Bishara 
172ff7b0479SSaeed Bishara /**
173ff7b0479SSaeed Bishara  * mv_xor_free_slots - flags descriptor slots for reuse
174ff7b0479SSaeed Bishara  * @slot: Slot to free
175ff7b0479SSaeed Bishara  * Caller must hold &mv_chan->lock while calling this function
176ff7b0479SSaeed Bishara  */
177ff7b0479SSaeed Bishara static void mv_xor_free_slots(struct mv_xor_chan *mv_chan,
178ff7b0479SSaeed Bishara 			      struct mv_xor_desc_slot *slot)
179ff7b0479SSaeed Bishara {
180c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d slot %p\n",
181ff7b0479SSaeed Bishara 		__func__, __LINE__, slot);
182ff7b0479SSaeed Bishara 
183dfc97661SLior Amsalem 	slot->slot_used = 0;
184ff7b0479SSaeed Bishara 
185ff7b0479SSaeed Bishara }
186ff7b0479SSaeed Bishara 
187ff7b0479SSaeed Bishara /*
188ff7b0479SSaeed Bishara  * mv_xor_start_new_chain - program the engine to operate on new chain headed by
189ff7b0479SSaeed Bishara  * sw_desc
190ff7b0479SSaeed Bishara  * Caller must hold &mv_chan->lock while calling this function
191ff7b0479SSaeed Bishara  */
192ff7b0479SSaeed Bishara static void mv_xor_start_new_chain(struct mv_xor_chan *mv_chan,
193ff7b0479SSaeed Bishara 				   struct mv_xor_desc_slot *sw_desc)
194ff7b0479SSaeed Bishara {
195c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n",
196ff7b0479SSaeed Bishara 		__func__, __LINE__, sw_desc);
197ff7b0479SSaeed Bishara 
198ff7b0479SSaeed Bishara 	/* set the hardware chain */
199ff7b0479SSaeed Bishara 	mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys);
20048a9db46SBartlomiej Zolnierkiewicz 
201dfc97661SLior Amsalem 	mv_chan->pending++;
20298817b99SThomas Petazzoni 	mv_xor_issue_pending(&mv_chan->dmachan);
203ff7b0479SSaeed Bishara }
204ff7b0479SSaeed Bishara 
205ff7b0479SSaeed Bishara static dma_cookie_t
206ff7b0479SSaeed Bishara mv_xor_run_tx_complete_actions(struct mv_xor_desc_slot *desc,
207ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan, dma_cookie_t cookie)
208ff7b0479SSaeed Bishara {
209ff7b0479SSaeed Bishara 	BUG_ON(desc->async_tx.cookie < 0);
210ff7b0479SSaeed Bishara 
211ff7b0479SSaeed Bishara 	if (desc->async_tx.cookie > 0) {
212ff7b0479SSaeed Bishara 		cookie = desc->async_tx.cookie;
213ff7b0479SSaeed Bishara 
214ff7b0479SSaeed Bishara 		/* call the callback (must not sleep or submit new
215ff7b0479SSaeed Bishara 		 * operations to this channel)
216ff7b0479SSaeed Bishara 		 */
217ff7b0479SSaeed Bishara 		if (desc->async_tx.callback)
218ff7b0479SSaeed Bishara 			desc->async_tx.callback(
219ff7b0479SSaeed Bishara 				desc->async_tx.callback_param);
220ff7b0479SSaeed Bishara 
221d38a8c62SDan Williams 		dma_descriptor_unmap(&desc->async_tx);
222ff7b0479SSaeed Bishara 	}
223ff7b0479SSaeed Bishara 
224ff7b0479SSaeed Bishara 	/* run dependent operations */
22507f2211eSDan Williams 	dma_run_dependencies(&desc->async_tx);
226ff7b0479SSaeed Bishara 
227ff7b0479SSaeed Bishara 	return cookie;
228ff7b0479SSaeed Bishara }
229ff7b0479SSaeed Bishara 
230ff7b0479SSaeed Bishara static int
231ff7b0479SSaeed Bishara mv_xor_clean_completed_slots(struct mv_xor_chan *mv_chan)
232ff7b0479SSaeed Bishara {
233ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
234ff7b0479SSaeed Bishara 
235c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
236ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
237ff7b0479SSaeed Bishara 				 completed_node) {
238ff7b0479SSaeed Bishara 
239ff7b0479SSaeed Bishara 		if (async_tx_test_ack(&iter->async_tx)) {
240ff7b0479SSaeed Bishara 			list_del(&iter->completed_node);
241ff7b0479SSaeed Bishara 			mv_xor_free_slots(mv_chan, iter);
242ff7b0479SSaeed Bishara 		}
243ff7b0479SSaeed Bishara 	}
244ff7b0479SSaeed Bishara 	return 0;
245ff7b0479SSaeed Bishara }
246ff7b0479SSaeed Bishara 
247ff7b0479SSaeed Bishara static int
248ff7b0479SSaeed Bishara mv_xor_clean_slot(struct mv_xor_desc_slot *desc,
249ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan)
250ff7b0479SSaeed Bishara {
251c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n",
252ff7b0479SSaeed Bishara 		__func__, __LINE__, desc, desc->async_tx.flags);
253ff7b0479SSaeed Bishara 	list_del(&desc->chain_node);
254ff7b0479SSaeed Bishara 	/* the client is allowed to attach dependent operations
255ff7b0479SSaeed Bishara 	 * until 'ack' is set
256ff7b0479SSaeed Bishara 	 */
257ff7b0479SSaeed Bishara 	if (!async_tx_test_ack(&desc->async_tx)) {
258ff7b0479SSaeed Bishara 		/* move this slot to the completed_slots */
259ff7b0479SSaeed Bishara 		list_add_tail(&desc->completed_node, &mv_chan->completed_slots);
260ff7b0479SSaeed Bishara 		return 0;
261ff7b0479SSaeed Bishara 	}
262ff7b0479SSaeed Bishara 
263ff7b0479SSaeed Bishara 	mv_xor_free_slots(mv_chan, desc);
264ff7b0479SSaeed Bishara 	return 0;
265ff7b0479SSaeed Bishara }
266ff7b0479SSaeed Bishara 
267ff7b0479SSaeed Bishara static void __mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
268ff7b0479SSaeed Bishara {
269ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
270ff7b0479SSaeed Bishara 	dma_cookie_t cookie = 0;
271ff7b0479SSaeed Bishara 	int busy = mv_chan_is_busy(mv_chan);
272ff7b0479SSaeed Bishara 	u32 current_desc = mv_chan_get_current_desc(mv_chan);
273ff7b0479SSaeed Bishara 	int seen_current = 0;
274ff7b0479SSaeed Bishara 
275c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
276c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc);
277ff7b0479SSaeed Bishara 	mv_xor_clean_completed_slots(mv_chan);
278ff7b0479SSaeed Bishara 
279ff7b0479SSaeed Bishara 	/* free completed slots from the chain starting with
280ff7b0479SSaeed Bishara 	 * the oldest descriptor
281ff7b0479SSaeed Bishara 	 */
282ff7b0479SSaeed Bishara 
283ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
284ff7b0479SSaeed Bishara 					chain_node) {
285ff7b0479SSaeed Bishara 		prefetch(_iter);
286ff7b0479SSaeed Bishara 		prefetch(&_iter->async_tx);
287ff7b0479SSaeed Bishara 
288ff7b0479SSaeed Bishara 		/* do not advance past the current descriptor loaded into the
289ff7b0479SSaeed Bishara 		 * hardware channel, subsequent descriptors are either in
290ff7b0479SSaeed Bishara 		 * process or have not been submitted
291ff7b0479SSaeed Bishara 		 */
292ff7b0479SSaeed Bishara 		if (seen_current)
293ff7b0479SSaeed Bishara 			break;
294ff7b0479SSaeed Bishara 
295ff7b0479SSaeed Bishara 		/* stop the search if we reach the current descriptor and the
296ff7b0479SSaeed Bishara 		 * channel is busy
297ff7b0479SSaeed Bishara 		 */
298ff7b0479SSaeed Bishara 		if (iter->async_tx.phys == current_desc) {
299ff7b0479SSaeed Bishara 			seen_current = 1;
300ff7b0479SSaeed Bishara 			if (busy)
301ff7b0479SSaeed Bishara 				break;
302ff7b0479SSaeed Bishara 		}
303ff7b0479SSaeed Bishara 
304ff7b0479SSaeed Bishara 		cookie = mv_xor_run_tx_complete_actions(iter, mv_chan, cookie);
305ff7b0479SSaeed Bishara 
306ff7b0479SSaeed Bishara 		if (mv_xor_clean_slot(iter, mv_chan))
307ff7b0479SSaeed Bishara 			break;
308ff7b0479SSaeed Bishara 	}
309ff7b0479SSaeed Bishara 
310ff7b0479SSaeed Bishara 	if ((busy == 0) && !list_empty(&mv_chan->chain)) {
311ff7b0479SSaeed Bishara 		struct mv_xor_desc_slot *chain_head;
312ff7b0479SSaeed Bishara 		chain_head = list_entry(mv_chan->chain.next,
313ff7b0479SSaeed Bishara 					struct mv_xor_desc_slot,
314ff7b0479SSaeed Bishara 					chain_node);
315ff7b0479SSaeed Bishara 
316ff7b0479SSaeed Bishara 		mv_xor_start_new_chain(mv_chan, chain_head);
317ff7b0479SSaeed Bishara 	}
318ff7b0479SSaeed Bishara 
319ff7b0479SSaeed Bishara 	if (cookie > 0)
32098817b99SThomas Petazzoni 		mv_chan->dmachan.completed_cookie = cookie;
321ff7b0479SSaeed Bishara }
322ff7b0479SSaeed Bishara 
323ff7b0479SSaeed Bishara static void
324ff7b0479SSaeed Bishara mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
325ff7b0479SSaeed Bishara {
326ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
327ff7b0479SSaeed Bishara 	__mv_xor_slot_cleanup(mv_chan);
328ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
329ff7b0479SSaeed Bishara }
330ff7b0479SSaeed Bishara 
331ff7b0479SSaeed Bishara static void mv_xor_tasklet(unsigned long data)
332ff7b0479SSaeed Bishara {
333ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = (struct mv_xor_chan *) data;
3348333f65eSSaeed Bishara 	mv_xor_slot_cleanup(chan);
335ff7b0479SSaeed Bishara }
336ff7b0479SSaeed Bishara 
337ff7b0479SSaeed Bishara static struct mv_xor_desc_slot *
338dfc97661SLior Amsalem mv_xor_alloc_slot(struct mv_xor_chan *mv_chan)
339ff7b0479SSaeed Bishara {
340dfc97661SLior Amsalem 	struct mv_xor_desc_slot *iter, *_iter;
341dfc97661SLior Amsalem 	int retry = 0;
342ff7b0479SSaeed Bishara 
343ff7b0479SSaeed Bishara 	/* start search from the last allocated descrtiptor
344ff7b0479SSaeed Bishara 	 * if a contiguous allocation can not be found start searching
345ff7b0479SSaeed Bishara 	 * from the beginning of the list
346ff7b0479SSaeed Bishara 	 */
347ff7b0479SSaeed Bishara retry:
348ff7b0479SSaeed Bishara 	if (retry == 0)
349ff7b0479SSaeed Bishara 		iter = mv_chan->last_used;
350ff7b0479SSaeed Bishara 	else
351ff7b0479SSaeed Bishara 		iter = list_entry(&mv_chan->all_slots,
352ff7b0479SSaeed Bishara 			struct mv_xor_desc_slot,
353ff7b0479SSaeed Bishara 			slot_node);
354ff7b0479SSaeed Bishara 
355ff7b0479SSaeed Bishara 	list_for_each_entry_safe_continue(
356ff7b0479SSaeed Bishara 		iter, _iter, &mv_chan->all_slots, slot_node) {
357dfc97661SLior Amsalem 
358ff7b0479SSaeed Bishara 		prefetch(_iter);
359ff7b0479SSaeed Bishara 		prefetch(&_iter->async_tx);
360dfc97661SLior Amsalem 		if (iter->slot_used) {
361ff7b0479SSaeed Bishara 			/* give up after finding the first busy slot
362ff7b0479SSaeed Bishara 			 * on the second pass through the list
363ff7b0479SSaeed Bishara 			 */
364ff7b0479SSaeed Bishara 			if (retry)
365ff7b0479SSaeed Bishara 				break;
366ff7b0479SSaeed Bishara 			continue;
367ff7b0479SSaeed Bishara 		}
368ff7b0479SSaeed Bishara 
369dfc97661SLior Amsalem 		/* pre-ack descriptor */
370ff7b0479SSaeed Bishara 		async_tx_ack(&iter->async_tx);
371ff7b0479SSaeed Bishara 
372dfc97661SLior Amsalem 		iter->slot_used = 1;
373dfc97661SLior Amsalem 		INIT_LIST_HEAD(&iter->chain_node);
374dfc97661SLior Amsalem 		iter->async_tx.cookie = -EBUSY;
375dfc97661SLior Amsalem 		mv_chan->last_used = iter;
376dfc97661SLior Amsalem 		mv_desc_clear_next_desc(iter);
377dfc97661SLior Amsalem 
378dfc97661SLior Amsalem 		return iter;
379dfc97661SLior Amsalem 
380ff7b0479SSaeed Bishara 	}
381ff7b0479SSaeed Bishara 	if (!retry++)
382ff7b0479SSaeed Bishara 		goto retry;
383ff7b0479SSaeed Bishara 
384ff7b0479SSaeed Bishara 	/* try to free some slots if the allocation fails */
385ff7b0479SSaeed Bishara 	tasklet_schedule(&mv_chan->irq_tasklet);
386ff7b0479SSaeed Bishara 
387ff7b0479SSaeed Bishara 	return NULL;
388ff7b0479SSaeed Bishara }
389ff7b0479SSaeed Bishara 
390ff7b0479SSaeed Bishara /************************ DMA engine API functions ****************************/
391ff7b0479SSaeed Bishara static dma_cookie_t
392ff7b0479SSaeed Bishara mv_xor_tx_submit(struct dma_async_tx_descriptor *tx)
393ff7b0479SSaeed Bishara {
394ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx);
395ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan);
396dfc97661SLior Amsalem 	struct mv_xor_desc_slot *old_chain_tail;
397ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
398ff7b0479SSaeed Bishara 	int new_hw_chain = 1;
399ff7b0479SSaeed Bishara 
400c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
401ff7b0479SSaeed Bishara 		"%s sw_desc %p: async_tx %p\n",
402ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
403ff7b0479SSaeed Bishara 
404ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
405884485e1SRussell King - ARM Linux 	cookie = dma_cookie_assign(tx);
406ff7b0479SSaeed Bishara 
407ff7b0479SSaeed Bishara 	if (list_empty(&mv_chan->chain))
408dfc97661SLior Amsalem 		list_add_tail(&sw_desc->chain_node, &mv_chan->chain);
409ff7b0479SSaeed Bishara 	else {
410ff7b0479SSaeed Bishara 		new_hw_chain = 0;
411ff7b0479SSaeed Bishara 
412ff7b0479SSaeed Bishara 		old_chain_tail = list_entry(mv_chan->chain.prev,
413ff7b0479SSaeed Bishara 					    struct mv_xor_desc_slot,
414ff7b0479SSaeed Bishara 					    chain_node);
415dfc97661SLior Amsalem 		list_add_tail(&sw_desc->chain_node, &mv_chan->chain);
416ff7b0479SSaeed Bishara 
41731fd8f5bSOlof Johansson 		dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %pa\n",
41831fd8f5bSOlof Johansson 			&old_chain_tail->async_tx.phys);
419ff7b0479SSaeed Bishara 
420ff7b0479SSaeed Bishara 		/* fix up the hardware chain */
421dfc97661SLior Amsalem 		mv_desc_set_next_desc(old_chain_tail, sw_desc->async_tx.phys);
422ff7b0479SSaeed Bishara 
423ff7b0479SSaeed Bishara 		/* if the channel is not busy */
424ff7b0479SSaeed Bishara 		if (!mv_chan_is_busy(mv_chan)) {
425ff7b0479SSaeed Bishara 			u32 current_desc = mv_chan_get_current_desc(mv_chan);
426ff7b0479SSaeed Bishara 			/*
427ff7b0479SSaeed Bishara 			 * and the curren desc is the end of the chain before
428ff7b0479SSaeed Bishara 			 * the append, then we need to start the channel
429ff7b0479SSaeed Bishara 			 */
430ff7b0479SSaeed Bishara 			if (current_desc == old_chain_tail->async_tx.phys)
431ff7b0479SSaeed Bishara 				new_hw_chain = 1;
432ff7b0479SSaeed Bishara 		}
433ff7b0479SSaeed Bishara 	}
434ff7b0479SSaeed Bishara 
435ff7b0479SSaeed Bishara 	if (new_hw_chain)
436dfc97661SLior Amsalem 		mv_xor_start_new_chain(mv_chan, sw_desc);
437ff7b0479SSaeed Bishara 
438ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
439ff7b0479SSaeed Bishara 
440ff7b0479SSaeed Bishara 	return cookie;
441ff7b0479SSaeed Bishara }
442ff7b0479SSaeed Bishara 
443ff7b0479SSaeed Bishara /* returns the number of allocated descriptors */
444aa1e6f1aSDan Williams static int mv_xor_alloc_chan_resources(struct dma_chan *chan)
445ff7b0479SSaeed Bishara {
44631fd8f5bSOlof Johansson 	void *virt_desc;
44731fd8f5bSOlof Johansson 	dma_addr_t dma_desc;
448ff7b0479SSaeed Bishara 	int idx;
449ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
450ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *slot = NULL;
451b503fa01SThomas Petazzoni 	int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE;
452ff7b0479SSaeed Bishara 
453ff7b0479SSaeed Bishara 	/* Allocate descriptor slots */
454ff7b0479SSaeed Bishara 	idx = mv_chan->slots_allocated;
455ff7b0479SSaeed Bishara 	while (idx < num_descs_in_pool) {
456ff7b0479SSaeed Bishara 		slot = kzalloc(sizeof(*slot), GFP_KERNEL);
457ff7b0479SSaeed Bishara 		if (!slot) {
458b8291ddeSEzequiel Garcia 			dev_info(mv_chan_to_devp(mv_chan),
459b8291ddeSEzequiel Garcia 				 "channel only initialized %d descriptor slots",
460b8291ddeSEzequiel Garcia 				 idx);
461ff7b0479SSaeed Bishara 			break;
462ff7b0479SSaeed Bishara 		}
46331fd8f5bSOlof Johansson 		virt_desc = mv_chan->dma_desc_pool_virt;
46431fd8f5bSOlof Johansson 		slot->hw_desc = virt_desc + idx * MV_XOR_SLOT_SIZE;
465ff7b0479SSaeed Bishara 
466ff7b0479SSaeed Bishara 		dma_async_tx_descriptor_init(&slot->async_tx, chan);
467ff7b0479SSaeed Bishara 		slot->async_tx.tx_submit = mv_xor_tx_submit;
468ff7b0479SSaeed Bishara 		INIT_LIST_HEAD(&slot->chain_node);
469ff7b0479SSaeed Bishara 		INIT_LIST_HEAD(&slot->slot_node);
47031fd8f5bSOlof Johansson 		dma_desc = mv_chan->dma_desc_pool;
47131fd8f5bSOlof Johansson 		slot->async_tx.phys = dma_desc + idx * MV_XOR_SLOT_SIZE;
472ff7b0479SSaeed Bishara 		slot->idx = idx++;
473ff7b0479SSaeed Bishara 
474ff7b0479SSaeed Bishara 		spin_lock_bh(&mv_chan->lock);
475ff7b0479SSaeed Bishara 		mv_chan->slots_allocated = idx;
476ff7b0479SSaeed Bishara 		list_add_tail(&slot->slot_node, &mv_chan->all_slots);
477ff7b0479SSaeed Bishara 		spin_unlock_bh(&mv_chan->lock);
478ff7b0479SSaeed Bishara 	}
479ff7b0479SSaeed Bishara 
480ff7b0479SSaeed Bishara 	if (mv_chan->slots_allocated && !mv_chan->last_used)
481ff7b0479SSaeed Bishara 		mv_chan->last_used = list_entry(mv_chan->all_slots.next,
482ff7b0479SSaeed Bishara 					struct mv_xor_desc_slot,
483ff7b0479SSaeed Bishara 					slot_node);
484ff7b0479SSaeed Bishara 
485c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
486ff7b0479SSaeed Bishara 		"allocated %d descriptor slots last_used: %p\n",
487ff7b0479SSaeed Bishara 		mv_chan->slots_allocated, mv_chan->last_used);
488ff7b0479SSaeed Bishara 
489ff7b0479SSaeed Bishara 	return mv_chan->slots_allocated ? : -ENOMEM;
490ff7b0479SSaeed Bishara }
491ff7b0479SSaeed Bishara 
492ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor *
493ff7b0479SSaeed Bishara mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
494ff7b0479SSaeed Bishara 		    unsigned int src_cnt, size_t len, unsigned long flags)
495ff7b0479SSaeed Bishara {
496ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
497dfc97661SLior Amsalem 	struct mv_xor_desc_slot *sw_desc;
498ff7b0479SSaeed Bishara 
499ff7b0479SSaeed Bishara 	if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
500ff7b0479SSaeed Bishara 		return NULL;
501ff7b0479SSaeed Bishara 
5027912d300SColy Li 	BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
503ff7b0479SSaeed Bishara 
504c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
50531fd8f5bSOlof Johansson 		"%s src_cnt: %d len: %u dest %pad flags: %ld\n",
50631fd8f5bSOlof Johansson 		__func__, src_cnt, len, &dest, flags);
507ff7b0479SSaeed Bishara 
508ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
509dfc97661SLior Amsalem 	sw_desc = mv_xor_alloc_slot(mv_chan);
510ff7b0479SSaeed Bishara 	if (sw_desc) {
511ff7b0479SSaeed Bishara 		sw_desc->type = DMA_XOR;
512ff7b0479SSaeed Bishara 		sw_desc->async_tx.flags = flags;
513dfc97661SLior Amsalem 		mv_desc_init(sw_desc, dest, len);
514ff7b0479SSaeed Bishara 		sw_desc->unmap_src_cnt = src_cnt;
515ff7b0479SSaeed Bishara 		sw_desc->unmap_len = len;
516ff7b0479SSaeed Bishara 		while (src_cnt--)
517dfc97661SLior Amsalem 			mv_desc_set_src_addr(sw_desc, src_cnt, src[src_cnt]);
518ff7b0479SSaeed Bishara 	}
519ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
520c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
521ff7b0479SSaeed Bishara 		"%s sw_desc %p async_tx %p \n",
522ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
523ff7b0479SSaeed Bishara 	return sw_desc ? &sw_desc->async_tx : NULL;
524ff7b0479SSaeed Bishara }
525ff7b0479SSaeed Bishara 
5263e4f52e2SLior Amsalem static struct dma_async_tx_descriptor *
5273e4f52e2SLior Amsalem mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
5283e4f52e2SLior Amsalem 		size_t len, unsigned long flags)
5293e4f52e2SLior Amsalem {
5303e4f52e2SLior Amsalem 	/*
5313e4f52e2SLior Amsalem 	 * A MEMCPY operation is identical to an XOR operation with only
5323e4f52e2SLior Amsalem 	 * a single source address.
5333e4f52e2SLior Amsalem 	 */
5343e4f52e2SLior Amsalem 	return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags);
5353e4f52e2SLior Amsalem }
5363e4f52e2SLior Amsalem 
537ff7b0479SSaeed Bishara static void mv_xor_free_chan_resources(struct dma_chan *chan)
538ff7b0479SSaeed Bishara {
539ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
540ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
541ff7b0479SSaeed Bishara 	int in_use_descs = 0;
542ff7b0479SSaeed Bishara 
543ff7b0479SSaeed Bishara 	mv_xor_slot_cleanup(mv_chan);
544ff7b0479SSaeed Bishara 
545ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
546ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
547ff7b0479SSaeed Bishara 					chain_node) {
548ff7b0479SSaeed Bishara 		in_use_descs++;
549ff7b0479SSaeed Bishara 		list_del(&iter->chain_node);
550ff7b0479SSaeed Bishara 	}
551ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
552ff7b0479SSaeed Bishara 				 completed_node) {
553ff7b0479SSaeed Bishara 		in_use_descs++;
554ff7b0479SSaeed Bishara 		list_del(&iter->completed_node);
555ff7b0479SSaeed Bishara 	}
556ff7b0479SSaeed Bishara 	list_for_each_entry_safe_reverse(
557ff7b0479SSaeed Bishara 		iter, _iter, &mv_chan->all_slots, slot_node) {
558ff7b0479SSaeed Bishara 		list_del(&iter->slot_node);
559ff7b0479SSaeed Bishara 		kfree(iter);
560ff7b0479SSaeed Bishara 		mv_chan->slots_allocated--;
561ff7b0479SSaeed Bishara 	}
562ff7b0479SSaeed Bishara 	mv_chan->last_used = NULL;
563ff7b0479SSaeed Bishara 
564c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n",
565ff7b0479SSaeed Bishara 		__func__, mv_chan->slots_allocated);
566ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
567ff7b0479SSaeed Bishara 
568ff7b0479SSaeed Bishara 	if (in_use_descs)
569c98c1781SThomas Petazzoni 		dev_err(mv_chan_to_devp(mv_chan),
570ff7b0479SSaeed Bishara 			"freeing %d in use descriptors!\n", in_use_descs);
571ff7b0479SSaeed Bishara }
572ff7b0479SSaeed Bishara 
573ff7b0479SSaeed Bishara /**
57407934481SLinus Walleij  * mv_xor_status - poll the status of an XOR transaction
575ff7b0479SSaeed Bishara  * @chan: XOR channel handle
576ff7b0479SSaeed Bishara  * @cookie: XOR transaction identifier
57707934481SLinus Walleij  * @txstate: XOR transactions state holder (or NULL)
578ff7b0479SSaeed Bishara  */
57907934481SLinus Walleij static enum dma_status mv_xor_status(struct dma_chan *chan,
580ff7b0479SSaeed Bishara 					  dma_cookie_t cookie,
58107934481SLinus Walleij 					  struct dma_tx_state *txstate)
582ff7b0479SSaeed Bishara {
583ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
584ff7b0479SSaeed Bishara 	enum dma_status ret;
585ff7b0479SSaeed Bishara 
58696a2af41SRussell King - ARM Linux 	ret = dma_cookie_status(chan, cookie, txstate);
587b3efb8fcSVinod Koul 	if (ret == DMA_COMPLETE) {
588ff7b0479SSaeed Bishara 		mv_xor_clean_completed_slots(mv_chan);
589ff7b0479SSaeed Bishara 		return ret;
590ff7b0479SSaeed Bishara 	}
591ff7b0479SSaeed Bishara 	mv_xor_slot_cleanup(mv_chan);
592ff7b0479SSaeed Bishara 
59396a2af41SRussell King - ARM Linux 	return dma_cookie_status(chan, cookie, txstate);
594ff7b0479SSaeed Bishara }
595ff7b0479SSaeed Bishara 
596ff7b0479SSaeed Bishara static void mv_dump_xor_regs(struct mv_xor_chan *chan)
597ff7b0479SSaeed Bishara {
598ff7b0479SSaeed Bishara 	u32 val;
599ff7b0479SSaeed Bishara 
6005733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_CONFIG(chan));
6011ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "config       0x%08x\n", val);
602ff7b0479SSaeed Bishara 
6035733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ACTIVATION(chan));
6041ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "activation   0x%08x\n", val);
605ff7b0479SSaeed Bishara 
6065733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_CAUSE(chan));
6071ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr cause   0x%08x\n", val);
608ff7b0479SSaeed Bishara 
6095733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_MASK(chan));
6101ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr mask    0x%08x\n", val);
611ff7b0479SSaeed Bishara 
6125733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_CAUSE(chan));
6131ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error cause  0x%08x\n", val);
614ff7b0479SSaeed Bishara 
6155733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_ADDR(chan));
6161ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error addr   0x%08x\n", val);
617ff7b0479SSaeed Bishara }
618ff7b0479SSaeed Bishara 
619ff7b0479SSaeed Bishara static void mv_xor_err_interrupt_handler(struct mv_xor_chan *chan,
620ff7b0479SSaeed Bishara 					 u32 intr_cause)
621ff7b0479SSaeed Bishara {
6220e7488edSEzequiel Garcia 	if (intr_cause & XOR_INT_ERR_DECODE) {
6230e7488edSEzequiel Garcia 		dev_dbg(mv_chan_to_devp(chan), "ignoring address decode error\n");
624ff7b0479SSaeed Bishara 		return;
625ff7b0479SSaeed Bishara 	}
626ff7b0479SSaeed Bishara 
6270e7488edSEzequiel Garcia 	dev_err(mv_chan_to_devp(chan), "error on chan %d. intr cause 0x%08x\n",
628ff7b0479SSaeed Bishara 		chan->idx, intr_cause);
629ff7b0479SSaeed Bishara 
630ff7b0479SSaeed Bishara 	mv_dump_xor_regs(chan);
6310e7488edSEzequiel Garcia 	WARN_ON(1);
632ff7b0479SSaeed Bishara }
633ff7b0479SSaeed Bishara 
634ff7b0479SSaeed Bishara static irqreturn_t mv_xor_interrupt_handler(int irq, void *data)
635ff7b0479SSaeed Bishara {
636ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = data;
637ff7b0479SSaeed Bishara 	u32 intr_cause = mv_chan_get_intr_cause(chan);
638ff7b0479SSaeed Bishara 
639c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause);
640ff7b0479SSaeed Bishara 
6410e7488edSEzequiel Garcia 	if (intr_cause & XOR_INTR_ERRORS)
642ff7b0479SSaeed Bishara 		mv_xor_err_interrupt_handler(chan, intr_cause);
643ff7b0479SSaeed Bishara 
644ff7b0479SSaeed Bishara 	tasklet_schedule(&chan->irq_tasklet);
645ff7b0479SSaeed Bishara 
646ff7b0479SSaeed Bishara 	mv_xor_device_clear_eoc_cause(chan);
647ff7b0479SSaeed Bishara 
648ff7b0479SSaeed Bishara 	return IRQ_HANDLED;
649ff7b0479SSaeed Bishara }
650ff7b0479SSaeed Bishara 
651ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan)
652ff7b0479SSaeed Bishara {
653ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
654ff7b0479SSaeed Bishara 
655ff7b0479SSaeed Bishara 	if (mv_chan->pending >= MV_XOR_THRESHOLD) {
656ff7b0479SSaeed Bishara 		mv_chan->pending = 0;
657ff7b0479SSaeed Bishara 		mv_chan_activate(mv_chan);
658ff7b0479SSaeed Bishara 	}
659ff7b0479SSaeed Bishara }
660ff7b0479SSaeed Bishara 
661ff7b0479SSaeed Bishara /*
662ff7b0479SSaeed Bishara  * Perform a transaction to verify the HW works.
663ff7b0479SSaeed Bishara  */
664ff7b0479SSaeed Bishara 
665c2714334SLinus Torvalds static int mv_xor_memcpy_self_test(struct mv_xor_chan *mv_chan)
666ff7b0479SSaeed Bishara {
667ff7b0479SSaeed Bishara 	int i;
668ff7b0479SSaeed Bishara 	void *src, *dest;
669ff7b0479SSaeed Bishara 	dma_addr_t src_dma, dest_dma;
670ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
671ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
672ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
673d16695a7SEzequiel Garcia 	struct dmaengine_unmap_data *unmap;
674ff7b0479SSaeed Bishara 	int err = 0;
675ff7b0479SSaeed Bishara 
676d16695a7SEzequiel Garcia 	src = kmalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
677ff7b0479SSaeed Bishara 	if (!src)
678ff7b0479SSaeed Bishara 		return -ENOMEM;
679ff7b0479SSaeed Bishara 
680d16695a7SEzequiel Garcia 	dest = kzalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
681ff7b0479SSaeed Bishara 	if (!dest) {
682ff7b0479SSaeed Bishara 		kfree(src);
683ff7b0479SSaeed Bishara 		return -ENOMEM;
684ff7b0479SSaeed Bishara 	}
685ff7b0479SSaeed Bishara 
686ff7b0479SSaeed Bishara 	/* Fill in src buffer */
687d16695a7SEzequiel Garcia 	for (i = 0; i < PAGE_SIZE; i++)
688ff7b0479SSaeed Bishara 		((u8 *) src)[i] = (u8)i;
689ff7b0479SSaeed Bishara 
690275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
691aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
692ff7b0479SSaeed Bishara 		err = -ENODEV;
693ff7b0479SSaeed Bishara 		goto out;
694ff7b0479SSaeed Bishara 	}
695ff7b0479SSaeed Bishara 
696d16695a7SEzequiel Garcia 	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, 2, GFP_KERNEL);
697d16695a7SEzequiel Garcia 	if (!unmap) {
698d16695a7SEzequiel Garcia 		err = -ENOMEM;
699d16695a7SEzequiel Garcia 		goto free_resources;
700d16695a7SEzequiel Garcia 	}
701ff7b0479SSaeed Bishara 
702d16695a7SEzequiel Garcia 	src_dma = dma_map_page(dma_chan->device->dev, virt_to_page(src), 0,
703d16695a7SEzequiel Garcia 				 PAGE_SIZE, DMA_TO_DEVICE);
704d16695a7SEzequiel Garcia 	unmap->to_cnt = 1;
705d16695a7SEzequiel Garcia 	unmap->addr[0] = src_dma;
706d16695a7SEzequiel Garcia 
707d16695a7SEzequiel Garcia 	dest_dma = dma_map_page(dma_chan->device->dev, virt_to_page(dest), 0,
708d16695a7SEzequiel Garcia 				  PAGE_SIZE, DMA_FROM_DEVICE);
709d16695a7SEzequiel Garcia 	unmap->from_cnt = 1;
710d16695a7SEzequiel Garcia 	unmap->addr[1] = dest_dma;
711d16695a7SEzequiel Garcia 
712d16695a7SEzequiel Garcia 	unmap->len = PAGE_SIZE;
713ff7b0479SSaeed Bishara 
714ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma,
715d16695a7SEzequiel Garcia 				    PAGE_SIZE, 0);
716ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
717ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
718ff7b0479SSaeed Bishara 	async_tx_ack(tx);
719ff7b0479SSaeed Bishara 	msleep(1);
720ff7b0479SSaeed Bishara 
72107934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
722b3efb8fcSVinod Koul 	    DMA_COMPLETE) {
723a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
724ff7b0479SSaeed Bishara 			"Self-test copy timed out, disabling\n");
725ff7b0479SSaeed Bishara 		err = -ENODEV;
726ff7b0479SSaeed Bishara 		goto free_resources;
727ff7b0479SSaeed Bishara 	}
728ff7b0479SSaeed Bishara 
729c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
730d16695a7SEzequiel Garcia 				PAGE_SIZE, DMA_FROM_DEVICE);
731d16695a7SEzequiel Garcia 	if (memcmp(src, dest, PAGE_SIZE)) {
732a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
733ff7b0479SSaeed Bishara 			"Self-test copy failed compare, disabling\n");
734ff7b0479SSaeed Bishara 		err = -ENODEV;
735ff7b0479SSaeed Bishara 		goto free_resources;
736ff7b0479SSaeed Bishara 	}
737ff7b0479SSaeed Bishara 
738ff7b0479SSaeed Bishara free_resources:
739d16695a7SEzequiel Garcia 	dmaengine_unmap_put(unmap);
740ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
741ff7b0479SSaeed Bishara out:
742ff7b0479SSaeed Bishara 	kfree(src);
743ff7b0479SSaeed Bishara 	kfree(dest);
744ff7b0479SSaeed Bishara 	return err;
745ff7b0479SSaeed Bishara }
746ff7b0479SSaeed Bishara 
747ff7b0479SSaeed Bishara #define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */
748463a1f8bSBill Pemberton static int
749275cc0c8SThomas Petazzoni mv_xor_xor_self_test(struct mv_xor_chan *mv_chan)
750ff7b0479SSaeed Bishara {
751ff7b0479SSaeed Bishara 	int i, src_idx;
752ff7b0479SSaeed Bishara 	struct page *dest;
753ff7b0479SSaeed Bishara 	struct page *xor_srcs[MV_XOR_NUM_SRC_TEST];
754ff7b0479SSaeed Bishara 	dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST];
755ff7b0479SSaeed Bishara 	dma_addr_t dest_dma;
756ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
757d16695a7SEzequiel Garcia 	struct dmaengine_unmap_data *unmap;
758ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
759ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
760ff7b0479SSaeed Bishara 	u8 cmp_byte = 0;
761ff7b0479SSaeed Bishara 	u32 cmp_word;
762ff7b0479SSaeed Bishara 	int err = 0;
763d16695a7SEzequiel Garcia 	int src_count = MV_XOR_NUM_SRC_TEST;
764ff7b0479SSaeed Bishara 
765d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++) {
766ff7b0479SSaeed Bishara 		xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
767a09b09aeSRoel Kluin 		if (!xor_srcs[src_idx]) {
768a09b09aeSRoel Kluin 			while (src_idx--)
769ff7b0479SSaeed Bishara 				__free_page(xor_srcs[src_idx]);
770ff7b0479SSaeed Bishara 			return -ENOMEM;
771ff7b0479SSaeed Bishara 		}
772ff7b0479SSaeed Bishara 	}
773ff7b0479SSaeed Bishara 
774ff7b0479SSaeed Bishara 	dest = alloc_page(GFP_KERNEL);
775a09b09aeSRoel Kluin 	if (!dest) {
776a09b09aeSRoel Kluin 		while (src_idx--)
777ff7b0479SSaeed Bishara 			__free_page(xor_srcs[src_idx]);
778ff7b0479SSaeed Bishara 		return -ENOMEM;
779ff7b0479SSaeed Bishara 	}
780ff7b0479SSaeed Bishara 
781ff7b0479SSaeed Bishara 	/* Fill in src buffers */
782d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++) {
783ff7b0479SSaeed Bishara 		u8 *ptr = page_address(xor_srcs[src_idx]);
784ff7b0479SSaeed Bishara 		for (i = 0; i < PAGE_SIZE; i++)
785ff7b0479SSaeed Bishara 			ptr[i] = (1 << src_idx);
786ff7b0479SSaeed Bishara 	}
787ff7b0479SSaeed Bishara 
788d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++)
789ff7b0479SSaeed Bishara 		cmp_byte ^= (u8) (1 << src_idx);
790ff7b0479SSaeed Bishara 
791ff7b0479SSaeed Bishara 	cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
792ff7b0479SSaeed Bishara 		(cmp_byte << 8) | cmp_byte;
793ff7b0479SSaeed Bishara 
794ff7b0479SSaeed Bishara 	memset(page_address(dest), 0, PAGE_SIZE);
795ff7b0479SSaeed Bishara 
796275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
797aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
798ff7b0479SSaeed Bishara 		err = -ENODEV;
799ff7b0479SSaeed Bishara 		goto out;
800ff7b0479SSaeed Bishara 	}
801ff7b0479SSaeed Bishara 
802d16695a7SEzequiel Garcia 	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, src_count + 1,
803d16695a7SEzequiel Garcia 					 GFP_KERNEL);
804d16695a7SEzequiel Garcia 	if (!unmap) {
805d16695a7SEzequiel Garcia 		err = -ENOMEM;
806d16695a7SEzequiel Garcia 		goto free_resources;
807d16695a7SEzequiel Garcia 	}
808ff7b0479SSaeed Bishara 
809d16695a7SEzequiel Garcia 	/* test xor */
810d16695a7SEzequiel Garcia 	for (i = 0; i < src_count; i++) {
811d16695a7SEzequiel Garcia 		unmap->addr[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i],
812ff7b0479SSaeed Bishara 					      0, PAGE_SIZE, DMA_TO_DEVICE);
813d16695a7SEzequiel Garcia 		dma_srcs[i] = unmap->addr[i];
814d16695a7SEzequiel Garcia 		unmap->to_cnt++;
815d16695a7SEzequiel Garcia 	}
816d16695a7SEzequiel Garcia 
817d16695a7SEzequiel Garcia 	unmap->addr[src_count] = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE,
818d16695a7SEzequiel Garcia 				      DMA_FROM_DEVICE);
819d16695a7SEzequiel Garcia 	dest_dma = unmap->addr[src_count];
820d16695a7SEzequiel Garcia 	unmap->from_cnt = 1;
821d16695a7SEzequiel Garcia 	unmap->len = PAGE_SIZE;
822ff7b0479SSaeed Bishara 
823ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
824d16695a7SEzequiel Garcia 				 src_count, PAGE_SIZE, 0);
825ff7b0479SSaeed Bishara 
826ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
827ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
828ff7b0479SSaeed Bishara 	async_tx_ack(tx);
829ff7b0479SSaeed Bishara 	msleep(8);
830ff7b0479SSaeed Bishara 
83107934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
832b3efb8fcSVinod Koul 	    DMA_COMPLETE) {
833a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
834ff7b0479SSaeed Bishara 			"Self-test xor timed out, disabling\n");
835ff7b0479SSaeed Bishara 		err = -ENODEV;
836ff7b0479SSaeed Bishara 		goto free_resources;
837ff7b0479SSaeed Bishara 	}
838ff7b0479SSaeed Bishara 
839c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
840ff7b0479SSaeed Bishara 				PAGE_SIZE, DMA_FROM_DEVICE);
841ff7b0479SSaeed Bishara 	for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
842ff7b0479SSaeed Bishara 		u32 *ptr = page_address(dest);
843ff7b0479SSaeed Bishara 		if (ptr[i] != cmp_word) {
844a3fc74bcSThomas Petazzoni 			dev_err(dma_chan->device->dev,
8451ba151cdSJoe Perches 				"Self-test xor failed compare, disabling. index %d, data %x, expected %x\n",
8461ba151cdSJoe Perches 				i, ptr[i], cmp_word);
847ff7b0479SSaeed Bishara 			err = -ENODEV;
848ff7b0479SSaeed Bishara 			goto free_resources;
849ff7b0479SSaeed Bishara 		}
850ff7b0479SSaeed Bishara 	}
851ff7b0479SSaeed Bishara 
852ff7b0479SSaeed Bishara free_resources:
853d16695a7SEzequiel Garcia 	dmaengine_unmap_put(unmap);
854ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
855ff7b0479SSaeed Bishara out:
856d16695a7SEzequiel Garcia 	src_idx = src_count;
857ff7b0479SSaeed Bishara 	while (src_idx--)
858ff7b0479SSaeed Bishara 		__free_page(xor_srcs[src_idx]);
859ff7b0479SSaeed Bishara 	__free_page(dest);
860ff7b0479SSaeed Bishara 	return err;
861ff7b0479SSaeed Bishara }
862ff7b0479SSaeed Bishara 
86334c93c86SAndrew Lunn /* This driver does not implement any of the optional DMA operations. */
86434c93c86SAndrew Lunn static int
86534c93c86SAndrew Lunn mv_xor_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
86634c93c86SAndrew Lunn 	       unsigned long arg)
867ff7b0479SSaeed Bishara {
86834c93c86SAndrew Lunn 	return -ENOSYS;
86934c93c86SAndrew Lunn }
87034c93c86SAndrew Lunn 
8711ef48a26SThomas Petazzoni static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan)
872ff7b0479SSaeed Bishara {
873ff7b0479SSaeed Bishara 	struct dma_chan *chan, *_chan;
8741ef48a26SThomas Petazzoni 	struct device *dev = mv_chan->dmadev.dev;
875ff7b0479SSaeed Bishara 
8761ef48a26SThomas Petazzoni 	dma_async_device_unregister(&mv_chan->dmadev);
877ff7b0479SSaeed Bishara 
878b503fa01SThomas Petazzoni 	dma_free_coherent(dev, MV_XOR_POOL_SIZE,
8791ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
880ff7b0479SSaeed Bishara 
8811ef48a26SThomas Petazzoni 	list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels,
882ff7b0479SSaeed Bishara 				 device_node) {
883ff7b0479SSaeed Bishara 		list_del(&chan->device_node);
884ff7b0479SSaeed Bishara 	}
885ff7b0479SSaeed Bishara 
88688eb92cbSThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
88788eb92cbSThomas Petazzoni 
888ff7b0479SSaeed Bishara 	return 0;
889ff7b0479SSaeed Bishara }
890ff7b0479SSaeed Bishara 
8911ef48a26SThomas Petazzoni static struct mv_xor_chan *
892297eedbaSThomas Petazzoni mv_xor_channel_add(struct mv_xor_device *xordev,
893a6b4a9d2SThomas Petazzoni 		   struct platform_device *pdev,
894b503fa01SThomas Petazzoni 		   int idx, dma_cap_mask_t cap_mask, int irq)
895ff7b0479SSaeed Bishara {
896ff7b0479SSaeed Bishara 	int ret = 0;
897ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan;
898ff7b0479SSaeed Bishara 	struct dma_device *dma_dev;
899ff7b0479SSaeed Bishara 
9001ef48a26SThomas Petazzoni 	mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL);
901a577659fSSachin Kamat 	if (!mv_chan)
902a577659fSSachin Kamat 		return ERR_PTR(-ENOMEM);
903ff7b0479SSaeed Bishara 
9049aedbdbaSThomas Petazzoni 	mv_chan->idx = idx;
90588eb92cbSThomas Petazzoni 	mv_chan->irq = irq;
906ff7b0479SSaeed Bishara 
9071ef48a26SThomas Petazzoni 	dma_dev = &mv_chan->dmadev;
908ff7b0479SSaeed Bishara 
909ff7b0479SSaeed Bishara 	/* allocate coherent memory for hardware descriptors
910ff7b0479SSaeed Bishara 	 * note: writecombine gives slightly better performance, but
911ff7b0479SSaeed Bishara 	 * requires that we explicitly flush the writes
912ff7b0479SSaeed Bishara 	 */
9131ef48a26SThomas Petazzoni 	mv_chan->dma_desc_pool_virt =
914b503fa01SThomas Petazzoni 	  dma_alloc_writecombine(&pdev->dev, MV_XOR_POOL_SIZE,
9151ef48a26SThomas Petazzoni 				 &mv_chan->dma_desc_pool, GFP_KERNEL);
9161ef48a26SThomas Petazzoni 	if (!mv_chan->dma_desc_pool_virt)
917a6b4a9d2SThomas Petazzoni 		return ERR_PTR(-ENOMEM);
918ff7b0479SSaeed Bishara 
919ff7b0479SSaeed Bishara 	/* discover transaction capabilites from the platform data */
920a6b4a9d2SThomas Petazzoni 	dma_dev->cap_mask = cap_mask;
921ff7b0479SSaeed Bishara 
922ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&dma_dev->channels);
923ff7b0479SSaeed Bishara 
924ff7b0479SSaeed Bishara 	/* set base routines */
925ff7b0479SSaeed Bishara 	dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources;
926ff7b0479SSaeed Bishara 	dma_dev->device_free_chan_resources = mv_xor_free_chan_resources;
92707934481SLinus Walleij 	dma_dev->device_tx_status = mv_xor_status;
928ff7b0479SSaeed Bishara 	dma_dev->device_issue_pending = mv_xor_issue_pending;
92934c93c86SAndrew Lunn 	dma_dev->device_control = mv_xor_control;
930ff7b0479SSaeed Bishara 	dma_dev->dev = &pdev->dev;
931ff7b0479SSaeed Bishara 
932ff7b0479SSaeed Bishara 	/* set prep routines based on capability */
933ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask))
934ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy;
935ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
936c019894eSJoe Perches 		dma_dev->max_xor = 8;
937ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor;
938ff7b0479SSaeed Bishara 	}
939ff7b0479SSaeed Bishara 
940297eedbaSThomas Petazzoni 	mv_chan->mmr_base = xordev->xor_base;
94182a1402eSEzequiel Garcia 	mv_chan->mmr_high_base = xordev->xor_high_base;
942ff7b0479SSaeed Bishara 	tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long)
943ff7b0479SSaeed Bishara 		     mv_chan);
944ff7b0479SSaeed Bishara 
945ff7b0479SSaeed Bishara 	/* clear errors before enabling interrupts */
946ff7b0479SSaeed Bishara 	mv_xor_device_clear_err_status(mv_chan);
947ff7b0479SSaeed Bishara 
9482d0a0745SThomas Petazzoni 	ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler,
949ff7b0479SSaeed Bishara 			  0, dev_name(&pdev->dev), mv_chan);
950ff7b0479SSaeed Bishara 	if (ret)
951ff7b0479SSaeed Bishara 		goto err_free_dma;
952ff7b0479SSaeed Bishara 
953ff7b0479SSaeed Bishara 	mv_chan_unmask_interrupts(mv_chan);
954ff7b0479SSaeed Bishara 
9553e4f52e2SLior Amsalem 	mv_set_mode(mv_chan, DMA_XOR);
956ff7b0479SSaeed Bishara 
957ff7b0479SSaeed Bishara 	spin_lock_init(&mv_chan->lock);
958ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->chain);
959ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->completed_slots);
960ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->all_slots);
96198817b99SThomas Petazzoni 	mv_chan->dmachan.device = dma_dev;
96298817b99SThomas Petazzoni 	dma_cookie_init(&mv_chan->dmachan);
963ff7b0479SSaeed Bishara 
96498817b99SThomas Petazzoni 	list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels);
965ff7b0479SSaeed Bishara 
966ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) {
967275cc0c8SThomas Petazzoni 		ret = mv_xor_memcpy_self_test(mv_chan);
968ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret);
969ff7b0479SSaeed Bishara 		if (ret)
9702d0a0745SThomas Petazzoni 			goto err_free_irq;
971ff7b0479SSaeed Bishara 	}
972ff7b0479SSaeed Bishara 
973ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
974275cc0c8SThomas Petazzoni 		ret = mv_xor_xor_self_test(mv_chan);
975ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "xor self test returned %d\n", ret);
976ff7b0479SSaeed Bishara 		if (ret)
9772d0a0745SThomas Petazzoni 			goto err_free_irq;
978ff7b0479SSaeed Bishara 	}
979ff7b0479SSaeed Bishara 
98048a9db46SBartlomiej Zolnierkiewicz 	dev_info(&pdev->dev, "Marvell XOR: ( %s%s%s)\n",
981ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "",
982ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "",
983ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : "");
984ff7b0479SSaeed Bishara 
985ff7b0479SSaeed Bishara 	dma_async_device_register(dma_dev);
9861ef48a26SThomas Petazzoni 	return mv_chan;
987ff7b0479SSaeed Bishara 
9882d0a0745SThomas Petazzoni err_free_irq:
9892d0a0745SThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
990ff7b0479SSaeed Bishara  err_free_dma:
991b503fa01SThomas Petazzoni 	dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE,
9921ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
993a6b4a9d2SThomas Petazzoni 	return ERR_PTR(ret);
994ff7b0479SSaeed Bishara }
995ff7b0479SSaeed Bishara 
996ff7b0479SSaeed Bishara static void
997297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(struct mv_xor_device *xordev,
99863a9332bSAndrew Lunn 			 const struct mbus_dram_target_info *dram)
999ff7b0479SSaeed Bishara {
100082a1402eSEzequiel Garcia 	void __iomem *base = xordev->xor_high_base;
1001ff7b0479SSaeed Bishara 	u32 win_enable = 0;
1002ff7b0479SSaeed Bishara 	int i;
1003ff7b0479SSaeed Bishara 
1004ff7b0479SSaeed Bishara 	for (i = 0; i < 8; i++) {
1005ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_BASE(i));
1006ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_SIZE(i));
1007ff7b0479SSaeed Bishara 		if (i < 4)
1008ff7b0479SSaeed Bishara 			writel(0, base + WINDOW_REMAP_HIGH(i));
1009ff7b0479SSaeed Bishara 	}
1010ff7b0479SSaeed Bishara 
1011ff7b0479SSaeed Bishara 	for (i = 0; i < dram->num_cs; i++) {
101263a9332bSAndrew Lunn 		const struct mbus_dram_window *cs = dram->cs + i;
1013ff7b0479SSaeed Bishara 
1014ff7b0479SSaeed Bishara 		writel((cs->base & 0xffff0000) |
1015ff7b0479SSaeed Bishara 		       (cs->mbus_attr << 8) |
1016ff7b0479SSaeed Bishara 		       dram->mbus_dram_target_id, base + WINDOW_BASE(i));
1017ff7b0479SSaeed Bishara 		writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
1018ff7b0479SSaeed Bishara 
1019ff7b0479SSaeed Bishara 		win_enable |= (1 << i);
1020ff7b0479SSaeed Bishara 		win_enable |= 3 << (16 + (2 * i));
1021ff7b0479SSaeed Bishara 	}
1022ff7b0479SSaeed Bishara 
1023ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(0));
1024ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(1));
1025c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(0));
1026c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(1));
1027ff7b0479SSaeed Bishara }
1028ff7b0479SSaeed Bishara 
1029c2714334SLinus Torvalds static int mv_xor_probe(struct platform_device *pdev)
1030ff7b0479SSaeed Bishara {
103163a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
1032297eedbaSThomas Petazzoni 	struct mv_xor_device *xordev;
1033d4adcc01SJingoo Han 	struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev);
1034ff7b0479SSaeed Bishara 	struct resource *res;
103560d151f3SThomas Petazzoni 	int i, ret;
1036ff7b0479SSaeed Bishara 
10371ba151cdSJoe Perches 	dev_notice(&pdev->dev, "Marvell shared XOR driver\n");
1038ff7b0479SSaeed Bishara 
1039297eedbaSThomas Petazzoni 	xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL);
1040297eedbaSThomas Petazzoni 	if (!xordev)
1041ff7b0479SSaeed Bishara 		return -ENOMEM;
1042ff7b0479SSaeed Bishara 
1043ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1044ff7b0479SSaeed Bishara 	if (!res)
1045ff7b0479SSaeed Bishara 		return -ENODEV;
1046ff7b0479SSaeed Bishara 
1047297eedbaSThomas Petazzoni 	xordev->xor_base = devm_ioremap(&pdev->dev, res->start,
10484de1ba15SH Hartley Sweeten 					resource_size(res));
1049297eedbaSThomas Petazzoni 	if (!xordev->xor_base)
1050ff7b0479SSaeed Bishara 		return -EBUSY;
1051ff7b0479SSaeed Bishara 
1052ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1053ff7b0479SSaeed Bishara 	if (!res)
1054ff7b0479SSaeed Bishara 		return -ENODEV;
1055ff7b0479SSaeed Bishara 
1056297eedbaSThomas Petazzoni 	xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start,
10574de1ba15SH Hartley Sweeten 					     resource_size(res));
1058297eedbaSThomas Petazzoni 	if (!xordev->xor_high_base)
1059ff7b0479SSaeed Bishara 		return -EBUSY;
1060ff7b0479SSaeed Bishara 
1061297eedbaSThomas Petazzoni 	platform_set_drvdata(pdev, xordev);
1062ff7b0479SSaeed Bishara 
1063ff7b0479SSaeed Bishara 	/*
1064ff7b0479SSaeed Bishara 	 * (Re-)program MBUS remapping windows if we are asked to.
1065ff7b0479SSaeed Bishara 	 */
106663a9332bSAndrew Lunn 	dram = mv_mbus_dram_info();
106763a9332bSAndrew Lunn 	if (dram)
1068297eedbaSThomas Petazzoni 		mv_xor_conf_mbus_windows(xordev, dram);
1069ff7b0479SSaeed Bishara 
1070c510182bSAndrew Lunn 	/* Not all platforms can gate the clock, so it is not
1071c510182bSAndrew Lunn 	 * an error if the clock does not exists.
1072c510182bSAndrew Lunn 	 */
1073297eedbaSThomas Petazzoni 	xordev->clk = clk_get(&pdev->dev, NULL);
1074297eedbaSThomas Petazzoni 	if (!IS_ERR(xordev->clk))
1075297eedbaSThomas Petazzoni 		clk_prepare_enable(xordev->clk);
1076c510182bSAndrew Lunn 
1077f7d12ef5SThomas Petazzoni 	if (pdev->dev.of_node) {
1078f7d12ef5SThomas Petazzoni 		struct device_node *np;
1079f7d12ef5SThomas Petazzoni 		int i = 0;
1080f7d12ef5SThomas Petazzoni 
1081f7d12ef5SThomas Petazzoni 		for_each_child_of_node(pdev->dev.of_node, np) {
10820be8253fSRussell King 			struct mv_xor_chan *chan;
1083f7d12ef5SThomas Petazzoni 			dma_cap_mask_t cap_mask;
1084f7d12ef5SThomas Petazzoni 			int irq;
1085f7d12ef5SThomas Petazzoni 
1086f7d12ef5SThomas Petazzoni 			dma_cap_zero(cap_mask);
1087f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,memcpy"))
1088f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_MEMCPY, cap_mask);
1089f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,xor"))
1090f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_XOR, cap_mask);
1091f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,interrupt"))
1092f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_INTERRUPT, cap_mask);
1093f7d12ef5SThomas Petazzoni 
1094f7d12ef5SThomas Petazzoni 			irq = irq_of_parse_and_map(np, 0);
1095f8eb9e7dSThomas Petazzoni 			if (!irq) {
1096f8eb9e7dSThomas Petazzoni 				ret = -ENODEV;
1097f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1098f7d12ef5SThomas Petazzoni 			}
1099f7d12ef5SThomas Petazzoni 
11000be8253fSRussell King 			chan = mv_xor_channel_add(xordev, pdev, i,
1101f7d12ef5SThomas Petazzoni 						  cap_mask, irq);
11020be8253fSRussell King 			if (IS_ERR(chan)) {
11030be8253fSRussell King 				ret = PTR_ERR(chan);
1104f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(irq);
1105f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1106f7d12ef5SThomas Petazzoni 			}
1107f7d12ef5SThomas Petazzoni 
11080be8253fSRussell King 			xordev->channels[i] = chan;
1109f7d12ef5SThomas Petazzoni 			i++;
1110f7d12ef5SThomas Petazzoni 		}
1111f7d12ef5SThomas Petazzoni 	} else if (pdata && pdata->channels) {
111260d151f3SThomas Petazzoni 		for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1113e39f6ec1SThomas Petazzoni 			struct mv_xor_channel_data *cd;
11140be8253fSRussell King 			struct mv_xor_chan *chan;
111560d151f3SThomas Petazzoni 			int irq;
111660d151f3SThomas Petazzoni 
111760d151f3SThomas Petazzoni 			cd = &pdata->channels[i];
111860d151f3SThomas Petazzoni 			if (!cd) {
111960d151f3SThomas Petazzoni 				ret = -ENODEV;
112060d151f3SThomas Petazzoni 				goto err_channel_add;
112160d151f3SThomas Petazzoni 			}
112260d151f3SThomas Petazzoni 
112360d151f3SThomas Petazzoni 			irq = platform_get_irq(pdev, i);
112460d151f3SThomas Petazzoni 			if (irq < 0) {
112560d151f3SThomas Petazzoni 				ret = irq;
112660d151f3SThomas Petazzoni 				goto err_channel_add;
112760d151f3SThomas Petazzoni 			}
112860d151f3SThomas Petazzoni 
11290be8253fSRussell King 			chan = mv_xor_channel_add(xordev, pdev, i,
1130b503fa01SThomas Petazzoni 						  cd->cap_mask, irq);
11310be8253fSRussell King 			if (IS_ERR(chan)) {
11320be8253fSRussell King 				ret = PTR_ERR(chan);
113360d151f3SThomas Petazzoni 				goto err_channel_add;
113460d151f3SThomas Petazzoni 			}
11350be8253fSRussell King 
11360be8253fSRussell King 			xordev->channels[i] = chan;
113760d151f3SThomas Petazzoni 		}
113860d151f3SThomas Petazzoni 	}
113960d151f3SThomas Petazzoni 
1140ff7b0479SSaeed Bishara 	return 0;
114160d151f3SThomas Petazzoni 
114260d151f3SThomas Petazzoni err_channel_add:
114360d151f3SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++)
1144f7d12ef5SThomas Petazzoni 		if (xordev->channels[i]) {
1145ab6e439fSThomas Petazzoni 			mv_xor_channel_remove(xordev->channels[i]);
1146f7d12ef5SThomas Petazzoni 			if (pdev->dev.of_node)
1147f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(xordev->channels[i]->irq);
1148f7d12ef5SThomas Petazzoni 		}
114960d151f3SThomas Petazzoni 
1150dab92064SThomas Petazzoni 	if (!IS_ERR(xordev->clk)) {
1151297eedbaSThomas Petazzoni 		clk_disable_unprepare(xordev->clk);
1152297eedbaSThomas Petazzoni 		clk_put(xordev->clk);
1153dab92064SThomas Petazzoni 	}
1154dab92064SThomas Petazzoni 
115560d151f3SThomas Petazzoni 	return ret;
1156ff7b0479SSaeed Bishara }
1157ff7b0479SSaeed Bishara 
1158c2714334SLinus Torvalds static int mv_xor_remove(struct platform_device *pdev)
1159ff7b0479SSaeed Bishara {
1160297eedbaSThomas Petazzoni 	struct mv_xor_device *xordev = platform_get_drvdata(pdev);
116160d151f3SThomas Petazzoni 	int i;
116260d151f3SThomas Petazzoni 
116360d151f3SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1164297eedbaSThomas Petazzoni 		if (xordev->channels[i])
1165297eedbaSThomas Petazzoni 			mv_xor_channel_remove(xordev->channels[i]);
116660d151f3SThomas Petazzoni 	}
1167c510182bSAndrew Lunn 
1168297eedbaSThomas Petazzoni 	if (!IS_ERR(xordev->clk)) {
1169297eedbaSThomas Petazzoni 		clk_disable_unprepare(xordev->clk);
1170297eedbaSThomas Petazzoni 		clk_put(xordev->clk);
1171c510182bSAndrew Lunn 	}
1172c510182bSAndrew Lunn 
1173ff7b0479SSaeed Bishara 	return 0;
1174ff7b0479SSaeed Bishara }
1175ff7b0479SSaeed Bishara 
1176f7d12ef5SThomas Petazzoni #ifdef CONFIG_OF
1177c2714334SLinus Torvalds static struct of_device_id mv_xor_dt_ids[] = {
1178f7d12ef5SThomas Petazzoni        { .compatible = "marvell,orion-xor", },
1179f7d12ef5SThomas Petazzoni        {},
1180f7d12ef5SThomas Petazzoni };
1181f7d12ef5SThomas Petazzoni MODULE_DEVICE_TABLE(of, mv_xor_dt_ids);
1182f7d12ef5SThomas Petazzoni #endif
1183f7d12ef5SThomas Petazzoni 
1184ff7b0479SSaeed Bishara static struct platform_driver mv_xor_driver = {
1185ff7b0479SSaeed Bishara 	.probe		= mv_xor_probe,
1186a7d6e3ecSBill Pemberton 	.remove		= mv_xor_remove,
1187ff7b0479SSaeed Bishara 	.driver		= {
1188ff7b0479SSaeed Bishara 		.owner	        = THIS_MODULE,
1189ff7b0479SSaeed Bishara 		.name	        = MV_XOR_NAME,
1190f7d12ef5SThomas Petazzoni 		.of_match_table = of_match_ptr(mv_xor_dt_ids),
1191ff7b0479SSaeed Bishara 	},
1192ff7b0479SSaeed Bishara };
1193ff7b0479SSaeed Bishara 
1194ff7b0479SSaeed Bishara 
1195ff7b0479SSaeed Bishara static int __init mv_xor_init(void)
1196ff7b0479SSaeed Bishara {
119761971656SThomas Petazzoni 	return platform_driver_register(&mv_xor_driver);
1198ff7b0479SSaeed Bishara }
1199ff7b0479SSaeed Bishara module_init(mv_xor_init);
1200ff7b0479SSaeed Bishara 
1201ff7b0479SSaeed Bishara /* it's currently unsafe to unload this module */
1202ff7b0479SSaeed Bishara #if 0
1203ff7b0479SSaeed Bishara static void __exit mv_xor_exit(void)
1204ff7b0479SSaeed Bishara {
1205ff7b0479SSaeed Bishara 	platform_driver_unregister(&mv_xor_driver);
1206ff7b0479SSaeed Bishara 	return;
1207ff7b0479SSaeed Bishara }
1208ff7b0479SSaeed Bishara 
1209ff7b0479SSaeed Bishara module_exit(mv_xor_exit);
1210ff7b0479SSaeed Bishara #endif
1211ff7b0479SSaeed Bishara 
1212ff7b0479SSaeed Bishara MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>");
1213ff7b0479SSaeed Bishara MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine");
1214ff7b0479SSaeed Bishara MODULE_LICENSE("GPL");
1215